108077f58SMarcel Moolenaar /*- 208077f58SMarcel Moolenaar * Copyright (c) 2006-2008, Juniper Networks, Inc. 308077f58SMarcel Moolenaar * All rights reserved. 408077f58SMarcel Moolenaar * 508077f58SMarcel Moolenaar * Redistribution and use in source and binary forms, with or without 608077f58SMarcel Moolenaar * modification, are permitted provided that the following conditions 708077f58SMarcel Moolenaar * are met: 808077f58SMarcel Moolenaar * 908077f58SMarcel Moolenaar * 1. Redistributions of source code must retain the above copyright 1008077f58SMarcel Moolenaar * notice, this list of conditions and the following disclaimer. 1108077f58SMarcel Moolenaar * 2. Redistributions in binary form must reproduce the above copyright 1208077f58SMarcel Moolenaar * notice, this list of conditions and the following disclaimer in the 1308077f58SMarcel Moolenaar * documentation and/or other materials provided with the distribution. 1408077f58SMarcel Moolenaar * 1508077f58SMarcel Moolenaar * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 1608077f58SMarcel Moolenaar * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 1708077f58SMarcel Moolenaar * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 1808077f58SMarcel Moolenaar * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 1908077f58SMarcel Moolenaar * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 2008077f58SMarcel Moolenaar * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2108077f58SMarcel Moolenaar * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2208077f58SMarcel Moolenaar * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2308077f58SMarcel Moolenaar * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 2408077f58SMarcel Moolenaar * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2508077f58SMarcel Moolenaar * 2608077f58SMarcel Moolenaar * $FreeBSD$ 2708077f58SMarcel Moolenaar */ 2808077f58SMarcel Moolenaar 2908077f58SMarcel Moolenaar #ifndef _MACHINE_LBC_H_ 3008077f58SMarcel Moolenaar #define _MACHINE_LBC_H_ 3108077f58SMarcel Moolenaar 3225c22eb4SRafal Jaworowski /* Maximum number of devices on Local Bus */ 3325c22eb4SRafal Jaworowski #define LBC_DEV_MAX 8 3408077f58SMarcel Moolenaar 3525c22eb4SRafal Jaworowski /* Local access registers */ 36*f6703dd2SMarcel Moolenaar #define LBC85XX_BR(n) (0x0 + (8 * n)) /* Base register 0-7 */ 37*f6703dd2SMarcel Moolenaar #define LBC85XX_OR(n) (0x4 + (8 * n)) /* Options register 0-7 */ 38*f6703dd2SMarcel Moolenaar #define LBC85XX_MAR 0x068 /* UPM address register */ 39*f6703dd2SMarcel Moolenaar #define LBC85XX_MAMR 0x070 /* UPMA mode register */ 40*f6703dd2SMarcel Moolenaar #define LBC85XX_MBMR 0x074 /* UPMB mode register */ 41*f6703dd2SMarcel Moolenaar #define LBC85XX_MCMR 0x078 /* UPMC mode register */ 42*f6703dd2SMarcel Moolenaar #define LBC85XX_MRTPR 0x084 /* Memory refresh timer prescaler */ 43*f6703dd2SMarcel Moolenaar #define LBC85XX_MDR 0x088 /* UPM data register */ 44*f6703dd2SMarcel Moolenaar #define LBC85XX_LSOR 0x090 /* Special operation initiation */ 45*f6703dd2SMarcel Moolenaar #define LBC85XX_LURT 0x0a0 /* UPM refresh timer */ 46*f6703dd2SMarcel Moolenaar #define LBC85XX_LSRT 0x0a4 /* SDRAM refresh timer */ 47*f6703dd2SMarcel Moolenaar #define LBC85XX_LTESR 0x0b0 /* Transfer error status register */ 48*f6703dd2SMarcel Moolenaar #define LBC85XX_LTEDR 0x0b4 /* Transfer error disable register */ 49*f6703dd2SMarcel Moolenaar #define LBC85XX_LTEIR 0x0b8 /* Transfer error interrupt register */ 50*f6703dd2SMarcel Moolenaar #define LBC85XX_LTEATR 0x0bc /* Transfer error attributes register */ 51*f6703dd2SMarcel Moolenaar #define LBC85XX_LTEAR 0x0c0 /* Transfer error address register */ 52*f6703dd2SMarcel Moolenaar #define LBC85XX_LTECCR 0x0c4 /* Transfer error ECC register */ 53*f6703dd2SMarcel Moolenaar #define LBC85XX_LBCR 0x0d0 /* Configuration register */ 54*f6703dd2SMarcel Moolenaar #define LBC85XX_LCRR 0x0d4 /* Clock ratio register */ 55*f6703dd2SMarcel Moolenaar #define LBC85XX_FMR 0x0e0 /* Flash mode register */ 56*f6703dd2SMarcel Moolenaar #define LBC85XX_FIR 0x0e4 /* Flash instruction register */ 57*f6703dd2SMarcel Moolenaar #define LBC85XX_FCR 0x0e8 /* Flash command register */ 58*f6703dd2SMarcel Moolenaar #define LBC85XX_FBAR 0x0ec /* Flash block address register */ 59*f6703dd2SMarcel Moolenaar #define LBC85XX_FPAR 0x0f0 /* Flash page address register */ 60*f6703dd2SMarcel Moolenaar #define LBC85XX_FBCR 0x0f4 /* Flash byte count register */ 61*f6703dd2SMarcel Moolenaar #define LBC85XX_FECC0 0x100 /* Flash ECC block 0 register */ 62*f6703dd2SMarcel Moolenaar #define LBC85XX_FECC1 0x104 /* Flash ECC block 0 register */ 63*f6703dd2SMarcel Moolenaar #define LBC85XX_FECC2 0x108 /* Flash ECC block 0 register */ 64*f6703dd2SMarcel Moolenaar #define LBC85XX_FECC3 0x10c /* Flash ECC block 0 register */ 6525c22eb4SRafal Jaworowski 6625c22eb4SRafal Jaworowski /* LBC machine select */ 6725c22eb4SRafal Jaworowski #define LBCRES_MSEL_GPCM 0 6825c22eb4SRafal Jaworowski #define LBCRES_MSEL_FCM 1 6925c22eb4SRafal Jaworowski #define LBCRES_MSEL_UPMA 8 7025c22eb4SRafal Jaworowski #define LBCRES_MSEL_UPMB 9 7125c22eb4SRafal Jaworowski #define LBCRES_MSEL_UPMC 10 7225c22eb4SRafal Jaworowski 7325c22eb4SRafal Jaworowski /* LBC data error checking modes */ 7425c22eb4SRafal Jaworowski #define LBCRES_DECC_DISABLED 0 7525c22eb4SRafal Jaworowski #define LBCRES_DECC_NORMAL 1 7625c22eb4SRafal Jaworowski #define LBCRES_DECC_RMW 2 7725c22eb4SRafal Jaworowski 7825c22eb4SRafal Jaworowski /* LBC atomic operation modes */ 7925c22eb4SRafal Jaworowski #define LBCRES_ATOM_DISABLED 0 8025c22eb4SRafal Jaworowski #define LBCRES_ATOM_RAWA 1 8125c22eb4SRafal Jaworowski #define LBCRES_ATOM_WARA 2 8225c22eb4SRafal Jaworowski 83*f6703dd2SMarcel Moolenaar struct lbc_memrange { 84*f6703dd2SMarcel Moolenaar vm_paddr_t addr; 85*f6703dd2SMarcel Moolenaar vm_size_t size; 86*f6703dd2SMarcel Moolenaar vm_offset_t kva; 87*f6703dd2SMarcel Moolenaar }; 88*f6703dd2SMarcel Moolenaar 89d1d3233eSRafal Jaworowski struct lbc_bank { 90*f6703dd2SMarcel Moolenaar vm_paddr_t addr; /* physical addr of the bank */ 91*f6703dd2SMarcel Moolenaar vm_size_t size; /* bank size */ 92*f6703dd2SMarcel Moolenaar vm_offset_t kva; /* VA of the bank */ 93d1d3233eSRafal Jaworowski 94d1d3233eSRafal Jaworowski /* 95d1d3233eSRafal Jaworowski * XXX the following bank attributes do not have properties specified 96d1d3233eSRafal Jaworowski * in the LBC DTS bindings yet (11.2009), so they are mainly a 97d1d3233eSRafal Jaworowski * placeholder for future extensions. 98d1d3233eSRafal Jaworowski */ 99d1d3233eSRafal Jaworowski int width; /* data bus width */ 100d1d3233eSRafal Jaworowski uint8_t msel; /* machine select */ 101d1d3233eSRafal Jaworowski uint8_t atom; /* atomic op mode */ 102d1d3233eSRafal Jaworowski uint8_t wp; /* write protect */ 103d1d3233eSRafal Jaworowski uint8_t decc; /* data error checking */ 10425c22eb4SRafal Jaworowski }; 10525c22eb4SRafal Jaworowski 106d1d3233eSRafal Jaworowski struct lbc_softc { 107d1d3233eSRafal Jaworowski device_t sc_dev; 108d1d3233eSRafal Jaworowski struct resource *sc_res; 109d1d3233eSRafal Jaworowski bus_space_handle_t sc_bsh; 110d1d3233eSRafal Jaworowski bus_space_tag_t sc_bst; 111d1d3233eSRafal Jaworowski int sc_rid; 112d1d3233eSRafal Jaworowski 113d1d3233eSRafal Jaworowski struct rman sc_rman; 114d1d3233eSRafal Jaworowski 115d1d3233eSRafal Jaworowski int sc_addr_cells; 116d1d3233eSRafal Jaworowski int sc_size_cells; 117d1d3233eSRafal Jaworowski 118*f6703dd2SMarcel Moolenaar struct lbc_memrange sc_range[LBC_DEV_MAX]; 119d1d3233eSRafal Jaworowski struct lbc_bank sc_banks[LBC_DEV_MAX]; 120d1d3233eSRafal Jaworowski }; 121d1d3233eSRafal Jaworowski 122d1d3233eSRafal Jaworowski struct lbc_devinfo { 123d1d3233eSRafal Jaworowski struct ofw_bus_devinfo di_ofw; 124d1d3233eSRafal Jaworowski struct resource_list di_res; 125d1d3233eSRafal Jaworowski int di_bank; 126d1d3233eSRafal Jaworowski }; 12708077f58SMarcel Moolenaar 128*f6703dd2SMarcel Moolenaar uint32_t lbc_read_reg(device_t child, u_int off); 129*f6703dd2SMarcel Moolenaar void lbc_write_reg(device_t child, u_int off, uint32_t val); 130*f6703dd2SMarcel Moolenaar 13108077f58SMarcel Moolenaar #endif /* _MACHINE_LBC_H_ */ 132