xref: /freebsd/sys/powerpc/include/pte.h (revision e683c328f86eec53792d3bf5072ea666b458534b)
1f9bac91bSBenno Rice /*-
2f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
3f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
4f9bac91bSBenno Rice  * All rights reserved.
5f9bac91bSBenno Rice  *
6f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
7f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
8f9bac91bSBenno Rice  * are met:
9f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
10f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
11f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
12f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
13f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
14f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
15f9bac91bSBenno Rice  *    must display the following acknowledgement:
16f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
17f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
18f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
19f9bac91bSBenno Rice  *
20f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
21f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
25f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
26f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
27f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
28f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
29f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30f9bac91bSBenno Rice  *
31f9bac91bSBenno Rice  *	$NetBSD: pte.h,v 1.2 1998/08/31 14:43:40 tsubai Exp $
32f9bac91bSBenno Rice  * $FreeBSD$
33f9bac91bSBenno Rice  */
34f9bac91bSBenno Rice 
35f9bac91bSBenno Rice #ifndef	_MACHINE_PTE_H_
36f9bac91bSBenno Rice #define	_MACHINE_PTE_H_
37f9bac91bSBenno Rice 
38ffb56695SRafal Jaworowski #if defined(AIM)
39ffb56695SRafal Jaworowski 
40f9bac91bSBenno Rice /*
41f9bac91bSBenno Rice  * Page Table Entries
42f9bac91bSBenno Rice  */
43f9bac91bSBenno Rice #ifndef	LOCORE
44f9bac91bSBenno Rice 
4558d7d1a8SPeter Grehan /* 32-bit PTE */
46f9bac91bSBenno Rice struct pte {
4758d7d1a8SPeter Grehan 	u_int32_t pte_hi;
4858d7d1a8SPeter Grehan 	u_int32_t pte_lo;
49f9bac91bSBenno Rice };
505244eac9SBenno Rice 
515244eac9SBenno Rice struct pteg {
525244eac9SBenno Rice 	struct	pte pt[8];
535244eac9SBenno Rice };
5458d7d1a8SPeter Grehan 
5558d7d1a8SPeter Grehan /* 64-bit (long) PTE */
5658d7d1a8SPeter Grehan struct lpte {
5758d7d1a8SPeter Grehan 	u_int64_t pte_hi;
5858d7d1a8SPeter Grehan 	u_int64_t pte_lo;
5958d7d1a8SPeter Grehan };
6058d7d1a8SPeter Grehan 
6158d7d1a8SPeter Grehan struct lpteg {
6258d7d1a8SPeter Grehan 	struct lpte pt[8];
6358d7d1a8SPeter Grehan };
6458d7d1a8SPeter Grehan 
65f9bac91bSBenno Rice #endif	/* LOCORE */
6658d7d1a8SPeter Grehan 
6758d7d1a8SPeter Grehan /* 32-bit PTE definitions */
6858d7d1a8SPeter Grehan 
69f9bac91bSBenno Rice /* High word: */
70f9bac91bSBenno Rice #define	PTE_VALID	0x80000000
71f9bac91bSBenno Rice #define	PTE_VSID_SHFT	7
72f9bac91bSBenno Rice #define	PTE_HID		0x00000040
73f9bac91bSBenno Rice #define	PTE_API		0x0000003f
74f9bac91bSBenno Rice /* Low word: */
75f9bac91bSBenno Rice #define	PTE_RPGN	0xfffff000
76f9bac91bSBenno Rice #define	PTE_REF		0x00000100
77f9bac91bSBenno Rice #define	PTE_CHG		0x00000080
78f9bac91bSBenno Rice #define	PTE_WIMG	0x00000078
79f9bac91bSBenno Rice #define	PTE_W		0x00000040
80f9bac91bSBenno Rice #define	PTE_I		0x00000020
81f9bac91bSBenno Rice #define	PTE_M		0x00000010
82f9bac91bSBenno Rice #define	PTE_G		0x00000008
83f9bac91bSBenno Rice #define	PTE_PP		0x00000003
845244eac9SBenno Rice #define	PTE_SO		0x00000000	/* Super. Only       (U: XX, S: RW) */
855244eac9SBenno Rice #define PTE_SW		0x00000001	/* Super. Write-Only (U: RO, S: RW) */
865244eac9SBenno Rice #define	PTE_BW		0x00000002	/* Supervisor        (U: RW, S: RW) */
875244eac9SBenno Rice #define	PTE_BR		0x00000003	/* Both Read Only    (U: RO, S: RO) */
885244eac9SBenno Rice #define	PTE_RW		PTE_BW
895244eac9SBenno Rice #define	PTE_RO		PTE_BR
90f9bac91bSBenno Rice 
918207b362SBenno Rice #define	PTE_EXEC	0x00000200	/* pseudo bit in attrs; page is exec */
928207b362SBenno Rice 
9358d7d1a8SPeter Grehan /* 64-bit PTE definitions */
9458d7d1a8SPeter Grehan 
9558d7d1a8SPeter Grehan /* High quadword: */
9658d7d1a8SPeter Grehan #define LPTE_VSID_SHIFT		12
9703479763SNathan Whitehorn #define LPTE_AVPN_MASK		0xFFFFFFFFFFFFFF80ULL
9858d7d1a8SPeter Grehan #define LPTE_API		0x0000000000000F80ULL
99c2f25537SNathan Whitehorn #define LPTE_SWBITS		0x0000000000000078ULL
100c2f25537SNathan Whitehorn #define LPTE_WIRED		0x0000000000000010ULL
101c2f25537SNathan Whitehorn #define LPTE_LOCKED		0x0000000000000008ULL
10258d7d1a8SPeter Grehan #define LPTE_BIG		0x0000000000000004ULL	/* 4kb/16Mb page */
10358d7d1a8SPeter Grehan #define LPTE_HID		0x0000000000000002ULL
10458d7d1a8SPeter Grehan #define LPTE_VALID		0x0000000000000001ULL
10558d7d1a8SPeter Grehan 
10658d7d1a8SPeter Grehan /* Low quadword: */
10758d7d1a8SPeter Grehan #define EXTEND_PTE(x)	UINT64_C(x)	/* make constants 64-bit */
10858d7d1a8SPeter Grehan #define	LPTE_RPGN	0xfffffffffffff000ULL
10958d7d1a8SPeter Grehan #define	LPTE_REF	EXTEND_PTE( PTE_REF )
11058d7d1a8SPeter Grehan #define	LPTE_CHG	EXTEND_PTE( PTE_CHG )
11158d7d1a8SPeter Grehan #define	LPTE_WIMG	EXTEND_PTE( PTE_WIMG )
11258d7d1a8SPeter Grehan #define	LPTE_W		EXTEND_PTE( PTE_W )
11358d7d1a8SPeter Grehan #define	LPTE_I		EXTEND_PTE( PTE_I )
11458d7d1a8SPeter Grehan #define	LPTE_M		EXTEND_PTE( PTE_M )
11558d7d1a8SPeter Grehan #define	LPTE_G		EXTEND_PTE( PTE_G )
11658d7d1a8SPeter Grehan #define	LPTE_NOEXEC	0x0000000000000004ULL
11758d7d1a8SPeter Grehan #define	LPTE_PP		EXTEND_PTE( PTE_PP )
11858d7d1a8SPeter Grehan 
11958d7d1a8SPeter Grehan #define	LPTE_SO		EXTEND_PTE( PTE_SO )	/* Super. Only */
12058d7d1a8SPeter Grehan #define	LPTE_SW		EXTEND_PTE( PTE_SW )	/* Super. Write-Only */
12158d7d1a8SPeter Grehan #define	LPTE_BW		EXTEND_PTE( PTE_BW )	/* Supervisor */
12258d7d1a8SPeter Grehan #define	LPTE_BR		EXTEND_PTE( PTE_BR )	/* Both Read Only */
12358d7d1a8SPeter Grehan #define	LPTE_RW		LPTE_BW
12458d7d1a8SPeter Grehan #define	LPTE_RO		LPTE_BR
12558d7d1a8SPeter Grehan 
126f9bac91bSBenno Rice #ifndef	LOCORE
127f9bac91bSBenno Rice typedef	struct pte pte_t;
12858d7d1a8SPeter Grehan typedef	struct lpte lpte_t;
129f9bac91bSBenno Rice #endif	/* LOCORE */
130f9bac91bSBenno Rice 
131f9bac91bSBenno Rice /*
132f9bac91bSBenno Rice  * Extract bits from address
133f9bac91bSBenno Rice  */
134f9bac91bSBenno Rice #define	ADDR_SR_SHFT	28
135c3e289e1SNathan Whitehorn #define	ADDR_PIDX	0x0ffff000UL
136f9bac91bSBenno Rice #define	ADDR_PIDX_SHFT	12
137f9bac91bSBenno Rice #define	ADDR_API_SHFT	22
13852a7870dSNathan Whitehorn #define	ADDR_API_SHFT64	16
139c3e289e1SNathan Whitehorn #define	ADDR_POFF	0x00000fffUL
140f9bac91bSBenno Rice 
141f9bac91bSBenno Rice /*
142f9bac91bSBenno Rice  * Bits in DSISR:
143f9bac91bSBenno Rice  */
144f9bac91bSBenno Rice #define	DSISR_DIRECT	0x80000000
145f9bac91bSBenno Rice #define	DSISR_NOTFOUND	0x40000000
146f9bac91bSBenno Rice #define	DSISR_PROTECT	0x08000000
147f9bac91bSBenno Rice #define	DSISR_INVRX	0x04000000
148f9bac91bSBenno Rice #define	DSISR_STORE	0x02000000
149f9bac91bSBenno Rice #define	DSISR_DABR	0x00400000
150f9bac91bSBenno Rice #define	DSISR_SEGMENT	0x00200000
151f9bac91bSBenno Rice #define	DSISR_EAR	0x00100000
152f9bac91bSBenno Rice 
153f9bac91bSBenno Rice /*
154f9bac91bSBenno Rice  * Bits in SRR1 on ISI:
155f9bac91bSBenno Rice  */
156f9bac91bSBenno Rice #define	ISSRR1_NOTFOUND	0x40000000
157f9bac91bSBenno Rice #define	ISSRR1_DIRECT	0x10000000
158f9bac91bSBenno Rice #define	ISSRR1_PROTECT	0x08000000
159f9bac91bSBenno Rice #define	ISSRR1_SEGMENT	0x00200000
160f9bac91bSBenno Rice 
16117f4cae4SRafal Jaworowski #else /* BOOKE */
162ffb56695SRafal Jaworowski 
163ffb56695SRafal Jaworowski #include <machine/tlb.h>
164ffb56695SRafal Jaworowski 
165*e683c328SJustin Hibbits #ifdef __powerpc64__
166*e683c328SJustin Hibbits 
167*e683c328SJustin Hibbits #include <machine/tlb.h>
168*e683c328SJustin Hibbits 
169*e683c328SJustin Hibbits /*
170*e683c328SJustin Hibbits  * The virtual address is:
171*e683c328SJustin Hibbits  *
172*e683c328SJustin Hibbits  * 4K page size
173*e683c328SJustin Hibbits  *   +-----+-----+-----+-------+-------------+-------------+----------------+
174*e683c328SJustin Hibbits  *   |  -  |p2d#h|  -  | p2d#l |     dir#    |     pte#    | off in 4K page |
175*e683c328SJustin Hibbits  *   +-----+-----+-----+-------+-------------+-------------+----------------+
176*e683c328SJustin Hibbits  *    63 62 61 60 59 40 39   30 29    ^    21 20    ^    12 11             0
177*e683c328SJustin Hibbits  *                                    |             |
178*e683c328SJustin Hibbits  *                                index in 1 page of pointers
179*e683c328SJustin Hibbits  *
180*e683c328SJustin Hibbits  * 1st level - pointers to page table directory (pp2d)
181*e683c328SJustin Hibbits  *
182*e683c328SJustin Hibbits  * pp2d consists of PP2D_NENTRIES entries, each being a pointer to
183*e683c328SJustin Hibbits  * second level entity, i.e. the page table directory (pdir).
184*e683c328SJustin Hibbits  */
185*e683c328SJustin Hibbits #define HARDWARE_WALKER
186*e683c328SJustin Hibbits #define PP2D_H_H		61
187*e683c328SJustin Hibbits #define PP2D_H_L		60
188*e683c328SJustin Hibbits #define PP2D_L_H		39
189*e683c328SJustin Hibbits #define PP2D_L_L		30	/* >30 would work with no page table pool */
190*e683c328SJustin Hibbits #ifndef LOCORE
191*e683c328SJustin Hibbits #define PP2D_SIZE		(1UL << PP2D_L_L)	/* va range mapped by pp2d */
192*e683c328SJustin Hibbits #else
193*e683c328SJustin Hibbits #define PP2D_SIZE		(1 << PP2D_L_L)	/* va range mapped by pp2d */
194*e683c328SJustin Hibbits #endif
195*e683c328SJustin Hibbits #define PP2D_L_SHIFT		PP2D_L_L
196*e683c328SJustin Hibbits #define PP2D_L_NUM		(PP2D_L_H-PP2D_L_L+1)
197*e683c328SJustin Hibbits #define PP2D_L_MASK		((1<<PP2D_L_NUM)-1)
198*e683c328SJustin Hibbits #define PP2D_H_SHIFT		(PP2D_H_L-PP2D_L_NUM)
199*e683c328SJustin Hibbits #define PP2D_H_NUM		(PP2D_H_H-PP2D_H_L+1)
200*e683c328SJustin Hibbits #define PP2D_H_MASK		(((1<<PP2D_H_NUM)-1)<<PP2D_L_NUM)
201*e683c328SJustin Hibbits #define PP2D_IDX(va)		(((va >> PP2D_H_SHIFT) & PP2D_H_MASK) | ((va >> PP2D_L_SHIFT) & PP2D_L_MASK))
202*e683c328SJustin Hibbits #define PP2D_NENTRIES		(1<<(PP2D_L_NUM+PP2D_H_NUM))
203*e683c328SJustin Hibbits #define PP2D_ENTRY_SHIFT	3	/* log2 (sizeof(struct pte_entry **)) */
204*e683c328SJustin Hibbits 
205*e683c328SJustin Hibbits /*
206*e683c328SJustin Hibbits  * 2nd level - page table directory (pdir)
207*e683c328SJustin Hibbits  *
208*e683c328SJustin Hibbits  * pdir consists of PDIR_NENTRIES entries, each being a pointer to
209*e683c328SJustin Hibbits  * second level entity, i.e. the actual page table (ptbl).
210*e683c328SJustin Hibbits  */
211*e683c328SJustin Hibbits #define PDIR_H			(PP2D_L_L-1)
212*e683c328SJustin Hibbits #define PDIR_L			21
213*e683c328SJustin Hibbits #define PDIR_NUM		(PDIR_H-PDIR_L+1)
214*e683c328SJustin Hibbits #define PDIR_SIZE		(1 << PDIR_L)	/* va range mapped by pdir */
215*e683c328SJustin Hibbits #define PDIR_MASK		((1<<PDIR_NUM)-1)
216*e683c328SJustin Hibbits #define PDIR_SHIFT		PDIR_L
217*e683c328SJustin Hibbits #define PDIR_NENTRIES		(1<<PDIR_NUM)
218*e683c328SJustin Hibbits #define PDIR_IDX(va)		(((va) >> PDIR_SHIFT) & PDIR_MASK)
219*e683c328SJustin Hibbits #define PDIR_ENTRY_SHIFT	3	/* log2 (sizeof(struct pte_entry *)) */
220*e683c328SJustin Hibbits #define PDIR_PAGES		((PDIR_NENTRIES * (1<<PDIR_ENTRY_SHIFT)) / PAGE_SIZE)
221*e683c328SJustin Hibbits 
222*e683c328SJustin Hibbits /*
223*e683c328SJustin Hibbits  * 3rd level - page table (ptbl)
224*e683c328SJustin Hibbits  *
225*e683c328SJustin Hibbits  * Page table covers PTBL_NENTRIES page table entries. Page
226*e683c328SJustin Hibbits  * table entry (pte) is 64 bit wide and defines mapping
227*e683c328SJustin Hibbits  * for a single page.
228*e683c328SJustin Hibbits  */
229*e683c328SJustin Hibbits #define PTBL_H			(PDIR_L-1)
230*e683c328SJustin Hibbits #define PTBL_L			PAGE_SHIFT
231*e683c328SJustin Hibbits #define PTBL_NUM		(PTBL_H-PTBL_L+1)
232*e683c328SJustin Hibbits #define PTBL_MASK		((1<<PTBL_NUM)-1)
233*e683c328SJustin Hibbits #define PTBL_SHIFT		PTBL_L
234*e683c328SJustin Hibbits #define PTBL_SIZE		PAGE_SIZE	/* va range mapped by ptbl entry */
235*e683c328SJustin Hibbits #define PTBL_NENTRIES		(1<<PTBL_NUM)
236*e683c328SJustin Hibbits #define PTBL_IDX(va)		((va >> PTBL_SHIFT) & PTBL_MASK)
237*e683c328SJustin Hibbits #define PTBL_ENTRY_SHIFT	 3	/* log2 (sizeof (struct pte_entry)) */
238*e683c328SJustin Hibbits #define PTBL_PAGES		((PTBL_NENTRIES * (1<<PTBL_ENTRY_SHIFT)) / PAGE_SIZE)
239*e683c328SJustin Hibbits 
240*e683c328SJustin Hibbits #define KERNEL_LINEAR_MAX	0xc000000040000000
241*e683c328SJustin Hibbits #else
242ffb56695SRafal Jaworowski /*
243ffb56695SRafal Jaworowski  * 1st level - page table directory (pdir)
244ffb56695SRafal Jaworowski  *
245ffb56695SRafal Jaworowski  * pdir consists of 1024 entries, each being a pointer to
246ffb56695SRafal Jaworowski  * second level entity, i.e. the actual page table (ptbl).
247ffb56695SRafal Jaworowski  */
248ffb56695SRafal Jaworowski #define PDIR_SHIFT	22
249ffb56695SRafal Jaworowski #define PDIR_SIZE	(1 << PDIR_SHIFT)	/* va range mapped by pdir */
250ffb56695SRafal Jaworowski #define PDIR_MASK	(~(PDIR_SIZE - 1))
251ffb56695SRafal Jaworowski #define PDIR_NENTRIES	1024			/* number of page tables in pdir */
252ffb56695SRafal Jaworowski 
253ffb56695SRafal Jaworowski /* Returns pdir entry number for given va */
254ffb56695SRafal Jaworowski #define PDIR_IDX(va)	((va) >> PDIR_SHIFT)
255ffb56695SRafal Jaworowski 
256ffb56695SRafal Jaworowski #define PDIR_ENTRY_SHIFT 2	/* entry size is 2^2 = 4 bytes */
257ffb56695SRafal Jaworowski 
258ffb56695SRafal Jaworowski /*
259ffb56695SRafal Jaworowski  * 2nd level - page table (ptbl)
260ffb56695SRafal Jaworowski  *
261ffb56695SRafal Jaworowski  * Page table covers 1024 page table entries. Page
262ffb56695SRafal Jaworowski  * table entry (pte) is 32 bit wide and defines mapping
263ffb56695SRafal Jaworowski  * for a single page.
264ffb56695SRafal Jaworowski  */
265ffb56695SRafal Jaworowski #define PTBL_SHIFT	PAGE_SHIFT
266ffb56695SRafal Jaworowski #define PTBL_SIZE	PAGE_SIZE		/* va range mapped by ptbl entry */
267c3e289e1SNathan Whitehorn #define PTBL_MASK	((PDIR_SIZE - 1) & ~((1 << PAGE_SHIFT) - 1))
268ffb56695SRafal Jaworowski #define PTBL_NENTRIES	1024			/* number of pages mapped by ptbl */
269ffb56695SRafal Jaworowski 
270ffb56695SRafal Jaworowski /* Returns ptbl entry number for given va */
271ffb56695SRafal Jaworowski #define PTBL_IDX(va)	(((va) & PTBL_MASK) >> PTBL_SHIFT)
272ffb56695SRafal Jaworowski 
273ffb56695SRafal Jaworowski /* Size of ptbl in pages, 1024 entries, each sizeof(struct pte_entry). */
274ffb56695SRafal Jaworowski #define PTBL_PAGES	2
275ffb56695SRafal Jaworowski #define PTBL_ENTRY_SHIFT 3	/* entry size is 2^3 = 8 bytes */
276ffb56695SRafal Jaworowski 
277*e683c328SJustin Hibbits #endif
278*e683c328SJustin Hibbits 
279ffb56695SRafal Jaworowski /*
280ffb56695SRafal Jaworowski  * Flags for pte_remove() routine.
281ffb56695SRafal Jaworowski  */
282ffb56695SRafal Jaworowski #define PTBL_HOLD	0x00000001	/* do not unhold ptbl pages */
283ffb56695SRafal Jaworowski #define PTBL_UNHOLD	0x00000002	/* unhold and attempt to free ptbl pages */
284ffb56695SRafal Jaworowski 
285ffb56695SRafal Jaworowski #define PTBL_HOLD_FLAG(pmap)	(((pmap) == kernel_pmap) ? PTBL_HOLD : PTBL_UNHOLD)
286ffb56695SRafal Jaworowski 
287ffb56695SRafal Jaworowski /*
288ffb56695SRafal Jaworowski  * Page Table Entry definitions and macros.
28992f6e934SJustin Hibbits  *
29092f6e934SJustin Hibbits  * RPN need only be 32-bit because Book-E has 36-bit addresses, and the smallest
29192f6e934SJustin Hibbits  * page size is 4k (12-bit mask), so RPN can really fit into 24 bits.
292ffb56695SRafal Jaworowski  */
293ffb56695SRafal Jaworowski #ifndef	LOCORE
29464a982eaSJustin Hibbits typedef uint64_t pte_t;
295ffb56695SRafal Jaworowski #endif
296ffb56695SRafal Jaworowski 
297ffb56695SRafal Jaworowski /* RPN mask, TLB0 4K pages */
298ffb56695SRafal Jaworowski #define PTE_PA_MASK	PAGE_MASK
299ffb56695SRafal Jaworowski 
30017f4cae4SRafal Jaworowski #if defined(BOOKE_E500)
30117f4cae4SRafal Jaworowski 
302ffb56695SRafal Jaworowski /* PTE bits assigned to MAS2, MAS3 flags */
30364a982eaSJustin Hibbits #define	PTE_MAS2_SHIFT	19
30464a982eaSJustin Hibbits #define PTE_W		(MAS2_W << PTE_MAS2_SHIFT)
30564a982eaSJustin Hibbits #define PTE_I		(MAS2_I << PTE_MAS2_SHIFT)
30664a982eaSJustin Hibbits #define PTE_M		(MAS2_M << PTE_MAS2_SHIFT)
30764a982eaSJustin Hibbits #define PTE_G		(MAS2_G << PTE_MAS2_SHIFT)
308ffb56695SRafal Jaworowski #define PTE_MAS2_MASK	(MAS2_G | MAS2_M | MAS2_I | MAS2_W)
309ffb56695SRafal Jaworowski 
31064a982eaSJustin Hibbits #define PTE_MAS3_SHIFT	2
311ffb56695SRafal Jaworowski #define PTE_UX		(MAS3_UX << PTE_MAS3_SHIFT)
312ffb56695SRafal Jaworowski #define PTE_SX		(MAS3_SX << PTE_MAS3_SHIFT)
313ffb56695SRafal Jaworowski #define PTE_UW		(MAS3_UW << PTE_MAS3_SHIFT)
314ffb56695SRafal Jaworowski #define PTE_SW		(MAS3_SW << PTE_MAS3_SHIFT)
315ffb56695SRafal Jaworowski #define PTE_UR		(MAS3_UR << PTE_MAS3_SHIFT)
316ffb56695SRafal Jaworowski #define PTE_SR		(MAS3_SR << PTE_MAS3_SHIFT)
317ffb56695SRafal Jaworowski #define PTE_MAS3_MASK	((MAS3_UX | MAS3_SX | MAS3_UW	\
318ffb56695SRafal Jaworowski 			| MAS3_SW | MAS3_UR | MAS3_SR) << PTE_MAS3_SHIFT)
319ffb56695SRafal Jaworowski 
32064a982eaSJustin Hibbits #define	PTE_PS_SHIFT	8
32164a982eaSJustin Hibbits #define	PTE_PS_4KB	(2 << PTE_PS_SHIFT)
32264a982eaSJustin Hibbits 
32317f4cae4SRafal Jaworowski #elif defined(BOOKE_PPC4XX)
32417f4cae4SRafal Jaworowski 
32517f4cae4SRafal Jaworowski #define PTE_WL1		TLB_WL1
32617f4cae4SRafal Jaworowski #define PTE_IL2I	TLB_IL2I
32717f4cae4SRafal Jaworowski #define PTE_IL2D	TLB_IL2D
32817f4cae4SRafal Jaworowski 
32917f4cae4SRafal Jaworowski #define PTE_W		TLB_W
33017f4cae4SRafal Jaworowski #define PTE_I		TLB_I
33117f4cae4SRafal Jaworowski #define PTE_M		TLB_M
33217f4cae4SRafal Jaworowski #define PTE_G		TLB_G
33317f4cae4SRafal Jaworowski 
33417f4cae4SRafal Jaworowski #define PTE_UX		TLB_UX
33517f4cae4SRafal Jaworowski #define PTE_SX		TLB_SX
33617f4cae4SRafal Jaworowski #define PTE_UW		TLB_UW
33717f4cae4SRafal Jaworowski #define PTE_SW		TLB_SW
33817f4cae4SRafal Jaworowski #define PTE_UR		TLB_UR
33917f4cae4SRafal Jaworowski #define PTE_SR		TLB_SR
34017f4cae4SRafal Jaworowski 
34117f4cae4SRafal Jaworowski #endif
34217f4cae4SRafal Jaworowski 
343ffb56695SRafal Jaworowski /* Other PTE flags */
34464a982eaSJustin Hibbits #define PTE_VALID	0x00000001	/* Valid */
34564a982eaSJustin Hibbits #define PTE_MODIFIED	0x00001000	/* Modified */
34664a982eaSJustin Hibbits #define PTE_WIRED	0x00002000	/* Wired */
34764a982eaSJustin Hibbits #define PTE_MANAGED	0x00000002	/* Managed */
34864a982eaSJustin Hibbits #define PTE_REFERENCED	0x00040000	/* Referenced */
349ffb56695SRafal Jaworowski 
350*e683c328SJustin Hibbits /*
351*e683c328SJustin Hibbits  * Page Table Entry definitions and macros.
352*e683c328SJustin Hibbits  *
353*e683c328SJustin Hibbits  * We use the hardware page table entry format:
354*e683c328SJustin Hibbits  *
355*e683c328SJustin Hibbits  * 63       24 23 19 18 17 14  13 12 11  8  7  6  5  4  3  2  1  0
356*e683c328SJustin Hibbits  * ---------------------------------------------------------------
357*e683c328SJustin Hibbits  * ARPN(12:51) WIMGE  R U0:U3 SW0 C  PSIZE UX SX UW SW UR SR SW1 V
358*e683c328SJustin Hibbits  * ---------------------------------------------------------------
359*e683c328SJustin Hibbits  */
360*e683c328SJustin Hibbits 
361*e683c328SJustin Hibbits /* PTE fields. */
362*e683c328SJustin Hibbits #define PTE_TSIZE_SHIFT		(63-54)
363*e683c328SJustin Hibbits #define PTE_TSIZE_MASK		0x7
364*e683c328SJustin Hibbits #define PTE_TSIZE_SHIFT_DIRECT	(63-55)
365*e683c328SJustin Hibbits #define PTE_TSIZE_MASK_DIRECT	0xf
366*e683c328SJustin Hibbits #define PTE_PS_DIRECT(ps)	(ps<<PTE_TSIZE_SHIFT_DIRECT)	/* Direct Entry Page Size */
367*e683c328SJustin Hibbits #define PTE_PS(ps)		(ps<<PTE_TSIZE_SHIFT)	/* Page Size */
368*e683c328SJustin Hibbits 
369*e683c328SJustin Hibbits /* Macro argument must of pte_t type. */
370*e683c328SJustin Hibbits #define PTE_TSIZE(pte)		(int)((*pte >> PTE_TSIZE_SHIFT) & PTE_TSIZE_MASK)
371*e683c328SJustin Hibbits #define PTE_TSIZE_DIRECT(pte)	(int)((*pte >> PTE_TSIZE_SHIFT_DIRECT) & PTE_TSIZE_MASK_DIRECT)
372*e683c328SJustin Hibbits 
373ffb56695SRafal Jaworowski /* Macro argument must of pte_t type. */
37464a982eaSJustin Hibbits #define	PTE_ARPN_SHIFT		12
375debd17c5SJustin Hibbits #define	PTE_FLAGS_MASK		0x00ffffff
37664a982eaSJustin Hibbits #define PTE_RPN_FROM_PA(pa)	(((pa) & ~PAGE_MASK) << PTE_ARPN_SHIFT)
37764a982eaSJustin Hibbits #define PTE_PA(pte)		((vm_paddr_t)(*pte >> PTE_ARPN_SHIFT) & ~PAGE_MASK)
37864a982eaSJustin Hibbits #define PTE_ISVALID(pte)	((*pte) & PTE_VALID)
37964a982eaSJustin Hibbits #define PTE_ISWIRED(pte)	((*pte) & PTE_WIRED)
38064a982eaSJustin Hibbits #define PTE_ISMANAGED(pte)	((*pte) & PTE_MANAGED)
38164a982eaSJustin Hibbits #define PTE_ISMODIFIED(pte)	((*pte) & PTE_MODIFIED)
38264a982eaSJustin Hibbits #define PTE_ISREFERENCED(pte)	((*pte) & PTE_REFERENCED)
383ffb56695SRafal Jaworowski 
3840936003eSJustin Hibbits #endif /* BOOKE */
385f9bac91bSBenno Rice #endif /* _MACHINE_PTE_H_ */
386