xref: /freebsd/sys/powerpc/include/pte.h (revision 2ff63af9b88c7413b7d71715b5532625752a248e)
1f9bac91bSBenno Rice /*-
251369649SPedro F. Giffuni  * SPDX-License-Identifier: BSD-4-Clause
351369649SPedro F. Giffuni  *
4f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
5f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
6f9bac91bSBenno Rice  * All rights reserved.
7f9bac91bSBenno Rice  *
8f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
9f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
10f9bac91bSBenno Rice  * are met:
11f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
12f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
13f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
14f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
15f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
16f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
17f9bac91bSBenno Rice  *    must display the following acknowledgement:
18f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
19f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
20f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
21f9bac91bSBenno Rice  *
22f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
23f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
27f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
28f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
30f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
31f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32f9bac91bSBenno Rice  *
33f9bac91bSBenno Rice  *	$NetBSD: pte.h,v 1.2 1998/08/31 14:43:40 tsubai Exp $
34f9bac91bSBenno Rice  */
35f9bac91bSBenno Rice 
36f9bac91bSBenno Rice #ifndef	_MACHINE_PTE_H_
37f9bac91bSBenno Rice #define	_MACHINE_PTE_H_
38f9bac91bSBenno Rice 
39ffb56695SRafal Jaworowski #if defined(AIM)
40ffb56695SRafal Jaworowski 
41f9bac91bSBenno Rice /*
42f9bac91bSBenno Rice  * Page Table Entries
43f9bac91bSBenno Rice  */
44f9bac91bSBenno Rice #ifndef	LOCORE
45f9bac91bSBenno Rice 
4658d7d1a8SPeter Grehan /* 32-bit PTE */
47f9bac91bSBenno Rice struct pte {
4858d7d1a8SPeter Grehan 	u_int32_t pte_hi;
4958d7d1a8SPeter Grehan 	u_int32_t pte_lo;
50f9bac91bSBenno Rice };
515244eac9SBenno Rice 
525244eac9SBenno Rice struct pteg {
535244eac9SBenno Rice 	struct	pte pt[8];
545244eac9SBenno Rice };
5558d7d1a8SPeter Grehan 
5658d7d1a8SPeter Grehan /* 64-bit (long) PTE */
5758d7d1a8SPeter Grehan struct lpte {
5858d7d1a8SPeter Grehan 	u_int64_t pte_hi;
5958d7d1a8SPeter Grehan 	u_int64_t pte_lo;
6058d7d1a8SPeter Grehan };
6158d7d1a8SPeter Grehan 
6258d7d1a8SPeter Grehan struct lpteg {
6358d7d1a8SPeter Grehan 	struct lpte pt[8];
6458d7d1a8SPeter Grehan };
6558d7d1a8SPeter Grehan 
6610d0cdfcSJustin Hibbits /* Partition table entry */
6710d0cdfcSJustin Hibbits struct pate {
6810d0cdfcSJustin Hibbits 	u_int64_t pagetab;
6910d0cdfcSJustin Hibbits 	u_int64_t proctab;
7010d0cdfcSJustin Hibbits };
7110d0cdfcSJustin Hibbits 
7265bbba25SJustin Hibbits /* Process table entry */
7365bbba25SJustin Hibbits struct prte {
7465bbba25SJustin Hibbits 	u_int64_t proctab0;
7565bbba25SJustin Hibbits 	u_int64_t proctab1;
7665bbba25SJustin Hibbits };
7765bbba25SJustin Hibbits 
785d67b612SJustin Hibbits typedef	struct pte pte_t;
795d67b612SJustin Hibbits typedef	struct lpte lpte_t;
80f9bac91bSBenno Rice #endif	/* LOCORE */
8158d7d1a8SPeter Grehan 
8258d7d1a8SPeter Grehan /* 32-bit PTE definitions */
8358d7d1a8SPeter Grehan 
84f9bac91bSBenno Rice /* High word: */
85f9bac91bSBenno Rice #define	PTE_VALID	0x80000000
86f9bac91bSBenno Rice #define	PTE_VSID_SHFT	7
87f9bac91bSBenno Rice #define	PTE_HID		0x00000040
88f9bac91bSBenno Rice #define	PTE_API		0x0000003f
89f9bac91bSBenno Rice /* Low word: */
90f9bac91bSBenno Rice #define	PTE_RPGN	0xfffff000
91f9bac91bSBenno Rice #define	PTE_REF		0x00000100
92f9bac91bSBenno Rice #define	PTE_CHG		0x00000080
93f9bac91bSBenno Rice #define	PTE_WIMG	0x00000078
94f9bac91bSBenno Rice #define	PTE_W		0x00000040
95f9bac91bSBenno Rice #define	PTE_I		0x00000020
96f9bac91bSBenno Rice #define	PTE_M		0x00000010
97f9bac91bSBenno Rice #define	PTE_G		0x00000008
98f9bac91bSBenno Rice #define	PTE_PP		0x00000003
995244eac9SBenno Rice #define	PTE_SO		0x00000000	/* Super. Only       (U: XX, S: RW) */
1005244eac9SBenno Rice #define PTE_SW		0x00000001	/* Super. Write-Only (U: RO, S: RW) */
1015244eac9SBenno Rice #define	PTE_BW		0x00000002	/* Supervisor        (U: RW, S: RW) */
1025244eac9SBenno Rice #define	PTE_BR		0x00000003	/* Both Read Only    (U: RO, S: RO) */
1035244eac9SBenno Rice #define	PTE_RW		PTE_BW
1045244eac9SBenno Rice #define	PTE_RO		PTE_BR
105f9bac91bSBenno Rice 
1068207b362SBenno Rice #define	PTE_EXEC	0x00000200	/* pseudo bit in attrs; page is exec */
1078207b362SBenno Rice 
10858d7d1a8SPeter Grehan /* 64-bit PTE definitions */
10958d7d1a8SPeter Grehan 
11058d7d1a8SPeter Grehan /* High quadword: */
11158d7d1a8SPeter Grehan #define LPTE_VSID_SHIFT		12
11203479763SNathan Whitehorn #define LPTE_AVPN_MASK		0xFFFFFFFFFFFFFF80ULL
113*e2d6c417SLeandro Lupori #define LPTE_AVA_MASK		0x3FFFFFFFFFFFFF80ULL
11458d7d1a8SPeter Grehan #define LPTE_API		0x0000000000000F80ULL
115c2f25537SNathan Whitehorn #define LPTE_SWBITS		0x0000000000000078ULL
116c2f25537SNathan Whitehorn #define LPTE_WIRED		0x0000000000000010ULL
117c2f25537SNathan Whitehorn #define LPTE_LOCKED		0x0000000000000008ULL
11858d7d1a8SPeter Grehan #define LPTE_BIG		0x0000000000000004ULL	/* 4kb/16Mb page */
11958d7d1a8SPeter Grehan #define LPTE_HID		0x0000000000000002ULL
12058d7d1a8SPeter Grehan #define LPTE_VALID		0x0000000000000001ULL
12158d7d1a8SPeter Grehan 
12258d7d1a8SPeter Grehan /* Low quadword: */
123*e2d6c417SLeandro Lupori #define	LP_4K_16M	0x38	/* 4KB base, 16MB actual page size */
124*e2d6c417SLeandro Lupori 
12558d7d1a8SPeter Grehan #define EXTEND_PTE(x)	UINT64_C(x)	/* make constants 64-bit */
12658d7d1a8SPeter Grehan #define	LPTE_RPGN	0xfffffffffffff000ULL
127*e2d6c417SLeandro Lupori #define	LPTE_LP_MASK	0x00000000000ff000ULL
128*e2d6c417SLeandro Lupori #define	LPTE_LP_SHIFT	12
129*e2d6c417SLeandro Lupori #define	LPTE_LP_4K_16M	((unsigned long long)(LP_4K_16M) << LPTE_LP_SHIFT)
13058d7d1a8SPeter Grehan #define	LPTE_REF	EXTEND_PTE( PTE_REF )
13158d7d1a8SPeter Grehan #define	LPTE_CHG	EXTEND_PTE( PTE_CHG )
13258d7d1a8SPeter Grehan #define	LPTE_WIMG	EXTEND_PTE( PTE_WIMG )
13358d7d1a8SPeter Grehan #define	LPTE_W		EXTEND_PTE( PTE_W )
13458d7d1a8SPeter Grehan #define	LPTE_I		EXTEND_PTE( PTE_I )
13558d7d1a8SPeter Grehan #define	LPTE_M		EXTEND_PTE( PTE_M )
13658d7d1a8SPeter Grehan #define	LPTE_G		EXTEND_PTE( PTE_G )
13758d7d1a8SPeter Grehan #define	LPTE_NOEXEC	0x0000000000000004ULL
13858d7d1a8SPeter Grehan #define	LPTE_PP		EXTEND_PTE( PTE_PP )
13958d7d1a8SPeter Grehan 
14058d7d1a8SPeter Grehan #define	LPTE_SO		EXTEND_PTE( PTE_SO )	/* Super. Only */
14158d7d1a8SPeter Grehan #define	LPTE_SW		EXTEND_PTE( PTE_SW )	/* Super. Write-Only */
14258d7d1a8SPeter Grehan #define	LPTE_BW		EXTEND_PTE( PTE_BW )	/* Supervisor */
14358d7d1a8SPeter Grehan #define	LPTE_BR		EXTEND_PTE( PTE_BR )	/* Both Read Only */
14458d7d1a8SPeter Grehan #define	LPTE_RW		LPTE_BW
14558d7d1a8SPeter Grehan #define	LPTE_RO		LPTE_BR
14658d7d1a8SPeter Grehan 
147*e2d6c417SLeandro Lupori /* HPT superpage definitions */
148*e2d6c417SLeandro Lupori #define	HPT_SP_SHIFT		(VM_LEVEL_0_ORDER + PAGE_SHIFT)
149*e2d6c417SLeandro Lupori #define	HPT_SP_SIZE		(1 << HPT_SP_SHIFT)
150*e2d6c417SLeandro Lupori #define	HPT_SP_MASK		(HPT_SP_SIZE - 1)
151*e2d6c417SLeandro Lupori #define	HPT_SP_PAGES		(1 << VM_LEVEL_0_ORDER)
152*e2d6c417SLeandro Lupori 
153dddf2858SNathan Whitehorn /* POWER ISA 3.0 Radix Table Definitions */
154dddf2858SNathan Whitehorn #define	RPTE_VALID		0x8000000000000000ULL
155dddf2858SNathan Whitehorn #define	RPTE_LEAF		0x4000000000000000ULL /* is a PTE: always 1 */
156dddf2858SNathan Whitehorn #define	RPTE_SW0		0x2000000000000000ULL
157dddf2858SNathan Whitehorn #define	RPTE_RPN_MASK		0x00FFFFFFFFFFF000ULL
158dddf2858SNathan Whitehorn #define	RPTE_RPN_SHIFT		12
159dddf2858SNathan Whitehorn #define	RPTE_SW1		0x0000000000000800ULL
160dddf2858SNathan Whitehorn #define	RPTE_SW2		0x0000000000000400ULL
161dddf2858SNathan Whitehorn #define	RPTE_SW3		0x0000000000000200ULL
162dddf2858SNathan Whitehorn #define	RPTE_R			0x0000000000000100ULL
163dddf2858SNathan Whitehorn #define	RPTE_C			0x0000000000000080ULL
164dddf2858SNathan Whitehorn 
16565bbba25SJustin Hibbits #define	RPTE_MANAGED		RPTE_SW1
16665bbba25SJustin Hibbits #define	RPTE_WIRED		RPTE_SW2
16765bbba25SJustin Hibbits #define	RPTE_PROMOTED		RPTE_SW3
16865bbba25SJustin Hibbits 
169dddf2858SNathan Whitehorn #define	RPTE_ATTR_MASK		0x0000000000000030ULL
170dddf2858SNathan Whitehorn #define	RPTE_ATTR_MEM		0x0000000000000000ULL /* PTE M */
171dddf2858SNathan Whitehorn #define	RPTE_ATTR_SAO		0x0000000000000010ULL /* PTE WIM */
172dddf2858SNathan Whitehorn #define	RPTE_ATTR_GUARDEDIO	0x0000000000000020ULL /* PTE IMG */
173dddf2858SNathan Whitehorn #define	RPTE_ATTR_UNGUARDEDIO	0x0000000000000030ULL /* PTE IM */
174dddf2858SNathan Whitehorn 
175dddf2858SNathan Whitehorn #define	RPTE_EAA_MASK		0x000000000000000FULL
176dddf2858SNathan Whitehorn #define	RPTE_EAA_P		0x0000000000000008ULL /* Supervisor only */
177dddf2858SNathan Whitehorn #define	RPTE_EAA_R		0x0000000000000004ULL /* Read allowed */
178dddf2858SNathan Whitehorn #define	RPTE_EAA_W		0x0000000000000002ULL /* Write (+read) */
179dddf2858SNathan Whitehorn #define	RPTE_EAA_X		0x0000000000000001ULL /* Execute allowed */
180dddf2858SNathan Whitehorn 
181dddf2858SNathan Whitehorn #define	RPDE_VALID		RPTE_VALID
182dddf2858SNathan Whitehorn #define	RPDE_LEAF		RPTE_LEAF             /* is a PTE: always 0 */
18365bbba25SJustin Hibbits #define	RPDE_NLB_MASK		0x00FFFFFFFFFFFF00ULL
184dddf2858SNathan Whitehorn #define	RPDE_NLB_SHIFT		8
185dddf2858SNathan Whitehorn #define	RPDE_NLS_MASK		0x000000000000001FULL
186dddf2858SNathan Whitehorn 
18765bbba25SJustin Hibbits #define	PG_FRAME		(0x000ffffffffff000ul)
18865bbba25SJustin Hibbits #define	PG_PS_FRAME		(0x000fffffffe00000ul)
189f9bac91bSBenno Rice /*
190f9bac91bSBenno Rice  * Extract bits from address
191f9bac91bSBenno Rice  */
192f9bac91bSBenno Rice #define	ADDR_SR_SHFT	28
193c3e289e1SNathan Whitehorn #define	ADDR_PIDX	0x0ffff000UL
194f9bac91bSBenno Rice #define	ADDR_PIDX_SHFT	12
195f9bac91bSBenno Rice #define	ADDR_API_SHFT	22
19652a7870dSNathan Whitehorn #define	ADDR_API_SHFT64	16
197c3e289e1SNathan Whitehorn #define	ADDR_POFF	0x00000fffUL
198f9bac91bSBenno Rice 
199f9bac91bSBenno Rice /*
200f9bac91bSBenno Rice  * Bits in DSISR:
201f9bac91bSBenno Rice  */
202f9bac91bSBenno Rice #define	DSISR_DIRECT	0x80000000
203f9bac91bSBenno Rice #define	DSISR_NOTFOUND	0x40000000
204f9bac91bSBenno Rice #define	DSISR_PROTECT	0x08000000
205f9bac91bSBenno Rice #define	DSISR_INVRX	0x04000000
206f9bac91bSBenno Rice #define	DSISR_STORE	0x02000000
207f9bac91bSBenno Rice #define	DSISR_DABR	0x00400000
208f9bac91bSBenno Rice #define	DSISR_SEGMENT	0x00200000
209f9bac91bSBenno Rice #define	DSISR_EAR	0x00100000
210f9bac91bSBenno Rice 
211f9bac91bSBenno Rice /*
212f9bac91bSBenno Rice  * Bits in SRR1 on ISI:
213f9bac91bSBenno Rice  */
214f9bac91bSBenno Rice #define	ISSRR1_NOTFOUND	0x40000000
215f9bac91bSBenno Rice #define	ISSRR1_DIRECT	0x10000000
216f9bac91bSBenno Rice #define	ISSRR1_PROTECT	0x08000000
217f9bac91bSBenno Rice #define	ISSRR1_SEGMENT	0x00200000
218f9bac91bSBenno Rice 
21917f4cae4SRafal Jaworowski #else /* BOOKE */
220ffb56695SRafal Jaworowski 
221ffb56695SRafal Jaworowski #include <machine/tlb.h>
222ffb56695SRafal Jaworowski 
223ffb56695SRafal Jaworowski /*
224ffb56695SRafal Jaworowski  * Flags for pte_remove() routine.
225ffb56695SRafal Jaworowski  */
226ffb56695SRafal Jaworowski #define PTBL_HOLD	0x00000001	/* do not unhold ptbl pages */
227ffb56695SRafal Jaworowski #define PTBL_UNHOLD	0x00000002	/* unhold and attempt to free ptbl pages */
228ffb56695SRafal Jaworowski 
229ffb56695SRafal Jaworowski #define PTBL_HOLD_FLAG(pmap)	(((pmap) == kernel_pmap) ? PTBL_HOLD : PTBL_UNHOLD)
230ffb56695SRafal Jaworowski 
231ffb56695SRafal Jaworowski /*
232ffb56695SRafal Jaworowski  * Page Table Entry definitions and macros.
23392f6e934SJustin Hibbits  *
23492f6e934SJustin Hibbits  * RPN need only be 32-bit because Book-E has 36-bit addresses, and the smallest
23592f6e934SJustin Hibbits  * page size is 4k (12-bit mask), so RPN can really fit into 24 bits.
236ffb56695SRafal Jaworowski  */
237ffb56695SRafal Jaworowski #ifndef	LOCORE
23864a982eaSJustin Hibbits typedef uint64_t pte_t;
239ffb56695SRafal Jaworowski #endif
240ffb56695SRafal Jaworowski 
241ffb56695SRafal Jaworowski /* RPN mask, TLB0 4K pages */
242ffb56695SRafal Jaworowski #define PTE_PA_MASK	PAGE_MASK
243ffb56695SRafal Jaworowski 
24417f4cae4SRafal Jaworowski #if defined(BOOKE_E500)
24517f4cae4SRafal Jaworowski 
246ffb56695SRafal Jaworowski /* PTE bits assigned to MAS2, MAS3 flags */
24764a982eaSJustin Hibbits #define	PTE_MAS2_SHIFT	19
24864a982eaSJustin Hibbits #define PTE_W		(MAS2_W << PTE_MAS2_SHIFT)
24964a982eaSJustin Hibbits #define PTE_I		(MAS2_I << PTE_MAS2_SHIFT)
25064a982eaSJustin Hibbits #define PTE_M		(MAS2_M << PTE_MAS2_SHIFT)
25164a982eaSJustin Hibbits #define PTE_G		(MAS2_G << PTE_MAS2_SHIFT)
252ffb56695SRafal Jaworowski #define PTE_MAS2_MASK	(MAS2_G | MAS2_M | MAS2_I | MAS2_W)
253ffb56695SRafal Jaworowski 
25464a982eaSJustin Hibbits #define PTE_MAS3_SHIFT	2
255ffb56695SRafal Jaworowski #define PTE_UX		(MAS3_UX << PTE_MAS3_SHIFT)
256ffb56695SRafal Jaworowski #define PTE_SX		(MAS3_SX << PTE_MAS3_SHIFT)
257ffb56695SRafal Jaworowski #define PTE_UW		(MAS3_UW << PTE_MAS3_SHIFT)
258ffb56695SRafal Jaworowski #define PTE_SW		(MAS3_SW << PTE_MAS3_SHIFT)
259ffb56695SRafal Jaworowski #define PTE_UR		(MAS3_UR << PTE_MAS3_SHIFT)
260ffb56695SRafal Jaworowski #define PTE_SR		(MAS3_SR << PTE_MAS3_SHIFT)
261ffb56695SRafal Jaworowski #define PTE_MAS3_MASK	((MAS3_UX | MAS3_SX | MAS3_UW	\
262ffb56695SRafal Jaworowski 			| MAS3_SW | MAS3_UR | MAS3_SR) << PTE_MAS3_SHIFT)
263ffb56695SRafal Jaworowski 
26464a982eaSJustin Hibbits #define	PTE_PS_SHIFT	8
26564a982eaSJustin Hibbits #define	PTE_PS_4KB	(2 << PTE_PS_SHIFT)
26664a982eaSJustin Hibbits 
26717f4cae4SRafal Jaworowski #endif
26817f4cae4SRafal Jaworowski 
269ffb56695SRafal Jaworowski /* Other PTE flags */
27064a982eaSJustin Hibbits #define PTE_VALID	0x00000001	/* Valid */
27164a982eaSJustin Hibbits #define PTE_MODIFIED	0x00001000	/* Modified */
27264a982eaSJustin Hibbits #define PTE_WIRED	0x00002000	/* Wired */
27364a982eaSJustin Hibbits #define PTE_MANAGED	0x00000002	/* Managed */
27464a982eaSJustin Hibbits #define PTE_REFERENCED	0x00040000	/* Referenced */
275ffb56695SRafal Jaworowski 
276e683c328SJustin Hibbits /*
277e683c328SJustin Hibbits  * Page Table Entry definitions and macros.
278e683c328SJustin Hibbits  *
279e683c328SJustin Hibbits  * We use the hardware page table entry format:
280e683c328SJustin Hibbits  *
281e683c328SJustin Hibbits  * 63       24 23 19 18 17 14  13 12 11  8  7  6  5  4  3  2  1  0
282e683c328SJustin Hibbits  * ---------------------------------------------------------------
283e683c328SJustin Hibbits  * ARPN(12:51) WIMGE  R U0:U3 SW0 C  PSIZE UX SX UW SW UR SR SW1 V
284e683c328SJustin Hibbits  * ---------------------------------------------------------------
285e683c328SJustin Hibbits  */
286e683c328SJustin Hibbits 
287e683c328SJustin Hibbits /* PTE fields. */
288e683c328SJustin Hibbits #define PTE_TSIZE_SHIFT		(63-54)
289e683c328SJustin Hibbits #define PTE_TSIZE_MASK		0x7
290e683c328SJustin Hibbits #define PTE_TSIZE_SHIFT_DIRECT	(63-55)
291e683c328SJustin Hibbits #define PTE_TSIZE_MASK_DIRECT	0xf
292e683c328SJustin Hibbits #define PTE_PS_DIRECT(ps)	(ps<<PTE_TSIZE_SHIFT_DIRECT)	/* Direct Entry Page Size */
293e683c328SJustin Hibbits #define PTE_PS(ps)		(ps<<PTE_TSIZE_SHIFT)	/* Page Size */
294e683c328SJustin Hibbits 
295e683c328SJustin Hibbits /* Macro argument must of pte_t type. */
296e683c328SJustin Hibbits #define PTE_TSIZE(pte)		(int)((*pte >> PTE_TSIZE_SHIFT) & PTE_TSIZE_MASK)
297e683c328SJustin Hibbits #define PTE_TSIZE_DIRECT(pte)	(int)((*pte >> PTE_TSIZE_SHIFT_DIRECT) & PTE_TSIZE_MASK_DIRECT)
298e683c328SJustin Hibbits 
299ffb56695SRafal Jaworowski /* Macro argument must of pte_t type. */
30064a982eaSJustin Hibbits #define	PTE_ARPN_SHIFT		12
301debd17c5SJustin Hibbits #define	PTE_FLAGS_MASK		0x00ffffff
30264a982eaSJustin Hibbits #define PTE_RPN_FROM_PA(pa)	(((pa) & ~PAGE_MASK) << PTE_ARPN_SHIFT)
30364a982eaSJustin Hibbits #define PTE_PA(pte)		((vm_paddr_t)(*pte >> PTE_ARPN_SHIFT) & ~PAGE_MASK)
30464a982eaSJustin Hibbits #define PTE_ISVALID(pte)	((*pte) & PTE_VALID)
30564a982eaSJustin Hibbits #define PTE_ISWIRED(pte)	((*pte) & PTE_WIRED)
30664a982eaSJustin Hibbits #define PTE_ISMANAGED(pte)	((*pte) & PTE_MANAGED)
30764a982eaSJustin Hibbits #define PTE_ISMODIFIED(pte)	((*pte) & PTE_MODIFIED)
30864a982eaSJustin Hibbits #define PTE_ISREFERENCED(pte)	((*pte) & PTE_REFERENCED)
309ffb56695SRafal Jaworowski 
3100936003eSJustin Hibbits #endif /* BOOKE */
3115d67b612SJustin Hibbits 
3125d67b612SJustin Hibbits /* Book-E page table format, broken out for the generic pmap.h. */
3135d67b612SJustin Hibbits #ifdef __powerpc64__
3145d67b612SJustin Hibbits 
3155d67b612SJustin Hibbits #include <machine/tlb.h>
3165d67b612SJustin Hibbits 
3175d67b612SJustin Hibbits /*
3185d67b612SJustin Hibbits  * The virtual address is:
3195d67b612SJustin Hibbits  *
3205d67b612SJustin Hibbits  * 4K page size
321dd8775a1SJustin Hibbits  *   +-----+-----------+-------+-------------+-------------+----------------+
322dd8775a1SJustin Hibbits  *   |  -  |  pg_root  |pdir_l1|     dir#    |     pte#    | off in 4K page |
323dd8775a1SJustin Hibbits  *   +-----+-----------+-------+-------------+-------------+----------------+
324dd8775a1SJustin Hibbits  *    63 52 51       39 38   30 29    ^    21 20    ^    12 11             0
3255d67b612SJustin Hibbits  *                                    |             |
3265d67b612SJustin Hibbits  *                                index in 1 page of pointers
3275d67b612SJustin Hibbits  *
328dd8775a1SJustin Hibbits  * 1st level - Root page table
3295d67b612SJustin Hibbits  *
330dd8775a1SJustin Hibbits  * pp2d consists of PG_ROOT_NENTRIES entries, each being a pointer to
3315d67b612SJustin Hibbits  * second level entity, i.e. the page table directory (pdir).
3325d67b612SJustin Hibbits  */
333dd8775a1SJustin Hibbits #define PG_ROOT_H		51
334dd8775a1SJustin Hibbits #define PG_ROOT_L		39
335dd8775a1SJustin Hibbits #define PG_ROOT_SIZE		(1UL << PG_ROOT_L)	/* va range mapped by pp2d */
336dd8775a1SJustin Hibbits #define PG_ROOT_SHIFT		PG_ROOT_L
337dd8775a1SJustin Hibbits #define PG_ROOT_NUM		(PG_ROOT_H - PG_ROOT_L + 1)
338dd8775a1SJustin Hibbits #define PG_ROOT_MASK		((1 << PG_ROOT_NUM) - 1)
339dd8775a1SJustin Hibbits #define PG_ROOT_IDX(va)		((va >> PG_ROOT_SHIFT) & PG_ROOT_MASK)
340dd8775a1SJustin Hibbits #define PG_ROOT_NENTRIES	(1 << PG_ROOT_NUM)
341dd8775a1SJustin Hibbits #define PG_ROOT_ENTRY_SHIFT	3	/* log2 (sizeof(struct pte_entry **)) */
3425d67b612SJustin Hibbits 
3435d67b612SJustin Hibbits /*
344dd8775a1SJustin Hibbits  * 2nd level - page directory directory (pdir l1)
3455d67b612SJustin Hibbits  *
3465d67b612SJustin Hibbits  * pdir consists of PDIR_NENTRIES entries, each being a pointer to
3475d67b612SJustin Hibbits  * second level entity, i.e. the actual page table (ptbl).
3485d67b612SJustin Hibbits  */
349dd8775a1SJustin Hibbits #define PDIR_L1_H		(PG_ROOT_L-1)
350dd8775a1SJustin Hibbits #define PDIR_L1_L		30
351dd8775a1SJustin Hibbits #define PDIR_L1_NUM		(PDIR_L1_H-PDIR_L1_L+1)
352dd8775a1SJustin Hibbits #define PDIR_L1_SIZE		(1 << PDIR_L1_L)	/* va range mapped by pdir */
353dd8775a1SJustin Hibbits #define PDIR_L1_MASK		((1<<PDIR_L1_NUM)-1)
354dd8775a1SJustin Hibbits #define PDIR_L1_SHIFT		PDIR_L1_L
355dd8775a1SJustin Hibbits #define PDIR_L1_NENTRIES	(1<<PDIR_L1_NUM)
356dd8775a1SJustin Hibbits #define PDIR_L1_IDX(va)		(((va) >> PDIR_L1_SHIFT) & PDIR_L1_MASK)
357dd8775a1SJustin Hibbits #define PDIR_L1_ENTRY_SHIFT	3	/* log2 (sizeof(struct pte_entry *)) */
358dd8775a1SJustin Hibbits #define PDIR_L1_PAGES		((PDIR_L1_NENTRIES * (1<<PDIR_L1_ENTRY_SHIFT)) / PAGE_SIZE)
359dd8775a1SJustin Hibbits 
360dd8775a1SJustin Hibbits /*
361dd8775a1SJustin Hibbits  * 3rd level - page table directory (pdir)
362dd8775a1SJustin Hibbits  *
363dd8775a1SJustin Hibbits  * pdir consists of PDIR_NENTRIES entries, each being a pointer to
364dd8775a1SJustin Hibbits  * second level entity, i.e. the actual page table (ptbl).
365dd8775a1SJustin Hibbits  */
366dd8775a1SJustin Hibbits #define PDIR_H			(PDIR_L1_L-1)
3675d67b612SJustin Hibbits #define PDIR_L			21
3685d67b612SJustin Hibbits #define PDIR_NUM		(PDIR_H-PDIR_L+1)
3695d67b612SJustin Hibbits #define PDIR_SIZE		(1 << PDIR_L)	/* va range mapped by pdir */
3705d67b612SJustin Hibbits #define PDIR_MASK		((1<<PDIR_NUM)-1)
3715d67b612SJustin Hibbits #define PDIR_SHIFT		PDIR_L
3725d67b612SJustin Hibbits #define PDIR_NENTRIES		(1<<PDIR_NUM)
3735d67b612SJustin Hibbits #define PDIR_IDX(va)		(((va) >> PDIR_SHIFT) & PDIR_MASK)
3745d67b612SJustin Hibbits #define PDIR_ENTRY_SHIFT	3	/* log2 (sizeof(struct pte_entry *)) */
3755d67b612SJustin Hibbits #define PDIR_PAGES		((PDIR_NENTRIES * (1<<PDIR_ENTRY_SHIFT)) / PAGE_SIZE)
3765d67b612SJustin Hibbits 
3775d67b612SJustin Hibbits /*
378dd8775a1SJustin Hibbits  * 4th level - page table (ptbl)
3795d67b612SJustin Hibbits  *
3805d67b612SJustin Hibbits  * Page table covers PTBL_NENTRIES page table entries. Page
3815d67b612SJustin Hibbits  * table entry (pte) is 64 bit wide and defines mapping
3825d67b612SJustin Hibbits  * for a single page.
3835d67b612SJustin Hibbits  */
3845d67b612SJustin Hibbits #define PTBL_H			(PDIR_L-1)
3855d67b612SJustin Hibbits #define PTBL_L			PAGE_SHIFT
3865d67b612SJustin Hibbits #define PTBL_NUM		(PTBL_H-PTBL_L+1)
3875d67b612SJustin Hibbits #define PTBL_MASK		((1<<PTBL_NUM)-1)
3885d67b612SJustin Hibbits #define PTBL_SHIFT		PTBL_L
3895d67b612SJustin Hibbits #define PTBL_SIZE		PAGE_SIZE	/* va range mapped by ptbl entry */
3905d67b612SJustin Hibbits #define PTBL_NENTRIES		(1<<PTBL_NUM)
3915d67b612SJustin Hibbits #define PTBL_IDX(va)		((va >> PTBL_SHIFT) & PTBL_MASK)
3925d67b612SJustin Hibbits #define PTBL_ENTRY_SHIFT	 3	/* log2 (sizeof (struct pte_entry)) */
3935d67b612SJustin Hibbits #define PTBL_PAGES		((PTBL_NENTRIES * (1<<PTBL_ENTRY_SHIFT)) / PAGE_SIZE)
3945d67b612SJustin Hibbits 
3955d67b612SJustin Hibbits #else
3965d67b612SJustin Hibbits /*
3975d67b612SJustin Hibbits  * 1st level - page table directory (pdir)
3985d67b612SJustin Hibbits  *
3995d67b612SJustin Hibbits  * pdir consists of 1024 entries, each being a pointer to
4005d67b612SJustin Hibbits  * second level entity, i.e. the actual page table (ptbl).
4015d67b612SJustin Hibbits  */
4025d67b612SJustin Hibbits #define PDIR_SHIFT	22
4035d67b612SJustin Hibbits #define PDIR_SIZE	(1 << PDIR_SHIFT)	/* va range mapped by pdir */
4045d67b612SJustin Hibbits #define PDIR_MASK	(~(PDIR_SIZE - 1))
4055d67b612SJustin Hibbits #define PDIR_NENTRIES	1024			/* number of page tables in pdir */
4065d67b612SJustin Hibbits 
4075d67b612SJustin Hibbits /* Returns pdir entry number for given va */
4085d67b612SJustin Hibbits #define PDIR_IDX(va)	((va) >> PDIR_SHIFT)
4095d67b612SJustin Hibbits 
4105d67b612SJustin Hibbits #define PDIR_ENTRY_SHIFT 2	/* entry size is 2^2 = 4 bytes */
4115d67b612SJustin Hibbits 
4125d67b612SJustin Hibbits /*
4135d67b612SJustin Hibbits  * 2nd level - page table (ptbl)
4145d67b612SJustin Hibbits  *
4155d67b612SJustin Hibbits  * Page table covers 1024 page table entries. Page
4165d67b612SJustin Hibbits  * table entry (pte) is 32 bit wide and defines mapping
4175d67b612SJustin Hibbits  * for a single page.
4185d67b612SJustin Hibbits  */
4195d67b612SJustin Hibbits #define PTBL_SHIFT	PAGE_SHIFT
4205d67b612SJustin Hibbits #define PTBL_SIZE	PAGE_SIZE		/* va range mapped by ptbl entry */
4215d67b612SJustin Hibbits #define PTBL_MASK	((PDIR_SIZE - 1) & ~((1 << PAGE_SHIFT) - 1))
4225d67b612SJustin Hibbits #define PTBL_NENTRIES	1024			/* number of pages mapped by ptbl */
4235d67b612SJustin Hibbits 
4245d67b612SJustin Hibbits /* Returns ptbl entry number for given va */
4255d67b612SJustin Hibbits #define PTBL_IDX(va)	(((va) & PTBL_MASK) >> PTBL_SHIFT)
4265d67b612SJustin Hibbits 
4275d67b612SJustin Hibbits /* Size of ptbl in pages, 1024 entries, each sizeof(struct pte_entry). */
4285d67b612SJustin Hibbits #define PTBL_PAGES	2
4295d67b612SJustin Hibbits #define PTBL_ENTRY_SHIFT 3	/* entry size is 2^3 = 8 bytes */
4305d67b612SJustin Hibbits 
4315d67b612SJustin Hibbits #endif
432f9bac91bSBenno Rice #endif /* _MACHINE_PTE_H_ */
433