xref: /freebsd/sys/powerpc/include/hid.h (revision 570d2b25a621354a11c14bda6ca61ba9329c9c5b)
119ca68d9SBenno Rice /*-
219ca68d9SBenno Rice  * Copyright (c) 2000 Tsubai Masanari.  All rights reserved.
319ca68d9SBenno Rice  *
419ca68d9SBenno Rice  * Redistribution and use in source and binary forms, with or without
519ca68d9SBenno Rice  * modification, are permitted provided that the following conditions
619ca68d9SBenno Rice  * are met:
719ca68d9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
819ca68d9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
919ca68d9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
1019ca68d9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
1119ca68d9SBenno Rice  *    documentation and/or other materials provided with the distribution.
1219ca68d9SBenno Rice  * 3. The name of the author may not be used to endorse or promote products
1319ca68d9SBenno Rice  *    derived from this software without specific prior written permission.
1419ca68d9SBenno Rice  *
1519ca68d9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1619ca68d9SBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1719ca68d9SBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1819ca68d9SBenno Rice  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
1919ca68d9SBenno Rice  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2019ca68d9SBenno Rice  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2119ca68d9SBenno Rice  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2219ca68d9SBenno Rice  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2319ca68d9SBenno Rice  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
2419ca68d9SBenno Rice  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2519ca68d9SBenno Rice  *
2619ca68d9SBenno Rice  * $NetBSD: hid.h,v 1.2 2001/08/22 21:05:25 matt Exp $
2719ca68d9SBenno Rice  * $FreeBSD$
2819ca68d9SBenno Rice  */
2919ca68d9SBenno Rice 
3019ca68d9SBenno Rice #ifndef _POWERPC_HID_H_
3119ca68d9SBenno Rice #define _POWERPC_HID_H_
3219ca68d9SBenno Rice 
3319ca68d9SBenno Rice /* Hardware Implementation Dependent registers for the PowerPC */
3419ca68d9SBenno Rice 
35b9b8eb77SRafal Jaworowski #define HID0_EMCP	0x80000000  /* Enable machine check pin */
3619ca68d9SBenno Rice #define HID0_DBP	0x40000000  /* Disable 60x bus parity generation */
3719ca68d9SBenno Rice #define HID0_EBA	0x20000000  /* Enable 60x bus address parity checking */
3819ca68d9SBenno Rice #define HID0_EBD	0x10000000  /* Enable 60x bus data parity checking */
3919ca68d9SBenno Rice #define HID0_BCLK	0x08000000  /* CLK_OUT clock type selection */
4019ca68d9SBenno Rice #define HID0_EICE	0x04000000  /* Enable ICE output */
4119ca68d9SBenno Rice #define HID0_ECLK	0x02000000  /* CLK_OUT clock type selection */
4219ca68d9SBenno Rice #define HID0_PAR	0x01000000  /* Disable precharge of ARTRY */
4319ca68d9SBenno Rice #define HID0_STEN	0x01000000  /* Software table search enable (7450) */
44570d2b25SNathan Whitehorn #define HID0_DEEPNAP	0x01000000  /* Enable deep nap mode (970) */
459e8e1400SPeter Grehan #define HID0_HBATEN	0x00800000  /* High BAT enable (74[45][578])  */
4619ca68d9SBenno Rice #define HID0_DOZE	0x00800000  /* Enable doze mode */
4719ca68d9SBenno Rice #define HID0_NAP	0x00400000  /* Enable nap mode */
4819ca68d9SBenno Rice #define HID0_SLEEP	0x00200000  /* Enable sleep mode */
4919ca68d9SBenno Rice #define HID0_DPM	0x00100000  /* Enable Dynamic power management */
5019ca68d9SBenno Rice #define HID0_RISEG	0x00080000  /* Read I-SEG */
511c96bdd1SNathan Whitehorn #define HID0_TG		0x00040000  /* Timebase Granularity (OEA64) */
529e8e1400SPeter Grehan #define HID0_BHTCLR	0x00040000  /* Clear branch history table (7450) */
5319ca68d9SBenno Rice #define HID0_EIEC	0x00040000  /* Enable internal error checking */
549e8e1400SPeter Grehan #define HID0_XAEN	0x00020000  /* Enable eXtended Addressing (7450) */
5519ca68d9SBenno Rice #define HID0_NHR	0x00010000  /* Not hard reset */
5619ca68d9SBenno Rice #define HID0_ICE	0x00008000  /* Enable i-cache */
5719ca68d9SBenno Rice #define HID0_DCE	0x00004000  /* Enable d-cache */
5819ca68d9SBenno Rice #define HID0_ILOCK	0x00002000  /* i-cache lock */
5919ca68d9SBenno Rice #define HID0_DLOCK	0x00001000  /* d-cache lock */
6019ca68d9SBenno Rice #define HID0_ICFI	0x00000800  /* i-cache flush invalidate */
6119ca68d9SBenno Rice #define HID0_DCFI	0x00000400  /* d-cache flush invalidate */
6219ca68d9SBenno Rice #define HID0_SPD	0x00000200  /* Disable speculative cache access */
63e6d3e1c2SPeter Grehan #define HID0_XBSEN	0x00000100  /* Extended BAT block-size enable (7457) */
6419ca68d9SBenno Rice #define HID0_IFEM	0x00000100  /* Enable M-bit for I-fetch */
659e8e1400SPeter Grehan #define HID0_XBSEN	0x00000100  /* Extended BAT block size enable (7455+)*/
6619ca68d9SBenno Rice #define HID0_SGE	0x00000080  /* Enable store gathering */
6719ca68d9SBenno Rice #define HID0_DCFA	0x00000040  /* Data cache flush assist */
6819ca68d9SBenno Rice #define HID0_BTIC	0x00000020  /* Enable BTIC */
699e8e1400SPeter Grehan #define HID0_LRSTK	0x00000010  /* Link register stack enable (7450) */
7019ca68d9SBenno Rice #define HID0_ABE	0x00000008  /* Enable address broadcast */
719e8e1400SPeter Grehan #define HID0_FOLD	0x00000008  /* Branch folding enable (7450) */
7219ca68d9SBenno Rice #define HID0_BHT	0x00000004  /* Enable branch history table */
7319ca68d9SBenno Rice #define HID0_NOPTI	0x00000001  /* No-op the dcbt(st) */
7419ca68d9SBenno Rice 
75786e4a1bSRafal Jaworowski #define HID0_AIM_TBEN	0x04000000  /* Time base enable (7450) */
76786e4a1bSRafal Jaworowski 
77b9b8eb77SRafal Jaworowski #define HID0_E500_TBEN		0x00004000 /* Time Base and decr. enable */
78b9b8eb77SRafal Jaworowski #define HID0_E500_SEL_TBCLK	0x00002000 /* Select Time Base clock */
79b9b8eb77SRafal Jaworowski #define HID0_E500_MAS7UPDEN	0x00000080 /* Enable MAS7 update (e500v2) */
80786e4a1bSRafal Jaworowski 
8119ca68d9SBenno Rice #define HID0_BITMASK							\
8219ca68d9SBenno Rice     "\20"								\
8319ca68d9SBenno Rice     "\040EMCP\037DBP\036EBA\035EBD\034BCLK\033EICE\032ECLK\031PAR"	\
8419ca68d9SBenno Rice     "\030DOZE\027NAP\026SLEEP\025DPM\024RISEG\023EIEC\022res\021NHR"	\
8519ca68d9SBenno Rice     "\020ICE\017DCE\016ILOCK\015DLOCK\014ICFI\013DCFI\012SPD\011IFEM"	\
8619ca68d9SBenno Rice     "\010SGE\007DCFA\006BTIC\005FBIOB\004ABE\003BHT\002NOPDST\001NOPTI"
8719ca68d9SBenno Rice 
8819ca68d9SBenno Rice #define HID0_7450_BITMASK						\
8919ca68d9SBenno Rice     "\20"								\
9019ca68d9SBenno Rice     "\040EMCP\037b1\036b2\035b3\034b4\033TBEN\032b6\031STEN"		\
91e6d3e1c2SPeter Grehan     "\030HBATEN\027NAP\026SLEEP\025DPM\024b12\023BHTCLR\022XAEN\021NHR"	\
92e6d3e1c2SPeter Grehan     "\020ICE\017DCE\016ILOCK\015DLOCK\014ICFI\013DCFI\012SPD\011XBSEN"	\
9319ca68d9SBenno Rice     "\010SGE\007b25\006BTIC\005LRSTK\004FOLD\003BHT\002NOPDST\001NOPTI"
94cb9bdc64SRafal Jaworowski 
95cb9bdc64SRafal Jaworowski #define HID0_E500_BITMASK						\
96cb9bdc64SRafal Jaworowski     "\20"								\
97cb9bdc64SRafal Jaworowski     "\040EMCP\037b1\036b2\035b3\034b4\033b5\032b6\031b7"		\
98cb9bdc64SRafal Jaworowski     "\030DOZE\027NAP\026SLEEP\025b11\024b12\023b13\022b14\021b15"	\
99cb9bdc64SRafal Jaworowski     "\020b16\017TBEN\016SEL_TBCLK\015b19\014b20\013b21\012b22\011b23"	\
100cb9bdc64SRafal Jaworowski     "\010EN_MAS7_UPDATE\007DCFA\006b26\005b27\004b28\003b29\002b30\001NOPTI"
10119ca68d9SBenno Rice 
102570d2b25SNathan Whitehorn #define HID0_970_BITMASK						\
103570d2b25SNathan Whitehorn     "\20"								\
104570d2b25SNathan Whitehorn     "\040ONEPPC\037SINGLE\036ISYNCSC\035SERGP\031DEEPNAP\030DOZE"	\
105570d2b25SNathan Whitehorn     "\027NAP\025DPM\023TG\022HANGDETECT\021NHR\020INORDER"		\
106570d2b25SNathan Whitehorn     "\016TBCTRL\015TBEN\012CIABREN\011HDICEEN\001ENATTN"
107570d2b25SNathan Whitehorn 
10819ca68d9SBenno Rice /*
10919ca68d9SBenno Rice  *  HID0 bit definitions per cpu model
11019ca68d9SBenno Rice  *
111786e4a1bSRafal Jaworowski  * bit	603	604	750	7400	7410	7450	7457	e500
112786e4a1bSRafal Jaworowski  *   0	EMCP	EMCP	EMCP	EMCP	EMCP	-	-	EMCP
113786e4a1bSRafal Jaworowski  *   1	-	ECP	DBP	-	-	-	-	-
114786e4a1bSRafal Jaworowski  *   2	EBA	EBA	EBA	EBA	EDA	-	-	-
115786e4a1bSRafal Jaworowski  *   3	EBD	EBD	EBD	EBD	EBD	-	-	-
116786e4a1bSRafal Jaworowski  *   4	SBCLK	-	BCLK	BCKL	BCLK	-	-	-
117786e4a1bSRafal Jaworowski  *   5	EICE	-	-	-	-	TBEN	TBEN	-
118786e4a1bSRafal Jaworowski  *   6	ECLK	-	ECLK	ECLK	ECLK	-	-	-
119786e4a1bSRafal Jaworowski  *   7	PAR	PAR	PAR	PAR	PAR	STEN	STEN	-
120786e4a1bSRafal Jaworowski  *   8	DOZE	-	DOZE	DOZE	DOZE	-	HBATEN	DOZE
121786e4a1bSRafal Jaworowski  *   9	NAP	-	NAP	NAP	NAP	NAP	NAP	NAP
122786e4a1bSRafal Jaworowski  *  10	SLEEP	-	SLEEP	SLEEP	SLEEP	SLEEP	SLEEP	SLEEP
123786e4a1bSRafal Jaworowski  *  11	DPM	-	DPM	DPM	DPM	DPM	DPM	-
124786e4a1bSRafal Jaworowski  *  12	RISEG	-	-	RISEG	-	-	-	-
125786e4a1bSRafal Jaworowski  *  13	-	-	-	EIEC	EIEC	BHTCLR	BHTCLR	-
126786e4a1bSRafal Jaworowski  *  14	-	-	-	-	-	XAEN	XAEN	-
127786e4a1bSRafal Jaworowski  *  15	-	NHR	NHR	NHR	NHR	NHR	NHR	-
128786e4a1bSRafal Jaworowski  *  16	ICE	ICE	ICE	ICE	ICE	ICE	ICE	-
129786e4a1bSRafal Jaworowski  *  17	DCE	DCE	DCE	DCE	DCE	DCE	DCE	TBEN
130786e4a1bSRafal Jaworowski  *  18	ILOCK	ILOCK	ILOCK	ILOCK	ILOCK	ILOCK	ILOCK	SEL_TBCLK
131786e4a1bSRafal Jaworowski  *  19	DLOCK	DLOCK	DLOCK	DLOCK	DLOCK	DLOCK	DLOCK	-
132786e4a1bSRafal Jaworowski  *  20	ICFI	ICFI	ICFI	ICFI	ICFI	ICFI	ICFI	-
133786e4a1bSRafal Jaworowski  *  21	DCFI	DCFI	DCFI	DCFI	DCFI	DCFI	DCFI	-
134786e4a1bSRafal Jaworowski  *  22	-	-	SPD	SPD	SPG	SPD	SPD	-
135786e4a1bSRafal Jaworowski  *  23	-	-	IFEM	IFTT	IFTT	-	XBSEN	-
136786e4a1bSRafal Jaworowski  *  24	-	SIE	SGE	SGE	SGE	SGE	SGE	EN_MAS7_UPDATE
137786e4a1bSRafal Jaworowski  *  25	-	-	DCFA	DCFA	DCFA	-	-	DCFA
138786e4a1bSRafal Jaworowski  *  26	-	-	BTIC	BTIC	BTIC	BTIC	BTIC	-
139786e4a1bSRafal Jaworowski  *  27	FBIOB	-	-	-	-	LRSTK	LRSTK	-
140786e4a1bSRafal Jaworowski  *  28	-	-	ABE	-	-	FOLD	FOLD	-
141786e4a1bSRafal Jaworowski  *  29	-	BHT	BHT	BHT	BHT	BHT	BHT	-
142786e4a1bSRafal Jaworowski  *  30	-	-	-	NOPDST	NOPDST	NOPDST	NOPDST	-
143786e4a1bSRafal Jaworowski  *  31	NOOPTI	-	NOOPTI	NOPTI	NOPTI	NOPTI	NOPTI	NOPTI
14419ca68d9SBenno Rice  *
14519ca68d9SBenno Rice  *  604: ECP = Enable cache parity checking
14619ca68d9SBenno Rice  *  604: SIE = Serial instruction execution disable
14719ca68d9SBenno Rice  * 7450: TBEN = Time Base Enable
14819ca68d9SBenno Rice  * 7450: STEN = Software table lookup enable
14919ca68d9SBenno Rice  * 7450: BHTCLR = Branch history clear
150e6d3e1c2SPeter Grehan  * 7450: XAEN = Extended Addressing Enabled
15119ca68d9SBenno Rice  * 7450: LRSTK = Link Register Stack Enable
15219ca68d9SBenno Rice  * 7450: FOLD = Branch folding enable
153e6d3e1c2SPeter Grehan  * 7457: HBATEN = High BAT Enable
154e6d3e1c2SPeter Grehan  * 7457: XBSEN = Extended BAT Block Size Enable
15519ca68d9SBenno Rice  */
15619ca68d9SBenno Rice 
157b9b8eb77SRafal Jaworowski #define HID1_E500_ABE	0x00001000  /* Address broadcast enable */
158b9b8eb77SRafal Jaworowski #define HID1_E500_ASTME	0x00002000  /* Address bus streaming mode enable */
159b9b8eb77SRafal Jaworowski #define HID1_E500_RFXE	0x00020000  /* Read fault exception enable */
160b9b8eb77SRafal Jaworowski 
161b9b8eb77SRafal Jaworowski #define HID0_E500_DEFAULT_SET	(HID0_EMCP | HID0_E500_TBEN)
162b9b8eb77SRafal Jaworowski #define HID1_E500_DEFAULT_SET	(HID1_E500_ABE | HID1_E500_ASTME)
163b9b8eb77SRafal Jaworowski 
1648cf9d6cdSNathan Whitehorn #define HID5_970_DCBZ_SIZE_HI	0x01000000	/* dcbz does a 32-byte store */
1658cf9d6cdSNathan Whitehorn 
16619ca68d9SBenno Rice #endif /* _POWERPC_HID_H_ */
167