1b40ce02aSNathan Whitehorn /*- 2*925f0a6eSRafal Jaworowski * Copyright (c) 2008-2012 Semihalf. 3b40ce02aSNathan Whitehorn * All rights reserved. 4b40ce02aSNathan Whitehorn * 5b40ce02aSNathan Whitehorn * Redistribution and use in source and binary forms, with or without 6b40ce02aSNathan Whitehorn * modification, are permitted provided that the following conditions 7b40ce02aSNathan Whitehorn * are met: 8b40ce02aSNathan Whitehorn * 9b40ce02aSNathan Whitehorn * 1. Redistributions of source code must retain the above copyright 10b40ce02aSNathan Whitehorn * notice, this list of conditions and the following disclaimer. 11b40ce02aSNathan Whitehorn * 2. Redistributions in binary form must reproduce the above copyright 12b40ce02aSNathan Whitehorn * notice, this list of conditions and the following disclaimer in the 13b40ce02aSNathan Whitehorn * documentation and/or other materials provided with the distribution. 14b40ce02aSNathan Whitehorn * 15b40ce02aSNathan Whitehorn * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16b40ce02aSNathan Whitehorn * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17b40ce02aSNathan Whitehorn * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18b40ce02aSNathan Whitehorn * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19b40ce02aSNathan Whitehorn * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20b40ce02aSNathan Whitehorn * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21b40ce02aSNathan Whitehorn * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22b40ce02aSNathan Whitehorn * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23b40ce02aSNathan Whitehorn * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24b40ce02aSNathan Whitehorn * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25b40ce02aSNathan Whitehorn */ 26b40ce02aSNathan Whitehorn 27b40ce02aSNathan Whitehorn #include <sys/cdefs.h> 28b40ce02aSNathan Whitehorn __FBSDID("$FreeBSD$"); 29b40ce02aSNathan Whitehorn 30b40ce02aSNathan Whitehorn #include <sys/param.h> 31b40ce02aSNathan Whitehorn #include <sys/systm.h> 32b40ce02aSNathan Whitehorn #include <sys/kernel.h> 33b40ce02aSNathan Whitehorn #include <sys/bus.h> 34b40ce02aSNathan Whitehorn #include <sys/pcpu.h> 35b40ce02aSNathan Whitehorn #include <sys/proc.h> 36b40ce02aSNathan Whitehorn #include <sys/smp.h> 37b40ce02aSNathan Whitehorn 38b40ce02aSNathan Whitehorn #include <machine/bus.h> 39b40ce02aSNathan Whitehorn #include <machine/cpu.h> 40b40ce02aSNathan Whitehorn #include <machine/hid.h> 41b40ce02aSNathan Whitehorn #include <machine/platform.h> 42b40ce02aSNathan Whitehorn #include <machine/platformvar.h> 43b40ce02aSNathan Whitehorn #include <machine/smp.h> 44b40ce02aSNathan Whitehorn #include <machine/spr.h> 45b40ce02aSNathan Whitehorn #include <machine/vmparam.h> 46b40ce02aSNathan Whitehorn 47d1d3233eSRafal Jaworowski #include <dev/fdt/fdt_common.h> 48d1d3233eSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 49d1d3233eSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 50d1d3233eSRafal Jaworowski #include <dev/ofw/openfirm.h> 51d1d3233eSRafal Jaworowski 52b40ce02aSNathan Whitehorn #include <powerpc/mpc85xx/mpc85xx.h> 53b40ce02aSNathan Whitehorn 54b40ce02aSNathan Whitehorn #include "platform_if.h" 55b40ce02aSNathan Whitehorn 5628bb01e5SRafal Jaworowski #ifdef SMP 5728bb01e5SRafal Jaworowski extern void *ap_pcpu; 5828bb01e5SRafal Jaworowski extern uint8_t __boot_page[]; /* Boot page body */ 59a45d9127SMarcel Moolenaar extern uint32_t bp_kernload; /* Kernel physical load address */ 60a45d9127SMarcel Moolenaar extern uint32_t bp_trace; /* AP boot trace field */ 6128bb01e5SRafal Jaworowski #endif 6228bb01e5SRafal Jaworowski 63e3d41006SMarcel Moolenaar extern uint32_t *bootinfo; 64e3d41006SMarcel Moolenaar 652b7b2d79SRafal Jaworowski static int cpu, maxcpu; 66b40ce02aSNathan Whitehorn 67b40ce02aSNathan Whitehorn static int bare_probe(platform_t); 68b40ce02aSNathan Whitehorn static void bare_mem_regions(platform_t, struct mem_region **phys, int *physsz, 69b40ce02aSNathan Whitehorn struct mem_region **avail, int *availsz); 70b40ce02aSNathan Whitehorn static u_long bare_timebase_freq(platform_t, struct cpuref *cpuref); 71b40ce02aSNathan Whitehorn static int bare_smp_first_cpu(platform_t, struct cpuref *cpuref); 72b40ce02aSNathan Whitehorn static int bare_smp_next_cpu(platform_t, struct cpuref *cpuref); 73b40ce02aSNathan Whitehorn static int bare_smp_get_bsp(platform_t, struct cpuref *cpuref); 74b40ce02aSNathan Whitehorn static int bare_smp_start_cpu(platform_t, struct pcpu *cpu); 75b40ce02aSNathan Whitehorn 762f6bd241SRafal Jaworowski static void booke_reset(platform_t); 77b2a237beSNathan Whitehorn 78b40ce02aSNathan Whitehorn static platform_method_t bare_methods[] = { 79b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_probe, bare_probe), 80b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_mem_regions, bare_mem_regions), 81b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_timebase_freq, bare_timebase_freq), 82b40ce02aSNathan Whitehorn 83b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_first_cpu, bare_smp_first_cpu), 84b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_next_cpu, bare_smp_next_cpu), 85b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_get_bsp, bare_smp_get_bsp), 86b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_start_cpu, bare_smp_start_cpu), 87b40ce02aSNathan Whitehorn 882f6bd241SRafal Jaworowski PLATFORMMETHOD(platform_reset, booke_reset), 89b2a237beSNathan Whitehorn 90b40ce02aSNathan Whitehorn { 0, 0 } 91b40ce02aSNathan Whitehorn }; 92b40ce02aSNathan Whitehorn 93b40ce02aSNathan Whitehorn static platform_def_t bare_platform = { 94b40ce02aSNathan Whitehorn "bare metal", 95b40ce02aSNathan Whitehorn bare_methods, 96b40ce02aSNathan Whitehorn 0 97b40ce02aSNathan Whitehorn }; 98b40ce02aSNathan Whitehorn 99b40ce02aSNathan Whitehorn PLATFORM_DEF(bare_platform); 100b40ce02aSNathan Whitehorn 101b40ce02aSNathan Whitehorn static int 102b40ce02aSNathan Whitehorn bare_probe(platform_t plat) 103b40ce02aSNathan Whitehorn { 104*925f0a6eSRafal Jaworowski phandle_t cpus, child; 105*925f0a6eSRafal Jaworowski uint32_t sr; 106d1d3233eSRafal Jaworowski int i, law_max, tgt; 1072b7b2d79SRafal Jaworowski 108*925f0a6eSRafal Jaworowski if ((cpus = OF_finddevice("/cpus")) != 0) { 109*925f0a6eSRafal Jaworowski for (maxcpu = 0, child = OF_child(cpus); child != 0; 110*925f0a6eSRafal Jaworowski child = OF_peer(child), maxcpu++) 111*925f0a6eSRafal Jaworowski ; 112*925f0a6eSRafal Jaworowski } else 1132b7b2d79SRafal Jaworowski maxcpu = 1; 114b40ce02aSNathan Whitehorn 115d1d3233eSRafal Jaworowski /* 116d1d3233eSRafal Jaworowski * Clear local access windows. Skip DRAM entries, so we don't shoot 117d1d3233eSRafal Jaworowski * ourselves in the foot. 118d1d3233eSRafal Jaworowski */ 119d1d3233eSRafal Jaworowski law_max = law_getmax(); 120d1d3233eSRafal Jaworowski for (i = 0; i < law_max; i++) { 121d1d3233eSRafal Jaworowski sr = ccsr_read4(OCP85XX_LAWSR(i)); 122d1d3233eSRafal Jaworowski if ((sr & 0x80000000) == 0) 123d1d3233eSRafal Jaworowski continue; 124d1d3233eSRafal Jaworowski tgt = (sr & 0x01f00000) >> 20; 125d1d3233eSRafal Jaworowski if (tgt == OCP85XX_TGTIF_RAM1 || tgt == OCP85XX_TGTIF_RAM2 || 126d1d3233eSRafal Jaworowski tgt == OCP85XX_TGTIF_RAM_INTL) 127d1d3233eSRafal Jaworowski continue; 128d1d3233eSRafal Jaworowski 129d1d3233eSRafal Jaworowski ccsr_write4(OCP85XX_LAWSR(i), sr & 0x7fffffff); 130d1d3233eSRafal Jaworowski } 131d1d3233eSRafal Jaworowski 132b40ce02aSNathan Whitehorn return (BUS_PROBE_GENERIC); 133b40ce02aSNathan Whitehorn } 134b40ce02aSNathan Whitehorn 135b40ce02aSNathan Whitehorn #define MEM_REGIONS 8 136b40ce02aSNathan Whitehorn static struct mem_region avail_regions[MEM_REGIONS]; 137b40ce02aSNathan Whitehorn 138b40ce02aSNathan Whitehorn void 139b40ce02aSNathan Whitehorn bare_mem_regions(platform_t plat, struct mem_region **phys, int *physsz, 140b40ce02aSNathan Whitehorn struct mem_region **avail, int *availsz) 141b40ce02aSNathan Whitehorn { 142d1d3233eSRafal Jaworowski uint32_t memsize; 143d1d3233eSRafal Jaworowski int i, rv; 144b40ce02aSNathan Whitehorn 145d1d3233eSRafal Jaworowski rv = fdt_get_mem_regions(avail_regions, availsz, &memsize); 146d1d3233eSRafal Jaworowski 147d1d3233eSRafal Jaworowski if (rv != 0) 148d1d3233eSRafal Jaworowski return; 149d1d3233eSRafal Jaworowski 150d1d3233eSRafal Jaworowski for (i = 0; i < *availsz; i++) { 151d1d3233eSRafal Jaworowski if (avail_regions[i].mr_start < 1048576) { 152d1d3233eSRafal Jaworowski avail_regions[i].mr_size = 153d1d3233eSRafal Jaworowski avail_regions[i].mr_size - 154d1d3233eSRafal Jaworowski (1048576 - avail_regions[i].mr_start); 155b40ce02aSNathan Whitehorn avail_regions[i].mr_start = 1048576; 156b40ce02aSNathan Whitehorn } 157b40ce02aSNathan Whitehorn } 158b40ce02aSNathan Whitehorn *avail = avail_regions; 159b40ce02aSNathan Whitehorn 160b40ce02aSNathan Whitehorn /* On the bare metal platform phys == avail memory */ 161b40ce02aSNathan Whitehorn *physsz = *availsz; 162b40ce02aSNathan Whitehorn *phys = *avail; 163b40ce02aSNathan Whitehorn } 164b40ce02aSNathan Whitehorn 165b40ce02aSNathan Whitehorn static u_long 166b40ce02aSNathan Whitehorn bare_timebase_freq(platform_t plat, struct cpuref *cpuref) 167b40ce02aSNathan Whitehorn { 168e3d41006SMarcel Moolenaar u_long ticks; 169d1d3233eSRafal Jaworowski phandle_t cpus, child; 170d1d3233eSRafal Jaworowski pcell_t freq; 171b40ce02aSNathan Whitehorn 1725ce36fdbSMarcel Moolenaar if (bootinfo != NULL) { 1732b5bf115SMarcel Moolenaar if (bootinfo[0] == 1) { 174e3d41006SMarcel Moolenaar /* Backward compatibility. See 8-STABLE. */ 175e3d41006SMarcel Moolenaar ticks = bootinfo[3] >> 3; 1762b5bf115SMarcel Moolenaar } else { 1775ce36fdbSMarcel Moolenaar /* Compatibility with Juniper's loader. */ 1782b5bf115SMarcel Moolenaar ticks = bootinfo[5] >> 3; 1795ce36fdbSMarcel Moolenaar } 1807512c508SMarcel Moolenaar } else 1817512c508SMarcel Moolenaar ticks = 0; 182e3d41006SMarcel Moolenaar 18307042befSJayachandran C. if ((cpus = OF_finddevice("/cpus")) == -1) 184d1d3233eSRafal Jaworowski goto out; 185d1d3233eSRafal Jaworowski 186d1d3233eSRafal Jaworowski if ((child = OF_child(cpus)) == 0) 187d1d3233eSRafal Jaworowski goto out; 188d1d3233eSRafal Jaworowski 189e3d41006SMarcel Moolenaar freq = 0; 190d1d3233eSRafal Jaworowski if (OF_getprop(child, "bus-frequency", (void *)&freq, 191d1d3233eSRafal Jaworowski sizeof(freq)) <= 0) 192d1d3233eSRafal Jaworowski goto out; 193e3d41006SMarcel Moolenaar 194b40ce02aSNathan Whitehorn /* 195b40ce02aSNathan Whitehorn * Time Base and Decrementer are updated every 8 CCB bus clocks. 196b40ce02aSNathan Whitehorn * HID0[SEL_TBCLK] = 0 197b40ce02aSNathan Whitehorn */ 198e3d41006SMarcel Moolenaar if (freq != 0) 199d1d3233eSRafal Jaworowski ticks = freq / 8; 200e3d41006SMarcel Moolenaar 201d1d3233eSRafal Jaworowski out: 202b40ce02aSNathan Whitehorn if (ticks <= 0) 203b40ce02aSNathan Whitehorn panic("Unable to determine timebase frequency!"); 204b40ce02aSNathan Whitehorn 205b40ce02aSNathan Whitehorn return (ticks); 206b40ce02aSNathan Whitehorn } 207b40ce02aSNathan Whitehorn 208b40ce02aSNathan Whitehorn static int 209b40ce02aSNathan Whitehorn bare_smp_first_cpu(platform_t plat, struct cpuref *cpuref) 210b40ce02aSNathan Whitehorn { 211b40ce02aSNathan Whitehorn 212b40ce02aSNathan Whitehorn cpu = 0; 213b40ce02aSNathan Whitehorn cpuref->cr_cpuid = cpu; 214b40ce02aSNathan Whitehorn cpuref->cr_hwref = cpuref->cr_cpuid; 215b40ce02aSNathan Whitehorn if (bootverbose) 216b40ce02aSNathan Whitehorn printf("powerpc_smp_first_cpu: cpuid %d\n", cpuref->cr_cpuid); 217b40ce02aSNathan Whitehorn cpu++; 218b40ce02aSNathan Whitehorn 219b40ce02aSNathan Whitehorn return (0); 220b40ce02aSNathan Whitehorn } 221b40ce02aSNathan Whitehorn 222b40ce02aSNathan Whitehorn static int 223b40ce02aSNathan Whitehorn bare_smp_next_cpu(platform_t plat, struct cpuref *cpuref) 224b40ce02aSNathan Whitehorn { 225b40ce02aSNathan Whitehorn 2262b7b2d79SRafal Jaworowski if (cpu >= maxcpu) 227b40ce02aSNathan Whitehorn return (ENOENT); 228b40ce02aSNathan Whitehorn 229b40ce02aSNathan Whitehorn cpuref->cr_cpuid = cpu++; 230b40ce02aSNathan Whitehorn cpuref->cr_hwref = cpuref->cr_cpuid; 231b40ce02aSNathan Whitehorn if (bootverbose) 232b40ce02aSNathan Whitehorn printf("powerpc_smp_next_cpu: cpuid %d\n", cpuref->cr_cpuid); 233b40ce02aSNathan Whitehorn 234b40ce02aSNathan Whitehorn return (0); 235b40ce02aSNathan Whitehorn } 236b40ce02aSNathan Whitehorn 237b40ce02aSNathan Whitehorn static int 238b40ce02aSNathan Whitehorn bare_smp_get_bsp(platform_t plat, struct cpuref *cpuref) 239b40ce02aSNathan Whitehorn { 240b40ce02aSNathan Whitehorn 241b40ce02aSNathan Whitehorn cpuref->cr_cpuid = mfspr(SPR_PIR); 242b40ce02aSNathan Whitehorn cpuref->cr_hwref = cpuref->cr_cpuid; 243b40ce02aSNathan Whitehorn 244b40ce02aSNathan Whitehorn return (0); 245b40ce02aSNathan Whitehorn } 246b40ce02aSNathan Whitehorn 247b40ce02aSNathan Whitehorn static int 248b40ce02aSNathan Whitehorn bare_smp_start_cpu(platform_t plat, struct pcpu *pc) 249b40ce02aSNathan Whitehorn { 25028bb01e5SRafal Jaworowski #ifdef SMP 25128bb01e5SRafal Jaworowski uint32_t bptr, eebpcr; 25228bb01e5SRafal Jaworowski int timeout; 253b40ce02aSNathan Whitehorn 25428bb01e5SRafal Jaworowski eebpcr = ccsr_read4(OCP85XX_EEBPCR); 25520bf92c2SAttilio Rao if ((eebpcr & (1 << (pc->pc_cpuid + 24))) != 0) { 256a45d9127SMarcel Moolenaar printf("SMP: CPU %d already out of hold-off state!\n", 257a45d9127SMarcel Moolenaar pc->pc_cpuid); 25828bb01e5SRafal Jaworowski return (ENXIO); 25928bb01e5SRafal Jaworowski } 26028bb01e5SRafal Jaworowski 26128bb01e5SRafal Jaworowski ap_pcpu = pc; 26228bb01e5SRafal Jaworowski __asm __volatile("msync; isync"); 26328bb01e5SRafal Jaworowski 26428bb01e5SRafal Jaworowski /* 26528bb01e5SRafal Jaworowski * Set BPTR to the physical address of the boot page 26628bb01e5SRafal Jaworowski */ 267a45d9127SMarcel Moolenaar bptr = ((uint32_t)__boot_page - KERNBASE) + bp_kernload; 26828bb01e5SRafal Jaworowski ccsr_write4(OCP85XX_BPTR, (bptr >> 12) | 0x80000000); 26928bb01e5SRafal Jaworowski 27028bb01e5SRafal Jaworowski /* 27128bb01e5SRafal Jaworowski * Release AP from hold-off state 27228bb01e5SRafal Jaworowski */ 273a45d9127SMarcel Moolenaar bp_trace = 0; 27420bf92c2SAttilio Rao eebpcr |= (1 << (pc->pc_cpuid + 24)); 27528bb01e5SRafal Jaworowski ccsr_write4(OCP85XX_EEBPCR, eebpcr); 27628bb01e5SRafal Jaworowski __asm __volatile("isync; msync"); 27728bb01e5SRafal Jaworowski 27828bb01e5SRafal Jaworowski timeout = 500; 27928bb01e5SRafal Jaworowski while (!pc->pc_awake && timeout--) 28028bb01e5SRafal Jaworowski DELAY(1000); /* wait 1ms */ 28128bb01e5SRafal Jaworowski 282a45d9127SMarcel Moolenaar /* 283a45d9127SMarcel Moolenaar * Disable boot page translation so that the 4K page at the default 284a45d9127SMarcel Moolenaar * address (= 0xfffff000) isn't permanently remapped and thus not 285a45d9127SMarcel Moolenaar * usable otherwise. 286a45d9127SMarcel Moolenaar */ 287a45d9127SMarcel Moolenaar ccsr_write4(OCP85XX_BPTR, 0); 288a45d9127SMarcel Moolenaar 289a45d9127SMarcel Moolenaar if (!pc->pc_awake) 290a45d9127SMarcel Moolenaar printf("SMP: CPU %d didn't wake up (trace code %#x).\n", 291a45d9127SMarcel Moolenaar pc->pc_awake, bp_trace); 29228bb01e5SRafal Jaworowski return ((pc->pc_awake) ? 0 : EBUSY); 29328bb01e5SRafal Jaworowski #else 294b40ce02aSNathan Whitehorn /* No SMP support */ 295b40ce02aSNathan Whitehorn return (ENXIO); 29628bb01e5SRafal Jaworowski #endif 297b40ce02aSNathan Whitehorn } 298b2a237beSNathan Whitehorn 299b2a237beSNathan Whitehorn static void 3002f6bd241SRafal Jaworowski booke_reset(platform_t plat) 301b2a237beSNathan Whitehorn { 302b2a237beSNathan Whitehorn 3037faf44baSMarcel Moolenaar /* 3047faf44baSMarcel Moolenaar * Try the dedicated reset register first. 3057faf44baSMarcel Moolenaar * If the SoC doesn't have one, we'll fall 3067faf44baSMarcel Moolenaar * back to using the debug control register. 3077faf44baSMarcel Moolenaar */ 308b2a237beSNathan Whitehorn ccsr_write4(OCP85XX_RSTCR, 2); 3097faf44baSMarcel Moolenaar 310b2a237beSNathan Whitehorn /* Clear DBCR0, disables debug interrupts and events. */ 311b2a237beSNathan Whitehorn mtspr(SPR_DBCR0, 0); 312b2a237beSNathan Whitehorn __asm __volatile("isync"); 313b2a237beSNathan Whitehorn 314b2a237beSNathan Whitehorn /* Enable Debug Interrupts in MSR. */ 315b2a237beSNathan Whitehorn mtmsr(mfmsr() | PSL_DE); 316b2a237beSNathan Whitehorn 317b2a237beSNathan Whitehorn /* Enable debug interrupts and issue reset. */ 3187faf44baSMarcel Moolenaar mtspr(SPR_DBCR0, mfspr(SPR_DBCR0) | DBCR0_IDM | DBCR0_RST_SYSTEM); 319b2a237beSNathan Whitehorn 320b2a237beSNathan Whitehorn printf("Reset failed...\n"); 3212f6bd241SRafal Jaworowski while (1) 3222f6bd241SRafal Jaworowski ; 323b2a237beSNathan Whitehorn } 324b2a237beSNathan Whitehorn 325