1b40ce02aSNathan Whitehorn /*- 2b40ce02aSNathan Whitehorn * Copyright (c) 2008-2009 Semihalf, Rafal Jaworowski 3b40ce02aSNathan Whitehorn * All rights reserved. 4b40ce02aSNathan Whitehorn * 5b40ce02aSNathan Whitehorn * Redistribution and use in source and binary forms, with or without 6b40ce02aSNathan Whitehorn * modification, are permitted provided that the following conditions 7b40ce02aSNathan Whitehorn * are met: 8b40ce02aSNathan Whitehorn * 9b40ce02aSNathan Whitehorn * 1. Redistributions of source code must retain the above copyright 10b40ce02aSNathan Whitehorn * notice, this list of conditions and the following disclaimer. 11b40ce02aSNathan Whitehorn * 2. Redistributions in binary form must reproduce the above copyright 12b40ce02aSNathan Whitehorn * notice, this list of conditions and the following disclaimer in the 13b40ce02aSNathan Whitehorn * documentation and/or other materials provided with the distribution. 14b40ce02aSNathan Whitehorn * 15b40ce02aSNathan Whitehorn * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16b40ce02aSNathan Whitehorn * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17b40ce02aSNathan Whitehorn * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18b40ce02aSNathan Whitehorn * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19b40ce02aSNathan Whitehorn * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20b40ce02aSNathan Whitehorn * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21b40ce02aSNathan Whitehorn * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22b40ce02aSNathan Whitehorn * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23b40ce02aSNathan Whitehorn * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24b40ce02aSNathan Whitehorn * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25b40ce02aSNathan Whitehorn */ 26b40ce02aSNathan Whitehorn 27b40ce02aSNathan Whitehorn #include <sys/cdefs.h> 28b40ce02aSNathan Whitehorn __FBSDID("$FreeBSD$"); 29b40ce02aSNathan Whitehorn 30b40ce02aSNathan Whitehorn #include <sys/param.h> 31b40ce02aSNathan Whitehorn #include <sys/systm.h> 32b40ce02aSNathan Whitehorn #include <sys/kernel.h> 33b40ce02aSNathan Whitehorn #include <sys/bus.h> 34b40ce02aSNathan Whitehorn #include <sys/pcpu.h> 35b40ce02aSNathan Whitehorn #include <sys/proc.h> 36b40ce02aSNathan Whitehorn #include <sys/smp.h> 37b40ce02aSNathan Whitehorn 38b40ce02aSNathan Whitehorn #include <machine/bus.h> 39b40ce02aSNathan Whitehorn #include <machine/cpu.h> 40b40ce02aSNathan Whitehorn #include <machine/hid.h> 41b40ce02aSNathan Whitehorn #include <machine/platform.h> 42b40ce02aSNathan Whitehorn #include <machine/platformvar.h> 43b40ce02aSNathan Whitehorn #include <machine/smp.h> 44b40ce02aSNathan Whitehorn #include <machine/spr.h> 45b40ce02aSNathan Whitehorn #include <machine/vmparam.h> 46b40ce02aSNathan Whitehorn 47d1d3233eSRafal Jaworowski #include <dev/fdt/fdt_common.h> 48d1d3233eSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 49d1d3233eSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 50d1d3233eSRafal Jaworowski #include <dev/ofw/openfirm.h> 51d1d3233eSRafal Jaworowski 52b40ce02aSNathan Whitehorn #include <powerpc/mpc85xx/mpc85xx.h> 53b40ce02aSNathan Whitehorn 54b40ce02aSNathan Whitehorn #include "platform_if.h" 55b40ce02aSNathan Whitehorn 5628bb01e5SRafal Jaworowski #ifdef SMP 5728bb01e5SRafal Jaworowski extern void *ap_pcpu; 5828bb01e5SRafal Jaworowski extern uint8_t __boot_page[]; /* Boot page body */ 59*2b5bf115SMarcel Moolenaar extern uint32_t kernload_ap; /* Kernel physical load address */ 6028bb01e5SRafal Jaworowski #endif 6128bb01e5SRafal Jaworowski 62e3d41006SMarcel Moolenaar extern uint32_t *bootinfo; 63e3d41006SMarcel Moolenaar 642b7b2d79SRafal Jaworowski static int cpu, maxcpu; 65b40ce02aSNathan Whitehorn 66b40ce02aSNathan Whitehorn static int bare_probe(platform_t); 67b40ce02aSNathan Whitehorn static void bare_mem_regions(platform_t, struct mem_region **phys, int *physsz, 68b40ce02aSNathan Whitehorn struct mem_region **avail, int *availsz); 69b40ce02aSNathan Whitehorn static u_long bare_timebase_freq(platform_t, struct cpuref *cpuref); 70b40ce02aSNathan Whitehorn static int bare_smp_first_cpu(platform_t, struct cpuref *cpuref); 71b40ce02aSNathan Whitehorn static int bare_smp_next_cpu(platform_t, struct cpuref *cpuref); 72b40ce02aSNathan Whitehorn static int bare_smp_get_bsp(platform_t, struct cpuref *cpuref); 73b40ce02aSNathan Whitehorn static int bare_smp_start_cpu(platform_t, struct pcpu *cpu); 74b40ce02aSNathan Whitehorn 75b2a237beSNathan Whitehorn static void e500_reset(platform_t); 76b2a237beSNathan Whitehorn 77b40ce02aSNathan Whitehorn static platform_method_t bare_methods[] = { 78b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_probe, bare_probe), 79b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_mem_regions, bare_mem_regions), 80b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_timebase_freq, bare_timebase_freq), 81b40ce02aSNathan Whitehorn 82b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_first_cpu, bare_smp_first_cpu), 83b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_next_cpu, bare_smp_next_cpu), 84b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_get_bsp, bare_smp_get_bsp), 85b40ce02aSNathan Whitehorn PLATFORMMETHOD(platform_smp_start_cpu, bare_smp_start_cpu), 86b40ce02aSNathan Whitehorn 87707c2fb9SAlexander Motin PLATFORMMETHOD(platform_reset, e500_reset), 88b2a237beSNathan Whitehorn 89b40ce02aSNathan Whitehorn { 0, 0 } 90b40ce02aSNathan Whitehorn }; 91b40ce02aSNathan Whitehorn 92b40ce02aSNathan Whitehorn static platform_def_t bare_platform = { 93b40ce02aSNathan Whitehorn "bare metal", 94b40ce02aSNathan Whitehorn bare_methods, 95b40ce02aSNathan Whitehorn 0 96b40ce02aSNathan Whitehorn }; 97b40ce02aSNathan Whitehorn 98b40ce02aSNathan Whitehorn PLATFORM_DEF(bare_platform); 99b40ce02aSNathan Whitehorn 100b40ce02aSNathan Whitehorn static int 101b40ce02aSNathan Whitehorn bare_probe(platform_t plat) 102b40ce02aSNathan Whitehorn { 103d1d3233eSRafal Jaworowski uint32_t ver, sr; 104d1d3233eSRafal Jaworowski int i, law_max, tgt; 1052b7b2d79SRafal Jaworowski 1062b7b2d79SRafal Jaworowski ver = SVR_VER(mfspr(SPR_SVR)); 107c7df91afSAttilio Rao switch (ver & ~0x0008) { /* Mask Security Enabled bit */ 108c7df91afSAttilio Rao case SVR_P4080: 109c7df91afSAttilio Rao maxcpu = 8; 110c7df91afSAttilio Rao break; 111c7df91afSAttilio Rao case SVR_P4040: 112c7df91afSAttilio Rao maxcpu = 4; 113c7df91afSAttilio Rao break; 114c7df91afSAttilio Rao case SVR_MPC8572: 115c7df91afSAttilio Rao case SVR_P1020: 116c7df91afSAttilio Rao case SVR_P2020: 1172b7b2d79SRafal Jaworowski maxcpu = 2; 118c7df91afSAttilio Rao break; 119c7df91afSAttilio Rao default: 1202b7b2d79SRafal Jaworowski maxcpu = 1; 121c7df91afSAttilio Rao break; 122c7df91afSAttilio Rao } 123b40ce02aSNathan Whitehorn 124d1d3233eSRafal Jaworowski /* 125d1d3233eSRafal Jaworowski * Clear local access windows. Skip DRAM entries, so we don't shoot 126d1d3233eSRafal Jaworowski * ourselves in the foot. 127d1d3233eSRafal Jaworowski */ 128d1d3233eSRafal Jaworowski law_max = law_getmax(); 129d1d3233eSRafal Jaworowski for (i = 0; i < law_max; i++) { 130d1d3233eSRafal Jaworowski sr = ccsr_read4(OCP85XX_LAWSR(i)); 131d1d3233eSRafal Jaworowski if ((sr & 0x80000000) == 0) 132d1d3233eSRafal Jaworowski continue; 133d1d3233eSRafal Jaworowski tgt = (sr & 0x01f00000) >> 20; 134d1d3233eSRafal Jaworowski if (tgt == OCP85XX_TGTIF_RAM1 || tgt == OCP85XX_TGTIF_RAM2 || 135d1d3233eSRafal Jaworowski tgt == OCP85XX_TGTIF_RAM_INTL) 136d1d3233eSRafal Jaworowski continue; 137d1d3233eSRafal Jaworowski 138d1d3233eSRafal Jaworowski ccsr_write4(OCP85XX_LAWSR(i), sr & 0x7fffffff); 139d1d3233eSRafal Jaworowski } 140d1d3233eSRafal Jaworowski 141b40ce02aSNathan Whitehorn return (BUS_PROBE_GENERIC); 142b40ce02aSNathan Whitehorn } 143b40ce02aSNathan Whitehorn 144b40ce02aSNathan Whitehorn #define MEM_REGIONS 8 145b40ce02aSNathan Whitehorn static struct mem_region avail_regions[MEM_REGIONS]; 146b40ce02aSNathan Whitehorn 147b40ce02aSNathan Whitehorn void 148b40ce02aSNathan Whitehorn bare_mem_regions(platform_t plat, struct mem_region **phys, int *physsz, 149b40ce02aSNathan Whitehorn struct mem_region **avail, int *availsz) 150b40ce02aSNathan Whitehorn { 151d1d3233eSRafal Jaworowski uint32_t memsize; 152d1d3233eSRafal Jaworowski int i, rv; 153b40ce02aSNathan Whitehorn 154d1d3233eSRafal Jaworowski rv = fdt_get_mem_regions(avail_regions, availsz, &memsize); 155d1d3233eSRafal Jaworowski 156d1d3233eSRafal Jaworowski if (rv != 0) 157d1d3233eSRafal Jaworowski return; 158d1d3233eSRafal Jaworowski 159d1d3233eSRafal Jaworowski for (i = 0; i < *availsz; i++) { 160d1d3233eSRafal Jaworowski if (avail_regions[i].mr_start < 1048576) { 161d1d3233eSRafal Jaworowski avail_regions[i].mr_size = 162d1d3233eSRafal Jaworowski avail_regions[i].mr_size - 163d1d3233eSRafal Jaworowski (1048576 - avail_regions[i].mr_start); 164b40ce02aSNathan Whitehorn avail_regions[i].mr_start = 1048576; 165b40ce02aSNathan Whitehorn } 166b40ce02aSNathan Whitehorn } 167b40ce02aSNathan Whitehorn *avail = avail_regions; 168b40ce02aSNathan Whitehorn 169b40ce02aSNathan Whitehorn /* On the bare metal platform phys == avail memory */ 170b40ce02aSNathan Whitehorn *physsz = *availsz; 171b40ce02aSNathan Whitehorn *phys = *avail; 172b40ce02aSNathan Whitehorn } 173b40ce02aSNathan Whitehorn 174b40ce02aSNathan Whitehorn static u_long 175b40ce02aSNathan Whitehorn bare_timebase_freq(platform_t plat, struct cpuref *cpuref) 176b40ce02aSNathan Whitehorn { 177e3d41006SMarcel Moolenaar u_long ticks; 178d1d3233eSRafal Jaworowski phandle_t cpus, child; 179d1d3233eSRafal Jaworowski pcell_t freq; 180b40ce02aSNathan Whitehorn 181*2b5bf115SMarcel Moolenaar if (bootinfo != NULL) 182*2b5bf115SMarcel Moolenaar if (bootinfo[0] == 1) { 183e3d41006SMarcel Moolenaar /* Backward compatibility. See 8-STABLE. */ 184e3d41006SMarcel Moolenaar ticks = bootinfo[3] >> 3; 185*2b5bf115SMarcel Moolenaar } else { 186*2b5bf115SMarcel Moolenaar /* Compatbility with Juniper's loader. */ 187*2b5bf115SMarcel Moolenaar ticks = bootinfo[5] >> 3; 1887512c508SMarcel Moolenaar } else 1897512c508SMarcel Moolenaar ticks = 0; 190e3d41006SMarcel Moolenaar 191d1d3233eSRafal Jaworowski if ((cpus = OF_finddevice("/cpus")) == 0) 192d1d3233eSRafal Jaworowski goto out; 193d1d3233eSRafal Jaworowski 194d1d3233eSRafal Jaworowski if ((child = OF_child(cpus)) == 0) 195d1d3233eSRafal Jaworowski goto out; 196d1d3233eSRafal Jaworowski 197e3d41006SMarcel Moolenaar freq = 0; 198d1d3233eSRafal Jaworowski if (OF_getprop(child, "bus-frequency", (void *)&freq, 199d1d3233eSRafal Jaworowski sizeof(freq)) <= 0) 200d1d3233eSRafal Jaworowski goto out; 201e3d41006SMarcel Moolenaar 202b40ce02aSNathan Whitehorn /* 203b40ce02aSNathan Whitehorn * Time Base and Decrementer are updated every 8 CCB bus clocks. 204b40ce02aSNathan Whitehorn * HID0[SEL_TBCLK] = 0 205b40ce02aSNathan Whitehorn */ 206e3d41006SMarcel Moolenaar if (freq != 0) 207d1d3233eSRafal Jaworowski ticks = freq / 8; 208e3d41006SMarcel Moolenaar 209d1d3233eSRafal Jaworowski out: 210b40ce02aSNathan Whitehorn if (ticks <= 0) 211b40ce02aSNathan Whitehorn panic("Unable to determine timebase frequency!"); 212b40ce02aSNathan Whitehorn 213b40ce02aSNathan Whitehorn return (ticks); 214b40ce02aSNathan Whitehorn } 215b40ce02aSNathan Whitehorn 216b40ce02aSNathan Whitehorn static int 217b40ce02aSNathan Whitehorn bare_smp_first_cpu(platform_t plat, struct cpuref *cpuref) 218b40ce02aSNathan Whitehorn { 219b40ce02aSNathan Whitehorn 220b40ce02aSNathan Whitehorn cpu = 0; 221b40ce02aSNathan Whitehorn cpuref->cr_cpuid = cpu; 222b40ce02aSNathan Whitehorn cpuref->cr_hwref = cpuref->cr_cpuid; 223b40ce02aSNathan Whitehorn if (bootverbose) 224b40ce02aSNathan Whitehorn printf("powerpc_smp_first_cpu: cpuid %d\n", cpuref->cr_cpuid); 225b40ce02aSNathan Whitehorn cpu++; 226b40ce02aSNathan Whitehorn 227b40ce02aSNathan Whitehorn return (0); 228b40ce02aSNathan Whitehorn } 229b40ce02aSNathan Whitehorn 230b40ce02aSNathan Whitehorn static int 231b40ce02aSNathan Whitehorn bare_smp_next_cpu(platform_t plat, struct cpuref *cpuref) 232b40ce02aSNathan Whitehorn { 233b40ce02aSNathan Whitehorn 2342b7b2d79SRafal Jaworowski if (cpu >= maxcpu) 235b40ce02aSNathan Whitehorn return (ENOENT); 236b40ce02aSNathan Whitehorn 237b40ce02aSNathan Whitehorn cpuref->cr_cpuid = cpu++; 238b40ce02aSNathan Whitehorn cpuref->cr_hwref = cpuref->cr_cpuid; 239b40ce02aSNathan Whitehorn if (bootverbose) 240b40ce02aSNathan Whitehorn printf("powerpc_smp_next_cpu: cpuid %d\n", cpuref->cr_cpuid); 241b40ce02aSNathan Whitehorn 242b40ce02aSNathan Whitehorn return (0); 243b40ce02aSNathan Whitehorn } 244b40ce02aSNathan Whitehorn 245b40ce02aSNathan Whitehorn static int 246b40ce02aSNathan Whitehorn bare_smp_get_bsp(platform_t plat, struct cpuref *cpuref) 247b40ce02aSNathan Whitehorn { 248b40ce02aSNathan Whitehorn 249b40ce02aSNathan Whitehorn cpuref->cr_cpuid = mfspr(SPR_PIR); 250b40ce02aSNathan Whitehorn cpuref->cr_hwref = cpuref->cr_cpuid; 251b40ce02aSNathan Whitehorn 252b40ce02aSNathan Whitehorn return (0); 253b40ce02aSNathan Whitehorn } 254b40ce02aSNathan Whitehorn 255b40ce02aSNathan Whitehorn static int 256b40ce02aSNathan Whitehorn bare_smp_start_cpu(platform_t plat, struct pcpu *pc) 257b40ce02aSNathan Whitehorn { 25828bb01e5SRafal Jaworowski #ifdef SMP 25928bb01e5SRafal Jaworowski uint32_t bptr, eebpcr; 26028bb01e5SRafal Jaworowski int timeout; 261b40ce02aSNathan Whitehorn 26228bb01e5SRafal Jaworowski eebpcr = ccsr_read4(OCP85XX_EEBPCR); 26320bf92c2SAttilio Rao if ((eebpcr & (1 << (pc->pc_cpuid + 24))) != 0) { 26428bb01e5SRafal Jaworowski printf("%s: CPU=%d already out of hold-off state!\n", 26528bb01e5SRafal Jaworowski __func__, pc->pc_cpuid); 26628bb01e5SRafal Jaworowski return (ENXIO); 26728bb01e5SRafal Jaworowski } 26828bb01e5SRafal Jaworowski 26928bb01e5SRafal Jaworowski ap_pcpu = pc; 27028bb01e5SRafal Jaworowski __asm __volatile("msync; isync"); 27128bb01e5SRafal Jaworowski 27228bb01e5SRafal Jaworowski /* 27328bb01e5SRafal Jaworowski * Set BPTR to the physical address of the boot page 27428bb01e5SRafal Jaworowski */ 275*2b5bf115SMarcel Moolenaar bptr = ((uint32_t)__boot_page - KERNBASE) + kernload_ap; 27628bb01e5SRafal Jaworowski ccsr_write4(OCP85XX_BPTR, (bptr >> 12) | 0x80000000); 27728bb01e5SRafal Jaworowski 27828bb01e5SRafal Jaworowski /* 27928bb01e5SRafal Jaworowski * Release AP from hold-off state 28028bb01e5SRafal Jaworowski */ 28120bf92c2SAttilio Rao eebpcr |= (1 << (pc->pc_cpuid + 24)); 28228bb01e5SRafal Jaworowski ccsr_write4(OCP85XX_EEBPCR, eebpcr); 28328bb01e5SRafal Jaworowski __asm __volatile("isync; msync"); 28428bb01e5SRafal Jaworowski 28528bb01e5SRafal Jaworowski timeout = 500; 28628bb01e5SRafal Jaworowski while (!pc->pc_awake && timeout--) 28728bb01e5SRafal Jaworowski DELAY(1000); /* wait 1ms */ 28828bb01e5SRafal Jaworowski 28928bb01e5SRafal Jaworowski return ((pc->pc_awake) ? 0 : EBUSY); 29028bb01e5SRafal Jaworowski #else 291b40ce02aSNathan Whitehorn /* No SMP support */ 292b40ce02aSNathan Whitehorn return (ENXIO); 29328bb01e5SRafal Jaworowski #endif 294b40ce02aSNathan Whitehorn } 295b2a237beSNathan Whitehorn 296b2a237beSNathan Whitehorn static void 297b2a237beSNathan Whitehorn e500_reset(platform_t plat) 298b2a237beSNathan Whitehorn { 299b2a237beSNathan Whitehorn 3007faf44baSMarcel Moolenaar /* 3017faf44baSMarcel Moolenaar * Try the dedicated reset register first. 3027faf44baSMarcel Moolenaar * If the SoC doesn't have one, we'll fall 3037faf44baSMarcel Moolenaar * back to using the debug control register. 3047faf44baSMarcel Moolenaar */ 305b2a237beSNathan Whitehorn ccsr_write4(OCP85XX_RSTCR, 2); 3067faf44baSMarcel Moolenaar 307b2a237beSNathan Whitehorn /* Clear DBCR0, disables debug interrupts and events. */ 308b2a237beSNathan Whitehorn mtspr(SPR_DBCR0, 0); 309b2a237beSNathan Whitehorn __asm __volatile("isync"); 310b2a237beSNathan Whitehorn 311b2a237beSNathan Whitehorn /* Enable Debug Interrupts in MSR. */ 312b2a237beSNathan Whitehorn mtmsr(mfmsr() | PSL_DE); 313b2a237beSNathan Whitehorn 314b2a237beSNathan Whitehorn /* Enable debug interrupts and issue reset. */ 3157faf44baSMarcel Moolenaar mtspr(SPR_DBCR0, mfspr(SPR_DBCR0) | DBCR0_IDM | DBCR0_RST_SYSTEM); 316b2a237beSNathan Whitehorn 317b2a237beSNathan Whitehorn printf("Reset failed...\n"); 318b2a237beSNathan Whitehorn while (1); 319b2a237beSNathan Whitehorn } 320b2a237beSNathan Whitehorn 321