1 /*- 2 * Copyright (C) 2006-2012 Semihalf 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 15 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 16 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 17 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 18 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED 19 * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 20 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 21 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 22 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 23 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 24 */ 25 /*- 26 * Copyright (C) 2001 Benno Rice 27 * All rights reserved. 28 * 29 * Redistribution and use in source and binary forms, with or without 30 * modification, are permitted provided that the following conditions 31 * are met: 32 * 1. Redistributions of source code must retain the above copyright 33 * notice, this list of conditions and the following disclaimer. 34 * 2. Redistributions in binary form must reproduce the above copyright 35 * notice, this list of conditions and the following disclaimer in the 36 * documentation and/or other materials provided with the distribution. 37 * 38 * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR 39 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 40 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 41 * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 42 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 43 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 44 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 45 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 46 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 47 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 48 * $NetBSD: machdep.c,v 1.74.2.1 2000/11/01 16:13:48 tv Exp $ 49 */ 50 /*- 51 * Copyright (C) 1995, 1996 Wolfgang Solfrank. 52 * Copyright (C) 1995, 1996 TooLs GmbH. 53 * All rights reserved. 54 * 55 * Redistribution and use in source and binary forms, with or without 56 * modification, are permitted provided that the following conditions 57 * are met: 58 * 1. Redistributions of source code must retain the above copyright 59 * notice, this list of conditions and the following disclaimer. 60 * 2. Redistributions in binary form must reproduce the above copyright 61 * notice, this list of conditions and the following disclaimer in the 62 * documentation and/or other materials provided with the distribution. 63 * 3. All advertising materials mentioning features or use of this software 64 * must display the following acknowledgement: 65 * This product includes software developed by TooLs GmbH. 66 * 4. The name of TooLs GmbH may not be used to endorse or promote products 67 * derived from this software without specific prior written permission. 68 * 69 * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR 70 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 71 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 72 * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 73 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 74 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 75 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 76 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 77 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 78 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 79 */ 80 81 #include <sys/cdefs.h> 82 __FBSDID("$FreeBSD$"); 83 84 #include "opt_ddb.h" 85 #include "opt_hwpmc_hooks.h" 86 #include "opt_kstack_pages.h" 87 #include "opt_platform.h" 88 89 #include <sys/cdefs.h> 90 #include <sys/types.h> 91 #include <sys/param.h> 92 #include <sys/proc.h> 93 #include <sys/systm.h> 94 #include <sys/time.h> 95 #include <sys/bio.h> 96 #include <sys/buf.h> 97 #include <sys/bus.h> 98 #include <sys/cons.h> 99 #include <sys/cpu.h> 100 #include <sys/kdb.h> 101 #include <sys/kernel.h> 102 #include <sys/lock.h> 103 #include <sys/mutex.h> 104 #include <sys/rwlock.h> 105 #include <sys/sysctl.h> 106 #include <sys/exec.h> 107 #include <sys/ktr.h> 108 #include <sys/syscallsubr.h> 109 #include <sys/sysproto.h> 110 #include <sys/signalvar.h> 111 #include <sys/sysent.h> 112 #include <sys/imgact.h> 113 #include <sys/msgbuf.h> 114 #include <sys/ptrace.h> 115 116 #include <vm/vm.h> 117 #include <vm/pmap.h> 118 #include <vm/vm_page.h> 119 #include <vm/vm_object.h> 120 #include <vm/vm_pager.h> 121 122 #include <machine/cpu.h> 123 #include <machine/kdb.h> 124 #include <machine/reg.h> 125 #include <machine/vmparam.h> 126 #include <machine/spr.h> 127 #include <machine/hid.h> 128 #include <machine/psl.h> 129 #include <machine/trap.h> 130 #include <machine/md_var.h> 131 #include <machine/mmuvar.h> 132 #include <machine/sigframe.h> 133 #include <machine/machdep.h> 134 #include <machine/metadata.h> 135 #include <machine/platform.h> 136 137 #include <sys/linker.h> 138 #include <sys/reboot.h> 139 140 #include <contrib/libfdt/libfdt.h> 141 #include <dev/fdt/fdt_common.h> 142 #include <dev/ofw/openfirm.h> 143 144 #ifdef DDB 145 #include <ddb/ddb.h> 146 #endif 147 148 #ifdef DEBUG 149 #define debugf(fmt, args...) printf(fmt, ##args) 150 #else 151 #define debugf(fmt, args...) 152 #endif 153 154 extern unsigned char _etext[]; 155 extern unsigned char _edata[]; 156 extern unsigned char __bss_start[]; 157 extern unsigned char __sbss_start[]; 158 extern unsigned char __sbss_end[]; 159 extern unsigned char _end[]; 160 extern vm_offset_t __endkernel; 161 162 /* 163 * Bootinfo is passed to us by legacy loaders. Save the address of the 164 * structure to handle backward compatibility. 165 */ 166 uint32_t *bootinfo; 167 168 void print_kernel_section_addr(void); 169 void print_kenv(void); 170 uintptr_t booke_init(u_long, u_long); 171 void ivor_setup(void); 172 173 extern void *interrupt_vector_base; 174 extern void *int_critical_input; 175 extern void *int_machine_check; 176 extern void *int_data_storage; 177 extern void *int_instr_storage; 178 extern void *int_external_input; 179 extern void *int_alignment; 180 extern void *int_fpu; 181 extern void *int_program; 182 extern void *int_syscall; 183 extern void *int_decrementer; 184 extern void *int_fixed_interval_timer; 185 extern void *int_watchdog; 186 extern void *int_data_tlb_error; 187 extern void *int_inst_tlb_error; 188 extern void *int_debug; 189 extern void *int_debug_ed; 190 extern void *int_vec; 191 extern void *int_vecast; 192 #ifdef HWPMC_HOOKS 193 extern void *int_performance_counter; 194 #endif 195 196 #define SET_TRAP(ivor, handler) \ 197 KASSERT(((uintptr_t)(&handler) & ~0xffffUL) == \ 198 ((uintptr_t)(&interrupt_vector_base) & ~0xffffUL), \ 199 ("Handler " #handler " too far from interrupt vector base")); \ 200 mtspr(ivor, (uintptr_t)(&handler) & 0xffffUL); 201 202 uintptr_t powerpc_init(vm_offset_t fdt, vm_offset_t, vm_offset_t, void *mdp, 203 uint32_t mdp_cookie); 204 void booke_cpu_init(void); 205 206 void 207 booke_cpu_init(void) 208 { 209 210 cpu_features |= PPC_FEATURE_BOOKE; 211 212 psl_kernset = PSL_CE | PSL_ME | PSL_EE; 213 #ifdef __powerpc64__ 214 psl_kernset |= PSL_CM; 215 #endif 216 psl_userset = psl_kernset | PSL_PR; 217 #ifdef __powerpc64__ 218 psl_userset32 = psl_userset & ~PSL_CM; 219 #endif 220 psl_userstatic = ~(PSL_VEC | PSL_FP | PSL_FE0 | PSL_FE1); 221 222 pmap_mmu_install(MMU_TYPE_BOOKE, BUS_PROBE_GENERIC); 223 } 224 225 void 226 ivor_setup(void) 227 { 228 229 mtspr(SPR_IVPR, ((uintptr_t)&interrupt_vector_base) & ~0xffffUL); 230 231 SET_TRAP(SPR_IVOR0, int_critical_input); 232 SET_TRAP(SPR_IVOR1, int_machine_check); 233 SET_TRAP(SPR_IVOR2, int_data_storage); 234 SET_TRAP(SPR_IVOR3, int_instr_storage); 235 SET_TRAP(SPR_IVOR4, int_external_input); 236 SET_TRAP(SPR_IVOR5, int_alignment); 237 SET_TRAP(SPR_IVOR6, int_program); 238 SET_TRAP(SPR_IVOR8, int_syscall); 239 SET_TRAP(SPR_IVOR10, int_decrementer); 240 SET_TRAP(SPR_IVOR11, int_fixed_interval_timer); 241 SET_TRAP(SPR_IVOR12, int_watchdog); 242 SET_TRAP(SPR_IVOR13, int_data_tlb_error); 243 SET_TRAP(SPR_IVOR14, int_inst_tlb_error); 244 SET_TRAP(SPR_IVOR15, int_debug); 245 #ifdef HWPMC_HOOKS 246 SET_TRAP(SPR_IVOR35, int_performance_counter); 247 #endif 248 switch ((mfpvr() >> 16) & 0xffff) { 249 case FSL_E6500: 250 SET_TRAP(SPR_IVOR32, int_vec); 251 SET_TRAP(SPR_IVOR33, int_vecast); 252 /* FALLTHROUGH */ 253 case FSL_E500mc: 254 case FSL_E5500: 255 SET_TRAP(SPR_IVOR7, int_fpu); 256 SET_TRAP(SPR_IVOR15, int_debug_ed); 257 break; 258 case FSL_E500v1: 259 case FSL_E500v2: 260 SET_TRAP(SPR_IVOR32, int_vec); 261 break; 262 } 263 264 #ifdef __powerpc64__ 265 /* Set 64-bit interrupt mode. */ 266 mtspr(SPR_EPCR, mfspr(SPR_EPCR) | EPCR_ICM); 267 #endif 268 } 269 270 static int 271 booke_check_for_fdt(uint32_t arg1, vm_offset_t *dtbp) 272 { 273 void *ptr; 274 int fdt_size; 275 276 if (arg1 % 8 != 0) 277 return (-1); 278 279 ptr = (void *)pmap_early_io_map(arg1, PAGE_SIZE); 280 if (fdt_check_header(ptr) != 0) 281 return (-1); 282 283 /* 284 * Read FDT total size from the header of FDT. 285 * This for sure hits within first page which is 286 * already mapped. 287 */ 288 fdt_size = fdt_totalsize((void *)ptr); 289 290 /* 291 * Ok, arg1 points to FDT, so we need to map it in. 292 * First, unmap this page and then map FDT again with full size 293 */ 294 pmap_early_io_unmap((vm_offset_t)ptr, PAGE_SIZE); 295 ptr = (void *)pmap_early_io_map(arg1, fdt_size); 296 *dtbp = (vm_offset_t)ptr; 297 298 return (0); 299 } 300 301 uintptr_t 302 booke_init(u_long arg1, u_long arg2) 303 { 304 uintptr_t ret; 305 void *mdp; 306 vm_offset_t dtbp, end; 307 308 end = (uintptr_t)_end; 309 dtbp = (vm_offset_t)NULL; 310 311 /* Set up TLB initially */ 312 bootinfo = NULL; 313 bzero(__sbss_start, __sbss_end - __sbss_start); 314 bzero(__bss_start, _end - __bss_start); 315 tlb1_init(); 316 317 /* 318 * Handle the various ways we can get loaded and started: 319 * - FreeBSD's loader passes the pointer to the metadata 320 * in arg1, with arg2 undefined. arg1 has a value that's 321 * relative to the kernel's link address (i.e. larger 322 * than 0xc0000000). 323 * - Juniper's loader passes the metadata pointer in arg2 324 * and sets arg1 to zero. This is to signal that the 325 * loader maps the kernel and starts it at its link 326 * address (unlike the FreeBSD loader). 327 * - U-Boot passes the standard argc and argv parameters 328 * in arg1 and arg2 (resp). arg1 is between 1 and some 329 * relatively small number, such as 64K. arg2 is the 330 * physical address of the argv vector. 331 * - ePAPR loaders pass an FDT blob in r3 (arg1) and the magic hex 332 * string 0x45504150 ('EPAP') in r6 (which has been lost by now). 333 * r4 (arg2) is supposed to be set to zero, but is not always. 334 */ 335 336 if (arg1 == 0) /* Juniper loader */ 337 mdp = (void *)arg2; 338 else if (booke_check_for_fdt(arg1, &dtbp) == 0) { /* ePAPR */ 339 end = roundup(end, 8); 340 memmove((void *)end, (void *)dtbp, fdt_totalsize((void *)dtbp)); 341 dtbp = end; 342 end += fdt_totalsize((void *)dtbp); 343 __endkernel = end; 344 mdp = NULL; 345 } else if (arg1 > (uintptr_t)btext) /* FreeBSD loader */ 346 mdp = (void *)arg1; 347 else /* U-Boot */ 348 mdp = NULL; 349 350 /* Default to 32 byte cache line size. */ 351 switch ((mfpvr()) >> 16) { 352 case FSL_E500mc: 353 case FSL_E5500: 354 case FSL_E6500: 355 cacheline_size = 64; 356 break; 357 } 358 359 /* 360 * Last element is a magic cookie that indicates that the metadata 361 * pointer is meaningful. 362 */ 363 ret = powerpc_init(dtbp, 0, 0, mdp, (mdp == NULL) ? 0 : 0xfb5d104d); 364 365 /* Enable caches */ 366 booke_enable_l1_cache(); 367 booke_enable_l2_cache(); 368 369 booke_enable_bpred(); 370 371 return (ret); 372 } 373 374 #define RES_GRANULE cacheline_size 375 extern uintptr_t tlb0_miss_locks[]; 376 377 /* Initialise a struct pcpu. */ 378 void 379 cpu_pcpu_init(struct pcpu *pcpu, int cpuid, size_t sz) 380 { 381 382 pcpu->pc_booke.tid_next = TID_MIN; 383 384 #ifdef SMP 385 uintptr_t *ptr; 386 int words_per_gran = RES_GRANULE / sizeof(uintptr_t); 387 388 ptr = &tlb0_miss_locks[cpuid * words_per_gran]; 389 pcpu->pc_booke.tlb_lock = ptr; 390 *ptr = TLB_UNLOCKED; 391 *(ptr + 1) = 0; /* recurse counter */ 392 #endif 393 } 394 395 /* Shutdown the CPU as much as possible. */ 396 void 397 cpu_halt(void) 398 { 399 400 mtmsr(mfmsr() & ~(PSL_CE | PSL_EE | PSL_ME | PSL_DE)); 401 while (1) 402 ; 403 } 404 405 int 406 ptrace_single_step(struct thread *td) 407 { 408 struct trapframe *tf; 409 410 tf = td->td_frame; 411 tf->srr1 |= PSL_DE; 412 tf->cpu.booke.dbcr0 |= (DBCR0_IDM | DBCR0_IC); 413 return (0); 414 } 415 416 int 417 ptrace_clear_single_step(struct thread *td) 418 { 419 struct trapframe *tf; 420 421 tf = td->td_frame; 422 tf->srr1 &= ~PSL_DE; 423 tf->cpu.booke.dbcr0 &= ~(DBCR0_IDM | DBCR0_IC); 424 return (0); 425 } 426 427 void 428 kdb_cpu_clear_singlestep(void) 429 { 430 register_t r; 431 432 r = mfspr(SPR_DBCR0); 433 mtspr(SPR_DBCR0, r & ~DBCR0_IC); 434 kdb_frame->srr1 &= ~PSL_DE; 435 } 436 437 void 438 kdb_cpu_set_singlestep(void) 439 { 440 register_t r; 441 442 r = mfspr(SPR_DBCR0); 443 mtspr(SPR_DBCR0, r | DBCR0_IC | DBCR0_IDM); 444 kdb_frame->srr1 |= PSL_DE; 445 } 446 447