160727d8bSWarner Losh /*- 271e3c308SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD AND BSD-4-Clause 371e3c308SPedro F. Giffuni * 45244eac9SBenno Rice * Copyright (c) 2001 The NetBSD Foundation, Inc. 55244eac9SBenno Rice * All rights reserved. 65244eac9SBenno Rice * 75244eac9SBenno Rice * This code is derived from software contributed to The NetBSD Foundation 85244eac9SBenno Rice * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc. 95244eac9SBenno Rice * 105244eac9SBenno Rice * Redistribution and use in source and binary forms, with or without 115244eac9SBenno Rice * modification, are permitted provided that the following conditions 125244eac9SBenno Rice * are met: 135244eac9SBenno Rice * 1. Redistributions of source code must retain the above copyright 145244eac9SBenno Rice * notice, this list of conditions and the following disclaimer. 155244eac9SBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 165244eac9SBenno Rice * notice, this list of conditions and the following disclaimer in the 175244eac9SBenno Rice * documentation and/or other materials provided with the distribution. 185244eac9SBenno Rice * 195244eac9SBenno Rice * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 205244eac9SBenno Rice * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 215244eac9SBenno Rice * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 225244eac9SBenno Rice * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 235244eac9SBenno Rice * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 245244eac9SBenno Rice * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 255244eac9SBenno Rice * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 265244eac9SBenno Rice * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 275244eac9SBenno Rice * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 285244eac9SBenno Rice * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 295244eac9SBenno Rice * POSSIBILITY OF SUCH DAMAGE. 305244eac9SBenno Rice */ 3160727d8bSWarner Losh /*- 32f9bac91bSBenno Rice * Copyright (C) 1995, 1996 Wolfgang Solfrank. 33f9bac91bSBenno Rice * Copyright (C) 1995, 1996 TooLs GmbH. 34f9bac91bSBenno Rice * All rights reserved. 35f9bac91bSBenno Rice * 36f9bac91bSBenno Rice * Redistribution and use in source and binary forms, with or without 37f9bac91bSBenno Rice * modification, are permitted provided that the following conditions 38f9bac91bSBenno Rice * are met: 39f9bac91bSBenno Rice * 1. Redistributions of source code must retain the above copyright 40f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer. 41f9bac91bSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 42f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer in the 43f9bac91bSBenno Rice * documentation and/or other materials provided with the distribution. 44f9bac91bSBenno Rice * 3. All advertising materials mentioning features or use of this software 45f9bac91bSBenno Rice * must display the following acknowledgement: 46f9bac91bSBenno Rice * This product includes software developed by TooLs GmbH. 47f9bac91bSBenno Rice * 4. The name of TooLs GmbH may not be used to endorse or promote products 48f9bac91bSBenno Rice * derived from this software without specific prior written permission. 49f9bac91bSBenno Rice * 50f9bac91bSBenno Rice * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR 51f9bac91bSBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 52f9bac91bSBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 53f9bac91bSBenno Rice * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 54f9bac91bSBenno Rice * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 55f9bac91bSBenno Rice * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 56f9bac91bSBenno Rice * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 57f9bac91bSBenno Rice * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 58f9bac91bSBenno Rice * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 59f9bac91bSBenno Rice * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 60f9bac91bSBenno Rice * 61111c77dcSBenno Rice * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $ 62f9bac91bSBenno Rice */ 6360727d8bSWarner Losh /*- 64f9bac91bSBenno Rice * Copyright (C) 2001 Benno Rice. 65f9bac91bSBenno Rice * All rights reserved. 66f9bac91bSBenno Rice * 67f9bac91bSBenno Rice * Redistribution and use in source and binary forms, with or without 68f9bac91bSBenno Rice * modification, are permitted provided that the following conditions 69f9bac91bSBenno Rice * are met: 70f9bac91bSBenno Rice * 1. Redistributions of source code must retain the above copyright 71f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer. 72f9bac91bSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 73f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer in the 74f9bac91bSBenno Rice * documentation and/or other materials provided with the distribution. 75f9bac91bSBenno Rice * 76f9bac91bSBenno Rice * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR 77f9bac91bSBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 78f9bac91bSBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 79f9bac91bSBenno Rice * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 80f9bac91bSBenno Rice * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 81f9bac91bSBenno Rice * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 82f9bac91bSBenno Rice * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 83f9bac91bSBenno Rice * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 84f9bac91bSBenno Rice * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 85f9bac91bSBenno Rice * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 86f9bac91bSBenno Rice */ 87f9bac91bSBenno Rice 888368cf8fSDavid E. O'Brien #include <sys/cdefs.h> 898368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$"); 90f9bac91bSBenno Rice 915244eac9SBenno Rice /* 925244eac9SBenno Rice * Manages physical address maps. 935244eac9SBenno Rice * 945244eac9SBenno Rice * Since the information managed by this module is also stored by the 955244eac9SBenno Rice * logical address mapping module, this module may throw away valid virtual 965244eac9SBenno Rice * to physical mappings at almost any time. However, invalidations of 975244eac9SBenno Rice * mappings must be done as requested. 985244eac9SBenno Rice * 995244eac9SBenno Rice * In order to cope with hardware architectures which make virtual to 1005244eac9SBenno Rice * physical map invalidates expensive, this module may delay invalidate 1015244eac9SBenno Rice * reduced protection operations until such time as they are actually 1025244eac9SBenno Rice * necessary. This module is given full information as to which processors 1035244eac9SBenno Rice * are currently using which maps, and to when physical maps must be made 1045244eac9SBenno Rice * correct. 1055244eac9SBenno Rice */ 1065244eac9SBenno Rice 107ad7a226fSPeter Wemm #include "opt_kstack_pages.h" 108ad7a226fSPeter Wemm 109f9bac91bSBenno Rice #include <sys/param.h> 1100b27d710SPeter Wemm #include <sys/kernel.h> 111bdb9ab0dSMark Johnston #include <sys/conf.h> 112c47dd3dbSAttilio Rao #include <sys/queue.h> 113c47dd3dbSAttilio Rao #include <sys/cpuset.h> 114bdb9ab0dSMark Johnston #include <sys/kerneldump.h> 1155244eac9SBenno Rice #include <sys/ktr.h> 11694e0b85eSMark Peek #include <sys/lock.h> 1175244eac9SBenno Rice #include <sys/msgbuf.h> 118f9bac91bSBenno Rice #include <sys/mutex.h> 1195244eac9SBenno Rice #include <sys/proc.h> 1203653f5cbSAlan Cox #include <sys/rwlock.h> 121c47dd3dbSAttilio Rao #include <sys/sched.h> 1225244eac9SBenno Rice #include <sys/sysctl.h> 1235244eac9SBenno Rice #include <sys/systm.h> 1245244eac9SBenno Rice #include <sys/vmmeter.h> 1255244eac9SBenno Rice 1265244eac9SBenno Rice #include <dev/ofw/openfirm.h> 127f9bac91bSBenno Rice 128f9bac91bSBenno Rice #include <vm/vm.h> 129f9bac91bSBenno Rice #include <vm/vm_param.h> 130f9bac91bSBenno Rice #include <vm/vm_kern.h> 131f9bac91bSBenno Rice #include <vm/vm_page.h> 132f9bac91bSBenno Rice #include <vm/vm_map.h> 133f9bac91bSBenno Rice #include <vm/vm_object.h> 134f9bac91bSBenno Rice #include <vm/vm_extern.h> 13521943937SJeff Roberson #include <vm/vm_page.h> 13621943937SJeff Roberson #include <vm/vm_phys.h> 137f9bac91bSBenno Rice #include <vm/vm_pageout.h> 138378862a7SJeff Roberson #include <vm/uma.h> 139f9bac91bSBenno Rice 1407c277971SPeter Grehan #include <machine/cpu.h> 141b40ce02aSNathan Whitehorn #include <machine/platform.h> 142d699b539SMark Peek #include <machine/bat.h> 1435244eac9SBenno Rice #include <machine/frame.h> 1445244eac9SBenno Rice #include <machine/md_var.h> 1455244eac9SBenno Rice #include <machine/psl.h> 146f9bac91bSBenno Rice #include <machine/pte.h> 14712640815SMarcel Moolenaar #include <machine/smp.h> 1485244eac9SBenno Rice #include <machine/sr.h> 14959276937SPeter Grehan #include <machine/mmuvar.h> 150258dbffeSNathan Whitehorn #include <machine/trap.h> 151f9bac91bSBenno Rice 15259276937SPeter Grehan #define MOEA_DEBUG 153f9bac91bSBenno Rice 1545244eac9SBenno Rice #define TODO panic("%s: not implemented", __func__); 155f9bac91bSBenno Rice 1565244eac9SBenno Rice #define VSID_MAKE(sr, hash) ((sr) | (((hash) & 0xfffff) << 4)) 1575244eac9SBenno Rice #define VSID_TO_SR(vsid) ((vsid) & 0xf) 1585244eac9SBenno Rice #define VSID_TO_HASH(vsid) (((vsid) >> 4) & 0xfffff) 1595244eac9SBenno Rice 1605244eac9SBenno Rice struct ofw_map { 1615244eac9SBenno Rice vm_offset_t om_va; 1625244eac9SBenno Rice vm_size_t om_len; 1635244eac9SBenno Rice vm_offset_t om_pa; 1645244eac9SBenno Rice u_int om_mode; 1655244eac9SBenno Rice }; 166f9bac91bSBenno Rice 167afd9cb6cSJustin Hibbits extern unsigned char _etext[]; 168afd9cb6cSJustin Hibbits extern unsigned char _end[]; 169afd9cb6cSJustin Hibbits 1705244eac9SBenno Rice /* 1715244eac9SBenno Rice * Map of physical memory regions. 1725244eac9SBenno Rice */ 17331c82d03SBenno Rice static struct mem_region *regions; 17431c82d03SBenno Rice static struct mem_region *pregions; 175c3e289e1SNathan Whitehorn static u_int phys_avail_count; 176c3e289e1SNathan Whitehorn static int regions_sz, pregions_sz; 177aa39961eSBenno Rice static struct ofw_map *translations; 1785244eac9SBenno Rice 179f9bac91bSBenno Rice /* 180f489bf21SAlan Cox * Lock for the pteg and pvo tables. 181f489bf21SAlan Cox */ 18259276937SPeter Grehan struct mtx moea_table_mutex; 183e9b5f218SNathan Whitehorn struct mtx moea_vsid_mutex; 184f489bf21SAlan Cox 185e4f72b32SMarcel Moolenaar /* tlbie instruction synchronization */ 186e4f72b32SMarcel Moolenaar static struct mtx tlbie_mtx; 187e4f72b32SMarcel Moolenaar 188f489bf21SAlan Cox /* 1895244eac9SBenno Rice * PTEG data. 190f9bac91bSBenno Rice */ 19159276937SPeter Grehan static struct pteg *moea_pteg_table; 19259276937SPeter Grehan u_int moea_pteg_count; 19359276937SPeter Grehan u_int moea_pteg_mask; 1945244eac9SBenno Rice 1955244eac9SBenno Rice /* 1965244eac9SBenno Rice * PVO data. 1975244eac9SBenno Rice */ 19859276937SPeter Grehan struct pvo_head *moea_pvo_table; /* pvo entries by pteg index */ 19959276937SPeter Grehan struct pvo_head moea_pvo_kunmanaged = 20059276937SPeter Grehan LIST_HEAD_INITIALIZER(moea_pvo_kunmanaged); /* list of unmanaged pages */ 2015244eac9SBenno Rice 202cfedf924SAttilio Rao static struct rwlock_padalign pvh_global_lock; 2033653f5cbSAlan Cox 20459276937SPeter Grehan uma_zone_t moea_upvo_zone; /* zone for pvo entries for unmanaged pages */ 20559276937SPeter Grehan uma_zone_t moea_mpvo_zone; /* zone for pvo entries for managed pages */ 2065244eac9SBenno Rice 2070d290675SBenno Rice #define BPVO_POOL_SIZE 32768 20859276937SPeter Grehan static struct pvo_entry *moea_bpvo_pool; 20959276937SPeter Grehan static int moea_bpvo_pool_index = 0; 2105244eac9SBenno Rice 2115244eac9SBenno Rice #define VSID_NBPW (sizeof(u_int32_t) * 8) 21259276937SPeter Grehan static u_int moea_vsid_bitmap[NPMAPS / VSID_NBPW]; 2135244eac9SBenno Rice 21459276937SPeter Grehan static boolean_t moea_initialized = FALSE; 2155244eac9SBenno Rice 2165244eac9SBenno Rice /* 2175244eac9SBenno Rice * Statistics. 2185244eac9SBenno Rice */ 21959276937SPeter Grehan u_int moea_pte_valid = 0; 22059276937SPeter Grehan u_int moea_pte_overflow = 0; 22159276937SPeter Grehan u_int moea_pte_replacements = 0; 22259276937SPeter Grehan u_int moea_pvo_entries = 0; 22359276937SPeter Grehan u_int moea_pvo_enter_calls = 0; 22459276937SPeter Grehan u_int moea_pvo_remove_calls = 0; 22559276937SPeter Grehan u_int moea_pte_spills = 0; 22659276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_valid, CTLFLAG_RD, &moea_pte_valid, 2275244eac9SBenno Rice 0, ""); 22859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_overflow, CTLFLAG_RD, 22959276937SPeter Grehan &moea_pte_overflow, 0, ""); 23059276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_replacements, CTLFLAG_RD, 23159276937SPeter Grehan &moea_pte_replacements, 0, ""); 23259276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_entries, CTLFLAG_RD, &moea_pvo_entries, 2335244eac9SBenno Rice 0, ""); 23459276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_enter_calls, CTLFLAG_RD, 23559276937SPeter Grehan &moea_pvo_enter_calls, 0, ""); 23659276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_remove_calls, CTLFLAG_RD, 23759276937SPeter Grehan &moea_pvo_remove_calls, 0, ""); 23859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_spills, CTLFLAG_RD, 23959276937SPeter Grehan &moea_pte_spills, 0, ""); 2405244eac9SBenno Rice 2415244eac9SBenno Rice /* 24259276937SPeter Grehan * Allocate physical memory for use in moea_bootstrap. 2435244eac9SBenno Rice */ 24459276937SPeter Grehan static vm_offset_t moea_bootstrap_alloc(vm_size_t, u_int); 2455244eac9SBenno Rice 2465244eac9SBenno Rice /* 2475244eac9SBenno Rice * PTE calls. 2485244eac9SBenno Rice */ 24959276937SPeter Grehan static int moea_pte_insert(u_int, struct pte *); 2505244eac9SBenno Rice 2515244eac9SBenno Rice /* 2525244eac9SBenno Rice * PVO calls. 2535244eac9SBenno Rice */ 25459276937SPeter Grehan static int moea_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *, 2550936003eSJustin Hibbits vm_offset_t, vm_paddr_t, u_int, int); 25659276937SPeter Grehan static void moea_pvo_remove(struct pvo_entry *, int); 25759276937SPeter Grehan static struct pvo_entry *moea_pvo_find_va(pmap_t, vm_offset_t, int *); 25859276937SPeter Grehan static struct pte *moea_pvo_to_pte(const struct pvo_entry *, int); 2595244eac9SBenno Rice 2605244eac9SBenno Rice /* 2615244eac9SBenno Rice * Utility routines. 2625244eac9SBenno Rice */ 26339ffa8c1SKonstantin Belousov static int moea_enter_locked(pmap_t, vm_offset_t, vm_page_t, 26439ffa8c1SKonstantin Belousov vm_prot_t, u_int, int8_t); 2650936003eSJustin Hibbits static void moea_syncicache(vm_paddr_t, vm_size_t); 26659276937SPeter Grehan static boolean_t moea_query_bit(vm_page_t, int); 267ce186587SAlan Cox static u_int moea_clear_bit(vm_page_t, int); 26845b69dd6SJustin Hibbits static void moea_kremove(vm_offset_t); 26959276937SPeter Grehan int moea_pte_spill(vm_offset_t); 27059276937SPeter Grehan 27159276937SPeter Grehan /* 27259276937SPeter Grehan * Kernel MMU interface 27359276937SPeter Grehan */ 27445b69dd6SJustin Hibbits void moea_clear_modify(vm_page_t); 27545b69dd6SJustin Hibbits void moea_copy_page(vm_page_t, vm_page_t); 27645b69dd6SJustin Hibbits void moea_copy_pages(vm_page_t *ma, vm_offset_t a_offset, 277e8a4a618SKonstantin Belousov vm_page_t *mb, vm_offset_t b_offset, int xfersize); 27845b69dd6SJustin Hibbits int moea_enter(pmap_t, vm_offset_t, vm_page_t, vm_prot_t, u_int, 27939ffa8c1SKonstantin Belousov int8_t); 28045b69dd6SJustin Hibbits void moea_enter_object(pmap_t, vm_offset_t, vm_offset_t, vm_page_t, 281ce142d9eSAlan Cox vm_prot_t); 28245b69dd6SJustin Hibbits void moea_enter_quick(pmap_t, vm_offset_t, vm_page_t, vm_prot_t); 28345b69dd6SJustin Hibbits vm_paddr_t moea_extract(pmap_t, vm_offset_t); 28445b69dd6SJustin Hibbits vm_page_t moea_extract_and_hold(pmap_t, vm_offset_t, vm_prot_t); 28545b69dd6SJustin Hibbits void moea_init(void); 28645b69dd6SJustin Hibbits boolean_t moea_is_modified(vm_page_t); 28745b69dd6SJustin Hibbits boolean_t moea_is_prefaultable(pmap_t, vm_offset_t); 28845b69dd6SJustin Hibbits boolean_t moea_is_referenced(vm_page_t); 28945b69dd6SJustin Hibbits int moea_ts_referenced(vm_page_t); 29045b69dd6SJustin Hibbits vm_offset_t moea_map(vm_offset_t *, vm_paddr_t, vm_paddr_t, int); 29145b69dd6SJustin Hibbits boolean_t moea_page_exists_quick(pmap_t, vm_page_t); 29245b69dd6SJustin Hibbits void moea_page_init(vm_page_t); 29345b69dd6SJustin Hibbits int moea_page_wired_mappings(vm_page_t); 29445b69dd6SJustin Hibbits int moea_pinit(pmap_t); 29545b69dd6SJustin Hibbits void moea_pinit0(pmap_t); 29645b69dd6SJustin Hibbits void moea_protect(pmap_t, vm_offset_t, vm_offset_t, vm_prot_t); 29745b69dd6SJustin Hibbits void moea_qenter(vm_offset_t, vm_page_t *, int); 29845b69dd6SJustin Hibbits void moea_qremove(vm_offset_t, int); 29945b69dd6SJustin Hibbits void moea_release(pmap_t); 30045b69dd6SJustin Hibbits void moea_remove(pmap_t, vm_offset_t, vm_offset_t); 30145b69dd6SJustin Hibbits void moea_remove_all(vm_page_t); 30245b69dd6SJustin Hibbits void moea_remove_write(vm_page_t); 30345b69dd6SJustin Hibbits void moea_unwire(pmap_t, vm_offset_t, vm_offset_t); 30445b69dd6SJustin Hibbits void moea_zero_page(vm_page_t); 30545b69dd6SJustin Hibbits void moea_zero_page_area(vm_page_t, int, int); 30645b69dd6SJustin Hibbits void moea_activate(struct thread *); 30745b69dd6SJustin Hibbits void moea_deactivate(struct thread *); 30845b69dd6SJustin Hibbits void moea_cpu_bootstrap(int); 30945b69dd6SJustin Hibbits void moea_bootstrap(vm_offset_t, vm_offset_t); 31045b69dd6SJustin Hibbits void *moea_mapdev(vm_paddr_t, vm_size_t); 31145b69dd6SJustin Hibbits void *moea_mapdev_attr(vm_paddr_t, vm_size_t, vm_memattr_t); 31245b69dd6SJustin Hibbits void moea_unmapdev(vm_offset_t, vm_size_t); 31345b69dd6SJustin Hibbits vm_paddr_t moea_kextract(vm_offset_t); 31445b69dd6SJustin Hibbits void moea_kenter_attr(vm_offset_t, vm_paddr_t, vm_memattr_t); 31545b69dd6SJustin Hibbits void moea_kenter(vm_offset_t, vm_paddr_t); 31645b69dd6SJustin Hibbits void moea_page_set_memattr(vm_page_t m, vm_memattr_t ma); 31745b69dd6SJustin Hibbits boolean_t moea_dev_direct_mapped(vm_paddr_t, vm_size_t); 31845b69dd6SJustin Hibbits static void moea_sync_icache(pmap_t, vm_offset_t, vm_size_t); 31945b69dd6SJustin Hibbits void moea_dumpsys_map(vm_paddr_t pa, size_t sz, void **va); 32045b69dd6SJustin Hibbits void moea_scan_init(void); 32145b69dd6SJustin Hibbits vm_offset_t moea_quick_enter_page(vm_page_t m); 32245b69dd6SJustin Hibbits void moea_quick_remove_page(vm_offset_t addr); 32345b69dd6SJustin Hibbits boolean_t moea_page_is_mapped(vm_page_t m); 32445b69dd6SJustin Hibbits static int moea_map_user_ptr(pmap_t pm, 32504329fa7SNathan Whitehorn volatile const void *uaddr, void **kaddr, size_t ulen, size_t *klen); 32645b69dd6SJustin Hibbits static int moea_decode_kernel_ptr(vm_offset_t addr, 327eb1baf72SNathan Whitehorn int *is_user, vm_offset_t *decoded_addr); 32804329fa7SNathan Whitehorn 32959276937SPeter Grehan 33045b69dd6SJustin Hibbits static struct pmap_funcs moea_methods = { 33145b69dd6SJustin Hibbits .clear_modify = moea_clear_modify, 33245b69dd6SJustin Hibbits .copy_page = moea_copy_page, 33345b69dd6SJustin Hibbits .copy_pages = moea_copy_pages, 33445b69dd6SJustin Hibbits .enter = moea_enter, 33545b69dd6SJustin Hibbits .enter_object = moea_enter_object, 33645b69dd6SJustin Hibbits .enter_quick = moea_enter_quick, 33745b69dd6SJustin Hibbits .extract = moea_extract, 33845b69dd6SJustin Hibbits .extract_and_hold = moea_extract_and_hold, 33945b69dd6SJustin Hibbits .init = moea_init, 34045b69dd6SJustin Hibbits .is_modified = moea_is_modified, 34145b69dd6SJustin Hibbits .is_prefaultable = moea_is_prefaultable, 34245b69dd6SJustin Hibbits .is_referenced = moea_is_referenced, 34345b69dd6SJustin Hibbits .ts_referenced = moea_ts_referenced, 34445b69dd6SJustin Hibbits .map = moea_map, 34545b69dd6SJustin Hibbits .page_exists_quick = moea_page_exists_quick, 34645b69dd6SJustin Hibbits .page_init = moea_page_init, 34745b69dd6SJustin Hibbits .page_wired_mappings = moea_page_wired_mappings, 34845b69dd6SJustin Hibbits .pinit = moea_pinit, 34945b69dd6SJustin Hibbits .pinit0 = moea_pinit0, 35045b69dd6SJustin Hibbits .protect = moea_protect, 35145b69dd6SJustin Hibbits .qenter = moea_qenter, 35245b69dd6SJustin Hibbits .qremove = moea_qremove, 35345b69dd6SJustin Hibbits .release = moea_release, 35445b69dd6SJustin Hibbits .remove = moea_remove, 35545b69dd6SJustin Hibbits .remove_all = moea_remove_all, 35645b69dd6SJustin Hibbits .remove_write = moea_remove_write, 35745b69dd6SJustin Hibbits .sync_icache = moea_sync_icache, 35845b69dd6SJustin Hibbits .unwire = moea_unwire, 35945b69dd6SJustin Hibbits .zero_page = moea_zero_page, 36045b69dd6SJustin Hibbits .zero_page_area = moea_zero_page_area, 36145b69dd6SJustin Hibbits .activate = moea_activate, 36245b69dd6SJustin Hibbits .deactivate = moea_deactivate, 36345b69dd6SJustin Hibbits .page_set_memattr = moea_page_set_memattr, 36445b69dd6SJustin Hibbits .quick_enter_page = moea_quick_enter_page, 36545b69dd6SJustin Hibbits .quick_remove_page = moea_quick_remove_page, 36645b69dd6SJustin Hibbits .page_is_mapped = moea_page_is_mapped, 36759276937SPeter Grehan 36859276937SPeter Grehan /* Internal interfaces */ 36945b69dd6SJustin Hibbits .bootstrap = moea_bootstrap, 37045b69dd6SJustin Hibbits .cpu_bootstrap = moea_cpu_bootstrap, 37145b69dd6SJustin Hibbits .mapdev_attr = moea_mapdev_attr, 37245b69dd6SJustin Hibbits .mapdev = moea_mapdev, 37345b69dd6SJustin Hibbits .unmapdev = moea_unmapdev, 37445b69dd6SJustin Hibbits .kextract = moea_kextract, 37545b69dd6SJustin Hibbits .kenter = moea_kenter, 37645b69dd6SJustin Hibbits .kenter_attr = moea_kenter_attr, 37745b69dd6SJustin Hibbits .dev_direct_mapped = moea_dev_direct_mapped, 37845b69dd6SJustin Hibbits .dumpsys_pa_init = moea_scan_init, 37945b69dd6SJustin Hibbits .dumpsys_map_chunk = moea_dumpsys_map, 38045b69dd6SJustin Hibbits .map_user_ptr = moea_map_user_ptr, 38145b69dd6SJustin Hibbits .decode_kernel_ptr = moea_decode_kernel_ptr, 38259276937SPeter Grehan }; 38359276937SPeter Grehan 38445b69dd6SJustin Hibbits MMU_DEF(oea_mmu, MMU_TYPE_OEA, moea_methods); 38533529b98SPeter Grehan 386c1f4123bSNathan Whitehorn static __inline uint32_t 3870936003eSJustin Hibbits moea_calc_wimg(vm_paddr_t pa, vm_memattr_t ma) 388c1f4123bSNathan Whitehorn { 389c1f4123bSNathan Whitehorn uint32_t pte_lo; 390c1f4123bSNathan Whitehorn int i; 391c1f4123bSNathan Whitehorn 392c1f4123bSNathan Whitehorn if (ma != VM_MEMATTR_DEFAULT) { 393c1f4123bSNathan Whitehorn switch (ma) { 394c1f4123bSNathan Whitehorn case VM_MEMATTR_UNCACHEABLE: 395c1f4123bSNathan Whitehorn return (PTE_I | PTE_G); 39654ac2713SJustin Hibbits case VM_MEMATTR_CACHEABLE: 39754ac2713SJustin Hibbits return (PTE_M); 398c1f4123bSNathan Whitehorn case VM_MEMATTR_WRITE_COMBINING: 399c1f4123bSNathan Whitehorn case VM_MEMATTR_WRITE_BACK: 400c1f4123bSNathan Whitehorn case VM_MEMATTR_PREFETCHABLE: 401c1f4123bSNathan Whitehorn return (PTE_I); 402c1f4123bSNathan Whitehorn case VM_MEMATTR_WRITE_THROUGH: 403c1f4123bSNathan Whitehorn return (PTE_W | PTE_M); 404c1f4123bSNathan Whitehorn } 405c1f4123bSNathan Whitehorn } 406c1f4123bSNathan Whitehorn 407c1f4123bSNathan Whitehorn /* 408c1f4123bSNathan Whitehorn * Assume the page is cache inhibited and access is guarded unless 409c1f4123bSNathan Whitehorn * it's in our available memory array. 410c1f4123bSNathan Whitehorn */ 411c1f4123bSNathan Whitehorn pte_lo = PTE_I | PTE_G; 412c1f4123bSNathan Whitehorn for (i = 0; i < pregions_sz; i++) { 413c1f4123bSNathan Whitehorn if ((pa >= pregions[i].mr_start) && 414c1f4123bSNathan Whitehorn (pa < (pregions[i].mr_start + pregions[i].mr_size))) { 415c1f4123bSNathan Whitehorn pte_lo = PTE_M; 416c1f4123bSNathan Whitehorn break; 417c1f4123bSNathan Whitehorn } 418c1f4123bSNathan Whitehorn } 419c1f4123bSNathan Whitehorn 420c1f4123bSNathan Whitehorn return pte_lo; 421c1f4123bSNathan Whitehorn } 42259276937SPeter Grehan 423*f10baa40SBrandon Bergren /* 424*f10baa40SBrandon Bergren * Translate OFW translations into VM attributes. 425*f10baa40SBrandon Bergren */ 426*f10baa40SBrandon Bergren static __inline vm_memattr_t 427*f10baa40SBrandon Bergren moea_bootstrap_convert_wimg(uint32_t mode) 428*f10baa40SBrandon Bergren { 429*f10baa40SBrandon Bergren 430*f10baa40SBrandon Bergren switch (mode) { 431*f10baa40SBrandon Bergren case (PTE_I | PTE_G): 432*f10baa40SBrandon Bergren /* PCI device memory */ 433*f10baa40SBrandon Bergren return VM_MEMATTR_UNCACHEABLE; 434*f10baa40SBrandon Bergren case (PTE_M): 435*f10baa40SBrandon Bergren /* Explicitly coherent */ 436*f10baa40SBrandon Bergren return VM_MEMATTR_CACHEABLE; 437*f10baa40SBrandon Bergren case 0: /* Default claim */ 438*f10baa40SBrandon Bergren case 2: /* Alternate PP bits set by OF for the original payload */ 439*f10baa40SBrandon Bergren /* "Normal" memory. */ 440*f10baa40SBrandon Bergren return VM_MEMATTR_DEFAULT; 441*f10baa40SBrandon Bergren 442*f10baa40SBrandon Bergren default: 443*f10baa40SBrandon Bergren /* Err on the side of caution for unknowns */ 444*f10baa40SBrandon Bergren /* XXX should we panic instead? */ 445*f10baa40SBrandon Bergren return VM_MEMATTR_UNCACHEABLE; 446*f10baa40SBrandon Bergren } 447*f10baa40SBrandon Bergren } 448*f10baa40SBrandon Bergren 449e4f72b32SMarcel Moolenaar static void 450e4f72b32SMarcel Moolenaar tlbie(vm_offset_t va) 451e4f72b32SMarcel Moolenaar { 452e4f72b32SMarcel Moolenaar 453e4f72b32SMarcel Moolenaar mtx_lock_spin(&tlbie_mtx); 45494363f53SNathan Whitehorn __asm __volatile("ptesync"); 455e4f72b32SMarcel Moolenaar __asm __volatile("tlbie %0" :: "r"(va)); 45694363f53SNathan Whitehorn __asm __volatile("eieio; tlbsync; ptesync"); 457e4f72b32SMarcel Moolenaar mtx_unlock_spin(&tlbie_mtx); 458e4f72b32SMarcel Moolenaar } 459e4f72b32SMarcel Moolenaar 460e4f72b32SMarcel Moolenaar static void 461e4f72b32SMarcel Moolenaar tlbia(void) 462e4f72b32SMarcel Moolenaar { 463e4f72b32SMarcel Moolenaar vm_offset_t va; 464e4f72b32SMarcel Moolenaar 465e4f72b32SMarcel Moolenaar for (va = 0; va < 0x00040000; va += 0x00001000) { 466e4f72b32SMarcel Moolenaar __asm __volatile("tlbie %0" :: "r"(va)); 467e4f72b32SMarcel Moolenaar powerpc_sync(); 468e4f72b32SMarcel Moolenaar } 469e4f72b32SMarcel Moolenaar __asm __volatile("tlbsync"); 470e4f72b32SMarcel Moolenaar powerpc_sync(); 471e4f72b32SMarcel Moolenaar } 4725244eac9SBenno Rice 4735244eac9SBenno Rice static __inline int 4745244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va) 4755244eac9SBenno Rice { 4765244eac9SBenno Rice return (sr[(uintptr_t)va >> ADDR_SR_SHFT]); 4775244eac9SBenno Rice } 4785244eac9SBenno Rice 4795244eac9SBenno Rice static __inline u_int 4805244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr) 4815244eac9SBenno Rice { 4825244eac9SBenno Rice u_int hash; 4835244eac9SBenno Rice 4845244eac9SBenno Rice hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >> 4855244eac9SBenno Rice ADDR_PIDX_SHFT); 48659276937SPeter Grehan return (hash & moea_pteg_mask); 4875244eac9SBenno Rice } 4885244eac9SBenno Rice 4895244eac9SBenno Rice static __inline struct pvo_head * 4905244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m) 491f9bac91bSBenno Rice { 492f9bac91bSBenno Rice 4935244eac9SBenno Rice return (&m->md.mdpg_pvoh); 494f9bac91bSBenno Rice } 495f9bac91bSBenno Rice 496f9bac91bSBenno Rice static __inline void 49759276937SPeter Grehan moea_attr_clear(vm_page_t m, int ptebit) 498f9bac91bSBenno Rice { 499f9bac91bSBenno Rice 5003653f5cbSAlan Cox rw_assert(&pvh_global_lock, RA_WLOCKED); 5015244eac9SBenno Rice m->md.mdpg_attrs &= ~ptebit; 5025244eac9SBenno Rice } 5035244eac9SBenno Rice 5045244eac9SBenno Rice static __inline int 50559276937SPeter Grehan moea_attr_fetch(vm_page_t m) 5065244eac9SBenno Rice { 5075244eac9SBenno Rice 5085244eac9SBenno Rice return (m->md.mdpg_attrs); 509f9bac91bSBenno Rice } 510f9bac91bSBenno Rice 511f9bac91bSBenno Rice static __inline void 51259276937SPeter Grehan moea_attr_save(vm_page_t m, int ptebit) 513f9bac91bSBenno Rice { 514f9bac91bSBenno Rice 5153653f5cbSAlan Cox rw_assert(&pvh_global_lock, RA_WLOCKED); 5165244eac9SBenno Rice m->md.mdpg_attrs |= ptebit; 517f9bac91bSBenno Rice } 518f9bac91bSBenno Rice 519f9bac91bSBenno Rice static __inline int 52059276937SPeter Grehan moea_pte_compare(const struct pte *pt, const struct pte *pvo_pt) 521f9bac91bSBenno Rice { 5225244eac9SBenno Rice if (pt->pte_hi == pvo_pt->pte_hi) 5235244eac9SBenno Rice return (1); 524f9bac91bSBenno Rice 5255244eac9SBenno Rice return (0); 526f9bac91bSBenno Rice } 527f9bac91bSBenno Rice 528f9bac91bSBenno Rice static __inline int 52959276937SPeter Grehan moea_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which) 530f9bac91bSBenno Rice { 5315244eac9SBenno Rice return (pt->pte_hi & ~PTE_VALID) == 5325244eac9SBenno Rice (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) | 5335244eac9SBenno Rice ((va >> ADDR_API_SHFT) & PTE_API) | which); 534f9bac91bSBenno Rice } 535f9bac91bSBenno Rice 5365244eac9SBenno Rice static __inline void 53759276937SPeter Grehan moea_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo) 538f9bac91bSBenno Rice { 539d644a0b7SAlan Cox 540d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 541d644a0b7SAlan Cox 542f9bac91bSBenno Rice /* 5435244eac9SBenno Rice * Construct a PTE. Default to IMB initially. Valid bit only gets 5445244eac9SBenno Rice * set when the real pte is set in memory. 545f9bac91bSBenno Rice * 546f9bac91bSBenno Rice * Note: Don't set the valid bit for correct operation of tlb update. 547f9bac91bSBenno Rice */ 5485244eac9SBenno Rice pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) | 5495244eac9SBenno Rice (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API); 5505244eac9SBenno Rice pt->pte_lo = pte_lo; 551f9bac91bSBenno Rice } 552f9bac91bSBenno Rice 5535244eac9SBenno Rice static __inline void 55459276937SPeter Grehan moea_pte_synch(struct pte *pt, struct pte *pvo_pt) 555f9bac91bSBenno Rice { 556f9bac91bSBenno Rice 557d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 5585244eac9SBenno Rice pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG); 559f9bac91bSBenno Rice } 560f9bac91bSBenno Rice 5615244eac9SBenno Rice static __inline void 56259276937SPeter Grehan moea_pte_clear(struct pte *pt, vm_offset_t va, int ptebit) 563f9bac91bSBenno Rice { 5645244eac9SBenno Rice 565d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 566d644a0b7SAlan Cox 5675244eac9SBenno Rice /* 5685244eac9SBenno Rice * As shown in Section 7.6.3.2.3 5695244eac9SBenno Rice */ 5705244eac9SBenno Rice pt->pte_lo &= ~ptebit; 571e4f72b32SMarcel Moolenaar tlbie(va); 5725244eac9SBenno Rice } 5735244eac9SBenno Rice 5745244eac9SBenno Rice static __inline void 57559276937SPeter Grehan moea_pte_set(struct pte *pt, struct pte *pvo_pt) 5765244eac9SBenno Rice { 5775244eac9SBenno Rice 578d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 5795244eac9SBenno Rice pvo_pt->pte_hi |= PTE_VALID; 5805244eac9SBenno Rice 5815244eac9SBenno Rice /* 5825244eac9SBenno Rice * Update the PTE as defined in section 7.6.3.1. 583804d1cc1SJustin Hibbits * Note that the REF/CHG bits are from pvo_pt and thus should have 5845244eac9SBenno Rice * been saved so this routine can restore them (if desired). 5855244eac9SBenno Rice */ 5865244eac9SBenno Rice pt->pte_lo = pvo_pt->pte_lo; 587e4f72b32SMarcel Moolenaar powerpc_sync(); 5885244eac9SBenno Rice pt->pte_hi = pvo_pt->pte_hi; 589e4f72b32SMarcel Moolenaar powerpc_sync(); 59059276937SPeter Grehan moea_pte_valid++; 5915244eac9SBenno Rice } 5925244eac9SBenno Rice 5935244eac9SBenno Rice static __inline void 59459276937SPeter Grehan moea_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va) 5955244eac9SBenno Rice { 5965244eac9SBenno Rice 597d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 5985244eac9SBenno Rice pvo_pt->pte_hi &= ~PTE_VALID; 5995244eac9SBenno Rice 6005244eac9SBenno Rice /* 6015244eac9SBenno Rice * Force the reg & chg bits back into the PTEs. 6025244eac9SBenno Rice */ 603e4f72b32SMarcel Moolenaar powerpc_sync(); 6045244eac9SBenno Rice 6055244eac9SBenno Rice /* 6065244eac9SBenno Rice * Invalidate the pte. 6075244eac9SBenno Rice */ 6085244eac9SBenno Rice pt->pte_hi &= ~PTE_VALID; 6095244eac9SBenno Rice 610e4f72b32SMarcel Moolenaar tlbie(va); 6115244eac9SBenno Rice 6125244eac9SBenno Rice /* 6135244eac9SBenno Rice * Save the reg & chg bits. 6145244eac9SBenno Rice */ 61559276937SPeter Grehan moea_pte_synch(pt, pvo_pt); 61659276937SPeter Grehan moea_pte_valid--; 6175244eac9SBenno Rice } 6185244eac9SBenno Rice 6195244eac9SBenno Rice static __inline void 62059276937SPeter Grehan moea_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va) 6215244eac9SBenno Rice { 6225244eac9SBenno Rice 6235244eac9SBenno Rice /* 6245244eac9SBenno Rice * Invalidate the PTE 6255244eac9SBenno Rice */ 62659276937SPeter Grehan moea_pte_unset(pt, pvo_pt, va); 62759276937SPeter Grehan moea_pte_set(pt, pvo_pt); 628f9bac91bSBenno Rice } 629f9bac91bSBenno Rice 630f9bac91bSBenno Rice /* 6315244eac9SBenno Rice * Quick sort callout for comparing memory regions. 632f9bac91bSBenno Rice */ 6335244eac9SBenno Rice static int om_cmp(const void *a, const void *b); 6345244eac9SBenno Rice 6355244eac9SBenno Rice static int 6365244eac9SBenno Rice om_cmp(const void *a, const void *b) 6375244eac9SBenno Rice { 6385244eac9SBenno Rice const struct ofw_map *mapa; 6395244eac9SBenno Rice const struct ofw_map *mapb; 6405244eac9SBenno Rice 6415244eac9SBenno Rice mapa = a; 6425244eac9SBenno Rice mapb = b; 6435244eac9SBenno Rice if (mapa->om_pa < mapb->om_pa) 6445244eac9SBenno Rice return (-1); 6455244eac9SBenno Rice else if (mapa->om_pa > mapb->om_pa) 6465244eac9SBenno Rice return (1); 6475244eac9SBenno Rice else 6485244eac9SBenno Rice return (0); 649f9bac91bSBenno Rice } 650f9bac91bSBenno Rice 651f9bac91bSBenno Rice void 65245b69dd6SJustin Hibbits moea_cpu_bootstrap(int ap) 65312640815SMarcel Moolenaar { 65412640815SMarcel Moolenaar u_int sdr; 65512640815SMarcel Moolenaar int i; 65612640815SMarcel Moolenaar 65712640815SMarcel Moolenaar if (ap) { 658e4f72b32SMarcel Moolenaar powerpc_sync(); 65912640815SMarcel Moolenaar __asm __volatile("mtdbatu 0,%0" :: "r"(battable[0].batu)); 66012640815SMarcel Moolenaar __asm __volatile("mtdbatl 0,%0" :: "r"(battable[0].batl)); 66112640815SMarcel Moolenaar isync(); 66212640815SMarcel Moolenaar __asm __volatile("mtibatu 0,%0" :: "r"(battable[0].batu)); 66312640815SMarcel Moolenaar __asm __volatile("mtibatl 0,%0" :: "r"(battable[0].batl)); 66412640815SMarcel Moolenaar isync(); 66512640815SMarcel Moolenaar } 66612640815SMarcel Moolenaar 66701d8aa0dSMarcel Moolenaar __asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu)); 66801d8aa0dSMarcel Moolenaar __asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl)); 66912640815SMarcel Moolenaar isync(); 67012640815SMarcel Moolenaar 67101d8aa0dSMarcel Moolenaar __asm __volatile("mtibatu 1,%0" :: "r"(0)); 67201d8aa0dSMarcel Moolenaar __asm __volatile("mtdbatu 2,%0" :: "r"(0)); 67301d8aa0dSMarcel Moolenaar __asm __volatile("mtibatu 2,%0" :: "r"(0)); 67401d8aa0dSMarcel Moolenaar __asm __volatile("mtdbatu 3,%0" :: "r"(0)); 67501d8aa0dSMarcel Moolenaar __asm __volatile("mtibatu 3,%0" :: "r"(0)); 67612640815SMarcel Moolenaar isync(); 67712640815SMarcel Moolenaar 67812640815SMarcel Moolenaar for (i = 0; i < 16; i++) 679fe3b4685SNathan Whitehorn mtsrin(i << ADDR_SR_SHFT, kernel_pmap->pm_sr[i]); 680e4f72b32SMarcel Moolenaar powerpc_sync(); 68112640815SMarcel Moolenaar 68212640815SMarcel Moolenaar sdr = (u_int)moea_pteg_table | (moea_pteg_mask >> 10); 68312640815SMarcel Moolenaar __asm __volatile("mtsdr1 %0" :: "r"(sdr)); 68412640815SMarcel Moolenaar isync(); 68512640815SMarcel Moolenaar 68686c1fb4cSMarcel Moolenaar tlbia(); 68712640815SMarcel Moolenaar } 68812640815SMarcel Moolenaar 68912640815SMarcel Moolenaar void 69045b69dd6SJustin Hibbits moea_bootstrap(vm_offset_t kernelstart, vm_offset_t kernelend) 691f9bac91bSBenno Rice { 69231c82d03SBenno Rice ihandle_t mmui; 6935244eac9SBenno Rice phandle_t chosen, mmu; 6945244eac9SBenno Rice int sz; 6955244eac9SBenno Rice int i, j; 696e2f6d6e2SPeter Grehan vm_size_t size, physsz, hwphyssz; 6975244eac9SBenno Rice vm_offset_t pa, va, off; 69850c202c5SJeff Roberson void *dpcpu; 6990d290675SBenno Rice 7000d290675SBenno Rice /* 7010d290675SBenno Rice * Map PCI memory space. 7020d290675SBenno Rice */ 7030d290675SBenno Rice battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW); 7040d290675SBenno Rice battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs); 7050d290675SBenno Rice 7060d290675SBenno Rice battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW); 7070d290675SBenno Rice battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs); 7080d290675SBenno Rice 7090d290675SBenno Rice battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW); 7100d290675SBenno Rice battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs); 7110d290675SBenno Rice 7120d290675SBenno Rice battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW); 7130d290675SBenno Rice battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs); 7140d290675SBenno Rice 715*f10baa40SBrandon Bergren powerpc_sync(); 7160d290675SBenno Rice 7170d290675SBenno Rice /* map pci space */ 71812640815SMarcel Moolenaar __asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu)); 71912640815SMarcel Moolenaar __asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl)); 72012640815SMarcel Moolenaar isync(); 721f9bac91bSBenno Rice 7221c96bdd1SNathan Whitehorn /* set global direct map flag */ 7231c96bdd1SNathan Whitehorn hw_direct_map = 1; 7241c96bdd1SNathan Whitehorn 72531c82d03SBenno Rice mem_regions(&pregions, &pregions_sz, ®ions, ®ions_sz); 72659276937SPeter Grehan CTR0(KTR_PMAP, "moea_bootstrap: physical memory"); 72731c82d03SBenno Rice 72831c82d03SBenno Rice for (i = 0; i < pregions_sz; i++) { 72932bc7846SPeter Grehan vm_offset_t pa; 73032bc7846SPeter Grehan vm_offset_t end; 73132bc7846SPeter Grehan 73231c82d03SBenno Rice CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)", 73331c82d03SBenno Rice pregions[i].mr_start, 73431c82d03SBenno Rice pregions[i].mr_start + pregions[i].mr_size, 73531c82d03SBenno Rice pregions[i].mr_size); 73632bc7846SPeter Grehan /* 73732bc7846SPeter Grehan * Install entries into the BAT table to allow all 73832bc7846SPeter Grehan * of physmem to be convered by on-demand BAT entries. 73932bc7846SPeter Grehan * The loop will sometimes set the same battable element 74032bc7846SPeter Grehan * twice, but that's fine since they won't be used for 74132bc7846SPeter Grehan * a while yet. 74232bc7846SPeter Grehan */ 74332bc7846SPeter Grehan pa = pregions[i].mr_start & 0xf0000000; 74432bc7846SPeter Grehan end = pregions[i].mr_start + pregions[i].mr_size; 74532bc7846SPeter Grehan do { 74632bc7846SPeter Grehan u_int n = pa >> ADDR_SR_SHFT; 74732bc7846SPeter Grehan 74832bc7846SPeter Grehan battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW); 74932bc7846SPeter Grehan battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs); 75032bc7846SPeter Grehan pa += SEGMENT_LENGTH; 75132bc7846SPeter Grehan } while (pa < end); 75231c82d03SBenno Rice } 75331c82d03SBenno Rice 75421943937SJeff Roberson if (PHYS_AVAIL_ENTRIES < regions_sz) 75559276937SPeter Grehan panic("moea_bootstrap: phys_avail too small"); 75697f7cde4SNathan Whitehorn 7575244eac9SBenno Rice phys_avail_count = 0; 758d2c1f576SBenno Rice physsz = 0; 759b0c21309SPeter Grehan hwphyssz = 0; 760b0c21309SPeter Grehan TUNABLE_ULONG_FETCH("hw.physmem", (u_long *) &hwphyssz); 76131c82d03SBenno Rice for (i = 0, j = 0; i < regions_sz; i++, j += 2) { 7625244eac9SBenno Rice CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start, 7635244eac9SBenno Rice regions[i].mr_start + regions[i].mr_size, 7645244eac9SBenno Rice regions[i].mr_size); 765e2f6d6e2SPeter Grehan if (hwphyssz != 0 && 766e2f6d6e2SPeter Grehan (physsz + regions[i].mr_size) >= hwphyssz) { 767e2f6d6e2SPeter Grehan if (physsz < hwphyssz) { 768e2f6d6e2SPeter Grehan phys_avail[j] = regions[i].mr_start; 769e2f6d6e2SPeter Grehan phys_avail[j + 1] = regions[i].mr_start + 770e2f6d6e2SPeter Grehan hwphyssz - physsz; 771e2f6d6e2SPeter Grehan physsz = hwphyssz; 772e2f6d6e2SPeter Grehan phys_avail_count++; 773e2f6d6e2SPeter Grehan } 774e2f6d6e2SPeter Grehan break; 775e2f6d6e2SPeter Grehan } 7765244eac9SBenno Rice phys_avail[j] = regions[i].mr_start; 7775244eac9SBenno Rice phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size; 7785244eac9SBenno Rice phys_avail_count++; 779d2c1f576SBenno Rice physsz += regions[i].mr_size; 780f9bac91bSBenno Rice } 781e347e23bSNathan Whitehorn 782e347e23bSNathan Whitehorn /* Check for overlap with the kernel and exception vectors */ 783e347e23bSNathan Whitehorn for (j = 0; j < 2*phys_avail_count; j+=2) { 784e347e23bSNathan Whitehorn if (phys_avail[j] < EXC_LAST) 785e347e23bSNathan Whitehorn phys_avail[j] += EXC_LAST; 786e347e23bSNathan Whitehorn 787e347e23bSNathan Whitehorn if (kernelstart >= phys_avail[j] && 788e347e23bSNathan Whitehorn kernelstart < phys_avail[j+1]) { 789e347e23bSNathan Whitehorn if (kernelend < phys_avail[j+1]) { 790e347e23bSNathan Whitehorn phys_avail[2*phys_avail_count] = 791e347e23bSNathan Whitehorn (kernelend & ~PAGE_MASK) + PAGE_SIZE; 792e347e23bSNathan Whitehorn phys_avail[2*phys_avail_count + 1] = 793e347e23bSNathan Whitehorn phys_avail[j+1]; 794e347e23bSNathan Whitehorn phys_avail_count++; 795e347e23bSNathan Whitehorn } 796e347e23bSNathan Whitehorn 797e347e23bSNathan Whitehorn phys_avail[j+1] = kernelstart & ~PAGE_MASK; 798e347e23bSNathan Whitehorn } 799e347e23bSNathan Whitehorn 800e347e23bSNathan Whitehorn if (kernelend >= phys_avail[j] && 801e347e23bSNathan Whitehorn kernelend < phys_avail[j+1]) { 802e347e23bSNathan Whitehorn if (kernelstart > phys_avail[j]) { 803e347e23bSNathan Whitehorn phys_avail[2*phys_avail_count] = phys_avail[j]; 804e347e23bSNathan Whitehorn phys_avail[2*phys_avail_count + 1] = 805e347e23bSNathan Whitehorn kernelstart & ~PAGE_MASK; 806e347e23bSNathan Whitehorn phys_avail_count++; 807e347e23bSNathan Whitehorn } 808e347e23bSNathan Whitehorn 809e347e23bSNathan Whitehorn phys_avail[j] = (kernelend & ~PAGE_MASK) + PAGE_SIZE; 810e347e23bSNathan Whitehorn } 811e347e23bSNathan Whitehorn } 812e347e23bSNathan Whitehorn 813d2c1f576SBenno Rice physmem = btoc(physsz); 814f9bac91bSBenno Rice 815f9bac91bSBenno Rice /* 8165244eac9SBenno Rice * Allocate PTEG table. 817f9bac91bSBenno Rice */ 8185244eac9SBenno Rice #ifdef PTEGCOUNT 81959276937SPeter Grehan moea_pteg_count = PTEGCOUNT; 8205244eac9SBenno Rice #else 82159276937SPeter Grehan moea_pteg_count = 0x1000; 822f9bac91bSBenno Rice 82359276937SPeter Grehan while (moea_pteg_count < physmem) 82459276937SPeter Grehan moea_pteg_count <<= 1; 825f9bac91bSBenno Rice 82659276937SPeter Grehan moea_pteg_count >>= 1; 8275244eac9SBenno Rice #endif /* PTEGCOUNT */ 828f9bac91bSBenno Rice 82959276937SPeter Grehan size = moea_pteg_count * sizeof(struct pteg); 83059276937SPeter Grehan CTR2(KTR_PMAP, "moea_bootstrap: %d PTEGs, %d bytes", moea_pteg_count, 8315244eac9SBenno Rice size); 83259276937SPeter Grehan moea_pteg_table = (struct pteg *)moea_bootstrap_alloc(size, size); 83359276937SPeter Grehan CTR1(KTR_PMAP, "moea_bootstrap: PTEG table at %p", moea_pteg_table); 83459276937SPeter Grehan bzero((void *)moea_pteg_table, moea_pteg_count * sizeof(struct pteg)); 83559276937SPeter Grehan moea_pteg_mask = moea_pteg_count - 1; 836f9bac91bSBenno Rice 8375244eac9SBenno Rice /* 838864bc520SBenno Rice * Allocate pv/overflow lists. 8395244eac9SBenno Rice */ 84059276937SPeter Grehan size = sizeof(struct pvo_head) * moea_pteg_count; 84159276937SPeter Grehan moea_pvo_table = (struct pvo_head *)moea_bootstrap_alloc(size, 8425244eac9SBenno Rice PAGE_SIZE); 84359276937SPeter Grehan CTR1(KTR_PMAP, "moea_bootstrap: PVO table at %p", moea_pvo_table); 84459276937SPeter Grehan for (i = 0; i < moea_pteg_count; i++) 84559276937SPeter Grehan LIST_INIT(&moea_pvo_table[i]); 8465244eac9SBenno Rice 8475244eac9SBenno Rice /* 848f489bf21SAlan Cox * Initialize the lock that synchronizes access to the pteg and pvo 849f489bf21SAlan Cox * tables. 850f489bf21SAlan Cox */ 851d644a0b7SAlan Cox mtx_init(&moea_table_mutex, "pmap table", NULL, MTX_DEF | 852d644a0b7SAlan Cox MTX_RECURSE); 853e9b5f218SNathan Whitehorn mtx_init(&moea_vsid_mutex, "VSID table", NULL, MTX_DEF); 854f489bf21SAlan Cox 855e4f72b32SMarcel Moolenaar mtx_init(&tlbie_mtx, "tlbie", NULL, MTX_SPIN); 856e4f72b32SMarcel Moolenaar 857f489bf21SAlan Cox /* 8585244eac9SBenno Rice * Initialise the unmanaged pvo pool. 8595244eac9SBenno Rice */ 86059276937SPeter Grehan moea_bpvo_pool = (struct pvo_entry *)moea_bootstrap_alloc( 8610d290675SBenno Rice BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0); 86259276937SPeter Grehan moea_bpvo_pool_index = 0; 8635244eac9SBenno Rice 8645244eac9SBenno Rice /* 8655244eac9SBenno Rice * Make sure kernel vsid is allocated as well as VSID 0. 8665244eac9SBenno Rice */ 86759276937SPeter Grehan moea_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW] 8685244eac9SBenno Rice |= 1 << (KERNEL_VSIDBITS % VSID_NBPW); 86959276937SPeter Grehan moea_vsid_bitmap[0] |= 1; 8705244eac9SBenno Rice 8715244eac9SBenno Rice /* 872fe3b4685SNathan Whitehorn * Initialize the kernel pmap (which is statically allocated). 8735244eac9SBenno Rice */ 874fe3b4685SNathan Whitehorn PMAP_LOCK_INIT(kernel_pmap); 875fe3b4685SNathan Whitehorn for (i = 0; i < 16; i++) 876fe3b4685SNathan Whitehorn kernel_pmap->pm_sr[i] = EMPTY_SEGMENT + i; 877c47dd3dbSAttilio Rao CPU_FILL(&kernel_pmap->pm_active); 878ccc4a5c7SNathan Whitehorn RB_INIT(&kernel_pmap->pmap_pvo); 879fe3b4685SNathan Whitehorn 880fe3b4685SNathan Whitehorn /* 8813653f5cbSAlan Cox * Initialize the global pv list lock. 8823653f5cbSAlan Cox */ 8833653f5cbSAlan Cox rw_init(&pvh_global_lock, "pmap pv global"); 8843653f5cbSAlan Cox 8853653f5cbSAlan Cox /* 886fe3b4685SNathan Whitehorn * Set up the Open Firmware mappings 887fe3b4685SNathan Whitehorn */ 888e347e23bSNathan Whitehorn chosen = OF_finddevice("/chosen"); 889e347e23bSNathan Whitehorn if (chosen != -1 && OF_getprop(chosen, "mmu", &mmui, 4) != -1 && 890e347e23bSNathan Whitehorn (mmu = OF_instance_to_package(mmui)) != -1 && 891e347e23bSNathan Whitehorn (sz = OF_getproplen(mmu, "translations")) != -1) { 892aa39961eSBenno Rice translations = NULL; 8936cc1cdf4SPeter Grehan for (i = 0; phys_avail[i] != 0; i += 2) { 8946cc1cdf4SPeter Grehan if (phys_avail[i + 1] >= sz) { 895aa39961eSBenno Rice translations = (struct ofw_map *)phys_avail[i]; 8966cc1cdf4SPeter Grehan break; 8976cc1cdf4SPeter Grehan } 898aa39961eSBenno Rice } 899aa39961eSBenno Rice if (translations == NULL) 90059276937SPeter Grehan panic("moea_bootstrap: no space to copy translations"); 9015244eac9SBenno Rice bzero(translations, sz); 9025244eac9SBenno Rice if (OF_getprop(mmu, "translations", translations, sz) == -1) 90359276937SPeter Grehan panic("moea_bootstrap: can't get ofw translations"); 90459276937SPeter Grehan CTR0(KTR_PMAP, "moea_bootstrap: translations"); 90531c82d03SBenno Rice sz /= sizeof(*translations); 9065244eac9SBenno Rice qsort(translations, sz, sizeof (*translations), om_cmp); 907ed1e1e2aSNathan Whitehorn for (i = 0; i < sz; i++) { 9085244eac9SBenno Rice CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x", 9095244eac9SBenno Rice translations[i].om_pa, translations[i].om_va, 9105244eac9SBenno Rice translations[i].om_len); 9115244eac9SBenno Rice 91232bc7846SPeter Grehan /* 913e347e23bSNathan Whitehorn * If the mapping is 1:1, let the RAM and device 914e347e23bSNathan Whitehorn * on-demand BAT tables take care of the translation. 915*f10baa40SBrandon Bergren * 916*f10baa40SBrandon Bergren * However, always enter mappings for segment 16, 917*f10baa40SBrandon Bergren * which is mixed-protection and therefore not 918*f10baa40SBrandon Bergren * compatible with a BAT entry. 91932bc7846SPeter Grehan */ 920*f10baa40SBrandon Bergren if ((translations[i].om_va >> ADDR_SR_SHFT) != 0xf && 921*f10baa40SBrandon Bergren translations[i].om_va == translations[i].om_pa) 92232bc7846SPeter Grehan continue; 9235244eac9SBenno Rice 92432bc7846SPeter Grehan /* Enter the pages */ 925e347e23bSNathan Whitehorn for (off = 0; off < translations[i].om_len; 926e347e23bSNathan Whitehorn off += PAGE_SIZE) 927*f10baa40SBrandon Bergren moea_kenter_attr(translations[i].om_va + off, 928*f10baa40SBrandon Bergren translations[i].om_pa + off, 929*f10baa40SBrandon Bergren moea_bootstrap_convert_wimg(translations[i].om_mode)); 930f9bac91bSBenno Rice } 931e347e23bSNathan Whitehorn } 932014ffa99SMarcel Moolenaar 933014ffa99SMarcel Moolenaar /* 934014ffa99SMarcel Moolenaar * Calculate the last available physical address. 935014ffa99SMarcel Moolenaar */ 936014ffa99SMarcel Moolenaar for (i = 0; phys_avail[i + 2] != 0; i += 2) 937014ffa99SMarcel Moolenaar ; 938014ffa99SMarcel Moolenaar Maxmem = powerpc_btop(phys_avail[i + 1]); 9395244eac9SBenno Rice 94045b69dd6SJustin Hibbits moea_cpu_bootstrap(0); 9410081393dSNathan Whitehorn mtmsr(mfmsr() | PSL_DR | PSL_IR); 9425244eac9SBenno Rice pmap_bootstrapped++; 943014ffa99SMarcel Moolenaar 944014ffa99SMarcel Moolenaar /* 945014ffa99SMarcel Moolenaar * Set the start and end of kva. 946014ffa99SMarcel Moolenaar */ 947014ffa99SMarcel Moolenaar virtual_avail = VM_MIN_KERNEL_ADDRESS; 948ab739706SNathan Whitehorn virtual_end = VM_MAX_SAFE_KERNEL_ADDRESS; 949014ffa99SMarcel Moolenaar 950014ffa99SMarcel Moolenaar /* 951014ffa99SMarcel Moolenaar * Allocate a kernel stack with a guard page for thread0 and map it 952014ffa99SMarcel Moolenaar * into the kernel page map. 953014ffa99SMarcel Moolenaar */ 954edc82223SKonstantin Belousov pa = moea_bootstrap_alloc(kstack_pages * PAGE_SIZE, PAGE_SIZE); 955014ffa99SMarcel Moolenaar va = virtual_avail + KSTACK_GUARD_PAGES * PAGE_SIZE; 956edc82223SKonstantin Belousov virtual_avail = va + kstack_pages * PAGE_SIZE; 957014ffa99SMarcel Moolenaar CTR2(KTR_PMAP, "moea_bootstrap: kstack0 at %#x (%#x)", pa, va); 958014ffa99SMarcel Moolenaar thread0.td_kstack = va; 959edc82223SKonstantin Belousov thread0.td_kstack_pages = kstack_pages; 960edc82223SKonstantin Belousov for (i = 0; i < kstack_pages; i++) { 96145b69dd6SJustin Hibbits moea_kenter(va, pa); 962014ffa99SMarcel Moolenaar pa += PAGE_SIZE; 963014ffa99SMarcel Moolenaar va += PAGE_SIZE; 964014ffa99SMarcel Moolenaar } 965014ffa99SMarcel Moolenaar 966014ffa99SMarcel Moolenaar /* 967014ffa99SMarcel Moolenaar * Allocate virtual address space for the message buffer. 968014ffa99SMarcel Moolenaar */ 9694053b05bSSergey Kandaurov pa = msgbuf_phys = moea_bootstrap_alloc(msgbufsize, PAGE_SIZE); 970014ffa99SMarcel Moolenaar msgbufp = (struct msgbuf *)virtual_avail; 971014ffa99SMarcel Moolenaar va = virtual_avail; 9724053b05bSSergey Kandaurov virtual_avail += round_page(msgbufsize); 973014ffa99SMarcel Moolenaar while (va < virtual_avail) { 97445b69dd6SJustin Hibbits moea_kenter(va, pa); 975014ffa99SMarcel Moolenaar pa += PAGE_SIZE; 976014ffa99SMarcel Moolenaar va += PAGE_SIZE; 977014ffa99SMarcel Moolenaar } 97850c202c5SJeff Roberson 97950c202c5SJeff Roberson /* 98050c202c5SJeff Roberson * Allocate virtual address space for the dynamic percpu area. 98150c202c5SJeff Roberson */ 98250c202c5SJeff Roberson pa = moea_bootstrap_alloc(DPCPU_SIZE, PAGE_SIZE); 98350c202c5SJeff Roberson dpcpu = (void *)virtual_avail; 98450c202c5SJeff Roberson va = virtual_avail; 98550c202c5SJeff Roberson virtual_avail += DPCPU_SIZE; 98650c202c5SJeff Roberson while (va < virtual_avail) { 98745b69dd6SJustin Hibbits moea_kenter(va, pa); 98850c202c5SJeff Roberson pa += PAGE_SIZE; 98950c202c5SJeff Roberson va += PAGE_SIZE; 99050c202c5SJeff Roberson } 99150c202c5SJeff Roberson dpcpu_init(dpcpu, 0); 9925244eac9SBenno Rice } 9935244eac9SBenno Rice 9945244eac9SBenno Rice /* 9955244eac9SBenno Rice * Activate a user pmap. The pmap must be activated before it's address 9965244eac9SBenno Rice * space can be accessed in any way. 997f9bac91bSBenno Rice */ 998f9bac91bSBenno Rice void 99945b69dd6SJustin Hibbits moea_activate(struct thread *td) 1000f9bac91bSBenno Rice { 10018207b362SBenno Rice pmap_t pm, pmr; 1002f9bac91bSBenno Rice 1003f9bac91bSBenno Rice /* 100432bc7846SPeter Grehan * Load all the data we need up front to encourage the compiler to 10055244eac9SBenno Rice * not issue any loads while we have interrupts disabled below. 1006f9bac91bSBenno Rice */ 10075244eac9SBenno Rice pm = &td->td_proc->p_vmspace->vm_pmap; 100852a7870dSNathan Whitehorn pmr = pm->pmap_phys; 10098207b362SBenno Rice 1010c7c2767eSAttilio Rao CPU_SET(PCPU_GET(cpuid), &pm->pm_active); 10118207b362SBenno Rice PCPU_SET(curpmap, pmr); 1012d1295abdSNathan Whitehorn 1013d1295abdSNathan Whitehorn mtsrin(USER_SR << ADDR_SR_SHFT, td->td_pcb->pcb_cpu.aim.usr_vsid); 1014ac6ba8bdSBenno Rice } 1015ac6ba8bdSBenno Rice 1016ac6ba8bdSBenno Rice void 101745b69dd6SJustin Hibbits moea_deactivate(struct thread *td) 1018ac6ba8bdSBenno Rice { 1019ac6ba8bdSBenno Rice pmap_t pm; 1020ac6ba8bdSBenno Rice 1021ac6ba8bdSBenno Rice pm = &td->td_proc->p_vmspace->vm_pmap; 1022c7c2767eSAttilio Rao CPU_CLR(PCPU_GET(cpuid), &pm->pm_active); 10238207b362SBenno Rice PCPU_SET(curpmap, NULL); 1024f9bac91bSBenno Rice } 1025f9bac91bSBenno Rice 1026f9bac91bSBenno Rice void 102745b69dd6SJustin Hibbits moea_unwire(pmap_t pm, vm_offset_t sva, vm_offset_t eva) 1028a844c68fSAlan Cox { 1029a844c68fSAlan Cox struct pvo_entry key, *pvo; 1030a844c68fSAlan Cox 1031a844c68fSAlan Cox PMAP_LOCK(pm); 1032a844c68fSAlan Cox key.pvo_vaddr = sva; 1033a844c68fSAlan Cox for (pvo = RB_NFIND(pvo_tree, &pm->pmap_pvo, &key); 1034a844c68fSAlan Cox pvo != NULL && PVO_VADDR(pvo) < eva; 1035a844c68fSAlan Cox pvo = RB_NEXT(pvo_tree, &pm->pmap_pvo, pvo)) { 1036a844c68fSAlan Cox if ((pvo->pvo_vaddr & PVO_WIRED) == 0) 1037a844c68fSAlan Cox panic("moea_unwire: pvo %p is missing PVO_WIRED", pvo); 1038a844c68fSAlan Cox pvo->pvo_vaddr &= ~PVO_WIRED; 1039a844c68fSAlan Cox pm->pm_stats.wired_count--; 1040a844c68fSAlan Cox } 1041a844c68fSAlan Cox PMAP_UNLOCK(pm); 1042a844c68fSAlan Cox } 1043a844c68fSAlan Cox 1044a844c68fSAlan Cox void 104545b69dd6SJustin Hibbits moea_copy_page(vm_page_t msrc, vm_page_t mdst) 1046f9bac91bSBenno Rice { 104725e2288dSBenno Rice vm_offset_t dst; 104825e2288dSBenno Rice vm_offset_t src; 104925e2288dSBenno Rice 105025e2288dSBenno Rice dst = VM_PAGE_TO_PHYS(mdst); 105125e2288dSBenno Rice src = VM_PAGE_TO_PHYS(msrc); 105225e2288dSBenno Rice 1053e3c2930dSNathan Whitehorn bcopy((void *)src, (void *)dst, PAGE_SIZE); 1054f9bac91bSBenno Rice } 1055111c77dcSBenno Rice 1056e8a4a618SKonstantin Belousov void 105745b69dd6SJustin Hibbits moea_copy_pages(vm_page_t *ma, vm_offset_t a_offset, 1058e8a4a618SKonstantin Belousov vm_page_t *mb, vm_offset_t b_offset, int xfersize) 1059e8a4a618SKonstantin Belousov { 1060e8a4a618SKonstantin Belousov void *a_cp, *b_cp; 1061e8a4a618SKonstantin Belousov vm_offset_t a_pg_offset, b_pg_offset; 1062e8a4a618SKonstantin Belousov int cnt; 1063e8a4a618SKonstantin Belousov 1064e8a4a618SKonstantin Belousov while (xfersize > 0) { 1065e8a4a618SKonstantin Belousov a_pg_offset = a_offset & PAGE_MASK; 1066e8a4a618SKonstantin Belousov cnt = min(xfersize, PAGE_SIZE - a_pg_offset); 1067e8a4a618SKonstantin Belousov a_cp = (char *)VM_PAGE_TO_PHYS(ma[a_offset >> PAGE_SHIFT]) + 1068e8a4a618SKonstantin Belousov a_pg_offset; 1069e8a4a618SKonstantin Belousov b_pg_offset = b_offset & PAGE_MASK; 1070e8a4a618SKonstantin Belousov cnt = min(cnt, PAGE_SIZE - b_pg_offset); 1071e8a4a618SKonstantin Belousov b_cp = (char *)VM_PAGE_TO_PHYS(mb[b_offset >> PAGE_SHIFT]) + 1072e8a4a618SKonstantin Belousov b_pg_offset; 1073e8a4a618SKonstantin Belousov bcopy(a_cp, b_cp, cnt); 1074e8a4a618SKonstantin Belousov a_offset += cnt; 1075e8a4a618SKonstantin Belousov b_offset += cnt; 1076e8a4a618SKonstantin Belousov xfersize -= cnt; 1077e8a4a618SKonstantin Belousov } 1078e8a4a618SKonstantin Belousov } 1079e8a4a618SKonstantin Belousov 1080111c77dcSBenno Rice /* 10815244eac9SBenno Rice * Zero a page of physical memory by temporarily mapping it into the tlb. 10825244eac9SBenno Rice */ 10835244eac9SBenno Rice void 108445b69dd6SJustin Hibbits moea_zero_page(vm_page_t m) 10855244eac9SBenno Rice { 1086fe938c08SJustin Hibbits vm_offset_t off, pa = VM_PAGE_TO_PHYS(m); 10875244eac9SBenno Rice 1088fe938c08SJustin Hibbits for (off = 0; off < PAGE_SIZE; off += cacheline_size) 1089fe938c08SJustin Hibbits __asm __volatile("dcbz 0,%0" :: "r"(pa + off)); 10905244eac9SBenno Rice } 10915244eac9SBenno Rice 10925244eac9SBenno Rice void 109345b69dd6SJustin Hibbits moea_zero_page_area(vm_page_t m, int off, int size) 10945244eac9SBenno Rice { 10953495845eSBenno Rice vm_offset_t pa = VM_PAGE_TO_PHYS(m); 10965b43c63dSMarcel Moolenaar void *va = (void *)(pa + off); 10973495845eSBenno Rice 10985b43c63dSMarcel Moolenaar bzero(va, size); 10995244eac9SBenno Rice } 11005244eac9SBenno Rice 1101713841afSJason A. Harmening vm_offset_t 110245b69dd6SJustin Hibbits moea_quick_enter_page(vm_page_t m) 1103713841afSJason A. Harmening { 1104713841afSJason A. Harmening 1105713841afSJason A. Harmening return (VM_PAGE_TO_PHYS(m)); 1106713841afSJason A. Harmening } 1107713841afSJason A. Harmening 1108713841afSJason A. Harmening void 110945b69dd6SJustin Hibbits moea_quick_remove_page(vm_offset_t addr) 1110713841afSJason A. Harmening { 1111713841afSJason A. Harmening } 1112713841afSJason A. Harmening 111365bbba25SJustin Hibbits boolean_t 111445b69dd6SJustin Hibbits moea_page_is_mapped(vm_page_t m) 111565bbba25SJustin Hibbits { 111665bbba25SJustin Hibbits return (!LIST_EMPTY(&(m)->md.mdpg_pvoh)); 111765bbba25SJustin Hibbits } 111865bbba25SJustin Hibbits 11195244eac9SBenno Rice /* 11205244eac9SBenno Rice * Map the given physical page at the specified virtual address in the 11215244eac9SBenno Rice * target pmap with the protection requested. If specified the page 11225244eac9SBenno Rice * will be wired down. 11235244eac9SBenno Rice */ 112439ffa8c1SKonstantin Belousov int 112545b69dd6SJustin Hibbits moea_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot, 112639ffa8c1SKonstantin Belousov u_int flags, int8_t psind) 11275244eac9SBenno Rice { 112839ffa8c1SKonstantin Belousov int error; 1129ce142d9eSAlan Cox 113039ffa8c1SKonstantin Belousov for (;;) { 11313653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 1132ce142d9eSAlan Cox PMAP_LOCK(pmap); 113339ffa8c1SKonstantin Belousov error = moea_enter_locked(pmap, va, m, prot, flags, psind); 11343653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 1135ce142d9eSAlan Cox PMAP_UNLOCK(pmap); 113639ffa8c1SKonstantin Belousov if (error != ENOMEM) 113739ffa8c1SKonstantin Belousov return (KERN_SUCCESS); 113839ffa8c1SKonstantin Belousov if ((flags & PMAP_ENTER_NOSLEEP) != 0) 113939ffa8c1SKonstantin Belousov return (KERN_RESOURCE_SHORTAGE); 114039ffa8c1SKonstantin Belousov VM_OBJECT_ASSERT_UNLOCKED(m->object); 11412c0f13aaSKonstantin Belousov vm_wait(NULL); 114239ffa8c1SKonstantin Belousov } 1143ce142d9eSAlan Cox } 1144ce142d9eSAlan Cox 1145ce142d9eSAlan Cox /* 1146ce142d9eSAlan Cox * Map the given physical page at the specified virtual address in the 1147ce142d9eSAlan Cox * target pmap with the protection requested. If specified the page 1148ce142d9eSAlan Cox * will be wired down. 1149ce142d9eSAlan Cox * 1150f26bcf99SAlan Cox * The global pvh and pmap must be locked. 1151ce142d9eSAlan Cox */ 115239ffa8c1SKonstantin Belousov static int 1153ce142d9eSAlan Cox moea_enter_locked(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot, 115439ffa8c1SKonstantin Belousov u_int flags, int8_t psind __unused) 1155ce142d9eSAlan Cox { 11565244eac9SBenno Rice struct pvo_head *pvo_head; 1157378862a7SJeff Roberson uma_zone_t zone; 115857bd5cceSNathan Whitehorn u_int pte_lo, pvo_flags; 11595244eac9SBenno Rice int error; 11605244eac9SBenno Rice 1161081b8e20SAlan Cox if (pmap_bootstrapped) 1162081b8e20SAlan Cox rw_assert(&pvh_global_lock, RA_WLOCKED); 1163081b8e20SAlan Cox PMAP_LOCK_ASSERT(pmap, MA_OWNED); 11642a499f92SKonstantin Belousov if ((m->oflags & VPO_UNMANAGED) == 0) { 11652a499f92SKonstantin Belousov if ((flags & PMAP_ENTER_QUICK_LOCKED) == 0) 1166205be21dSJeff Roberson VM_PAGE_OBJECT_BUSY_ASSERT(m); 11672a499f92SKonstantin Belousov else 11682a499f92SKonstantin Belousov VM_OBJECT_ASSERT_LOCKED(m->object); 11692a499f92SKonstantin Belousov } 1170081b8e20SAlan Cox 1171081b8e20SAlan Cox if ((m->oflags & VPO_UNMANAGED) != 0 || !moea_initialized) { 117259276937SPeter Grehan pvo_head = &moea_pvo_kunmanaged; 117359276937SPeter Grehan zone = moea_upvo_zone; 11745244eac9SBenno Rice pvo_flags = 0; 11755244eac9SBenno Rice } else { 117603b6e025SPeter Grehan pvo_head = vm_page_to_pvoh(m); 117759276937SPeter Grehan zone = moea_mpvo_zone; 11785244eac9SBenno Rice pvo_flags = PVO_MANAGED; 11795244eac9SBenno Rice } 11804dba5df1SPeter Grehan 1181cd6a97f0SNathan Whitehorn pte_lo = moea_calc_wimg(VM_PAGE_TO_PHYS(m), pmap_page_get_memattr(m)); 11825244eac9SBenno Rice 118344b8bd66SAlan Cox if (prot & VM_PROT_WRITE) { 11845244eac9SBenno Rice pte_lo |= PTE_BW; 11852368a371SAlan Cox if (pmap_bootstrapped && 1186d98d0ce2SKonstantin Belousov (m->oflags & VPO_UNMANAGED) == 0) 11873407fefeSKonstantin Belousov vm_page_aflag_set(m, PGA_WRITEABLE); 118844b8bd66SAlan Cox } else 11895244eac9SBenno Rice pte_lo |= PTE_BR; 11905244eac9SBenno Rice 119139ffa8c1SKonstantin Belousov if ((flags & PMAP_ENTER_WIRED) != 0) 11925244eac9SBenno Rice pvo_flags |= PVO_WIRED; 11935244eac9SBenno Rice 119459276937SPeter Grehan error = moea_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m), 11958207b362SBenno Rice pte_lo, pvo_flags); 11965244eac9SBenno Rice 11978207b362SBenno Rice /* 119857bd5cceSNathan Whitehorn * Flush the real page from the instruction cache. This has be done 119957bd5cceSNathan Whitehorn * for all user mappings to prevent information leakage via the 1200805bee55SNathan Whitehorn * instruction cache. moea_pvo_enter() returns ENOENT for the first 1201805bee55SNathan Whitehorn * mapping for a page. 12028207b362SBenno Rice */ 1203805bee55SNathan Whitehorn if (pmap != kernel_pmap && error == ENOENT && 1204805bee55SNathan Whitehorn (pte_lo & (PTE_I | PTE_G)) == 0) 120559276937SPeter Grehan moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE); 120639ffa8c1SKonstantin Belousov 120739ffa8c1SKonstantin Belousov return (error); 1208ce142d9eSAlan Cox } 1209ce142d9eSAlan Cox 1210ce142d9eSAlan Cox /* 1211ce142d9eSAlan Cox * Maps a sequence of resident pages belonging to the same object. 1212ce142d9eSAlan Cox * The sequence begins with the given page m_start. This page is 1213ce142d9eSAlan Cox * mapped at the given virtual address start. Each subsequent page is 1214ce142d9eSAlan Cox * mapped at a virtual address that is offset from start by the same 1215ce142d9eSAlan Cox * amount as the page is offset from m_start within the object. The 1216ce142d9eSAlan Cox * last page in the sequence is the page with the largest offset from 1217ce142d9eSAlan Cox * m_start that can be mapped at a virtual address less than the given 1218ce142d9eSAlan Cox * virtual address end. Not every virtual page between start and end 1219ce142d9eSAlan Cox * is mapped; only those for which a resident page exists with the 1220ce142d9eSAlan Cox * corresponding offset from m_start are mapped. 1221ce142d9eSAlan Cox */ 1222ce142d9eSAlan Cox void 122345b69dd6SJustin Hibbits moea_enter_object(pmap_t pm, vm_offset_t start, vm_offset_t end, 1224ce142d9eSAlan Cox vm_page_t m_start, vm_prot_t prot) 1225ce142d9eSAlan Cox { 1226ce142d9eSAlan Cox vm_page_t m; 1227ce142d9eSAlan Cox vm_pindex_t diff, psize; 1228ce142d9eSAlan Cox 12299af6d512SAttilio Rao VM_OBJECT_ASSERT_LOCKED(m_start->object); 12309af6d512SAttilio Rao 1231ce142d9eSAlan Cox psize = atop(end - start); 1232ce142d9eSAlan Cox m = m_start; 12333653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 1234ce142d9eSAlan Cox PMAP_LOCK(pm); 1235ce142d9eSAlan Cox while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) { 1236ce142d9eSAlan Cox moea_enter_locked(pm, start + ptoa(diff), m, prot & 12372a499f92SKonstantin Belousov (VM_PROT_READ | VM_PROT_EXECUTE), PMAP_ENTER_QUICK_LOCKED, 12382a499f92SKonstantin Belousov 0); 1239ce142d9eSAlan Cox m = TAILQ_NEXT(m, listq); 1240ce142d9eSAlan Cox } 12413653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 1242ce142d9eSAlan Cox PMAP_UNLOCK(pm); 12435244eac9SBenno Rice } 12445244eac9SBenno Rice 12452053c127SStephan Uphoff void 124645b69dd6SJustin Hibbits moea_enter_quick(pmap_t pm, vm_offset_t va, vm_page_t m, 12472053c127SStephan Uphoff vm_prot_t prot) 1248dca96f1aSAlan Cox { 1249dca96f1aSAlan Cox 12503653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 1251ce142d9eSAlan Cox PMAP_LOCK(pm); 1252ce142d9eSAlan Cox moea_enter_locked(pm, va, m, prot & (VM_PROT_READ | VM_PROT_EXECUTE), 12532a499f92SKonstantin Belousov PMAP_ENTER_QUICK_LOCKED, 0); 12543653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 1255ce142d9eSAlan Cox PMAP_UNLOCK(pm); 1256dca96f1aSAlan Cox } 1257dca96f1aSAlan Cox 125856b09388SAlan Cox vm_paddr_t 125945b69dd6SJustin Hibbits moea_extract(pmap_t pm, vm_offset_t va) 12605244eac9SBenno Rice { 12610f92104cSBenno Rice struct pvo_entry *pvo; 126248d0b1a0SAlan Cox vm_paddr_t pa; 12630f92104cSBenno Rice 126448d0b1a0SAlan Cox PMAP_LOCK(pm); 126559276937SPeter Grehan pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL); 126648d0b1a0SAlan Cox if (pvo == NULL) 126748d0b1a0SAlan Cox pa = 0; 126848d0b1a0SAlan Cox else 126952a7870dSNathan Whitehorn pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF); 127048d0b1a0SAlan Cox PMAP_UNLOCK(pm); 127148d0b1a0SAlan Cox return (pa); 12725244eac9SBenno Rice } 12735244eac9SBenno Rice 12745244eac9SBenno Rice /* 127584792e72SPeter Grehan * Atomically extract and hold the physical page with the given 127684792e72SPeter Grehan * pmap and virtual address pair if that mapping permits the given 127784792e72SPeter Grehan * protection. 127884792e72SPeter Grehan */ 127984792e72SPeter Grehan vm_page_t 128045b69dd6SJustin Hibbits moea_extract_and_hold(pmap_t pmap, vm_offset_t va, vm_prot_t prot) 128184792e72SPeter Grehan { 1282ab50a262SAlan Cox struct pvo_entry *pvo; 128384792e72SPeter Grehan vm_page_t m; 128484792e72SPeter Grehan 128584792e72SPeter Grehan m = NULL; 128648d0b1a0SAlan Cox PMAP_LOCK(pmap); 128759276937SPeter Grehan pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL); 128852a7870dSNathan Whitehorn if (pvo != NULL && (pvo->pvo_pte.pte.pte_hi & PTE_VALID) && 128952a7870dSNathan Whitehorn ((pvo->pvo_pte.pte.pte_lo & PTE_PP) == PTE_RW || 1290ab50a262SAlan Cox (prot & VM_PROT_WRITE) == 0)) { 129152a7870dSNathan Whitehorn m = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN); 1292fee2a2faSMark Johnston if (!vm_page_wire_mapped(m)) 1293fee2a2faSMark Johnston m = NULL; 129484792e72SPeter Grehan } 129548d0b1a0SAlan Cox PMAP_UNLOCK(pmap); 129684792e72SPeter Grehan return (m); 129784792e72SPeter Grehan } 129884792e72SPeter Grehan 12995244eac9SBenno Rice void 130045b69dd6SJustin Hibbits moea_init() 13015244eac9SBenno Rice { 13025244eac9SBenno Rice 130359276937SPeter Grehan moea_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry), 13040ee6dbd7SPeter Grehan NULL, NULL, NULL, NULL, UMA_ALIGN_PTR, 13050ee6dbd7SPeter Grehan UMA_ZONE_VM | UMA_ZONE_NOFREE); 130659276937SPeter Grehan moea_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry), 13070ee6dbd7SPeter Grehan NULL, NULL, NULL, NULL, UMA_ALIGN_PTR, 13080ee6dbd7SPeter Grehan UMA_ZONE_VM | UMA_ZONE_NOFREE); 130959276937SPeter Grehan moea_initialized = TRUE; 13105244eac9SBenno Rice } 13115244eac9SBenno Rice 13125244eac9SBenno Rice boolean_t 131345b69dd6SJustin Hibbits moea_is_referenced(vm_page_t m) 13147b85f591SAlan Cox { 13158d9e6d9fSAlan Cox boolean_t rv; 13167b85f591SAlan Cox 1317d98d0ce2SKonstantin Belousov KASSERT((m->oflags & VPO_UNMANAGED) == 0, 1318c46b90e9SAlan Cox ("moea_is_referenced: page %p is not managed", m)); 13198d9e6d9fSAlan Cox rw_wlock(&pvh_global_lock); 13208d9e6d9fSAlan Cox rv = moea_query_bit(m, PTE_REF); 13218d9e6d9fSAlan Cox rw_wunlock(&pvh_global_lock); 13228d9e6d9fSAlan Cox return (rv); 13237b85f591SAlan Cox } 13247b85f591SAlan Cox 13257b85f591SAlan Cox boolean_t 132645b69dd6SJustin Hibbits moea_is_modified(vm_page_t m) 13275244eac9SBenno Rice { 13288d9e6d9fSAlan Cox boolean_t rv; 13290f92104cSBenno Rice 1330d98d0ce2SKonstantin Belousov KASSERT((m->oflags & VPO_UNMANAGED) == 0, 1331567e51e1SAlan Cox ("moea_is_modified: page %p is not managed", m)); 1332567e51e1SAlan Cox 1333567e51e1SAlan Cox /* 1334638f8678SJeff Roberson * If the page is not busied then this check is racy. 1335567e51e1SAlan Cox */ 1336638f8678SJeff Roberson if (!pmap_page_is_write_mapped(m)) 13370f92104cSBenno Rice return (FALSE); 1338638f8678SJeff Roberson 13398d9e6d9fSAlan Cox rw_wlock(&pvh_global_lock); 13408d9e6d9fSAlan Cox rv = moea_query_bit(m, PTE_CHG); 13418d9e6d9fSAlan Cox rw_wunlock(&pvh_global_lock); 13428d9e6d9fSAlan Cox return (rv); 1343566526a9SAlan Cox } 1344566526a9SAlan Cox 1345e396eb60SAlan Cox boolean_t 134645b69dd6SJustin Hibbits moea_is_prefaultable(pmap_t pmap, vm_offset_t va) 1347e396eb60SAlan Cox { 1348e396eb60SAlan Cox struct pvo_entry *pvo; 1349e396eb60SAlan Cox boolean_t rv; 1350e396eb60SAlan Cox 1351e396eb60SAlan Cox PMAP_LOCK(pmap); 1352e396eb60SAlan Cox pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL); 1353e396eb60SAlan Cox rv = pvo == NULL || (pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0; 1354e396eb60SAlan Cox PMAP_UNLOCK(pmap); 1355e396eb60SAlan Cox return (rv); 1356e396eb60SAlan Cox } 1357e396eb60SAlan Cox 13585244eac9SBenno Rice void 135945b69dd6SJustin Hibbits moea_clear_modify(vm_page_t m) 136003b6e025SPeter Grehan { 136103b6e025SPeter Grehan 1362d98d0ce2SKonstantin Belousov KASSERT((m->oflags & VPO_UNMANAGED) == 0, 1363567e51e1SAlan Cox ("moea_clear_modify: page %p is not managed", m)); 1364638f8678SJeff Roberson vm_page_assert_busied(m); 1365567e51e1SAlan Cox 1366638f8678SJeff Roberson if (!pmap_page_is_write_mapped(m)) 136703b6e025SPeter Grehan return; 13688d9e6d9fSAlan Cox rw_wlock(&pvh_global_lock); 1369ce186587SAlan Cox moea_clear_bit(m, PTE_CHG); 13708d9e6d9fSAlan Cox rw_wunlock(&pvh_global_lock); 13715244eac9SBenno Rice } 13725244eac9SBenno Rice 13737f3a4093SMike Silbersack /* 137478985e42SAlan Cox * Clear the write and modified bits in each of the given page's mappings. 137578985e42SAlan Cox */ 137678985e42SAlan Cox void 137745b69dd6SJustin Hibbits moea_remove_write(vm_page_t m) 137878985e42SAlan Cox { 137978985e42SAlan Cox struct pvo_entry *pvo; 138078985e42SAlan Cox struct pte *pt; 138178985e42SAlan Cox pmap_t pmap; 138278985e42SAlan Cox u_int lo; 138378985e42SAlan Cox 1384d98d0ce2SKonstantin Belousov KASSERT((m->oflags & VPO_UNMANAGED) == 0, 13859ab6032fSAlan Cox ("moea_remove_write: page %p is not managed", m)); 1386638f8678SJeff Roberson vm_page_assert_busied(m); 13879ab6032fSAlan Cox 1388638f8678SJeff Roberson if (!pmap_page_is_write_mapped(m)) 138978985e42SAlan Cox return; 13903653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 139178985e42SAlan Cox lo = moea_attr_fetch(m); 1392e4f72b32SMarcel Moolenaar powerpc_sync(); 139378985e42SAlan Cox LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 139478985e42SAlan Cox pmap = pvo->pvo_pmap; 139578985e42SAlan Cox PMAP_LOCK(pmap); 139652a7870dSNathan Whitehorn if ((pvo->pvo_pte.pte.pte_lo & PTE_PP) != PTE_BR) { 139778985e42SAlan Cox pt = moea_pvo_to_pte(pvo, -1); 139852a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_lo &= ~PTE_PP; 139952a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_lo |= PTE_BR; 140078985e42SAlan Cox if (pt != NULL) { 140152a7870dSNathan Whitehorn moea_pte_synch(pt, &pvo->pvo_pte.pte); 140252a7870dSNathan Whitehorn lo |= pvo->pvo_pte.pte.pte_lo; 140352a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_lo &= ~PTE_CHG; 140452a7870dSNathan Whitehorn moea_pte_change(pt, &pvo->pvo_pte.pte, 140578985e42SAlan Cox pvo->pvo_vaddr); 140678985e42SAlan Cox mtx_unlock(&moea_table_mutex); 140778985e42SAlan Cox } 140878985e42SAlan Cox } 140978985e42SAlan Cox PMAP_UNLOCK(pmap); 141078985e42SAlan Cox } 141178985e42SAlan Cox if ((lo & PTE_CHG) != 0) { 141278985e42SAlan Cox moea_attr_clear(m, PTE_CHG); 141378985e42SAlan Cox vm_page_dirty(m); 141478985e42SAlan Cox } 14153407fefeSKonstantin Belousov vm_page_aflag_clear(m, PGA_WRITEABLE); 14163653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 141778985e42SAlan Cox } 141878985e42SAlan Cox 141978985e42SAlan Cox /* 142059276937SPeter Grehan * moea_ts_referenced: 14217f3a4093SMike Silbersack * 14227f3a4093SMike Silbersack * Return a count of reference bits for a page, clearing those bits. 14237f3a4093SMike Silbersack * It is not necessary for every reference bit to be cleared, but it 14247f3a4093SMike Silbersack * is necessary that 0 only be returned when there are truly no 14257f3a4093SMike Silbersack * reference bits set. 14267f3a4093SMike Silbersack * 14277f3a4093SMike Silbersack * XXX: The exact number of bits to check and clear is a matter that 14287f3a4093SMike Silbersack * should be tested and standardized at some point in the future for 14297f3a4093SMike Silbersack * optimal aging of shared pages. 14307f3a4093SMike Silbersack */ 14318d9e6d9fSAlan Cox int 143245b69dd6SJustin Hibbits moea_ts_referenced(vm_page_t m) 14335244eac9SBenno Rice { 14348d9e6d9fSAlan Cox int count; 143503b6e025SPeter Grehan 1436d98d0ce2SKonstantin Belousov KASSERT((m->oflags & VPO_UNMANAGED) == 0, 1437ce186587SAlan Cox ("moea_ts_referenced: page %p is not managed", m)); 14388d9e6d9fSAlan Cox rw_wlock(&pvh_global_lock); 14398d9e6d9fSAlan Cox count = moea_clear_bit(m, PTE_REF); 14408d9e6d9fSAlan Cox rw_wunlock(&pvh_global_lock); 14418d9e6d9fSAlan Cox return (count); 14425244eac9SBenno Rice } 14435244eac9SBenno Rice 14445244eac9SBenno Rice /* 1445c1f4123bSNathan Whitehorn * Modify the WIMG settings of all mappings for a page. 1446c1f4123bSNathan Whitehorn */ 1447c1f4123bSNathan Whitehorn void 144845b69dd6SJustin Hibbits moea_page_set_memattr(vm_page_t m, vm_memattr_t ma) 1449c1f4123bSNathan Whitehorn { 1450c1f4123bSNathan Whitehorn struct pvo_entry *pvo; 1451cd6a97f0SNathan Whitehorn struct pvo_head *pvo_head; 1452c1f4123bSNathan Whitehorn struct pte *pt; 1453c1f4123bSNathan Whitehorn pmap_t pmap; 1454c1f4123bSNathan Whitehorn u_int lo; 1455c1f4123bSNathan Whitehorn 1456d98d0ce2SKonstantin Belousov if ((m->oflags & VPO_UNMANAGED) != 0) { 1457cd6a97f0SNathan Whitehorn m->md.mdpg_cache_attrs = ma; 1458cd6a97f0SNathan Whitehorn return; 1459cd6a97f0SNathan Whitehorn } 1460cd6a97f0SNathan Whitehorn 14613653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 1462cd6a97f0SNathan Whitehorn pvo_head = vm_page_to_pvoh(m); 1463c1f4123bSNathan Whitehorn lo = moea_calc_wimg(VM_PAGE_TO_PHYS(m), ma); 1464cd6a97f0SNathan Whitehorn 1465cd6a97f0SNathan Whitehorn LIST_FOREACH(pvo, pvo_head, pvo_vlink) { 1466c1f4123bSNathan Whitehorn pmap = pvo->pvo_pmap; 1467c1f4123bSNathan Whitehorn PMAP_LOCK(pmap); 1468c1f4123bSNathan Whitehorn pt = moea_pvo_to_pte(pvo, -1); 1469c1f4123bSNathan Whitehorn pvo->pvo_pte.pte.pte_lo &= ~PTE_WIMG; 1470c1f4123bSNathan Whitehorn pvo->pvo_pte.pte.pte_lo |= lo; 1471c1f4123bSNathan Whitehorn if (pt != NULL) { 1472c1f4123bSNathan Whitehorn moea_pte_change(pt, &pvo->pvo_pte.pte, 1473c1f4123bSNathan Whitehorn pvo->pvo_vaddr); 1474c1f4123bSNathan Whitehorn if (pvo->pvo_pmap == kernel_pmap) 1475c1f4123bSNathan Whitehorn isync(); 1476c1f4123bSNathan Whitehorn } 1477c1f4123bSNathan Whitehorn mtx_unlock(&moea_table_mutex); 1478c1f4123bSNathan Whitehorn PMAP_UNLOCK(pmap); 1479c1f4123bSNathan Whitehorn } 1480c1f4123bSNathan Whitehorn m->md.mdpg_cache_attrs = ma; 14813653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 1482c1f4123bSNathan Whitehorn } 1483c1f4123bSNathan Whitehorn 1484c1f4123bSNathan Whitehorn /* 14855244eac9SBenno Rice * Map a wired page into kernel virtual address space. 14865244eac9SBenno Rice */ 14875244eac9SBenno Rice void 148845b69dd6SJustin Hibbits moea_kenter(vm_offset_t va, vm_paddr_t pa) 14895244eac9SBenno Rice { 1490c1f4123bSNathan Whitehorn 149145b69dd6SJustin Hibbits moea_kenter_attr(va, pa, VM_MEMATTR_DEFAULT); 1492c1f4123bSNathan Whitehorn } 1493c1f4123bSNathan Whitehorn 1494c1f4123bSNathan Whitehorn void 149545b69dd6SJustin Hibbits moea_kenter_attr(vm_offset_t va, vm_paddr_t pa, vm_memattr_t ma) 1496c1f4123bSNathan Whitehorn { 14975244eac9SBenno Rice u_int pte_lo; 14985244eac9SBenno Rice int error; 14995244eac9SBenno Rice 15005244eac9SBenno Rice #if 0 15015244eac9SBenno Rice if (va < VM_MIN_KERNEL_ADDRESS) 150259276937SPeter Grehan panic("moea_kenter: attempt to enter non-kernel address %#x", 15035244eac9SBenno Rice va); 15045244eac9SBenno Rice #endif 15055244eac9SBenno Rice 1506c1f4123bSNathan Whitehorn pte_lo = moea_calc_wimg(pa, ma); 15075244eac9SBenno Rice 15084711f8d7SAlan Cox PMAP_LOCK(kernel_pmap); 150959276937SPeter Grehan error = moea_pvo_enter(kernel_pmap, moea_upvo_zone, 151059276937SPeter Grehan &moea_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED); 15115244eac9SBenno Rice 15125244eac9SBenno Rice if (error != 0 && error != ENOENT) 151359276937SPeter Grehan panic("moea_kenter: failed to enter va %#x pa %#x: %d", va, 15145244eac9SBenno Rice pa, error); 15155244eac9SBenno Rice 15164711f8d7SAlan Cox PMAP_UNLOCK(kernel_pmap); 15175244eac9SBenno Rice } 15185244eac9SBenno Rice 1519e79f59e8SBenno Rice /* 1520e79f59e8SBenno Rice * Extract the physical page address associated with the given kernel virtual 1521e79f59e8SBenno Rice * address. 1522e79f59e8SBenno Rice */ 152320b79612SRafal Jaworowski vm_paddr_t 152445b69dd6SJustin Hibbits moea_kextract(vm_offset_t va) 15255244eac9SBenno Rice { 1526e79f59e8SBenno Rice struct pvo_entry *pvo; 152748d0b1a0SAlan Cox vm_paddr_t pa; 1528e79f59e8SBenno Rice 15290efd0097SPeter Grehan /* 153052a7870dSNathan Whitehorn * Allow direct mappings on 32-bit OEA 15310efd0097SPeter Grehan */ 15320efd0097SPeter Grehan if (va < VM_MIN_KERNEL_ADDRESS) { 15330efd0097SPeter Grehan return (va); 15340efd0097SPeter Grehan } 15350efd0097SPeter Grehan 153648d0b1a0SAlan Cox PMAP_LOCK(kernel_pmap); 153759276937SPeter Grehan pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL); 153859276937SPeter Grehan KASSERT(pvo != NULL, ("moea_kextract: no addr found")); 153952a7870dSNathan Whitehorn pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF); 154048d0b1a0SAlan Cox PMAP_UNLOCK(kernel_pmap); 154148d0b1a0SAlan Cox return (pa); 1542e79f59e8SBenno Rice } 1543e79f59e8SBenno Rice 154488afb2a3SBenno Rice /* 154588afb2a3SBenno Rice * Remove a wired page from kernel virtual address space. 154688afb2a3SBenno Rice */ 15475244eac9SBenno Rice void 154845b69dd6SJustin Hibbits moea_kremove(vm_offset_t va) 15495244eac9SBenno Rice { 155088afb2a3SBenno Rice 155145b69dd6SJustin Hibbits moea_remove(kernel_pmap, va, va + PAGE_SIZE); 15525244eac9SBenno Rice } 15535244eac9SBenno Rice 15545244eac9SBenno Rice /* 155504329fa7SNathan Whitehorn * Provide a kernel pointer corresponding to a given userland pointer. 155604329fa7SNathan Whitehorn * The returned pointer is valid until the next time this function is 155704329fa7SNathan Whitehorn * called in this thread. This is used internally in copyin/copyout. 155804329fa7SNathan Whitehorn */ 155904329fa7SNathan Whitehorn int 156045b69dd6SJustin Hibbits moea_map_user_ptr(pmap_t pm, volatile const void *uaddr, 156104329fa7SNathan Whitehorn void **kaddr, size_t ulen, size_t *klen) 156204329fa7SNathan Whitehorn { 156304329fa7SNathan Whitehorn size_t l; 156404329fa7SNathan Whitehorn register_t vsid; 156504329fa7SNathan Whitehorn 156604329fa7SNathan Whitehorn *kaddr = (char *)USER_ADDR + ((uintptr_t)uaddr & ~SEGMENT_MASK); 156704329fa7SNathan Whitehorn l = ((char *)USER_ADDR + SEGMENT_LENGTH) - (char *)(*kaddr); 156804329fa7SNathan Whitehorn if (l > ulen) 156904329fa7SNathan Whitehorn l = ulen; 157004329fa7SNathan Whitehorn if (klen) 157104329fa7SNathan Whitehorn *klen = l; 157204329fa7SNathan Whitehorn else if (l != ulen) 157304329fa7SNathan Whitehorn return (EFAULT); 157404329fa7SNathan Whitehorn 157504329fa7SNathan Whitehorn vsid = va_to_vsid(pm, (vm_offset_t)uaddr); 157604329fa7SNathan Whitehorn 157704329fa7SNathan Whitehorn /* Mark segment no-execute */ 157804329fa7SNathan Whitehorn vsid |= SR_N; 157904329fa7SNathan Whitehorn 158004329fa7SNathan Whitehorn /* If we have already set this VSID, we can just return */ 158104329fa7SNathan Whitehorn if (curthread->td_pcb->pcb_cpu.aim.usr_vsid == vsid) 158204329fa7SNathan Whitehorn return (0); 158304329fa7SNathan Whitehorn 158404329fa7SNathan Whitehorn __asm __volatile("isync"); 158504329fa7SNathan Whitehorn curthread->td_pcb->pcb_cpu.aim.usr_segm = 158604329fa7SNathan Whitehorn (uintptr_t)uaddr >> ADDR_SR_SHFT; 158704329fa7SNathan Whitehorn curthread->td_pcb->pcb_cpu.aim.usr_vsid = vsid; 158804329fa7SNathan Whitehorn __asm __volatile("mtsr %0,%1; isync" :: "n"(USER_SR), "r"(vsid)); 158904329fa7SNathan Whitehorn 159004329fa7SNathan Whitehorn return (0); 159104329fa7SNathan Whitehorn } 159204329fa7SNathan Whitehorn 159304329fa7SNathan Whitehorn /* 1594eb1baf72SNathan Whitehorn * Figure out where a given kernel pointer (usually in a fault) points 1595eb1baf72SNathan Whitehorn * to from the VM's perspective, potentially remapping into userland's 1596eb1baf72SNathan Whitehorn * address space. 1597eb1baf72SNathan Whitehorn */ 1598eb1baf72SNathan Whitehorn static int 159945b69dd6SJustin Hibbits moea_decode_kernel_ptr(vm_offset_t addr, int *is_user, 1600eb1baf72SNathan Whitehorn vm_offset_t *decoded_addr) 1601eb1baf72SNathan Whitehorn { 1602eb1baf72SNathan Whitehorn vm_offset_t user_sr; 1603eb1baf72SNathan Whitehorn 1604eb1baf72SNathan Whitehorn if ((addr >> ADDR_SR_SHFT) == (USER_ADDR >> ADDR_SR_SHFT)) { 1605eb1baf72SNathan Whitehorn user_sr = curthread->td_pcb->pcb_cpu.aim.usr_segm; 1606eb1baf72SNathan Whitehorn addr &= ADDR_PIDX | ADDR_POFF; 1607eb1baf72SNathan Whitehorn addr |= user_sr << ADDR_SR_SHFT; 1608eb1baf72SNathan Whitehorn *decoded_addr = addr; 1609eb1baf72SNathan Whitehorn *is_user = 1; 1610eb1baf72SNathan Whitehorn } else { 1611eb1baf72SNathan Whitehorn *decoded_addr = addr; 1612eb1baf72SNathan Whitehorn *is_user = 0; 1613eb1baf72SNathan Whitehorn } 1614eb1baf72SNathan Whitehorn 1615eb1baf72SNathan Whitehorn return (0); 1616eb1baf72SNathan Whitehorn } 1617eb1baf72SNathan Whitehorn 1618eb1baf72SNathan Whitehorn /* 16195244eac9SBenno Rice * Map a range of physical addresses into kernel virtual address space. 16205244eac9SBenno Rice * 16215244eac9SBenno Rice * The value passed in *virt is a suggested virtual address for the mapping. 16225244eac9SBenno Rice * Architectures which can support a direct-mapped physical to virtual region 16235244eac9SBenno Rice * can return the appropriate address within that region, leaving '*virt' 16245244eac9SBenno Rice * unchanged. We cannot and therefore do not; *virt is updated with the 16255244eac9SBenno Rice * first usable address after the mapped region. 16265244eac9SBenno Rice */ 16275244eac9SBenno Rice vm_offset_t 162845b69dd6SJustin Hibbits moea_map(vm_offset_t *virt, vm_paddr_t pa_start, 162920b79612SRafal Jaworowski vm_paddr_t pa_end, int prot) 16305244eac9SBenno Rice { 16315244eac9SBenno Rice vm_offset_t sva, va; 16325244eac9SBenno Rice 16335244eac9SBenno Rice sva = *virt; 16345244eac9SBenno Rice va = sva; 16355244eac9SBenno Rice for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE) 163645b69dd6SJustin Hibbits moea_kenter(va, pa_start); 16375244eac9SBenno Rice *virt = va; 16385244eac9SBenno Rice return (sva); 16395244eac9SBenno Rice } 16405244eac9SBenno Rice 16415244eac9SBenno Rice /* 16427f3a4093SMike Silbersack * Returns true if the pmap's pv is one of the first 16437f3a4093SMike Silbersack * 16 pvs linked to from this page. This count may 16447f3a4093SMike Silbersack * be changed upwards or downwards in the future; it 16457f3a4093SMike Silbersack * is only necessary that true be returned for a small 16467f3a4093SMike Silbersack * subset of pmaps for proper page aging. 16477f3a4093SMike Silbersack */ 16485244eac9SBenno Rice boolean_t 164945b69dd6SJustin Hibbits moea_page_exists_quick(pmap_t pmap, vm_page_t m) 16505244eac9SBenno Rice { 165103b6e025SPeter Grehan int loops; 165203b6e025SPeter Grehan struct pvo_entry *pvo; 1653ce186587SAlan Cox boolean_t rv; 165403b6e025SPeter Grehan 1655d98d0ce2SKonstantin Belousov KASSERT((m->oflags & VPO_UNMANAGED) == 0, 1656ce186587SAlan Cox ("moea_page_exists_quick: page %p is not managed", m)); 165703b6e025SPeter Grehan loops = 0; 1658ce186587SAlan Cox rv = FALSE; 16593653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 166003b6e025SPeter Grehan LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 1661ce186587SAlan Cox if (pvo->pvo_pmap == pmap) { 1662ce186587SAlan Cox rv = TRUE; 1663ce186587SAlan Cox break; 1664ce186587SAlan Cox } 166503b6e025SPeter Grehan if (++loops >= 16) 166603b6e025SPeter Grehan break; 166703b6e025SPeter Grehan } 16683653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 1669ce186587SAlan Cox return (rv); 16705244eac9SBenno Rice } 16715244eac9SBenno Rice 1672b999e9c8SMark Johnston void 167345b69dd6SJustin Hibbits moea_page_init(vm_page_t m) 1674b999e9c8SMark Johnston { 1675b999e9c8SMark Johnston 1676b999e9c8SMark Johnston m->md.mdpg_attrs = 0; 1677b999e9c8SMark Johnston m->md.mdpg_cache_attrs = VM_MEMATTR_DEFAULT; 1678b999e9c8SMark Johnston LIST_INIT(&m->md.mdpg_pvoh); 1679b999e9c8SMark Johnston } 1680b999e9c8SMark Johnston 168159677d3cSAlan Cox /* 168259677d3cSAlan Cox * Return the number of managed mappings to the given physical page 168359677d3cSAlan Cox * that are wired. 168459677d3cSAlan Cox */ 168559677d3cSAlan Cox int 168645b69dd6SJustin Hibbits moea_page_wired_mappings(vm_page_t m) 168759677d3cSAlan Cox { 168859677d3cSAlan Cox struct pvo_entry *pvo; 168959677d3cSAlan Cox int count; 169059677d3cSAlan Cox 169159677d3cSAlan Cox count = 0; 1692d98d0ce2SKonstantin Belousov if ((m->oflags & VPO_UNMANAGED) != 0) 169359677d3cSAlan Cox return (count); 16943653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 169559677d3cSAlan Cox LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) 169659677d3cSAlan Cox if ((pvo->pvo_vaddr & PVO_WIRED) != 0) 169759677d3cSAlan Cox count++; 16983653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 169959677d3cSAlan Cox return (count); 170059677d3cSAlan Cox } 170159677d3cSAlan Cox 170259276937SPeter Grehan static u_int moea_vsidcontext; 17035244eac9SBenno Rice 170445b69dd6SJustin Hibbits int 170545b69dd6SJustin Hibbits moea_pinit(pmap_t pmap) 17065244eac9SBenno Rice { 17075244eac9SBenno Rice int i, mask; 17085244eac9SBenno Rice u_int entropy; 17095244eac9SBenno Rice 1710ccc4a5c7SNathan Whitehorn RB_INIT(&pmap->pmap_pvo); 17114daf20b2SPeter Grehan 17125244eac9SBenno Rice entropy = 0; 17135244eac9SBenno Rice __asm __volatile("mftb %0" : "=r"(entropy)); 17145244eac9SBenno Rice 171545b69dd6SJustin Hibbits if ((pmap->pmap_phys = (pmap_t)moea_kextract((vm_offset_t)pmap)) 171652a7870dSNathan Whitehorn == NULL) { 171752a7870dSNathan Whitehorn pmap->pmap_phys = pmap; 171852a7870dSNathan Whitehorn } 171952a7870dSNathan Whitehorn 172052a7870dSNathan Whitehorn 1721e9b5f218SNathan Whitehorn mtx_lock(&moea_vsid_mutex); 17225244eac9SBenno Rice /* 17235244eac9SBenno Rice * Allocate some segment registers for this pmap. 17245244eac9SBenno Rice */ 17255244eac9SBenno Rice for (i = 0; i < NPMAPS; i += VSID_NBPW) { 17265244eac9SBenno Rice u_int hash, n; 17275244eac9SBenno Rice 17285244eac9SBenno Rice /* 17295244eac9SBenno Rice * Create a new value by mutiplying by a prime and adding in 17305244eac9SBenno Rice * entropy from the timebase register. This is to make the 17315244eac9SBenno Rice * VSID more random so that the PT hash function collides 17325244eac9SBenno Rice * less often. (Note that the prime casues gcc to do shifts 17335244eac9SBenno Rice * instead of a multiply.) 17345244eac9SBenno Rice */ 173559276937SPeter Grehan moea_vsidcontext = (moea_vsidcontext * 0x1105) + entropy; 173659276937SPeter Grehan hash = moea_vsidcontext & (NPMAPS - 1); 17375244eac9SBenno Rice if (hash == 0) /* 0 is special, avoid it */ 17385244eac9SBenno Rice continue; 17395244eac9SBenno Rice n = hash >> 5; 17405244eac9SBenno Rice mask = 1 << (hash & (VSID_NBPW - 1)); 174159276937SPeter Grehan hash = (moea_vsidcontext & 0xfffff); 174259276937SPeter Grehan if (moea_vsid_bitmap[n] & mask) { /* collision? */ 17435244eac9SBenno Rice /* anything free in this bucket? */ 174459276937SPeter Grehan if (moea_vsid_bitmap[n] == 0xffffffff) { 174559276937SPeter Grehan entropy = (moea_vsidcontext >> 20); 17465244eac9SBenno Rice continue; 17475244eac9SBenno Rice } 17480dfddf6eSNathan Whitehorn i = ffs(~moea_vsid_bitmap[n]) - 1; 17495244eac9SBenno Rice mask = 1 << i; 1750d9c9c81cSPedro F. Giffuni hash &= rounddown2(0xfffff, VSID_NBPW); 17515244eac9SBenno Rice hash |= i; 17525244eac9SBenno Rice } 175346e93cbbSNathan Whitehorn KASSERT(!(moea_vsid_bitmap[n] & mask), 175446e93cbbSNathan Whitehorn ("Allocating in-use VSID group %#x\n", hash)); 175559276937SPeter Grehan moea_vsid_bitmap[n] |= mask; 17565244eac9SBenno Rice for (i = 0; i < 16; i++) 17575244eac9SBenno Rice pmap->pm_sr[i] = VSID_MAKE(i, hash); 1758e9b5f218SNathan Whitehorn mtx_unlock(&moea_vsid_mutex); 175945b69dd6SJustin Hibbits return (1); 17605244eac9SBenno Rice } 17615244eac9SBenno Rice 1762e9b5f218SNathan Whitehorn mtx_unlock(&moea_vsid_mutex); 176359276937SPeter Grehan panic("moea_pinit: out of segments"); 17645244eac9SBenno Rice } 17655244eac9SBenno Rice 17665244eac9SBenno Rice /* 17675244eac9SBenno Rice * Initialize the pmap associated with process 0. 17685244eac9SBenno Rice */ 17695244eac9SBenno Rice void 177045b69dd6SJustin Hibbits moea_pinit0(pmap_t pm) 17715244eac9SBenno Rice { 17725244eac9SBenno Rice 1773e68c64f0SKonstantin Belousov PMAP_LOCK_INIT(pm); 177445b69dd6SJustin Hibbits moea_pinit(pm); 17755244eac9SBenno Rice bzero(&pm->pm_stats, sizeof(pm->pm_stats)); 17765244eac9SBenno Rice } 17775244eac9SBenno Rice 1778e79f59e8SBenno Rice /* 1779e79f59e8SBenno Rice * Set the physical protection on the specified range of this map as requested. 1780e79f59e8SBenno Rice */ 17815244eac9SBenno Rice void 178245b69dd6SJustin Hibbits moea_protect(pmap_t pm, vm_offset_t sva, vm_offset_t eva, 178359276937SPeter Grehan vm_prot_t prot) 17845244eac9SBenno Rice { 1785ccc4a5c7SNathan Whitehorn struct pvo_entry *pvo, *tpvo, key; 1786e79f59e8SBenno Rice struct pte *pt; 1787e79f59e8SBenno Rice 1788e79f59e8SBenno Rice KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap, 178959276937SPeter Grehan ("moea_protect: non current pmap")); 1790e79f59e8SBenno Rice 1791e79f59e8SBenno Rice if ((prot & VM_PROT_READ) == VM_PROT_NONE) { 179245b69dd6SJustin Hibbits moea_remove(pm, sva, eva); 1793e79f59e8SBenno Rice return; 1794e79f59e8SBenno Rice } 1795e79f59e8SBenno Rice 17963653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 179748d0b1a0SAlan Cox PMAP_LOCK(pm); 1798ccc4a5c7SNathan Whitehorn key.pvo_vaddr = sva; 1799ccc4a5c7SNathan Whitehorn for (pvo = RB_NFIND(pvo_tree, &pm->pmap_pvo, &key); 1800ccc4a5c7SNathan Whitehorn pvo != NULL && PVO_VADDR(pvo) < eva; pvo = tpvo) { 1801ccc4a5c7SNathan Whitehorn tpvo = RB_NEXT(pvo_tree, &pm->pmap_pvo, pvo); 1802e79f59e8SBenno Rice 1803e79f59e8SBenno Rice /* 1804e79f59e8SBenno Rice * Grab the PTE pointer before we diddle with the cached PTE 1805e79f59e8SBenno Rice * copy. 1806e79f59e8SBenno Rice */ 1807ccc4a5c7SNathan Whitehorn pt = moea_pvo_to_pte(pvo, -1); 1808e79f59e8SBenno Rice /* 1809e79f59e8SBenno Rice * Change the protection of the page. 1810e79f59e8SBenno Rice */ 181152a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_lo &= ~PTE_PP; 181252a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_lo |= PTE_BR; 1813e79f59e8SBenno Rice 1814e79f59e8SBenno Rice /* 1815e79f59e8SBenno Rice * If the PVO is in the page table, update that pte as well. 1816e79f59e8SBenno Rice */ 1817d644a0b7SAlan Cox if (pt != NULL) { 181852a7870dSNathan Whitehorn moea_pte_change(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr); 1819d644a0b7SAlan Cox mtx_unlock(&moea_table_mutex); 1820d644a0b7SAlan Cox } 1821e79f59e8SBenno Rice } 18223653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 182348d0b1a0SAlan Cox PMAP_UNLOCK(pm); 18245244eac9SBenno Rice } 18255244eac9SBenno Rice 182688afb2a3SBenno Rice /* 182788afb2a3SBenno Rice * Map a list of wired pages into kernel virtual address space. This is 182888afb2a3SBenno Rice * intended for temporary mappings which do not need page modification or 182988afb2a3SBenno Rice * references recorded. Existing mappings in the region are overwritten. 183088afb2a3SBenno Rice */ 18315244eac9SBenno Rice void 183245b69dd6SJustin Hibbits moea_qenter(vm_offset_t sva, vm_page_t *m, int count) 18335244eac9SBenno Rice { 183403b6e025SPeter Grehan vm_offset_t va; 18355244eac9SBenno Rice 183603b6e025SPeter Grehan va = sva; 183703b6e025SPeter Grehan while (count-- > 0) { 183845b69dd6SJustin Hibbits moea_kenter(va, VM_PAGE_TO_PHYS(*m)); 183903b6e025SPeter Grehan va += PAGE_SIZE; 184003b6e025SPeter Grehan m++; 184103b6e025SPeter Grehan } 18425244eac9SBenno Rice } 18435244eac9SBenno Rice 184488afb2a3SBenno Rice /* 184588afb2a3SBenno Rice * Remove page mappings from kernel virtual address space. Intended for 184659276937SPeter Grehan * temporary mappings entered by moea_qenter. 184788afb2a3SBenno Rice */ 18485244eac9SBenno Rice void 184945b69dd6SJustin Hibbits moea_qremove(vm_offset_t sva, int count) 18505244eac9SBenno Rice { 185103b6e025SPeter Grehan vm_offset_t va; 185288afb2a3SBenno Rice 185303b6e025SPeter Grehan va = sva; 185403b6e025SPeter Grehan while (count-- > 0) { 185545b69dd6SJustin Hibbits moea_kremove(va); 185603b6e025SPeter Grehan va += PAGE_SIZE; 185703b6e025SPeter Grehan } 18585244eac9SBenno Rice } 18595244eac9SBenno Rice 18605244eac9SBenno Rice void 186145b69dd6SJustin Hibbits moea_release(pmap_t pmap) 18625244eac9SBenno Rice { 186332bc7846SPeter Grehan int idx, mask; 186432bc7846SPeter Grehan 186532bc7846SPeter Grehan /* 186632bc7846SPeter Grehan * Free segment register's VSID 186732bc7846SPeter Grehan */ 186832bc7846SPeter Grehan if (pmap->pm_sr[0] == 0) 186959276937SPeter Grehan panic("moea_release"); 187032bc7846SPeter Grehan 1871e9b5f218SNathan Whitehorn mtx_lock(&moea_vsid_mutex); 187232bc7846SPeter Grehan idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1); 187332bc7846SPeter Grehan mask = 1 << (idx % VSID_NBPW); 187432bc7846SPeter Grehan idx /= VSID_NBPW; 187559276937SPeter Grehan moea_vsid_bitmap[idx] &= ~mask; 1876e9b5f218SNathan Whitehorn mtx_unlock(&moea_vsid_mutex); 18775244eac9SBenno Rice } 18785244eac9SBenno Rice 187988afb2a3SBenno Rice /* 188088afb2a3SBenno Rice * Remove the given range of addresses from the specified map. 188188afb2a3SBenno Rice */ 18825244eac9SBenno Rice void 188345b69dd6SJustin Hibbits moea_remove(pmap_t pm, vm_offset_t sva, vm_offset_t eva) 18845244eac9SBenno Rice { 1885ccc4a5c7SNathan Whitehorn struct pvo_entry *pvo, *tpvo, key; 188688afb2a3SBenno Rice 18873653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 188848d0b1a0SAlan Cox PMAP_LOCK(pm); 1889ccc4a5c7SNathan Whitehorn key.pvo_vaddr = sva; 1890ccc4a5c7SNathan Whitehorn for (pvo = RB_NFIND(pvo_tree, &pm->pmap_pvo, &key); 1891ccc4a5c7SNathan Whitehorn pvo != NULL && PVO_VADDR(pvo) < eva; pvo = tpvo) { 1892ccc4a5c7SNathan Whitehorn tpvo = RB_NEXT(pvo_tree, &pm->pmap_pvo, pvo); 1893598d99ddSNathan Whitehorn moea_pvo_remove(pvo, -1); 1894598d99ddSNathan Whitehorn } 189548d0b1a0SAlan Cox PMAP_UNLOCK(pm); 18963653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 18975244eac9SBenno Rice } 18985244eac9SBenno Rice 1899e79f59e8SBenno Rice /* 190059276937SPeter Grehan * Remove physical page from all pmaps in which it resides. moea_pvo_remove() 190103b6e025SPeter Grehan * will reflect changes in pte's back to the vm_page. 190203b6e025SPeter Grehan */ 190303b6e025SPeter Grehan void 190445b69dd6SJustin Hibbits moea_remove_all(vm_page_t m) 190503b6e025SPeter Grehan { 190603b6e025SPeter Grehan struct pvo_head *pvo_head; 190703b6e025SPeter Grehan struct pvo_entry *pvo, *next_pvo; 190848d0b1a0SAlan Cox pmap_t pmap; 190903b6e025SPeter Grehan 19103653f5cbSAlan Cox rw_wlock(&pvh_global_lock); 191103b6e025SPeter Grehan pvo_head = vm_page_to_pvoh(m); 191203b6e025SPeter Grehan for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) { 191303b6e025SPeter Grehan next_pvo = LIST_NEXT(pvo, pvo_vlink); 191403b6e025SPeter Grehan 191548d0b1a0SAlan Cox pmap = pvo->pvo_pmap; 191648d0b1a0SAlan Cox PMAP_LOCK(pmap); 191759276937SPeter Grehan moea_pvo_remove(pvo, -1); 191848d0b1a0SAlan Cox PMAP_UNLOCK(pmap); 191903b6e025SPeter Grehan } 19205cff1f4dSMark Johnston if ((m->a.flags & PGA_WRITEABLE) && moea_query_bit(m, PTE_CHG)) { 1921c668b5b4SNathan Whitehorn moea_attr_clear(m, PTE_CHG); 1922062c8f4cSNathan Whitehorn vm_page_dirty(m); 1923062c8f4cSNathan Whitehorn } 19243407fefeSKonstantin Belousov vm_page_aflag_clear(m, PGA_WRITEABLE); 19253653f5cbSAlan Cox rw_wunlock(&pvh_global_lock); 192603b6e025SPeter Grehan } 192703b6e025SPeter Grehan 192803b6e025SPeter Grehan /* 19295244eac9SBenno Rice * Allocate a physical page of memory directly from the phys_avail map. 193059276937SPeter Grehan * Can only be called from moea_bootstrap before avail start and end are 19315244eac9SBenno Rice * calculated. 19325244eac9SBenno Rice */ 19335244eac9SBenno Rice static vm_offset_t 193459276937SPeter Grehan moea_bootstrap_alloc(vm_size_t size, u_int align) 19355244eac9SBenno Rice { 19365244eac9SBenno Rice vm_offset_t s, e; 19375244eac9SBenno Rice int i, j; 19385244eac9SBenno Rice 19395244eac9SBenno Rice size = round_page(size); 19405244eac9SBenno Rice for (i = 0; phys_avail[i + 1] != 0; i += 2) { 19415244eac9SBenno Rice if (align != 0) 1942d9c9c81cSPedro F. Giffuni s = roundup2(phys_avail[i], align); 19435244eac9SBenno Rice else 19445244eac9SBenno Rice s = phys_avail[i]; 19455244eac9SBenno Rice e = s + size; 19465244eac9SBenno Rice 19475244eac9SBenno Rice if (s < phys_avail[i] || e > phys_avail[i + 1]) 19485244eac9SBenno Rice continue; 19495244eac9SBenno Rice 19505244eac9SBenno Rice if (s == phys_avail[i]) { 19515244eac9SBenno Rice phys_avail[i] += size; 19525244eac9SBenno Rice } else if (e == phys_avail[i + 1]) { 19535244eac9SBenno Rice phys_avail[i + 1] -= size; 19545244eac9SBenno Rice } else { 19555244eac9SBenno Rice for (j = phys_avail_count * 2; j > i; j -= 2) { 19565244eac9SBenno Rice phys_avail[j] = phys_avail[j - 2]; 19575244eac9SBenno Rice phys_avail[j + 1] = phys_avail[j - 1]; 19585244eac9SBenno Rice } 19595244eac9SBenno Rice 19605244eac9SBenno Rice phys_avail[i + 3] = phys_avail[i + 1]; 19615244eac9SBenno Rice phys_avail[i + 1] = s; 19625244eac9SBenno Rice phys_avail[i + 2] = e; 19635244eac9SBenno Rice phys_avail_count++; 19645244eac9SBenno Rice } 19655244eac9SBenno Rice 19665244eac9SBenno Rice return (s); 19675244eac9SBenno Rice } 196859276937SPeter Grehan panic("moea_bootstrap_alloc: could not allocate memory"); 19695244eac9SBenno Rice } 19705244eac9SBenno Rice 19715244eac9SBenno Rice static void 19720936003eSJustin Hibbits moea_syncicache(vm_paddr_t pa, vm_size_t len) 19735244eac9SBenno Rice { 19745244eac9SBenno Rice __syncicache((void *)pa, len); 19755244eac9SBenno Rice } 19765244eac9SBenno Rice 19775244eac9SBenno Rice static int 197859276937SPeter Grehan moea_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head, 19790936003eSJustin Hibbits vm_offset_t va, vm_paddr_t pa, u_int pte_lo, int flags) 19805244eac9SBenno Rice { 19815244eac9SBenno Rice struct pvo_entry *pvo; 19825244eac9SBenno Rice u_int sr; 19835244eac9SBenno Rice int first; 19845244eac9SBenno Rice u_int ptegidx; 19855244eac9SBenno Rice int i; 198632bc7846SPeter Grehan int bootstrap; 19875244eac9SBenno Rice 198859276937SPeter Grehan moea_pvo_enter_calls++; 19898207b362SBenno Rice first = 0; 199032bc7846SPeter Grehan bootstrap = 0; 199132bc7846SPeter Grehan 19925244eac9SBenno Rice /* 19935244eac9SBenno Rice * Compute the PTE Group index. 19945244eac9SBenno Rice */ 19955244eac9SBenno Rice va &= ~ADDR_POFF; 19965244eac9SBenno Rice sr = va_to_sr(pm->pm_sr, va); 19975244eac9SBenno Rice ptegidx = va_to_pteg(sr, va); 19985244eac9SBenno Rice 19995244eac9SBenno Rice /* 20005244eac9SBenno Rice * Remove any existing mapping for this page. Reuse the pvo entry if 20015244eac9SBenno Rice * there is a mapping. 20025244eac9SBenno Rice */ 200359276937SPeter Grehan mtx_lock(&moea_table_mutex); 200459276937SPeter Grehan LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) { 20055244eac9SBenno Rice if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) { 200652a7870dSNathan Whitehorn if ((pvo->pvo_pte.pte.pte_lo & PTE_RPGN) == pa && 200752a7870dSNathan Whitehorn (pvo->pvo_pte.pte.pte_lo & PTE_PP) == 2008fafc7362SBenno Rice (pte_lo & PTE_PP)) { 2009add03590SAlan Cox /* 2010add03590SAlan Cox * The PTE is not changing. Instead, this may 2011add03590SAlan Cox * be a request to change the mapping's wired 2012add03590SAlan Cox * attribute. 2013add03590SAlan Cox */ 201459276937SPeter Grehan mtx_unlock(&moea_table_mutex); 2015add03590SAlan Cox if ((flags & PVO_WIRED) != 0 && 2016add03590SAlan Cox (pvo->pvo_vaddr & PVO_WIRED) == 0) { 2017add03590SAlan Cox pvo->pvo_vaddr |= PVO_WIRED; 2018add03590SAlan Cox pm->pm_stats.wired_count++; 2019add03590SAlan Cox } else if ((flags & PVO_WIRED) == 0 && 2020add03590SAlan Cox (pvo->pvo_vaddr & PVO_WIRED) != 0) { 2021add03590SAlan Cox pvo->pvo_vaddr &= ~PVO_WIRED; 2022add03590SAlan Cox pm->pm_stats.wired_count--; 2023add03590SAlan Cox } 202449f8f727SBenno Rice return (0); 2025fafc7362SBenno Rice } 202659276937SPeter Grehan moea_pvo_remove(pvo, -1); 20275244eac9SBenno Rice break; 20285244eac9SBenno Rice } 20295244eac9SBenno Rice } 20305244eac9SBenno Rice 20315244eac9SBenno Rice /* 20325244eac9SBenno Rice * If we aren't overwriting a mapping, try to allocate. 20335244eac9SBenno Rice */ 203459276937SPeter Grehan if (moea_initialized) { 2035378862a7SJeff Roberson pvo = uma_zalloc(zone, M_NOWAIT); 203649f8f727SBenno Rice } else { 203759276937SPeter Grehan if (moea_bpvo_pool_index >= BPVO_POOL_SIZE) { 203859276937SPeter Grehan panic("moea_enter: bpvo pool exhausted, %d, %d, %d", 203959276937SPeter Grehan moea_bpvo_pool_index, BPVO_POOL_SIZE, 20400d290675SBenno Rice BPVO_POOL_SIZE * sizeof(struct pvo_entry)); 204149f8f727SBenno Rice } 204259276937SPeter Grehan pvo = &moea_bpvo_pool[moea_bpvo_pool_index]; 204359276937SPeter Grehan moea_bpvo_pool_index++; 204432bc7846SPeter Grehan bootstrap = 1; 204549f8f727SBenno Rice } 20465244eac9SBenno Rice 20475244eac9SBenno Rice if (pvo == NULL) { 204859276937SPeter Grehan mtx_unlock(&moea_table_mutex); 20495244eac9SBenno Rice return (ENOMEM); 20505244eac9SBenno Rice } 20515244eac9SBenno Rice 205259276937SPeter Grehan moea_pvo_entries++; 20535244eac9SBenno Rice pvo->pvo_vaddr = va; 20545244eac9SBenno Rice pvo->pvo_pmap = pm; 205559276937SPeter Grehan LIST_INSERT_HEAD(&moea_pvo_table[ptegidx], pvo, pvo_olink); 20565244eac9SBenno Rice pvo->pvo_vaddr &= ~ADDR_POFF; 20575244eac9SBenno Rice if (flags & PVO_WIRED) 20585244eac9SBenno Rice pvo->pvo_vaddr |= PVO_WIRED; 205959276937SPeter Grehan if (pvo_head != &moea_pvo_kunmanaged) 20605244eac9SBenno Rice pvo->pvo_vaddr |= PVO_MANAGED; 206132bc7846SPeter Grehan if (bootstrap) 206232bc7846SPeter Grehan pvo->pvo_vaddr |= PVO_BOOTSTRAP; 20634dba5df1SPeter Grehan 206452a7870dSNathan Whitehorn moea_pte_create(&pvo->pvo_pte.pte, sr, va, pa | pte_lo); 20655244eac9SBenno Rice 20665244eac9SBenno Rice /* 2067598d99ddSNathan Whitehorn * Add to pmap list 2068598d99ddSNathan Whitehorn */ 2069ccc4a5c7SNathan Whitehorn RB_INSERT(pvo_tree, &pm->pmap_pvo, pvo); 2070598d99ddSNathan Whitehorn 2071598d99ddSNathan Whitehorn /* 20725244eac9SBenno Rice * Remember if the list was empty and therefore will be the first 20735244eac9SBenno Rice * item. 20745244eac9SBenno Rice */ 20758207b362SBenno Rice if (LIST_FIRST(pvo_head) == NULL) 20768207b362SBenno Rice first = 1; 20775244eac9SBenno Rice LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink); 20784dba5df1SPeter Grehan 2079bfc30490SAlan Cox if (pvo->pvo_vaddr & PVO_WIRED) 2080c3d11d22SAlan Cox pm->pm_stats.wired_count++; 2081c3d11d22SAlan Cox pm->pm_stats.resident_count++; 20825244eac9SBenno Rice 208352a7870dSNathan Whitehorn i = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte); 2084804d1cc1SJustin Hibbits KASSERT(i < 8, ("Invalid PTE index")); 20855244eac9SBenno Rice if (i >= 0) { 20865244eac9SBenno Rice PVO_PTEGIDX_SET(pvo, i); 20875244eac9SBenno Rice } else { 208859276937SPeter Grehan panic("moea_pvo_enter: overflow"); 208959276937SPeter Grehan moea_pte_overflow++; 20905244eac9SBenno Rice } 209159276937SPeter Grehan mtx_unlock(&moea_table_mutex); 20924dba5df1SPeter Grehan 20935244eac9SBenno Rice return (first ? ENOENT : 0); 20945244eac9SBenno Rice } 20955244eac9SBenno Rice 20965244eac9SBenno Rice static void 209759276937SPeter Grehan moea_pvo_remove(struct pvo_entry *pvo, int pteidx) 20985244eac9SBenno Rice { 20995244eac9SBenno Rice struct pte *pt; 21005244eac9SBenno Rice 21015244eac9SBenno Rice /* 21025244eac9SBenno Rice * If there is an active pte entry, we need to deactivate it (and 21035244eac9SBenno Rice * save the ref & cfg bits). 21045244eac9SBenno Rice */ 210559276937SPeter Grehan pt = moea_pvo_to_pte(pvo, pteidx); 21065244eac9SBenno Rice if (pt != NULL) { 210752a7870dSNathan Whitehorn moea_pte_unset(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr); 2108d644a0b7SAlan Cox mtx_unlock(&moea_table_mutex); 21095244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 21105244eac9SBenno Rice } else { 211159276937SPeter Grehan moea_pte_overflow--; 21125244eac9SBenno Rice } 21135244eac9SBenno Rice 21145244eac9SBenno Rice /* 21155244eac9SBenno Rice * Update our statistics. 21165244eac9SBenno Rice */ 21175244eac9SBenno Rice pvo->pvo_pmap->pm_stats.resident_count--; 2118bfc30490SAlan Cox if (pvo->pvo_vaddr & PVO_WIRED) 21195244eac9SBenno Rice pvo->pvo_pmap->pm_stats.wired_count--; 21205244eac9SBenno Rice 21215244eac9SBenno Rice /* 2122b4efea53SMark Johnston * Remove this PVO from the PV and pmap lists. 2123b4efea53SMark Johnston */ 2124b4efea53SMark Johnston LIST_REMOVE(pvo, pvo_vlink); 2125b4efea53SMark Johnston RB_REMOVE(pvo_tree, &pvo->pvo_pmap->pmap_pvo, pvo); 2126b4efea53SMark Johnston 2127b4efea53SMark Johnston /* 21285244eac9SBenno Rice * Save the REF/CHG bits into their cache if the page is managed. 2129b4efea53SMark Johnston * Clear PGA_WRITEABLE if all mappings of the page have been removed. 21305244eac9SBenno Rice */ 2131d98d0ce2SKonstantin Belousov if ((pvo->pvo_vaddr & PVO_MANAGED) == PVO_MANAGED) { 21325244eac9SBenno Rice struct vm_page *pg; 21335244eac9SBenno Rice 213452a7870dSNathan Whitehorn pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN); 21355244eac9SBenno Rice if (pg != NULL) { 213652a7870dSNathan Whitehorn moea_attr_save(pg, pvo->pvo_pte.pte.pte_lo & 21375244eac9SBenno Rice (PTE_REF | PTE_CHG)); 2138b4efea53SMark Johnston if (LIST_EMPTY(&pg->md.mdpg_pvoh)) 2139b4efea53SMark Johnston vm_page_aflag_clear(pg, PGA_WRITEABLE); 21405244eac9SBenno Rice } 21415244eac9SBenno Rice } 21425244eac9SBenno Rice 21435244eac9SBenno Rice /* 21445244eac9SBenno Rice * Remove this from the overflow list and return it to the pool 21455244eac9SBenno Rice * if we aren't going to reuse it. 21465244eac9SBenno Rice */ 21475244eac9SBenno Rice LIST_REMOVE(pvo, pvo_olink); 214849f8f727SBenno Rice if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP)) 214959276937SPeter Grehan uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? moea_mpvo_zone : 215059276937SPeter Grehan moea_upvo_zone, pvo); 215159276937SPeter Grehan moea_pvo_entries--; 215259276937SPeter Grehan moea_pvo_remove_calls++; 21535244eac9SBenno Rice } 21545244eac9SBenno Rice 21555244eac9SBenno Rice static __inline int 215659276937SPeter Grehan moea_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx) 21575244eac9SBenno Rice { 21585244eac9SBenno Rice int pteidx; 21595244eac9SBenno Rice 21605244eac9SBenno Rice /* 21615244eac9SBenno Rice * We can find the actual pte entry without searching by grabbing 21625244eac9SBenno Rice * the PTEG index from 3 unused bits in pte_lo[11:9] and by 21635244eac9SBenno Rice * noticing the HID bit. 21645244eac9SBenno Rice */ 21655244eac9SBenno Rice pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo); 216652a7870dSNathan Whitehorn if (pvo->pvo_pte.pte.pte_hi & PTE_HID) 216759276937SPeter Grehan pteidx ^= moea_pteg_mask * 8; 21685244eac9SBenno Rice 21695244eac9SBenno Rice return (pteidx); 21705244eac9SBenno Rice } 21715244eac9SBenno Rice 21725244eac9SBenno Rice static struct pvo_entry * 217359276937SPeter Grehan moea_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p) 21745244eac9SBenno Rice { 21755244eac9SBenno Rice struct pvo_entry *pvo; 21765244eac9SBenno Rice int ptegidx; 21775244eac9SBenno Rice u_int sr; 21785244eac9SBenno Rice 21795244eac9SBenno Rice va &= ~ADDR_POFF; 21805244eac9SBenno Rice sr = va_to_sr(pm->pm_sr, va); 21815244eac9SBenno Rice ptegidx = va_to_pteg(sr, va); 21825244eac9SBenno Rice 218359276937SPeter Grehan mtx_lock(&moea_table_mutex); 218459276937SPeter Grehan LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) { 21855244eac9SBenno Rice if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) { 21865244eac9SBenno Rice if (pteidx_p) 218759276937SPeter Grehan *pteidx_p = moea_pvo_pte_index(pvo, ptegidx); 2188f489bf21SAlan Cox break; 21895244eac9SBenno Rice } 21905244eac9SBenno Rice } 219159276937SPeter Grehan mtx_unlock(&moea_table_mutex); 21925244eac9SBenno Rice 2193f489bf21SAlan Cox return (pvo); 21945244eac9SBenno Rice } 21955244eac9SBenno Rice 21965244eac9SBenno Rice static struct pte * 219759276937SPeter Grehan moea_pvo_to_pte(const struct pvo_entry *pvo, int pteidx) 21985244eac9SBenno Rice { 21995244eac9SBenno Rice struct pte *pt; 22005244eac9SBenno Rice 22015244eac9SBenno Rice /* 22025244eac9SBenno Rice * If we haven't been supplied the ptegidx, calculate it. 22035244eac9SBenno Rice */ 22045244eac9SBenno Rice if (pteidx == -1) { 22055244eac9SBenno Rice int ptegidx; 22065244eac9SBenno Rice u_int sr; 22075244eac9SBenno Rice 22085244eac9SBenno Rice sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr); 22095244eac9SBenno Rice ptegidx = va_to_pteg(sr, pvo->pvo_vaddr); 221059276937SPeter Grehan pteidx = moea_pvo_pte_index(pvo, ptegidx); 22115244eac9SBenno Rice } 22125244eac9SBenno Rice 221359276937SPeter Grehan pt = &moea_pteg_table[pteidx >> 3].pt[pteidx & 7]; 2214d644a0b7SAlan Cox mtx_lock(&moea_table_mutex); 22155244eac9SBenno Rice 221652a7870dSNathan Whitehorn if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) { 221759276937SPeter Grehan panic("moea_pvo_to_pte: pvo %p has valid pte in pvo but no " 22185244eac9SBenno Rice "valid pte index", pvo); 22195244eac9SBenno Rice } 22205244eac9SBenno Rice 222152a7870dSNathan Whitehorn if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) { 222259276937SPeter Grehan panic("moea_pvo_to_pte: pvo %p has valid pte index in pvo " 22235244eac9SBenno Rice "pvo but no valid pte", pvo); 22245244eac9SBenno Rice } 22255244eac9SBenno Rice 222652a7870dSNathan Whitehorn if ((pt->pte_hi ^ (pvo->pvo_pte.pte.pte_hi & ~PTE_VALID)) == PTE_VALID) { 222752a7870dSNathan Whitehorn if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0) { 222859276937SPeter Grehan panic("moea_pvo_to_pte: pvo %p has valid pte in " 222959276937SPeter Grehan "moea_pteg_table %p but invalid in pvo", pvo, pt); 22305244eac9SBenno Rice } 22315244eac9SBenno Rice 223252a7870dSNathan Whitehorn if (((pt->pte_lo ^ pvo->pvo_pte.pte.pte_lo) & ~(PTE_CHG|PTE_REF)) 22335244eac9SBenno Rice != 0) { 223459276937SPeter Grehan panic("moea_pvo_to_pte: pvo %p pte does not match " 223559276937SPeter Grehan "pte %p in moea_pteg_table", pvo, pt); 22365244eac9SBenno Rice } 22375244eac9SBenno Rice 2238d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 22395244eac9SBenno Rice return (pt); 22405244eac9SBenno Rice } 22415244eac9SBenno Rice 224252a7870dSNathan Whitehorn if (pvo->pvo_pte.pte.pte_hi & PTE_VALID) { 224359276937SPeter Grehan panic("moea_pvo_to_pte: pvo %p has invalid pte %p in " 2244804d1cc1SJustin Hibbits "moea_pteg_table but valid in pvo: %8x, %8x", pvo, pt, pvo->pvo_pte.pte.pte_hi, pt->pte_hi); 22455244eac9SBenno Rice } 22465244eac9SBenno Rice 2247d644a0b7SAlan Cox mtx_unlock(&moea_table_mutex); 22485244eac9SBenno Rice return (NULL); 22495244eac9SBenno Rice } 22505244eac9SBenno Rice 22515244eac9SBenno Rice /* 22525244eac9SBenno Rice * XXX: THIS STUFF SHOULD BE IN pte.c? 22535244eac9SBenno Rice */ 22545244eac9SBenno Rice int 225559276937SPeter Grehan moea_pte_spill(vm_offset_t addr) 22565244eac9SBenno Rice { 22575244eac9SBenno Rice struct pvo_entry *source_pvo, *victim_pvo; 22585244eac9SBenno Rice struct pvo_entry *pvo; 22595244eac9SBenno Rice int ptegidx, i, j; 22605244eac9SBenno Rice u_int sr; 22615244eac9SBenno Rice struct pteg *pteg; 22625244eac9SBenno Rice struct pte *pt; 22635244eac9SBenno Rice 226459276937SPeter Grehan moea_pte_spills++; 22655244eac9SBenno Rice 2266d080d5fdSBenno Rice sr = mfsrin(addr); 22675244eac9SBenno Rice ptegidx = va_to_pteg(sr, addr); 22685244eac9SBenno Rice 22695244eac9SBenno Rice /* 22705244eac9SBenno Rice * Have to substitute some entry. Use the primary hash for this. 22715244eac9SBenno Rice * Use low bits of timebase as random generator. 22725244eac9SBenno Rice */ 227359276937SPeter Grehan pteg = &moea_pteg_table[ptegidx]; 227459276937SPeter Grehan mtx_lock(&moea_table_mutex); 22755244eac9SBenno Rice __asm __volatile("mftb %0" : "=r"(i)); 22765244eac9SBenno Rice i &= 7; 22775244eac9SBenno Rice pt = &pteg->pt[i]; 22785244eac9SBenno Rice 22795244eac9SBenno Rice source_pvo = NULL; 22805244eac9SBenno Rice victim_pvo = NULL; 228159276937SPeter Grehan LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) { 22825244eac9SBenno Rice /* 22835244eac9SBenno Rice * We need to find a pvo entry for this address. 22845244eac9SBenno Rice */ 22855244eac9SBenno Rice if (source_pvo == NULL && 228652a7870dSNathan Whitehorn moea_pte_match(&pvo->pvo_pte.pte, sr, addr, 228752a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_hi & PTE_HID)) { 22885244eac9SBenno Rice /* 22895244eac9SBenno Rice * Now found an entry to be spilled into the pteg. 22905244eac9SBenno Rice * The PTE is now valid, so we know it's active. 22915244eac9SBenno Rice */ 229252a7870dSNathan Whitehorn j = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte); 22935244eac9SBenno Rice 22945244eac9SBenno Rice if (j >= 0) { 22955244eac9SBenno Rice PVO_PTEGIDX_SET(pvo, j); 229659276937SPeter Grehan moea_pte_overflow--; 229759276937SPeter Grehan mtx_unlock(&moea_table_mutex); 22985244eac9SBenno Rice return (1); 22995244eac9SBenno Rice } 23005244eac9SBenno Rice 23015244eac9SBenno Rice source_pvo = pvo; 23025244eac9SBenno Rice 23035244eac9SBenno Rice if (victim_pvo != NULL) 23045244eac9SBenno Rice break; 23055244eac9SBenno Rice } 23065244eac9SBenno Rice 23075244eac9SBenno Rice /* 23085244eac9SBenno Rice * We also need the pvo entry of the victim we are replacing 23095244eac9SBenno Rice * so save the R & C bits of the PTE. 23105244eac9SBenno Rice */ 23115244eac9SBenno Rice if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL && 231252a7870dSNathan Whitehorn moea_pte_compare(pt, &pvo->pvo_pte.pte)) { 23135244eac9SBenno Rice victim_pvo = pvo; 23145244eac9SBenno Rice if (source_pvo != NULL) 23155244eac9SBenno Rice break; 23165244eac9SBenno Rice } 23175244eac9SBenno Rice } 23185244eac9SBenno Rice 2319f489bf21SAlan Cox if (source_pvo == NULL) { 232059276937SPeter Grehan mtx_unlock(&moea_table_mutex); 23215244eac9SBenno Rice return (0); 2322f489bf21SAlan Cox } 23235244eac9SBenno Rice 23245244eac9SBenno Rice if (victim_pvo == NULL) { 23255244eac9SBenno Rice if ((pt->pte_hi & PTE_HID) == 0) 232659276937SPeter Grehan panic("moea_pte_spill: victim p-pte (%p) has no pvo" 23275244eac9SBenno Rice "entry", pt); 23285244eac9SBenno Rice 23295244eac9SBenno Rice /* 23305244eac9SBenno Rice * If this is a secondary PTE, we need to search it's primary 23315244eac9SBenno Rice * pvo bucket for the matching PVO. 23325244eac9SBenno Rice */ 233359276937SPeter Grehan LIST_FOREACH(pvo, &moea_pvo_table[ptegidx ^ moea_pteg_mask], 23345244eac9SBenno Rice pvo_olink) { 23355244eac9SBenno Rice /* 23365244eac9SBenno Rice * We also need the pvo entry of the victim we are 23375244eac9SBenno Rice * replacing so save the R & C bits of the PTE. 23385244eac9SBenno Rice */ 233952a7870dSNathan Whitehorn if (moea_pte_compare(pt, &pvo->pvo_pte.pte)) { 23405244eac9SBenno Rice victim_pvo = pvo; 23415244eac9SBenno Rice break; 23425244eac9SBenno Rice } 23435244eac9SBenno Rice } 23445244eac9SBenno Rice 23455244eac9SBenno Rice if (victim_pvo == NULL) 234659276937SPeter Grehan panic("moea_pte_spill: victim s-pte (%p) has no pvo" 23475244eac9SBenno Rice "entry", pt); 23485244eac9SBenno Rice } 23495244eac9SBenno Rice 23505244eac9SBenno Rice /* 23515244eac9SBenno Rice * We are invalidating the TLB entry for the EA we are replacing even 23525244eac9SBenno Rice * though it's valid. If we don't, we lose any ref/chg bit changes 23535244eac9SBenno Rice * contained in the TLB entry. 23545244eac9SBenno Rice */ 235552a7870dSNathan Whitehorn source_pvo->pvo_pte.pte.pte_hi &= ~PTE_HID; 23565244eac9SBenno Rice 235752a7870dSNathan Whitehorn moea_pte_unset(pt, &victim_pvo->pvo_pte.pte, victim_pvo->pvo_vaddr); 235852a7870dSNathan Whitehorn moea_pte_set(pt, &source_pvo->pvo_pte.pte); 23595244eac9SBenno Rice 23605244eac9SBenno Rice PVO_PTEGIDX_CLR(victim_pvo); 23615244eac9SBenno Rice PVO_PTEGIDX_SET(source_pvo, i); 236259276937SPeter Grehan moea_pte_replacements++; 23635244eac9SBenno Rice 236459276937SPeter Grehan mtx_unlock(&moea_table_mutex); 23655244eac9SBenno Rice return (1); 23665244eac9SBenno Rice } 23675244eac9SBenno Rice 2368804d1cc1SJustin Hibbits static __inline struct pvo_entry * 2369804d1cc1SJustin Hibbits moea_pte_spillable_ident(u_int ptegidx) 2370804d1cc1SJustin Hibbits { 2371804d1cc1SJustin Hibbits struct pte *pt; 2372804d1cc1SJustin Hibbits struct pvo_entry *pvo_walk, *pvo = NULL; 2373804d1cc1SJustin Hibbits 2374804d1cc1SJustin Hibbits LIST_FOREACH(pvo_walk, &moea_pvo_table[ptegidx], pvo_olink) { 2375804d1cc1SJustin Hibbits if (pvo_walk->pvo_vaddr & PVO_WIRED) 2376804d1cc1SJustin Hibbits continue; 2377804d1cc1SJustin Hibbits 2378804d1cc1SJustin Hibbits if (!(pvo_walk->pvo_pte.pte.pte_hi & PTE_VALID)) 2379804d1cc1SJustin Hibbits continue; 2380804d1cc1SJustin Hibbits 2381804d1cc1SJustin Hibbits pt = moea_pvo_to_pte(pvo_walk, -1); 2382804d1cc1SJustin Hibbits 2383804d1cc1SJustin Hibbits if (pt == NULL) 2384804d1cc1SJustin Hibbits continue; 2385804d1cc1SJustin Hibbits 2386804d1cc1SJustin Hibbits pvo = pvo_walk; 2387804d1cc1SJustin Hibbits 2388804d1cc1SJustin Hibbits mtx_unlock(&moea_table_mutex); 2389804d1cc1SJustin Hibbits if (!(pt->pte_lo & PTE_REF)) 2390804d1cc1SJustin Hibbits return (pvo_walk); 2391804d1cc1SJustin Hibbits } 2392804d1cc1SJustin Hibbits 2393804d1cc1SJustin Hibbits return (pvo); 2394804d1cc1SJustin Hibbits } 2395804d1cc1SJustin Hibbits 23965244eac9SBenno Rice static int 239759276937SPeter Grehan moea_pte_insert(u_int ptegidx, struct pte *pvo_pt) 23985244eac9SBenno Rice { 23995244eac9SBenno Rice struct pte *pt; 2400804d1cc1SJustin Hibbits struct pvo_entry *victim_pvo; 24015244eac9SBenno Rice int i; 2402804d1cc1SJustin Hibbits int victim_idx; 2403804d1cc1SJustin Hibbits u_int pteg_bkpidx = ptegidx; 24045244eac9SBenno Rice 2405d644a0b7SAlan Cox mtx_assert(&moea_table_mutex, MA_OWNED); 2406d644a0b7SAlan Cox 24075244eac9SBenno Rice /* 24085244eac9SBenno Rice * First try primary hash. 24095244eac9SBenno Rice */ 241059276937SPeter Grehan for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) { 24115244eac9SBenno Rice if ((pt->pte_hi & PTE_VALID) == 0) { 24125244eac9SBenno Rice pvo_pt->pte_hi &= ~PTE_HID; 241359276937SPeter Grehan moea_pte_set(pt, pvo_pt); 24145244eac9SBenno Rice return (i); 24155244eac9SBenno Rice } 24165244eac9SBenno Rice } 24175244eac9SBenno Rice 24185244eac9SBenno Rice /* 24195244eac9SBenno Rice * Now try secondary hash. 24205244eac9SBenno Rice */ 242159276937SPeter Grehan ptegidx ^= moea_pteg_mask; 2422bd8e6f87SPeter Grehan 242359276937SPeter Grehan for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) { 24245244eac9SBenno Rice if ((pt->pte_hi & PTE_VALID) == 0) { 24255244eac9SBenno Rice pvo_pt->pte_hi |= PTE_HID; 242659276937SPeter Grehan moea_pte_set(pt, pvo_pt); 24275244eac9SBenno Rice return (i); 24285244eac9SBenno Rice } 24295244eac9SBenno Rice } 24305244eac9SBenno Rice 2431804d1cc1SJustin Hibbits /* Try again, but this time try to force a PTE out. */ 2432804d1cc1SJustin Hibbits ptegidx = pteg_bkpidx; 2433804d1cc1SJustin Hibbits 2434804d1cc1SJustin Hibbits victim_pvo = moea_pte_spillable_ident(ptegidx); 2435804d1cc1SJustin Hibbits if (victim_pvo == NULL) { 2436804d1cc1SJustin Hibbits ptegidx ^= moea_pteg_mask; 2437804d1cc1SJustin Hibbits victim_pvo = moea_pte_spillable_ident(ptegidx); 2438804d1cc1SJustin Hibbits } 2439804d1cc1SJustin Hibbits 2440804d1cc1SJustin Hibbits if (victim_pvo == NULL) { 244159276937SPeter Grehan panic("moea_pte_insert: overflow"); 24425244eac9SBenno Rice return (-1); 24435244eac9SBenno Rice } 24445244eac9SBenno Rice 2445804d1cc1SJustin Hibbits victim_idx = moea_pvo_pte_index(victim_pvo, ptegidx); 2446804d1cc1SJustin Hibbits 2447804d1cc1SJustin Hibbits if (pteg_bkpidx == ptegidx) 2448804d1cc1SJustin Hibbits pvo_pt->pte_hi &= ~PTE_HID; 2449804d1cc1SJustin Hibbits else 2450804d1cc1SJustin Hibbits pvo_pt->pte_hi |= PTE_HID; 2451804d1cc1SJustin Hibbits 2452804d1cc1SJustin Hibbits /* 2453804d1cc1SJustin Hibbits * Synchronize the sacrifice PTE with its PVO, then mark both 2454804d1cc1SJustin Hibbits * invalid. The PVO will be reused when/if the VM system comes 2455804d1cc1SJustin Hibbits * here after a fault. 2456804d1cc1SJustin Hibbits */ 2457804d1cc1SJustin Hibbits pt = &moea_pteg_table[victim_idx >> 3].pt[victim_idx & 7]; 2458804d1cc1SJustin Hibbits 2459804d1cc1SJustin Hibbits if (pt->pte_hi != victim_pvo->pvo_pte.pte.pte_hi) 2460804d1cc1SJustin Hibbits panic("Victim PVO doesn't match PTE! PVO: %8x, PTE: %8x", victim_pvo->pvo_pte.pte.pte_hi, pt->pte_hi); 2461804d1cc1SJustin Hibbits 2462804d1cc1SJustin Hibbits /* 2463804d1cc1SJustin Hibbits * Set the new PTE. 2464804d1cc1SJustin Hibbits */ 2465804d1cc1SJustin Hibbits moea_pte_unset(pt, &victim_pvo->pvo_pte.pte, victim_pvo->pvo_vaddr); 2466804d1cc1SJustin Hibbits PVO_PTEGIDX_CLR(victim_pvo); 2467804d1cc1SJustin Hibbits moea_pte_overflow++; 2468804d1cc1SJustin Hibbits moea_pte_set(pt, pvo_pt); 2469804d1cc1SJustin Hibbits 2470804d1cc1SJustin Hibbits return (victim_idx & 7); 2471804d1cc1SJustin Hibbits } 2472804d1cc1SJustin Hibbits 24735244eac9SBenno Rice static boolean_t 247459276937SPeter Grehan moea_query_bit(vm_page_t m, int ptebit) 24755244eac9SBenno Rice { 24765244eac9SBenno Rice struct pvo_entry *pvo; 24775244eac9SBenno Rice struct pte *pt; 24785244eac9SBenno Rice 24798d9e6d9fSAlan Cox rw_assert(&pvh_global_lock, RA_WLOCKED); 248059276937SPeter Grehan if (moea_attr_fetch(m) & ptebit) 24815244eac9SBenno Rice return (TRUE); 24825244eac9SBenno Rice 24835244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 24845244eac9SBenno Rice 24855244eac9SBenno Rice /* 24865244eac9SBenno Rice * See if we saved the bit off. If so, cache it and return 24875244eac9SBenno Rice * success. 24885244eac9SBenno Rice */ 248952a7870dSNathan Whitehorn if (pvo->pvo_pte.pte.pte_lo & ptebit) { 249059276937SPeter Grehan moea_attr_save(m, ptebit); 24915244eac9SBenno Rice return (TRUE); 24925244eac9SBenno Rice } 24935244eac9SBenno Rice } 24945244eac9SBenno Rice 24955244eac9SBenno Rice /* 24965244eac9SBenno Rice * No luck, now go through the hard part of looking at the PTEs 24975244eac9SBenno Rice * themselves. Sync so that any pending REF/CHG bits are flushed to 24985244eac9SBenno Rice * the PTEs. 24995244eac9SBenno Rice */ 2500e4f72b32SMarcel Moolenaar powerpc_sync(); 25015244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 25025244eac9SBenno Rice 25035244eac9SBenno Rice /* 25045244eac9SBenno Rice * See if this pvo has a valid PTE. if so, fetch the 25055244eac9SBenno Rice * REF/CHG bits from the valid PTE. If the appropriate 25065244eac9SBenno Rice * ptebit is set, cache it and return success. 25075244eac9SBenno Rice */ 250859276937SPeter Grehan pt = moea_pvo_to_pte(pvo, -1); 25095244eac9SBenno Rice if (pt != NULL) { 251052a7870dSNathan Whitehorn moea_pte_synch(pt, &pvo->pvo_pte.pte); 2511d644a0b7SAlan Cox mtx_unlock(&moea_table_mutex); 251252a7870dSNathan Whitehorn if (pvo->pvo_pte.pte.pte_lo & ptebit) { 251359276937SPeter Grehan moea_attr_save(m, ptebit); 25145244eac9SBenno Rice return (TRUE); 25155244eac9SBenno Rice } 25165244eac9SBenno Rice } 25175244eac9SBenno Rice } 25185244eac9SBenno Rice 25194f7daed0SAndrew Gallatin return (FALSE); 25205244eac9SBenno Rice } 25215244eac9SBenno Rice 252203b6e025SPeter Grehan static u_int 2523ce186587SAlan Cox moea_clear_bit(vm_page_t m, int ptebit) 25245244eac9SBenno Rice { 252503b6e025SPeter Grehan u_int count; 25265244eac9SBenno Rice struct pvo_entry *pvo; 25275244eac9SBenno Rice struct pte *pt; 2528ce186587SAlan Cox 25298d9e6d9fSAlan Cox rw_assert(&pvh_global_lock, RA_WLOCKED); 25305244eac9SBenno Rice 25315244eac9SBenno Rice /* 25325244eac9SBenno Rice * Clear the cached value. 25335244eac9SBenno Rice */ 253459276937SPeter Grehan moea_attr_clear(m, ptebit); 25355244eac9SBenno Rice 25365244eac9SBenno Rice /* 25375244eac9SBenno Rice * Sync so that any pending REF/CHG bits are flushed to the PTEs (so 25385244eac9SBenno Rice * we can reset the right ones). note that since the pvo entries and 25395244eac9SBenno Rice * list heads are accessed via BAT0 and are never placed in the page 25405244eac9SBenno Rice * table, we don't have to worry about further accesses setting the 25415244eac9SBenno Rice * REF/CHG bits. 25425244eac9SBenno Rice */ 2543e4f72b32SMarcel Moolenaar powerpc_sync(); 25445244eac9SBenno Rice 25455244eac9SBenno Rice /* 25465244eac9SBenno Rice * For each pvo entry, clear the pvo's ptebit. If this pvo has a 25475244eac9SBenno Rice * valid pte clear the ptebit from the valid pte. 25485244eac9SBenno Rice */ 254903b6e025SPeter Grehan count = 0; 25505244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 255159276937SPeter Grehan pt = moea_pvo_to_pte(pvo, -1); 25525244eac9SBenno Rice if (pt != NULL) { 255352a7870dSNathan Whitehorn moea_pte_synch(pt, &pvo->pvo_pte.pte); 255452a7870dSNathan Whitehorn if (pvo->pvo_pte.pte.pte_lo & ptebit) { 255503b6e025SPeter Grehan count++; 255659276937SPeter Grehan moea_pte_clear(pt, PVO_VADDR(pvo), ptebit); 25575244eac9SBenno Rice } 2558d644a0b7SAlan Cox mtx_unlock(&moea_table_mutex); 255903b6e025SPeter Grehan } 256052a7870dSNathan Whitehorn pvo->pvo_pte.pte.pte_lo &= ~ptebit; 25615244eac9SBenno Rice } 25625244eac9SBenno Rice 256303b6e025SPeter Grehan return (count); 2564bdf71f56SBenno Rice } 25658bbfa33aSBenno Rice 25668bbfa33aSBenno Rice /* 256732bc7846SPeter Grehan * Return true if the physical range is encompassed by the battable[idx] 256832bc7846SPeter Grehan */ 256932bc7846SPeter Grehan static int 25700936003eSJustin Hibbits moea_bat_mapped(int idx, vm_paddr_t pa, vm_size_t size) 257132bc7846SPeter Grehan { 257232bc7846SPeter Grehan u_int prot; 257332bc7846SPeter Grehan u_int32_t start; 257432bc7846SPeter Grehan u_int32_t end; 257532bc7846SPeter Grehan u_int32_t bat_ble; 257632bc7846SPeter Grehan 257732bc7846SPeter Grehan /* 257832bc7846SPeter Grehan * Return immediately if not a valid mapping 257932bc7846SPeter Grehan */ 2580c4bcebedSNathan Whitehorn if (!(battable[idx].batu & BAT_Vs)) 258132bc7846SPeter Grehan return (EINVAL); 258232bc7846SPeter Grehan 258332bc7846SPeter Grehan /* 258432bc7846SPeter Grehan * The BAT entry must be cache-inhibited, guarded, and r/w 258532bc7846SPeter Grehan * so it can function as an i/o page 258632bc7846SPeter Grehan */ 258732bc7846SPeter Grehan prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW); 258832bc7846SPeter Grehan if (prot != (BAT_I|BAT_G|BAT_PP_RW)) 258932bc7846SPeter Grehan return (EPERM); 259032bc7846SPeter Grehan 259132bc7846SPeter Grehan /* 259232bc7846SPeter Grehan * The address should be within the BAT range. Assume that the 259332bc7846SPeter Grehan * start address in the BAT has the correct alignment (thus 259432bc7846SPeter Grehan * not requiring masking) 259532bc7846SPeter Grehan */ 259632bc7846SPeter Grehan start = battable[idx].batl & BAT_PBS; 259732bc7846SPeter Grehan bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03; 259832bc7846SPeter Grehan end = start | (bat_ble << 15) | 0x7fff; 259932bc7846SPeter Grehan 260032bc7846SPeter Grehan if ((pa < start) || ((pa + size) > end)) 260132bc7846SPeter Grehan return (ERANGE); 260232bc7846SPeter Grehan 260332bc7846SPeter Grehan return (0); 260432bc7846SPeter Grehan } 260532bc7846SPeter Grehan 260659276937SPeter Grehan boolean_t 260745b69dd6SJustin Hibbits moea_dev_direct_mapped(vm_paddr_t pa, vm_size_t size) 2608c0763d37SSuleiman Souhlal { 2609c0763d37SSuleiman Souhlal int i; 2610c0763d37SSuleiman Souhlal 2611c0763d37SSuleiman Souhlal /* 2612c0763d37SSuleiman Souhlal * This currently does not work for entries that 2613c0763d37SSuleiman Souhlal * overlap 256M BAT segments. 2614c0763d37SSuleiman Souhlal */ 2615c0763d37SSuleiman Souhlal 2616c0763d37SSuleiman Souhlal for(i = 0; i < 16; i++) 261759276937SPeter Grehan if (moea_bat_mapped(i, pa, size) == 0) 2618c0763d37SSuleiman Souhlal return (0); 2619c0763d37SSuleiman Souhlal 2620c0763d37SSuleiman Souhlal return (EFAULT); 2621c0763d37SSuleiman Souhlal } 262232bc7846SPeter Grehan 262332bc7846SPeter Grehan /* 26248bbfa33aSBenno Rice * Map a set of physical memory pages into the kernel virtual 26258bbfa33aSBenno Rice * address space. Return a pointer to where it is mapped. This 26268bbfa33aSBenno Rice * routine is intended to be used for mapping device memory, 26278bbfa33aSBenno Rice * NOT real memory. 26288bbfa33aSBenno Rice */ 26298bbfa33aSBenno Rice void * 263045b69dd6SJustin Hibbits moea_mapdev(vm_paddr_t pa, vm_size_t size) 26318bbfa33aSBenno Rice { 2632c1f4123bSNathan Whitehorn 263345b69dd6SJustin Hibbits return (moea_mapdev_attr(pa, size, VM_MEMATTR_DEFAULT)); 2634c1f4123bSNathan Whitehorn } 2635c1f4123bSNathan Whitehorn 2636c1f4123bSNathan Whitehorn void * 263745b69dd6SJustin Hibbits moea_mapdev_attr(vm_paddr_t pa, vm_size_t size, vm_memattr_t ma) 2638c1f4123bSNathan Whitehorn { 263932bc7846SPeter Grehan vm_offset_t va, tmpva, ppa, offset; 264032bc7846SPeter Grehan int i; 26418bbfa33aSBenno Rice 264232bc7846SPeter Grehan ppa = trunc_page(pa); 26438bbfa33aSBenno Rice offset = pa & PAGE_MASK; 26448bbfa33aSBenno Rice size = roundup(offset + size, PAGE_SIZE); 26458bbfa33aSBenno Rice 264632bc7846SPeter Grehan /* 264732bc7846SPeter Grehan * If the physical address lies within a valid BAT table entry, 264832bc7846SPeter Grehan * return the 1:1 mapping. This currently doesn't work 264932bc7846SPeter Grehan * for regions that overlap 256M BAT segments. 265032bc7846SPeter Grehan */ 265132bc7846SPeter Grehan for (i = 0; i < 16; i++) { 265259276937SPeter Grehan if (moea_bat_mapped(i, pa, size) == 0) 265332bc7846SPeter Grehan return ((void *) pa); 265432bc7846SPeter Grehan } 265532bc7846SPeter Grehan 26565df87b21SJeff Roberson va = kva_alloc(size); 26578bbfa33aSBenno Rice if (!va) 265859276937SPeter Grehan panic("moea_mapdev: Couldn't alloc kernel virtual memory"); 26598bbfa33aSBenno Rice 26608bbfa33aSBenno Rice for (tmpva = va; size > 0;) { 266145b69dd6SJustin Hibbits moea_kenter_attr(tmpva, ppa, ma); 2662e4f72b32SMarcel Moolenaar tlbie(tmpva); 26638bbfa33aSBenno Rice size -= PAGE_SIZE; 26648bbfa33aSBenno Rice tmpva += PAGE_SIZE; 266532bc7846SPeter Grehan ppa += PAGE_SIZE; 26668bbfa33aSBenno Rice } 26678bbfa33aSBenno Rice 26688bbfa33aSBenno Rice return ((void *)(va + offset)); 26698bbfa33aSBenno Rice } 26708bbfa33aSBenno Rice 26718bbfa33aSBenno Rice void 267245b69dd6SJustin Hibbits moea_unmapdev(vm_offset_t va, vm_size_t size) 26738bbfa33aSBenno Rice { 26748bbfa33aSBenno Rice vm_offset_t base, offset; 26758bbfa33aSBenno Rice 267632bc7846SPeter Grehan /* 267732bc7846SPeter Grehan * If this is outside kernel virtual space, then it's a 267832bc7846SPeter Grehan * battable entry and doesn't require unmapping 267932bc7846SPeter Grehan */ 2680ab739706SNathan Whitehorn if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= virtual_end)) { 26818bbfa33aSBenno Rice base = trunc_page(va); 26828bbfa33aSBenno Rice offset = va & PAGE_MASK; 26838bbfa33aSBenno Rice size = roundup(offset + size, PAGE_SIZE); 26844ae224c6SConrad Meyer moea_qremove(base, atop(size)); 26855df87b21SJeff Roberson kva_free(base, size); 26868bbfa33aSBenno Rice } 268732bc7846SPeter Grehan } 26881a4fcaebSMarcel Moolenaar 26891a4fcaebSMarcel Moolenaar static void 269045b69dd6SJustin Hibbits moea_sync_icache(pmap_t pm, vm_offset_t va, vm_size_t sz) 26911a4fcaebSMarcel Moolenaar { 26921a4fcaebSMarcel Moolenaar struct pvo_entry *pvo; 26931a4fcaebSMarcel Moolenaar vm_offset_t lim; 26941a4fcaebSMarcel Moolenaar vm_paddr_t pa; 26951a4fcaebSMarcel Moolenaar vm_size_t len; 26961a4fcaebSMarcel Moolenaar 26971a4fcaebSMarcel Moolenaar PMAP_LOCK(pm); 26981a4fcaebSMarcel Moolenaar while (sz > 0) { 2699a11dc32eSJustin Hibbits lim = round_page(va + 1); 27001a4fcaebSMarcel Moolenaar len = MIN(lim - va, sz); 27011a4fcaebSMarcel Moolenaar pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL); 27021a4fcaebSMarcel Moolenaar if (pvo != NULL) { 27031a4fcaebSMarcel Moolenaar pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | 27041a4fcaebSMarcel Moolenaar (va & ADDR_POFF); 27051a4fcaebSMarcel Moolenaar moea_syncicache(pa, len); 27061a4fcaebSMarcel Moolenaar } 27071a4fcaebSMarcel Moolenaar va += len; 27081a4fcaebSMarcel Moolenaar sz -= len; 27091a4fcaebSMarcel Moolenaar } 27101a4fcaebSMarcel Moolenaar PMAP_UNLOCK(pm); 27111a4fcaebSMarcel Moolenaar } 2712afd9cb6cSJustin Hibbits 2713bdb9ab0dSMark Johnston void 271445b69dd6SJustin Hibbits moea_dumpsys_map(vm_paddr_t pa, size_t sz, void **va) 2715afd9cb6cSJustin Hibbits { 2716bdb9ab0dSMark Johnston 2717bdb9ab0dSMark Johnston *va = (void *)pa; 2718afd9cb6cSJustin Hibbits } 2719afd9cb6cSJustin Hibbits 2720bdb9ab0dSMark Johnston extern struct dump_pa dump_map[PHYS_AVAIL_SZ + 1]; 2721bdb9ab0dSMark Johnston 2722bdb9ab0dSMark Johnston void 272345b69dd6SJustin Hibbits moea_scan_init() 2724afd9cb6cSJustin Hibbits { 2725afd9cb6cSJustin Hibbits struct pvo_entry *pvo; 2726afd9cb6cSJustin Hibbits vm_offset_t va; 2727bdb9ab0dSMark Johnston int i; 2728afd9cb6cSJustin Hibbits 2729bdb9ab0dSMark Johnston if (!do_minidump) { 2730bdb9ab0dSMark Johnston /* Initialize phys. segments for dumpsys(). */ 2731bdb9ab0dSMark Johnston memset(&dump_map, 0, sizeof(dump_map)); 2732bdb9ab0dSMark Johnston mem_regions(&pregions, &pregions_sz, ®ions, ®ions_sz); 2733bdb9ab0dSMark Johnston for (i = 0; i < pregions_sz; i++) { 2734bdb9ab0dSMark Johnston dump_map[i].pa_start = pregions[i].mr_start; 2735bdb9ab0dSMark Johnston dump_map[i].pa_size = pregions[i].mr_size; 2736afd9cb6cSJustin Hibbits } 2737bdb9ab0dSMark Johnston return; 2738bdb9ab0dSMark Johnston } 2739bdb9ab0dSMark Johnston 2740bdb9ab0dSMark Johnston /* Virtual segments for minidumps: */ 2741bdb9ab0dSMark Johnston memset(&dump_map, 0, sizeof(dump_map)); 2742bdb9ab0dSMark Johnston 2743bdb9ab0dSMark Johnston /* 1st: kernel .data and .bss. */ 2744bdb9ab0dSMark Johnston dump_map[0].pa_start = trunc_page((uintptr_t)_etext); 2745bdb9ab0dSMark Johnston dump_map[0].pa_size = 2746bdb9ab0dSMark Johnston round_page((uintptr_t)_end) - dump_map[0].pa_start; 2747bdb9ab0dSMark Johnston 2748afd9cb6cSJustin Hibbits /* 2nd: msgbuf and tables (see pmap_bootstrap()). */ 2749bdb9ab0dSMark Johnston dump_map[1].pa_start = (vm_paddr_t)msgbufp->msg_ptr; 2750bdb9ab0dSMark Johnston dump_map[1].pa_size = round_page(msgbufp->msg_size); 2751bdb9ab0dSMark Johnston 2752afd9cb6cSJustin Hibbits /* 3rd: kernel VM. */ 2753bdb9ab0dSMark Johnston va = dump_map[1].pa_start + dump_map[1].pa_size; 2754afd9cb6cSJustin Hibbits /* Find start of next chunk (from va). */ 2755afd9cb6cSJustin Hibbits while (va < virtual_end) { 2756afd9cb6cSJustin Hibbits /* Don't dump the buffer cache. */ 2757bdb9ab0dSMark Johnston if (va >= kmi.buffer_sva && va < kmi.buffer_eva) { 2758afd9cb6cSJustin Hibbits va = kmi.buffer_eva; 2759afd9cb6cSJustin Hibbits continue; 2760afd9cb6cSJustin Hibbits } 2761bdb9ab0dSMark Johnston pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL); 2762bdb9ab0dSMark Johnston if (pvo != NULL && (pvo->pvo_pte.pte.pte_hi & PTE_VALID)) 2763afd9cb6cSJustin Hibbits break; 2764afd9cb6cSJustin Hibbits va += PAGE_SIZE; 2765afd9cb6cSJustin Hibbits } 2766afd9cb6cSJustin Hibbits if (va < virtual_end) { 2767bdb9ab0dSMark Johnston dump_map[2].pa_start = va; 2768afd9cb6cSJustin Hibbits va += PAGE_SIZE; 2769afd9cb6cSJustin Hibbits /* Find last page in chunk. */ 2770afd9cb6cSJustin Hibbits while (va < virtual_end) { 2771afd9cb6cSJustin Hibbits /* Don't run into the buffer cache. */ 2772afd9cb6cSJustin Hibbits if (va == kmi.buffer_sva) 2773afd9cb6cSJustin Hibbits break; 2774bdb9ab0dSMark Johnston pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, 2775bdb9ab0dSMark Johnston NULL); 2776afd9cb6cSJustin Hibbits if (pvo == NULL || 2777afd9cb6cSJustin Hibbits !(pvo->pvo_pte.pte.pte_hi & PTE_VALID)) 2778afd9cb6cSJustin Hibbits break; 2779afd9cb6cSJustin Hibbits va += PAGE_SIZE; 2780afd9cb6cSJustin Hibbits } 2781bdb9ab0dSMark Johnston dump_map[2].pa_size = va - dump_map[2].pa_start; 2782afd9cb6cSJustin Hibbits } 2783afd9cb6cSJustin Hibbits } 2784