1f9bac91bSBenno Rice /* 25244eac9SBenno Rice * Copyright (c) 2001 The NetBSD Foundation, Inc. 35244eac9SBenno Rice * All rights reserved. 45244eac9SBenno Rice * 55244eac9SBenno Rice * This code is derived from software contributed to The NetBSD Foundation 65244eac9SBenno Rice * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc. 75244eac9SBenno Rice * 85244eac9SBenno Rice * Redistribution and use in source and binary forms, with or without 95244eac9SBenno Rice * modification, are permitted provided that the following conditions 105244eac9SBenno Rice * are met: 115244eac9SBenno Rice * 1. Redistributions of source code must retain the above copyright 125244eac9SBenno Rice * notice, this list of conditions and the following disclaimer. 135244eac9SBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 145244eac9SBenno Rice * notice, this list of conditions and the following disclaimer in the 155244eac9SBenno Rice * documentation and/or other materials provided with the distribution. 165244eac9SBenno Rice * 3. All advertising materials mentioning features or use of this software 175244eac9SBenno Rice * must display the following acknowledgement: 185244eac9SBenno Rice * This product includes software developed by the NetBSD 195244eac9SBenno Rice * Foundation, Inc. and its contributors. 205244eac9SBenno Rice * 4. Neither the name of The NetBSD Foundation nor the names of its 215244eac9SBenno Rice * contributors may be used to endorse or promote products derived 225244eac9SBenno Rice * from this software without specific prior written permission. 235244eac9SBenno Rice * 245244eac9SBenno Rice * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 255244eac9SBenno Rice * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 265244eac9SBenno Rice * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 275244eac9SBenno Rice * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 285244eac9SBenno Rice * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 295244eac9SBenno Rice * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 305244eac9SBenno Rice * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 315244eac9SBenno Rice * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 325244eac9SBenno Rice * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 335244eac9SBenno Rice * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 345244eac9SBenno Rice * POSSIBILITY OF SUCH DAMAGE. 355244eac9SBenno Rice */ 365244eac9SBenno Rice /* 37f9bac91bSBenno Rice * Copyright (C) 1995, 1996 Wolfgang Solfrank. 38f9bac91bSBenno Rice * Copyright (C) 1995, 1996 TooLs GmbH. 39f9bac91bSBenno Rice * All rights reserved. 40f9bac91bSBenno Rice * 41f9bac91bSBenno Rice * Redistribution and use in source and binary forms, with or without 42f9bac91bSBenno Rice * modification, are permitted provided that the following conditions 43f9bac91bSBenno Rice * are met: 44f9bac91bSBenno Rice * 1. Redistributions of source code must retain the above copyright 45f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer. 46f9bac91bSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 47f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer in the 48f9bac91bSBenno Rice * documentation and/or other materials provided with the distribution. 49f9bac91bSBenno Rice * 3. All advertising materials mentioning features or use of this software 50f9bac91bSBenno Rice * must display the following acknowledgement: 51f9bac91bSBenno Rice * This product includes software developed by TooLs GmbH. 52f9bac91bSBenno Rice * 4. The name of TooLs GmbH may not be used to endorse or promote products 53f9bac91bSBenno Rice * derived from this software without specific prior written permission. 54f9bac91bSBenno Rice * 55f9bac91bSBenno Rice * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR 56f9bac91bSBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 57f9bac91bSBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 58f9bac91bSBenno Rice * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 59f9bac91bSBenno Rice * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 60f9bac91bSBenno Rice * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 61f9bac91bSBenno Rice * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 62f9bac91bSBenno Rice * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 63f9bac91bSBenno Rice * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 64f9bac91bSBenno Rice * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 65f9bac91bSBenno Rice * 66111c77dcSBenno Rice * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $ 67f9bac91bSBenno Rice */ 68f9bac91bSBenno Rice /* 69f9bac91bSBenno Rice * Copyright (C) 2001 Benno Rice. 70f9bac91bSBenno Rice * All rights reserved. 71f9bac91bSBenno Rice * 72f9bac91bSBenno Rice * Redistribution and use in source and binary forms, with or without 73f9bac91bSBenno Rice * modification, are permitted provided that the following conditions 74f9bac91bSBenno Rice * are met: 75f9bac91bSBenno Rice * 1. Redistributions of source code must retain the above copyright 76f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer. 77f9bac91bSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 78f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer in the 79f9bac91bSBenno Rice * documentation and/or other materials provided with the distribution. 80f9bac91bSBenno Rice * 81f9bac91bSBenno Rice * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR 82f9bac91bSBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 83f9bac91bSBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 84f9bac91bSBenno Rice * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 85f9bac91bSBenno Rice * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 86f9bac91bSBenno Rice * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 87f9bac91bSBenno Rice * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 88f9bac91bSBenno Rice * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 89f9bac91bSBenno Rice * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 90f9bac91bSBenno Rice * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 91f9bac91bSBenno Rice */ 92f9bac91bSBenno Rice 93f9bac91bSBenno Rice #ifndef lint 94f9bac91bSBenno Rice static const char rcsid[] = 95f9bac91bSBenno Rice "$FreeBSD$"; 96f9bac91bSBenno Rice #endif /* not lint */ 97f9bac91bSBenno Rice 985244eac9SBenno Rice /* 995244eac9SBenno Rice * Manages physical address maps. 1005244eac9SBenno Rice * 1015244eac9SBenno Rice * In addition to hardware address maps, this module is called upon to 1025244eac9SBenno Rice * provide software-use-only maps which may or may not be stored in the 1035244eac9SBenno Rice * same form as hardware maps. These pseudo-maps are used to store 1045244eac9SBenno Rice * intermediate results from copy operations to and from address spaces. 1055244eac9SBenno Rice * 1065244eac9SBenno Rice * Since the information managed by this module is also stored by the 1075244eac9SBenno Rice * logical address mapping module, this module may throw away valid virtual 1085244eac9SBenno Rice * to physical mappings at almost any time. However, invalidations of 1095244eac9SBenno Rice * mappings must be done as requested. 1105244eac9SBenno Rice * 1115244eac9SBenno Rice * In order to cope with hardware architectures which make virtual to 1125244eac9SBenno Rice * physical map invalidates expensive, this module may delay invalidate 1135244eac9SBenno Rice * reduced protection operations until such time as they are actually 1145244eac9SBenno Rice * necessary. This module is given full information as to which processors 1155244eac9SBenno Rice * are currently using which maps, and to when physical maps must be made 1165244eac9SBenno Rice * correct. 1175244eac9SBenno Rice */ 1185244eac9SBenno Rice 119f9bac91bSBenno Rice #include <sys/param.h> 1200b27d710SPeter Wemm #include <sys/kernel.h> 1215244eac9SBenno Rice #include <sys/ktr.h> 12294e0b85eSMark Peek #include <sys/lock.h> 1235244eac9SBenno Rice #include <sys/msgbuf.h> 124f9bac91bSBenno Rice #include <sys/mutex.h> 1255244eac9SBenno Rice #include <sys/proc.h> 1265244eac9SBenno Rice #include <sys/sysctl.h> 1275244eac9SBenno Rice #include <sys/systm.h> 1285244eac9SBenno Rice #include <sys/vmmeter.h> 1295244eac9SBenno Rice 1305244eac9SBenno Rice #include <dev/ofw/openfirm.h> 131f9bac91bSBenno Rice 132f9bac91bSBenno Rice #include <vm/vm.h> 133f9bac91bSBenno Rice #include <vm/vm_param.h> 134f9bac91bSBenno Rice #include <vm/vm_kern.h> 135f9bac91bSBenno Rice #include <vm/vm_page.h> 136f9bac91bSBenno Rice #include <vm/vm_map.h> 137f9bac91bSBenno Rice #include <vm/vm_object.h> 138f9bac91bSBenno Rice #include <vm/vm_extern.h> 139f9bac91bSBenno Rice #include <vm/vm_pageout.h> 140f9bac91bSBenno Rice #include <vm/vm_pager.h> 141f9bac91bSBenno Rice #include <vm/vm_zone.h> 142f9bac91bSBenno Rice 143d699b539SMark Peek #include <machine/bat.h> 1445244eac9SBenno Rice #include <machine/frame.h> 1455244eac9SBenno Rice #include <machine/md_var.h> 1465244eac9SBenno Rice #include <machine/psl.h> 147f9bac91bSBenno Rice #include <machine/pte.h> 1485244eac9SBenno Rice #include <machine/sr.h> 149f9bac91bSBenno Rice 1505244eac9SBenno Rice #define PMAP_DEBUG 151f9bac91bSBenno Rice 1525244eac9SBenno Rice #define TODO panic("%s: not implemented", __func__); 153f9bac91bSBenno Rice 1545244eac9SBenno Rice #define PMAP_LOCK(pm) 1555244eac9SBenno Rice #define PMAP_UNLOCK(pm) 1565244eac9SBenno Rice 1575244eac9SBenno Rice #define TLBIE(va) __asm __volatile("tlbie %0" :: "r"(va)) 1585244eac9SBenno Rice #define TLBSYNC() __asm __volatile("tlbsync"); 1595244eac9SBenno Rice #define SYNC() __asm __volatile("sync"); 1605244eac9SBenno Rice #define EIEIO() __asm __volatile("eieio"); 1615244eac9SBenno Rice 1625244eac9SBenno Rice #define VSID_MAKE(sr, hash) ((sr) | (((hash) & 0xfffff) << 4)) 1635244eac9SBenno Rice #define VSID_TO_SR(vsid) ((vsid) & 0xf) 1645244eac9SBenno Rice #define VSID_TO_HASH(vsid) (((vsid) >> 4) & 0xfffff) 1655244eac9SBenno Rice 1665244eac9SBenno Rice #define PVO_PTEGIDX_MASK 0x0007 /* which PTEG slot */ 1675244eac9SBenno Rice #define PVO_PTEGIDX_VALID 0x0008 /* slot is valid */ 1685244eac9SBenno Rice #define PVO_WIRED 0x0010 /* PVO entry is wired */ 1695244eac9SBenno Rice #define PVO_MANAGED 0x0020 /* PVO entry is managed */ 1705244eac9SBenno Rice #define PVO_EXECUTABLE 0x0040 /* PVO entry is executable */ 1715244eac9SBenno Rice #define PVO_VADDR(pvo) ((pvo)->pvo_vaddr & ~ADDR_POFF) 1725244eac9SBenno Rice #define PVO_ISEXECUTABLE(pvo) ((pvo)->pvo_vaddr & PVO_EXECUTABLE) 1735244eac9SBenno Rice #define PVO_PTEGIDX_GET(pvo) ((pvo)->pvo_vaddr & PVO_PTEGIDX_MASK) 1745244eac9SBenno Rice #define PVO_PTEGIDX_ISSET(pvo) ((pvo)->pvo_vaddr & PVO_PTEGIDX_VALID) 1755244eac9SBenno Rice #define PVO_PTEGIDX_CLR(pvo) \ 1765244eac9SBenno Rice ((void)((pvo)->pvo_vaddr &= ~(PVO_PTEGIDX_VALID|PVO_PTEGIDX_MASK))) 1775244eac9SBenno Rice #define PVO_PTEGIDX_SET(pvo, i) \ 1785244eac9SBenno Rice ((void)((pvo)->pvo_vaddr |= (i)|PVO_PTEGIDX_VALID)) 1795244eac9SBenno Rice 1805244eac9SBenno Rice #define PMAP_PVO_CHECK(pvo) 1815244eac9SBenno Rice 1825244eac9SBenno Rice struct mem_region { 1835244eac9SBenno Rice vm_offset_t mr_start; 1845244eac9SBenno Rice vm_offset_t mr_size; 185f9bac91bSBenno Rice }; 186f9bac91bSBenno Rice 1875244eac9SBenno Rice struct ofw_map { 1885244eac9SBenno Rice vm_offset_t om_va; 1895244eac9SBenno Rice vm_size_t om_len; 1905244eac9SBenno Rice vm_offset_t om_pa; 1915244eac9SBenno Rice u_int om_mode; 1925244eac9SBenno Rice }; 193f9bac91bSBenno Rice 1945244eac9SBenno Rice int pmap_bootstrapped = 0; 195f9bac91bSBenno Rice 1965244eac9SBenno Rice /* 1975244eac9SBenno Rice * Virtual and physical address of message buffer. 1985244eac9SBenno Rice */ 1995244eac9SBenno Rice struct msgbuf *msgbufp; 2005244eac9SBenno Rice vm_offset_t msgbuf_phys; 201f9bac91bSBenno Rice 2025244eac9SBenno Rice /* 2035244eac9SBenno Rice * Physical addresses of first and last available physical page. 2045244eac9SBenno Rice */ 205f9bac91bSBenno Rice vm_offset_t avail_start; 206f9bac91bSBenno Rice vm_offset_t avail_end; 2075244eac9SBenno Rice 2085244eac9SBenno Rice /* 2095244eac9SBenno Rice * Map of physical memory regions. 2105244eac9SBenno Rice */ 2115244eac9SBenno Rice vm_offset_t phys_avail[128]; 2125244eac9SBenno Rice u_int phys_avail_count; 2135244eac9SBenno Rice static struct mem_region regions[128]; 2145244eac9SBenno Rice static struct ofw_map translations[128]; 2155244eac9SBenno Rice static int translations_size; 2165244eac9SBenno Rice 2175244eac9SBenno Rice /* 2185244eac9SBenno Rice * First and last available kernel virtual addresses. 2195244eac9SBenno Rice */ 220f9bac91bSBenno Rice vm_offset_t virtual_avail; 221f9bac91bSBenno Rice vm_offset_t virtual_end; 222f9bac91bSBenno Rice vm_offset_t kernel_vm_end; 223f9bac91bSBenno Rice 2245244eac9SBenno Rice /* 2255244eac9SBenno Rice * Kernel pmap. 2265244eac9SBenno Rice */ 2275244eac9SBenno Rice struct pmap kernel_pmap_store; 2285244eac9SBenno Rice extern struct pmap ofw_pmap; 229f9bac91bSBenno Rice 230f9bac91bSBenno Rice /* 2315244eac9SBenno Rice * PTEG data. 232f9bac91bSBenno Rice */ 2335244eac9SBenno Rice static struct pteg *pmap_pteg_table; 2345244eac9SBenno Rice u_int pmap_pteg_count; 2355244eac9SBenno Rice u_int pmap_pteg_mask; 2365244eac9SBenno Rice 2375244eac9SBenno Rice /* 2385244eac9SBenno Rice * PVO data. 2395244eac9SBenno Rice */ 2405244eac9SBenno Rice struct pvo_head *pmap_pvo_table; /* pvo entries by pteg index */ 2415244eac9SBenno Rice struct pvo_head pmap_pvo_kunmanaged = 2425244eac9SBenno Rice LIST_HEAD_INITIALIZER(pmap_pvo_kunmanaged); /* list of unmanaged pages */ 2435244eac9SBenno Rice struct pvo_head pmap_pvo_unmanaged = 2445244eac9SBenno Rice LIST_HEAD_INITIALIZER(pmap_pvo_unmanaged); /* list of unmanaged pages */ 2455244eac9SBenno Rice 2465244eac9SBenno Rice vm_zone_t pmap_upvo_zone; /* zone for pvo entries for unmanaged pages */ 2475244eac9SBenno Rice vm_zone_t pmap_mpvo_zone; /* zone for pvo entries for managed pages */ 2485244eac9SBenno Rice struct vm_zone pmap_upvo_zone_store; 2495244eac9SBenno Rice struct vm_zone pmap_mpvo_zone_store; 2505244eac9SBenno Rice struct vm_object pmap_upvo_zone_obj; 2515244eac9SBenno Rice struct vm_object pmap_mpvo_zone_obj; 2525244eac9SBenno Rice 2535244eac9SBenno Rice #define PMAP_PVO_SIZE 1024 2545244eac9SBenno Rice struct pvo_entry pmap_upvo_pool[PMAP_PVO_SIZE]; 2555244eac9SBenno Rice 2565244eac9SBenno Rice #define VSID_NBPW (sizeof(u_int32_t) * 8) 2575244eac9SBenno Rice static u_int pmap_vsid_bitmap[NPMAPS / VSID_NBPW]; 2585244eac9SBenno Rice 2595244eac9SBenno Rice static boolean_t pmap_initialized = FALSE; 2605244eac9SBenno Rice 2615244eac9SBenno Rice /* 2625244eac9SBenno Rice * Statistics. 2635244eac9SBenno Rice */ 2645244eac9SBenno Rice u_int pmap_pte_valid = 0; 2655244eac9SBenno Rice u_int pmap_pte_overflow = 0; 2665244eac9SBenno Rice u_int pmap_pte_replacements = 0; 2675244eac9SBenno Rice u_int pmap_pvo_entries = 0; 2685244eac9SBenno Rice u_int pmap_pvo_enter_calls = 0; 2695244eac9SBenno Rice u_int pmap_pvo_remove_calls = 0; 2705244eac9SBenno Rice u_int pmap_pte_spills = 0; 2715244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_valid, CTLFLAG_RD, &pmap_pte_valid, 2725244eac9SBenno Rice 0, ""); 2735244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_overflow, CTLFLAG_RD, 2745244eac9SBenno Rice &pmap_pte_overflow, 0, ""); 2755244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_replacements, CTLFLAG_RD, 2765244eac9SBenno Rice &pmap_pte_replacements, 0, ""); 2775244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_entries, CTLFLAG_RD, &pmap_pvo_entries, 2785244eac9SBenno Rice 0, ""); 2795244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_enter_calls, CTLFLAG_RD, 2805244eac9SBenno Rice &pmap_pvo_enter_calls, 0, ""); 2815244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_remove_calls, CTLFLAG_RD, 2825244eac9SBenno Rice &pmap_pvo_remove_calls, 0, ""); 2835244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_spills, CTLFLAG_RD, 2845244eac9SBenno Rice &pmap_pte_spills, 0, ""); 2855244eac9SBenno Rice 2865244eac9SBenno Rice struct pvo_entry *pmap_pvo_zeropage; 2875244eac9SBenno Rice 2885244eac9SBenno Rice vm_offset_t pmap_rkva_start = VM_MIN_KERNEL_ADDRESS; 2895244eac9SBenno Rice u_int pmap_rkva_count = 4; 2905244eac9SBenno Rice 2915244eac9SBenno Rice /* 2925244eac9SBenno Rice * Allocate physical memory for use in pmap_bootstrap. 2935244eac9SBenno Rice */ 2945244eac9SBenno Rice static vm_offset_t pmap_bootstrap_alloc(vm_size_t, u_int); 2955244eac9SBenno Rice 2965244eac9SBenno Rice /* 2975244eac9SBenno Rice * PTE calls. 2985244eac9SBenno Rice */ 2995244eac9SBenno Rice static int pmap_pte_insert(u_int, struct pte *); 3005244eac9SBenno Rice 3015244eac9SBenno Rice /* 3025244eac9SBenno Rice * PVO calls. 3035244eac9SBenno Rice */ 3045244eac9SBenno Rice static int pmap_pvo_enter(pmap_t, vm_zone_t, struct pvo_head *, 3055244eac9SBenno Rice vm_offset_t, vm_offset_t, u_int, int); 3065244eac9SBenno Rice static void pmap_pvo_remove(struct pvo_entry *, int); 3075244eac9SBenno Rice static struct pvo_entry *pmap_pvo_find_va(pmap_t, vm_offset_t, int *); 3085244eac9SBenno Rice static struct pte *pmap_pvo_to_pte(const struct pvo_entry *, int); 3095244eac9SBenno Rice 3105244eac9SBenno Rice /* 3115244eac9SBenno Rice * Utility routines. 3125244eac9SBenno Rice */ 3135244eac9SBenno Rice static struct pvo_entry *pmap_rkva_alloc(void); 3145244eac9SBenno Rice static void pmap_pa_map(struct pvo_entry *, vm_offset_t, 3155244eac9SBenno Rice struct pte *, int *); 3165244eac9SBenno Rice static void pmap_pa_unmap(struct pvo_entry *, struct pte *, int *); 3175244eac9SBenno Rice static void pmap_syncicache(vm_offset_t, vm_size_t); 3185244eac9SBenno Rice static boolean_t pmap_query_bit(vm_page_t, int); 3195244eac9SBenno Rice static boolean_t pmap_clear_bit(vm_page_t, int); 3205244eac9SBenno Rice static void tlbia(void); 3215244eac9SBenno Rice 3225244eac9SBenno Rice static __inline int 3235244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va) 3245244eac9SBenno Rice { 3255244eac9SBenno Rice return (sr[(uintptr_t)va >> ADDR_SR_SHFT]); 3265244eac9SBenno Rice } 3275244eac9SBenno Rice 3285244eac9SBenno Rice static __inline u_int 3295244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr) 3305244eac9SBenno Rice { 3315244eac9SBenno Rice u_int hash; 3325244eac9SBenno Rice 3335244eac9SBenno Rice hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >> 3345244eac9SBenno Rice ADDR_PIDX_SHFT); 3355244eac9SBenno Rice return (hash & pmap_pteg_mask); 3365244eac9SBenno Rice } 3375244eac9SBenno Rice 3385244eac9SBenno Rice static __inline struct pvo_head * 3395244eac9SBenno Rice pa_to_pvoh(vm_offset_t pa) 3405244eac9SBenno Rice { 3415244eac9SBenno Rice struct vm_page *pg; 3425244eac9SBenno Rice 3435244eac9SBenno Rice pg = PHYS_TO_VM_PAGE(pa); 3445244eac9SBenno Rice 3455244eac9SBenno Rice if (pg == NULL) 3465244eac9SBenno Rice return (&pmap_pvo_unmanaged); 3475244eac9SBenno Rice 3485244eac9SBenno Rice return (&pg->md.mdpg_pvoh); 3495244eac9SBenno Rice } 3505244eac9SBenno Rice 3515244eac9SBenno Rice static __inline struct pvo_head * 3525244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m) 353f9bac91bSBenno Rice { 354f9bac91bSBenno Rice 3555244eac9SBenno Rice return (&m->md.mdpg_pvoh); 356f9bac91bSBenno Rice } 357f9bac91bSBenno Rice 358f9bac91bSBenno Rice static __inline void 3595244eac9SBenno Rice pmap_attr_clear(vm_page_t m, int ptebit) 360f9bac91bSBenno Rice { 361f9bac91bSBenno Rice 3625244eac9SBenno Rice m->md.mdpg_attrs &= ~ptebit; 3635244eac9SBenno Rice } 3645244eac9SBenno Rice 3655244eac9SBenno Rice static __inline int 3665244eac9SBenno Rice pmap_attr_fetch(vm_page_t m) 3675244eac9SBenno Rice { 3685244eac9SBenno Rice 3695244eac9SBenno Rice return (m->md.mdpg_attrs); 370f9bac91bSBenno Rice } 371f9bac91bSBenno Rice 372f9bac91bSBenno Rice static __inline void 3735244eac9SBenno Rice pmap_attr_save(vm_page_t m, int ptebit) 374f9bac91bSBenno Rice { 375f9bac91bSBenno Rice 3765244eac9SBenno Rice m->md.mdpg_attrs |= ptebit; 377f9bac91bSBenno Rice } 378f9bac91bSBenno Rice 379f9bac91bSBenno Rice static __inline int 3805244eac9SBenno Rice pmap_pte_compare(const struct pte *pt, const struct pte *pvo_pt) 381f9bac91bSBenno Rice { 3825244eac9SBenno Rice if (pt->pte_hi == pvo_pt->pte_hi) 3835244eac9SBenno Rice return (1); 384f9bac91bSBenno Rice 3855244eac9SBenno Rice return (0); 386f9bac91bSBenno Rice } 387f9bac91bSBenno Rice 388f9bac91bSBenno Rice static __inline int 3895244eac9SBenno Rice pmap_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which) 390f9bac91bSBenno Rice { 3915244eac9SBenno Rice return (pt->pte_hi & ~PTE_VALID) == 3925244eac9SBenno Rice (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) | 3935244eac9SBenno Rice ((va >> ADDR_API_SHFT) & PTE_API) | which); 394f9bac91bSBenno Rice } 395f9bac91bSBenno Rice 3965244eac9SBenno Rice static __inline void 3975244eac9SBenno Rice pmap_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo) 398f9bac91bSBenno Rice { 399f9bac91bSBenno Rice /* 4005244eac9SBenno Rice * Construct a PTE. Default to IMB initially. Valid bit only gets 4015244eac9SBenno Rice * set when the real pte is set in memory. 402f9bac91bSBenno Rice * 403f9bac91bSBenno Rice * Note: Don't set the valid bit for correct operation of tlb update. 404f9bac91bSBenno Rice */ 4055244eac9SBenno Rice pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) | 4065244eac9SBenno Rice (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API); 4075244eac9SBenno Rice pt->pte_lo = pte_lo; 408f9bac91bSBenno Rice } 409f9bac91bSBenno Rice 4105244eac9SBenno Rice static __inline void 4115244eac9SBenno Rice pmap_pte_synch(struct pte *pt, struct pte *pvo_pt) 412f9bac91bSBenno Rice { 413f9bac91bSBenno Rice 4145244eac9SBenno Rice pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG); 415f9bac91bSBenno Rice } 416f9bac91bSBenno Rice 4175244eac9SBenno Rice static __inline void 4185244eac9SBenno Rice pmap_pte_clear(struct pte *pt, vm_offset_t va, int ptebit) 419f9bac91bSBenno Rice { 4205244eac9SBenno Rice 4215244eac9SBenno Rice /* 4225244eac9SBenno Rice * As shown in Section 7.6.3.2.3 4235244eac9SBenno Rice */ 4245244eac9SBenno Rice pt->pte_lo &= ~ptebit; 4255244eac9SBenno Rice TLBIE(va); 4265244eac9SBenno Rice EIEIO(); 4275244eac9SBenno Rice TLBSYNC(); 4285244eac9SBenno Rice SYNC(); 4295244eac9SBenno Rice } 4305244eac9SBenno Rice 4315244eac9SBenno Rice static __inline void 4325244eac9SBenno Rice pmap_pte_set(struct pte *pt, struct pte *pvo_pt) 4335244eac9SBenno Rice { 4345244eac9SBenno Rice 4355244eac9SBenno Rice pvo_pt->pte_hi |= PTE_VALID; 4365244eac9SBenno Rice 4375244eac9SBenno Rice /* 4385244eac9SBenno Rice * Update the PTE as defined in section 7.6.3.1. 4395244eac9SBenno Rice * Note that the REF/CHG bits are from pvo_pt and thus should havce 4405244eac9SBenno Rice * been saved so this routine can restore them (if desired). 4415244eac9SBenno Rice */ 4425244eac9SBenno Rice pt->pte_lo = pvo_pt->pte_lo; 4435244eac9SBenno Rice EIEIO(); 4445244eac9SBenno Rice pt->pte_hi = pvo_pt->pte_hi; 4455244eac9SBenno Rice SYNC(); 4465244eac9SBenno Rice pmap_pte_valid++; 4475244eac9SBenno Rice } 4485244eac9SBenno Rice 4495244eac9SBenno Rice static __inline void 4505244eac9SBenno Rice pmap_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va) 4515244eac9SBenno Rice { 4525244eac9SBenno Rice 4535244eac9SBenno Rice pvo_pt->pte_hi &= ~PTE_VALID; 4545244eac9SBenno Rice 4555244eac9SBenno Rice /* 4565244eac9SBenno Rice * Force the reg & chg bits back into the PTEs. 4575244eac9SBenno Rice */ 4585244eac9SBenno Rice SYNC(); 4595244eac9SBenno Rice 4605244eac9SBenno Rice /* 4615244eac9SBenno Rice * Invalidate the pte. 4625244eac9SBenno Rice */ 4635244eac9SBenno Rice pt->pte_hi &= ~PTE_VALID; 4645244eac9SBenno Rice 4655244eac9SBenno Rice SYNC(); 4665244eac9SBenno Rice TLBIE(va); 4675244eac9SBenno Rice EIEIO(); 4685244eac9SBenno Rice TLBSYNC(); 4695244eac9SBenno Rice SYNC(); 4705244eac9SBenno Rice 4715244eac9SBenno Rice /* 4725244eac9SBenno Rice * Save the reg & chg bits. 4735244eac9SBenno Rice */ 4745244eac9SBenno Rice pmap_pte_synch(pt, pvo_pt); 4755244eac9SBenno Rice pmap_pte_valid--; 4765244eac9SBenno Rice } 4775244eac9SBenno Rice 4785244eac9SBenno Rice static __inline void 4795244eac9SBenno Rice pmap_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va) 4805244eac9SBenno Rice { 4815244eac9SBenno Rice 4825244eac9SBenno Rice /* 4835244eac9SBenno Rice * Invalidate the PTE 4845244eac9SBenno Rice */ 4855244eac9SBenno Rice pmap_pte_unset(pt, pvo_pt, va); 4865244eac9SBenno Rice pmap_pte_set(pt, pvo_pt); 487f9bac91bSBenno Rice } 488f9bac91bSBenno Rice 489f9bac91bSBenno Rice /* 4905244eac9SBenno Rice * Quick sort callout for comparing memory regions. 491f9bac91bSBenno Rice */ 4925244eac9SBenno Rice static int mr_cmp(const void *a, const void *b); 4935244eac9SBenno Rice static int om_cmp(const void *a, const void *b); 4945244eac9SBenno Rice 4955244eac9SBenno Rice static int 4965244eac9SBenno Rice mr_cmp(const void *a, const void *b) 497f9bac91bSBenno Rice { 4985244eac9SBenno Rice const struct mem_region *regiona; 4995244eac9SBenno Rice const struct mem_region *regionb; 500f9bac91bSBenno Rice 5015244eac9SBenno Rice regiona = a; 5025244eac9SBenno Rice regionb = b; 5035244eac9SBenno Rice if (regiona->mr_start < regionb->mr_start) 5045244eac9SBenno Rice return (-1); 5055244eac9SBenno Rice else if (regiona->mr_start > regionb->mr_start) 5065244eac9SBenno Rice return (1); 5075244eac9SBenno Rice else 508f9bac91bSBenno Rice return (0); 509f9bac91bSBenno Rice } 5105244eac9SBenno Rice 5115244eac9SBenno Rice static int 5125244eac9SBenno Rice om_cmp(const void *a, const void *b) 5135244eac9SBenno Rice { 5145244eac9SBenno Rice const struct ofw_map *mapa; 5155244eac9SBenno Rice const struct ofw_map *mapb; 5165244eac9SBenno Rice 5175244eac9SBenno Rice mapa = a; 5185244eac9SBenno Rice mapb = b; 5195244eac9SBenno Rice if (mapa->om_pa < mapb->om_pa) 5205244eac9SBenno Rice return (-1); 5215244eac9SBenno Rice else if (mapa->om_pa > mapb->om_pa) 5225244eac9SBenno Rice return (1); 5235244eac9SBenno Rice else 5245244eac9SBenno Rice return (0); 525f9bac91bSBenno Rice } 526f9bac91bSBenno Rice 527f9bac91bSBenno Rice void 5285244eac9SBenno Rice pmap_bootstrap(vm_offset_t kernelstart, vm_offset_t kernelend) 529f9bac91bSBenno Rice { 5305244eac9SBenno Rice ihandle_t pmem, mmui; 5315244eac9SBenno Rice phandle_t chosen, mmu; 5325244eac9SBenno Rice int sz; 5335244eac9SBenno Rice int i, j; 534d2c1f576SBenno Rice vm_size_t size, physsz; 5355244eac9SBenno Rice vm_offset_t pa, va, off; 5365244eac9SBenno Rice u_int batl, batu; 537f9bac91bSBenno Rice 538f9bac91bSBenno Rice /* 5395244eac9SBenno Rice * Use an IBAT and a DBAT to map the bottom segment of memory 5405244eac9SBenno Rice * where we are. 541f9bac91bSBenno Rice */ 5425244eac9SBenno Rice batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs); 5435244eac9SBenno Rice batl = BATL(0x00000000, BAT_M, BAT_PP_RW); 5445244eac9SBenno Rice __asm ("mtibatu 0,%0; mtibatl 0,%1; mtdbatu 0,%0; mtdbatl 0,%1" 5455244eac9SBenno Rice :: "r"(batu), "r"(batl)); 5465244eac9SBenno Rice #if 0 5475244eac9SBenno Rice batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs); 5485244eac9SBenno Rice batl = BATL(0x80000000, BAT_M, BAT_PP_RW); 5495244eac9SBenno Rice __asm ("mtibatu 1,%0; mtibatl 1,%1; mtdbatu 1,%0; mtdbatl 1,%1" 5505244eac9SBenno Rice :: "r"(batu), "r"(batl)); 5515244eac9SBenno Rice #endif 552f9bac91bSBenno Rice 553f9bac91bSBenno Rice /* 5545244eac9SBenno Rice * Set the start and end of kva. 555f9bac91bSBenno Rice */ 5565244eac9SBenno Rice virtual_avail = VM_MIN_KERNEL_ADDRESS; 5575244eac9SBenno Rice virtual_end = VM_MAX_KERNEL_ADDRESS; 558f9bac91bSBenno Rice 5595244eac9SBenno Rice if ((pmem = OF_finddevice("/memory")) == -1) 5605244eac9SBenno Rice panic("pmap_bootstrap: can't locate memory device"); 5615244eac9SBenno Rice if ((sz = OF_getproplen(pmem, "available")) == -1) 5625244eac9SBenno Rice panic("pmap_bootstrap: can't get length of available memory"); 5635244eac9SBenno Rice if (sizeof(phys_avail) < sz) 5645244eac9SBenno Rice panic("pmap_bootstrap: phys_avail too small"); 5655244eac9SBenno Rice if (sizeof(regions) < sz) 5665244eac9SBenno Rice panic("pmap_bootstrap: regions too small"); 5675244eac9SBenno Rice bzero(regions, sz); 5685244eac9SBenno Rice if (OF_getprop(pmem, "available", regions, sz) == -1) 5695244eac9SBenno Rice panic("pmap_bootstrap: can't get available memory"); 5705244eac9SBenno Rice sz /= sizeof(*regions); 5715244eac9SBenno Rice CTR0(KTR_PMAP, "pmap_bootstrap: physical memory"); 5725244eac9SBenno Rice qsort(regions, sz, sizeof(*regions), mr_cmp); 5735244eac9SBenno Rice phys_avail_count = 0; 574d2c1f576SBenno Rice physsz = 0; 5755244eac9SBenno Rice for (i = 0, j = 0; i < sz; i++, j += 2) { 5765244eac9SBenno Rice CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start, 5775244eac9SBenno Rice regions[i].mr_start + regions[i].mr_size, 5785244eac9SBenno Rice regions[i].mr_size); 5795244eac9SBenno Rice phys_avail[j] = regions[i].mr_start; 5805244eac9SBenno Rice phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size; 5815244eac9SBenno Rice phys_avail_count++; 582d2c1f576SBenno Rice physsz += regions[i].mr_size; 583f9bac91bSBenno Rice } 584d2c1f576SBenno Rice physmem = btoc(physsz); 585f9bac91bSBenno Rice 586f9bac91bSBenno Rice /* 5875244eac9SBenno Rice * Allocate PTEG table. 588f9bac91bSBenno Rice */ 5895244eac9SBenno Rice #ifdef PTEGCOUNT 5905244eac9SBenno Rice pmap_pteg_count = PTEGCOUNT; 5915244eac9SBenno Rice #else 5925244eac9SBenno Rice pmap_pteg_count = 0x1000; 593f9bac91bSBenno Rice 5945244eac9SBenno Rice while (pmap_pteg_count < physmem) 5955244eac9SBenno Rice pmap_pteg_count <<= 1; 596f9bac91bSBenno Rice 5975244eac9SBenno Rice pmap_pteg_count >>= 1; 5985244eac9SBenno Rice #endif /* PTEGCOUNT */ 599f9bac91bSBenno Rice 6005244eac9SBenno Rice size = pmap_pteg_count * sizeof(struct pteg); 6015244eac9SBenno Rice CTR2(KTR_PMAP, "pmap_bootstrap: %d PTEGs, %d bytes", pmap_pteg_count, 6025244eac9SBenno Rice size); 6035244eac9SBenno Rice pmap_pteg_table = (struct pteg *)pmap_bootstrap_alloc(size, size); 6045244eac9SBenno Rice CTR1(KTR_PMAP, "pmap_bootstrap: PTEG table at %p", pmap_pteg_table); 6055244eac9SBenno Rice bzero((void *)pmap_pteg_table, pmap_pteg_count * sizeof(struct pteg)); 6065244eac9SBenno Rice pmap_pteg_mask = pmap_pteg_count - 1; 607f9bac91bSBenno Rice 6085244eac9SBenno Rice /* 6095244eac9SBenno Rice * Allocate PTE overflow lists. 6105244eac9SBenno Rice */ 6115244eac9SBenno Rice size = sizeof(struct pvo_head) * pmap_pteg_count; 6125244eac9SBenno Rice pmap_pvo_table = (struct pvo_head *)pmap_bootstrap_alloc(size, 6135244eac9SBenno Rice PAGE_SIZE); 6145244eac9SBenno Rice CTR1(KTR_PMAP, "pmap_bootstrap: PVO table at %p", pmap_pvo_table); 6155244eac9SBenno Rice for (i = 0; i < pmap_pteg_count; i++) 6165244eac9SBenno Rice LIST_INIT(&pmap_pvo_table[i]); 6175244eac9SBenno Rice 6185244eac9SBenno Rice /* 6195244eac9SBenno Rice * Allocate the message buffer. 6205244eac9SBenno Rice */ 6215244eac9SBenno Rice msgbuf_phys = pmap_bootstrap_alloc(MSGBUF_SIZE, 0); 6225244eac9SBenno Rice 6235244eac9SBenno Rice /* 6245244eac9SBenno Rice * Initialise the unmanaged pvo pool. 6255244eac9SBenno Rice */ 6265244eac9SBenno Rice pmap_upvo_zone = &pmap_upvo_zone_store; 6275244eac9SBenno Rice zbootinit(pmap_upvo_zone, "unmanaged pvo", sizeof (struct pvo_entry), 6285244eac9SBenno Rice pmap_upvo_pool, PMAP_PVO_SIZE); 6295244eac9SBenno Rice 6305244eac9SBenno Rice /* 6315244eac9SBenno Rice * Make sure kernel vsid is allocated as well as VSID 0. 6325244eac9SBenno Rice */ 6335244eac9SBenno Rice pmap_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW] 6345244eac9SBenno Rice |= 1 << (KERNEL_VSIDBITS % VSID_NBPW); 6355244eac9SBenno Rice pmap_vsid_bitmap[0] |= 1; 6365244eac9SBenno Rice 6375244eac9SBenno Rice /* 6385244eac9SBenno Rice * Set up the OpenFirmware pmap and add it's mappings. 6395244eac9SBenno Rice */ 6405244eac9SBenno Rice pmap_pinit(&ofw_pmap); 6415244eac9SBenno Rice ofw_pmap.pm_sr[KERNEL_SR] = KERNEL_SEGMENT; 6425244eac9SBenno Rice if ((chosen = OF_finddevice("/chosen")) == -1) 6435244eac9SBenno Rice panic("pmap_bootstrap: can't find /chosen"); 6445244eac9SBenno Rice OF_getprop(chosen, "mmu", &mmui, 4); 6455244eac9SBenno Rice if ((mmu = OF_instance_to_package(mmui)) == -1) 6465244eac9SBenno Rice panic("pmap_bootstrap: can't get mmu package"); 6475244eac9SBenno Rice if ((sz = OF_getproplen(mmu, "translations")) == -1) 6485244eac9SBenno Rice panic("pmap_bootstrap: can't get ofw translation count"); 6495244eac9SBenno Rice if (sizeof(translations) < sz) 6505244eac9SBenno Rice panic("pmap_bootstrap: translations too small"); 6515244eac9SBenno Rice bzero(translations, sz); 6525244eac9SBenno Rice if (OF_getprop(mmu, "translations", translations, sz) == -1) 6535244eac9SBenno Rice panic("pmap_bootstrap: can't get ofw translations"); 6545244eac9SBenno Rice CTR0(KTR_PMAP, "pmap_bootstrap: translations"); 6555244eac9SBenno Rice qsort(translations, sz, sizeof (*translations), om_cmp); 6565244eac9SBenno Rice for (i = 0; i < sz; i++) { 6575244eac9SBenno Rice CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x", 6585244eac9SBenno Rice translations[i].om_pa, translations[i].om_va, 6595244eac9SBenno Rice translations[i].om_len); 6605244eac9SBenno Rice 6615244eac9SBenno Rice /* Drop stuff below something? */ 6625244eac9SBenno Rice 6635244eac9SBenno Rice /* Enter the pages? */ 6645244eac9SBenno Rice for (off = 0; off < translations[i].om_len; off += PAGE_SIZE) { 6655244eac9SBenno Rice struct vm_page m; 6665244eac9SBenno Rice 6675244eac9SBenno Rice m.phys_addr = translations[i].om_pa + off; 6685244eac9SBenno Rice pmap_enter(&ofw_pmap, translations[i].om_va + off, &m, 6695244eac9SBenno Rice VM_PROT_ALL, 1); 670f9bac91bSBenno Rice } 671f9bac91bSBenno Rice } 6725244eac9SBenno Rice #ifdef SMP 6735244eac9SBenno Rice TLBSYNC(); 6745244eac9SBenno Rice #endif 6755244eac9SBenno Rice 6765244eac9SBenno Rice /* 6775244eac9SBenno Rice * Initialize the kernel pmap (which is statically allocated). 6785244eac9SBenno Rice */ 6795244eac9SBenno Rice for (i = 0; i < 16; i++) { 6805244eac9SBenno Rice kernel_pmap->pm_sr[i] = EMPTY_SEGMENT; 681f9bac91bSBenno Rice } 6825244eac9SBenno Rice kernel_pmap->pm_sr[KERNEL_SR] = KERNEL_SEGMENT; 6835244eac9SBenno Rice kernel_pmap->pm_active = ~0; 6845244eac9SBenno Rice kernel_pmap->pm_count = 1; 6855244eac9SBenno Rice 6865244eac9SBenno Rice /* 6875244eac9SBenno Rice * Allocate a kernel stack with a guard page for thread0 and map it 6885244eac9SBenno Rice * into the kernel page map. 6895244eac9SBenno Rice */ 6905244eac9SBenno Rice pa = pmap_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, 0); 6915244eac9SBenno Rice kstack0_phys = pa; 6925244eac9SBenno Rice kstack0 = virtual_avail + (KSTACK_GUARD_PAGES * PAGE_SIZE); 6935244eac9SBenno Rice CTR2(KTR_PMAP, "pmap_bootstrap: kstack0 at %#x (%#x)", kstack0_phys, 6945244eac9SBenno Rice kstack0); 6955244eac9SBenno Rice virtual_avail += (KSTACK_PAGES + KSTACK_GUARD_PAGES) * PAGE_SIZE; 6965244eac9SBenno Rice for (i = 0; i < KSTACK_PAGES; i++) { 6975244eac9SBenno Rice pa = kstack0_phys + i * PAGE_SIZE; 6985244eac9SBenno Rice va = kstack0 + i * PAGE_SIZE; 6995244eac9SBenno Rice pmap_kenter(va, pa); 7005244eac9SBenno Rice TLBIE(va); 701f9bac91bSBenno Rice } 702f9bac91bSBenno Rice 703f9bac91bSBenno Rice /* 7045244eac9SBenno Rice * Calculate the first and last available physical addresses. 7055244eac9SBenno Rice */ 7065244eac9SBenno Rice avail_start = phys_avail[0]; 7075244eac9SBenno Rice for (i = 0; phys_avail[i + 2] != 0; i += 2) 7085244eac9SBenno Rice ; 7095244eac9SBenno Rice avail_end = phys_avail[i + 1]; 7105244eac9SBenno Rice Maxmem = powerpc_btop(avail_end); 7115244eac9SBenno Rice 7125244eac9SBenno Rice /* 7135244eac9SBenno Rice * Allocate virtual address space for the message buffer. 7145244eac9SBenno Rice */ 7155244eac9SBenno Rice msgbufp = (struct msgbuf *)virtual_avail; 7165244eac9SBenno Rice virtual_avail += round_page(MSGBUF_SIZE); 7175244eac9SBenno Rice 7185244eac9SBenno Rice /* 7195244eac9SBenno Rice * Initialize hardware. 7205244eac9SBenno Rice */ 7215244eac9SBenno Rice for (i = 0; i < 16; i++) { 7225244eac9SBenno Rice __asm __volatile("mtsrin %0,%1" 7235244eac9SBenno Rice :: "r"(EMPTY_SEGMENT), "r"(i << ADDR_SR_SHFT)); 7245244eac9SBenno Rice } 7255244eac9SBenno Rice __asm __volatile ("mtsr %0,%1" 7265244eac9SBenno Rice :: "n"(KERNEL_SR), "r"(KERNEL_SEGMENT)); 7275244eac9SBenno Rice __asm __volatile ("sync; mtsdr1 %0; isync" 7285244eac9SBenno Rice :: "r"((u_int)pmap_pteg_table | (pmap_pteg_mask >> 10))); 7295244eac9SBenno Rice tlbia(); 7305244eac9SBenno Rice 7315244eac9SBenno Rice pmap_bootstrapped++; 7325244eac9SBenno Rice } 7335244eac9SBenno Rice 7345244eac9SBenno Rice /* 7355244eac9SBenno Rice * Activate a user pmap. The pmap must be activated before it's address 7365244eac9SBenno Rice * space can be accessed in any way. 737f9bac91bSBenno Rice */ 738f9bac91bSBenno Rice void 739b40ce416SJulian Elischer pmap_activate(struct thread *td) 740f9bac91bSBenno Rice { 7415244eac9SBenno Rice pmap_t pm; 7425244eac9SBenno Rice int i; 743f9bac91bSBenno Rice 744f9bac91bSBenno Rice /* 7455244eac9SBenno Rice * Load all the data we need up front to encourasge the compiler to 7465244eac9SBenno Rice * not issue any loads while we have interrupts disabled below. 747f9bac91bSBenno Rice */ 7485244eac9SBenno Rice pm = &td->td_proc->p_vmspace->vm_pmap; 749f9bac91bSBenno Rice 7505244eac9SBenno Rice KASSERT(pm->pm_active == 0, ("pmap_activate: pmap already active?")); 751f9bac91bSBenno Rice 7525244eac9SBenno Rice pm->pm_active |= PCPU_GET(cpumask); 753f9bac91bSBenno Rice 754f9bac91bSBenno Rice /* 7555244eac9SBenno Rice * XXX: Address this again later? 756ac6ba8bdSBenno Rice * NetBSD only change the segment registers on return to userland. 757f9bac91bSBenno Rice */ 758ac6ba8bdSBenno Rice #if 0 7595244eac9SBenno Rice critical_enter(); 7605244eac9SBenno Rice 761f9bac91bSBenno Rice for (i = 0; i < 16; i++) { 7625244eac9SBenno Rice __asm __volatile("mtsr %0,%1" :: "r"(i), "r"(pm->pm_sr[i])); 763f9bac91bSBenno Rice } 7645244eac9SBenno Rice __asm __volatile("sync; isync"); 765f9bac91bSBenno Rice 7665244eac9SBenno Rice critical_exit(); 767ac6ba8bdSBenno Rice #endif 768ac6ba8bdSBenno Rice } 769ac6ba8bdSBenno Rice 770ac6ba8bdSBenno Rice void 771ac6ba8bdSBenno Rice pmap_deactivate(struct thread *td) 772ac6ba8bdSBenno Rice { 773ac6ba8bdSBenno Rice pmap_t pm; 774ac6ba8bdSBenno Rice 775ac6ba8bdSBenno Rice pm = &td->td_proc->p_vmspace->vm_pmap; 776ac6ba8bdSBenno Rice pm->pm_active &= ~(PCPU_GET(cpumask)); 777f9bac91bSBenno Rice } 778f9bac91bSBenno Rice 779f9bac91bSBenno Rice vm_offset_t 7805244eac9SBenno Rice pmap_addr_hint(vm_object_t object, vm_offset_t va, vm_size_t size) 781f9bac91bSBenno Rice { 7825244eac9SBenno Rice TODO; 783f9bac91bSBenno Rice return (0); 784f9bac91bSBenno Rice } 785f9bac91bSBenno Rice 786f9bac91bSBenno Rice void 787f9bac91bSBenno Rice pmap_change_wiring(pmap_t pmap, vm_offset_t va, boolean_t wired) 788f9bac91bSBenno Rice { 7895244eac9SBenno Rice TODO; 790f9bac91bSBenno Rice } 791f9bac91bSBenno Rice 792f9bac91bSBenno Rice void 7935244eac9SBenno Rice pmap_clear_modify(vm_page_t m) 794f9bac91bSBenno Rice { 795f9bac91bSBenno Rice 7965244eac9SBenno Rice if (m->flags * PG_FICTITIOUS) 797f9bac91bSBenno Rice return; 7985244eac9SBenno Rice pmap_clear_bit(m, PTE_CHG); 799f9bac91bSBenno Rice } 800f9bac91bSBenno Rice 801f9bac91bSBenno Rice void 8025244eac9SBenno Rice pmap_collect(void) 803f9bac91bSBenno Rice { 8045244eac9SBenno Rice TODO; 805f9bac91bSBenno Rice } 806f9bac91bSBenno Rice 807f9bac91bSBenno Rice void 8085244eac9SBenno Rice pmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr, 8095244eac9SBenno Rice vm_size_t len, vm_offset_t src_addr) 810f9bac91bSBenno Rice { 8115244eac9SBenno Rice TODO; 812f9bac91bSBenno Rice } 813f9bac91bSBenno Rice 814f9bac91bSBenno Rice void 8155244eac9SBenno Rice pmap_copy_page(vm_offset_t src, vm_offset_t dst) 816f9bac91bSBenno Rice { 8175244eac9SBenno Rice TODO; 818f9bac91bSBenno Rice } 819111c77dcSBenno Rice 820111c77dcSBenno Rice /* 8215244eac9SBenno Rice * Zero a page of physical memory by temporarily mapping it into the tlb. 8225244eac9SBenno Rice */ 8235244eac9SBenno Rice void 8245244eac9SBenno Rice pmap_zero_page(vm_offset_t pa) 8255244eac9SBenno Rice { 8265244eac9SBenno Rice caddr_t va; 8275244eac9SBenno Rice int i; 8285244eac9SBenno Rice 8295244eac9SBenno Rice if (pa < SEGMENT_LENGTH) { 8305244eac9SBenno Rice va = (caddr_t) pa; 8315244eac9SBenno Rice } else if (pmap_initialized) { 8325244eac9SBenno Rice if (pmap_pvo_zeropage == NULL) 8335244eac9SBenno Rice pmap_pvo_zeropage = pmap_rkva_alloc(); 8345244eac9SBenno Rice pmap_pa_map(pmap_pvo_zeropage, pa, NULL, NULL); 8355244eac9SBenno Rice va = (caddr_t)PVO_VADDR(pmap_pvo_zeropage); 8365244eac9SBenno Rice } else { 8375244eac9SBenno Rice panic("pmap_zero_page: can't zero pa %#x", pa); 8385244eac9SBenno Rice } 8395244eac9SBenno Rice 8405244eac9SBenno Rice bzero(va, PAGE_SIZE); 8415244eac9SBenno Rice 8425244eac9SBenno Rice for (i = PAGE_SIZE / CACHELINESIZE; i > 0; i--) { 8435244eac9SBenno Rice __asm __volatile("dcbz 0,%0" :: "r"(va)); 8445244eac9SBenno Rice va += CACHELINESIZE; 8455244eac9SBenno Rice } 8465244eac9SBenno Rice 8475244eac9SBenno Rice if (pa >= SEGMENT_LENGTH) 8485244eac9SBenno Rice pmap_pa_unmap(pmap_pvo_zeropage, NULL, NULL); 8495244eac9SBenno Rice } 8505244eac9SBenno Rice 8515244eac9SBenno Rice void 8525244eac9SBenno Rice pmap_zero_page_area(vm_offset_t pa, int off, int size) 8535244eac9SBenno Rice { 8545244eac9SBenno Rice TODO; 8555244eac9SBenno Rice } 8565244eac9SBenno Rice 8575244eac9SBenno Rice /* 8585244eac9SBenno Rice * Map the given physical page at the specified virtual address in the 8595244eac9SBenno Rice * target pmap with the protection requested. If specified the page 8605244eac9SBenno Rice * will be wired down. 8615244eac9SBenno Rice */ 8625244eac9SBenno Rice void 8635244eac9SBenno Rice pmap_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot, 8645244eac9SBenno Rice boolean_t wired) 8655244eac9SBenno Rice { 8665244eac9SBenno Rice struct pvo_head *pvo_head; 8675244eac9SBenno Rice vm_zone_t zone; 8685244eac9SBenno Rice u_int pte_lo, pvo_flags; 8695244eac9SBenno Rice int error; 8705244eac9SBenno Rice 8715244eac9SBenno Rice if (!pmap_initialized) { 8725244eac9SBenno Rice pvo_head = &pmap_pvo_kunmanaged; 8735244eac9SBenno Rice zone = pmap_upvo_zone; 8745244eac9SBenno Rice pvo_flags = 0; 8755244eac9SBenno Rice } else { 8765244eac9SBenno Rice pvo_head = pa_to_pvoh(m->phys_addr); 8775244eac9SBenno Rice zone = pmap_mpvo_zone; 8785244eac9SBenno Rice pvo_flags = PVO_MANAGED; 8795244eac9SBenno Rice } 8805244eac9SBenno Rice 8815244eac9SBenno Rice pte_lo = PTE_I | PTE_G; 8825244eac9SBenno Rice 8835244eac9SBenno Rice if (prot & VM_PROT_WRITE) 8845244eac9SBenno Rice pte_lo |= PTE_BW; 8855244eac9SBenno Rice else 8865244eac9SBenno Rice pte_lo |= PTE_BR; 8875244eac9SBenno Rice 8885244eac9SBenno Rice if (prot & VM_PROT_EXECUTE) 8895244eac9SBenno Rice pvo_flags |= PVO_EXECUTABLE; 8905244eac9SBenno Rice 8915244eac9SBenno Rice if (wired) 8925244eac9SBenno Rice pvo_flags |= PVO_WIRED; 8935244eac9SBenno Rice 8945244eac9SBenno Rice error = pmap_pvo_enter(pmap, zone, pvo_head, va, m->phys_addr, pte_lo, 8955244eac9SBenno Rice pvo_flags); 8965244eac9SBenno Rice 8975244eac9SBenno Rice if (error == ENOENT) { 8985244eac9SBenno Rice /* 8995244eac9SBenno Rice * Flush the real memory from the cache. 9005244eac9SBenno Rice */ 9015244eac9SBenno Rice if ((pvo_flags & PVO_EXECUTABLE) && (pte_lo & PTE_I) == 0) { 9025244eac9SBenno Rice pmap_syncicache(m->phys_addr, PAGE_SIZE); 9035244eac9SBenno Rice } 9045244eac9SBenno Rice } 9055244eac9SBenno Rice } 9065244eac9SBenno Rice 9075244eac9SBenno Rice vm_offset_t 9085244eac9SBenno Rice pmap_extract(pmap_t pmap, vm_offset_t va) 9095244eac9SBenno Rice { 9105244eac9SBenno Rice TODO; 9115244eac9SBenno Rice return (0); 9125244eac9SBenno Rice } 9135244eac9SBenno Rice 9145244eac9SBenno Rice /* 9155244eac9SBenno Rice * Grow the number of kernel page table entries. Unneeded. 9165244eac9SBenno Rice */ 9175244eac9SBenno Rice void 9185244eac9SBenno Rice pmap_growkernel(vm_offset_t addr) 9195244eac9SBenno Rice { 9205244eac9SBenno Rice } 9215244eac9SBenno Rice 9225244eac9SBenno Rice void 9235244eac9SBenno Rice pmap_init(vm_offset_t phys_start, vm_offset_t phys_end) 9245244eac9SBenno Rice { 9255244eac9SBenno Rice 9265244eac9SBenno Rice CTR(KTR_PMAP, "pmap_init"); 9275244eac9SBenno Rice } 9285244eac9SBenno Rice 9295244eac9SBenno Rice void 9305244eac9SBenno Rice pmap_init2(void) 9315244eac9SBenno Rice { 9325244eac9SBenno Rice 9335244eac9SBenno Rice CTR(KTR_PMAP, "pmap_init2"); 9345244eac9SBenno Rice zinitna(pmap_upvo_zone, &pmap_upvo_zone_obj, NULL, 0, PMAP_PVO_SIZE, 9355244eac9SBenno Rice ZONE_INTERRUPT, 1); 9365244eac9SBenno Rice pmap_mpvo_zone = zinit("managed pvo", sizeof(struct pvo_entry), 9375244eac9SBenno Rice PMAP_PVO_SIZE, ZONE_INTERRUPT, 1); 9385244eac9SBenno Rice pmap_initialized = TRUE; 9395244eac9SBenno Rice } 9405244eac9SBenno Rice 9415244eac9SBenno Rice boolean_t 9425244eac9SBenno Rice pmap_is_modified(vm_page_t m) 9435244eac9SBenno Rice { 9445244eac9SBenno Rice TODO; 9455244eac9SBenno Rice return (0); 9465244eac9SBenno Rice } 9475244eac9SBenno Rice 9485244eac9SBenno Rice void 9495244eac9SBenno Rice pmap_clear_reference(vm_page_t m) 9505244eac9SBenno Rice { 9515244eac9SBenno Rice TODO; 9525244eac9SBenno Rice } 9535244eac9SBenno Rice 9547f3a4093SMike Silbersack /* 9557f3a4093SMike Silbersack * pmap_ts_referenced: 9567f3a4093SMike Silbersack * 9577f3a4093SMike Silbersack * Return a count of reference bits for a page, clearing those bits. 9587f3a4093SMike Silbersack * It is not necessary for every reference bit to be cleared, but it 9597f3a4093SMike Silbersack * is necessary that 0 only be returned when there are truly no 9607f3a4093SMike Silbersack * reference bits set. 9617f3a4093SMike Silbersack * 9627f3a4093SMike Silbersack * XXX: The exact number of bits to check and clear is a matter that 9637f3a4093SMike Silbersack * should be tested and standardized at some point in the future for 9647f3a4093SMike Silbersack * optimal aging of shared pages. 9657f3a4093SMike Silbersack */ 9667f3a4093SMike Silbersack 9675244eac9SBenno Rice int 9685244eac9SBenno Rice pmap_ts_referenced(vm_page_t m) 9695244eac9SBenno Rice { 9705244eac9SBenno Rice TODO; 9715244eac9SBenno Rice return (0); 9725244eac9SBenno Rice } 9735244eac9SBenno Rice 9745244eac9SBenno Rice /* 9755244eac9SBenno Rice * Map a wired page into kernel virtual address space. 9765244eac9SBenno Rice */ 9775244eac9SBenno Rice void 9785244eac9SBenno Rice pmap_kenter(vm_offset_t va, vm_offset_t pa) 9795244eac9SBenno Rice { 9805244eac9SBenno Rice u_int pte_lo; 9815244eac9SBenno Rice int error; 9825244eac9SBenno Rice int i; 9835244eac9SBenno Rice 9845244eac9SBenno Rice #if 0 9855244eac9SBenno Rice if (va < VM_MIN_KERNEL_ADDRESS) 9865244eac9SBenno Rice panic("pmap_kenter: attempt to enter non-kernel address %#x", 9875244eac9SBenno Rice va); 9885244eac9SBenno Rice #endif 9895244eac9SBenno Rice 9905244eac9SBenno Rice pte_lo = PTE_I | PTE_G | PTE_BW; 9915244eac9SBenno Rice for (i = 0; phys_avail[i + 2] != 0; i += 2) { 9925244eac9SBenno Rice if (pa >= phys_avail[i] && pa < phys_avail[i + 1]) { 9935244eac9SBenno Rice pte_lo &= ~(PTE_I | PTE_G); 9945244eac9SBenno Rice break; 9955244eac9SBenno Rice } 9965244eac9SBenno Rice } 9975244eac9SBenno Rice 9985244eac9SBenno Rice error = pmap_pvo_enter(kernel_pmap, pmap_upvo_zone, 9995244eac9SBenno Rice &pmap_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED); 10005244eac9SBenno Rice 10015244eac9SBenno Rice if (error != 0 && error != ENOENT) 10025244eac9SBenno Rice panic("pmap_kenter: failed to enter va %#x pa %#x: %d", va, 10035244eac9SBenno Rice pa, error); 10045244eac9SBenno Rice 10055244eac9SBenno Rice /* 10065244eac9SBenno Rice * Flush the real memory from the instruction cache. 10075244eac9SBenno Rice */ 10085244eac9SBenno Rice if ((pte_lo & (PTE_I | PTE_G)) == 0) { 10095244eac9SBenno Rice pmap_syncicache(pa, PAGE_SIZE); 10105244eac9SBenno Rice } 10115244eac9SBenno Rice } 10125244eac9SBenno Rice 10135244eac9SBenno Rice vm_offset_t 10145244eac9SBenno Rice pmap_kextract(vm_offset_t va) 10155244eac9SBenno Rice { 10165244eac9SBenno Rice TODO; 10175244eac9SBenno Rice return (0); 10185244eac9SBenno Rice } 10195244eac9SBenno Rice 102088afb2a3SBenno Rice /* 102188afb2a3SBenno Rice * Remove a wired page from kernel virtual address space. 102288afb2a3SBenno Rice */ 10235244eac9SBenno Rice void 10245244eac9SBenno Rice pmap_kremove(vm_offset_t va) 10255244eac9SBenno Rice { 102688afb2a3SBenno Rice 102788afb2a3SBenno Rice pmap_remove(kernel_pmap, va, roundup(va, PAGE_SIZE)); 10285244eac9SBenno Rice } 10295244eac9SBenno Rice 10305244eac9SBenno Rice /* 10315244eac9SBenno Rice * Map a range of physical addresses into kernel virtual address space. 10325244eac9SBenno Rice * 10335244eac9SBenno Rice * The value passed in *virt is a suggested virtual address for the mapping. 10345244eac9SBenno Rice * Architectures which can support a direct-mapped physical to virtual region 10355244eac9SBenno Rice * can return the appropriate address within that region, leaving '*virt' 10365244eac9SBenno Rice * unchanged. We cannot and therefore do not; *virt is updated with the 10375244eac9SBenno Rice * first usable address after the mapped region. 10385244eac9SBenno Rice */ 10395244eac9SBenno Rice vm_offset_t 10405244eac9SBenno Rice pmap_map(vm_offset_t *virt, vm_offset_t pa_start, vm_offset_t pa_end, int prot) 10415244eac9SBenno Rice { 10425244eac9SBenno Rice vm_offset_t sva, va; 10435244eac9SBenno Rice 10445244eac9SBenno Rice sva = *virt; 10455244eac9SBenno Rice va = sva; 10465244eac9SBenno Rice for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE) 10475244eac9SBenno Rice pmap_kenter(va, pa_start); 10485244eac9SBenno Rice *virt = va; 10495244eac9SBenno Rice return (sva); 10505244eac9SBenno Rice } 10515244eac9SBenno Rice 10525244eac9SBenno Rice int 10535244eac9SBenno Rice pmap_mincore(pmap_t pmap, vm_offset_t addr) 10545244eac9SBenno Rice { 10555244eac9SBenno Rice TODO; 10565244eac9SBenno Rice return (0); 10575244eac9SBenno Rice } 10585244eac9SBenno Rice 10595244eac9SBenno Rice /* 10605244eac9SBenno Rice * Create the uarea for a new process. 1061111c77dcSBenno Rice * This routine directly affects the fork perf for a process. 1062111c77dcSBenno Rice */ 1063111c77dcSBenno Rice void 1064111c77dcSBenno Rice pmap_new_proc(struct proc *p) 1065111c77dcSBenno Rice { 1066111c77dcSBenno Rice vm_object_t upobj; 1067b8603f0eSPeter Wemm vm_offset_t up; 1068111c77dcSBenno Rice vm_page_t m; 10695244eac9SBenno Rice u_int i; 1070111c77dcSBenno Rice 1071111c77dcSBenno Rice /* 10725244eac9SBenno Rice * Allocate the object for the upages. 1073111c77dcSBenno Rice */ 1074b8603f0eSPeter Wemm upobj = p->p_upages_obj; 1075b8603f0eSPeter Wemm if (upobj == NULL) { 10765fd2c51eSMark Peek upobj = vm_object_allocate(OBJT_DEFAULT, UAREA_PAGES); 1077111c77dcSBenno Rice p->p_upages_obj = upobj; 1078111c77dcSBenno Rice } 1079111c77dcSBenno Rice 10805244eac9SBenno Rice /* 10815244eac9SBenno Rice * Get a kernel virtual address for the uarea for this process. 10825244eac9SBenno Rice */ 10835fd2c51eSMark Peek up = (vm_offset_t)p->p_uarea; 1084b8603f0eSPeter Wemm if (up == 0) { 10855fd2c51eSMark Peek up = kmem_alloc_nofault(kernel_map, UAREA_PAGES * PAGE_SIZE); 1086b8603f0eSPeter Wemm if (up == 0) 1087b8603f0eSPeter Wemm panic("pmap_new_proc: upage allocation failed"); 10885fd2c51eSMark Peek p->p_uarea = (struct user *)up; 1089111c77dcSBenno Rice } 1090111c77dcSBenno Rice 10915fd2c51eSMark Peek for (i = 0; i < UAREA_PAGES; i++) { 1092111c77dcSBenno Rice /* 10935244eac9SBenno Rice * Get a uarea page. 1094111c77dcSBenno Rice */ 1095111c77dcSBenno Rice m = vm_page_grab(upobj, i, VM_ALLOC_NORMAL | VM_ALLOC_RETRY); 1096111c77dcSBenno Rice 1097111c77dcSBenno Rice /* 10985244eac9SBenno Rice * Wire the page. 1099111c77dcSBenno Rice */ 1100111c77dcSBenno Rice m->wire_count++; 1101111c77dcSBenno Rice 1102111c77dcSBenno Rice /* 1103111c77dcSBenno Rice * Enter the page into the kernel address space. 1104111c77dcSBenno Rice */ 11055244eac9SBenno Rice pmap_kenter(up + i * PAGE_SIZE, VM_PAGE_TO_PHYS(m)); 1106111c77dcSBenno Rice 1107111c77dcSBenno Rice vm_page_wakeup(m); 1108111c77dcSBenno Rice vm_page_flag_clear(m, PG_ZERO); 1109111c77dcSBenno Rice vm_page_flag_set(m, PG_MAPPED | PG_WRITEABLE); 1110111c77dcSBenno Rice m->valid = VM_PAGE_BITS_ALL; 1111111c77dcSBenno Rice } 1112111c77dcSBenno Rice } 1113bdf71f56SBenno Rice 11145244eac9SBenno Rice void 11155244eac9SBenno Rice pmap_object_init_pt(pmap_t pmap, vm_offset_t addr, vm_object_t object, 11165244eac9SBenno Rice vm_pindex_t pindex, vm_size_t size, int limit) 1117bdf71f56SBenno Rice { 11185244eac9SBenno Rice TODO; 1119bdf71f56SBenno Rice } 1120bdf71f56SBenno Rice 11215244eac9SBenno Rice /* 11225244eac9SBenno Rice * Lower the permission for all mappings to a given page. 11235244eac9SBenno Rice */ 11245244eac9SBenno Rice void 11255244eac9SBenno Rice pmap_page_protect(vm_page_t m, vm_prot_t prot) 11265244eac9SBenno Rice { 11275244eac9SBenno Rice struct pvo_head *pvo_head; 11285244eac9SBenno Rice struct pvo_entry *pvo, *next_pvo; 11295244eac9SBenno Rice struct pte *pt; 11305244eac9SBenno Rice 11315244eac9SBenno Rice /* 11325244eac9SBenno Rice * Since the routine only downgrades protection, if the 11335244eac9SBenno Rice * maximal protection is desired, there isn't any change 11345244eac9SBenno Rice * to be made. 11355244eac9SBenno Rice */ 11365244eac9SBenno Rice if ((prot & (VM_PROT_READ|VM_PROT_WRITE)) == 11375244eac9SBenno Rice (VM_PROT_READ|VM_PROT_WRITE)) 11385244eac9SBenno Rice return; 11395244eac9SBenno Rice 11405244eac9SBenno Rice pvo_head = vm_page_to_pvoh(m); 11415244eac9SBenno Rice for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) { 11425244eac9SBenno Rice next_pvo = LIST_NEXT(pvo, pvo_vlink); 11435244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 11445244eac9SBenno Rice 11455244eac9SBenno Rice /* 11465244eac9SBenno Rice * Downgrading to no mapping at all, we just remove the entry. 11475244eac9SBenno Rice */ 11485244eac9SBenno Rice if ((prot & VM_PROT_READ) == 0) { 11495244eac9SBenno Rice pmap_pvo_remove(pvo, -1); 11505244eac9SBenno Rice continue; 11515244eac9SBenno Rice } 11525244eac9SBenno Rice 11535244eac9SBenno Rice /* 11545244eac9SBenno Rice * If EXEC permission is being revoked, just clear the flag 11555244eac9SBenno Rice * in the PVO. 11565244eac9SBenno Rice */ 11575244eac9SBenno Rice if ((prot & VM_PROT_EXECUTE) == 0) 11585244eac9SBenno Rice pvo->pvo_vaddr &= ~PVO_EXECUTABLE; 11595244eac9SBenno Rice 11605244eac9SBenno Rice /* 11615244eac9SBenno Rice * If this entry is already RO, don't diddle with the page 11625244eac9SBenno Rice * table. 11635244eac9SBenno Rice */ 11645244eac9SBenno Rice if ((pvo->pvo_pte.pte_lo & PTE_PP) == PTE_BR) { 11655244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 11665244eac9SBenno Rice continue; 11675244eac9SBenno Rice } 11685244eac9SBenno Rice 11695244eac9SBenno Rice /* 11705244eac9SBenno Rice * Grab the PTE before we diddle the bits so pvo_to_pte can 11715244eac9SBenno Rice * verify the pte contents are as expected. 11725244eac9SBenno Rice */ 11735244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 11745244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_PP; 11755244eac9SBenno Rice pvo->pvo_pte.pte_lo |= PTE_BR; 11765244eac9SBenno Rice if (pt != NULL) 11775244eac9SBenno Rice pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 11785244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 11795244eac9SBenno Rice } 11805244eac9SBenno Rice } 11815244eac9SBenno Rice 11825244eac9SBenno Rice /* 11835244eac9SBenno Rice * Make the specified page pageable (or not). Unneeded. 11845244eac9SBenno Rice */ 11855244eac9SBenno Rice void 11865244eac9SBenno Rice pmap_pageable(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, 11875244eac9SBenno Rice boolean_t pageable) 11885244eac9SBenno Rice { 11895244eac9SBenno Rice } 11905244eac9SBenno Rice 11917f3a4093SMike Silbersack /* 11927f3a4093SMike Silbersack * Returns true if the pmap's pv is one of the first 11937f3a4093SMike Silbersack * 16 pvs linked to from this page. This count may 11947f3a4093SMike Silbersack * be changed upwards or downwards in the future; it 11957f3a4093SMike Silbersack * is only necessary that true be returned for a small 11967f3a4093SMike Silbersack * subset of pmaps for proper page aging. 11977f3a4093SMike Silbersack */ 11985244eac9SBenno Rice boolean_t 11997f3a4093SMike Silbersack pmap_page_exists_quick(pmap_t pmap, vm_page_t m) 12005244eac9SBenno Rice { 12015244eac9SBenno Rice TODO; 12025244eac9SBenno Rice return (0); 12035244eac9SBenno Rice } 12045244eac9SBenno Rice 12055244eac9SBenno Rice static u_int pmap_vsidcontext; 12065244eac9SBenno Rice 12075244eac9SBenno Rice void 12085244eac9SBenno Rice pmap_pinit(pmap_t pmap) 12095244eac9SBenno Rice { 12105244eac9SBenno Rice int i, mask; 12115244eac9SBenno Rice u_int entropy; 12125244eac9SBenno Rice 12135244eac9SBenno Rice entropy = 0; 12145244eac9SBenno Rice __asm __volatile("mftb %0" : "=r"(entropy)); 12155244eac9SBenno Rice 12165244eac9SBenno Rice /* 12175244eac9SBenno Rice * Allocate some segment registers for this pmap. 12185244eac9SBenno Rice */ 12195244eac9SBenno Rice pmap->pm_count = 1; 12205244eac9SBenno Rice for (i = 0; i < NPMAPS; i += VSID_NBPW) { 12215244eac9SBenno Rice u_int hash, n; 12225244eac9SBenno Rice 12235244eac9SBenno Rice /* 12245244eac9SBenno Rice * Create a new value by mutiplying by a prime and adding in 12255244eac9SBenno Rice * entropy from the timebase register. This is to make the 12265244eac9SBenno Rice * VSID more random so that the PT hash function collides 12275244eac9SBenno Rice * less often. (Note that the prime casues gcc to do shifts 12285244eac9SBenno Rice * instead of a multiply.) 12295244eac9SBenno Rice */ 12305244eac9SBenno Rice pmap_vsidcontext = (pmap_vsidcontext * 0x1105) + entropy; 12315244eac9SBenno Rice hash = pmap_vsidcontext & (NPMAPS - 1); 12325244eac9SBenno Rice if (hash == 0) /* 0 is special, avoid it */ 12335244eac9SBenno Rice continue; 12345244eac9SBenno Rice n = hash >> 5; 12355244eac9SBenno Rice mask = 1 << (hash & (VSID_NBPW - 1)); 12365244eac9SBenno Rice hash = (pmap_vsidcontext & 0xfffff); 12375244eac9SBenno Rice if (pmap_vsid_bitmap[n] & mask) { /* collision? */ 12385244eac9SBenno Rice /* anything free in this bucket? */ 12395244eac9SBenno Rice if (pmap_vsid_bitmap[n] == 0xffffffff) { 12405244eac9SBenno Rice entropy = (pmap_vsidcontext >> 20); 12415244eac9SBenno Rice continue; 12425244eac9SBenno Rice } 12435244eac9SBenno Rice i = ffs(~pmap_vsid_bitmap[i]) - 1; 12445244eac9SBenno Rice mask = 1 << i; 12455244eac9SBenno Rice hash &= 0xfffff & ~(VSID_NBPW - 1); 12465244eac9SBenno Rice hash |= i; 12475244eac9SBenno Rice } 12485244eac9SBenno Rice pmap_vsid_bitmap[n] |= mask; 12495244eac9SBenno Rice for (i = 0; i < 16; i++) 12505244eac9SBenno Rice pmap->pm_sr[i] = VSID_MAKE(i, hash); 12515244eac9SBenno Rice return; 12525244eac9SBenno Rice } 12535244eac9SBenno Rice 12545244eac9SBenno Rice panic("pmap_pinit: out of segments"); 12555244eac9SBenno Rice } 12565244eac9SBenno Rice 12575244eac9SBenno Rice /* 12585244eac9SBenno Rice * Initialize the pmap associated with process 0. 12595244eac9SBenno Rice */ 12605244eac9SBenno Rice void 12615244eac9SBenno Rice pmap_pinit0(pmap_t pm) 12625244eac9SBenno Rice { 12635244eac9SBenno Rice 12645244eac9SBenno Rice pmap_pinit(pm); 12655244eac9SBenno Rice bzero(&pm->pm_stats, sizeof(pm->pm_stats)); 12665244eac9SBenno Rice } 12675244eac9SBenno Rice 12685244eac9SBenno Rice void 12695244eac9SBenno Rice pmap_pinit2(pmap_t pmap) 12705244eac9SBenno Rice { 12715244eac9SBenno Rice /* XXX: Remove this stub when no longer called */ 12725244eac9SBenno Rice } 12735244eac9SBenno Rice 12745244eac9SBenno Rice void 12755244eac9SBenno Rice pmap_prefault(pmap_t pmap, vm_offset_t va, vm_map_entry_t entry) 12765244eac9SBenno Rice { 12775244eac9SBenno Rice TODO; 12785244eac9SBenno Rice } 12795244eac9SBenno Rice 12805244eac9SBenno Rice void 12815244eac9SBenno Rice pmap_protect(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot) 12825244eac9SBenno Rice { 12835244eac9SBenno Rice TODO; 12845244eac9SBenno Rice } 12855244eac9SBenno Rice 12865244eac9SBenno Rice vm_offset_t 12875244eac9SBenno Rice pmap_phys_address(int ppn) 12885244eac9SBenno Rice { 12895244eac9SBenno Rice TODO; 12905244eac9SBenno Rice return (0); 12915244eac9SBenno Rice } 12925244eac9SBenno Rice 129388afb2a3SBenno Rice /* 129488afb2a3SBenno Rice * Map a list of wired pages into kernel virtual address space. This is 129588afb2a3SBenno Rice * intended for temporary mappings which do not need page modification or 129688afb2a3SBenno Rice * references recorded. Existing mappings in the region are overwritten. 129788afb2a3SBenno Rice */ 12985244eac9SBenno Rice void 12995244eac9SBenno Rice pmap_qenter(vm_offset_t va, vm_page_t *m, int count) 13005244eac9SBenno Rice { 13015244eac9SBenno Rice int i; 13025244eac9SBenno Rice 13035244eac9SBenno Rice for (i = 0; i < count; i++, va += PAGE_SIZE) 13045244eac9SBenno Rice pmap_kenter(va, VM_PAGE_TO_PHYS(m[i])); 13055244eac9SBenno Rice } 13065244eac9SBenno Rice 130788afb2a3SBenno Rice /* 130888afb2a3SBenno Rice * Remove page mappings from kernel virtual address space. Intended for 130988afb2a3SBenno Rice * temporary mappings entered by pmap_qenter. 131088afb2a3SBenno Rice */ 13115244eac9SBenno Rice void 13125244eac9SBenno Rice pmap_qremove(vm_offset_t va, int count) 13135244eac9SBenno Rice { 131488afb2a3SBenno Rice int i; 131588afb2a3SBenno Rice 131688afb2a3SBenno Rice for (i = 0; i < count; i++, va += PAGE_SIZE) 131788afb2a3SBenno Rice pmap_kremove(va); 13185244eac9SBenno Rice } 13195244eac9SBenno Rice 13205244eac9SBenno Rice /* 13215244eac9SBenno Rice * Add a reference to the specified pmap. 13225244eac9SBenno Rice */ 13235244eac9SBenno Rice void 13245244eac9SBenno Rice pmap_reference(pmap_t pm) 13255244eac9SBenno Rice { 13265244eac9SBenno Rice 13275244eac9SBenno Rice if (pm != NULL) 13285244eac9SBenno Rice pm->pm_count++; 13295244eac9SBenno Rice } 13305244eac9SBenno Rice 13315244eac9SBenno Rice void 13325244eac9SBenno Rice pmap_release(pmap_t pmap) 13335244eac9SBenno Rice { 13345244eac9SBenno Rice TODO; 13355244eac9SBenno Rice } 13365244eac9SBenno Rice 133788afb2a3SBenno Rice /* 133888afb2a3SBenno Rice * Remove the given range of addresses from the specified map. 133988afb2a3SBenno Rice */ 13405244eac9SBenno Rice void 134188afb2a3SBenno Rice pmap_remove(pmap_t pm, vm_offset_t sva, vm_offset_t eva) 13425244eac9SBenno Rice { 134388afb2a3SBenno Rice struct pvo_entry *pvo; 134488afb2a3SBenno Rice int pteidx; 134588afb2a3SBenno Rice 134688afb2a3SBenno Rice for (; sva < eva; sva += PAGE_SIZE) { 134788afb2a3SBenno Rice pvo = pmap_pvo_find_va(pm, sva, &pteidx); 134888afb2a3SBenno Rice if (pvo != NULL) { 134988afb2a3SBenno Rice pmap_pvo_remove(pvo, pteidx); 135088afb2a3SBenno Rice } 135188afb2a3SBenno Rice } 13525244eac9SBenno Rice } 13535244eac9SBenno Rice 13545244eac9SBenno Rice void 13555244eac9SBenno Rice pmap_remove_pages(pmap_t pmap, vm_offset_t sva, vm_offset_t eva) 13565244eac9SBenno Rice { 13575244eac9SBenno Rice TODO; 13585244eac9SBenno Rice } 13595244eac9SBenno Rice 13605244eac9SBenno Rice void 13615244eac9SBenno Rice pmap_swapin_proc(struct proc *p) 13625244eac9SBenno Rice { 13635244eac9SBenno Rice TODO; 13645244eac9SBenno Rice } 13655244eac9SBenno Rice 13665244eac9SBenno Rice void 13675244eac9SBenno Rice pmap_swapout_proc(struct proc *p) 13685244eac9SBenno Rice { 13695244eac9SBenno Rice TODO; 13705244eac9SBenno Rice } 13715244eac9SBenno Rice 13725244eac9SBenno Rice /* 13735244eac9SBenno Rice * Create the kernel stack and pcb for a new thread. 13745244eac9SBenno Rice * This routine directly affects the fork perf for a process and 13755244eac9SBenno Rice * create performance for a thread. 13765244eac9SBenno Rice */ 13775244eac9SBenno Rice void 13785244eac9SBenno Rice pmap_new_thread(struct thread *td) 13795244eac9SBenno Rice { 13805244eac9SBenno Rice vm_object_t ksobj; 13815244eac9SBenno Rice vm_offset_t ks; 13825244eac9SBenno Rice vm_page_t m; 13835244eac9SBenno Rice u_int i; 13845244eac9SBenno Rice 13855244eac9SBenno Rice /* 13865244eac9SBenno Rice * Allocate object for the kstack. 13875244eac9SBenno Rice */ 13885244eac9SBenno Rice ksobj = td->td_kstack_obj; 13895244eac9SBenno Rice if (ksobj == NULL) { 13905244eac9SBenno Rice ksobj = vm_object_allocate(OBJT_DEFAULT, KSTACK_PAGES); 13915244eac9SBenno Rice td->td_kstack_obj = ksobj; 13925244eac9SBenno Rice } 13935244eac9SBenno Rice 13945244eac9SBenno Rice /* 13955244eac9SBenno Rice * Get a kernel virtual address for the kstack for this thread. 13965244eac9SBenno Rice */ 13975244eac9SBenno Rice ks = td->td_kstack; 13985244eac9SBenno Rice if (ks == 0) { 13995244eac9SBenno Rice ks = kmem_alloc_nofault(kernel_map, 14005244eac9SBenno Rice (KSTACK_PAGES + KSTACK_GUARD_PAGES) * PAGE_SIZE); 14015244eac9SBenno Rice if (ks == 0) 14025244eac9SBenno Rice panic("pmap_new_thread: kstack allocation failed"); 14035244eac9SBenno Rice TLBIE(ks); 14045244eac9SBenno Rice ks += KSTACK_GUARD_PAGES * PAGE_SIZE; 14055244eac9SBenno Rice td->td_kstack = ks; 14065244eac9SBenno Rice } 14075244eac9SBenno Rice 14085244eac9SBenno Rice for (i = 0; i < KSTACK_PAGES; i++) { 14095244eac9SBenno Rice /* 14105244eac9SBenno Rice * Get a kernel stack page. 14115244eac9SBenno Rice */ 14125244eac9SBenno Rice m = vm_page_grab(ksobj, i, VM_ALLOC_NORMAL | VM_ALLOC_RETRY); 14135244eac9SBenno Rice 14145244eac9SBenno Rice /* 14155244eac9SBenno Rice * Wire the page. 14165244eac9SBenno Rice */ 14175244eac9SBenno Rice m->wire_count++; 14185244eac9SBenno Rice 14195244eac9SBenno Rice /* 14205244eac9SBenno Rice * Enter the page into the kernel address space. 14215244eac9SBenno Rice */ 14225244eac9SBenno Rice pmap_kenter(ks + i * PAGE_SIZE, VM_PAGE_TO_PHYS(m)); 14235244eac9SBenno Rice 14245244eac9SBenno Rice vm_page_wakeup(m); 14255244eac9SBenno Rice vm_page_flag_clear(m, PG_ZERO); 14265244eac9SBenno Rice vm_page_flag_set(m, PG_MAPPED | PG_WRITEABLE); 14275244eac9SBenno Rice m->valid = VM_PAGE_BITS_ALL; 14285244eac9SBenno Rice } 14295244eac9SBenno Rice } 14305244eac9SBenno Rice 14315244eac9SBenno Rice void 14325244eac9SBenno Rice pmap_dispose_proc(struct proc *p) 14335244eac9SBenno Rice { 14345244eac9SBenno Rice TODO; 14355244eac9SBenno Rice } 14365244eac9SBenno Rice 14375244eac9SBenno Rice void 14385244eac9SBenno Rice pmap_dispose_thread(struct thread *td) 14395244eac9SBenno Rice { 14405244eac9SBenno Rice TODO; 14415244eac9SBenno Rice } 14425244eac9SBenno Rice 14435244eac9SBenno Rice void 14445244eac9SBenno Rice pmap_swapin_thread(struct thread *td) 14455244eac9SBenno Rice { 14465244eac9SBenno Rice TODO; 14475244eac9SBenno Rice } 14485244eac9SBenno Rice 14495244eac9SBenno Rice void 14505244eac9SBenno Rice pmap_swapout_thread(struct thread *td) 14515244eac9SBenno Rice { 14525244eac9SBenno Rice TODO; 14535244eac9SBenno Rice } 14545244eac9SBenno Rice 14555244eac9SBenno Rice /* 14565244eac9SBenno Rice * Allocate a physical page of memory directly from the phys_avail map. 14575244eac9SBenno Rice * Can only be called from pmap_bootstrap before avail start and end are 14585244eac9SBenno Rice * calculated. 14595244eac9SBenno Rice */ 14605244eac9SBenno Rice static vm_offset_t 14615244eac9SBenno Rice pmap_bootstrap_alloc(vm_size_t size, u_int align) 14625244eac9SBenno Rice { 14635244eac9SBenno Rice vm_offset_t s, e; 14645244eac9SBenno Rice int i, j; 14655244eac9SBenno Rice 14665244eac9SBenno Rice size = round_page(size); 14675244eac9SBenno Rice for (i = 0; phys_avail[i + 1] != 0; i += 2) { 14685244eac9SBenno Rice if (align != 0) 14695244eac9SBenno Rice s = (phys_avail[i] + align - 1) & ~(align - 1); 14705244eac9SBenno Rice else 14715244eac9SBenno Rice s = phys_avail[i]; 14725244eac9SBenno Rice e = s + size; 14735244eac9SBenno Rice 14745244eac9SBenno Rice if (s < phys_avail[i] || e > phys_avail[i + 1]) 14755244eac9SBenno Rice continue; 14765244eac9SBenno Rice 14775244eac9SBenno Rice if (s == phys_avail[i]) { 14785244eac9SBenno Rice phys_avail[i] += size; 14795244eac9SBenno Rice } else if (e == phys_avail[i + 1]) { 14805244eac9SBenno Rice phys_avail[i + 1] -= size; 14815244eac9SBenno Rice } else { 14825244eac9SBenno Rice for (j = phys_avail_count * 2; j > i; j -= 2) { 14835244eac9SBenno Rice phys_avail[j] = phys_avail[j - 2]; 14845244eac9SBenno Rice phys_avail[j + 1] = phys_avail[j - 1]; 14855244eac9SBenno Rice } 14865244eac9SBenno Rice 14875244eac9SBenno Rice phys_avail[i + 3] = phys_avail[i + 1]; 14885244eac9SBenno Rice phys_avail[i + 1] = s; 14895244eac9SBenno Rice phys_avail[i + 2] = e; 14905244eac9SBenno Rice phys_avail_count++; 14915244eac9SBenno Rice } 14925244eac9SBenno Rice 14935244eac9SBenno Rice return (s); 14945244eac9SBenno Rice } 14955244eac9SBenno Rice panic("pmap_bootstrap_alloc: could not allocate memory"); 14965244eac9SBenno Rice } 14975244eac9SBenno Rice 14985244eac9SBenno Rice /* 14995244eac9SBenno Rice * Return an unmapped pvo for a kernel virtual address. 15005244eac9SBenno Rice * Used by pmap functions that operate on physical pages. 15015244eac9SBenno Rice */ 15025244eac9SBenno Rice static struct pvo_entry * 15035244eac9SBenno Rice pmap_rkva_alloc(void) 15045244eac9SBenno Rice { 15055244eac9SBenno Rice struct pvo_entry *pvo; 15065244eac9SBenno Rice struct pte *pt; 15075244eac9SBenno Rice vm_offset_t kva; 15085244eac9SBenno Rice int pteidx; 15095244eac9SBenno Rice 15105244eac9SBenno Rice if (pmap_rkva_count == 0) 15115244eac9SBenno Rice panic("pmap_rkva_alloc: no more reserved KVAs"); 15125244eac9SBenno Rice 15135244eac9SBenno Rice kva = pmap_rkva_start + (PAGE_SIZE * --pmap_rkva_count); 15145244eac9SBenno Rice pmap_kenter(kva, 0); 15155244eac9SBenno Rice 15165244eac9SBenno Rice pvo = pmap_pvo_find_va(kernel_pmap, kva, &pteidx); 15175244eac9SBenno Rice 15185244eac9SBenno Rice if (pvo == NULL) 15195244eac9SBenno Rice panic("pmap_kva_alloc: pmap_pvo_find_va failed"); 15205244eac9SBenno Rice 15215244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, pteidx); 15225244eac9SBenno Rice 15235244eac9SBenno Rice if (pt == NULL) 15245244eac9SBenno Rice panic("pmap_kva_alloc: pmap_pvo_to_pte failed"); 15255244eac9SBenno Rice 15265244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 15275244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 15285244eac9SBenno Rice 15295244eac9SBenno Rice pmap_pte_overflow++; 15305244eac9SBenno Rice 15315244eac9SBenno Rice return (pvo); 15325244eac9SBenno Rice } 15335244eac9SBenno Rice 15345244eac9SBenno Rice static void 15355244eac9SBenno Rice pmap_pa_map(struct pvo_entry *pvo, vm_offset_t pa, struct pte *saved_pt, 15365244eac9SBenno Rice int *depth_p) 15375244eac9SBenno Rice { 15385244eac9SBenno Rice struct pte *pt; 15395244eac9SBenno Rice 15405244eac9SBenno Rice /* 15415244eac9SBenno Rice * If this pvo already has a valid pte, we need to save it so it can 15425244eac9SBenno Rice * be restored later. We then just reload the new PTE over the old 15435244eac9SBenno Rice * slot. 15445244eac9SBenno Rice */ 15455244eac9SBenno Rice if (saved_pt != NULL) { 15465244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 15475244eac9SBenno Rice 15485244eac9SBenno Rice if (pt != NULL) { 15495244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 15505244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 15515244eac9SBenno Rice pmap_pte_overflow++; 15525244eac9SBenno Rice } 15535244eac9SBenno Rice 15545244eac9SBenno Rice *saved_pt = pvo->pvo_pte; 15555244eac9SBenno Rice 15565244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_RPGN; 15575244eac9SBenno Rice } 15585244eac9SBenno Rice 15595244eac9SBenno Rice pvo->pvo_pte.pte_lo |= pa; 15605244eac9SBenno Rice 15615244eac9SBenno Rice if (!pmap_pte_spill(pvo->pvo_vaddr)) 15625244eac9SBenno Rice panic("pmap_pa_map: could not spill pvo %p", pvo); 15635244eac9SBenno Rice 15645244eac9SBenno Rice if (depth_p != NULL) 15655244eac9SBenno Rice (*depth_p)++; 15665244eac9SBenno Rice } 15675244eac9SBenno Rice 15685244eac9SBenno Rice static void 15695244eac9SBenno Rice pmap_pa_unmap(struct pvo_entry *pvo, struct pte *saved_pt, int *depth_p) 15705244eac9SBenno Rice { 15715244eac9SBenno Rice struct pte *pt; 15725244eac9SBenno Rice 15735244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 15745244eac9SBenno Rice 15755244eac9SBenno Rice if (pt != NULL) { 15765244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 15775244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 15785244eac9SBenno Rice pmap_pte_overflow++; 15795244eac9SBenno Rice } 15805244eac9SBenno Rice 15815244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_RPGN; 15825244eac9SBenno Rice 15835244eac9SBenno Rice /* 15845244eac9SBenno Rice * If there is a saved PTE and it's valid, restore it and return. 15855244eac9SBenno Rice */ 15865244eac9SBenno Rice if (saved_pt != NULL && (saved_pt->pte_lo & PTE_RPGN) != 0) { 15875244eac9SBenno Rice if (depth_p != NULL && --(*depth_p) == 0) 15885244eac9SBenno Rice panic("pmap_pa_unmap: restoring but depth == 0"); 15895244eac9SBenno Rice 15905244eac9SBenno Rice pvo->pvo_pte = *saved_pt; 15915244eac9SBenno Rice 15925244eac9SBenno Rice if (!pmap_pte_spill(pvo->pvo_vaddr)) 15935244eac9SBenno Rice panic("pmap_pa_unmap: could not spill pvo %p", pvo); 15945244eac9SBenno Rice } 15955244eac9SBenno Rice } 15965244eac9SBenno Rice 15975244eac9SBenno Rice static void 15985244eac9SBenno Rice pmap_syncicache(vm_offset_t pa, vm_size_t len) 15995244eac9SBenno Rice { 16005244eac9SBenno Rice __syncicache((void *)pa, len); 16015244eac9SBenno Rice } 16025244eac9SBenno Rice 16035244eac9SBenno Rice static void 16045244eac9SBenno Rice tlbia(void) 16055244eac9SBenno Rice { 16065244eac9SBenno Rice caddr_t i; 16075244eac9SBenno Rice 16085244eac9SBenno Rice SYNC(); 16095244eac9SBenno Rice for (i = 0; i < (caddr_t)0x00040000; i += 0x00001000) { 16105244eac9SBenno Rice TLBIE(i); 16115244eac9SBenno Rice EIEIO(); 16125244eac9SBenno Rice } 16135244eac9SBenno Rice TLBSYNC(); 16145244eac9SBenno Rice SYNC(); 16155244eac9SBenno Rice } 16165244eac9SBenno Rice 16175244eac9SBenno Rice static int 16185244eac9SBenno Rice pmap_pvo_enter(pmap_t pm, vm_zone_t zone, struct pvo_head *pvo_head, 16195244eac9SBenno Rice vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags) 16205244eac9SBenno Rice { 16215244eac9SBenno Rice struct pvo_entry *pvo; 16225244eac9SBenno Rice u_int sr; 16235244eac9SBenno Rice int first; 16245244eac9SBenno Rice u_int ptegidx; 16255244eac9SBenno Rice int i; 16265244eac9SBenno Rice 16275244eac9SBenno Rice pmap_pvo_enter_calls++; 16285244eac9SBenno Rice 16295244eac9SBenno Rice /* 16305244eac9SBenno Rice * Compute the PTE Group index. 16315244eac9SBenno Rice */ 16325244eac9SBenno Rice va &= ~ADDR_POFF; 16335244eac9SBenno Rice sr = va_to_sr(pm->pm_sr, va); 16345244eac9SBenno Rice ptegidx = va_to_pteg(sr, va); 16355244eac9SBenno Rice 16365244eac9SBenno Rice /* 16375244eac9SBenno Rice * Remove any existing mapping for this page. Reuse the pvo entry if 16385244eac9SBenno Rice * there is a mapping. 16395244eac9SBenno Rice */ 16405244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) { 16415244eac9SBenno Rice if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) { 16425244eac9SBenno Rice pmap_pvo_remove(pvo, -1); 16435244eac9SBenno Rice break; 16445244eac9SBenno Rice } 16455244eac9SBenno Rice } 16465244eac9SBenno Rice 16475244eac9SBenno Rice /* 16485244eac9SBenno Rice * If we aren't overwriting a mapping, try to allocate. 16495244eac9SBenno Rice */ 16505244eac9SBenno Rice pvo = zalloc(zone); 16515244eac9SBenno Rice 16525244eac9SBenno Rice if (pvo == NULL) { 16535244eac9SBenno Rice return (ENOMEM); 16545244eac9SBenno Rice } 16555244eac9SBenno Rice 16565244eac9SBenno Rice pmap_pvo_entries++; 16575244eac9SBenno Rice pvo->pvo_vaddr = va; 16585244eac9SBenno Rice pvo->pvo_pmap = pm; 16595244eac9SBenno Rice LIST_INSERT_HEAD(&pmap_pvo_table[ptegidx], pvo, pvo_olink); 16605244eac9SBenno Rice pvo->pvo_vaddr &= ~ADDR_POFF; 16615244eac9SBenno Rice if (flags & VM_PROT_EXECUTE) 16625244eac9SBenno Rice pvo->pvo_vaddr |= PVO_EXECUTABLE; 16635244eac9SBenno Rice if (flags & PVO_WIRED) 16645244eac9SBenno Rice pvo->pvo_vaddr |= PVO_WIRED; 16655244eac9SBenno Rice if (pvo_head != &pmap_pvo_kunmanaged) 16665244eac9SBenno Rice pvo->pvo_vaddr |= PVO_MANAGED; 16675244eac9SBenno Rice pmap_pte_create(&pvo->pvo_pte, sr, va, pa | pte_lo); 16685244eac9SBenno Rice 16695244eac9SBenno Rice /* 16705244eac9SBenno Rice * Remember if the list was empty and therefore will be the first 16715244eac9SBenno Rice * item. 16725244eac9SBenno Rice */ 16735244eac9SBenno Rice first = LIST_FIRST(pvo_head) == NULL; 16745244eac9SBenno Rice 16755244eac9SBenno Rice LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink); 16765244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & PVO_WIRED) 16775244eac9SBenno Rice pvo->pvo_pmap->pm_stats.wired_count++; 16785244eac9SBenno Rice pvo->pvo_pmap->pm_stats.resident_count++; 16795244eac9SBenno Rice 16805244eac9SBenno Rice /* 16815244eac9SBenno Rice * We hope this succeeds but it isn't required. 16825244eac9SBenno Rice */ 16835244eac9SBenno Rice i = pmap_pte_insert(ptegidx, &pvo->pvo_pte); 16845244eac9SBenno Rice if (i >= 0) { 16855244eac9SBenno Rice PVO_PTEGIDX_SET(pvo, i); 16865244eac9SBenno Rice } else { 16875244eac9SBenno Rice panic("pmap_pvo_enter: overflow"); 16885244eac9SBenno Rice pmap_pte_overflow++; 16895244eac9SBenno Rice } 16905244eac9SBenno Rice 16915244eac9SBenno Rice return (first ? ENOENT : 0); 16925244eac9SBenno Rice } 16935244eac9SBenno Rice 16945244eac9SBenno Rice static void 16955244eac9SBenno Rice pmap_pvo_remove(struct pvo_entry *pvo, int pteidx) 16965244eac9SBenno Rice { 16975244eac9SBenno Rice struct pte *pt; 16985244eac9SBenno Rice 16995244eac9SBenno Rice /* 17005244eac9SBenno Rice * If there is an active pte entry, we need to deactivate it (and 17015244eac9SBenno Rice * save the ref & cfg bits). 17025244eac9SBenno Rice */ 17035244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, pteidx); 17045244eac9SBenno Rice if (pt != NULL) { 17055244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 17065244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 17075244eac9SBenno Rice } else { 17085244eac9SBenno Rice pmap_pte_overflow--; 17095244eac9SBenno Rice } 17105244eac9SBenno Rice 17115244eac9SBenno Rice /* 17125244eac9SBenno Rice * Update our statistics. 17135244eac9SBenno Rice */ 17145244eac9SBenno Rice pvo->pvo_pmap->pm_stats.resident_count--; 17155244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & PVO_WIRED) 17165244eac9SBenno Rice pvo->pvo_pmap->pm_stats.wired_count--; 17175244eac9SBenno Rice 17185244eac9SBenno Rice /* 17195244eac9SBenno Rice * Save the REF/CHG bits into their cache if the page is managed. 17205244eac9SBenno Rice */ 17215244eac9SBenno Rice if (pvo->pvo_vaddr & PVO_MANAGED) { 17225244eac9SBenno Rice struct vm_page *pg; 17235244eac9SBenno Rice 17245244eac9SBenno Rice pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo * PTE_RPGN); 17255244eac9SBenno Rice if (pg != NULL) { 17265244eac9SBenno Rice pmap_attr_save(pg, pvo->pvo_pte.pte_lo & 17275244eac9SBenno Rice (PTE_REF | PTE_CHG)); 17285244eac9SBenno Rice } 17295244eac9SBenno Rice } 17305244eac9SBenno Rice 17315244eac9SBenno Rice /* 17325244eac9SBenno Rice * Remove this PVO from the PV list. 17335244eac9SBenno Rice */ 17345244eac9SBenno Rice LIST_REMOVE(pvo, pvo_vlink); 17355244eac9SBenno Rice 17365244eac9SBenno Rice /* 17375244eac9SBenno Rice * Remove this from the overflow list and return it to the pool 17385244eac9SBenno Rice * if we aren't going to reuse it. 17395244eac9SBenno Rice */ 17405244eac9SBenno Rice LIST_REMOVE(pvo, pvo_olink); 17415244eac9SBenno Rice zfree(pvo->pvo_vaddr & PVO_MANAGED ? pmap_mpvo_zone : pmap_upvo_zone, 17425244eac9SBenno Rice pvo); 17435244eac9SBenno Rice pmap_pvo_entries--; 17445244eac9SBenno Rice pmap_pvo_remove_calls++; 17455244eac9SBenno Rice } 17465244eac9SBenno Rice 17475244eac9SBenno Rice static __inline int 17485244eac9SBenno Rice pmap_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx) 17495244eac9SBenno Rice { 17505244eac9SBenno Rice int pteidx; 17515244eac9SBenno Rice 17525244eac9SBenno Rice /* 17535244eac9SBenno Rice * We can find the actual pte entry without searching by grabbing 17545244eac9SBenno Rice * the PTEG index from 3 unused bits in pte_lo[11:9] and by 17555244eac9SBenno Rice * noticing the HID bit. 17565244eac9SBenno Rice */ 17575244eac9SBenno Rice pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo); 17585244eac9SBenno Rice if (pvo->pvo_pte.pte_hi & PTE_HID) 17595244eac9SBenno Rice pteidx ^= pmap_pteg_mask * 8; 17605244eac9SBenno Rice 17615244eac9SBenno Rice return (pteidx); 17625244eac9SBenno Rice } 17635244eac9SBenno Rice 17645244eac9SBenno Rice static struct pvo_entry * 17655244eac9SBenno Rice pmap_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p) 17665244eac9SBenno Rice { 17675244eac9SBenno Rice struct pvo_entry *pvo; 17685244eac9SBenno Rice int ptegidx; 17695244eac9SBenno Rice u_int sr; 17705244eac9SBenno Rice 17715244eac9SBenno Rice va &= ~ADDR_POFF; 17725244eac9SBenno Rice sr = va_to_sr(pm->pm_sr, va); 17735244eac9SBenno Rice ptegidx = va_to_pteg(sr, va); 17745244eac9SBenno Rice 17755244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) { 17765244eac9SBenno Rice if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) { 17775244eac9SBenno Rice if (pteidx_p) 17785244eac9SBenno Rice *pteidx_p = pmap_pvo_pte_index(pvo, ptegidx); 17795244eac9SBenno Rice return (pvo); 17805244eac9SBenno Rice } 17815244eac9SBenno Rice } 17825244eac9SBenno Rice 17835244eac9SBenno Rice return (NULL); 17845244eac9SBenno Rice } 17855244eac9SBenno Rice 17865244eac9SBenno Rice static struct pte * 17875244eac9SBenno Rice pmap_pvo_to_pte(const struct pvo_entry *pvo, int pteidx) 17885244eac9SBenno Rice { 17895244eac9SBenno Rice struct pte *pt; 17905244eac9SBenno Rice 17915244eac9SBenno Rice /* 17925244eac9SBenno Rice * If we haven't been supplied the ptegidx, calculate it. 17935244eac9SBenno Rice */ 17945244eac9SBenno Rice if (pteidx == -1) { 17955244eac9SBenno Rice int ptegidx; 17965244eac9SBenno Rice u_int sr; 17975244eac9SBenno Rice 17985244eac9SBenno Rice sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr); 17995244eac9SBenno Rice ptegidx = va_to_pteg(sr, pvo->pvo_vaddr); 18005244eac9SBenno Rice pteidx = pmap_pvo_pte_index(pvo, ptegidx); 18015244eac9SBenno Rice } 18025244eac9SBenno Rice 18035244eac9SBenno Rice pt = &pmap_pteg_table[pteidx >> 3].pt[pteidx & 7]; 18045244eac9SBenno Rice 18055244eac9SBenno Rice if ((pvo->pvo_pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) { 18065244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has valid pte in pvo but no " 18075244eac9SBenno Rice "valid pte index", pvo); 18085244eac9SBenno Rice } 18095244eac9SBenno Rice 18105244eac9SBenno Rice if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) { 18115244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has valid pte index in pvo " 18125244eac9SBenno Rice "pvo but no valid pte", pvo); 18135244eac9SBenno Rice } 18145244eac9SBenno Rice 18155244eac9SBenno Rice if ((pt->pte_hi ^ (pvo->pvo_pte.pte_hi & ~PTE_VALID)) == PTE_VALID) { 18165244eac9SBenno Rice if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0) { 18175244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has valid pte in " 18185244eac9SBenno Rice "pmap_pteg_table %p but invalid in pvo", pvo, pt); 18195244eac9SBenno Rice } 18205244eac9SBenno Rice 18215244eac9SBenno Rice if (((pt->pte_lo ^ pvo->pvo_pte.pte_lo) & ~(PTE_CHG|PTE_REF)) 18225244eac9SBenno Rice != 0) { 18235244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p pte does not match " 18245244eac9SBenno Rice "pte %p in pmap_pteg_table", pvo, pt); 18255244eac9SBenno Rice } 18265244eac9SBenno Rice 18275244eac9SBenno Rice return (pt); 18285244eac9SBenno Rice } 18295244eac9SBenno Rice 18305244eac9SBenno Rice if (pvo->pvo_pte.pte_hi & PTE_VALID) { 18315244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has invalid pte %p in " 18325244eac9SBenno Rice "pmap_pteg_table but valid in pvo", pvo, pt); 18335244eac9SBenno Rice } 18345244eac9SBenno Rice 18355244eac9SBenno Rice return (NULL); 18365244eac9SBenno Rice } 18375244eac9SBenno Rice 18385244eac9SBenno Rice /* 18395244eac9SBenno Rice * XXX: THIS STUFF SHOULD BE IN pte.c? 18405244eac9SBenno Rice */ 18415244eac9SBenno Rice int 18425244eac9SBenno Rice pmap_pte_spill(vm_offset_t addr) 18435244eac9SBenno Rice { 18445244eac9SBenno Rice struct pvo_entry *source_pvo, *victim_pvo; 18455244eac9SBenno Rice struct pvo_entry *pvo; 18465244eac9SBenno Rice int ptegidx, i, j; 18475244eac9SBenno Rice u_int sr; 18485244eac9SBenno Rice struct pteg *pteg; 18495244eac9SBenno Rice struct pte *pt; 18505244eac9SBenno Rice 18515244eac9SBenno Rice pmap_pte_spills++; 18525244eac9SBenno Rice 18535244eac9SBenno Rice __asm __volatile("mfsrin %0,%1" : "=r"(sr) : "r"(addr)); 18545244eac9SBenno Rice ptegidx = va_to_pteg(sr, addr); 18555244eac9SBenno Rice 18565244eac9SBenno Rice /* 18575244eac9SBenno Rice * Have to substitute some entry. Use the primary hash for this. 18585244eac9SBenno Rice * Use low bits of timebase as random generator. 18595244eac9SBenno Rice */ 18605244eac9SBenno Rice pteg = &pmap_pteg_table[ptegidx]; 18615244eac9SBenno Rice __asm __volatile("mftb %0" : "=r"(i)); 18625244eac9SBenno Rice i &= 7; 18635244eac9SBenno Rice pt = &pteg->pt[i]; 18645244eac9SBenno Rice 18655244eac9SBenno Rice source_pvo = NULL; 18665244eac9SBenno Rice victim_pvo = NULL; 18675244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) { 18685244eac9SBenno Rice /* 18695244eac9SBenno Rice * We need to find a pvo entry for this address. 18705244eac9SBenno Rice */ 18715244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 18725244eac9SBenno Rice if (source_pvo == NULL && 18735244eac9SBenno Rice pmap_pte_match(&pvo->pvo_pte, sr, addr, 18745244eac9SBenno Rice pvo->pvo_pte.pte_hi & PTE_HID)) { 18755244eac9SBenno Rice /* 18765244eac9SBenno Rice * Now found an entry to be spilled into the pteg. 18775244eac9SBenno Rice * The PTE is now valid, so we know it's active. 18785244eac9SBenno Rice */ 18795244eac9SBenno Rice j = pmap_pte_insert(ptegidx, &pvo->pvo_pte); 18805244eac9SBenno Rice 18815244eac9SBenno Rice if (j >= 0) { 18825244eac9SBenno Rice PVO_PTEGIDX_SET(pvo, j); 18835244eac9SBenno Rice pmap_pte_overflow--; 18845244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 18855244eac9SBenno Rice return (1); 18865244eac9SBenno Rice } 18875244eac9SBenno Rice 18885244eac9SBenno Rice source_pvo = pvo; 18895244eac9SBenno Rice 18905244eac9SBenno Rice if (victim_pvo != NULL) 18915244eac9SBenno Rice break; 18925244eac9SBenno Rice } 18935244eac9SBenno Rice 18945244eac9SBenno Rice /* 18955244eac9SBenno Rice * We also need the pvo entry of the victim we are replacing 18965244eac9SBenno Rice * so save the R & C bits of the PTE. 18975244eac9SBenno Rice */ 18985244eac9SBenno Rice if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL && 18995244eac9SBenno Rice pmap_pte_compare(pt, &pvo->pvo_pte)) { 19005244eac9SBenno Rice victim_pvo = pvo; 19015244eac9SBenno Rice if (source_pvo != NULL) 19025244eac9SBenno Rice break; 19035244eac9SBenno Rice } 19045244eac9SBenno Rice } 19055244eac9SBenno Rice 19065244eac9SBenno Rice if (source_pvo == NULL) 19075244eac9SBenno Rice return (0); 19085244eac9SBenno Rice 19095244eac9SBenno Rice if (victim_pvo == NULL) { 19105244eac9SBenno Rice if ((pt->pte_hi & PTE_HID) == 0) 19115244eac9SBenno Rice panic("pmap_pte_spill: victim p-pte (%p) has no pvo" 19125244eac9SBenno Rice "entry", pt); 19135244eac9SBenno Rice 19145244eac9SBenno Rice /* 19155244eac9SBenno Rice * If this is a secondary PTE, we need to search it's primary 19165244eac9SBenno Rice * pvo bucket for the matching PVO. 19175244eac9SBenno Rice */ 19185244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx ^ pmap_pteg_mask], 19195244eac9SBenno Rice pvo_olink) { 19205244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 19215244eac9SBenno Rice /* 19225244eac9SBenno Rice * We also need the pvo entry of the victim we are 19235244eac9SBenno Rice * replacing so save the R & C bits of the PTE. 19245244eac9SBenno Rice */ 19255244eac9SBenno Rice if (pmap_pte_compare(pt, &pvo->pvo_pte)) { 19265244eac9SBenno Rice victim_pvo = pvo; 19275244eac9SBenno Rice break; 19285244eac9SBenno Rice } 19295244eac9SBenno Rice } 19305244eac9SBenno Rice 19315244eac9SBenno Rice if (victim_pvo == NULL) 19325244eac9SBenno Rice panic("pmap_pte_spill: victim s-pte (%p) has no pvo" 19335244eac9SBenno Rice "entry", pt); 19345244eac9SBenno Rice } 19355244eac9SBenno Rice 19365244eac9SBenno Rice /* 19375244eac9SBenno Rice * We are invalidating the TLB entry for the EA we are replacing even 19385244eac9SBenno Rice * though it's valid. If we don't, we lose any ref/chg bit changes 19395244eac9SBenno Rice * contained in the TLB entry. 19405244eac9SBenno Rice */ 19415244eac9SBenno Rice source_pvo->pvo_pte.pte_hi &= ~PTE_HID; 19425244eac9SBenno Rice 19435244eac9SBenno Rice pmap_pte_unset(pt, &victim_pvo->pvo_pte, victim_pvo->pvo_vaddr); 19445244eac9SBenno Rice pmap_pte_set(pt, &source_pvo->pvo_pte); 19455244eac9SBenno Rice 19465244eac9SBenno Rice PVO_PTEGIDX_CLR(victim_pvo); 19475244eac9SBenno Rice PVO_PTEGIDX_SET(source_pvo, i); 19485244eac9SBenno Rice pmap_pte_replacements++; 19495244eac9SBenno Rice 19505244eac9SBenno Rice PMAP_PVO_CHECK(victim_pvo); 19515244eac9SBenno Rice PMAP_PVO_CHECK(source_pvo); 19525244eac9SBenno Rice 19535244eac9SBenno Rice return (1); 19545244eac9SBenno Rice } 19555244eac9SBenno Rice 19565244eac9SBenno Rice static int 19575244eac9SBenno Rice pmap_pte_insert(u_int ptegidx, struct pte *pvo_pt) 19585244eac9SBenno Rice { 19595244eac9SBenno Rice struct pte *pt; 19605244eac9SBenno Rice int i; 19615244eac9SBenno Rice 19625244eac9SBenno Rice /* 19635244eac9SBenno Rice * First try primary hash. 19645244eac9SBenno Rice */ 19655244eac9SBenno Rice for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) { 19665244eac9SBenno Rice if ((pt->pte_hi & PTE_VALID) == 0) { 19675244eac9SBenno Rice pvo_pt->pte_hi &= ~PTE_HID; 19685244eac9SBenno Rice pmap_pte_set(pt, pvo_pt); 19695244eac9SBenno Rice return (i); 19705244eac9SBenno Rice } 19715244eac9SBenno Rice } 19725244eac9SBenno Rice 19735244eac9SBenno Rice /* 19745244eac9SBenno Rice * Now try secondary hash. 19755244eac9SBenno Rice */ 19765244eac9SBenno Rice ptegidx ^= pmap_pteg_mask; 19775244eac9SBenno Rice ptegidx++; 19785244eac9SBenno Rice for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) { 19795244eac9SBenno Rice if ((pt->pte_hi & PTE_VALID) == 0) { 19805244eac9SBenno Rice pvo_pt->pte_hi |= PTE_HID; 19815244eac9SBenno Rice pmap_pte_set(pt, pvo_pt); 19825244eac9SBenno Rice return (i); 19835244eac9SBenno Rice } 19845244eac9SBenno Rice } 19855244eac9SBenno Rice 19865244eac9SBenno Rice panic("pmap_pte_insert: overflow"); 19875244eac9SBenno Rice return (-1); 19885244eac9SBenno Rice } 19895244eac9SBenno Rice 19905244eac9SBenno Rice static boolean_t 19915244eac9SBenno Rice pmap_query_bit(vm_page_t m, int ptebit) 19925244eac9SBenno Rice { 19935244eac9SBenno Rice struct pvo_entry *pvo; 19945244eac9SBenno Rice struct pte *pt; 19955244eac9SBenno Rice 19965244eac9SBenno Rice if (pmap_attr_fetch(m) & ptebit) 19975244eac9SBenno Rice return (TRUE); 19985244eac9SBenno Rice 19995244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 20005244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 20015244eac9SBenno Rice 20025244eac9SBenno Rice /* 20035244eac9SBenno Rice * See if we saved the bit off. If so, cache it and return 20045244eac9SBenno Rice * success. 20055244eac9SBenno Rice */ 20065244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & ptebit) { 20075244eac9SBenno Rice pmap_attr_save(m, ptebit); 20085244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 20095244eac9SBenno Rice return (TRUE); 20105244eac9SBenno Rice } 20115244eac9SBenno Rice } 20125244eac9SBenno Rice 20135244eac9SBenno Rice /* 20145244eac9SBenno Rice * No luck, now go through the hard part of looking at the PTEs 20155244eac9SBenno Rice * themselves. Sync so that any pending REF/CHG bits are flushed to 20165244eac9SBenno Rice * the PTEs. 20175244eac9SBenno Rice */ 20185244eac9SBenno Rice SYNC(); 20195244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 20205244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 20215244eac9SBenno Rice 20225244eac9SBenno Rice /* 20235244eac9SBenno Rice * See if this pvo has a valid PTE. if so, fetch the 20245244eac9SBenno Rice * REF/CHG bits from the valid PTE. If the appropriate 20255244eac9SBenno Rice * ptebit is set, cache it and return success. 20265244eac9SBenno Rice */ 20275244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 20285244eac9SBenno Rice if (pt != NULL) { 20295244eac9SBenno Rice pmap_pte_synch(pt, &pvo->pvo_pte); 20305244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & ptebit) { 20315244eac9SBenno Rice pmap_attr_save(m, ptebit); 20325244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 20335244eac9SBenno Rice return (TRUE); 20345244eac9SBenno Rice } 20355244eac9SBenno Rice } 20365244eac9SBenno Rice } 20375244eac9SBenno Rice 20385244eac9SBenno Rice return (TRUE); 20395244eac9SBenno Rice } 20405244eac9SBenno Rice 20415244eac9SBenno Rice static boolean_t 20425244eac9SBenno Rice pmap_clear_bit(vm_page_t m, int ptebit) 20435244eac9SBenno Rice { 20445244eac9SBenno Rice struct pvo_entry *pvo; 20455244eac9SBenno Rice struct pte *pt; 20465244eac9SBenno Rice int rv; 20475244eac9SBenno Rice 20485244eac9SBenno Rice /* 20495244eac9SBenno Rice * Clear the cached value. 20505244eac9SBenno Rice */ 20515244eac9SBenno Rice rv = pmap_attr_fetch(m); 20525244eac9SBenno Rice pmap_attr_clear(m, ptebit); 20535244eac9SBenno Rice 20545244eac9SBenno Rice /* 20555244eac9SBenno Rice * Sync so that any pending REF/CHG bits are flushed to the PTEs (so 20565244eac9SBenno Rice * we can reset the right ones). note that since the pvo entries and 20575244eac9SBenno Rice * list heads are accessed via BAT0 and are never placed in the page 20585244eac9SBenno Rice * table, we don't have to worry about further accesses setting the 20595244eac9SBenno Rice * REF/CHG bits. 20605244eac9SBenno Rice */ 20615244eac9SBenno Rice SYNC(); 20625244eac9SBenno Rice 20635244eac9SBenno Rice /* 20645244eac9SBenno Rice * For each pvo entry, clear the pvo's ptebit. If this pvo has a 20655244eac9SBenno Rice * valid pte clear the ptebit from the valid pte. 20665244eac9SBenno Rice */ 20675244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 20685244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 20695244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 20705244eac9SBenno Rice if (pt != NULL) { 20715244eac9SBenno Rice pmap_pte_synch(pt, &pvo->pvo_pte); 20725244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & ptebit) 20735244eac9SBenno Rice pmap_pte_clear(pt, PVO_VADDR(pvo), ptebit); 20745244eac9SBenno Rice } 20755244eac9SBenno Rice rv |= pvo->pvo_pte.pte_lo; 20765244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~ptebit; 20775244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 20785244eac9SBenno Rice } 20795244eac9SBenno Rice 20805244eac9SBenno Rice return ((rv & ptebit) != 0); 2081bdf71f56SBenno Rice } 2082