xref: /freebsd/sys/powerpc/aim/mmu_oea.c (revision c3d11d22bee4421a959f1817ba5d19f4ad4003f5)
1f9bac91bSBenno Rice /*
25244eac9SBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
35244eac9SBenno Rice  * All rights reserved.
45244eac9SBenno Rice  *
55244eac9SBenno Rice  * This code is derived from software contributed to The NetBSD Foundation
65244eac9SBenno Rice  * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
75244eac9SBenno Rice  *
85244eac9SBenno Rice  * Redistribution and use in source and binary forms, with or without
95244eac9SBenno Rice  * modification, are permitted provided that the following conditions
105244eac9SBenno Rice  * are met:
115244eac9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
125244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
135244eac9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
145244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
155244eac9SBenno Rice  *    documentation and/or other materials provided with the distribution.
165244eac9SBenno Rice  * 3. All advertising materials mentioning features or use of this software
175244eac9SBenno Rice  *    must display the following acknowledgement:
185244eac9SBenno Rice  *        This product includes software developed by the NetBSD
195244eac9SBenno Rice  *        Foundation, Inc. and its contributors.
205244eac9SBenno Rice  * 4. Neither the name of The NetBSD Foundation nor the names of its
215244eac9SBenno Rice  *    contributors may be used to endorse or promote products derived
225244eac9SBenno Rice  *    from this software without specific prior written permission.
235244eac9SBenno Rice  *
245244eac9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
255244eac9SBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
265244eac9SBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
275244eac9SBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
285244eac9SBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
295244eac9SBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305244eac9SBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315244eac9SBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
325244eac9SBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335244eac9SBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
345244eac9SBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
355244eac9SBenno Rice  */
365244eac9SBenno Rice /*
37f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
38f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
39f9bac91bSBenno Rice  * All rights reserved.
40f9bac91bSBenno Rice  *
41f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
42f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
43f9bac91bSBenno Rice  * are met:
44f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
45f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
46f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
47f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
48f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
49f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
50f9bac91bSBenno Rice  *    must display the following acknowledgement:
51f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
52f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
53f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
54f9bac91bSBenno Rice  *
55f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
56f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
60f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
61f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
62f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
63f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
64f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65f9bac91bSBenno Rice  *
66111c77dcSBenno Rice  * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
67f9bac91bSBenno Rice  */
68f9bac91bSBenno Rice /*
69f9bac91bSBenno Rice  * Copyright (C) 2001 Benno Rice.
70f9bac91bSBenno Rice  * All rights reserved.
71f9bac91bSBenno Rice  *
72f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
73f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
74f9bac91bSBenno Rice  * are met:
75f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
76f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
77f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
78f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
79f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
80f9bac91bSBenno Rice  *
81f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
82f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
83f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
84f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
85f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
86f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
87f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
88f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
89f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
90f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
91f9bac91bSBenno Rice  */
92f9bac91bSBenno Rice 
938368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
948368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
95f9bac91bSBenno Rice 
965244eac9SBenno Rice /*
975244eac9SBenno Rice  * Manages physical address maps.
985244eac9SBenno Rice  *
995244eac9SBenno Rice  * In addition to hardware address maps, this module is called upon to
1005244eac9SBenno Rice  * provide software-use-only maps which may or may not be stored in the
1015244eac9SBenno Rice  * same form as hardware maps.  These pseudo-maps are used to store
1025244eac9SBenno Rice  * intermediate results from copy operations to and from address spaces.
1035244eac9SBenno Rice  *
1045244eac9SBenno Rice  * Since the information managed by this module is also stored by the
1055244eac9SBenno Rice  * logical address mapping module, this module may throw away valid virtual
1065244eac9SBenno Rice  * to physical mappings at almost any time.  However, invalidations of
1075244eac9SBenno Rice  * mappings must be done as requested.
1085244eac9SBenno Rice  *
1095244eac9SBenno Rice  * In order to cope with hardware architectures which make virtual to
1105244eac9SBenno Rice  * physical map invalidates expensive, this module may delay invalidate
1115244eac9SBenno Rice  * reduced protection operations until such time as they are actually
1125244eac9SBenno Rice  * necessary.  This module is given full information as to which processors
1135244eac9SBenno Rice  * are currently using which maps, and to when physical maps must be made
1145244eac9SBenno Rice  * correct.
1155244eac9SBenno Rice  */
1165244eac9SBenno Rice 
117ad7a226fSPeter Wemm #include "opt_kstack_pages.h"
118ad7a226fSPeter Wemm 
119f9bac91bSBenno Rice #include <sys/param.h>
1200b27d710SPeter Wemm #include <sys/kernel.h>
1215244eac9SBenno Rice #include <sys/ktr.h>
12294e0b85eSMark Peek #include <sys/lock.h>
1235244eac9SBenno Rice #include <sys/msgbuf.h>
124f9bac91bSBenno Rice #include <sys/mutex.h>
1255244eac9SBenno Rice #include <sys/proc.h>
1265244eac9SBenno Rice #include <sys/sysctl.h>
1275244eac9SBenno Rice #include <sys/systm.h>
1285244eac9SBenno Rice #include <sys/vmmeter.h>
1295244eac9SBenno Rice 
1305244eac9SBenno Rice #include <dev/ofw/openfirm.h>
131f9bac91bSBenno Rice 
132f9bac91bSBenno Rice #include <vm/vm.h>
133f9bac91bSBenno Rice #include <vm/vm_param.h>
134f9bac91bSBenno Rice #include <vm/vm_kern.h>
135f9bac91bSBenno Rice #include <vm/vm_page.h>
136f9bac91bSBenno Rice #include <vm/vm_map.h>
137f9bac91bSBenno Rice #include <vm/vm_object.h>
138f9bac91bSBenno Rice #include <vm/vm_extern.h>
139f9bac91bSBenno Rice #include <vm/vm_pageout.h>
140f9bac91bSBenno Rice #include <vm/vm_pager.h>
141378862a7SJeff Roberson #include <vm/uma.h>
142f9bac91bSBenno Rice 
1437c277971SPeter Grehan #include <machine/cpu.h>
14431c82d03SBenno Rice #include <machine/powerpc.h>
145d699b539SMark Peek #include <machine/bat.h>
1465244eac9SBenno Rice #include <machine/frame.h>
1475244eac9SBenno Rice #include <machine/md_var.h>
1485244eac9SBenno Rice #include <machine/psl.h>
149f9bac91bSBenno Rice #include <machine/pte.h>
1505244eac9SBenno Rice #include <machine/sr.h>
151f9bac91bSBenno Rice 
1525244eac9SBenno Rice #define	PMAP_DEBUG
153f9bac91bSBenno Rice 
1545244eac9SBenno Rice #define TODO	panic("%s: not implemented", __func__);
155f9bac91bSBenno Rice 
1565244eac9SBenno Rice #define	TLBIE(va)	__asm __volatile("tlbie %0" :: "r"(va))
1575244eac9SBenno Rice #define	TLBSYNC()	__asm __volatile("tlbsync");
1585244eac9SBenno Rice #define	SYNC()		__asm __volatile("sync");
1595244eac9SBenno Rice #define	EIEIO()		__asm __volatile("eieio");
1605244eac9SBenno Rice 
1615244eac9SBenno Rice #define	VSID_MAKE(sr, hash)	((sr) | (((hash) & 0xfffff) << 4))
1625244eac9SBenno Rice #define	VSID_TO_SR(vsid)	((vsid) & 0xf)
1635244eac9SBenno Rice #define	VSID_TO_HASH(vsid)	(((vsid) >> 4) & 0xfffff)
1645244eac9SBenno Rice 
1655244eac9SBenno Rice #define	PVO_PTEGIDX_MASK	0x0007		/* which PTEG slot */
1665244eac9SBenno Rice #define	PVO_PTEGIDX_VALID	0x0008		/* slot is valid */
1675244eac9SBenno Rice #define	PVO_WIRED		0x0010		/* PVO entry is wired */
1685244eac9SBenno Rice #define	PVO_MANAGED		0x0020		/* PVO entry is managed */
1695244eac9SBenno Rice #define	PVO_EXECUTABLE		0x0040		/* PVO entry is executable */
170a8aaf02cSBenno Rice #define	PVO_BOOTSTRAP		0x0080		/* PVO entry allocated during
17149f8f727SBenno Rice 						   bootstrap */
1725244eac9SBenno Rice #define	PVO_VADDR(pvo)		((pvo)->pvo_vaddr & ~ADDR_POFF)
1735244eac9SBenno Rice #define	PVO_ISEXECUTABLE(pvo)	((pvo)->pvo_vaddr & PVO_EXECUTABLE)
1745244eac9SBenno Rice #define	PVO_PTEGIDX_GET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_MASK)
1755244eac9SBenno Rice #define	PVO_PTEGIDX_ISSET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_VALID)
1765244eac9SBenno Rice #define	PVO_PTEGIDX_CLR(pvo)	\
1775244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr &= ~(PVO_PTEGIDX_VALID|PVO_PTEGIDX_MASK)))
1785244eac9SBenno Rice #define	PVO_PTEGIDX_SET(pvo, i)	\
1795244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr |= (i)|PVO_PTEGIDX_VALID))
1805244eac9SBenno Rice 
1815244eac9SBenno Rice #define	PMAP_PVO_CHECK(pvo)
1825244eac9SBenno Rice 
1835244eac9SBenno Rice struct ofw_map {
1845244eac9SBenno Rice 	vm_offset_t	om_va;
1855244eac9SBenno Rice 	vm_size_t	om_len;
1865244eac9SBenno Rice 	vm_offset_t	om_pa;
1875244eac9SBenno Rice 	u_int		om_mode;
1885244eac9SBenno Rice };
189f9bac91bSBenno Rice 
1905244eac9SBenno Rice int	pmap_bootstrapped = 0;
191f9bac91bSBenno Rice 
1925244eac9SBenno Rice /*
1935244eac9SBenno Rice  * Virtual and physical address of message buffer.
1945244eac9SBenno Rice  */
1955244eac9SBenno Rice struct		msgbuf *msgbufp;
1965244eac9SBenno Rice vm_offset_t	msgbuf_phys;
197f9bac91bSBenno Rice 
19803b6e025SPeter Grehan int pmap_pagedaemon_waken;
19903b6e025SPeter Grehan 
2005244eac9SBenno Rice /*
2015244eac9SBenno Rice  * Map of physical memory regions.
2025244eac9SBenno Rice  */
2035244eac9SBenno Rice vm_offset_t	phys_avail[128];
2045244eac9SBenno Rice u_int		phys_avail_count;
20531c82d03SBenno Rice static struct	mem_region *regions;
20631c82d03SBenno Rice static struct	mem_region *pregions;
20731c82d03SBenno Rice int		regions_sz, pregions_sz;
208aa39961eSBenno Rice static struct	ofw_map *translations;
2095244eac9SBenno Rice 
2105244eac9SBenno Rice /*
2115244eac9SBenno Rice  * First and last available kernel virtual addresses.
2125244eac9SBenno Rice  */
213f9bac91bSBenno Rice vm_offset_t virtual_avail;
214f9bac91bSBenno Rice vm_offset_t virtual_end;
215f9bac91bSBenno Rice vm_offset_t kernel_vm_end;
216f9bac91bSBenno Rice 
2175244eac9SBenno Rice /*
2185244eac9SBenno Rice  * Kernel pmap.
2195244eac9SBenno Rice  */
2205244eac9SBenno Rice struct pmap kernel_pmap_store;
2215244eac9SBenno Rice extern struct pmap ofw_pmap;
222f9bac91bSBenno Rice 
223f9bac91bSBenno Rice /*
2245244eac9SBenno Rice  * PTEG data.
225f9bac91bSBenno Rice  */
2265244eac9SBenno Rice static struct	pteg *pmap_pteg_table;
2275244eac9SBenno Rice u_int		pmap_pteg_count;
2285244eac9SBenno Rice u_int		pmap_pteg_mask;
2295244eac9SBenno Rice 
2305244eac9SBenno Rice /*
2315244eac9SBenno Rice  * PVO data.
2325244eac9SBenno Rice  */
2335244eac9SBenno Rice struct	pvo_head *pmap_pvo_table;		/* pvo entries by pteg index */
2345244eac9SBenno Rice struct	pvo_head pmap_pvo_kunmanaged =
2355244eac9SBenno Rice     LIST_HEAD_INITIALIZER(pmap_pvo_kunmanaged);	/* list of unmanaged pages */
2365244eac9SBenno Rice struct	pvo_head pmap_pvo_unmanaged =
2375244eac9SBenno Rice     LIST_HEAD_INITIALIZER(pmap_pvo_unmanaged);	/* list of unmanaged pages */
2385244eac9SBenno Rice 
239378862a7SJeff Roberson uma_zone_t	pmap_upvo_zone;	/* zone for pvo entries for unmanaged pages */
240378862a7SJeff Roberson uma_zone_t	pmap_mpvo_zone;	/* zone for pvo entries for managed pages */
2415244eac9SBenno Rice 
2420d290675SBenno Rice #define	BPVO_POOL_SIZE	32768
24349f8f727SBenno Rice static struct	pvo_entry *pmap_bpvo_pool;
2440d290675SBenno Rice static int	pmap_bpvo_pool_index = 0;
2455244eac9SBenno Rice 
2465244eac9SBenno Rice #define	VSID_NBPW	(sizeof(u_int32_t) * 8)
2475244eac9SBenno Rice static u_int	pmap_vsid_bitmap[NPMAPS / VSID_NBPW];
2485244eac9SBenno Rice 
2495244eac9SBenno Rice static boolean_t pmap_initialized = FALSE;
2505244eac9SBenno Rice 
2515244eac9SBenno Rice /*
2525244eac9SBenno Rice  * Statistics.
2535244eac9SBenno Rice  */
2545244eac9SBenno Rice u_int	pmap_pte_valid = 0;
2555244eac9SBenno Rice u_int	pmap_pte_overflow = 0;
2565244eac9SBenno Rice u_int	pmap_pte_replacements = 0;
2575244eac9SBenno Rice u_int	pmap_pvo_entries = 0;
2585244eac9SBenno Rice u_int	pmap_pvo_enter_calls = 0;
2595244eac9SBenno Rice u_int	pmap_pvo_remove_calls = 0;
2605244eac9SBenno Rice u_int	pmap_pte_spills = 0;
2615244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_valid, CTLFLAG_RD, &pmap_pte_valid,
2625244eac9SBenno Rice     0, "");
2635244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_overflow, CTLFLAG_RD,
2645244eac9SBenno Rice     &pmap_pte_overflow, 0, "");
2655244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_replacements, CTLFLAG_RD,
2665244eac9SBenno Rice     &pmap_pte_replacements, 0, "");
2675244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_entries, CTLFLAG_RD, &pmap_pvo_entries,
2685244eac9SBenno Rice     0, "");
2695244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_enter_calls, CTLFLAG_RD,
2705244eac9SBenno Rice     &pmap_pvo_enter_calls, 0, "");
2715244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_remove_calls, CTLFLAG_RD,
2725244eac9SBenno Rice     &pmap_pvo_remove_calls, 0, "");
2735244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_spills, CTLFLAG_RD,
2745244eac9SBenno Rice     &pmap_pte_spills, 0, "");
2755244eac9SBenno Rice 
2765244eac9SBenno Rice struct	pvo_entry *pmap_pvo_zeropage;
2775244eac9SBenno Rice 
2785244eac9SBenno Rice vm_offset_t	pmap_rkva_start = VM_MIN_KERNEL_ADDRESS;
2795244eac9SBenno Rice u_int		pmap_rkva_count = 4;
2805244eac9SBenno Rice 
2815244eac9SBenno Rice /*
2825244eac9SBenno Rice  * Allocate physical memory for use in pmap_bootstrap.
2835244eac9SBenno Rice  */
2845244eac9SBenno Rice static vm_offset_t	pmap_bootstrap_alloc(vm_size_t, u_int);
2855244eac9SBenno Rice 
2865244eac9SBenno Rice /*
2875244eac9SBenno Rice  * PTE calls.
2885244eac9SBenno Rice  */
2895244eac9SBenno Rice static int		pmap_pte_insert(u_int, struct pte *);
2905244eac9SBenno Rice 
2915244eac9SBenno Rice /*
2925244eac9SBenno Rice  * PVO calls.
2935244eac9SBenno Rice  */
294378862a7SJeff Roberson static int	pmap_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *,
2955244eac9SBenno Rice 		    vm_offset_t, vm_offset_t, u_int, int);
2965244eac9SBenno Rice static void	pmap_pvo_remove(struct pvo_entry *, int);
2975244eac9SBenno Rice static struct	pvo_entry *pmap_pvo_find_va(pmap_t, vm_offset_t, int *);
2985244eac9SBenno Rice static struct	pte *pmap_pvo_to_pte(const struct pvo_entry *, int);
2995244eac9SBenno Rice 
3005244eac9SBenno Rice /*
3015244eac9SBenno Rice  * Utility routines.
3025244eac9SBenno Rice  */
3035244eac9SBenno Rice static struct		pvo_entry *pmap_rkva_alloc(void);
3045244eac9SBenno Rice static void		pmap_pa_map(struct pvo_entry *, vm_offset_t,
3055244eac9SBenno Rice 			    struct pte *, int *);
3065244eac9SBenno Rice static void		pmap_pa_unmap(struct pvo_entry *, struct pte *, int *);
3075244eac9SBenno Rice static void		pmap_syncicache(vm_offset_t, vm_size_t);
3085244eac9SBenno Rice static boolean_t	pmap_query_bit(vm_page_t, int);
30903b6e025SPeter Grehan static u_int		pmap_clear_bit(vm_page_t, int, int *);
3105244eac9SBenno Rice static void		tlbia(void);
3115244eac9SBenno Rice 
3125244eac9SBenno Rice static __inline int
3135244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va)
3145244eac9SBenno Rice {
3155244eac9SBenno Rice 	return (sr[(uintptr_t)va >> ADDR_SR_SHFT]);
3165244eac9SBenno Rice }
3175244eac9SBenno Rice 
3185244eac9SBenno Rice static __inline u_int
3195244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr)
3205244eac9SBenno Rice {
3215244eac9SBenno Rice 	u_int hash;
3225244eac9SBenno Rice 
3235244eac9SBenno Rice 	hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >>
3245244eac9SBenno Rice 	    ADDR_PIDX_SHFT);
3255244eac9SBenno Rice 	return (hash & pmap_pteg_mask);
3265244eac9SBenno Rice }
3275244eac9SBenno Rice 
3285244eac9SBenno Rice static __inline struct pvo_head *
3298207b362SBenno Rice pa_to_pvoh(vm_offset_t pa, vm_page_t *pg_p)
3305244eac9SBenno Rice {
3315244eac9SBenno Rice 	struct	vm_page *pg;
3325244eac9SBenno Rice 
3335244eac9SBenno Rice 	pg = PHYS_TO_VM_PAGE(pa);
3345244eac9SBenno Rice 
3358207b362SBenno Rice 	if (pg_p != NULL)
3368207b362SBenno Rice 		*pg_p = pg;
3378207b362SBenno Rice 
3385244eac9SBenno Rice 	if (pg == NULL)
3395244eac9SBenno Rice 		return (&pmap_pvo_unmanaged);
3405244eac9SBenno Rice 
3415244eac9SBenno Rice 	return (&pg->md.mdpg_pvoh);
3425244eac9SBenno Rice }
3435244eac9SBenno Rice 
3445244eac9SBenno Rice static __inline struct pvo_head *
3455244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m)
346f9bac91bSBenno Rice {
347f9bac91bSBenno Rice 
3485244eac9SBenno Rice 	return (&m->md.mdpg_pvoh);
349f9bac91bSBenno Rice }
350f9bac91bSBenno Rice 
351f9bac91bSBenno Rice static __inline void
3525244eac9SBenno Rice pmap_attr_clear(vm_page_t m, int ptebit)
353f9bac91bSBenno Rice {
354f9bac91bSBenno Rice 
3555244eac9SBenno Rice 	m->md.mdpg_attrs &= ~ptebit;
3565244eac9SBenno Rice }
3575244eac9SBenno Rice 
3585244eac9SBenno Rice static __inline int
3595244eac9SBenno Rice pmap_attr_fetch(vm_page_t m)
3605244eac9SBenno Rice {
3615244eac9SBenno Rice 
3625244eac9SBenno Rice 	return (m->md.mdpg_attrs);
363f9bac91bSBenno Rice }
364f9bac91bSBenno Rice 
365f9bac91bSBenno Rice static __inline void
3665244eac9SBenno Rice pmap_attr_save(vm_page_t m, int ptebit)
367f9bac91bSBenno Rice {
368f9bac91bSBenno Rice 
3695244eac9SBenno Rice 	m->md.mdpg_attrs |= ptebit;
370f9bac91bSBenno Rice }
371f9bac91bSBenno Rice 
372f9bac91bSBenno Rice static __inline int
3735244eac9SBenno Rice pmap_pte_compare(const struct pte *pt, const struct pte *pvo_pt)
374f9bac91bSBenno Rice {
3755244eac9SBenno Rice 	if (pt->pte_hi == pvo_pt->pte_hi)
3765244eac9SBenno Rice 		return (1);
377f9bac91bSBenno Rice 
3785244eac9SBenno Rice 	return (0);
379f9bac91bSBenno Rice }
380f9bac91bSBenno Rice 
381f9bac91bSBenno Rice static __inline int
3825244eac9SBenno Rice pmap_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which)
383f9bac91bSBenno Rice {
3845244eac9SBenno Rice 	return (pt->pte_hi & ~PTE_VALID) ==
3855244eac9SBenno Rice 	    (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
3865244eac9SBenno Rice 	    ((va >> ADDR_API_SHFT) & PTE_API) | which);
387f9bac91bSBenno Rice }
388f9bac91bSBenno Rice 
3895244eac9SBenno Rice static __inline void
3905244eac9SBenno Rice pmap_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo)
391f9bac91bSBenno Rice {
392f9bac91bSBenno Rice 	/*
3935244eac9SBenno Rice 	 * Construct a PTE.  Default to IMB initially.  Valid bit only gets
3945244eac9SBenno Rice 	 * set when the real pte is set in memory.
395f9bac91bSBenno Rice 	 *
396f9bac91bSBenno Rice 	 * Note: Don't set the valid bit for correct operation of tlb update.
397f9bac91bSBenno Rice 	 */
3985244eac9SBenno Rice 	pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
3995244eac9SBenno Rice 	    (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API);
4005244eac9SBenno Rice 	pt->pte_lo = pte_lo;
401f9bac91bSBenno Rice }
402f9bac91bSBenno Rice 
4035244eac9SBenno Rice static __inline void
4045244eac9SBenno Rice pmap_pte_synch(struct pte *pt, struct pte *pvo_pt)
405f9bac91bSBenno Rice {
406f9bac91bSBenno Rice 
4075244eac9SBenno Rice 	pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG);
408f9bac91bSBenno Rice }
409f9bac91bSBenno Rice 
4105244eac9SBenno Rice static __inline void
4115244eac9SBenno Rice pmap_pte_clear(struct pte *pt, vm_offset_t va, int ptebit)
412f9bac91bSBenno Rice {
4135244eac9SBenno Rice 
4145244eac9SBenno Rice 	/*
4155244eac9SBenno Rice 	 * As shown in Section 7.6.3.2.3
4165244eac9SBenno Rice 	 */
4175244eac9SBenno Rice 	pt->pte_lo &= ~ptebit;
4185244eac9SBenno Rice 	TLBIE(va);
4195244eac9SBenno Rice 	EIEIO();
4205244eac9SBenno Rice 	TLBSYNC();
4215244eac9SBenno Rice 	SYNC();
4225244eac9SBenno Rice }
4235244eac9SBenno Rice 
4245244eac9SBenno Rice static __inline void
4255244eac9SBenno Rice pmap_pte_set(struct pte *pt, struct pte *pvo_pt)
4265244eac9SBenno Rice {
4275244eac9SBenno Rice 
4285244eac9SBenno Rice 	pvo_pt->pte_hi |= PTE_VALID;
4295244eac9SBenno Rice 
4305244eac9SBenno Rice 	/*
4315244eac9SBenno Rice 	 * Update the PTE as defined in section 7.6.3.1.
4325244eac9SBenno Rice 	 * Note that the REF/CHG bits are from pvo_pt and thus should havce
4335244eac9SBenno Rice 	 * been saved so this routine can restore them (if desired).
4345244eac9SBenno Rice 	 */
4355244eac9SBenno Rice 	pt->pte_lo = pvo_pt->pte_lo;
4365244eac9SBenno Rice 	EIEIO();
4375244eac9SBenno Rice 	pt->pte_hi = pvo_pt->pte_hi;
4385244eac9SBenno Rice 	SYNC();
4395244eac9SBenno Rice 	pmap_pte_valid++;
4405244eac9SBenno Rice }
4415244eac9SBenno Rice 
4425244eac9SBenno Rice static __inline void
4435244eac9SBenno Rice pmap_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
4445244eac9SBenno Rice {
4455244eac9SBenno Rice 
4465244eac9SBenno Rice 	pvo_pt->pte_hi &= ~PTE_VALID;
4475244eac9SBenno Rice 
4485244eac9SBenno Rice 	/*
4495244eac9SBenno Rice 	 * Force the reg & chg bits back into the PTEs.
4505244eac9SBenno Rice 	 */
4515244eac9SBenno Rice 	SYNC();
4525244eac9SBenno Rice 
4535244eac9SBenno Rice 	/*
4545244eac9SBenno Rice 	 * Invalidate the pte.
4555244eac9SBenno Rice 	 */
4565244eac9SBenno Rice 	pt->pte_hi &= ~PTE_VALID;
4575244eac9SBenno Rice 
4585244eac9SBenno Rice 	SYNC();
4595244eac9SBenno Rice 	TLBIE(va);
4605244eac9SBenno Rice 	EIEIO();
4615244eac9SBenno Rice 	TLBSYNC();
4625244eac9SBenno Rice 	SYNC();
4635244eac9SBenno Rice 
4645244eac9SBenno Rice 	/*
4655244eac9SBenno Rice 	 * Save the reg & chg bits.
4665244eac9SBenno Rice 	 */
4675244eac9SBenno Rice 	pmap_pte_synch(pt, pvo_pt);
4685244eac9SBenno Rice 	pmap_pte_valid--;
4695244eac9SBenno Rice }
4705244eac9SBenno Rice 
4715244eac9SBenno Rice static __inline void
4725244eac9SBenno Rice pmap_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
4735244eac9SBenno Rice {
4745244eac9SBenno Rice 
4755244eac9SBenno Rice 	/*
4765244eac9SBenno Rice 	 * Invalidate the PTE
4775244eac9SBenno Rice 	 */
4785244eac9SBenno Rice 	pmap_pte_unset(pt, pvo_pt, va);
4795244eac9SBenno Rice 	pmap_pte_set(pt, pvo_pt);
480f9bac91bSBenno Rice }
481f9bac91bSBenno Rice 
482f9bac91bSBenno Rice /*
4835244eac9SBenno Rice  * Quick sort callout for comparing memory regions.
484f9bac91bSBenno Rice  */
4855244eac9SBenno Rice static int	mr_cmp(const void *a, const void *b);
4865244eac9SBenno Rice static int	om_cmp(const void *a, const void *b);
4875244eac9SBenno Rice 
4885244eac9SBenno Rice static int
4895244eac9SBenno Rice mr_cmp(const void *a, const void *b)
490f9bac91bSBenno Rice {
4915244eac9SBenno Rice 	const struct	mem_region *regiona;
4925244eac9SBenno Rice 	const struct	mem_region *regionb;
493f9bac91bSBenno Rice 
4945244eac9SBenno Rice 	regiona = a;
4955244eac9SBenno Rice 	regionb = b;
4965244eac9SBenno Rice 	if (regiona->mr_start < regionb->mr_start)
4975244eac9SBenno Rice 		return (-1);
4985244eac9SBenno Rice 	else if (regiona->mr_start > regionb->mr_start)
4995244eac9SBenno Rice 		return (1);
5005244eac9SBenno Rice 	else
501f9bac91bSBenno Rice 		return (0);
502f9bac91bSBenno Rice }
5035244eac9SBenno Rice 
5045244eac9SBenno Rice static int
5055244eac9SBenno Rice om_cmp(const void *a, const void *b)
5065244eac9SBenno Rice {
5075244eac9SBenno Rice 	const struct	ofw_map *mapa;
5085244eac9SBenno Rice 	const struct	ofw_map *mapb;
5095244eac9SBenno Rice 
5105244eac9SBenno Rice 	mapa = a;
5115244eac9SBenno Rice 	mapb = b;
5125244eac9SBenno Rice 	if (mapa->om_pa < mapb->om_pa)
5135244eac9SBenno Rice 		return (-1);
5145244eac9SBenno Rice 	else if (mapa->om_pa > mapb->om_pa)
5155244eac9SBenno Rice 		return (1);
5165244eac9SBenno Rice 	else
5175244eac9SBenno Rice 		return (0);
518f9bac91bSBenno Rice }
519f9bac91bSBenno Rice 
520f9bac91bSBenno Rice void
5215244eac9SBenno Rice pmap_bootstrap(vm_offset_t kernelstart, vm_offset_t kernelend)
522f9bac91bSBenno Rice {
52331c82d03SBenno Rice 	ihandle_t	mmui;
5245244eac9SBenno Rice 	phandle_t	chosen, mmu;
5255244eac9SBenno Rice 	int		sz;
5265244eac9SBenno Rice 	int		i, j;
52732bc7846SPeter Grehan 	int		ofw_mappings;
528d2c1f576SBenno Rice 	vm_size_t	size, physsz;
5295244eac9SBenno Rice 	vm_offset_t	pa, va, off;
5305244eac9SBenno Rice 	u_int		batl, batu;
531f9bac91bSBenno Rice 
532f9bac91bSBenno Rice         /*
53332bc7846SPeter Grehan          * Set up BAT0 to map the lowest 256 MB area
5340d290675SBenno Rice          */
5350d290675SBenno Rice         battable[0x0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
5360d290675SBenno Rice         battable[0x0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
5370d290675SBenno Rice 
5380d290675SBenno Rice         /*
5390d290675SBenno Rice          * Map PCI memory space.
5400d290675SBenno Rice          */
5410d290675SBenno Rice         battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
5420d290675SBenno Rice         battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
5430d290675SBenno Rice 
5440d290675SBenno Rice         battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
5450d290675SBenno Rice         battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
5460d290675SBenno Rice 
5470d290675SBenno Rice         battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW);
5480d290675SBenno Rice         battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs);
5490d290675SBenno Rice 
5500d290675SBenno Rice         battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW);
5510d290675SBenno Rice         battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs);
5520d290675SBenno Rice 
5530d290675SBenno Rice         /*
5540d290675SBenno Rice          * Map obio devices.
5550d290675SBenno Rice          */
5560d290675SBenno Rice         battable[0xf].batl = BATL(0xf0000000, BAT_I|BAT_G, BAT_PP_RW);
5570d290675SBenno Rice         battable[0xf].batu = BATU(0xf0000000, BAT_BL_256M, BAT_Vs);
5580d290675SBenno Rice 
5590d290675SBenno Rice 	/*
5605244eac9SBenno Rice 	 * Use an IBAT and a DBAT to map the bottom segment of memory
5615244eac9SBenno Rice 	 * where we are.
562f9bac91bSBenno Rice 	 */
5635244eac9SBenno Rice 	batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
5645244eac9SBenno Rice 	batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
5655d64cf91SPeter Grehan 	__asm ("mtibatu 0,%0; mtibatl 0,%1; isync; \n"
5665d64cf91SPeter Grehan 	       "mtdbatu 0,%0; mtdbatl 0,%1; isync"
5675244eac9SBenno Rice 	    :: "r"(batu), "r"(batl));
5680d290675SBenno Rice 
5695244eac9SBenno Rice #if 0
5700d290675SBenno Rice 	/* map frame buffer */
5710d290675SBenno Rice 	batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
5720d290675SBenno Rice 	batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
5735d64cf91SPeter Grehan 	__asm ("mtdbatu 1,%0; mtdbatl 1,%1; isync"
5740d290675SBenno Rice 	    :: "r"(batu), "r"(batl));
5750d290675SBenno Rice #endif
5760d290675SBenno Rice 
5770d290675SBenno Rice #if 1
5780d290675SBenno Rice 	/* map pci space */
5795244eac9SBenno Rice 	batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
5800d290675SBenno Rice 	batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
5815d64cf91SPeter Grehan 	__asm ("mtdbatu 1,%0; mtdbatl 1,%1; isync"
5825244eac9SBenno Rice 	    :: "r"(batu), "r"(batl));
5835244eac9SBenno Rice #endif
584f9bac91bSBenno Rice 
585f9bac91bSBenno Rice 	/*
5865244eac9SBenno Rice 	 * Set the start and end of kva.
587f9bac91bSBenno Rice 	 */
5885244eac9SBenno Rice 	virtual_avail = VM_MIN_KERNEL_ADDRESS;
5895244eac9SBenno Rice 	virtual_end = VM_MAX_KERNEL_ADDRESS;
590f9bac91bSBenno Rice 
59131c82d03SBenno Rice 	mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
5925244eac9SBenno Rice 	CTR0(KTR_PMAP, "pmap_bootstrap: physical memory");
59331c82d03SBenno Rice 
59431c82d03SBenno Rice 	qsort(pregions, pregions_sz, sizeof(*pregions), mr_cmp);
59531c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
59632bc7846SPeter Grehan 		vm_offset_t pa;
59732bc7846SPeter Grehan 		vm_offset_t end;
59832bc7846SPeter Grehan 
59931c82d03SBenno Rice 		CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)",
60031c82d03SBenno Rice 			pregions[i].mr_start,
60131c82d03SBenno Rice 			pregions[i].mr_start + pregions[i].mr_size,
60231c82d03SBenno Rice 			pregions[i].mr_size);
60332bc7846SPeter Grehan 		/*
60432bc7846SPeter Grehan 		 * Install entries into the BAT table to allow all
60532bc7846SPeter Grehan 		 * of physmem to be convered by on-demand BAT entries.
60632bc7846SPeter Grehan 		 * The loop will sometimes set the same battable element
60732bc7846SPeter Grehan 		 * twice, but that's fine since they won't be used for
60832bc7846SPeter Grehan 		 * a while yet.
60932bc7846SPeter Grehan 		 */
61032bc7846SPeter Grehan 		pa = pregions[i].mr_start & 0xf0000000;
61132bc7846SPeter Grehan 		end = pregions[i].mr_start + pregions[i].mr_size;
61232bc7846SPeter Grehan 		do {
61332bc7846SPeter Grehan                         u_int n = pa >> ADDR_SR_SHFT;
61432bc7846SPeter Grehan 
61532bc7846SPeter Grehan 			battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW);
61632bc7846SPeter Grehan 			battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs);
61732bc7846SPeter Grehan 			pa += SEGMENT_LENGTH;
61832bc7846SPeter Grehan 		} while (pa < end);
61931c82d03SBenno Rice 	}
62031c82d03SBenno Rice 
62131c82d03SBenno Rice 	if (sizeof(phys_avail)/sizeof(phys_avail[0]) < regions_sz)
62231c82d03SBenno Rice 		panic("pmap_bootstrap: phys_avail too small");
62331c82d03SBenno Rice 	qsort(regions, regions_sz, sizeof(*regions), mr_cmp);
6245244eac9SBenno Rice 	phys_avail_count = 0;
625d2c1f576SBenno Rice 	physsz = 0;
62631c82d03SBenno Rice 	for (i = 0, j = 0; i < regions_sz; i++, j += 2) {
6275244eac9SBenno Rice 		CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start,
6285244eac9SBenno Rice 		    regions[i].mr_start + regions[i].mr_size,
6295244eac9SBenno Rice 		    regions[i].mr_size);
6305244eac9SBenno Rice 		phys_avail[j] = regions[i].mr_start;
6315244eac9SBenno Rice 		phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size;
6325244eac9SBenno Rice 		phys_avail_count++;
633d2c1f576SBenno Rice 		physsz += regions[i].mr_size;
634f9bac91bSBenno Rice 	}
635d2c1f576SBenno Rice 	physmem = btoc(physsz);
636f9bac91bSBenno Rice 
637f9bac91bSBenno Rice 	/*
6385244eac9SBenno Rice 	 * Allocate PTEG table.
639f9bac91bSBenno Rice 	 */
6405244eac9SBenno Rice #ifdef PTEGCOUNT
6415244eac9SBenno Rice 	pmap_pteg_count = PTEGCOUNT;
6425244eac9SBenno Rice #else
6435244eac9SBenno Rice 	pmap_pteg_count = 0x1000;
644f9bac91bSBenno Rice 
6455244eac9SBenno Rice 	while (pmap_pteg_count < physmem)
6465244eac9SBenno Rice 		pmap_pteg_count <<= 1;
647f9bac91bSBenno Rice 
6485244eac9SBenno Rice 	pmap_pteg_count >>= 1;
6495244eac9SBenno Rice #endif /* PTEGCOUNT */
650f9bac91bSBenno Rice 
6515244eac9SBenno Rice 	size = pmap_pteg_count * sizeof(struct pteg);
6525244eac9SBenno Rice 	CTR2(KTR_PMAP, "pmap_bootstrap: %d PTEGs, %d bytes", pmap_pteg_count,
6535244eac9SBenno Rice 	    size);
6545244eac9SBenno Rice 	pmap_pteg_table = (struct pteg *)pmap_bootstrap_alloc(size, size);
6555244eac9SBenno Rice 	CTR1(KTR_PMAP, "pmap_bootstrap: PTEG table at %p", pmap_pteg_table);
6565244eac9SBenno Rice 	bzero((void *)pmap_pteg_table, pmap_pteg_count * sizeof(struct pteg));
6575244eac9SBenno Rice 	pmap_pteg_mask = pmap_pteg_count - 1;
658f9bac91bSBenno Rice 
6595244eac9SBenno Rice 	/*
660864bc520SBenno Rice 	 * Allocate pv/overflow lists.
6615244eac9SBenno Rice 	 */
6625244eac9SBenno Rice 	size = sizeof(struct pvo_head) * pmap_pteg_count;
6635244eac9SBenno Rice 	pmap_pvo_table = (struct pvo_head *)pmap_bootstrap_alloc(size,
6645244eac9SBenno Rice 	    PAGE_SIZE);
6655244eac9SBenno Rice 	CTR1(KTR_PMAP, "pmap_bootstrap: PVO table at %p", pmap_pvo_table);
6665244eac9SBenno Rice 	for (i = 0; i < pmap_pteg_count; i++)
6675244eac9SBenno Rice 		LIST_INIT(&pmap_pvo_table[i]);
6685244eac9SBenno Rice 
6695244eac9SBenno Rice 	/*
6705244eac9SBenno Rice 	 * Allocate the message buffer.
6715244eac9SBenno Rice 	 */
6725244eac9SBenno Rice 	msgbuf_phys = pmap_bootstrap_alloc(MSGBUF_SIZE, 0);
6735244eac9SBenno Rice 
6745244eac9SBenno Rice 	/*
6755244eac9SBenno Rice 	 * Initialise the unmanaged pvo pool.
6765244eac9SBenno Rice 	 */
6770d290675SBenno Rice 	pmap_bpvo_pool = (struct pvo_entry *)pmap_bootstrap_alloc(
6780d290675SBenno Rice 		BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0);
67949f8f727SBenno Rice 	pmap_bpvo_pool_index = 0;
6805244eac9SBenno Rice 
6815244eac9SBenno Rice 	/*
6825244eac9SBenno Rice 	 * Make sure kernel vsid is allocated as well as VSID 0.
6835244eac9SBenno Rice 	 */
6845244eac9SBenno Rice 	pmap_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW]
6855244eac9SBenno Rice 		|= 1 << (KERNEL_VSIDBITS % VSID_NBPW);
6865244eac9SBenno Rice 	pmap_vsid_bitmap[0] |= 1;
6875244eac9SBenno Rice 
6885244eac9SBenno Rice 	/*
6895244eac9SBenno Rice 	 * Set up the Open Firmware pmap and add it's mappings.
6905244eac9SBenno Rice 	 */
6915244eac9SBenno Rice 	pmap_pinit(&ofw_pmap);
6925244eac9SBenno Rice 	ofw_pmap.pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
6934daf20b2SPeter Grehan 	ofw_pmap.pm_sr[KERNEL2_SR] = KERNEL2_SEGMENT;
6945244eac9SBenno Rice 	if ((chosen = OF_finddevice("/chosen")) == -1)
6955244eac9SBenno Rice 		panic("pmap_bootstrap: can't find /chosen");
6965244eac9SBenno Rice 	OF_getprop(chosen, "mmu", &mmui, 4);
6975244eac9SBenno Rice 	if ((mmu = OF_instance_to_package(mmui)) == -1)
6985244eac9SBenno Rice 		panic("pmap_bootstrap: can't get mmu package");
6995244eac9SBenno Rice 	if ((sz = OF_getproplen(mmu, "translations")) == -1)
7005244eac9SBenno Rice 		panic("pmap_bootstrap: can't get ofw translation count");
701aa39961eSBenno Rice 	translations = NULL;
7026cc1cdf4SPeter Grehan 	for (i = 0; phys_avail[i] != 0; i += 2) {
7036cc1cdf4SPeter Grehan 		if (phys_avail[i + 1] >= sz) {
704aa39961eSBenno Rice 			translations = (struct ofw_map *)phys_avail[i];
7056cc1cdf4SPeter Grehan 			break;
7066cc1cdf4SPeter Grehan 		}
707aa39961eSBenno Rice 	}
708aa39961eSBenno Rice 	if (translations == NULL)
709aa39961eSBenno Rice 		panic("pmap_bootstrap: no space to copy translations");
7105244eac9SBenno Rice 	bzero(translations, sz);
7115244eac9SBenno Rice 	if (OF_getprop(mmu, "translations", translations, sz) == -1)
7125244eac9SBenno Rice 		panic("pmap_bootstrap: can't get ofw translations");
7135244eac9SBenno Rice 	CTR0(KTR_PMAP, "pmap_bootstrap: translations");
71431c82d03SBenno Rice 	sz /= sizeof(*translations);
7155244eac9SBenno Rice 	qsort(translations, sz, sizeof (*translations), om_cmp);
71632bc7846SPeter Grehan 	for (i = 0, ofw_mappings = 0; i < sz; i++) {
7175244eac9SBenno Rice 		CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x",
7185244eac9SBenno Rice 		    translations[i].om_pa, translations[i].om_va,
7195244eac9SBenno Rice 		    translations[i].om_len);
7205244eac9SBenno Rice 
72132bc7846SPeter Grehan 		/*
72232bc7846SPeter Grehan 		 * If the mapping is 1:1, let the RAM and device on-demand
72332bc7846SPeter Grehan 		 * BAT tables take care of the translation.
72432bc7846SPeter Grehan 		 */
72532bc7846SPeter Grehan 		if (translations[i].om_va == translations[i].om_pa)
72632bc7846SPeter Grehan 			continue;
7275244eac9SBenno Rice 
72832bc7846SPeter Grehan 		/* Enter the pages */
7295244eac9SBenno Rice 		for (off = 0; off < translations[i].om_len; off += PAGE_SIZE) {
7305244eac9SBenno Rice 			struct	vm_page m;
7315244eac9SBenno Rice 
7325244eac9SBenno Rice 			m.phys_addr = translations[i].om_pa + off;
7335244eac9SBenno Rice 			pmap_enter(&ofw_pmap, translations[i].om_va + off, &m,
7345244eac9SBenno Rice 				   VM_PROT_ALL, 1);
73532bc7846SPeter Grehan 			ofw_mappings++;
736f9bac91bSBenno Rice 		}
737f9bac91bSBenno Rice 	}
7385244eac9SBenno Rice #ifdef SMP
7395244eac9SBenno Rice 	TLBSYNC();
7405244eac9SBenno Rice #endif
7415244eac9SBenno Rice 
7425244eac9SBenno Rice 	/*
7435244eac9SBenno Rice 	 * Initialize the kernel pmap (which is statically allocated).
7445244eac9SBenno Rice 	 */
74548d0b1a0SAlan Cox 	PMAP_LOCK_INIT(kernel_pmap);
7465244eac9SBenno Rice 	for (i = 0; i < 16; i++) {
7475244eac9SBenno Rice 		kernel_pmap->pm_sr[i] = EMPTY_SEGMENT;
748f9bac91bSBenno Rice 	}
7495244eac9SBenno Rice 	kernel_pmap->pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
7504daf20b2SPeter Grehan 	kernel_pmap->pm_sr[KERNEL2_SR] = KERNEL_SEGMENT;
7515244eac9SBenno Rice 	kernel_pmap->pm_active = ~0;
7525244eac9SBenno Rice 
7535244eac9SBenno Rice 	/*
7545244eac9SBenno Rice 	 * Allocate a kernel stack with a guard page for thread0 and map it
7555244eac9SBenno Rice 	 * into the kernel page map.
7565244eac9SBenno Rice 	 */
7575244eac9SBenno Rice 	pa = pmap_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, 0);
7585244eac9SBenno Rice 	kstack0_phys = pa;
7595244eac9SBenno Rice 	kstack0 = virtual_avail + (KSTACK_GUARD_PAGES * PAGE_SIZE);
7605244eac9SBenno Rice 	CTR2(KTR_PMAP, "pmap_bootstrap: kstack0 at %#x (%#x)", kstack0_phys,
7615244eac9SBenno Rice 	    kstack0);
7625244eac9SBenno Rice 	virtual_avail += (KSTACK_PAGES + KSTACK_GUARD_PAGES) * PAGE_SIZE;
7635244eac9SBenno Rice 	for (i = 0; i < KSTACK_PAGES; i++) {
7645244eac9SBenno Rice 		pa = kstack0_phys + i * PAGE_SIZE;
7655244eac9SBenno Rice 		va = kstack0 + i * PAGE_SIZE;
7665244eac9SBenno Rice 		pmap_kenter(va, pa);
7675244eac9SBenno Rice 		TLBIE(va);
768f9bac91bSBenno Rice 	}
769f9bac91bSBenno Rice 
770f9bac91bSBenno Rice 	/*
771c8607538SAlan Cox 	 * Calculate the last available physical address.
7725244eac9SBenno Rice 	 */
7735244eac9SBenno Rice 	for (i = 0; phys_avail[i + 2] != 0; i += 2)
7745244eac9SBenno Rice 		;
7751f51408aSAlan Cox 	Maxmem = powerpc_btop(phys_avail[i + 1]);
7765244eac9SBenno Rice 
7775244eac9SBenno Rice 	/*
7785244eac9SBenno Rice 	 * Allocate virtual address space for the message buffer.
7795244eac9SBenno Rice 	 */
7805244eac9SBenno Rice 	msgbufp = (struct msgbuf *)virtual_avail;
7815244eac9SBenno Rice 	virtual_avail += round_page(MSGBUF_SIZE);
7825244eac9SBenno Rice 
7835244eac9SBenno Rice 	/*
7845244eac9SBenno Rice 	 * Initialize hardware.
7855244eac9SBenno Rice 	 */
7865244eac9SBenno Rice 	for (i = 0; i < 16; i++) {
787d080d5fdSBenno Rice 		mtsrin(i << ADDR_SR_SHFT, EMPTY_SEGMENT);
7885244eac9SBenno Rice 	}
7895244eac9SBenno Rice 	__asm __volatile ("mtsr %0,%1"
7905244eac9SBenno Rice 	    :: "n"(KERNEL_SR), "r"(KERNEL_SEGMENT));
7915244eac9SBenno Rice 	__asm __volatile ("sync; mtsdr1 %0; isync"
7925244eac9SBenno Rice 	    :: "r"((u_int)pmap_pteg_table | (pmap_pteg_mask >> 10)));
7935244eac9SBenno Rice 	tlbia();
7945244eac9SBenno Rice 
7955244eac9SBenno Rice 	pmap_bootstrapped++;
7965244eac9SBenno Rice }
7975244eac9SBenno Rice 
7985244eac9SBenno Rice /*
7995244eac9SBenno Rice  * Activate a user pmap.  The pmap must be activated before it's address
8005244eac9SBenno Rice  * space can be accessed in any way.
801f9bac91bSBenno Rice  */
802f9bac91bSBenno Rice void
803b40ce416SJulian Elischer pmap_activate(struct thread *td)
804f9bac91bSBenno Rice {
8058207b362SBenno Rice 	pmap_t	pm, pmr;
806f9bac91bSBenno Rice 
807f9bac91bSBenno Rice 	/*
80832bc7846SPeter Grehan 	 * Load all the data we need up front to encourage the compiler to
8095244eac9SBenno Rice 	 * not issue any loads while we have interrupts disabled below.
810f9bac91bSBenno Rice 	 */
8115244eac9SBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
812f9bac91bSBenno Rice 
8138207b362SBenno Rice 	if ((pmr = (pmap_t)pmap_kextract((vm_offset_t)pm)) == NULL)
8148207b362SBenno Rice 		pmr = pm;
8158207b362SBenno Rice 
8165244eac9SBenno Rice 	pm->pm_active |= PCPU_GET(cpumask);
8178207b362SBenno Rice 	PCPU_SET(curpmap, pmr);
818ac6ba8bdSBenno Rice }
819ac6ba8bdSBenno Rice 
820ac6ba8bdSBenno Rice void
821ac6ba8bdSBenno Rice pmap_deactivate(struct thread *td)
822ac6ba8bdSBenno Rice {
823ac6ba8bdSBenno Rice 	pmap_t	pm;
824ac6ba8bdSBenno Rice 
825ac6ba8bdSBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
826ac6ba8bdSBenno Rice 	pm->pm_active &= ~(PCPU_GET(cpumask));
8278207b362SBenno Rice 	PCPU_SET(curpmap, NULL);
828f9bac91bSBenno Rice }
829f9bac91bSBenno Rice 
830f9bac91bSBenno Rice vm_offset_t
8315244eac9SBenno Rice pmap_addr_hint(vm_object_t object, vm_offset_t va, vm_size_t size)
832f9bac91bSBenno Rice {
8330f92104cSBenno Rice 
8340f92104cSBenno Rice 	return (va);
835f9bac91bSBenno Rice }
836f9bac91bSBenno Rice 
837f9bac91bSBenno Rice void
8380f92104cSBenno Rice pmap_change_wiring(pmap_t pm, vm_offset_t va, boolean_t wired)
839f9bac91bSBenno Rice {
8400f92104cSBenno Rice 	struct	pvo_entry *pvo;
8410f92104cSBenno Rice 
84248d0b1a0SAlan Cox 	PMAP_LOCK(pm);
8430f92104cSBenno Rice 	pvo = pmap_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
8440f92104cSBenno Rice 
8450f92104cSBenno Rice 	if (pvo != NULL) {
8460f92104cSBenno Rice 		if (wired) {
8470f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) == 0)
8480f92104cSBenno Rice 				pm->pm_stats.wired_count++;
8490f92104cSBenno Rice 			pvo->pvo_vaddr |= PVO_WIRED;
8500f92104cSBenno Rice 		} else {
8510f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
8520f92104cSBenno Rice 				pm->pm_stats.wired_count--;
8530f92104cSBenno Rice 			pvo->pvo_vaddr &= ~PVO_WIRED;
8540f92104cSBenno Rice 		}
8550f92104cSBenno Rice 	}
85648d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
857f9bac91bSBenno Rice }
858f9bac91bSBenno Rice 
859f9bac91bSBenno Rice void
8605244eac9SBenno Rice pmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr,
8615244eac9SBenno Rice 	  vm_size_t len, vm_offset_t src_addr)
862f9bac91bSBenno Rice {
86325e2288dSBenno Rice 
86425e2288dSBenno Rice 	/*
86525e2288dSBenno Rice 	 * This is not needed as it's mainly an optimisation.
86625e2288dSBenno Rice 	 * It may want to be implemented later though.
86725e2288dSBenno Rice 	 */
868f9bac91bSBenno Rice }
869f9bac91bSBenno Rice 
870f9bac91bSBenno Rice void
87125e2288dSBenno Rice pmap_copy_page(vm_page_t msrc, vm_page_t mdst)
872f9bac91bSBenno Rice {
87325e2288dSBenno Rice 	vm_offset_t	dst;
87425e2288dSBenno Rice 	vm_offset_t	src;
87525e2288dSBenno Rice 
87625e2288dSBenno Rice 	dst = VM_PAGE_TO_PHYS(mdst);
87725e2288dSBenno Rice 	src = VM_PAGE_TO_PHYS(msrc);
87825e2288dSBenno Rice 
87925e2288dSBenno Rice 	kcopy((void *)src, (void *)dst, PAGE_SIZE);
880f9bac91bSBenno Rice }
881111c77dcSBenno Rice 
882111c77dcSBenno Rice /*
8835244eac9SBenno Rice  * Zero a page of physical memory by temporarily mapping it into the tlb.
8845244eac9SBenno Rice  */
8855244eac9SBenno Rice void
8861a87a0daSPeter Wemm pmap_zero_page(vm_page_t m)
8875244eac9SBenno Rice {
8881a87a0daSPeter Wemm 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
8895244eac9SBenno Rice 	caddr_t va;
8905244eac9SBenno Rice 
8915244eac9SBenno Rice 	if (pa < SEGMENT_LENGTH) {
8925244eac9SBenno Rice 		va = (caddr_t) pa;
8935244eac9SBenno Rice 	} else if (pmap_initialized) {
8945244eac9SBenno Rice 		if (pmap_pvo_zeropage == NULL)
8955244eac9SBenno Rice 			pmap_pvo_zeropage = pmap_rkva_alloc();
8965244eac9SBenno Rice 		pmap_pa_map(pmap_pvo_zeropage, pa, NULL, NULL);
8975244eac9SBenno Rice 		va = (caddr_t)PVO_VADDR(pmap_pvo_zeropage);
8985244eac9SBenno Rice 	} else {
8995244eac9SBenno Rice 		panic("pmap_zero_page: can't zero pa %#x", pa);
9005244eac9SBenno Rice 	}
9015244eac9SBenno Rice 
9025244eac9SBenno Rice 	bzero(va, PAGE_SIZE);
9035244eac9SBenno Rice 
9045244eac9SBenno Rice 	if (pa >= SEGMENT_LENGTH)
9055244eac9SBenno Rice 		pmap_pa_unmap(pmap_pvo_zeropage, NULL, NULL);
9065244eac9SBenno Rice }
9075244eac9SBenno Rice 
9085244eac9SBenno Rice void
9091a87a0daSPeter Wemm pmap_zero_page_area(vm_page_t m, int off, int size)
9105244eac9SBenno Rice {
9113495845eSBenno Rice 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
9123495845eSBenno Rice 	caddr_t va;
9133495845eSBenno Rice 
9143495845eSBenno Rice 	if (pa < SEGMENT_LENGTH) {
9153495845eSBenno Rice 		va = (caddr_t) pa;
9163495845eSBenno Rice 	} else if (pmap_initialized) {
9173495845eSBenno Rice 		if (pmap_pvo_zeropage == NULL)
9183495845eSBenno Rice 			pmap_pvo_zeropage = pmap_rkva_alloc();
9193495845eSBenno Rice 		pmap_pa_map(pmap_pvo_zeropage, pa, NULL, NULL);
9203495845eSBenno Rice 		va = (caddr_t)PVO_VADDR(pmap_pvo_zeropage);
9213495845eSBenno Rice 	} else {
9223495845eSBenno Rice 		panic("pmap_zero_page: can't zero pa %#x", pa);
9233495845eSBenno Rice 	}
9243495845eSBenno Rice 
92532bc7846SPeter Grehan 	bzero(va + off, size);
9263495845eSBenno Rice 
9273495845eSBenno Rice 	if (pa >= SEGMENT_LENGTH)
9283495845eSBenno Rice 		pmap_pa_unmap(pmap_pvo_zeropage, NULL, NULL);
9295244eac9SBenno Rice }
9305244eac9SBenno Rice 
931a58b3a68SPeter Wemm void
932a58b3a68SPeter Wemm pmap_zero_page_idle(vm_page_t m)
933a58b3a68SPeter Wemm {
934a58b3a68SPeter Wemm 
935a58b3a68SPeter Wemm 	/* XXX this is called outside of Giant, is pmap_zero_page safe? */
936a58b3a68SPeter Wemm 	/* XXX maybe have a dedicated mapping for this to avoid the problem? */
937a58b3a68SPeter Wemm 	mtx_lock(&Giant);
938a58b3a68SPeter Wemm 	pmap_zero_page(m);
939a58b3a68SPeter Wemm 	mtx_unlock(&Giant);
940a58b3a68SPeter Wemm }
941a58b3a68SPeter Wemm 
9425244eac9SBenno Rice /*
9435244eac9SBenno Rice  * Map the given physical page at the specified virtual address in the
9445244eac9SBenno Rice  * target pmap with the protection requested.  If specified the page
9455244eac9SBenno Rice  * will be wired down.
9465244eac9SBenno Rice  */
9475244eac9SBenno Rice void
9485244eac9SBenno Rice pmap_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
9495244eac9SBenno Rice 	   boolean_t wired)
9505244eac9SBenno Rice {
9515244eac9SBenno Rice 	struct		pvo_head *pvo_head;
952378862a7SJeff Roberson 	uma_zone_t	zone;
9538207b362SBenno Rice 	vm_page_t	pg;
9548207b362SBenno Rice 	u_int		pte_lo, pvo_flags, was_exec, i;
9555244eac9SBenno Rice 	int		error;
9565244eac9SBenno Rice 
9575244eac9SBenno Rice 	if (!pmap_initialized) {
9585244eac9SBenno Rice 		pvo_head = &pmap_pvo_kunmanaged;
9595244eac9SBenno Rice 		zone = pmap_upvo_zone;
9605244eac9SBenno Rice 		pvo_flags = 0;
9618207b362SBenno Rice 		pg = NULL;
9628207b362SBenno Rice 		was_exec = PTE_EXEC;
9635244eac9SBenno Rice 	} else {
96403b6e025SPeter Grehan 		pvo_head = vm_page_to_pvoh(m);
96503b6e025SPeter Grehan 		pg = m;
9665244eac9SBenno Rice 		zone = pmap_mpvo_zone;
9675244eac9SBenno Rice 		pvo_flags = PVO_MANAGED;
9688207b362SBenno Rice 		was_exec = 0;
9695244eac9SBenno Rice 	}
97048d0b1a0SAlan Cox 	if (pmap_bootstrapped) {
97148d0b1a0SAlan Cox 		vm_page_lock_queues();
97248d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
97348d0b1a0SAlan Cox 	}
9745244eac9SBenno Rice 
9758207b362SBenno Rice 	/*
9768207b362SBenno Rice 	 * If this is a managed page, and it's the first reference to the page,
9778207b362SBenno Rice 	 * clear the execness of the page.  Otherwise fetch the execness.
9788207b362SBenno Rice 	 */
9798207b362SBenno Rice 	if (pg != NULL) {
9808207b362SBenno Rice 		if (LIST_EMPTY(pvo_head)) {
9818207b362SBenno Rice 			pmap_attr_clear(pg, PTE_EXEC);
9828207b362SBenno Rice 		} else {
9838207b362SBenno Rice 			was_exec = pmap_attr_fetch(pg) & PTE_EXEC;
9848207b362SBenno Rice 		}
9858207b362SBenno Rice 	}
9868207b362SBenno Rice 
9878207b362SBenno Rice 
9888207b362SBenno Rice 	/*
9898207b362SBenno Rice 	 * Assume the page is cache inhibited and access is guarded unless
9908207b362SBenno Rice 	 * it's in our available memory array.
9918207b362SBenno Rice 	 */
9925244eac9SBenno Rice 	pte_lo = PTE_I | PTE_G;
99331c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
99431c82d03SBenno Rice 		if ((VM_PAGE_TO_PHYS(m) >= pregions[i].mr_start) &&
99531c82d03SBenno Rice 		    (VM_PAGE_TO_PHYS(m) <
99631c82d03SBenno Rice 			(pregions[i].mr_start + pregions[i].mr_size))) {
9978207b362SBenno Rice 			pte_lo &= ~(PTE_I | PTE_G);
9988207b362SBenno Rice 			break;
9998207b362SBenno Rice 		}
10008207b362SBenno Rice 	}
10015244eac9SBenno Rice 
10025244eac9SBenno Rice 	if (prot & VM_PROT_WRITE)
10035244eac9SBenno Rice 		pte_lo |= PTE_BW;
10045244eac9SBenno Rice 	else
10055244eac9SBenno Rice 		pte_lo |= PTE_BR;
10065244eac9SBenno Rice 
10078207b362SBenno Rice 	pvo_flags |= (prot & VM_PROT_EXECUTE);
10085244eac9SBenno Rice 
10095244eac9SBenno Rice 	if (wired)
10105244eac9SBenno Rice 		pvo_flags |= PVO_WIRED;
10115244eac9SBenno Rice 
10128207b362SBenno Rice 	error = pmap_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m),
10138207b362SBenno Rice 	    pte_lo, pvo_flags);
10145244eac9SBenno Rice 
10158207b362SBenno Rice 	/*
10168207b362SBenno Rice 	 * Flush the real page from the instruction cache if this page is
10178207b362SBenno Rice 	 * mapped executable and cacheable and was not previously mapped (or
10188207b362SBenno Rice 	 * was not mapped executable).
10198207b362SBenno Rice 	 */
10208207b362SBenno Rice 	if (error == 0 && (pvo_flags & PVO_EXECUTABLE) &&
10218207b362SBenno Rice 	    (pte_lo & PTE_I) == 0 && was_exec == 0) {
10225244eac9SBenno Rice 		/*
10235244eac9SBenno Rice 		 * Flush the real memory from the cache.
10245244eac9SBenno Rice 		 */
10258207b362SBenno Rice 		pmap_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
10268207b362SBenno Rice 		if (pg != NULL)
10278207b362SBenno Rice 			pmap_attr_save(pg, PTE_EXEC);
10285244eac9SBenno Rice 	}
102948d0b1a0SAlan Cox 	if (pmap_bootstrapped)
103048d0b1a0SAlan Cox 		vm_page_unlock_queues();
103132bc7846SPeter Grehan 
103232bc7846SPeter Grehan 	/* XXX syncicache always until problems are sorted */
103332bc7846SPeter Grehan 	pmap_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
103448d0b1a0SAlan Cox 	if (pmap_bootstrapped)
103548d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
10365244eac9SBenno Rice }
10375244eac9SBenno Rice 
1038dca96f1aSAlan Cox vm_page_t
1039dca96f1aSAlan Cox pmap_enter_quick(pmap_t pm, vm_offset_t va, vm_page_t m, vm_page_t mpte)
1040dca96f1aSAlan Cox {
1041dca96f1aSAlan Cox 
1042684a62b7SAlan Cox 	mtx_lock(&Giant);
1043dca96f1aSAlan Cox 	pmap_enter(pm, va, m, VM_PROT_READ | VM_PROT_EXECUTE, FALSE);
1044684a62b7SAlan Cox 	mtx_unlock(&Giant);
1045dca96f1aSAlan Cox 	return (NULL);
1046dca96f1aSAlan Cox }
1047dca96f1aSAlan Cox 
104856b09388SAlan Cox vm_paddr_t
10490f92104cSBenno Rice pmap_extract(pmap_t pm, vm_offset_t va)
10505244eac9SBenno Rice {
10510f92104cSBenno Rice 	struct	pvo_entry *pvo;
105248d0b1a0SAlan Cox 	vm_paddr_t pa;
10530f92104cSBenno Rice 
105448d0b1a0SAlan Cox 	PMAP_LOCK(pm);
10550f92104cSBenno Rice 	pvo = pmap_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
105648d0b1a0SAlan Cox 	if (pvo == NULL)
105748d0b1a0SAlan Cox 		pa = 0;
105848d0b1a0SAlan Cox 	else
105948d0b1a0SAlan Cox 		pa = (pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
106048d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
106148d0b1a0SAlan Cox 	return (pa);
10625244eac9SBenno Rice }
10635244eac9SBenno Rice 
10645244eac9SBenno Rice /*
106584792e72SPeter Grehan  * Atomically extract and hold the physical page with the given
106684792e72SPeter Grehan  * pmap and virtual address pair if that mapping permits the given
106784792e72SPeter Grehan  * protection.
106884792e72SPeter Grehan  */
106984792e72SPeter Grehan vm_page_t
107084792e72SPeter Grehan pmap_extract_and_hold(pmap_t pmap, vm_offset_t va, vm_prot_t prot)
107184792e72SPeter Grehan {
1072ab50a262SAlan Cox 	struct	pvo_entry *pvo;
107384792e72SPeter Grehan 	vm_page_t m;
107484792e72SPeter Grehan 
107584792e72SPeter Grehan 	m = NULL;
107684792e72SPeter Grehan 	mtx_lock(&Giant);
107748d0b1a0SAlan Cox 	vm_page_lock_queues();
107848d0b1a0SAlan Cox 	PMAP_LOCK(pmap);
1079ab50a262SAlan Cox 	pvo = pmap_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
1080ab50a262SAlan Cox 	if (pvo != NULL && (pvo->pvo_pte.pte_hi & PTE_VALID) &&
1081ab50a262SAlan Cox 	    ((pvo->pvo_pte.pte_lo & PTE_PP) == PTE_RW ||
1082ab50a262SAlan Cox 	     (prot & VM_PROT_WRITE) == 0)) {
1083ab50a262SAlan Cox 		m = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo & PTE_RPGN);
108484792e72SPeter Grehan 		vm_page_hold(m);
108584792e72SPeter Grehan 	}
108648d0b1a0SAlan Cox 	vm_page_unlock_queues();
108748d0b1a0SAlan Cox 	PMAP_UNLOCK(pmap);
108884792e72SPeter Grehan 	mtx_unlock(&Giant);
108984792e72SPeter Grehan 	return (m);
109084792e72SPeter Grehan }
109184792e72SPeter Grehan 
109284792e72SPeter Grehan /*
10935244eac9SBenno Rice  * Grow the number of kernel page table entries.  Unneeded.
10945244eac9SBenno Rice  */
10955244eac9SBenno Rice void
10965244eac9SBenno Rice pmap_growkernel(vm_offset_t addr)
10975244eac9SBenno Rice {
10985244eac9SBenno Rice }
10995244eac9SBenno Rice 
11005244eac9SBenno Rice void
1101bdb93eb2SAlan Cox pmap_init(void)
11025244eac9SBenno Rice {
11035244eac9SBenno Rice 
110452a3cde5SBenno Rice 	CTR0(KTR_PMAP, "pmap_init");
11050d290675SBenno Rice 
11060d290675SBenno Rice 	pmap_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry),
11070ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
11080ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
11090d290675SBenno Rice 	pmap_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry),
11100ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
11110ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
11120d290675SBenno Rice 	pmap_initialized = TRUE;
11135244eac9SBenno Rice }
11145244eac9SBenno Rice 
11155244eac9SBenno Rice void
11165244eac9SBenno Rice pmap_init2(void)
11175244eac9SBenno Rice {
11185244eac9SBenno Rice 
111952a3cde5SBenno Rice 	CTR0(KTR_PMAP, "pmap_init2");
11205244eac9SBenno Rice }
11215244eac9SBenno Rice 
11225244eac9SBenno Rice boolean_t
11235244eac9SBenno Rice pmap_is_modified(vm_page_t m)
11245244eac9SBenno Rice {
11250f92104cSBenno Rice 
112603b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS |PG_UNMANAGED)) != 0)
11270f92104cSBenno Rice 		return (FALSE);
11280f92104cSBenno Rice 
11290f92104cSBenno Rice 	return (pmap_query_bit(m, PTE_CHG));
11305244eac9SBenno Rice }
11315244eac9SBenno Rice 
1132566526a9SAlan Cox /*
1133566526a9SAlan Cox  *	pmap_is_prefaultable:
1134566526a9SAlan Cox  *
1135566526a9SAlan Cox  *	Return whether or not the specified virtual address is elgible
1136566526a9SAlan Cox  *	for prefault.
1137566526a9SAlan Cox  */
1138566526a9SAlan Cox boolean_t
1139566526a9SAlan Cox pmap_is_prefaultable(pmap_t pmap, vm_offset_t addr)
1140566526a9SAlan Cox {
1141566526a9SAlan Cox 
1142566526a9SAlan Cox 	return (FALSE);
1143566526a9SAlan Cox }
1144566526a9SAlan Cox 
11455244eac9SBenno Rice void
11465244eac9SBenno Rice pmap_clear_reference(vm_page_t m)
11475244eac9SBenno Rice {
114803b6e025SPeter Grehan 
114903b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
115003b6e025SPeter Grehan 		return;
115103b6e025SPeter Grehan 	pmap_clear_bit(m, PTE_REF, NULL);
115203b6e025SPeter Grehan }
115303b6e025SPeter Grehan 
115403b6e025SPeter Grehan void
115503b6e025SPeter Grehan pmap_clear_modify(vm_page_t m)
115603b6e025SPeter Grehan {
115703b6e025SPeter Grehan 
115803b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
115903b6e025SPeter Grehan 		return;
116003b6e025SPeter Grehan 	pmap_clear_bit(m, PTE_CHG, NULL);
11615244eac9SBenno Rice }
11625244eac9SBenno Rice 
11637f3a4093SMike Silbersack /*
11647f3a4093SMike Silbersack  *	pmap_ts_referenced:
11657f3a4093SMike Silbersack  *
11667f3a4093SMike Silbersack  *	Return a count of reference bits for a page, clearing those bits.
11677f3a4093SMike Silbersack  *	It is not necessary for every reference bit to be cleared, but it
11687f3a4093SMike Silbersack  *	is necessary that 0 only be returned when there are truly no
11697f3a4093SMike Silbersack  *	reference bits set.
11707f3a4093SMike Silbersack  *
11717f3a4093SMike Silbersack  *	XXX: The exact number of bits to check and clear is a matter that
11727f3a4093SMike Silbersack  *	should be tested and standardized at some point in the future for
11737f3a4093SMike Silbersack  *	optimal aging of shared pages.
11747f3a4093SMike Silbersack  */
11755244eac9SBenno Rice int
11765244eac9SBenno Rice pmap_ts_referenced(vm_page_t m)
11775244eac9SBenno Rice {
117803b6e025SPeter Grehan 	int count;
117903b6e025SPeter Grehan 
118003b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
11815244eac9SBenno Rice 		return (0);
118203b6e025SPeter Grehan 
118303b6e025SPeter Grehan 	count = pmap_clear_bit(m, PTE_REF, NULL);
118403b6e025SPeter Grehan 
118503b6e025SPeter Grehan 	return (count);
11865244eac9SBenno Rice }
11875244eac9SBenno Rice 
11885244eac9SBenno Rice /*
11895244eac9SBenno Rice  * Map a wired page into kernel virtual address space.
11905244eac9SBenno Rice  */
11915244eac9SBenno Rice void
11925244eac9SBenno Rice pmap_kenter(vm_offset_t va, vm_offset_t pa)
11935244eac9SBenno Rice {
11945244eac9SBenno Rice 	u_int		pte_lo;
11955244eac9SBenno Rice 	int		error;
11965244eac9SBenno Rice 	int		i;
11975244eac9SBenno Rice 
11985244eac9SBenno Rice #if 0
11995244eac9SBenno Rice 	if (va < VM_MIN_KERNEL_ADDRESS)
12005244eac9SBenno Rice 		panic("pmap_kenter: attempt to enter non-kernel address %#x",
12015244eac9SBenno Rice 		    va);
12025244eac9SBenno Rice #endif
12035244eac9SBenno Rice 
120432bc7846SPeter Grehan 	pte_lo = PTE_I | PTE_G;
120532bc7846SPeter Grehan 	for (i = 0; i < pregions_sz; i++) {
120632bc7846SPeter Grehan 		if ((pa >= pregions[i].mr_start) &&
120732bc7846SPeter Grehan 		    (pa < (pregions[i].mr_start + pregions[i].mr_size))) {
12085244eac9SBenno Rice 			pte_lo &= ~(PTE_I | PTE_G);
12095244eac9SBenno Rice 			break;
12105244eac9SBenno Rice 		}
12115244eac9SBenno Rice 	}
12125244eac9SBenno Rice 
12135244eac9SBenno Rice 	error = pmap_pvo_enter(kernel_pmap, pmap_upvo_zone,
12145244eac9SBenno Rice 	    &pmap_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED);
12155244eac9SBenno Rice 
12165244eac9SBenno Rice 	if (error != 0 && error != ENOENT)
12175244eac9SBenno Rice 		panic("pmap_kenter: failed to enter va %#x pa %#x: %d", va,
12185244eac9SBenno Rice 		    pa, error);
12195244eac9SBenno Rice 
12205244eac9SBenno Rice 	/*
12215244eac9SBenno Rice 	 * Flush the real memory from the instruction cache.
12225244eac9SBenno Rice 	 */
12235244eac9SBenno Rice 	if ((pte_lo & (PTE_I | PTE_G)) == 0) {
12245244eac9SBenno Rice 		pmap_syncicache(pa, PAGE_SIZE);
12255244eac9SBenno Rice 	}
12265244eac9SBenno Rice }
12275244eac9SBenno Rice 
1228e79f59e8SBenno Rice /*
1229e79f59e8SBenno Rice  * Extract the physical page address associated with the given kernel virtual
1230e79f59e8SBenno Rice  * address.
1231e79f59e8SBenno Rice  */
12325244eac9SBenno Rice vm_offset_t
12335244eac9SBenno Rice pmap_kextract(vm_offset_t va)
12345244eac9SBenno Rice {
1235e79f59e8SBenno Rice 	struct		pvo_entry *pvo;
123648d0b1a0SAlan Cox 	vm_paddr_t pa;
1237e79f59e8SBenno Rice 
12380efd0097SPeter Grehan #ifdef UMA_MD_SMALL_ALLOC
12390efd0097SPeter Grehan 	/*
12400efd0097SPeter Grehan 	 * Allow direct mappings
12410efd0097SPeter Grehan 	 */
12420efd0097SPeter Grehan 	if (va < VM_MIN_KERNEL_ADDRESS) {
12430efd0097SPeter Grehan 		return (va);
12440efd0097SPeter Grehan 	}
12450efd0097SPeter Grehan #endif
12460efd0097SPeter Grehan 
124748d0b1a0SAlan Cox 	PMAP_LOCK(kernel_pmap);
1248e79f59e8SBenno Rice 	pvo = pmap_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
12490efd0097SPeter Grehan 	KASSERT(pvo != NULL, ("pmap_kextract: no addr found"));
125048d0b1a0SAlan Cox 	pa = (pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
125148d0b1a0SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
125248d0b1a0SAlan Cox 	return (pa);
1253e79f59e8SBenno Rice }
1254e79f59e8SBenno Rice 
125588afb2a3SBenno Rice /*
125688afb2a3SBenno Rice  * Remove a wired page from kernel virtual address space.
125788afb2a3SBenno Rice  */
12585244eac9SBenno Rice void
12595244eac9SBenno Rice pmap_kremove(vm_offset_t va)
12605244eac9SBenno Rice {
126188afb2a3SBenno Rice 
126232bc7846SPeter Grehan 	pmap_remove(kernel_pmap, va, va + PAGE_SIZE);
12635244eac9SBenno Rice }
12645244eac9SBenno Rice 
12655244eac9SBenno Rice /*
12665244eac9SBenno Rice  * Map a range of physical addresses into kernel virtual address space.
12675244eac9SBenno Rice  *
12685244eac9SBenno Rice  * The value passed in *virt is a suggested virtual address for the mapping.
12695244eac9SBenno Rice  * Architectures which can support a direct-mapped physical to virtual region
12705244eac9SBenno Rice  * can return the appropriate address within that region, leaving '*virt'
12715244eac9SBenno Rice  * unchanged.  We cannot and therefore do not; *virt is updated with the
12725244eac9SBenno Rice  * first usable address after the mapped region.
12735244eac9SBenno Rice  */
12745244eac9SBenno Rice vm_offset_t
12755244eac9SBenno Rice pmap_map(vm_offset_t *virt, vm_offset_t pa_start, vm_offset_t pa_end, int prot)
12765244eac9SBenno Rice {
12775244eac9SBenno Rice 	vm_offset_t	sva, va;
12785244eac9SBenno Rice 
12795244eac9SBenno Rice 	sva = *virt;
12805244eac9SBenno Rice 	va = sva;
12815244eac9SBenno Rice 	for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE)
12825244eac9SBenno Rice 		pmap_kenter(va, pa_start);
12835244eac9SBenno Rice 	*virt = va;
12845244eac9SBenno Rice 	return (sva);
12855244eac9SBenno Rice }
12865244eac9SBenno Rice 
12875244eac9SBenno Rice int
12885244eac9SBenno Rice pmap_mincore(pmap_t pmap, vm_offset_t addr)
12895244eac9SBenno Rice {
12905244eac9SBenno Rice 	TODO;
12915244eac9SBenno Rice 	return (0);
12925244eac9SBenno Rice }
12935244eac9SBenno Rice 
12945244eac9SBenno Rice void
1295e79f59e8SBenno Rice pmap_object_init_pt(pmap_t pm, vm_offset_t addr, vm_object_t object,
12961f78f902SAlan Cox 		    vm_pindex_t pindex, vm_size_t size)
1297bdf71f56SBenno Rice {
1298e79f59e8SBenno Rice 
12991f78f902SAlan Cox 	VM_OBJECT_LOCK_ASSERT(object, MA_OWNED);
13001f78f902SAlan Cox 	KASSERT(object->type == OBJT_DEVICE,
13011f78f902SAlan Cox 	    ("pmap_object_init_pt: non-device object"));
1302e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
13031f78f902SAlan Cox 	    ("pmap_object_init_pt: non current pmap"));
1304bdf71f56SBenno Rice }
1305bdf71f56SBenno Rice 
13065244eac9SBenno Rice /*
13075244eac9SBenno Rice  * Lower the permission for all mappings to a given page.
13085244eac9SBenno Rice  */
13095244eac9SBenno Rice void
13105244eac9SBenno Rice pmap_page_protect(vm_page_t m, vm_prot_t prot)
13115244eac9SBenno Rice {
13125244eac9SBenno Rice 	struct	pvo_head *pvo_head;
13135244eac9SBenno Rice 	struct	pvo_entry *pvo, *next_pvo;
13145244eac9SBenno Rice 	struct	pte *pt;
131548d0b1a0SAlan Cox 	pmap_t	pmap;
13165244eac9SBenno Rice 
13175244eac9SBenno Rice 	/*
13185244eac9SBenno Rice 	 * Since the routine only downgrades protection, if the
13195244eac9SBenno Rice 	 * maximal protection is desired, there isn't any change
13205244eac9SBenno Rice 	 * to be made.
13215244eac9SBenno Rice 	 */
13225244eac9SBenno Rice 	if ((prot & (VM_PROT_READ|VM_PROT_WRITE)) ==
13235244eac9SBenno Rice 	    (VM_PROT_READ|VM_PROT_WRITE))
13245244eac9SBenno Rice 		return;
13255244eac9SBenno Rice 
13265244eac9SBenno Rice 	pvo_head = vm_page_to_pvoh(m);
13275244eac9SBenno Rice 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
13285244eac9SBenno Rice 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
13295244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
133048d0b1a0SAlan Cox 		pmap = pvo->pvo_pmap;
133148d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
13325244eac9SBenno Rice 
13335244eac9SBenno Rice 		/*
13345244eac9SBenno Rice 		 * Downgrading to no mapping at all, we just remove the entry.
13355244eac9SBenno Rice 		 */
13365244eac9SBenno Rice 		if ((prot & VM_PROT_READ) == 0) {
13375244eac9SBenno Rice 			pmap_pvo_remove(pvo, -1);
133848d0b1a0SAlan Cox 			PMAP_UNLOCK(pmap);
13395244eac9SBenno Rice 			continue;
13405244eac9SBenno Rice 		}
13415244eac9SBenno Rice 
13425244eac9SBenno Rice 		/*
13435244eac9SBenno Rice 		 * If EXEC permission is being revoked, just clear the flag
13445244eac9SBenno Rice 		 * in the PVO.
13455244eac9SBenno Rice 		 */
13465244eac9SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
13475244eac9SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
13485244eac9SBenno Rice 
13495244eac9SBenno Rice 		/*
13505244eac9SBenno Rice 		 * If this entry is already RO, don't diddle with the page
13515244eac9SBenno Rice 		 * table.
13525244eac9SBenno Rice 		 */
13535244eac9SBenno Rice 		if ((pvo->pvo_pte.pte_lo & PTE_PP) == PTE_BR) {
135448d0b1a0SAlan Cox 			PMAP_UNLOCK(pmap);
13555244eac9SBenno Rice 			PMAP_PVO_CHECK(pvo);
13565244eac9SBenno Rice 			continue;
13575244eac9SBenno Rice 		}
13585244eac9SBenno Rice 
13595244eac9SBenno Rice 		/*
13605244eac9SBenno Rice 		 * Grab the PTE before we diddle the bits so pvo_to_pte can
13615244eac9SBenno Rice 		 * verify the pte contents are as expected.
13625244eac9SBenno Rice 		 */
13635244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
13645244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_PP;
13655244eac9SBenno Rice 		pvo->pvo_pte.pte_lo |= PTE_BR;
13665244eac9SBenno Rice 		if (pt != NULL)
13675244eac9SBenno Rice 			pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
136848d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
13695244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
13705244eac9SBenno Rice 	}
13712184ddd1SPeter Grehan 
13722184ddd1SPeter Grehan 	/*
13732184ddd1SPeter Grehan 	 * Downgrading from writeable: clear the VM page flag
13742184ddd1SPeter Grehan 	 */
13752184ddd1SPeter Grehan 	if ((prot & VM_PROT_WRITE) != VM_PROT_WRITE)
13762184ddd1SPeter Grehan 		vm_page_flag_clear(m, PG_WRITEABLE);
13775244eac9SBenno Rice }
13785244eac9SBenno Rice 
13795244eac9SBenno Rice /*
13807f3a4093SMike Silbersack  * Returns true if the pmap's pv is one of the first
13817f3a4093SMike Silbersack  * 16 pvs linked to from this page.  This count may
13827f3a4093SMike Silbersack  * be changed upwards or downwards in the future; it
13837f3a4093SMike Silbersack  * is only necessary that true be returned for a small
13847f3a4093SMike Silbersack  * subset of pmaps for proper page aging.
13857f3a4093SMike Silbersack  */
13865244eac9SBenno Rice boolean_t
13877f3a4093SMike Silbersack pmap_page_exists_quick(pmap_t pmap, vm_page_t m)
13885244eac9SBenno Rice {
138903b6e025SPeter Grehan         int loops;
139003b6e025SPeter Grehan 	struct pvo_entry *pvo;
139103b6e025SPeter Grehan 
139203b6e025SPeter Grehan         if (!pmap_initialized || (m->flags & PG_FICTITIOUS))
139303b6e025SPeter Grehan                 return FALSE;
139403b6e025SPeter Grehan 
139503b6e025SPeter Grehan 	loops = 0;
139603b6e025SPeter Grehan 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
139703b6e025SPeter Grehan 		if (pvo->pvo_pmap == pmap)
139803b6e025SPeter Grehan 			return (TRUE);
139903b6e025SPeter Grehan 		if (++loops >= 16)
140003b6e025SPeter Grehan 			break;
140103b6e025SPeter Grehan 	}
140203b6e025SPeter Grehan 
140303b6e025SPeter Grehan 	return (FALSE);
14045244eac9SBenno Rice }
14055244eac9SBenno Rice 
14065244eac9SBenno Rice static u_int	pmap_vsidcontext;
14075244eac9SBenno Rice 
14085244eac9SBenno Rice void
14095244eac9SBenno Rice pmap_pinit(pmap_t pmap)
14105244eac9SBenno Rice {
14115244eac9SBenno Rice 	int	i, mask;
14125244eac9SBenno Rice 	u_int	entropy;
14135244eac9SBenno Rice 
14144daf20b2SPeter Grehan 	KASSERT((int)pmap < VM_MIN_KERNEL_ADDRESS, ("pmap_pinit: virt pmap"));
141548d0b1a0SAlan Cox 	PMAP_LOCK_INIT(pmap);
14164daf20b2SPeter Grehan 
14175244eac9SBenno Rice 	entropy = 0;
14185244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(entropy));
14195244eac9SBenno Rice 
14205244eac9SBenno Rice 	/*
14215244eac9SBenno Rice 	 * Allocate some segment registers for this pmap.
14225244eac9SBenno Rice 	 */
14235244eac9SBenno Rice 	for (i = 0; i < NPMAPS; i += VSID_NBPW) {
14245244eac9SBenno Rice 		u_int	hash, n;
14255244eac9SBenno Rice 
14265244eac9SBenno Rice 		/*
14275244eac9SBenno Rice 		 * Create a new value by mutiplying by a prime and adding in
14285244eac9SBenno Rice 		 * entropy from the timebase register.  This is to make the
14295244eac9SBenno Rice 		 * VSID more random so that the PT hash function collides
14305244eac9SBenno Rice 		 * less often.  (Note that the prime casues gcc to do shifts
14315244eac9SBenno Rice 		 * instead of a multiply.)
14325244eac9SBenno Rice 		 */
14335244eac9SBenno Rice 		pmap_vsidcontext = (pmap_vsidcontext * 0x1105) + entropy;
14345244eac9SBenno Rice 		hash = pmap_vsidcontext & (NPMAPS - 1);
14355244eac9SBenno Rice 		if (hash == 0)		/* 0 is special, avoid it */
14365244eac9SBenno Rice 			continue;
14375244eac9SBenno Rice 		n = hash >> 5;
14385244eac9SBenno Rice 		mask = 1 << (hash & (VSID_NBPW - 1));
14395244eac9SBenno Rice 		hash = (pmap_vsidcontext & 0xfffff);
14405244eac9SBenno Rice 		if (pmap_vsid_bitmap[n] & mask) {	/* collision? */
14415244eac9SBenno Rice 			/* anything free in this bucket? */
14425244eac9SBenno Rice 			if (pmap_vsid_bitmap[n] == 0xffffffff) {
14435244eac9SBenno Rice 				entropy = (pmap_vsidcontext >> 20);
14445244eac9SBenno Rice 				continue;
14455244eac9SBenno Rice 			}
14465244eac9SBenno Rice 			i = ffs(~pmap_vsid_bitmap[i]) - 1;
14475244eac9SBenno Rice 			mask = 1 << i;
14485244eac9SBenno Rice 			hash &= 0xfffff & ~(VSID_NBPW - 1);
14495244eac9SBenno Rice 			hash |= i;
14505244eac9SBenno Rice 		}
14515244eac9SBenno Rice 		pmap_vsid_bitmap[n] |= mask;
14525244eac9SBenno Rice 		for (i = 0; i < 16; i++)
14535244eac9SBenno Rice 			pmap->pm_sr[i] = VSID_MAKE(i, hash);
14545244eac9SBenno Rice 		return;
14555244eac9SBenno Rice 	}
14565244eac9SBenno Rice 
14575244eac9SBenno Rice 	panic("pmap_pinit: out of segments");
14585244eac9SBenno Rice }
14595244eac9SBenno Rice 
14605244eac9SBenno Rice /*
14615244eac9SBenno Rice  * Initialize the pmap associated with process 0.
14625244eac9SBenno Rice  */
14635244eac9SBenno Rice void
14645244eac9SBenno Rice pmap_pinit0(pmap_t pm)
14655244eac9SBenno Rice {
14665244eac9SBenno Rice 
14675244eac9SBenno Rice 	pmap_pinit(pm);
14685244eac9SBenno Rice 	bzero(&pm->pm_stats, sizeof(pm->pm_stats));
14695244eac9SBenno Rice }
14705244eac9SBenno Rice 
1471e79f59e8SBenno Rice /*
1472e79f59e8SBenno Rice  * Set the physical protection on the specified range of this map as requested.
1473e79f59e8SBenno Rice  */
14745244eac9SBenno Rice void
1475e79f59e8SBenno Rice pmap_protect(pmap_t pm, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot)
14765244eac9SBenno Rice {
1477e79f59e8SBenno Rice 	struct	pvo_entry *pvo;
1478e79f59e8SBenno Rice 	struct	pte *pt;
1479e79f59e8SBenno Rice 	int	pteidx;
1480e79f59e8SBenno Rice 
1481e79f59e8SBenno Rice 	CTR4(KTR_PMAP, "pmap_protect: pm=%p sva=%#x eva=%#x prot=%#x", pm, sva,
1482e79f59e8SBenno Rice 	    eva, prot);
1483e79f59e8SBenno Rice 
1484e79f59e8SBenno Rice 
1485e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
1486e79f59e8SBenno Rice 	    ("pmap_protect: non current pmap"));
1487e79f59e8SBenno Rice 
1488e79f59e8SBenno Rice 	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
14899bb0e068SAlan Cox 		mtx_lock(&Giant);
1490e79f59e8SBenno Rice 		pmap_remove(pm, sva, eva);
14919bb0e068SAlan Cox 		mtx_unlock(&Giant);
1492e79f59e8SBenno Rice 		return;
1493e79f59e8SBenno Rice 	}
1494e79f59e8SBenno Rice 
14959bb0e068SAlan Cox 	mtx_lock(&Giant);
14963d2e54c3SAlan Cox 	vm_page_lock_queues();
149748d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1498e79f59e8SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
1499e79f59e8SBenno Rice 		pvo = pmap_pvo_find_va(pm, sva, &pteidx);
1500e79f59e8SBenno Rice 		if (pvo == NULL)
1501e79f59e8SBenno Rice 			continue;
1502e79f59e8SBenno Rice 
1503e79f59e8SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
1504e79f59e8SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
1505e79f59e8SBenno Rice 
1506e79f59e8SBenno Rice 		/*
1507e79f59e8SBenno Rice 		 * Grab the PTE pointer before we diddle with the cached PTE
1508e79f59e8SBenno Rice 		 * copy.
1509e79f59e8SBenno Rice 		 */
1510e79f59e8SBenno Rice 		pt = pmap_pvo_to_pte(pvo, pteidx);
1511e79f59e8SBenno Rice 		/*
1512e79f59e8SBenno Rice 		 * Change the protection of the page.
1513e79f59e8SBenno Rice 		 */
1514e79f59e8SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_PP;
1515e79f59e8SBenno Rice 		pvo->pvo_pte.pte_lo |= PTE_BR;
1516e79f59e8SBenno Rice 
1517e79f59e8SBenno Rice 		/*
1518e79f59e8SBenno Rice 		 * If the PVO is in the page table, update that pte as well.
1519e79f59e8SBenno Rice 		 */
1520e79f59e8SBenno Rice 		if (pt != NULL)
1521e79f59e8SBenno Rice 			pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
1522e79f59e8SBenno Rice 	}
15233d2e54c3SAlan Cox 	vm_page_unlock_queues();
152448d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
15259bb0e068SAlan Cox 	mtx_unlock(&Giant);
15265244eac9SBenno Rice }
15275244eac9SBenno Rice 
152888afb2a3SBenno Rice /*
152988afb2a3SBenno Rice  * Map a list of wired pages into kernel virtual address space.  This is
153088afb2a3SBenno Rice  * intended for temporary mappings which do not need page modification or
153188afb2a3SBenno Rice  * references recorded.  Existing mappings in the region are overwritten.
153288afb2a3SBenno Rice  */
15335244eac9SBenno Rice void
153403b6e025SPeter Grehan pmap_qenter(vm_offset_t sva, vm_page_t *m, int count)
15355244eac9SBenno Rice {
153603b6e025SPeter Grehan 	vm_offset_t va;
15375244eac9SBenno Rice 
153803b6e025SPeter Grehan 	va = sva;
153903b6e025SPeter Grehan 	while (count-- > 0) {
154003b6e025SPeter Grehan 		pmap_kenter(va, VM_PAGE_TO_PHYS(*m));
154103b6e025SPeter Grehan 		va += PAGE_SIZE;
154203b6e025SPeter Grehan 		m++;
154303b6e025SPeter Grehan 	}
15445244eac9SBenno Rice }
15455244eac9SBenno Rice 
154688afb2a3SBenno Rice /*
154788afb2a3SBenno Rice  * Remove page mappings from kernel virtual address space.  Intended for
154888afb2a3SBenno Rice  * temporary mappings entered by pmap_qenter.
154988afb2a3SBenno Rice  */
15505244eac9SBenno Rice void
155103b6e025SPeter Grehan pmap_qremove(vm_offset_t sva, int count)
15525244eac9SBenno Rice {
155303b6e025SPeter Grehan 	vm_offset_t va;
155488afb2a3SBenno Rice 
155503b6e025SPeter Grehan 	va = sva;
155603b6e025SPeter Grehan 	while (count-- > 0) {
155788afb2a3SBenno Rice 		pmap_kremove(va);
155803b6e025SPeter Grehan 		va += PAGE_SIZE;
155903b6e025SPeter Grehan 	}
15605244eac9SBenno Rice }
15615244eac9SBenno Rice 
15625244eac9SBenno Rice void
15635244eac9SBenno Rice pmap_release(pmap_t pmap)
15645244eac9SBenno Rice {
156532bc7846SPeter Grehan         int idx, mask;
156632bc7846SPeter Grehan 
156732bc7846SPeter Grehan 	/*
156832bc7846SPeter Grehan 	 * Free segment register's VSID
156932bc7846SPeter Grehan 	 */
157032bc7846SPeter Grehan         if (pmap->pm_sr[0] == 0)
157132bc7846SPeter Grehan                 panic("pmap_release");
157232bc7846SPeter Grehan 
157332bc7846SPeter Grehan         idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1);
157432bc7846SPeter Grehan         mask = 1 << (idx % VSID_NBPW);
157532bc7846SPeter Grehan         idx /= VSID_NBPW;
157632bc7846SPeter Grehan         pmap_vsid_bitmap[idx] &= ~mask;
157748d0b1a0SAlan Cox 	PMAP_LOCK_DESTROY(pmap);
15785244eac9SBenno Rice }
15795244eac9SBenno Rice 
158088afb2a3SBenno Rice /*
158188afb2a3SBenno Rice  * Remove the given range of addresses from the specified map.
158288afb2a3SBenno Rice  */
15835244eac9SBenno Rice void
158488afb2a3SBenno Rice pmap_remove(pmap_t pm, vm_offset_t sva, vm_offset_t eva)
15855244eac9SBenno Rice {
158688afb2a3SBenno Rice 	struct	pvo_entry *pvo;
158788afb2a3SBenno Rice 	int	pteidx;
158888afb2a3SBenno Rice 
15893d2e54c3SAlan Cox 	vm_page_lock_queues();
159048d0b1a0SAlan Cox 	PMAP_LOCK(pm);
159188afb2a3SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
159288afb2a3SBenno Rice 		pvo = pmap_pvo_find_va(pm, sva, &pteidx);
159388afb2a3SBenno Rice 		if (pvo != NULL) {
159488afb2a3SBenno Rice 			pmap_pvo_remove(pvo, pteidx);
159588afb2a3SBenno Rice 		}
159688afb2a3SBenno Rice 	}
15973d2e54c3SAlan Cox 	vm_page_unlock_queues();
159848d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
15995244eac9SBenno Rice }
16005244eac9SBenno Rice 
1601e79f59e8SBenno Rice /*
160203b6e025SPeter Grehan  * Remove physical page from all pmaps in which it resides. pmap_pvo_remove()
160303b6e025SPeter Grehan  * will reflect changes in pte's back to the vm_page.
160403b6e025SPeter Grehan  */
160503b6e025SPeter Grehan void
160603b6e025SPeter Grehan pmap_remove_all(vm_page_t m)
160703b6e025SPeter Grehan {
160803b6e025SPeter Grehan 	struct  pvo_head *pvo_head;
160903b6e025SPeter Grehan 	struct	pvo_entry *pvo, *next_pvo;
161048d0b1a0SAlan Cox 	pmap_t	pmap;
161103b6e025SPeter Grehan 
161284792e72SPeter Grehan 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
161303b6e025SPeter Grehan 
161403b6e025SPeter Grehan 	pvo_head = vm_page_to_pvoh(m);
161503b6e025SPeter Grehan 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
161603b6e025SPeter Grehan 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
161703b6e025SPeter Grehan 
161803b6e025SPeter Grehan 		PMAP_PVO_CHECK(pvo);	/* sanity check */
161948d0b1a0SAlan Cox 		pmap = pvo->pvo_pmap;
162048d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
162103b6e025SPeter Grehan 		pmap_pvo_remove(pvo, -1);
162248d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
162303b6e025SPeter Grehan 	}
162403b6e025SPeter Grehan 	vm_page_flag_clear(m, PG_WRITEABLE);
162503b6e025SPeter Grehan }
162603b6e025SPeter Grehan 
162703b6e025SPeter Grehan /*
1628e79f59e8SBenno Rice  * Remove all pages from specified address space, this aids process exit
1629e79f59e8SBenno Rice  * speeds.  This is much faster than pmap_remove in the case of running down
1630e79f59e8SBenno Rice  * an entire address space.  Only works for the current pmap.
1631e79f59e8SBenno Rice  */
16325244eac9SBenno Rice void
1633e79f59e8SBenno Rice pmap_remove_pages(pmap_t pm, vm_offset_t sva, vm_offset_t eva)
16345244eac9SBenno Rice {
16355244eac9SBenno Rice }
16365244eac9SBenno Rice 
16375244eac9SBenno Rice /*
16385244eac9SBenno Rice  * Allocate a physical page of memory directly from the phys_avail map.
16395244eac9SBenno Rice  * Can only be called from pmap_bootstrap before avail start and end are
16405244eac9SBenno Rice  * calculated.
16415244eac9SBenno Rice  */
16425244eac9SBenno Rice static vm_offset_t
16435244eac9SBenno Rice pmap_bootstrap_alloc(vm_size_t size, u_int align)
16445244eac9SBenno Rice {
16455244eac9SBenno Rice 	vm_offset_t	s, e;
16465244eac9SBenno Rice 	int		i, j;
16475244eac9SBenno Rice 
16485244eac9SBenno Rice 	size = round_page(size);
16495244eac9SBenno Rice 	for (i = 0; phys_avail[i + 1] != 0; i += 2) {
16505244eac9SBenno Rice 		if (align != 0)
16515244eac9SBenno Rice 			s = (phys_avail[i] + align - 1) & ~(align - 1);
16525244eac9SBenno Rice 		else
16535244eac9SBenno Rice 			s = phys_avail[i];
16545244eac9SBenno Rice 		e = s + size;
16555244eac9SBenno Rice 
16565244eac9SBenno Rice 		if (s < phys_avail[i] || e > phys_avail[i + 1])
16575244eac9SBenno Rice 			continue;
16585244eac9SBenno Rice 
16595244eac9SBenno Rice 		if (s == phys_avail[i]) {
16605244eac9SBenno Rice 			phys_avail[i] += size;
16615244eac9SBenno Rice 		} else if (e == phys_avail[i + 1]) {
16625244eac9SBenno Rice 			phys_avail[i + 1] -= size;
16635244eac9SBenno Rice 		} else {
16645244eac9SBenno Rice 			for (j = phys_avail_count * 2; j > i; j -= 2) {
16655244eac9SBenno Rice 				phys_avail[j] = phys_avail[j - 2];
16665244eac9SBenno Rice 				phys_avail[j + 1] = phys_avail[j - 1];
16675244eac9SBenno Rice 			}
16685244eac9SBenno Rice 
16695244eac9SBenno Rice 			phys_avail[i + 3] = phys_avail[i + 1];
16705244eac9SBenno Rice 			phys_avail[i + 1] = s;
16715244eac9SBenno Rice 			phys_avail[i + 2] = e;
16725244eac9SBenno Rice 			phys_avail_count++;
16735244eac9SBenno Rice 		}
16745244eac9SBenno Rice 
16755244eac9SBenno Rice 		return (s);
16765244eac9SBenno Rice 	}
16775244eac9SBenno Rice 	panic("pmap_bootstrap_alloc: could not allocate memory");
16785244eac9SBenno Rice }
16795244eac9SBenno Rice 
16805244eac9SBenno Rice /*
16815244eac9SBenno Rice  * Return an unmapped pvo for a kernel virtual address.
16825244eac9SBenno Rice  * Used by pmap functions that operate on physical pages.
16835244eac9SBenno Rice  */
16845244eac9SBenno Rice static struct pvo_entry *
16855244eac9SBenno Rice pmap_rkva_alloc(void)
16865244eac9SBenno Rice {
16875244eac9SBenno Rice 	struct		pvo_entry *pvo;
16885244eac9SBenno Rice 	struct		pte *pt;
16895244eac9SBenno Rice 	vm_offset_t	kva;
16905244eac9SBenno Rice 	int		pteidx;
16915244eac9SBenno Rice 
16925244eac9SBenno Rice 	if (pmap_rkva_count == 0)
16935244eac9SBenno Rice 		panic("pmap_rkva_alloc: no more reserved KVAs");
16945244eac9SBenno Rice 
16955244eac9SBenno Rice 	kva = pmap_rkva_start + (PAGE_SIZE * --pmap_rkva_count);
16965244eac9SBenno Rice 	pmap_kenter(kva, 0);
16975244eac9SBenno Rice 
16985244eac9SBenno Rice 	pvo = pmap_pvo_find_va(kernel_pmap, kva, &pteidx);
16995244eac9SBenno Rice 
17005244eac9SBenno Rice 	if (pvo == NULL)
17015244eac9SBenno Rice 		panic("pmap_kva_alloc: pmap_pvo_find_va failed");
17025244eac9SBenno Rice 
17035244eac9SBenno Rice 	pt = pmap_pvo_to_pte(pvo, pteidx);
17045244eac9SBenno Rice 
17055244eac9SBenno Rice 	if (pt == NULL)
17065244eac9SBenno Rice 		panic("pmap_kva_alloc: pmap_pvo_to_pte failed");
17075244eac9SBenno Rice 
17085244eac9SBenno Rice 	pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
17095244eac9SBenno Rice 	PVO_PTEGIDX_CLR(pvo);
17105244eac9SBenno Rice 
17115244eac9SBenno Rice 	pmap_pte_overflow++;
17125244eac9SBenno Rice 
17135244eac9SBenno Rice 	return (pvo);
17145244eac9SBenno Rice }
17155244eac9SBenno Rice 
17165244eac9SBenno Rice static void
17175244eac9SBenno Rice pmap_pa_map(struct pvo_entry *pvo, vm_offset_t pa, struct pte *saved_pt,
17185244eac9SBenno Rice     int *depth_p)
17195244eac9SBenno Rice {
17205244eac9SBenno Rice 	struct	pte *pt;
17215244eac9SBenno Rice 
17225244eac9SBenno Rice 	/*
17235244eac9SBenno Rice 	 * If this pvo already has a valid pte, we need to save it so it can
17245244eac9SBenno Rice 	 * be restored later.  We then just reload the new PTE over the old
17255244eac9SBenno Rice 	 * slot.
17265244eac9SBenno Rice 	 */
17275244eac9SBenno Rice 	if (saved_pt != NULL) {
17285244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
17295244eac9SBenno Rice 
17305244eac9SBenno Rice 		if (pt != NULL) {
17315244eac9SBenno Rice 			pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
17325244eac9SBenno Rice 			PVO_PTEGIDX_CLR(pvo);
17335244eac9SBenno Rice 			pmap_pte_overflow++;
17345244eac9SBenno Rice 		}
17355244eac9SBenno Rice 
17365244eac9SBenno Rice 		*saved_pt = pvo->pvo_pte;
17375244eac9SBenno Rice 
17385244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_RPGN;
17395244eac9SBenno Rice 	}
17405244eac9SBenno Rice 
17415244eac9SBenno Rice 	pvo->pvo_pte.pte_lo |= pa;
17425244eac9SBenno Rice 
17435244eac9SBenno Rice 	if (!pmap_pte_spill(pvo->pvo_vaddr))
17445244eac9SBenno Rice 		panic("pmap_pa_map: could not spill pvo %p", pvo);
17455244eac9SBenno Rice 
17465244eac9SBenno Rice 	if (depth_p != NULL)
17475244eac9SBenno Rice 		(*depth_p)++;
17485244eac9SBenno Rice }
17495244eac9SBenno Rice 
17505244eac9SBenno Rice static void
17515244eac9SBenno Rice pmap_pa_unmap(struct pvo_entry *pvo, struct pte *saved_pt, int *depth_p)
17525244eac9SBenno Rice {
17535244eac9SBenno Rice 	struct	pte *pt;
17545244eac9SBenno Rice 
17555244eac9SBenno Rice 	pt = pmap_pvo_to_pte(pvo, -1);
17565244eac9SBenno Rice 
17575244eac9SBenno Rice 	if (pt != NULL) {
17585244eac9SBenno Rice 		pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
17595244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
17605244eac9SBenno Rice 		pmap_pte_overflow++;
17615244eac9SBenno Rice 	}
17625244eac9SBenno Rice 
17635244eac9SBenno Rice 	pvo->pvo_pte.pte_lo &= ~PTE_RPGN;
17645244eac9SBenno Rice 
17655244eac9SBenno Rice 	/*
17665244eac9SBenno Rice 	 * If there is a saved PTE and it's valid, restore it and return.
17675244eac9SBenno Rice 	 */
17685244eac9SBenno Rice 	if (saved_pt != NULL && (saved_pt->pte_lo & PTE_RPGN) != 0) {
17695244eac9SBenno Rice 		if (depth_p != NULL && --(*depth_p) == 0)
17705244eac9SBenno Rice 			panic("pmap_pa_unmap: restoring but depth == 0");
17715244eac9SBenno Rice 
17725244eac9SBenno Rice 		pvo->pvo_pte = *saved_pt;
17735244eac9SBenno Rice 
17745244eac9SBenno Rice 		if (!pmap_pte_spill(pvo->pvo_vaddr))
17755244eac9SBenno Rice 			panic("pmap_pa_unmap: could not spill pvo %p", pvo);
17765244eac9SBenno Rice 	}
17775244eac9SBenno Rice }
17785244eac9SBenno Rice 
17795244eac9SBenno Rice static void
17805244eac9SBenno Rice pmap_syncicache(vm_offset_t pa, vm_size_t len)
17815244eac9SBenno Rice {
17825244eac9SBenno Rice 	__syncicache((void *)pa, len);
17835244eac9SBenno Rice }
17845244eac9SBenno Rice 
17855244eac9SBenno Rice static void
17865244eac9SBenno Rice tlbia(void)
17875244eac9SBenno Rice {
17885244eac9SBenno Rice 	caddr_t	i;
17895244eac9SBenno Rice 
17905244eac9SBenno Rice 	SYNC();
17915244eac9SBenno Rice 	for (i = 0; i < (caddr_t)0x00040000; i += 0x00001000) {
17925244eac9SBenno Rice 		TLBIE(i);
17935244eac9SBenno Rice 		EIEIO();
17945244eac9SBenno Rice 	}
17955244eac9SBenno Rice 	TLBSYNC();
17965244eac9SBenno Rice 	SYNC();
17975244eac9SBenno Rice }
17985244eac9SBenno Rice 
17995244eac9SBenno Rice static int
1800378862a7SJeff Roberson pmap_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head,
18015244eac9SBenno Rice     vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags)
18025244eac9SBenno Rice {
18035244eac9SBenno Rice 	struct	pvo_entry *pvo;
18045244eac9SBenno Rice 	u_int	sr;
18055244eac9SBenno Rice 	int	first;
18065244eac9SBenno Rice 	u_int	ptegidx;
18075244eac9SBenno Rice 	int	i;
180832bc7846SPeter Grehan 	int     bootstrap;
18095244eac9SBenno Rice 
18105244eac9SBenno Rice 	pmap_pvo_enter_calls++;
18118207b362SBenno Rice 	first = 0;
18125244eac9SBenno Rice 
181332bc7846SPeter Grehan 	bootstrap = 0;
181432bc7846SPeter Grehan 
18155244eac9SBenno Rice 	/*
18165244eac9SBenno Rice 	 * Compute the PTE Group index.
18175244eac9SBenno Rice 	 */
18185244eac9SBenno Rice 	va &= ~ADDR_POFF;
18195244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
18205244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
18215244eac9SBenno Rice 
18225244eac9SBenno Rice 	/*
18235244eac9SBenno Rice 	 * Remove any existing mapping for this page.  Reuse the pvo entry if
18245244eac9SBenno Rice 	 * there is a mapping.
18255244eac9SBenno Rice 	 */
18265244eac9SBenno Rice 	LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) {
18275244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
1828fafc7362SBenno Rice 			if ((pvo->pvo_pte.pte_lo & PTE_RPGN) == pa &&
1829fafc7362SBenno Rice 			    (pvo->pvo_pte.pte_lo & PTE_PP) ==
1830fafc7362SBenno Rice 			    (pte_lo & PTE_PP)) {
183149f8f727SBenno Rice 				return (0);
1832fafc7362SBenno Rice 			}
18335244eac9SBenno Rice 			pmap_pvo_remove(pvo, -1);
18345244eac9SBenno Rice 			break;
18355244eac9SBenno Rice 		}
18365244eac9SBenno Rice 	}
18375244eac9SBenno Rice 
18385244eac9SBenno Rice 	/*
18395244eac9SBenno Rice 	 * If we aren't overwriting a mapping, try to allocate.
18405244eac9SBenno Rice 	 */
184149f8f727SBenno Rice 	if (pmap_initialized) {
1842378862a7SJeff Roberson 		pvo = uma_zalloc(zone, M_NOWAIT);
184349f8f727SBenno Rice 	} else {
18440d290675SBenno Rice 		if (pmap_bpvo_pool_index >= BPVO_POOL_SIZE) {
18450d290675SBenno Rice 			panic("pmap_enter: bpvo pool exhausted, %d, %d, %d",
18460d290675SBenno Rice 			      pmap_bpvo_pool_index, BPVO_POOL_SIZE,
18470d290675SBenno Rice 			      BPVO_POOL_SIZE * sizeof(struct pvo_entry));
184849f8f727SBenno Rice 		}
184949f8f727SBenno Rice 		pvo = &pmap_bpvo_pool[pmap_bpvo_pool_index];
185049f8f727SBenno Rice 		pmap_bpvo_pool_index++;
185132bc7846SPeter Grehan 		bootstrap = 1;
185249f8f727SBenno Rice 	}
18535244eac9SBenno Rice 
18545244eac9SBenno Rice 	if (pvo == NULL) {
18555244eac9SBenno Rice 		return (ENOMEM);
18565244eac9SBenno Rice 	}
18575244eac9SBenno Rice 
18585244eac9SBenno Rice 	pmap_pvo_entries++;
18595244eac9SBenno Rice 	pvo->pvo_vaddr = va;
18605244eac9SBenno Rice 	pvo->pvo_pmap = pm;
18615244eac9SBenno Rice 	LIST_INSERT_HEAD(&pmap_pvo_table[ptegidx], pvo, pvo_olink);
18625244eac9SBenno Rice 	pvo->pvo_vaddr &= ~ADDR_POFF;
18635244eac9SBenno Rice 	if (flags & VM_PROT_EXECUTE)
18645244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_EXECUTABLE;
18655244eac9SBenno Rice 	if (flags & PVO_WIRED)
18665244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_WIRED;
18675244eac9SBenno Rice 	if (pvo_head != &pmap_pvo_kunmanaged)
18685244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_MANAGED;
186932bc7846SPeter Grehan 	if (bootstrap)
187032bc7846SPeter Grehan 		pvo->pvo_vaddr |= PVO_BOOTSTRAP;
18715244eac9SBenno Rice 	pmap_pte_create(&pvo->pvo_pte, sr, va, pa | pte_lo);
18725244eac9SBenno Rice 
18735244eac9SBenno Rice 	/*
18745244eac9SBenno Rice 	 * Remember if the list was empty and therefore will be the first
18755244eac9SBenno Rice 	 * item.
18765244eac9SBenno Rice 	 */
18778207b362SBenno Rice 	if (LIST_FIRST(pvo_head) == NULL)
18788207b362SBenno Rice 		first = 1;
18795244eac9SBenno Rice 
18805244eac9SBenno Rice 	LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink);
18815244eac9SBenno Rice 	if (pvo->pvo_pte.pte_lo & PVO_WIRED)
1882c3d11d22SAlan Cox 		pm->pm_stats.wired_count++;
1883c3d11d22SAlan Cox 	pm->pm_stats.resident_count++;
18845244eac9SBenno Rice 
18855244eac9SBenno Rice 	/*
18865244eac9SBenno Rice 	 * We hope this succeeds but it isn't required.
18875244eac9SBenno Rice 	 */
18885244eac9SBenno Rice 	i = pmap_pte_insert(ptegidx, &pvo->pvo_pte);
18895244eac9SBenno Rice 	if (i >= 0) {
18905244eac9SBenno Rice 		PVO_PTEGIDX_SET(pvo, i);
18915244eac9SBenno Rice 	} else {
18925244eac9SBenno Rice 		panic("pmap_pvo_enter: overflow");
18935244eac9SBenno Rice 		pmap_pte_overflow++;
18945244eac9SBenno Rice 	}
18955244eac9SBenno Rice 
18965244eac9SBenno Rice 	return (first ? ENOENT : 0);
18975244eac9SBenno Rice }
18985244eac9SBenno Rice 
18995244eac9SBenno Rice static void
19005244eac9SBenno Rice pmap_pvo_remove(struct pvo_entry *pvo, int pteidx)
19015244eac9SBenno Rice {
19025244eac9SBenno Rice 	struct	pte *pt;
19035244eac9SBenno Rice 
19045244eac9SBenno Rice 	/*
19055244eac9SBenno Rice 	 * If there is an active pte entry, we need to deactivate it (and
19065244eac9SBenno Rice 	 * save the ref & cfg bits).
19075244eac9SBenno Rice 	 */
19085244eac9SBenno Rice 	pt = pmap_pvo_to_pte(pvo, pteidx);
19095244eac9SBenno Rice 	if (pt != NULL) {
19105244eac9SBenno Rice 		pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
19115244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
19125244eac9SBenno Rice 	} else {
19135244eac9SBenno Rice 		pmap_pte_overflow--;
19145244eac9SBenno Rice 	}
19155244eac9SBenno Rice 
19165244eac9SBenno Rice 	/*
19175244eac9SBenno Rice 	 * Update our statistics.
19185244eac9SBenno Rice 	 */
19195244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count--;
19205244eac9SBenno Rice 	if (pvo->pvo_pte.pte_lo & PVO_WIRED)
19215244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count--;
19225244eac9SBenno Rice 
19235244eac9SBenno Rice 	/*
19245244eac9SBenno Rice 	 * Save the REF/CHG bits into their cache if the page is managed.
19255244eac9SBenno Rice 	 */
19265244eac9SBenno Rice 	if (pvo->pvo_vaddr & PVO_MANAGED) {
19275244eac9SBenno Rice 		struct	vm_page *pg;
19285244eac9SBenno Rice 
19298862232dSBenno Rice 		pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo & PTE_RPGN);
19305244eac9SBenno Rice 		if (pg != NULL) {
19315244eac9SBenno Rice 			pmap_attr_save(pg, pvo->pvo_pte.pte_lo &
19325244eac9SBenno Rice 			    (PTE_REF | PTE_CHG));
19335244eac9SBenno Rice 		}
19345244eac9SBenno Rice 	}
19355244eac9SBenno Rice 
19365244eac9SBenno Rice 	/*
19375244eac9SBenno Rice 	 * Remove this PVO from the PV list.
19385244eac9SBenno Rice 	 */
19395244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_vlink);
19405244eac9SBenno Rice 
19415244eac9SBenno Rice 	/*
19425244eac9SBenno Rice 	 * Remove this from the overflow list and return it to the pool
19435244eac9SBenno Rice 	 * if we aren't going to reuse it.
19445244eac9SBenno Rice 	 */
19455244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_olink);
194649f8f727SBenno Rice 	if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP))
1947378862a7SJeff Roberson 		uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? pmap_mpvo_zone :
194849f8f727SBenno Rice 		    pmap_upvo_zone, pvo);
19495244eac9SBenno Rice 	pmap_pvo_entries--;
19505244eac9SBenno Rice 	pmap_pvo_remove_calls++;
19515244eac9SBenno Rice }
19525244eac9SBenno Rice 
19535244eac9SBenno Rice static __inline int
19545244eac9SBenno Rice pmap_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx)
19555244eac9SBenno Rice {
19565244eac9SBenno Rice 	int	pteidx;
19575244eac9SBenno Rice 
19585244eac9SBenno Rice 	/*
19595244eac9SBenno Rice 	 * We can find the actual pte entry without searching by grabbing
19605244eac9SBenno Rice 	 * the PTEG index from 3 unused bits in pte_lo[11:9] and by
19615244eac9SBenno Rice 	 * noticing the HID bit.
19625244eac9SBenno Rice 	 */
19635244eac9SBenno Rice 	pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo);
19645244eac9SBenno Rice 	if (pvo->pvo_pte.pte_hi & PTE_HID)
19655244eac9SBenno Rice 		pteidx ^= pmap_pteg_mask * 8;
19665244eac9SBenno Rice 
19675244eac9SBenno Rice 	return (pteidx);
19685244eac9SBenno Rice }
19695244eac9SBenno Rice 
19705244eac9SBenno Rice static struct pvo_entry *
19715244eac9SBenno Rice pmap_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p)
19725244eac9SBenno Rice {
19735244eac9SBenno Rice 	struct	pvo_entry *pvo;
19745244eac9SBenno Rice 	int	ptegidx;
19755244eac9SBenno Rice 	u_int	sr;
19765244eac9SBenno Rice 
19775244eac9SBenno Rice 	va &= ~ADDR_POFF;
19785244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
19795244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
19805244eac9SBenno Rice 
19815244eac9SBenno Rice 	LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) {
19825244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
19835244eac9SBenno Rice 			if (pteidx_p)
19845244eac9SBenno Rice 				*pteidx_p = pmap_pvo_pte_index(pvo, ptegidx);
19855244eac9SBenno Rice 			return (pvo);
19865244eac9SBenno Rice 		}
19875244eac9SBenno Rice 	}
19885244eac9SBenno Rice 
19895244eac9SBenno Rice 	return (NULL);
19905244eac9SBenno Rice }
19915244eac9SBenno Rice 
19925244eac9SBenno Rice static struct pte *
19935244eac9SBenno Rice pmap_pvo_to_pte(const struct pvo_entry *pvo, int pteidx)
19945244eac9SBenno Rice {
19955244eac9SBenno Rice 	struct	pte *pt;
19965244eac9SBenno Rice 
19975244eac9SBenno Rice 	/*
19985244eac9SBenno Rice 	 * If we haven't been supplied the ptegidx, calculate it.
19995244eac9SBenno Rice 	 */
20005244eac9SBenno Rice 	if (pteidx == -1) {
20015244eac9SBenno Rice 		int	ptegidx;
20025244eac9SBenno Rice 		u_int	sr;
20035244eac9SBenno Rice 
20045244eac9SBenno Rice 		sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr);
20055244eac9SBenno Rice 		ptegidx = va_to_pteg(sr, pvo->pvo_vaddr);
20065244eac9SBenno Rice 		pteidx = pmap_pvo_pte_index(pvo, ptegidx);
20075244eac9SBenno Rice 	}
20085244eac9SBenno Rice 
20095244eac9SBenno Rice 	pt = &pmap_pteg_table[pteidx >> 3].pt[pteidx & 7];
20105244eac9SBenno Rice 
20115244eac9SBenno Rice 	if ((pvo->pvo_pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) {
20125244eac9SBenno Rice 		panic("pmap_pvo_to_pte: pvo %p has valid pte in pvo but no "
20135244eac9SBenno Rice 		    "valid pte index", pvo);
20145244eac9SBenno Rice 	}
20155244eac9SBenno Rice 
20165244eac9SBenno Rice 	if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) {
20175244eac9SBenno Rice 		panic("pmap_pvo_to_pte: pvo %p has valid pte index in pvo "
20185244eac9SBenno Rice 		    "pvo but no valid pte", pvo);
20195244eac9SBenno Rice 	}
20205244eac9SBenno Rice 
20215244eac9SBenno Rice 	if ((pt->pte_hi ^ (pvo->pvo_pte.pte_hi & ~PTE_VALID)) == PTE_VALID) {
20225244eac9SBenno Rice 		if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0) {
20235244eac9SBenno Rice 			panic("pmap_pvo_to_pte: pvo %p has valid pte in "
20245244eac9SBenno Rice 			    "pmap_pteg_table %p but invalid in pvo", pvo, pt);
20255244eac9SBenno Rice 		}
20265244eac9SBenno Rice 
20275244eac9SBenno Rice 		if (((pt->pte_lo ^ pvo->pvo_pte.pte_lo) & ~(PTE_CHG|PTE_REF))
20285244eac9SBenno Rice 		    != 0) {
20295244eac9SBenno Rice 			panic("pmap_pvo_to_pte: pvo %p pte does not match "
20305244eac9SBenno Rice 			    "pte %p in pmap_pteg_table", pvo, pt);
20315244eac9SBenno Rice 		}
20325244eac9SBenno Rice 
20335244eac9SBenno Rice 		return (pt);
20345244eac9SBenno Rice 	}
20355244eac9SBenno Rice 
20365244eac9SBenno Rice 	if (pvo->pvo_pte.pte_hi & PTE_VALID) {
20375244eac9SBenno Rice 		panic("pmap_pvo_to_pte: pvo %p has invalid pte %p in "
20385244eac9SBenno Rice 		    "pmap_pteg_table but valid in pvo", pvo, pt);
20395244eac9SBenno Rice 	}
20405244eac9SBenno Rice 
20415244eac9SBenno Rice 	return (NULL);
20425244eac9SBenno Rice }
20435244eac9SBenno Rice 
20445244eac9SBenno Rice /*
20455244eac9SBenno Rice  * XXX: THIS STUFF SHOULD BE IN pte.c?
20465244eac9SBenno Rice  */
20475244eac9SBenno Rice int
20485244eac9SBenno Rice pmap_pte_spill(vm_offset_t addr)
20495244eac9SBenno Rice {
20505244eac9SBenno Rice 	struct	pvo_entry *source_pvo, *victim_pvo;
20515244eac9SBenno Rice 	struct	pvo_entry *pvo;
20525244eac9SBenno Rice 	int	ptegidx, i, j;
20535244eac9SBenno Rice 	u_int	sr;
20545244eac9SBenno Rice 	struct	pteg *pteg;
20555244eac9SBenno Rice 	struct	pte *pt;
20565244eac9SBenno Rice 
20575244eac9SBenno Rice 	pmap_pte_spills++;
20585244eac9SBenno Rice 
2059d080d5fdSBenno Rice 	sr = mfsrin(addr);
20605244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, addr);
20615244eac9SBenno Rice 
20625244eac9SBenno Rice 	/*
20635244eac9SBenno Rice 	 * Have to substitute some entry.  Use the primary hash for this.
20645244eac9SBenno Rice 	 * Use low bits of timebase as random generator.
20655244eac9SBenno Rice 	 */
20665244eac9SBenno Rice 	pteg = &pmap_pteg_table[ptegidx];
20675244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(i));
20685244eac9SBenno Rice 	i &= 7;
20695244eac9SBenno Rice 	pt = &pteg->pt[i];
20705244eac9SBenno Rice 
20715244eac9SBenno Rice 	source_pvo = NULL;
20725244eac9SBenno Rice 	victim_pvo = NULL;
20735244eac9SBenno Rice 	LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) {
20745244eac9SBenno Rice 		/*
20755244eac9SBenno Rice 		 * We need to find a pvo entry for this address.
20765244eac9SBenno Rice 		 */
20775244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);
20785244eac9SBenno Rice 		if (source_pvo == NULL &&
20795244eac9SBenno Rice 		    pmap_pte_match(&pvo->pvo_pte, sr, addr,
20805244eac9SBenno Rice 		    pvo->pvo_pte.pte_hi & PTE_HID)) {
20815244eac9SBenno Rice 			/*
20825244eac9SBenno Rice 			 * Now found an entry to be spilled into the pteg.
20835244eac9SBenno Rice 			 * The PTE is now valid, so we know it's active.
20845244eac9SBenno Rice 			 */
20855244eac9SBenno Rice 			j = pmap_pte_insert(ptegidx, &pvo->pvo_pte);
20865244eac9SBenno Rice 
20875244eac9SBenno Rice 			if (j >= 0) {
20885244eac9SBenno Rice 				PVO_PTEGIDX_SET(pvo, j);
20895244eac9SBenno Rice 				pmap_pte_overflow--;
20905244eac9SBenno Rice 				PMAP_PVO_CHECK(pvo);
20915244eac9SBenno Rice 				return (1);
20925244eac9SBenno Rice 			}
20935244eac9SBenno Rice 
20945244eac9SBenno Rice 			source_pvo = pvo;
20955244eac9SBenno Rice 
20965244eac9SBenno Rice 			if (victim_pvo != NULL)
20975244eac9SBenno Rice 				break;
20985244eac9SBenno Rice 		}
20995244eac9SBenno Rice 
21005244eac9SBenno Rice 		/*
21015244eac9SBenno Rice 		 * We also need the pvo entry of the victim we are replacing
21025244eac9SBenno Rice 		 * so save the R & C bits of the PTE.
21035244eac9SBenno Rice 		 */
21045244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL &&
21055244eac9SBenno Rice 		    pmap_pte_compare(pt, &pvo->pvo_pte)) {
21065244eac9SBenno Rice 			victim_pvo = pvo;
21075244eac9SBenno Rice 			if (source_pvo != NULL)
21085244eac9SBenno Rice 				break;
21095244eac9SBenno Rice 		}
21105244eac9SBenno Rice 	}
21115244eac9SBenno Rice 
21125244eac9SBenno Rice 	if (source_pvo == NULL)
21135244eac9SBenno Rice 		return (0);
21145244eac9SBenno Rice 
21155244eac9SBenno Rice 	if (victim_pvo == NULL) {
21165244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0)
21175244eac9SBenno Rice 			panic("pmap_pte_spill: victim p-pte (%p) has no pvo"
21185244eac9SBenno Rice 			    "entry", pt);
21195244eac9SBenno Rice 
21205244eac9SBenno Rice 		/*
21215244eac9SBenno Rice 		 * If this is a secondary PTE, we need to search it's primary
21225244eac9SBenno Rice 		 * pvo bucket for the matching PVO.
21235244eac9SBenno Rice 		 */
21245244eac9SBenno Rice 		LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx ^ pmap_pteg_mask],
21255244eac9SBenno Rice 		    pvo_olink) {
21265244eac9SBenno Rice 			PMAP_PVO_CHECK(pvo);
21275244eac9SBenno Rice 			/*
21285244eac9SBenno Rice 			 * We also need the pvo entry of the victim we are
21295244eac9SBenno Rice 			 * replacing so save the R & C bits of the PTE.
21305244eac9SBenno Rice 			 */
21315244eac9SBenno Rice 			if (pmap_pte_compare(pt, &pvo->pvo_pte)) {
21325244eac9SBenno Rice 				victim_pvo = pvo;
21335244eac9SBenno Rice 				break;
21345244eac9SBenno Rice 			}
21355244eac9SBenno Rice 		}
21365244eac9SBenno Rice 
21375244eac9SBenno Rice 		if (victim_pvo == NULL)
21385244eac9SBenno Rice 			panic("pmap_pte_spill: victim s-pte (%p) has no pvo"
21395244eac9SBenno Rice 			    "entry", pt);
21405244eac9SBenno Rice 	}
21415244eac9SBenno Rice 
21425244eac9SBenno Rice 	/*
21435244eac9SBenno Rice 	 * We are invalidating the TLB entry for the EA we are replacing even
21445244eac9SBenno Rice 	 * though it's valid.  If we don't, we lose any ref/chg bit changes
21455244eac9SBenno Rice 	 * contained in the TLB entry.
21465244eac9SBenno Rice 	 */
21475244eac9SBenno Rice 	source_pvo->pvo_pte.pte_hi &= ~PTE_HID;
21485244eac9SBenno Rice 
21495244eac9SBenno Rice 	pmap_pte_unset(pt, &victim_pvo->pvo_pte, victim_pvo->pvo_vaddr);
21505244eac9SBenno Rice 	pmap_pte_set(pt, &source_pvo->pvo_pte);
21515244eac9SBenno Rice 
21525244eac9SBenno Rice 	PVO_PTEGIDX_CLR(victim_pvo);
21535244eac9SBenno Rice 	PVO_PTEGIDX_SET(source_pvo, i);
21545244eac9SBenno Rice 	pmap_pte_replacements++;
21555244eac9SBenno Rice 
21565244eac9SBenno Rice 	PMAP_PVO_CHECK(victim_pvo);
21575244eac9SBenno Rice 	PMAP_PVO_CHECK(source_pvo);
21585244eac9SBenno Rice 
21595244eac9SBenno Rice 	return (1);
21605244eac9SBenno Rice }
21615244eac9SBenno Rice 
21625244eac9SBenno Rice static int
21635244eac9SBenno Rice pmap_pte_insert(u_int ptegidx, struct pte *pvo_pt)
21645244eac9SBenno Rice {
21655244eac9SBenno Rice 	struct	pte *pt;
21665244eac9SBenno Rice 	int	i;
21675244eac9SBenno Rice 
21685244eac9SBenno Rice 	/*
21695244eac9SBenno Rice 	 * First try primary hash.
21705244eac9SBenno Rice 	 */
21715244eac9SBenno Rice 	for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
21725244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
21735244eac9SBenno Rice 			pvo_pt->pte_hi &= ~PTE_HID;
21745244eac9SBenno Rice 			pmap_pte_set(pt, pvo_pt);
21755244eac9SBenno Rice 			return (i);
21765244eac9SBenno Rice 		}
21775244eac9SBenno Rice 	}
21785244eac9SBenno Rice 
21795244eac9SBenno Rice 	/*
21805244eac9SBenno Rice 	 * Now try secondary hash.
21815244eac9SBenno Rice 	 */
21825244eac9SBenno Rice 	ptegidx ^= pmap_pteg_mask;
21835244eac9SBenno Rice 	ptegidx++;
21845244eac9SBenno Rice 	for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
21855244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
21865244eac9SBenno Rice 			pvo_pt->pte_hi |= PTE_HID;
21875244eac9SBenno Rice 			pmap_pte_set(pt, pvo_pt);
21885244eac9SBenno Rice 			return (i);
21895244eac9SBenno Rice 		}
21905244eac9SBenno Rice 	}
21915244eac9SBenno Rice 
21925244eac9SBenno Rice 	panic("pmap_pte_insert: overflow");
21935244eac9SBenno Rice 	return (-1);
21945244eac9SBenno Rice }
21955244eac9SBenno Rice 
21965244eac9SBenno Rice static boolean_t
21975244eac9SBenno Rice pmap_query_bit(vm_page_t m, int ptebit)
21985244eac9SBenno Rice {
21995244eac9SBenno Rice 	struct	pvo_entry *pvo;
22005244eac9SBenno Rice 	struct	pte *pt;
22015244eac9SBenno Rice 
22027b33c6efSPeter Grehan #if 0
22035244eac9SBenno Rice 	if (pmap_attr_fetch(m) & ptebit)
22045244eac9SBenno Rice 		return (TRUE);
22057b33c6efSPeter Grehan #endif
22065244eac9SBenno Rice 
22075244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
22085244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
22095244eac9SBenno Rice 
22105244eac9SBenno Rice 		/*
22115244eac9SBenno Rice 		 * See if we saved the bit off.  If so, cache it and return
22125244eac9SBenno Rice 		 * success.
22135244eac9SBenno Rice 		 */
22145244eac9SBenno Rice 		if (pvo->pvo_pte.pte_lo & ptebit) {
22155244eac9SBenno Rice 			pmap_attr_save(m, ptebit);
22165244eac9SBenno Rice 			PMAP_PVO_CHECK(pvo);	/* sanity check */
22175244eac9SBenno Rice 			return (TRUE);
22185244eac9SBenno Rice 		}
22195244eac9SBenno Rice 	}
22205244eac9SBenno Rice 
22215244eac9SBenno Rice 	/*
22225244eac9SBenno Rice 	 * No luck, now go through the hard part of looking at the PTEs
22235244eac9SBenno Rice 	 * themselves.  Sync so that any pending REF/CHG bits are flushed to
22245244eac9SBenno Rice 	 * the PTEs.
22255244eac9SBenno Rice 	 */
22265244eac9SBenno Rice 	SYNC();
22275244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
22285244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
22295244eac9SBenno Rice 
22305244eac9SBenno Rice 		/*
22315244eac9SBenno Rice 		 * See if this pvo has a valid PTE.  if so, fetch the
22325244eac9SBenno Rice 		 * REF/CHG bits from the valid PTE.  If the appropriate
22335244eac9SBenno Rice 		 * ptebit is set, cache it and return success.
22345244eac9SBenno Rice 		 */
22355244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
22365244eac9SBenno Rice 		if (pt != NULL) {
22375244eac9SBenno Rice 			pmap_pte_synch(pt, &pvo->pvo_pte);
22385244eac9SBenno Rice 			if (pvo->pvo_pte.pte_lo & ptebit) {
22395244eac9SBenno Rice 				pmap_attr_save(m, ptebit);
22405244eac9SBenno Rice 				PMAP_PVO_CHECK(pvo);	/* sanity check */
22415244eac9SBenno Rice 				return (TRUE);
22425244eac9SBenno Rice 			}
22435244eac9SBenno Rice 		}
22445244eac9SBenno Rice 	}
22455244eac9SBenno Rice 
22464f7daed0SAndrew Gallatin 	return (FALSE);
22475244eac9SBenno Rice }
22485244eac9SBenno Rice 
224903b6e025SPeter Grehan static u_int
225003b6e025SPeter Grehan pmap_clear_bit(vm_page_t m, int ptebit, int *origbit)
22515244eac9SBenno Rice {
225203b6e025SPeter Grehan 	u_int	count;
22535244eac9SBenno Rice 	struct	pvo_entry *pvo;
22545244eac9SBenno Rice 	struct	pte *pt;
22555244eac9SBenno Rice 	int	rv;
22565244eac9SBenno Rice 
22575244eac9SBenno Rice 	/*
22585244eac9SBenno Rice 	 * Clear the cached value.
22595244eac9SBenno Rice 	 */
22605244eac9SBenno Rice 	rv = pmap_attr_fetch(m);
22615244eac9SBenno Rice 	pmap_attr_clear(m, ptebit);
22625244eac9SBenno Rice 
22635244eac9SBenno Rice 	/*
22645244eac9SBenno Rice 	 * Sync so that any pending REF/CHG bits are flushed to the PTEs (so
22655244eac9SBenno Rice 	 * we can reset the right ones).  note that since the pvo entries and
22665244eac9SBenno Rice 	 * list heads are accessed via BAT0 and are never placed in the page
22675244eac9SBenno Rice 	 * table, we don't have to worry about further accesses setting the
22685244eac9SBenno Rice 	 * REF/CHG bits.
22695244eac9SBenno Rice 	 */
22705244eac9SBenno Rice 	SYNC();
22715244eac9SBenno Rice 
22725244eac9SBenno Rice 	/*
22735244eac9SBenno Rice 	 * For each pvo entry, clear the pvo's ptebit.  If this pvo has a
22745244eac9SBenno Rice 	 * valid pte clear the ptebit from the valid pte.
22755244eac9SBenno Rice 	 */
227603b6e025SPeter Grehan 	count = 0;
22775244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
22785244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
22795244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
22805244eac9SBenno Rice 		if (pt != NULL) {
22815244eac9SBenno Rice 			pmap_pte_synch(pt, &pvo->pvo_pte);
228203b6e025SPeter Grehan 			if (pvo->pvo_pte.pte_lo & ptebit) {
228303b6e025SPeter Grehan 				count++;
22845244eac9SBenno Rice 				pmap_pte_clear(pt, PVO_VADDR(pvo), ptebit);
22855244eac9SBenno Rice 			}
228603b6e025SPeter Grehan 		}
22875244eac9SBenno Rice 		rv |= pvo->pvo_pte.pte_lo;
22885244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~ptebit;
22895244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
22905244eac9SBenno Rice 	}
22915244eac9SBenno Rice 
229203b6e025SPeter Grehan 	if (origbit != NULL) {
229303b6e025SPeter Grehan 		*origbit = rv;
229403b6e025SPeter Grehan 	}
229503b6e025SPeter Grehan 
229603b6e025SPeter Grehan 	return (count);
2297bdf71f56SBenno Rice }
22988bbfa33aSBenno Rice 
22998bbfa33aSBenno Rice /*
230032bc7846SPeter Grehan  * Return true if the physical range is encompassed by the battable[idx]
230132bc7846SPeter Grehan  */
230232bc7846SPeter Grehan static int
230332bc7846SPeter Grehan pmap_bat_mapped(int idx, vm_offset_t pa, vm_size_t size)
230432bc7846SPeter Grehan {
230532bc7846SPeter Grehan 	u_int prot;
230632bc7846SPeter Grehan 	u_int32_t start;
230732bc7846SPeter Grehan 	u_int32_t end;
230832bc7846SPeter Grehan 	u_int32_t bat_ble;
230932bc7846SPeter Grehan 
231032bc7846SPeter Grehan 	/*
231132bc7846SPeter Grehan 	 * Return immediately if not a valid mapping
231232bc7846SPeter Grehan 	 */
231332bc7846SPeter Grehan 	if (!battable[idx].batu & BAT_Vs)
231432bc7846SPeter Grehan 		return (EINVAL);
231532bc7846SPeter Grehan 
231632bc7846SPeter Grehan 	/*
231732bc7846SPeter Grehan 	 * The BAT entry must be cache-inhibited, guarded, and r/w
231832bc7846SPeter Grehan 	 * so it can function as an i/o page
231932bc7846SPeter Grehan 	 */
232032bc7846SPeter Grehan 	prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW);
232132bc7846SPeter Grehan 	if (prot != (BAT_I|BAT_G|BAT_PP_RW))
232232bc7846SPeter Grehan 		return (EPERM);
232332bc7846SPeter Grehan 
232432bc7846SPeter Grehan 	/*
232532bc7846SPeter Grehan 	 * The address should be within the BAT range. Assume that the
232632bc7846SPeter Grehan 	 * start address in the BAT has the correct alignment (thus
232732bc7846SPeter Grehan 	 * not requiring masking)
232832bc7846SPeter Grehan 	 */
232932bc7846SPeter Grehan 	start = battable[idx].batl & BAT_PBS;
233032bc7846SPeter Grehan 	bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03;
233132bc7846SPeter Grehan 	end = start | (bat_ble << 15) | 0x7fff;
233232bc7846SPeter Grehan 
233332bc7846SPeter Grehan 	if ((pa < start) || ((pa + size) > end))
233432bc7846SPeter Grehan 		return (ERANGE);
233532bc7846SPeter Grehan 
233632bc7846SPeter Grehan 	return (0);
233732bc7846SPeter Grehan }
233832bc7846SPeter Grehan 
2339c0763d37SSuleiman Souhlal int
2340c0763d37SSuleiman Souhlal pmap_dev_direct_mapped(vm_offset_t pa, vm_size_t size)
2341c0763d37SSuleiman Souhlal {
2342c0763d37SSuleiman Souhlal 	int i;
2343c0763d37SSuleiman Souhlal 
2344c0763d37SSuleiman Souhlal 	/*
2345c0763d37SSuleiman Souhlal 	 * This currently does not work for entries that
2346c0763d37SSuleiman Souhlal 	 * overlap 256M BAT segments.
2347c0763d37SSuleiman Souhlal 	 */
2348c0763d37SSuleiman Souhlal 
2349c0763d37SSuleiman Souhlal 	for(i = 0; i < 16; i++)
2350c0763d37SSuleiman Souhlal 		if (pmap_bat_mapped(i, pa, size) == 0)
2351c0763d37SSuleiman Souhlal 			return (0);
2352c0763d37SSuleiman Souhlal 
2353c0763d37SSuleiman Souhlal 	return (EFAULT);
2354c0763d37SSuleiman Souhlal }
235532bc7846SPeter Grehan 
235632bc7846SPeter Grehan /*
23578bbfa33aSBenno Rice  * Map a set of physical memory pages into the kernel virtual
23588bbfa33aSBenno Rice  * address space. Return a pointer to where it is mapped. This
23598bbfa33aSBenno Rice  * routine is intended to be used for mapping device memory,
23608bbfa33aSBenno Rice  * NOT real memory.
23618bbfa33aSBenno Rice  */
23628bbfa33aSBenno Rice void *
23638bbfa33aSBenno Rice pmap_mapdev(vm_offset_t pa, vm_size_t size)
23648bbfa33aSBenno Rice {
236532bc7846SPeter Grehan 	vm_offset_t va, tmpva, ppa, offset;
236632bc7846SPeter Grehan 	int i;
23678bbfa33aSBenno Rice 
236832bc7846SPeter Grehan 	ppa = trunc_page(pa);
23698bbfa33aSBenno Rice 	offset = pa & PAGE_MASK;
23708bbfa33aSBenno Rice 	size = roundup(offset + size, PAGE_SIZE);
23718bbfa33aSBenno Rice 
23728bbfa33aSBenno Rice 	GIANT_REQUIRED;
23738bbfa33aSBenno Rice 
237432bc7846SPeter Grehan 	/*
237532bc7846SPeter Grehan 	 * If the physical address lies within a valid BAT table entry,
237632bc7846SPeter Grehan 	 * return the 1:1 mapping. This currently doesn't work
237732bc7846SPeter Grehan 	 * for regions that overlap 256M BAT segments.
237832bc7846SPeter Grehan 	 */
237932bc7846SPeter Grehan 	for (i = 0; i < 16; i++) {
238032bc7846SPeter Grehan 		if (pmap_bat_mapped(i, pa, size) == 0)
238132bc7846SPeter Grehan 			return ((void *) pa);
238232bc7846SPeter Grehan 	}
238332bc7846SPeter Grehan 
2384e53f32acSAlan Cox 	va = kmem_alloc_nofault(kernel_map, size);
23858bbfa33aSBenno Rice 	if (!va)
23868bbfa33aSBenno Rice 		panic("pmap_mapdev: Couldn't alloc kernel virtual memory");
23878bbfa33aSBenno Rice 
23888bbfa33aSBenno Rice 	for (tmpva = va; size > 0;) {
238932bc7846SPeter Grehan 		pmap_kenter(tmpva, ppa);
23908bbfa33aSBenno Rice 		TLBIE(tmpva); /* XXX or should it be invalidate-all ? */
23918bbfa33aSBenno Rice 		size -= PAGE_SIZE;
23928bbfa33aSBenno Rice 		tmpva += PAGE_SIZE;
239332bc7846SPeter Grehan 		ppa += PAGE_SIZE;
23948bbfa33aSBenno Rice 	}
23958bbfa33aSBenno Rice 
23968bbfa33aSBenno Rice 	return ((void *)(va + offset));
23978bbfa33aSBenno Rice }
23988bbfa33aSBenno Rice 
23998bbfa33aSBenno Rice void
24008bbfa33aSBenno Rice pmap_unmapdev(vm_offset_t va, vm_size_t size)
24018bbfa33aSBenno Rice {
24028bbfa33aSBenno Rice 	vm_offset_t base, offset;
24038bbfa33aSBenno Rice 
240432bc7846SPeter Grehan 	/*
240532bc7846SPeter Grehan 	 * If this is outside kernel virtual space, then it's a
240632bc7846SPeter Grehan 	 * battable entry and doesn't require unmapping
240732bc7846SPeter Grehan 	 */
240832bc7846SPeter Grehan 	if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= VM_MAX_KERNEL_ADDRESS)) {
24098bbfa33aSBenno Rice 		base = trunc_page(va);
24108bbfa33aSBenno Rice 		offset = va & PAGE_MASK;
24118bbfa33aSBenno Rice 		size = roundup(offset + size, PAGE_SIZE);
24128bbfa33aSBenno Rice 		kmem_free(kernel_map, base, size);
24138bbfa33aSBenno Rice 	}
241432bc7846SPeter Grehan }
2415