xref: /freebsd/sys/powerpc/aim/mmu_oea.c (revision 57bd5cce62f14e6f40c5679c0e20c4705f924157)
160727d8bSWarner Losh /*-
25244eac9SBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
35244eac9SBenno Rice  * All rights reserved.
45244eac9SBenno Rice  *
55244eac9SBenno Rice  * This code is derived from software contributed to The NetBSD Foundation
65244eac9SBenno Rice  * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
75244eac9SBenno Rice  *
85244eac9SBenno Rice  * Redistribution and use in source and binary forms, with or without
95244eac9SBenno Rice  * modification, are permitted provided that the following conditions
105244eac9SBenno Rice  * are met:
115244eac9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
125244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
135244eac9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
145244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
155244eac9SBenno Rice  *    documentation and/or other materials provided with the distribution.
165244eac9SBenno Rice  * 3. All advertising materials mentioning features or use of this software
175244eac9SBenno Rice  *    must display the following acknowledgement:
185244eac9SBenno Rice  *        This product includes software developed by the NetBSD
195244eac9SBenno Rice  *        Foundation, Inc. and its contributors.
205244eac9SBenno Rice  * 4. Neither the name of The NetBSD Foundation nor the names of its
215244eac9SBenno Rice  *    contributors may be used to endorse or promote products derived
225244eac9SBenno Rice  *    from this software without specific prior written permission.
235244eac9SBenno Rice  *
245244eac9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
255244eac9SBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
265244eac9SBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
275244eac9SBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
285244eac9SBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
295244eac9SBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305244eac9SBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315244eac9SBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
325244eac9SBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335244eac9SBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
345244eac9SBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
355244eac9SBenno Rice  */
3660727d8bSWarner Losh /*-
37f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
38f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
39f9bac91bSBenno Rice  * All rights reserved.
40f9bac91bSBenno Rice  *
41f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
42f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
43f9bac91bSBenno Rice  * are met:
44f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
45f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
46f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
47f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
48f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
49f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
50f9bac91bSBenno Rice  *    must display the following acknowledgement:
51f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
52f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
53f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
54f9bac91bSBenno Rice  *
55f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
56f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
60f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
61f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
62f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
63f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
64f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65f9bac91bSBenno Rice  *
66111c77dcSBenno Rice  * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
67f9bac91bSBenno Rice  */
6860727d8bSWarner Losh /*-
69f9bac91bSBenno Rice  * Copyright (C) 2001 Benno Rice.
70f9bac91bSBenno Rice  * All rights reserved.
71f9bac91bSBenno Rice  *
72f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
73f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
74f9bac91bSBenno Rice  * are met:
75f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
76f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
77f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
78f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
79f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
80f9bac91bSBenno Rice  *
81f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
82f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
83f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
84f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
85f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
86f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
87f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
88f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
89f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
90f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
91f9bac91bSBenno Rice  */
92f9bac91bSBenno Rice 
938368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
948368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
95f9bac91bSBenno Rice 
965244eac9SBenno Rice /*
975244eac9SBenno Rice  * Manages physical address maps.
985244eac9SBenno Rice  *
995244eac9SBenno Rice  * In addition to hardware address maps, this module is called upon to
1005244eac9SBenno Rice  * provide software-use-only maps which may or may not be stored in the
1015244eac9SBenno Rice  * same form as hardware maps.  These pseudo-maps are used to store
1025244eac9SBenno Rice  * intermediate results from copy operations to and from address spaces.
1035244eac9SBenno Rice  *
1045244eac9SBenno Rice  * Since the information managed by this module is also stored by the
1055244eac9SBenno Rice  * logical address mapping module, this module may throw away valid virtual
1065244eac9SBenno Rice  * to physical mappings at almost any time.  However, invalidations of
1075244eac9SBenno Rice  * mappings must be done as requested.
1085244eac9SBenno Rice  *
1095244eac9SBenno Rice  * In order to cope with hardware architectures which make virtual to
1105244eac9SBenno Rice  * physical map invalidates expensive, this module may delay invalidate
1115244eac9SBenno Rice  * reduced protection operations until such time as they are actually
1125244eac9SBenno Rice  * necessary.  This module is given full information as to which processors
1135244eac9SBenno Rice  * are currently using which maps, and to when physical maps must be made
1145244eac9SBenno Rice  * correct.
1155244eac9SBenno Rice  */
1165244eac9SBenno Rice 
117ad7a226fSPeter Wemm #include "opt_kstack_pages.h"
118ad7a226fSPeter Wemm 
119f9bac91bSBenno Rice #include <sys/param.h>
1200b27d710SPeter Wemm #include <sys/kernel.h>
121c47dd3dbSAttilio Rao #include <sys/queue.h>
122c47dd3dbSAttilio Rao #include <sys/cpuset.h>
1235244eac9SBenno Rice #include <sys/ktr.h>
12494e0b85eSMark Peek #include <sys/lock.h>
1255244eac9SBenno Rice #include <sys/msgbuf.h>
126f9bac91bSBenno Rice #include <sys/mutex.h>
1275244eac9SBenno Rice #include <sys/proc.h>
128c47dd3dbSAttilio Rao #include <sys/sched.h>
1295244eac9SBenno Rice #include <sys/sysctl.h>
1305244eac9SBenno Rice #include <sys/systm.h>
1315244eac9SBenno Rice #include <sys/vmmeter.h>
1325244eac9SBenno Rice 
1335244eac9SBenno Rice #include <dev/ofw/openfirm.h>
134f9bac91bSBenno Rice 
135f9bac91bSBenno Rice #include <vm/vm.h>
136f9bac91bSBenno Rice #include <vm/vm_param.h>
137f9bac91bSBenno Rice #include <vm/vm_kern.h>
138f9bac91bSBenno Rice #include <vm/vm_page.h>
139f9bac91bSBenno Rice #include <vm/vm_map.h>
140f9bac91bSBenno Rice #include <vm/vm_object.h>
141f9bac91bSBenno Rice #include <vm/vm_extern.h>
142f9bac91bSBenno Rice #include <vm/vm_pageout.h>
143f9bac91bSBenno Rice #include <vm/vm_pager.h>
144378862a7SJeff Roberson #include <vm/uma.h>
145f9bac91bSBenno Rice 
1467c277971SPeter Grehan #include <machine/cpu.h>
147b40ce02aSNathan Whitehorn #include <machine/platform.h>
148d699b539SMark Peek #include <machine/bat.h>
1495244eac9SBenno Rice #include <machine/frame.h>
1505244eac9SBenno Rice #include <machine/md_var.h>
1515244eac9SBenno Rice #include <machine/psl.h>
152f9bac91bSBenno Rice #include <machine/pte.h>
15312640815SMarcel Moolenaar #include <machine/smp.h>
1545244eac9SBenno Rice #include <machine/sr.h>
15559276937SPeter Grehan #include <machine/mmuvar.h>
156e347e23bSNathan Whitehorn #include <machine/trap_aim.h>
157f9bac91bSBenno Rice 
15859276937SPeter Grehan #include "mmu_if.h"
15959276937SPeter Grehan 
16059276937SPeter Grehan #define	MOEA_DEBUG
161f9bac91bSBenno Rice 
1625244eac9SBenno Rice #define TODO	panic("%s: not implemented", __func__);
163f9bac91bSBenno Rice 
1645244eac9SBenno Rice #define	VSID_MAKE(sr, hash)	((sr) | (((hash) & 0xfffff) << 4))
1655244eac9SBenno Rice #define	VSID_TO_SR(vsid)	((vsid) & 0xf)
1665244eac9SBenno Rice #define	VSID_TO_HASH(vsid)	(((vsid) >> 4) & 0xfffff)
1675244eac9SBenno Rice 
1685244eac9SBenno Rice struct ofw_map {
1695244eac9SBenno Rice 	vm_offset_t	om_va;
1705244eac9SBenno Rice 	vm_size_t	om_len;
1715244eac9SBenno Rice 	vm_offset_t	om_pa;
1725244eac9SBenno Rice 	u_int		om_mode;
1735244eac9SBenno Rice };
174f9bac91bSBenno Rice 
1755244eac9SBenno Rice /*
1765244eac9SBenno Rice  * Map of physical memory regions.
1775244eac9SBenno Rice  */
17831c82d03SBenno Rice static struct	mem_region *regions;
17931c82d03SBenno Rice static struct	mem_region *pregions;
180c3e289e1SNathan Whitehorn static u_int    phys_avail_count;
181c3e289e1SNathan Whitehorn static int	regions_sz, pregions_sz;
182aa39961eSBenno Rice static struct	ofw_map *translations;
1835244eac9SBenno Rice 
184f9bac91bSBenno Rice /*
185f489bf21SAlan Cox  * Lock for the pteg and pvo tables.
186f489bf21SAlan Cox  */
18759276937SPeter Grehan struct mtx	moea_table_mutex;
188e9b5f218SNathan Whitehorn struct mtx	moea_vsid_mutex;
189f489bf21SAlan Cox 
190e4f72b32SMarcel Moolenaar /* tlbie instruction synchronization */
191e4f72b32SMarcel Moolenaar static struct mtx tlbie_mtx;
192e4f72b32SMarcel Moolenaar 
193f489bf21SAlan Cox /*
1945244eac9SBenno Rice  * PTEG data.
195f9bac91bSBenno Rice  */
19659276937SPeter Grehan static struct	pteg *moea_pteg_table;
19759276937SPeter Grehan u_int		moea_pteg_count;
19859276937SPeter Grehan u_int		moea_pteg_mask;
1995244eac9SBenno Rice 
2005244eac9SBenno Rice /*
2015244eac9SBenno Rice  * PVO data.
2025244eac9SBenno Rice  */
20359276937SPeter Grehan struct	pvo_head *moea_pvo_table;		/* pvo entries by pteg index */
20459276937SPeter Grehan struct	pvo_head moea_pvo_kunmanaged =
20559276937SPeter Grehan     LIST_HEAD_INITIALIZER(moea_pvo_kunmanaged);	/* list of unmanaged pages */
2065244eac9SBenno Rice 
20759276937SPeter Grehan uma_zone_t	moea_upvo_zone;	/* zone for pvo entries for unmanaged pages */
20859276937SPeter Grehan uma_zone_t	moea_mpvo_zone;	/* zone for pvo entries for managed pages */
2095244eac9SBenno Rice 
2100d290675SBenno Rice #define	BPVO_POOL_SIZE	32768
21159276937SPeter Grehan static struct	pvo_entry *moea_bpvo_pool;
21259276937SPeter Grehan static int	moea_bpvo_pool_index = 0;
2135244eac9SBenno Rice 
2145244eac9SBenno Rice #define	VSID_NBPW	(sizeof(u_int32_t) * 8)
21559276937SPeter Grehan static u_int	moea_vsid_bitmap[NPMAPS / VSID_NBPW];
2165244eac9SBenno Rice 
21759276937SPeter Grehan static boolean_t moea_initialized = FALSE;
2185244eac9SBenno Rice 
2195244eac9SBenno Rice /*
2205244eac9SBenno Rice  * Statistics.
2215244eac9SBenno Rice  */
22259276937SPeter Grehan u_int	moea_pte_valid = 0;
22359276937SPeter Grehan u_int	moea_pte_overflow = 0;
22459276937SPeter Grehan u_int	moea_pte_replacements = 0;
22559276937SPeter Grehan u_int	moea_pvo_entries = 0;
22659276937SPeter Grehan u_int	moea_pvo_enter_calls = 0;
22759276937SPeter Grehan u_int	moea_pvo_remove_calls = 0;
22859276937SPeter Grehan u_int	moea_pte_spills = 0;
22959276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_valid, CTLFLAG_RD, &moea_pte_valid,
2305244eac9SBenno Rice     0, "");
23159276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_overflow, CTLFLAG_RD,
23259276937SPeter Grehan     &moea_pte_overflow, 0, "");
23359276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_replacements, CTLFLAG_RD,
23459276937SPeter Grehan     &moea_pte_replacements, 0, "");
23559276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_entries, CTLFLAG_RD, &moea_pvo_entries,
2365244eac9SBenno Rice     0, "");
23759276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_enter_calls, CTLFLAG_RD,
23859276937SPeter Grehan     &moea_pvo_enter_calls, 0, "");
23959276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_remove_calls, CTLFLAG_RD,
24059276937SPeter Grehan     &moea_pvo_remove_calls, 0, "");
24159276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_spills, CTLFLAG_RD,
24259276937SPeter Grehan     &moea_pte_spills, 0, "");
2435244eac9SBenno Rice 
2445244eac9SBenno Rice /*
24559276937SPeter Grehan  * Allocate physical memory for use in moea_bootstrap.
2465244eac9SBenno Rice  */
24759276937SPeter Grehan static vm_offset_t	moea_bootstrap_alloc(vm_size_t, u_int);
2485244eac9SBenno Rice 
2495244eac9SBenno Rice /*
2505244eac9SBenno Rice  * PTE calls.
2515244eac9SBenno Rice  */
25259276937SPeter Grehan static int		moea_pte_insert(u_int, struct pte *);
2535244eac9SBenno Rice 
2545244eac9SBenno Rice /*
2555244eac9SBenno Rice  * PVO calls.
2565244eac9SBenno Rice  */
25759276937SPeter Grehan static int	moea_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *,
2585244eac9SBenno Rice 		    vm_offset_t, vm_offset_t, u_int, int);
25959276937SPeter Grehan static void	moea_pvo_remove(struct pvo_entry *, int);
26059276937SPeter Grehan static struct	pvo_entry *moea_pvo_find_va(pmap_t, vm_offset_t, int *);
26159276937SPeter Grehan static struct	pte *moea_pvo_to_pte(const struct pvo_entry *, int);
2625244eac9SBenno Rice 
2635244eac9SBenno Rice /*
2645244eac9SBenno Rice  * Utility routines.
2655244eac9SBenno Rice  */
266ce142d9eSAlan Cox static void		moea_enter_locked(pmap_t, vm_offset_t, vm_page_t,
267ce142d9eSAlan Cox 			    vm_prot_t, boolean_t);
26859276937SPeter Grehan static void		moea_syncicache(vm_offset_t, vm_size_t);
26959276937SPeter Grehan static boolean_t	moea_query_bit(vm_page_t, int);
270ce186587SAlan Cox static u_int		moea_clear_bit(vm_page_t, int);
27159276937SPeter Grehan static void		moea_kremove(mmu_t, vm_offset_t);
27259276937SPeter Grehan int		moea_pte_spill(vm_offset_t);
27359276937SPeter Grehan 
27459276937SPeter Grehan /*
27559276937SPeter Grehan  * Kernel MMU interface
27659276937SPeter Grehan  */
27759276937SPeter Grehan void moea_change_wiring(mmu_t, pmap_t, vm_offset_t, boolean_t);
27859276937SPeter Grehan void moea_clear_modify(mmu_t, vm_page_t);
27959276937SPeter Grehan void moea_clear_reference(mmu_t, vm_page_t);
28059276937SPeter Grehan void moea_copy_page(mmu_t, vm_page_t, vm_page_t);
28159276937SPeter Grehan void moea_enter(mmu_t, pmap_t, vm_offset_t, vm_page_t, vm_prot_t, boolean_t);
282ce142d9eSAlan Cox void moea_enter_object(mmu_t, pmap_t, vm_offset_t, vm_offset_t, vm_page_t,
283ce142d9eSAlan Cox     vm_prot_t);
2842053c127SStephan Uphoff void moea_enter_quick(mmu_t, pmap_t, vm_offset_t, vm_page_t, vm_prot_t);
28559276937SPeter Grehan vm_paddr_t moea_extract(mmu_t, pmap_t, vm_offset_t);
28659276937SPeter Grehan vm_page_t moea_extract_and_hold(mmu_t, pmap_t, vm_offset_t, vm_prot_t);
28759276937SPeter Grehan void moea_init(mmu_t);
28859276937SPeter Grehan boolean_t moea_is_modified(mmu_t, vm_page_t);
289e396eb60SAlan Cox boolean_t moea_is_prefaultable(mmu_t, pmap_t, vm_offset_t);
2907b85f591SAlan Cox boolean_t moea_is_referenced(mmu_t, vm_page_t);
29159276937SPeter Grehan boolean_t moea_ts_referenced(mmu_t, vm_page_t);
29259276937SPeter Grehan vm_offset_t moea_map(mmu_t, vm_offset_t *, vm_offset_t, vm_offset_t, int);
29359276937SPeter Grehan boolean_t moea_page_exists_quick(mmu_t, pmap_t, vm_page_t);
29459677d3cSAlan Cox int moea_page_wired_mappings(mmu_t, vm_page_t);
29559276937SPeter Grehan void moea_pinit(mmu_t, pmap_t);
29659276937SPeter Grehan void moea_pinit0(mmu_t, pmap_t);
29759276937SPeter Grehan void moea_protect(mmu_t, pmap_t, vm_offset_t, vm_offset_t, vm_prot_t);
29859276937SPeter Grehan void moea_qenter(mmu_t, vm_offset_t, vm_page_t *, int);
29959276937SPeter Grehan void moea_qremove(mmu_t, vm_offset_t, int);
30059276937SPeter Grehan void moea_release(mmu_t, pmap_t);
30159276937SPeter Grehan void moea_remove(mmu_t, pmap_t, vm_offset_t, vm_offset_t);
30259276937SPeter Grehan void moea_remove_all(mmu_t, vm_page_t);
30378985e42SAlan Cox void moea_remove_write(mmu_t, vm_page_t);
30459276937SPeter Grehan void moea_zero_page(mmu_t, vm_page_t);
30559276937SPeter Grehan void moea_zero_page_area(mmu_t, vm_page_t, int, int);
30659276937SPeter Grehan void moea_zero_page_idle(mmu_t, vm_page_t);
30759276937SPeter Grehan void moea_activate(mmu_t, struct thread *);
30859276937SPeter Grehan void moea_deactivate(mmu_t, struct thread *);
3091c96bdd1SNathan Whitehorn void moea_cpu_bootstrap(mmu_t, int);
31059276937SPeter Grehan void moea_bootstrap(mmu_t, vm_offset_t, vm_offset_t);
31159276937SPeter Grehan void *moea_mapdev(mmu_t, vm_offset_t, vm_size_t);
312c1f4123bSNathan Whitehorn void *moea_mapdev_attr(mmu_t, vm_offset_t, vm_size_t, vm_memattr_t);
31359276937SPeter Grehan void moea_unmapdev(mmu_t, vm_offset_t, vm_size_t);
31459276937SPeter Grehan vm_offset_t moea_kextract(mmu_t, vm_offset_t);
315c1f4123bSNathan Whitehorn void moea_kenter_attr(mmu_t, vm_offset_t, vm_offset_t, vm_memattr_t);
31659276937SPeter Grehan void moea_kenter(mmu_t, vm_offset_t, vm_offset_t);
317c1f4123bSNathan Whitehorn void moea_page_set_memattr(mmu_t mmu, vm_page_t m, vm_memattr_t ma);
31859276937SPeter Grehan boolean_t moea_dev_direct_mapped(mmu_t, vm_offset_t, vm_size_t);
3191a4fcaebSMarcel Moolenaar static void moea_sync_icache(mmu_t, pmap_t, vm_offset_t, vm_size_t);
32059276937SPeter Grehan 
32159276937SPeter Grehan static mmu_method_t moea_methods[] = {
32259276937SPeter Grehan 	MMUMETHOD(mmu_change_wiring,	moea_change_wiring),
32359276937SPeter Grehan 	MMUMETHOD(mmu_clear_modify,	moea_clear_modify),
32459276937SPeter Grehan 	MMUMETHOD(mmu_clear_reference,	moea_clear_reference),
32559276937SPeter Grehan 	MMUMETHOD(mmu_copy_page,	moea_copy_page),
32659276937SPeter Grehan 	MMUMETHOD(mmu_enter,		moea_enter),
327ce142d9eSAlan Cox 	MMUMETHOD(mmu_enter_object,	moea_enter_object),
32859276937SPeter Grehan 	MMUMETHOD(mmu_enter_quick,	moea_enter_quick),
32959276937SPeter Grehan 	MMUMETHOD(mmu_extract,		moea_extract),
33059276937SPeter Grehan 	MMUMETHOD(mmu_extract_and_hold,	moea_extract_and_hold),
33159276937SPeter Grehan 	MMUMETHOD(mmu_init,		moea_init),
33259276937SPeter Grehan 	MMUMETHOD(mmu_is_modified,	moea_is_modified),
333e396eb60SAlan Cox 	MMUMETHOD(mmu_is_prefaultable,	moea_is_prefaultable),
3347b85f591SAlan Cox 	MMUMETHOD(mmu_is_referenced,	moea_is_referenced),
33559276937SPeter Grehan 	MMUMETHOD(mmu_ts_referenced,	moea_ts_referenced),
33659276937SPeter Grehan 	MMUMETHOD(mmu_map,     		moea_map),
33759276937SPeter Grehan 	MMUMETHOD(mmu_page_exists_quick,moea_page_exists_quick),
33859677d3cSAlan Cox 	MMUMETHOD(mmu_page_wired_mappings,moea_page_wired_mappings),
33959276937SPeter Grehan 	MMUMETHOD(mmu_pinit,		moea_pinit),
34059276937SPeter Grehan 	MMUMETHOD(mmu_pinit0,		moea_pinit0),
34159276937SPeter Grehan 	MMUMETHOD(mmu_protect,		moea_protect),
34259276937SPeter Grehan 	MMUMETHOD(mmu_qenter,		moea_qenter),
34359276937SPeter Grehan 	MMUMETHOD(mmu_qremove,		moea_qremove),
34459276937SPeter Grehan 	MMUMETHOD(mmu_release,		moea_release),
34559276937SPeter Grehan 	MMUMETHOD(mmu_remove,		moea_remove),
34659276937SPeter Grehan 	MMUMETHOD(mmu_remove_all,      	moea_remove_all),
34778985e42SAlan Cox 	MMUMETHOD(mmu_remove_write,	moea_remove_write),
3481a4fcaebSMarcel Moolenaar 	MMUMETHOD(mmu_sync_icache,	moea_sync_icache),
34959276937SPeter Grehan 	MMUMETHOD(mmu_zero_page,       	moea_zero_page),
35059276937SPeter Grehan 	MMUMETHOD(mmu_zero_page_area,	moea_zero_page_area),
35159276937SPeter Grehan 	MMUMETHOD(mmu_zero_page_idle,	moea_zero_page_idle),
35259276937SPeter Grehan 	MMUMETHOD(mmu_activate,		moea_activate),
35359276937SPeter Grehan 	MMUMETHOD(mmu_deactivate,      	moea_deactivate),
354c1f4123bSNathan Whitehorn 	MMUMETHOD(mmu_page_set_memattr,	moea_page_set_memattr),
35559276937SPeter Grehan 
35659276937SPeter Grehan 	/* Internal interfaces */
35759276937SPeter Grehan 	MMUMETHOD(mmu_bootstrap,       	moea_bootstrap),
3581c96bdd1SNathan Whitehorn 	MMUMETHOD(mmu_cpu_bootstrap,   	moea_cpu_bootstrap),
359c1f4123bSNathan Whitehorn 	MMUMETHOD(mmu_mapdev_attr,	moea_mapdev_attr),
36059276937SPeter Grehan 	MMUMETHOD(mmu_mapdev,		moea_mapdev),
36159276937SPeter Grehan 	MMUMETHOD(mmu_unmapdev,		moea_unmapdev),
36259276937SPeter Grehan 	MMUMETHOD(mmu_kextract,		moea_kextract),
36359276937SPeter Grehan 	MMUMETHOD(mmu_kenter,		moea_kenter),
364c1f4123bSNathan Whitehorn 	MMUMETHOD(mmu_kenter_attr,	moea_kenter_attr),
36559276937SPeter Grehan 	MMUMETHOD(mmu_dev_direct_mapped,moea_dev_direct_mapped),
36659276937SPeter Grehan 
36759276937SPeter Grehan 	{ 0, 0 }
36859276937SPeter Grehan };
36959276937SPeter Grehan 
37033529b98SPeter Grehan MMU_DEF(oea_mmu, MMU_TYPE_OEA, moea_methods, 0);
37133529b98SPeter Grehan 
372c1f4123bSNathan Whitehorn static __inline uint32_t
373c1f4123bSNathan Whitehorn moea_calc_wimg(vm_offset_t pa, vm_memattr_t ma)
374c1f4123bSNathan Whitehorn {
375c1f4123bSNathan Whitehorn 	uint32_t pte_lo;
376c1f4123bSNathan Whitehorn 	int i;
377c1f4123bSNathan Whitehorn 
378c1f4123bSNathan Whitehorn 	if (ma != VM_MEMATTR_DEFAULT) {
379c1f4123bSNathan Whitehorn 		switch (ma) {
380c1f4123bSNathan Whitehorn 		case VM_MEMATTR_UNCACHEABLE:
381c1f4123bSNathan Whitehorn 			return (PTE_I | PTE_G);
382c1f4123bSNathan Whitehorn 		case VM_MEMATTR_WRITE_COMBINING:
383c1f4123bSNathan Whitehorn 		case VM_MEMATTR_WRITE_BACK:
384c1f4123bSNathan Whitehorn 		case VM_MEMATTR_PREFETCHABLE:
385c1f4123bSNathan Whitehorn 			return (PTE_I);
386c1f4123bSNathan Whitehorn 		case VM_MEMATTR_WRITE_THROUGH:
387c1f4123bSNathan Whitehorn 			return (PTE_W | PTE_M);
388c1f4123bSNathan Whitehorn 		}
389c1f4123bSNathan Whitehorn 	}
390c1f4123bSNathan Whitehorn 
391c1f4123bSNathan Whitehorn 	/*
392c1f4123bSNathan Whitehorn 	 * Assume the page is cache inhibited and access is guarded unless
393c1f4123bSNathan Whitehorn 	 * it's in our available memory array.
394c1f4123bSNathan Whitehorn 	 */
395c1f4123bSNathan Whitehorn 	pte_lo = PTE_I | PTE_G;
396c1f4123bSNathan Whitehorn 	for (i = 0; i < pregions_sz; i++) {
397c1f4123bSNathan Whitehorn 		if ((pa >= pregions[i].mr_start) &&
398c1f4123bSNathan Whitehorn 		    (pa < (pregions[i].mr_start + pregions[i].mr_size))) {
399c1f4123bSNathan Whitehorn 			pte_lo = PTE_M;
400c1f4123bSNathan Whitehorn 			break;
401c1f4123bSNathan Whitehorn 		}
402c1f4123bSNathan Whitehorn 	}
403c1f4123bSNathan Whitehorn 
404c1f4123bSNathan Whitehorn 	return pte_lo;
405c1f4123bSNathan Whitehorn }
40659276937SPeter Grehan 
407e4f72b32SMarcel Moolenaar static void
408e4f72b32SMarcel Moolenaar tlbie(vm_offset_t va)
409e4f72b32SMarcel Moolenaar {
410e4f72b32SMarcel Moolenaar 
411e4f72b32SMarcel Moolenaar 	mtx_lock_spin(&tlbie_mtx);
41294363f53SNathan Whitehorn 	__asm __volatile("ptesync");
413e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbie %0" :: "r"(va));
41494363f53SNathan Whitehorn 	__asm __volatile("eieio; tlbsync; ptesync");
415e4f72b32SMarcel Moolenaar 	mtx_unlock_spin(&tlbie_mtx);
416e4f72b32SMarcel Moolenaar }
417e4f72b32SMarcel Moolenaar 
418e4f72b32SMarcel Moolenaar static void
419e4f72b32SMarcel Moolenaar tlbia(void)
420e4f72b32SMarcel Moolenaar {
421e4f72b32SMarcel Moolenaar 	vm_offset_t va;
422e4f72b32SMarcel Moolenaar 
423e4f72b32SMarcel Moolenaar 	for (va = 0; va < 0x00040000; va += 0x00001000) {
424e4f72b32SMarcel Moolenaar 		__asm __volatile("tlbie %0" :: "r"(va));
425e4f72b32SMarcel Moolenaar 		powerpc_sync();
426e4f72b32SMarcel Moolenaar 	}
427e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbsync");
428e4f72b32SMarcel Moolenaar 	powerpc_sync();
429e4f72b32SMarcel Moolenaar }
4305244eac9SBenno Rice 
4315244eac9SBenno Rice static __inline int
4325244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va)
4335244eac9SBenno Rice {
4345244eac9SBenno Rice 	return (sr[(uintptr_t)va >> ADDR_SR_SHFT]);
4355244eac9SBenno Rice }
4365244eac9SBenno Rice 
4375244eac9SBenno Rice static __inline u_int
4385244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr)
4395244eac9SBenno Rice {
4405244eac9SBenno Rice 	u_int hash;
4415244eac9SBenno Rice 
4425244eac9SBenno Rice 	hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >>
4435244eac9SBenno Rice 	    ADDR_PIDX_SHFT);
44459276937SPeter Grehan 	return (hash & moea_pteg_mask);
4455244eac9SBenno Rice }
4465244eac9SBenno Rice 
4475244eac9SBenno Rice static __inline struct pvo_head *
4485244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m)
449f9bac91bSBenno Rice {
450f9bac91bSBenno Rice 
4515244eac9SBenno Rice 	return (&m->md.mdpg_pvoh);
452f9bac91bSBenno Rice }
453f9bac91bSBenno Rice 
454f9bac91bSBenno Rice static __inline void
45559276937SPeter Grehan moea_attr_clear(vm_page_t m, int ptebit)
456f9bac91bSBenno Rice {
457f9bac91bSBenno Rice 
458d644a0b7SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
4595244eac9SBenno Rice 	m->md.mdpg_attrs &= ~ptebit;
4605244eac9SBenno Rice }
4615244eac9SBenno Rice 
4625244eac9SBenno Rice static __inline int
46359276937SPeter Grehan moea_attr_fetch(vm_page_t m)
4645244eac9SBenno Rice {
4655244eac9SBenno Rice 
4665244eac9SBenno Rice 	return (m->md.mdpg_attrs);
467f9bac91bSBenno Rice }
468f9bac91bSBenno Rice 
469f9bac91bSBenno Rice static __inline void
47059276937SPeter Grehan moea_attr_save(vm_page_t m, int ptebit)
471f9bac91bSBenno Rice {
472f9bac91bSBenno Rice 
473d644a0b7SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
4745244eac9SBenno Rice 	m->md.mdpg_attrs |= ptebit;
475f9bac91bSBenno Rice }
476f9bac91bSBenno Rice 
477f9bac91bSBenno Rice static __inline int
47859276937SPeter Grehan moea_pte_compare(const struct pte *pt, const struct pte *pvo_pt)
479f9bac91bSBenno Rice {
4805244eac9SBenno Rice 	if (pt->pte_hi == pvo_pt->pte_hi)
4815244eac9SBenno Rice 		return (1);
482f9bac91bSBenno Rice 
4835244eac9SBenno Rice 	return (0);
484f9bac91bSBenno Rice }
485f9bac91bSBenno Rice 
486f9bac91bSBenno Rice static __inline int
48759276937SPeter Grehan moea_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which)
488f9bac91bSBenno Rice {
4895244eac9SBenno Rice 	return (pt->pte_hi & ~PTE_VALID) ==
4905244eac9SBenno Rice 	    (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
4915244eac9SBenno Rice 	    ((va >> ADDR_API_SHFT) & PTE_API) | which);
492f9bac91bSBenno Rice }
493f9bac91bSBenno Rice 
4945244eac9SBenno Rice static __inline void
49559276937SPeter Grehan moea_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo)
496f9bac91bSBenno Rice {
497d644a0b7SAlan Cox 
498d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
499d644a0b7SAlan Cox 
500f9bac91bSBenno Rice 	/*
5015244eac9SBenno Rice 	 * Construct a PTE.  Default to IMB initially.  Valid bit only gets
5025244eac9SBenno Rice 	 * set when the real pte is set in memory.
503f9bac91bSBenno Rice 	 *
504f9bac91bSBenno Rice 	 * Note: Don't set the valid bit for correct operation of tlb update.
505f9bac91bSBenno Rice 	 */
5065244eac9SBenno Rice 	pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
5075244eac9SBenno Rice 	    (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API);
5085244eac9SBenno Rice 	pt->pte_lo = pte_lo;
509f9bac91bSBenno Rice }
510f9bac91bSBenno Rice 
5115244eac9SBenno Rice static __inline void
51259276937SPeter Grehan moea_pte_synch(struct pte *pt, struct pte *pvo_pt)
513f9bac91bSBenno Rice {
514f9bac91bSBenno Rice 
515d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5165244eac9SBenno Rice 	pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG);
517f9bac91bSBenno Rice }
518f9bac91bSBenno Rice 
5195244eac9SBenno Rice static __inline void
52059276937SPeter Grehan moea_pte_clear(struct pte *pt, vm_offset_t va, int ptebit)
521f9bac91bSBenno Rice {
5225244eac9SBenno Rice 
523d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
524d644a0b7SAlan Cox 
5255244eac9SBenno Rice 	/*
5265244eac9SBenno Rice 	 * As shown in Section 7.6.3.2.3
5275244eac9SBenno Rice 	 */
5285244eac9SBenno Rice 	pt->pte_lo &= ~ptebit;
529e4f72b32SMarcel Moolenaar 	tlbie(va);
5305244eac9SBenno Rice }
5315244eac9SBenno Rice 
5325244eac9SBenno Rice static __inline void
53359276937SPeter Grehan moea_pte_set(struct pte *pt, struct pte *pvo_pt)
5345244eac9SBenno Rice {
5355244eac9SBenno Rice 
536d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5375244eac9SBenno Rice 	pvo_pt->pte_hi |= PTE_VALID;
5385244eac9SBenno Rice 
5395244eac9SBenno Rice 	/*
5405244eac9SBenno Rice 	 * Update the PTE as defined in section 7.6.3.1.
5415244eac9SBenno Rice 	 * Note that the REF/CHG bits are from pvo_pt and thus should havce
5425244eac9SBenno Rice 	 * been saved so this routine can restore them (if desired).
5435244eac9SBenno Rice 	 */
5445244eac9SBenno Rice 	pt->pte_lo = pvo_pt->pte_lo;
545e4f72b32SMarcel Moolenaar 	powerpc_sync();
5465244eac9SBenno Rice 	pt->pte_hi = pvo_pt->pte_hi;
547e4f72b32SMarcel Moolenaar 	powerpc_sync();
54859276937SPeter Grehan 	moea_pte_valid++;
5495244eac9SBenno Rice }
5505244eac9SBenno Rice 
5515244eac9SBenno Rice static __inline void
55259276937SPeter Grehan moea_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5535244eac9SBenno Rice {
5545244eac9SBenno Rice 
555d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5565244eac9SBenno Rice 	pvo_pt->pte_hi &= ~PTE_VALID;
5575244eac9SBenno Rice 
5585244eac9SBenno Rice 	/*
5595244eac9SBenno Rice 	 * Force the reg & chg bits back into the PTEs.
5605244eac9SBenno Rice 	 */
561e4f72b32SMarcel Moolenaar 	powerpc_sync();
5625244eac9SBenno Rice 
5635244eac9SBenno Rice 	/*
5645244eac9SBenno Rice 	 * Invalidate the pte.
5655244eac9SBenno Rice 	 */
5665244eac9SBenno Rice 	pt->pte_hi &= ~PTE_VALID;
5675244eac9SBenno Rice 
568e4f72b32SMarcel Moolenaar 	tlbie(va);
5695244eac9SBenno Rice 
5705244eac9SBenno Rice 	/*
5715244eac9SBenno Rice 	 * Save the reg & chg bits.
5725244eac9SBenno Rice 	 */
57359276937SPeter Grehan 	moea_pte_synch(pt, pvo_pt);
57459276937SPeter Grehan 	moea_pte_valid--;
5755244eac9SBenno Rice }
5765244eac9SBenno Rice 
5775244eac9SBenno Rice static __inline void
57859276937SPeter Grehan moea_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5795244eac9SBenno Rice {
5805244eac9SBenno Rice 
5815244eac9SBenno Rice 	/*
5825244eac9SBenno Rice 	 * Invalidate the PTE
5835244eac9SBenno Rice 	 */
58459276937SPeter Grehan 	moea_pte_unset(pt, pvo_pt, va);
58559276937SPeter Grehan 	moea_pte_set(pt, pvo_pt);
586f9bac91bSBenno Rice }
587f9bac91bSBenno Rice 
588f9bac91bSBenno Rice /*
5895244eac9SBenno Rice  * Quick sort callout for comparing memory regions.
590f9bac91bSBenno Rice  */
5915244eac9SBenno Rice static int	om_cmp(const void *a, const void *b);
5925244eac9SBenno Rice 
5935244eac9SBenno Rice static int
5945244eac9SBenno Rice om_cmp(const void *a, const void *b)
5955244eac9SBenno Rice {
5965244eac9SBenno Rice 	const struct	ofw_map *mapa;
5975244eac9SBenno Rice 	const struct	ofw_map *mapb;
5985244eac9SBenno Rice 
5995244eac9SBenno Rice 	mapa = a;
6005244eac9SBenno Rice 	mapb = b;
6015244eac9SBenno Rice 	if (mapa->om_pa < mapb->om_pa)
6025244eac9SBenno Rice 		return (-1);
6035244eac9SBenno Rice 	else if (mapa->om_pa > mapb->om_pa)
6045244eac9SBenno Rice 		return (1);
6055244eac9SBenno Rice 	else
6065244eac9SBenno Rice 		return (0);
607f9bac91bSBenno Rice }
608f9bac91bSBenno Rice 
609f9bac91bSBenno Rice void
6101c96bdd1SNathan Whitehorn moea_cpu_bootstrap(mmu_t mmup, int ap)
61112640815SMarcel Moolenaar {
61212640815SMarcel Moolenaar 	u_int sdr;
61312640815SMarcel Moolenaar 	int i;
61412640815SMarcel Moolenaar 
61512640815SMarcel Moolenaar 	if (ap) {
616e4f72b32SMarcel Moolenaar 		powerpc_sync();
61712640815SMarcel Moolenaar 		__asm __volatile("mtdbatu 0,%0" :: "r"(battable[0].batu));
61812640815SMarcel Moolenaar 		__asm __volatile("mtdbatl 0,%0" :: "r"(battable[0].batl));
61912640815SMarcel Moolenaar 		isync();
62012640815SMarcel Moolenaar 		__asm __volatile("mtibatu 0,%0" :: "r"(battable[0].batu));
62112640815SMarcel Moolenaar 		__asm __volatile("mtibatl 0,%0" :: "r"(battable[0].batl));
62212640815SMarcel Moolenaar 		isync();
62312640815SMarcel Moolenaar 	}
62412640815SMarcel Moolenaar 
62501d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
62601d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
62712640815SMarcel Moolenaar 	isync();
62812640815SMarcel Moolenaar 
62901d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 1,%0" :: "r"(0));
63001d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 2,%0" :: "r"(0));
63101d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 2,%0" :: "r"(0));
63201d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 3,%0" :: "r"(0));
63301d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 3,%0" :: "r"(0));
63412640815SMarcel Moolenaar 	isync();
63512640815SMarcel Moolenaar 
63612640815SMarcel Moolenaar 	for (i = 0; i < 16; i++)
637fe3b4685SNathan Whitehorn 		mtsrin(i << ADDR_SR_SHFT, kernel_pmap->pm_sr[i]);
638e4f72b32SMarcel Moolenaar 	powerpc_sync();
63912640815SMarcel Moolenaar 
64012640815SMarcel Moolenaar 	sdr = (u_int)moea_pteg_table | (moea_pteg_mask >> 10);
64112640815SMarcel Moolenaar 	__asm __volatile("mtsdr1 %0" :: "r"(sdr));
64212640815SMarcel Moolenaar 	isync();
64312640815SMarcel Moolenaar 
64486c1fb4cSMarcel Moolenaar 	tlbia();
64512640815SMarcel Moolenaar }
64612640815SMarcel Moolenaar 
64712640815SMarcel Moolenaar void
64859276937SPeter Grehan moea_bootstrap(mmu_t mmup, vm_offset_t kernelstart, vm_offset_t kernelend)
649f9bac91bSBenno Rice {
65031c82d03SBenno Rice 	ihandle_t	mmui;
6515244eac9SBenno Rice 	phandle_t	chosen, mmu;
6525244eac9SBenno Rice 	int		sz;
6535244eac9SBenno Rice 	int		i, j;
654e2f6d6e2SPeter Grehan 	vm_size_t	size, physsz, hwphyssz;
6555244eac9SBenno Rice 	vm_offset_t	pa, va, off;
65650c202c5SJeff Roberson 	void		*dpcpu;
657976cc697SNathan Whitehorn 	register_t	msr;
658f9bac91bSBenno Rice 
659f9bac91bSBenno Rice         /*
66032bc7846SPeter Grehan          * Set up BAT0 to map the lowest 256 MB area
6610d290675SBenno Rice          */
6620d290675SBenno Rice         battable[0x0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
6630d290675SBenno Rice         battable[0x0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
6640d290675SBenno Rice 
6650d290675SBenno Rice         /*
6660d290675SBenno Rice          * Map PCI memory space.
6670d290675SBenno Rice          */
6680d290675SBenno Rice         battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
6690d290675SBenno Rice         battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
6700d290675SBenno Rice 
6710d290675SBenno Rice         battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
6720d290675SBenno Rice         battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
6730d290675SBenno Rice 
6740d290675SBenno Rice         battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW);
6750d290675SBenno Rice         battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs);
6760d290675SBenno Rice 
6770d290675SBenno Rice         battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW);
6780d290675SBenno Rice         battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs);
6790d290675SBenno Rice 
6800d290675SBenno Rice         /*
6810d290675SBenno Rice          * Map obio devices.
6820d290675SBenno Rice          */
6830d290675SBenno Rice         battable[0xf].batl = BATL(0xf0000000, BAT_I|BAT_G, BAT_PP_RW);
6840d290675SBenno Rice         battable[0xf].batu = BATU(0xf0000000, BAT_BL_256M, BAT_Vs);
6850d290675SBenno Rice 
6860d290675SBenno Rice 	/*
6875244eac9SBenno Rice 	 * Use an IBAT and a DBAT to map the bottom segment of memory
688976cc697SNathan Whitehorn 	 * where we are. Turn off instruction relocation temporarily
689976cc697SNathan Whitehorn 	 * to prevent faults while reprogramming the IBAT.
690f9bac91bSBenno Rice 	 */
691976cc697SNathan Whitehorn 	msr = mfmsr();
692976cc697SNathan Whitehorn 	mtmsr(msr & ~PSL_IR);
69359276937SPeter Grehan 	__asm (".balign 32; \n"
69472ed3108SPeter Grehan 	       "mtibatu 0,%0; mtibatl 0,%1; isync; \n"
6955d64cf91SPeter Grehan 	       "mtdbatu 0,%0; mtdbatl 0,%1; isync"
69612640815SMarcel Moolenaar 	    :: "r"(battable[0].batu), "r"(battable[0].batl));
697976cc697SNathan Whitehorn 	mtmsr(msr);
6980d290675SBenno Rice 
6990d290675SBenno Rice 	/* map pci space */
70012640815SMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
70112640815SMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
70212640815SMarcel Moolenaar 	isync();
703f9bac91bSBenno Rice 
7041c96bdd1SNathan Whitehorn 	/* set global direct map flag */
7051c96bdd1SNathan Whitehorn 	hw_direct_map = 1;
7061c96bdd1SNathan Whitehorn 
70731c82d03SBenno Rice 	mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
70859276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_bootstrap: physical memory");
70931c82d03SBenno Rice 
71031c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
71132bc7846SPeter Grehan 		vm_offset_t pa;
71232bc7846SPeter Grehan 		vm_offset_t end;
71332bc7846SPeter Grehan 
71431c82d03SBenno Rice 		CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)",
71531c82d03SBenno Rice 			pregions[i].mr_start,
71631c82d03SBenno Rice 			pregions[i].mr_start + pregions[i].mr_size,
71731c82d03SBenno Rice 			pregions[i].mr_size);
71832bc7846SPeter Grehan 		/*
71932bc7846SPeter Grehan 		 * Install entries into the BAT table to allow all
72032bc7846SPeter Grehan 		 * of physmem to be convered by on-demand BAT entries.
72132bc7846SPeter Grehan 		 * The loop will sometimes set the same battable element
72232bc7846SPeter Grehan 		 * twice, but that's fine since they won't be used for
72332bc7846SPeter Grehan 		 * a while yet.
72432bc7846SPeter Grehan 		 */
72532bc7846SPeter Grehan 		pa = pregions[i].mr_start & 0xf0000000;
72632bc7846SPeter Grehan 		end = pregions[i].mr_start + pregions[i].mr_size;
72732bc7846SPeter Grehan 		do {
72832bc7846SPeter Grehan                         u_int n = pa >> ADDR_SR_SHFT;
72932bc7846SPeter Grehan 
73032bc7846SPeter Grehan 			battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW);
73132bc7846SPeter Grehan 			battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs);
73232bc7846SPeter Grehan 			pa += SEGMENT_LENGTH;
73332bc7846SPeter Grehan 		} while (pa < end);
73431c82d03SBenno Rice 	}
73531c82d03SBenno Rice 
73631c82d03SBenno Rice 	if (sizeof(phys_avail)/sizeof(phys_avail[0]) < regions_sz)
73759276937SPeter Grehan 		panic("moea_bootstrap: phys_avail too small");
73897f7cde4SNathan Whitehorn 
7395244eac9SBenno Rice 	phys_avail_count = 0;
740d2c1f576SBenno Rice 	physsz = 0;
741b0c21309SPeter Grehan 	hwphyssz = 0;
742b0c21309SPeter Grehan 	TUNABLE_ULONG_FETCH("hw.physmem", (u_long *) &hwphyssz);
74331c82d03SBenno Rice 	for (i = 0, j = 0; i < regions_sz; i++, j += 2) {
7445244eac9SBenno Rice 		CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start,
7455244eac9SBenno Rice 		    regions[i].mr_start + regions[i].mr_size,
7465244eac9SBenno Rice 		    regions[i].mr_size);
747e2f6d6e2SPeter Grehan 		if (hwphyssz != 0 &&
748e2f6d6e2SPeter Grehan 		    (physsz + regions[i].mr_size) >= hwphyssz) {
749e2f6d6e2SPeter Grehan 			if (physsz < hwphyssz) {
750e2f6d6e2SPeter Grehan 				phys_avail[j] = regions[i].mr_start;
751e2f6d6e2SPeter Grehan 				phys_avail[j + 1] = regions[i].mr_start +
752e2f6d6e2SPeter Grehan 				    hwphyssz - physsz;
753e2f6d6e2SPeter Grehan 				physsz = hwphyssz;
754e2f6d6e2SPeter Grehan 				phys_avail_count++;
755e2f6d6e2SPeter Grehan 			}
756e2f6d6e2SPeter Grehan 			break;
757e2f6d6e2SPeter Grehan 		}
7585244eac9SBenno Rice 		phys_avail[j] = regions[i].mr_start;
7595244eac9SBenno Rice 		phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size;
7605244eac9SBenno Rice 		phys_avail_count++;
761d2c1f576SBenno Rice 		physsz += regions[i].mr_size;
762f9bac91bSBenno Rice 	}
763e347e23bSNathan Whitehorn 
764e347e23bSNathan Whitehorn 	/* Check for overlap with the kernel and exception vectors */
765e347e23bSNathan Whitehorn 	for (j = 0; j < 2*phys_avail_count; j+=2) {
766e347e23bSNathan Whitehorn 		if (phys_avail[j] < EXC_LAST)
767e347e23bSNathan Whitehorn 			phys_avail[j] += EXC_LAST;
768e347e23bSNathan Whitehorn 
769e347e23bSNathan Whitehorn 		if (kernelstart >= phys_avail[j] &&
770e347e23bSNathan Whitehorn 		    kernelstart < phys_avail[j+1]) {
771e347e23bSNathan Whitehorn 			if (kernelend < phys_avail[j+1]) {
772e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count] =
773e347e23bSNathan Whitehorn 				    (kernelend & ~PAGE_MASK) + PAGE_SIZE;
774e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count + 1] =
775e347e23bSNathan Whitehorn 				    phys_avail[j+1];
776e347e23bSNathan Whitehorn 				phys_avail_count++;
777e347e23bSNathan Whitehorn 			}
778e347e23bSNathan Whitehorn 
779e347e23bSNathan Whitehorn 			phys_avail[j+1] = kernelstart & ~PAGE_MASK;
780e347e23bSNathan Whitehorn 		}
781e347e23bSNathan Whitehorn 
782e347e23bSNathan Whitehorn 		if (kernelend >= phys_avail[j] &&
783e347e23bSNathan Whitehorn 		    kernelend < phys_avail[j+1]) {
784e347e23bSNathan Whitehorn 			if (kernelstart > phys_avail[j]) {
785e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count] = phys_avail[j];
786e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count + 1] =
787e347e23bSNathan Whitehorn 				    kernelstart & ~PAGE_MASK;
788e347e23bSNathan Whitehorn 				phys_avail_count++;
789e347e23bSNathan Whitehorn 			}
790e347e23bSNathan Whitehorn 
791e347e23bSNathan Whitehorn 			phys_avail[j] = (kernelend & ~PAGE_MASK) + PAGE_SIZE;
792e347e23bSNathan Whitehorn 		}
793e347e23bSNathan Whitehorn 	}
794e347e23bSNathan Whitehorn 
795d2c1f576SBenno Rice 	physmem = btoc(physsz);
796f9bac91bSBenno Rice 
797f9bac91bSBenno Rice 	/*
7985244eac9SBenno Rice 	 * Allocate PTEG table.
799f9bac91bSBenno Rice 	 */
8005244eac9SBenno Rice #ifdef PTEGCOUNT
80159276937SPeter Grehan 	moea_pteg_count = PTEGCOUNT;
8025244eac9SBenno Rice #else
80359276937SPeter Grehan 	moea_pteg_count = 0x1000;
804f9bac91bSBenno Rice 
80559276937SPeter Grehan 	while (moea_pteg_count < physmem)
80659276937SPeter Grehan 		moea_pteg_count <<= 1;
807f9bac91bSBenno Rice 
80859276937SPeter Grehan 	moea_pteg_count >>= 1;
8095244eac9SBenno Rice #endif /* PTEGCOUNT */
810f9bac91bSBenno Rice 
81159276937SPeter Grehan 	size = moea_pteg_count * sizeof(struct pteg);
81259276937SPeter Grehan 	CTR2(KTR_PMAP, "moea_bootstrap: %d PTEGs, %d bytes", moea_pteg_count,
8135244eac9SBenno Rice 	    size);
81459276937SPeter Grehan 	moea_pteg_table = (struct pteg *)moea_bootstrap_alloc(size, size);
81559276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PTEG table at %p", moea_pteg_table);
81659276937SPeter Grehan 	bzero((void *)moea_pteg_table, moea_pteg_count * sizeof(struct pteg));
81759276937SPeter Grehan 	moea_pteg_mask = moea_pteg_count - 1;
818f9bac91bSBenno Rice 
8195244eac9SBenno Rice 	/*
820864bc520SBenno Rice 	 * Allocate pv/overflow lists.
8215244eac9SBenno Rice 	 */
82259276937SPeter Grehan 	size = sizeof(struct pvo_head) * moea_pteg_count;
82359276937SPeter Grehan 	moea_pvo_table = (struct pvo_head *)moea_bootstrap_alloc(size,
8245244eac9SBenno Rice 	    PAGE_SIZE);
82559276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PVO table at %p", moea_pvo_table);
82659276937SPeter Grehan 	for (i = 0; i < moea_pteg_count; i++)
82759276937SPeter Grehan 		LIST_INIT(&moea_pvo_table[i]);
8285244eac9SBenno Rice 
8295244eac9SBenno Rice 	/*
830f489bf21SAlan Cox 	 * Initialize the lock that synchronizes access to the pteg and pvo
831f489bf21SAlan Cox 	 * tables.
832f489bf21SAlan Cox 	 */
833d644a0b7SAlan Cox 	mtx_init(&moea_table_mutex, "pmap table", NULL, MTX_DEF |
834d644a0b7SAlan Cox 	    MTX_RECURSE);
835e9b5f218SNathan Whitehorn 	mtx_init(&moea_vsid_mutex, "VSID table", NULL, MTX_DEF);
836f489bf21SAlan Cox 
837e4f72b32SMarcel Moolenaar 	mtx_init(&tlbie_mtx, "tlbie", NULL, MTX_SPIN);
838e4f72b32SMarcel Moolenaar 
839f489bf21SAlan Cox 	/*
8405244eac9SBenno Rice 	 * Initialise the unmanaged pvo pool.
8415244eac9SBenno Rice 	 */
84259276937SPeter Grehan 	moea_bpvo_pool = (struct pvo_entry *)moea_bootstrap_alloc(
8430d290675SBenno Rice 		BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0);
84459276937SPeter Grehan 	moea_bpvo_pool_index = 0;
8455244eac9SBenno Rice 
8465244eac9SBenno Rice 	/*
8475244eac9SBenno Rice 	 * Make sure kernel vsid is allocated as well as VSID 0.
8485244eac9SBenno Rice 	 */
84959276937SPeter Grehan 	moea_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW]
8505244eac9SBenno Rice 		|= 1 << (KERNEL_VSIDBITS % VSID_NBPW);
85159276937SPeter Grehan 	moea_vsid_bitmap[0] |= 1;
8525244eac9SBenno Rice 
8535244eac9SBenno Rice 	/*
854fe3b4685SNathan Whitehorn 	 * Initialize the kernel pmap (which is statically allocated).
8555244eac9SBenno Rice 	 */
856fe3b4685SNathan Whitehorn 	PMAP_LOCK_INIT(kernel_pmap);
857fe3b4685SNathan Whitehorn 	for (i = 0; i < 16; i++)
858fe3b4685SNathan Whitehorn 		kernel_pmap->pm_sr[i] = EMPTY_SEGMENT + i;
859c47dd3dbSAttilio Rao 	CPU_FILL(&kernel_pmap->pm_active);
860598d99ddSNathan Whitehorn 	LIST_INIT(&kernel_pmap->pmap_pvo);
861fe3b4685SNathan Whitehorn 
862fe3b4685SNathan Whitehorn 	/*
863fe3b4685SNathan Whitehorn 	 * Set up the Open Firmware mappings
864fe3b4685SNathan Whitehorn 	 */
865e347e23bSNathan Whitehorn 	chosen = OF_finddevice("/chosen");
866e347e23bSNathan Whitehorn 	if (chosen != -1 && OF_getprop(chosen, "mmu", &mmui, 4) != -1 &&
867e347e23bSNathan Whitehorn 	    (mmu = OF_instance_to_package(mmui)) != -1 &&
868e347e23bSNathan Whitehorn 	    (sz = OF_getproplen(mmu, "translations")) != -1) {
869aa39961eSBenno Rice 		translations = NULL;
8706cc1cdf4SPeter Grehan 		for (i = 0; phys_avail[i] != 0; i += 2) {
8716cc1cdf4SPeter Grehan 			if (phys_avail[i + 1] >= sz) {
872aa39961eSBenno Rice 				translations = (struct ofw_map *)phys_avail[i];
8736cc1cdf4SPeter Grehan 				break;
8746cc1cdf4SPeter Grehan 			}
875aa39961eSBenno Rice 		}
876aa39961eSBenno Rice 		if (translations == NULL)
87759276937SPeter Grehan 			panic("moea_bootstrap: no space to copy translations");
8785244eac9SBenno Rice 		bzero(translations, sz);
8795244eac9SBenno Rice 		if (OF_getprop(mmu, "translations", translations, sz) == -1)
88059276937SPeter Grehan 			panic("moea_bootstrap: can't get ofw translations");
88159276937SPeter Grehan 		CTR0(KTR_PMAP, "moea_bootstrap: translations");
88231c82d03SBenno Rice 		sz /= sizeof(*translations);
8835244eac9SBenno Rice 		qsort(translations, sz, sizeof (*translations), om_cmp);
884ed1e1e2aSNathan Whitehorn 		for (i = 0; i < sz; i++) {
8855244eac9SBenno Rice 			CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x",
8865244eac9SBenno Rice 			    translations[i].om_pa, translations[i].om_va,
8875244eac9SBenno Rice 			    translations[i].om_len);
8885244eac9SBenno Rice 
88932bc7846SPeter Grehan 			/*
890e347e23bSNathan Whitehorn 			 * If the mapping is 1:1, let the RAM and device
891e347e23bSNathan Whitehorn 			 * on-demand BAT tables take care of the translation.
89232bc7846SPeter Grehan 			 */
89332bc7846SPeter Grehan 			if (translations[i].om_va == translations[i].om_pa)
89432bc7846SPeter Grehan 				continue;
8955244eac9SBenno Rice 
89632bc7846SPeter Grehan 			/* Enter the pages */
897e347e23bSNathan Whitehorn 			for (off = 0; off < translations[i].om_len;
898e347e23bSNathan Whitehorn 			    off += PAGE_SIZE)
899fe3b4685SNathan Whitehorn 				moea_kenter(mmup, translations[i].om_va + off,
900fe3b4685SNathan Whitehorn 					    translations[i].om_pa + off);
901f9bac91bSBenno Rice 		}
902e347e23bSNathan Whitehorn 	}
903014ffa99SMarcel Moolenaar 
904014ffa99SMarcel Moolenaar 	/*
905014ffa99SMarcel Moolenaar 	 * Calculate the last available physical address.
906014ffa99SMarcel Moolenaar 	 */
907014ffa99SMarcel Moolenaar 	for (i = 0; phys_avail[i + 2] != 0; i += 2)
908014ffa99SMarcel Moolenaar 		;
909014ffa99SMarcel Moolenaar 	Maxmem = powerpc_btop(phys_avail[i + 1]);
9105244eac9SBenno Rice 
9111c96bdd1SNathan Whitehorn 	moea_cpu_bootstrap(mmup,0);
9125244eac9SBenno Rice 
9135244eac9SBenno Rice 	pmap_bootstrapped++;
914014ffa99SMarcel Moolenaar 
915014ffa99SMarcel Moolenaar 	/*
916014ffa99SMarcel Moolenaar 	 * Set the start and end of kva.
917014ffa99SMarcel Moolenaar 	 */
918014ffa99SMarcel Moolenaar 	virtual_avail = VM_MIN_KERNEL_ADDRESS;
919ab739706SNathan Whitehorn 	virtual_end = VM_MAX_SAFE_KERNEL_ADDRESS;
920014ffa99SMarcel Moolenaar 
921014ffa99SMarcel Moolenaar 	/*
922014ffa99SMarcel Moolenaar 	 * Allocate a kernel stack with a guard page for thread0 and map it
923014ffa99SMarcel Moolenaar 	 * into the kernel page map.
924014ffa99SMarcel Moolenaar 	 */
925014ffa99SMarcel Moolenaar 	pa = moea_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, PAGE_SIZE);
926014ffa99SMarcel Moolenaar 	va = virtual_avail + KSTACK_GUARD_PAGES * PAGE_SIZE;
927014ffa99SMarcel Moolenaar 	virtual_avail = va + KSTACK_PAGES * PAGE_SIZE;
928014ffa99SMarcel Moolenaar 	CTR2(KTR_PMAP, "moea_bootstrap: kstack0 at %#x (%#x)", pa, va);
929014ffa99SMarcel Moolenaar 	thread0.td_kstack = va;
930014ffa99SMarcel Moolenaar 	thread0.td_kstack_pages = KSTACK_PAGES;
931014ffa99SMarcel Moolenaar 	for (i = 0; i < KSTACK_PAGES; i++) {
932c2ede4b3SMartin Blapp 		moea_kenter(mmup, va, pa);
933014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
934014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
935014ffa99SMarcel Moolenaar 	}
936014ffa99SMarcel Moolenaar 
937014ffa99SMarcel Moolenaar 	/*
938014ffa99SMarcel Moolenaar 	 * Allocate virtual address space for the message buffer.
939014ffa99SMarcel Moolenaar 	 */
9404053b05bSSergey Kandaurov 	pa = msgbuf_phys = moea_bootstrap_alloc(msgbufsize, PAGE_SIZE);
941014ffa99SMarcel Moolenaar 	msgbufp = (struct msgbuf *)virtual_avail;
942014ffa99SMarcel Moolenaar 	va = virtual_avail;
9434053b05bSSergey Kandaurov 	virtual_avail += round_page(msgbufsize);
944014ffa99SMarcel Moolenaar 	while (va < virtual_avail) {
945c2ede4b3SMartin Blapp 		moea_kenter(mmup, va, pa);
946014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
947014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
948014ffa99SMarcel Moolenaar 	}
94950c202c5SJeff Roberson 
95050c202c5SJeff Roberson 	/*
95150c202c5SJeff Roberson 	 * Allocate virtual address space for the dynamic percpu area.
95250c202c5SJeff Roberson 	 */
95350c202c5SJeff Roberson 	pa = moea_bootstrap_alloc(DPCPU_SIZE, PAGE_SIZE);
95450c202c5SJeff Roberson 	dpcpu = (void *)virtual_avail;
95550c202c5SJeff Roberson 	va = virtual_avail;
95650c202c5SJeff Roberson 	virtual_avail += DPCPU_SIZE;
95750c202c5SJeff Roberson 	while (va < virtual_avail) {
958c2ede4b3SMartin Blapp 		moea_kenter(mmup, va, pa);
95950c202c5SJeff Roberson 		pa += PAGE_SIZE;
96050c202c5SJeff Roberson 		va += PAGE_SIZE;
96150c202c5SJeff Roberson 	}
96250c202c5SJeff Roberson 	dpcpu_init(dpcpu, 0);
9635244eac9SBenno Rice }
9645244eac9SBenno Rice 
9655244eac9SBenno Rice /*
9665244eac9SBenno Rice  * Activate a user pmap.  The pmap must be activated before it's address
9675244eac9SBenno Rice  * space can be accessed in any way.
968f9bac91bSBenno Rice  */
969f9bac91bSBenno Rice void
97059276937SPeter Grehan moea_activate(mmu_t mmu, struct thread *td)
971f9bac91bSBenno Rice {
9728207b362SBenno Rice 	pmap_t	pm, pmr;
973f9bac91bSBenno Rice 
974f9bac91bSBenno Rice 	/*
97532bc7846SPeter Grehan 	 * Load all the data we need up front to encourage the compiler to
9765244eac9SBenno Rice 	 * not issue any loads while we have interrupts disabled below.
977f9bac91bSBenno Rice 	 */
9785244eac9SBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
97952a7870dSNathan Whitehorn 	pmr = pm->pmap_phys;
9808207b362SBenno Rice 
981c7c2767eSAttilio Rao 	CPU_SET(PCPU_GET(cpuid), &pm->pm_active);
9828207b362SBenno Rice 	PCPU_SET(curpmap, pmr);
983ac6ba8bdSBenno Rice }
984ac6ba8bdSBenno Rice 
985ac6ba8bdSBenno Rice void
98659276937SPeter Grehan moea_deactivate(mmu_t mmu, struct thread *td)
987ac6ba8bdSBenno Rice {
988ac6ba8bdSBenno Rice 	pmap_t	pm;
989ac6ba8bdSBenno Rice 
990ac6ba8bdSBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
991c7c2767eSAttilio Rao 	CPU_CLR(PCPU_GET(cpuid), &pm->pm_active);
9928207b362SBenno Rice 	PCPU_SET(curpmap, NULL);
993f9bac91bSBenno Rice }
994f9bac91bSBenno Rice 
995f9bac91bSBenno Rice void
99659276937SPeter Grehan moea_change_wiring(mmu_t mmu, pmap_t pm, vm_offset_t va, boolean_t wired)
997f9bac91bSBenno Rice {
9980f92104cSBenno Rice 	struct	pvo_entry *pvo;
9990f92104cSBenno Rice 
100048d0b1a0SAlan Cox 	PMAP_LOCK(pm);
100159276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
10020f92104cSBenno Rice 
10030f92104cSBenno Rice 	if (pvo != NULL) {
10040f92104cSBenno Rice 		if (wired) {
10050f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) == 0)
10060f92104cSBenno Rice 				pm->pm_stats.wired_count++;
10070f92104cSBenno Rice 			pvo->pvo_vaddr |= PVO_WIRED;
10080f92104cSBenno Rice 		} else {
10090f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
10100f92104cSBenno Rice 				pm->pm_stats.wired_count--;
10110f92104cSBenno Rice 			pvo->pvo_vaddr &= ~PVO_WIRED;
10120f92104cSBenno Rice 		}
10130f92104cSBenno Rice 	}
101448d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
1015f9bac91bSBenno Rice }
1016f9bac91bSBenno Rice 
1017f9bac91bSBenno Rice void
101859276937SPeter Grehan moea_copy_page(mmu_t mmu, vm_page_t msrc, vm_page_t mdst)
1019f9bac91bSBenno Rice {
102025e2288dSBenno Rice 	vm_offset_t	dst;
102125e2288dSBenno Rice 	vm_offset_t	src;
102225e2288dSBenno Rice 
102325e2288dSBenno Rice 	dst = VM_PAGE_TO_PHYS(mdst);
102425e2288dSBenno Rice 	src = VM_PAGE_TO_PHYS(msrc);
102525e2288dSBenno Rice 
102625e2288dSBenno Rice 	kcopy((void *)src, (void *)dst, PAGE_SIZE);
1027f9bac91bSBenno Rice }
1028111c77dcSBenno Rice 
1029111c77dcSBenno Rice /*
10305244eac9SBenno Rice  * Zero a page of physical memory by temporarily mapping it into the tlb.
10315244eac9SBenno Rice  */
10325244eac9SBenno Rice void
103359276937SPeter Grehan moea_zero_page(mmu_t mmu, vm_page_t m)
10345244eac9SBenno Rice {
10351a87a0daSPeter Wemm 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10365b43c63dSMarcel Moolenaar 	void *va = (void *)pa;
10375244eac9SBenno Rice 
10385244eac9SBenno Rice 	bzero(va, PAGE_SIZE);
10395244eac9SBenno Rice }
10405244eac9SBenno Rice 
10415244eac9SBenno Rice void
104259276937SPeter Grehan moea_zero_page_area(mmu_t mmu, vm_page_t m, int off, int size)
10435244eac9SBenno Rice {
10443495845eSBenno Rice 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10455b43c63dSMarcel Moolenaar 	void *va = (void *)(pa + off);
10463495845eSBenno Rice 
10475b43c63dSMarcel Moolenaar 	bzero(va, size);
10485244eac9SBenno Rice }
10495244eac9SBenno Rice 
1050a58b3a68SPeter Wemm void
105159276937SPeter Grehan moea_zero_page_idle(mmu_t mmu, vm_page_t m)
1052a58b3a68SPeter Wemm {
10535b43c63dSMarcel Moolenaar 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10545b43c63dSMarcel Moolenaar 	void *va = (void *)pa;
1055a58b3a68SPeter Wemm 
10565b43c63dSMarcel Moolenaar 	bzero(va, PAGE_SIZE);
1057a58b3a68SPeter Wemm }
1058a58b3a68SPeter Wemm 
10595244eac9SBenno Rice /*
10605244eac9SBenno Rice  * Map the given physical page at the specified virtual address in the
10615244eac9SBenno Rice  * target pmap with the protection requested.  If specified the page
10625244eac9SBenno Rice  * will be wired down.
10635244eac9SBenno Rice  */
10645244eac9SBenno Rice void
106559276937SPeter Grehan moea_enter(mmu_t mmu, pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
10665244eac9SBenno Rice 	   boolean_t wired)
10675244eac9SBenno Rice {
1068ce142d9eSAlan Cox 
1069ce142d9eSAlan Cox 	vm_page_lock_queues();
1070ce142d9eSAlan Cox 	PMAP_LOCK(pmap);
107167c867eeSAlan Cox 	moea_enter_locked(pmap, va, m, prot, wired);
1072ce142d9eSAlan Cox 	vm_page_unlock_queues();
1073ce142d9eSAlan Cox 	PMAP_UNLOCK(pmap);
1074ce142d9eSAlan Cox }
1075ce142d9eSAlan Cox 
1076ce142d9eSAlan Cox /*
1077ce142d9eSAlan Cox  * Map the given physical page at the specified virtual address in the
1078ce142d9eSAlan Cox  * target pmap with the protection requested.  If specified the page
1079ce142d9eSAlan Cox  * will be wired down.
1080ce142d9eSAlan Cox  *
1081ce142d9eSAlan Cox  * The page queues and pmap must be locked.
1082ce142d9eSAlan Cox  */
1083ce142d9eSAlan Cox static void
1084ce142d9eSAlan Cox moea_enter_locked(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
1085ce142d9eSAlan Cox     boolean_t wired)
1086ce142d9eSAlan Cox {
10875244eac9SBenno Rice 	struct		pvo_head *pvo_head;
1088378862a7SJeff Roberson 	uma_zone_t	zone;
10898207b362SBenno Rice 	vm_page_t	pg;
1090*57bd5cceSNathan Whitehorn 	u_int		pte_lo, pvo_flags;
10915244eac9SBenno Rice 	int		error;
10925244eac9SBenno Rice 
109359276937SPeter Grehan 	if (!moea_initialized) {
109459276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
109559276937SPeter Grehan 		zone = moea_upvo_zone;
10965244eac9SBenno Rice 		pvo_flags = 0;
10978207b362SBenno Rice 		pg = NULL;
10985244eac9SBenno Rice 	} else {
109903b6e025SPeter Grehan 		pvo_head = vm_page_to_pvoh(m);
110003b6e025SPeter Grehan 		pg = m;
110159276937SPeter Grehan 		zone = moea_mpvo_zone;
11025244eac9SBenno Rice 		pvo_flags = PVO_MANAGED;
11035244eac9SBenno Rice 	}
1104f489bf21SAlan Cox 	if (pmap_bootstrapped)
1105ce142d9eSAlan Cox 		mtx_assert(&vm_page_queue_mtx, MA_OWNED);
1106ce142d9eSAlan Cox 	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
1107d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & (VPO_UNMANAGED | VPO_BUSY)) != 0 ||
1108d98d0ce2SKonstantin Belousov 	    VM_OBJECT_LOCKED(m->object),
11099ab6032fSAlan Cox 	    ("moea_enter_locked: page %p is not busy", m));
11105244eac9SBenno Rice 
11114dba5df1SPeter Grehan 	/* XXX change the pvo head for fake pages */
1112d98d0ce2SKonstantin Belousov 	if ((m->oflags & VPO_UNMANAGED) != 0) {
1113a130b35fSNathan Whitehorn 		pvo_flags &= ~PVO_MANAGED;
111459276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
1115a130b35fSNathan Whitehorn 		zone = moea_upvo_zone;
1116a130b35fSNathan Whitehorn 	}
11174dba5df1SPeter Grehan 
1118cd6a97f0SNathan Whitehorn 	pte_lo = moea_calc_wimg(VM_PAGE_TO_PHYS(m), pmap_page_get_memattr(m));
11195244eac9SBenno Rice 
112044b8bd66SAlan Cox 	if (prot & VM_PROT_WRITE) {
11215244eac9SBenno Rice 		pte_lo |= PTE_BW;
11222368a371SAlan Cox 		if (pmap_bootstrapped &&
1123d98d0ce2SKonstantin Belousov 		    (m->oflags & VPO_UNMANAGED) == 0)
11243407fefeSKonstantin Belousov 			vm_page_aflag_set(m, PGA_WRITEABLE);
112544b8bd66SAlan Cox 	} else
11265244eac9SBenno Rice 		pte_lo |= PTE_BR;
11275244eac9SBenno Rice 
11284dba5df1SPeter Grehan 	if (prot & VM_PROT_EXECUTE)
11294dba5df1SPeter Grehan 		pvo_flags |= PVO_EXECUTABLE;
11305244eac9SBenno Rice 
11315244eac9SBenno Rice 	if (wired)
11325244eac9SBenno Rice 		pvo_flags |= PVO_WIRED;
11335244eac9SBenno Rice 
113459276937SPeter Grehan 	error = moea_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m),
11358207b362SBenno Rice 	    pte_lo, pvo_flags);
11365244eac9SBenno Rice 
11378207b362SBenno Rice 	/*
1138*57bd5cceSNathan Whitehorn 	 * Flush the real page from the instruction cache. This has be done
1139*57bd5cceSNathan Whitehorn 	 * for all user mappings to prevent information leakage via the
1140*57bd5cceSNathan Whitehorn 	 * instruction cache.
11418207b362SBenno Rice 	 */
1142*57bd5cceSNathan Whitehorn 	if (pmap != kernel_pmap && LIST_EMPTY(vm_page_to_pvoh(m)))
114359276937SPeter Grehan 		moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
1144ce142d9eSAlan Cox }
1145ce142d9eSAlan Cox 
1146ce142d9eSAlan Cox /*
1147ce142d9eSAlan Cox  * Maps a sequence of resident pages belonging to the same object.
1148ce142d9eSAlan Cox  * The sequence begins with the given page m_start.  This page is
1149ce142d9eSAlan Cox  * mapped at the given virtual address start.  Each subsequent page is
1150ce142d9eSAlan Cox  * mapped at a virtual address that is offset from start by the same
1151ce142d9eSAlan Cox  * amount as the page is offset from m_start within the object.  The
1152ce142d9eSAlan Cox  * last page in the sequence is the page with the largest offset from
1153ce142d9eSAlan Cox  * m_start that can be mapped at a virtual address less than the given
1154ce142d9eSAlan Cox  * virtual address end.  Not every virtual page between start and end
1155ce142d9eSAlan Cox  * is mapped; only those for which a resident page exists with the
1156ce142d9eSAlan Cox  * corresponding offset from m_start are mapped.
1157ce142d9eSAlan Cox  */
1158ce142d9eSAlan Cox void
1159ce142d9eSAlan Cox moea_enter_object(mmu_t mmu, pmap_t pm, vm_offset_t start, vm_offset_t end,
1160ce142d9eSAlan Cox     vm_page_t m_start, vm_prot_t prot)
1161ce142d9eSAlan Cox {
1162ce142d9eSAlan Cox 	vm_page_t m;
1163ce142d9eSAlan Cox 	vm_pindex_t diff, psize;
1164ce142d9eSAlan Cox 
1165ce142d9eSAlan Cox 	psize = atop(end - start);
1166ce142d9eSAlan Cox 	m = m_start;
1167c46b90e9SAlan Cox 	vm_page_lock_queues();
1168ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1169ce142d9eSAlan Cox 	while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) {
1170ce142d9eSAlan Cox 		moea_enter_locked(pm, start + ptoa(diff), m, prot &
1171ce142d9eSAlan Cox 		    (VM_PROT_READ | VM_PROT_EXECUTE), FALSE);
1172ce142d9eSAlan Cox 		m = TAILQ_NEXT(m, listq);
1173ce142d9eSAlan Cox 	}
1174c46b90e9SAlan Cox 	vm_page_unlock_queues();
1175ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
11765244eac9SBenno Rice }
11775244eac9SBenno Rice 
11782053c127SStephan Uphoff void
117959276937SPeter Grehan moea_enter_quick(mmu_t mmu, pmap_t pm, vm_offset_t va, vm_page_t m,
11802053c127SStephan Uphoff     vm_prot_t prot)
1181dca96f1aSAlan Cox {
1182dca96f1aSAlan Cox 
11833c4a2440SAlan Cox 	vm_page_lock_queues();
1184ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1185ce142d9eSAlan Cox 	moea_enter_locked(pm, va, m, prot & (VM_PROT_READ | VM_PROT_EXECUTE),
118659276937SPeter Grehan 	    FALSE);
11873c4a2440SAlan Cox 	vm_page_unlock_queues();
1188ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
1189dca96f1aSAlan Cox }
1190dca96f1aSAlan Cox 
119156b09388SAlan Cox vm_paddr_t
119259276937SPeter Grehan moea_extract(mmu_t mmu, pmap_t pm, vm_offset_t va)
11935244eac9SBenno Rice {
11940f92104cSBenno Rice 	struct	pvo_entry *pvo;
119548d0b1a0SAlan Cox 	vm_paddr_t pa;
11960f92104cSBenno Rice 
119748d0b1a0SAlan Cox 	PMAP_LOCK(pm);
119859276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
119948d0b1a0SAlan Cox 	if (pvo == NULL)
120048d0b1a0SAlan Cox 		pa = 0;
120148d0b1a0SAlan Cox 	else
120252a7870dSNathan Whitehorn 		pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
120348d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
120448d0b1a0SAlan Cox 	return (pa);
12055244eac9SBenno Rice }
12065244eac9SBenno Rice 
12075244eac9SBenno Rice /*
120884792e72SPeter Grehan  * Atomically extract and hold the physical page with the given
120984792e72SPeter Grehan  * pmap and virtual address pair if that mapping permits the given
121084792e72SPeter Grehan  * protection.
121184792e72SPeter Grehan  */
121284792e72SPeter Grehan vm_page_t
121359276937SPeter Grehan moea_extract_and_hold(mmu_t mmu, pmap_t pmap, vm_offset_t va, vm_prot_t prot)
121484792e72SPeter Grehan {
1215ab50a262SAlan Cox 	struct	pvo_entry *pvo;
121684792e72SPeter Grehan 	vm_page_t m;
12172965a453SKip Macy         vm_paddr_t pa;
121884792e72SPeter Grehan 
121984792e72SPeter Grehan 	m = NULL;
12202965a453SKip Macy 	pa = 0;
122148d0b1a0SAlan Cox 	PMAP_LOCK(pmap);
12222965a453SKip Macy retry:
122359276937SPeter Grehan 	pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
122452a7870dSNathan Whitehorn 	if (pvo != NULL && (pvo->pvo_pte.pte.pte_hi & PTE_VALID) &&
122552a7870dSNathan Whitehorn 	    ((pvo->pvo_pte.pte.pte_lo & PTE_PP) == PTE_RW ||
1226ab50a262SAlan Cox 	     (prot & VM_PROT_WRITE) == 0)) {
12272965a453SKip Macy 		if (vm_page_pa_tryrelock(pmap, pvo->pvo_pte.pte.pte_lo & PTE_RPGN, &pa))
12282965a453SKip Macy 			goto retry;
122952a7870dSNathan Whitehorn 		m = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN);
123084792e72SPeter Grehan 		vm_page_hold(m);
123184792e72SPeter Grehan 	}
12322965a453SKip Macy 	PA_UNLOCK_COND(pa);
123348d0b1a0SAlan Cox 	PMAP_UNLOCK(pmap);
123484792e72SPeter Grehan 	return (m);
123584792e72SPeter Grehan }
123684792e72SPeter Grehan 
12375244eac9SBenno Rice void
123859276937SPeter Grehan moea_init(mmu_t mmu)
12395244eac9SBenno Rice {
12405244eac9SBenno Rice 
124159276937SPeter Grehan 	moea_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry),
12420ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12430ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
124459276937SPeter Grehan 	moea_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry),
12450ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12460ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
124759276937SPeter Grehan 	moea_initialized = TRUE;
12485244eac9SBenno Rice }
12495244eac9SBenno Rice 
12505244eac9SBenno Rice boolean_t
12517b85f591SAlan Cox moea_is_referenced(mmu_t mmu, vm_page_t m)
12527b85f591SAlan Cox {
12537b85f591SAlan Cox 
1254d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1255c46b90e9SAlan Cox 	    ("moea_is_referenced: page %p is not managed", m));
12567b85f591SAlan Cox 	return (moea_query_bit(m, PTE_REF));
12577b85f591SAlan Cox }
12587b85f591SAlan Cox 
12597b85f591SAlan Cox boolean_t
126059276937SPeter Grehan moea_is_modified(mmu_t mmu, vm_page_t m)
12615244eac9SBenno Rice {
12620f92104cSBenno Rice 
1263d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1264567e51e1SAlan Cox 	    ("moea_is_modified: page %p is not managed", m));
1265567e51e1SAlan Cox 
1266567e51e1SAlan Cox 	/*
12673407fefeSKonstantin Belousov 	 * If the page is not VPO_BUSY, then PGA_WRITEABLE cannot be
12683407fefeSKonstantin Belousov 	 * concurrently set while the object is locked.  Thus, if PGA_WRITEABLE
1269567e51e1SAlan Cox 	 * is clear, no PTEs can have PTE_CHG set.
1270567e51e1SAlan Cox 	 */
1271567e51e1SAlan Cox 	VM_OBJECT_LOCK_ASSERT(m->object, MA_OWNED);
1272567e51e1SAlan Cox 	if ((m->oflags & VPO_BUSY) == 0 &&
12733407fefeSKonstantin Belousov 	    (m->aflags & PGA_WRITEABLE) == 0)
12740f92104cSBenno Rice 		return (FALSE);
1275c46b90e9SAlan Cox 	return (moea_query_bit(m, PTE_CHG));
1276566526a9SAlan Cox }
1277566526a9SAlan Cox 
1278e396eb60SAlan Cox boolean_t
1279e396eb60SAlan Cox moea_is_prefaultable(mmu_t mmu, pmap_t pmap, vm_offset_t va)
1280e396eb60SAlan Cox {
1281e396eb60SAlan Cox 	struct pvo_entry *pvo;
1282e396eb60SAlan Cox 	boolean_t rv;
1283e396eb60SAlan Cox 
1284e396eb60SAlan Cox 	PMAP_LOCK(pmap);
1285e396eb60SAlan Cox 	pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
1286e396eb60SAlan Cox 	rv = pvo == NULL || (pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0;
1287e396eb60SAlan Cox 	PMAP_UNLOCK(pmap);
1288e396eb60SAlan Cox 	return (rv);
1289e396eb60SAlan Cox }
1290e396eb60SAlan Cox 
12915244eac9SBenno Rice void
129259276937SPeter Grehan moea_clear_reference(mmu_t mmu, vm_page_t m)
12935244eac9SBenno Rice {
129403b6e025SPeter Grehan 
1295d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1296567e51e1SAlan Cox 	    ("moea_clear_reference: page %p is not managed", m));
1297ce186587SAlan Cox 	moea_clear_bit(m, PTE_REF);
129803b6e025SPeter Grehan }
129903b6e025SPeter Grehan 
130003b6e025SPeter Grehan void
130159276937SPeter Grehan moea_clear_modify(mmu_t mmu, vm_page_t m)
130203b6e025SPeter Grehan {
130303b6e025SPeter Grehan 
1304d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1305567e51e1SAlan Cox 	    ("moea_clear_modify: page %p is not managed", m));
1306567e51e1SAlan Cox 	VM_OBJECT_LOCK_ASSERT(m->object, MA_OWNED);
1307567e51e1SAlan Cox 	KASSERT((m->oflags & VPO_BUSY) == 0,
1308567e51e1SAlan Cox 	    ("moea_clear_modify: page %p is busy", m));
1309567e51e1SAlan Cox 
1310567e51e1SAlan Cox 	/*
13113407fefeSKonstantin Belousov 	 * If the page is not PGA_WRITEABLE, then no PTEs can have PTE_CHG
1312567e51e1SAlan Cox 	 * set.  If the object containing the page is locked and the page is
13133407fefeSKonstantin Belousov 	 * not VPO_BUSY, then PGA_WRITEABLE cannot be concurrently set.
1314567e51e1SAlan Cox 	 */
13153407fefeSKonstantin Belousov 	if ((m->aflags & PGA_WRITEABLE) == 0)
131603b6e025SPeter Grehan 		return;
1317ce186587SAlan Cox 	moea_clear_bit(m, PTE_CHG);
13185244eac9SBenno Rice }
13195244eac9SBenno Rice 
13207f3a4093SMike Silbersack /*
132178985e42SAlan Cox  * Clear the write and modified bits in each of the given page's mappings.
132278985e42SAlan Cox  */
132378985e42SAlan Cox void
132478985e42SAlan Cox moea_remove_write(mmu_t mmu, vm_page_t m)
132578985e42SAlan Cox {
132678985e42SAlan Cox 	struct	pvo_entry *pvo;
132778985e42SAlan Cox 	struct	pte *pt;
132878985e42SAlan Cox 	pmap_t	pmap;
132978985e42SAlan Cox 	u_int	lo;
133078985e42SAlan Cox 
1331d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
13329ab6032fSAlan Cox 	    ("moea_remove_write: page %p is not managed", m));
13339ab6032fSAlan Cox 
13349ab6032fSAlan Cox 	/*
13353407fefeSKonstantin Belousov 	 * If the page is not VPO_BUSY, then PGA_WRITEABLE cannot be set by
13363407fefeSKonstantin Belousov 	 * another thread while the object is locked.  Thus, if PGA_WRITEABLE
13379ab6032fSAlan Cox 	 * is clear, no page table entries need updating.
13389ab6032fSAlan Cox 	 */
13399ab6032fSAlan Cox 	VM_OBJECT_LOCK_ASSERT(m->object, MA_OWNED);
13409ab6032fSAlan Cox 	if ((m->oflags & VPO_BUSY) == 0 &&
13413407fefeSKonstantin Belousov 	    (m->aflags & PGA_WRITEABLE) == 0)
134278985e42SAlan Cox 		return;
13433c4a2440SAlan Cox 	vm_page_lock_queues();
134478985e42SAlan Cox 	lo = moea_attr_fetch(m);
1345e4f72b32SMarcel Moolenaar 	powerpc_sync();
134678985e42SAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
134778985e42SAlan Cox 		pmap = pvo->pvo_pmap;
134878985e42SAlan Cox 		PMAP_LOCK(pmap);
134952a7870dSNathan Whitehorn 		if ((pvo->pvo_pte.pte.pte_lo & PTE_PP) != PTE_BR) {
135078985e42SAlan Cox 			pt = moea_pvo_to_pte(pvo, -1);
135152a7870dSNathan Whitehorn 			pvo->pvo_pte.pte.pte_lo &= ~PTE_PP;
135252a7870dSNathan Whitehorn 			pvo->pvo_pte.pte.pte_lo |= PTE_BR;
135378985e42SAlan Cox 			if (pt != NULL) {
135452a7870dSNathan Whitehorn 				moea_pte_synch(pt, &pvo->pvo_pte.pte);
135552a7870dSNathan Whitehorn 				lo |= pvo->pvo_pte.pte.pte_lo;
135652a7870dSNathan Whitehorn 				pvo->pvo_pte.pte.pte_lo &= ~PTE_CHG;
135752a7870dSNathan Whitehorn 				moea_pte_change(pt, &pvo->pvo_pte.pte,
135878985e42SAlan Cox 				    pvo->pvo_vaddr);
135978985e42SAlan Cox 				mtx_unlock(&moea_table_mutex);
136078985e42SAlan Cox 			}
136178985e42SAlan Cox 		}
136278985e42SAlan Cox 		PMAP_UNLOCK(pmap);
136378985e42SAlan Cox 	}
136478985e42SAlan Cox 	if ((lo & PTE_CHG) != 0) {
136578985e42SAlan Cox 		moea_attr_clear(m, PTE_CHG);
136678985e42SAlan Cox 		vm_page_dirty(m);
136778985e42SAlan Cox 	}
13683407fefeSKonstantin Belousov 	vm_page_aflag_clear(m, PGA_WRITEABLE);
13693c4a2440SAlan Cox 	vm_page_unlock_queues();
137078985e42SAlan Cox }
137178985e42SAlan Cox 
137278985e42SAlan Cox /*
137359276937SPeter Grehan  *	moea_ts_referenced:
13747f3a4093SMike Silbersack  *
13757f3a4093SMike Silbersack  *	Return a count of reference bits for a page, clearing those bits.
13767f3a4093SMike Silbersack  *	It is not necessary for every reference bit to be cleared, but it
13777f3a4093SMike Silbersack  *	is necessary that 0 only be returned when there are truly no
13787f3a4093SMike Silbersack  *	reference bits set.
13797f3a4093SMike Silbersack  *
13807f3a4093SMike Silbersack  *	XXX: The exact number of bits to check and clear is a matter that
13817f3a4093SMike Silbersack  *	should be tested and standardized at some point in the future for
13827f3a4093SMike Silbersack  *	optimal aging of shared pages.
13837f3a4093SMike Silbersack  */
138459276937SPeter Grehan boolean_t
138559276937SPeter Grehan moea_ts_referenced(mmu_t mmu, vm_page_t m)
13865244eac9SBenno Rice {
138703b6e025SPeter Grehan 
1388d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1389ce186587SAlan Cox 	    ("moea_ts_referenced: page %p is not managed", m));
1390ce186587SAlan Cox 	return (moea_clear_bit(m, PTE_REF));
13915244eac9SBenno Rice }
13925244eac9SBenno Rice 
13935244eac9SBenno Rice /*
1394c1f4123bSNathan Whitehorn  * Modify the WIMG settings of all mappings for a page.
1395c1f4123bSNathan Whitehorn  */
1396c1f4123bSNathan Whitehorn void
1397c1f4123bSNathan Whitehorn moea_page_set_memattr(mmu_t mmu, vm_page_t m, vm_memattr_t ma)
1398c1f4123bSNathan Whitehorn {
1399c1f4123bSNathan Whitehorn 	struct	pvo_entry *pvo;
1400cd6a97f0SNathan Whitehorn 	struct	pvo_head *pvo_head;
1401c1f4123bSNathan Whitehorn 	struct	pte *pt;
1402c1f4123bSNathan Whitehorn 	pmap_t	pmap;
1403c1f4123bSNathan Whitehorn 	u_int	lo;
1404c1f4123bSNathan Whitehorn 
1405d98d0ce2SKonstantin Belousov 	if ((m->oflags & VPO_UNMANAGED) != 0) {
1406cd6a97f0SNathan Whitehorn 		m->md.mdpg_cache_attrs = ma;
1407cd6a97f0SNathan Whitehorn 		return;
1408cd6a97f0SNathan Whitehorn 	}
1409cd6a97f0SNathan Whitehorn 
1410c1f4123bSNathan Whitehorn 	vm_page_lock_queues();
1411cd6a97f0SNathan Whitehorn 	pvo_head = vm_page_to_pvoh(m);
1412c1f4123bSNathan Whitehorn 	lo = moea_calc_wimg(VM_PAGE_TO_PHYS(m), ma);
1413cd6a97f0SNathan Whitehorn 
1414cd6a97f0SNathan Whitehorn 	LIST_FOREACH(pvo, pvo_head, pvo_vlink) {
1415c1f4123bSNathan Whitehorn 		pmap = pvo->pvo_pmap;
1416c1f4123bSNathan Whitehorn 		PMAP_LOCK(pmap);
1417c1f4123bSNathan Whitehorn 		pt = moea_pvo_to_pte(pvo, -1);
1418c1f4123bSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~PTE_WIMG;
1419c1f4123bSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo |= lo;
1420c1f4123bSNathan Whitehorn 		if (pt != NULL) {
1421c1f4123bSNathan Whitehorn 			moea_pte_change(pt, &pvo->pvo_pte.pte,
1422c1f4123bSNathan Whitehorn 			    pvo->pvo_vaddr);
1423c1f4123bSNathan Whitehorn 			if (pvo->pvo_pmap == kernel_pmap)
1424c1f4123bSNathan Whitehorn 				isync();
1425c1f4123bSNathan Whitehorn 		}
1426c1f4123bSNathan Whitehorn 		mtx_unlock(&moea_table_mutex);
1427c1f4123bSNathan Whitehorn 		PMAP_UNLOCK(pmap);
1428c1f4123bSNathan Whitehorn 	}
1429c1f4123bSNathan Whitehorn 	m->md.mdpg_cache_attrs = ma;
1430c1f4123bSNathan Whitehorn 	vm_page_unlock_queues();
1431c1f4123bSNathan Whitehorn }
1432c1f4123bSNathan Whitehorn 
1433c1f4123bSNathan Whitehorn /*
14345244eac9SBenno Rice  * Map a wired page into kernel virtual address space.
14355244eac9SBenno Rice  */
14365244eac9SBenno Rice void
143759276937SPeter Grehan moea_kenter(mmu_t mmu, vm_offset_t va, vm_offset_t pa)
14385244eac9SBenno Rice {
1439c1f4123bSNathan Whitehorn 
1440c1f4123bSNathan Whitehorn 	moea_kenter_attr(mmu, va, pa, VM_MEMATTR_DEFAULT);
1441c1f4123bSNathan Whitehorn }
1442c1f4123bSNathan Whitehorn 
1443c1f4123bSNathan Whitehorn void
1444c1f4123bSNathan Whitehorn moea_kenter_attr(mmu_t mmu, vm_offset_t va, vm_offset_t pa, vm_memattr_t ma)
1445c1f4123bSNathan Whitehorn {
14465244eac9SBenno Rice 	u_int		pte_lo;
14475244eac9SBenno Rice 	int		error;
14485244eac9SBenno Rice 
14495244eac9SBenno Rice #if 0
14505244eac9SBenno Rice 	if (va < VM_MIN_KERNEL_ADDRESS)
145159276937SPeter Grehan 		panic("moea_kenter: attempt to enter non-kernel address %#x",
14525244eac9SBenno Rice 		    va);
14535244eac9SBenno Rice #endif
14545244eac9SBenno Rice 
1455c1f4123bSNathan Whitehorn 	pte_lo = moea_calc_wimg(pa, ma);
14565244eac9SBenno Rice 
14574711f8d7SAlan Cox 	PMAP_LOCK(kernel_pmap);
145859276937SPeter Grehan 	error = moea_pvo_enter(kernel_pmap, moea_upvo_zone,
145959276937SPeter Grehan 	    &moea_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED);
14605244eac9SBenno Rice 
14615244eac9SBenno Rice 	if (error != 0 && error != ENOENT)
146259276937SPeter Grehan 		panic("moea_kenter: failed to enter va %#x pa %#x: %d", va,
14635244eac9SBenno Rice 		    pa, error);
14645244eac9SBenno Rice 
14654711f8d7SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
14665244eac9SBenno Rice }
14675244eac9SBenno Rice 
1468e79f59e8SBenno Rice /*
1469e79f59e8SBenno Rice  * Extract the physical page address associated with the given kernel virtual
1470e79f59e8SBenno Rice  * address.
1471e79f59e8SBenno Rice  */
14725244eac9SBenno Rice vm_offset_t
147359276937SPeter Grehan moea_kextract(mmu_t mmu, vm_offset_t va)
14745244eac9SBenno Rice {
1475e79f59e8SBenno Rice 	struct		pvo_entry *pvo;
147648d0b1a0SAlan Cox 	vm_paddr_t pa;
1477e79f59e8SBenno Rice 
14780efd0097SPeter Grehan 	/*
147952a7870dSNathan Whitehorn 	 * Allow direct mappings on 32-bit OEA
14800efd0097SPeter Grehan 	 */
14810efd0097SPeter Grehan 	if (va < VM_MIN_KERNEL_ADDRESS) {
14820efd0097SPeter Grehan 		return (va);
14830efd0097SPeter Grehan 	}
14840efd0097SPeter Grehan 
148548d0b1a0SAlan Cox 	PMAP_LOCK(kernel_pmap);
148659276937SPeter Grehan 	pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
148759276937SPeter Grehan 	KASSERT(pvo != NULL, ("moea_kextract: no addr found"));
148852a7870dSNathan Whitehorn 	pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
148948d0b1a0SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
149048d0b1a0SAlan Cox 	return (pa);
1491e79f59e8SBenno Rice }
1492e79f59e8SBenno Rice 
149388afb2a3SBenno Rice /*
149488afb2a3SBenno Rice  * Remove a wired page from kernel virtual address space.
149588afb2a3SBenno Rice  */
14965244eac9SBenno Rice void
149759276937SPeter Grehan moea_kremove(mmu_t mmu, vm_offset_t va)
14985244eac9SBenno Rice {
149988afb2a3SBenno Rice 
150059276937SPeter Grehan 	moea_remove(mmu, kernel_pmap, va, va + PAGE_SIZE);
15015244eac9SBenno Rice }
15025244eac9SBenno Rice 
15035244eac9SBenno Rice /*
15045244eac9SBenno Rice  * Map a range of physical addresses into kernel virtual address space.
15055244eac9SBenno Rice  *
15065244eac9SBenno Rice  * The value passed in *virt is a suggested virtual address for the mapping.
15075244eac9SBenno Rice  * Architectures which can support a direct-mapped physical to virtual region
15085244eac9SBenno Rice  * can return the appropriate address within that region, leaving '*virt'
15095244eac9SBenno Rice  * unchanged.  We cannot and therefore do not; *virt is updated with the
15105244eac9SBenno Rice  * first usable address after the mapped region.
15115244eac9SBenno Rice  */
15125244eac9SBenno Rice vm_offset_t
151359276937SPeter Grehan moea_map(mmu_t mmu, vm_offset_t *virt, vm_offset_t pa_start,
151459276937SPeter Grehan     vm_offset_t pa_end, int prot)
15155244eac9SBenno Rice {
15165244eac9SBenno Rice 	vm_offset_t	sva, va;
15175244eac9SBenno Rice 
15185244eac9SBenno Rice 	sva = *virt;
15195244eac9SBenno Rice 	va = sva;
15205244eac9SBenno Rice 	for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE)
152159276937SPeter Grehan 		moea_kenter(mmu, va, pa_start);
15225244eac9SBenno Rice 	*virt = va;
15235244eac9SBenno Rice 	return (sva);
15245244eac9SBenno Rice }
15255244eac9SBenno Rice 
15265244eac9SBenno Rice /*
15277f3a4093SMike Silbersack  * Returns true if the pmap's pv is one of the first
15287f3a4093SMike Silbersack  * 16 pvs linked to from this page.  This count may
15297f3a4093SMike Silbersack  * be changed upwards or downwards in the future; it
15307f3a4093SMike Silbersack  * is only necessary that true be returned for a small
15317f3a4093SMike Silbersack  * subset of pmaps for proper page aging.
15327f3a4093SMike Silbersack  */
15335244eac9SBenno Rice boolean_t
153459276937SPeter Grehan moea_page_exists_quick(mmu_t mmu, pmap_t pmap, vm_page_t m)
15355244eac9SBenno Rice {
153603b6e025SPeter Grehan         int loops;
153703b6e025SPeter Grehan 	struct pvo_entry *pvo;
1538ce186587SAlan Cox 	boolean_t rv;
153903b6e025SPeter Grehan 
1540d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1541ce186587SAlan Cox 	    ("moea_page_exists_quick: page %p is not managed", m));
154203b6e025SPeter Grehan 	loops = 0;
1543ce186587SAlan Cox 	rv = FALSE;
1544ce186587SAlan Cox 	vm_page_lock_queues();
154503b6e025SPeter Grehan 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
1546ce186587SAlan Cox 		if (pvo->pvo_pmap == pmap) {
1547ce186587SAlan Cox 			rv = TRUE;
1548ce186587SAlan Cox 			break;
1549ce186587SAlan Cox 		}
155003b6e025SPeter Grehan 		if (++loops >= 16)
155103b6e025SPeter Grehan 			break;
155203b6e025SPeter Grehan 	}
1553ce186587SAlan Cox 	vm_page_unlock_queues();
1554ce186587SAlan Cox 	return (rv);
15555244eac9SBenno Rice }
15565244eac9SBenno Rice 
155759677d3cSAlan Cox /*
155859677d3cSAlan Cox  * Return the number of managed mappings to the given physical page
155959677d3cSAlan Cox  * that are wired.
156059677d3cSAlan Cox  */
156159677d3cSAlan Cox int
156259677d3cSAlan Cox moea_page_wired_mappings(mmu_t mmu, vm_page_t m)
156359677d3cSAlan Cox {
156459677d3cSAlan Cox 	struct pvo_entry *pvo;
156559677d3cSAlan Cox 	int count;
156659677d3cSAlan Cox 
156759677d3cSAlan Cox 	count = 0;
1568d98d0ce2SKonstantin Belousov 	if ((m->oflags & VPO_UNMANAGED) != 0)
156959677d3cSAlan Cox 		return (count);
15703c4a2440SAlan Cox 	vm_page_lock_queues();
157159677d3cSAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink)
157259677d3cSAlan Cox 		if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
157359677d3cSAlan Cox 			count++;
15743c4a2440SAlan Cox 	vm_page_unlock_queues();
157559677d3cSAlan Cox 	return (count);
157659677d3cSAlan Cox }
157759677d3cSAlan Cox 
157859276937SPeter Grehan static u_int	moea_vsidcontext;
15795244eac9SBenno Rice 
15805244eac9SBenno Rice void
158159276937SPeter Grehan moea_pinit(mmu_t mmu, pmap_t pmap)
15825244eac9SBenno Rice {
15835244eac9SBenno Rice 	int	i, mask;
15845244eac9SBenno Rice 	u_int	entropy;
15855244eac9SBenno Rice 
158659276937SPeter Grehan 	KASSERT((int)pmap < VM_MIN_KERNEL_ADDRESS, ("moea_pinit: virt pmap"));
158748d0b1a0SAlan Cox 	PMAP_LOCK_INIT(pmap);
1588598d99ddSNathan Whitehorn 	LIST_INIT(&pmap->pmap_pvo);
15894daf20b2SPeter Grehan 
15905244eac9SBenno Rice 	entropy = 0;
15915244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(entropy));
15925244eac9SBenno Rice 
159352a7870dSNathan Whitehorn 	if ((pmap->pmap_phys = (pmap_t)moea_kextract(mmu, (vm_offset_t)pmap))
159452a7870dSNathan Whitehorn 	    == NULL) {
159552a7870dSNathan Whitehorn 		pmap->pmap_phys = pmap;
159652a7870dSNathan Whitehorn 	}
159752a7870dSNathan Whitehorn 
159852a7870dSNathan Whitehorn 
1599e9b5f218SNathan Whitehorn 	mtx_lock(&moea_vsid_mutex);
16005244eac9SBenno Rice 	/*
16015244eac9SBenno Rice 	 * Allocate some segment registers for this pmap.
16025244eac9SBenno Rice 	 */
16035244eac9SBenno Rice 	for (i = 0; i < NPMAPS; i += VSID_NBPW) {
16045244eac9SBenno Rice 		u_int	hash, n;
16055244eac9SBenno Rice 
16065244eac9SBenno Rice 		/*
16075244eac9SBenno Rice 		 * Create a new value by mutiplying by a prime and adding in
16085244eac9SBenno Rice 		 * entropy from the timebase register.  This is to make the
16095244eac9SBenno Rice 		 * VSID more random so that the PT hash function collides
16105244eac9SBenno Rice 		 * less often.  (Note that the prime casues gcc to do shifts
16115244eac9SBenno Rice 		 * instead of a multiply.)
16125244eac9SBenno Rice 		 */
161359276937SPeter Grehan 		moea_vsidcontext = (moea_vsidcontext * 0x1105) + entropy;
161459276937SPeter Grehan 		hash = moea_vsidcontext & (NPMAPS - 1);
16155244eac9SBenno Rice 		if (hash == 0)		/* 0 is special, avoid it */
16165244eac9SBenno Rice 			continue;
16175244eac9SBenno Rice 		n = hash >> 5;
16185244eac9SBenno Rice 		mask = 1 << (hash & (VSID_NBPW - 1));
161959276937SPeter Grehan 		hash = (moea_vsidcontext & 0xfffff);
162059276937SPeter Grehan 		if (moea_vsid_bitmap[n] & mask) {	/* collision? */
16215244eac9SBenno Rice 			/* anything free in this bucket? */
162259276937SPeter Grehan 			if (moea_vsid_bitmap[n] == 0xffffffff) {
162359276937SPeter Grehan 				entropy = (moea_vsidcontext >> 20);
16245244eac9SBenno Rice 				continue;
16255244eac9SBenno Rice 			}
16260dfddf6eSNathan Whitehorn 			i = ffs(~moea_vsid_bitmap[n]) - 1;
16275244eac9SBenno Rice 			mask = 1 << i;
16285244eac9SBenno Rice 			hash &= 0xfffff & ~(VSID_NBPW - 1);
16295244eac9SBenno Rice 			hash |= i;
16305244eac9SBenno Rice 		}
163146e93cbbSNathan Whitehorn 		KASSERT(!(moea_vsid_bitmap[n] & mask),
163246e93cbbSNathan Whitehorn 		    ("Allocating in-use VSID group %#x\n", hash));
163359276937SPeter Grehan 		moea_vsid_bitmap[n] |= mask;
16345244eac9SBenno Rice 		for (i = 0; i < 16; i++)
16355244eac9SBenno Rice 			pmap->pm_sr[i] = VSID_MAKE(i, hash);
1636e9b5f218SNathan Whitehorn 		mtx_unlock(&moea_vsid_mutex);
16375244eac9SBenno Rice 		return;
16385244eac9SBenno Rice 	}
16395244eac9SBenno Rice 
1640e9b5f218SNathan Whitehorn 	mtx_unlock(&moea_vsid_mutex);
164159276937SPeter Grehan 	panic("moea_pinit: out of segments");
16425244eac9SBenno Rice }
16435244eac9SBenno Rice 
16445244eac9SBenno Rice /*
16455244eac9SBenno Rice  * Initialize the pmap associated with process 0.
16465244eac9SBenno Rice  */
16475244eac9SBenno Rice void
164859276937SPeter Grehan moea_pinit0(mmu_t mmu, pmap_t pm)
16495244eac9SBenno Rice {
16505244eac9SBenno Rice 
165159276937SPeter Grehan 	moea_pinit(mmu, pm);
16525244eac9SBenno Rice 	bzero(&pm->pm_stats, sizeof(pm->pm_stats));
16535244eac9SBenno Rice }
16545244eac9SBenno Rice 
1655e79f59e8SBenno Rice /*
1656e79f59e8SBenno Rice  * Set the physical protection on the specified range of this map as requested.
1657e79f59e8SBenno Rice  */
16585244eac9SBenno Rice void
165959276937SPeter Grehan moea_protect(mmu_t mmu, pmap_t pm, vm_offset_t sva, vm_offset_t eva,
166059276937SPeter Grehan     vm_prot_t prot)
16615244eac9SBenno Rice {
1662e79f59e8SBenno Rice 	struct	pvo_entry *pvo;
1663e79f59e8SBenno Rice 	struct	pte *pt;
1664e79f59e8SBenno Rice 	int	pteidx;
1665e79f59e8SBenno Rice 
1666e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
166759276937SPeter Grehan 	    ("moea_protect: non current pmap"));
1668e79f59e8SBenno Rice 
1669e79f59e8SBenno Rice 	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
167059276937SPeter Grehan 		moea_remove(mmu, pm, sva, eva);
1671e79f59e8SBenno Rice 		return;
1672e79f59e8SBenno Rice 	}
1673e79f59e8SBenno Rice 
16743d2e54c3SAlan Cox 	vm_page_lock_queues();
167548d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1676e79f59e8SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
167759276937SPeter Grehan 		pvo = moea_pvo_find_va(pm, sva, &pteidx);
1678e79f59e8SBenno Rice 		if (pvo == NULL)
1679e79f59e8SBenno Rice 			continue;
1680e79f59e8SBenno Rice 
1681e79f59e8SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
1682e79f59e8SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
1683e79f59e8SBenno Rice 
1684e79f59e8SBenno Rice 		/*
1685e79f59e8SBenno Rice 		 * Grab the PTE pointer before we diddle with the cached PTE
1686e79f59e8SBenno Rice 		 * copy.
1687e79f59e8SBenno Rice 		 */
168859276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, pteidx);
1689e79f59e8SBenno Rice 		/*
1690e79f59e8SBenno Rice 		 * Change the protection of the page.
1691e79f59e8SBenno Rice 		 */
169252a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~PTE_PP;
169352a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo |= PTE_BR;
1694e79f59e8SBenno Rice 
1695e79f59e8SBenno Rice 		/*
1696e79f59e8SBenno Rice 		 * If the PVO is in the page table, update that pte as well.
1697e79f59e8SBenno Rice 		 */
1698d644a0b7SAlan Cox 		if (pt != NULL) {
169952a7870dSNathan Whitehorn 			moea_pte_change(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr);
1700d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
1701d644a0b7SAlan Cox 		}
1702e79f59e8SBenno Rice 	}
17033d2e54c3SAlan Cox 	vm_page_unlock_queues();
170448d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
17055244eac9SBenno Rice }
17065244eac9SBenno Rice 
170788afb2a3SBenno Rice /*
170888afb2a3SBenno Rice  * Map a list of wired pages into kernel virtual address space.  This is
170988afb2a3SBenno Rice  * intended for temporary mappings which do not need page modification or
171088afb2a3SBenno Rice  * references recorded.  Existing mappings in the region are overwritten.
171188afb2a3SBenno Rice  */
17125244eac9SBenno Rice void
171359276937SPeter Grehan moea_qenter(mmu_t mmu, vm_offset_t sva, vm_page_t *m, int count)
17145244eac9SBenno Rice {
171503b6e025SPeter Grehan 	vm_offset_t va;
17165244eac9SBenno Rice 
171703b6e025SPeter Grehan 	va = sva;
171803b6e025SPeter Grehan 	while (count-- > 0) {
171959276937SPeter Grehan 		moea_kenter(mmu, va, VM_PAGE_TO_PHYS(*m));
172003b6e025SPeter Grehan 		va += PAGE_SIZE;
172103b6e025SPeter Grehan 		m++;
172203b6e025SPeter Grehan 	}
17235244eac9SBenno Rice }
17245244eac9SBenno Rice 
172588afb2a3SBenno Rice /*
172688afb2a3SBenno Rice  * Remove page mappings from kernel virtual address space.  Intended for
172759276937SPeter Grehan  * temporary mappings entered by moea_qenter.
172888afb2a3SBenno Rice  */
17295244eac9SBenno Rice void
173059276937SPeter Grehan moea_qremove(mmu_t mmu, vm_offset_t sva, int count)
17315244eac9SBenno Rice {
173203b6e025SPeter Grehan 	vm_offset_t va;
173388afb2a3SBenno Rice 
173403b6e025SPeter Grehan 	va = sva;
173503b6e025SPeter Grehan 	while (count-- > 0) {
173659276937SPeter Grehan 		moea_kremove(mmu, va);
173703b6e025SPeter Grehan 		va += PAGE_SIZE;
173803b6e025SPeter Grehan 	}
17395244eac9SBenno Rice }
17405244eac9SBenno Rice 
17415244eac9SBenno Rice void
174259276937SPeter Grehan moea_release(mmu_t mmu, pmap_t pmap)
17435244eac9SBenno Rice {
174432bc7846SPeter Grehan         int idx, mask;
174532bc7846SPeter Grehan 
174632bc7846SPeter Grehan 	/*
174732bc7846SPeter Grehan 	 * Free segment register's VSID
174832bc7846SPeter Grehan 	 */
174932bc7846SPeter Grehan         if (pmap->pm_sr[0] == 0)
175059276937SPeter Grehan                 panic("moea_release");
175132bc7846SPeter Grehan 
1752e9b5f218SNathan Whitehorn 	mtx_lock(&moea_vsid_mutex);
175332bc7846SPeter Grehan         idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1);
175432bc7846SPeter Grehan         mask = 1 << (idx % VSID_NBPW);
175532bc7846SPeter Grehan         idx /= VSID_NBPW;
175659276937SPeter Grehan         moea_vsid_bitmap[idx] &= ~mask;
1757e9b5f218SNathan Whitehorn 	mtx_unlock(&moea_vsid_mutex);
175848d0b1a0SAlan Cox 	PMAP_LOCK_DESTROY(pmap);
17595244eac9SBenno Rice }
17605244eac9SBenno Rice 
176188afb2a3SBenno Rice /*
176288afb2a3SBenno Rice  * Remove the given range of addresses from the specified map.
176388afb2a3SBenno Rice  */
17645244eac9SBenno Rice void
176559276937SPeter Grehan moea_remove(mmu_t mmu, pmap_t pm, vm_offset_t sva, vm_offset_t eva)
17665244eac9SBenno Rice {
1767cbfa3040SNathan Whitehorn 	struct	pvo_entry *pvo, *tpvo;
176888afb2a3SBenno Rice 	int	pteidx;
176988afb2a3SBenno Rice 
17703d2e54c3SAlan Cox 	vm_page_lock_queues();
177148d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1772598d99ddSNathan Whitehorn 	if ((eva - sva)/PAGE_SIZE < 10) {
177388afb2a3SBenno Rice 		for (; sva < eva; sva += PAGE_SIZE) {
177459276937SPeter Grehan 			pvo = moea_pvo_find_va(pm, sva, &pteidx);
1775598d99ddSNathan Whitehorn 			if (pvo != NULL)
177659276937SPeter Grehan 				moea_pvo_remove(pvo, pteidx);
177788afb2a3SBenno Rice 		}
1778598d99ddSNathan Whitehorn 	} else {
1779cbfa3040SNathan Whitehorn 		LIST_FOREACH_SAFE(pvo, &pm->pmap_pvo, pvo_plink, tpvo) {
1780598d99ddSNathan Whitehorn 			if (PVO_VADDR(pvo) < sva || PVO_VADDR(pvo) >= eva)
1781598d99ddSNathan Whitehorn 				continue;
1782598d99ddSNathan Whitehorn 			moea_pvo_remove(pvo, -1);
1783598d99ddSNathan Whitehorn 		}
178488afb2a3SBenno Rice 	}
178548d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
178694aa7aecSPeter Grehan 	vm_page_unlock_queues();
17875244eac9SBenno Rice }
17885244eac9SBenno Rice 
1789e79f59e8SBenno Rice /*
179059276937SPeter Grehan  * Remove physical page from all pmaps in which it resides. moea_pvo_remove()
179103b6e025SPeter Grehan  * will reflect changes in pte's back to the vm_page.
179203b6e025SPeter Grehan  */
179303b6e025SPeter Grehan void
179459276937SPeter Grehan moea_remove_all(mmu_t mmu, vm_page_t m)
179503b6e025SPeter Grehan {
179603b6e025SPeter Grehan 	struct  pvo_head *pvo_head;
179703b6e025SPeter Grehan 	struct	pvo_entry *pvo, *next_pvo;
179848d0b1a0SAlan Cox 	pmap_t	pmap;
179903b6e025SPeter Grehan 
18003c4a2440SAlan Cox 	vm_page_lock_queues();
180103b6e025SPeter Grehan 	pvo_head = vm_page_to_pvoh(m);
180203b6e025SPeter Grehan 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
180303b6e025SPeter Grehan 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
180403b6e025SPeter Grehan 
180548d0b1a0SAlan Cox 		pmap = pvo->pvo_pmap;
180648d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
180759276937SPeter Grehan 		moea_pvo_remove(pvo, -1);
180848d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
180903b6e025SPeter Grehan 	}
18103407fefeSKonstantin Belousov 	if ((m->aflags & PGA_WRITEABLE) && moea_is_modified(mmu, m)) {
1811c668b5b4SNathan Whitehorn 		moea_attr_clear(m, PTE_CHG);
1812062c8f4cSNathan Whitehorn 		vm_page_dirty(m);
1813062c8f4cSNathan Whitehorn 	}
18143407fefeSKonstantin Belousov 	vm_page_aflag_clear(m, PGA_WRITEABLE);
18153c4a2440SAlan Cox 	vm_page_unlock_queues();
181603b6e025SPeter Grehan }
181703b6e025SPeter Grehan 
181803b6e025SPeter Grehan /*
18195244eac9SBenno Rice  * Allocate a physical page of memory directly from the phys_avail map.
182059276937SPeter Grehan  * Can only be called from moea_bootstrap before avail start and end are
18215244eac9SBenno Rice  * calculated.
18225244eac9SBenno Rice  */
18235244eac9SBenno Rice static vm_offset_t
182459276937SPeter Grehan moea_bootstrap_alloc(vm_size_t size, u_int align)
18255244eac9SBenno Rice {
18265244eac9SBenno Rice 	vm_offset_t	s, e;
18275244eac9SBenno Rice 	int		i, j;
18285244eac9SBenno Rice 
18295244eac9SBenno Rice 	size = round_page(size);
18305244eac9SBenno Rice 	for (i = 0; phys_avail[i + 1] != 0; i += 2) {
18315244eac9SBenno Rice 		if (align != 0)
18325244eac9SBenno Rice 			s = (phys_avail[i] + align - 1) & ~(align - 1);
18335244eac9SBenno Rice 		else
18345244eac9SBenno Rice 			s = phys_avail[i];
18355244eac9SBenno Rice 		e = s + size;
18365244eac9SBenno Rice 
18375244eac9SBenno Rice 		if (s < phys_avail[i] || e > phys_avail[i + 1])
18385244eac9SBenno Rice 			continue;
18395244eac9SBenno Rice 
18405244eac9SBenno Rice 		if (s == phys_avail[i]) {
18415244eac9SBenno Rice 			phys_avail[i] += size;
18425244eac9SBenno Rice 		} else if (e == phys_avail[i + 1]) {
18435244eac9SBenno Rice 			phys_avail[i + 1] -= size;
18445244eac9SBenno Rice 		} else {
18455244eac9SBenno Rice 			for (j = phys_avail_count * 2; j > i; j -= 2) {
18465244eac9SBenno Rice 				phys_avail[j] = phys_avail[j - 2];
18475244eac9SBenno Rice 				phys_avail[j + 1] = phys_avail[j - 1];
18485244eac9SBenno Rice 			}
18495244eac9SBenno Rice 
18505244eac9SBenno Rice 			phys_avail[i + 3] = phys_avail[i + 1];
18515244eac9SBenno Rice 			phys_avail[i + 1] = s;
18525244eac9SBenno Rice 			phys_avail[i + 2] = e;
18535244eac9SBenno Rice 			phys_avail_count++;
18545244eac9SBenno Rice 		}
18555244eac9SBenno Rice 
18565244eac9SBenno Rice 		return (s);
18575244eac9SBenno Rice 	}
185859276937SPeter Grehan 	panic("moea_bootstrap_alloc: could not allocate memory");
18595244eac9SBenno Rice }
18605244eac9SBenno Rice 
18615244eac9SBenno Rice static void
186259276937SPeter Grehan moea_syncicache(vm_offset_t pa, vm_size_t len)
18635244eac9SBenno Rice {
18645244eac9SBenno Rice 	__syncicache((void *)pa, len);
18655244eac9SBenno Rice }
18665244eac9SBenno Rice 
18675244eac9SBenno Rice static int
186859276937SPeter Grehan moea_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head,
18695244eac9SBenno Rice     vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags)
18705244eac9SBenno Rice {
18715244eac9SBenno Rice 	struct	pvo_entry *pvo;
18725244eac9SBenno Rice 	u_int	sr;
18735244eac9SBenno Rice 	int	first;
18745244eac9SBenno Rice 	u_int	ptegidx;
18755244eac9SBenno Rice 	int	i;
187632bc7846SPeter Grehan 	int     bootstrap;
18775244eac9SBenno Rice 
187859276937SPeter Grehan 	moea_pvo_enter_calls++;
18798207b362SBenno Rice 	first = 0;
188032bc7846SPeter Grehan 	bootstrap = 0;
188132bc7846SPeter Grehan 
18825244eac9SBenno Rice 	/*
18835244eac9SBenno Rice 	 * Compute the PTE Group index.
18845244eac9SBenno Rice 	 */
18855244eac9SBenno Rice 	va &= ~ADDR_POFF;
18865244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
18875244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
18885244eac9SBenno Rice 
18895244eac9SBenno Rice 	/*
18905244eac9SBenno Rice 	 * Remove any existing mapping for this page.  Reuse the pvo entry if
18915244eac9SBenno Rice 	 * there is a mapping.
18925244eac9SBenno Rice 	 */
189359276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
189459276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
18955244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
189652a7870dSNathan Whitehorn 			if ((pvo->pvo_pte.pte.pte_lo & PTE_RPGN) == pa &&
189752a7870dSNathan Whitehorn 			    (pvo->pvo_pte.pte.pte_lo & PTE_PP) ==
1898fafc7362SBenno Rice 			    (pte_lo & PTE_PP)) {
189959276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
190049f8f727SBenno Rice 				return (0);
1901fafc7362SBenno Rice 			}
190259276937SPeter Grehan 			moea_pvo_remove(pvo, -1);
19035244eac9SBenno Rice 			break;
19045244eac9SBenno Rice 		}
19055244eac9SBenno Rice 	}
19065244eac9SBenno Rice 
19075244eac9SBenno Rice 	/*
19085244eac9SBenno Rice 	 * If we aren't overwriting a mapping, try to allocate.
19095244eac9SBenno Rice 	 */
191059276937SPeter Grehan 	if (moea_initialized) {
1911378862a7SJeff Roberson 		pvo = uma_zalloc(zone, M_NOWAIT);
191249f8f727SBenno Rice 	} else {
191359276937SPeter Grehan 		if (moea_bpvo_pool_index >= BPVO_POOL_SIZE) {
191459276937SPeter Grehan 			panic("moea_enter: bpvo pool exhausted, %d, %d, %d",
191559276937SPeter Grehan 			      moea_bpvo_pool_index, BPVO_POOL_SIZE,
19160d290675SBenno Rice 			      BPVO_POOL_SIZE * sizeof(struct pvo_entry));
191749f8f727SBenno Rice 		}
191859276937SPeter Grehan 		pvo = &moea_bpvo_pool[moea_bpvo_pool_index];
191959276937SPeter Grehan 		moea_bpvo_pool_index++;
192032bc7846SPeter Grehan 		bootstrap = 1;
192149f8f727SBenno Rice 	}
19225244eac9SBenno Rice 
19235244eac9SBenno Rice 	if (pvo == NULL) {
192459276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
19255244eac9SBenno Rice 		return (ENOMEM);
19265244eac9SBenno Rice 	}
19275244eac9SBenno Rice 
192859276937SPeter Grehan 	moea_pvo_entries++;
19295244eac9SBenno Rice 	pvo->pvo_vaddr = va;
19305244eac9SBenno Rice 	pvo->pvo_pmap = pm;
193159276937SPeter Grehan 	LIST_INSERT_HEAD(&moea_pvo_table[ptegidx], pvo, pvo_olink);
19325244eac9SBenno Rice 	pvo->pvo_vaddr &= ~ADDR_POFF;
19335244eac9SBenno Rice 	if (flags & VM_PROT_EXECUTE)
19345244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_EXECUTABLE;
19355244eac9SBenno Rice 	if (flags & PVO_WIRED)
19365244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_WIRED;
193759276937SPeter Grehan 	if (pvo_head != &moea_pvo_kunmanaged)
19385244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_MANAGED;
193932bc7846SPeter Grehan 	if (bootstrap)
194032bc7846SPeter Grehan 		pvo->pvo_vaddr |= PVO_BOOTSTRAP;
19414dba5df1SPeter Grehan 
194252a7870dSNathan Whitehorn 	moea_pte_create(&pvo->pvo_pte.pte, sr, va, pa | pte_lo);
19435244eac9SBenno Rice 
19445244eac9SBenno Rice 	/*
1945598d99ddSNathan Whitehorn 	 * Add to pmap list
1946598d99ddSNathan Whitehorn 	 */
1947598d99ddSNathan Whitehorn 	LIST_INSERT_HEAD(&pm->pmap_pvo, pvo, pvo_plink);
1948598d99ddSNathan Whitehorn 
1949598d99ddSNathan Whitehorn 	/*
19505244eac9SBenno Rice 	 * Remember if the list was empty and therefore will be the first
19515244eac9SBenno Rice 	 * item.
19525244eac9SBenno Rice 	 */
19538207b362SBenno Rice 	if (LIST_FIRST(pvo_head) == NULL)
19548207b362SBenno Rice 		first = 1;
19555244eac9SBenno Rice 	LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink);
19564dba5df1SPeter Grehan 
195752a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_lo & PVO_WIRED)
1958c3d11d22SAlan Cox 		pm->pm_stats.wired_count++;
1959c3d11d22SAlan Cox 	pm->pm_stats.resident_count++;
19605244eac9SBenno Rice 
19615244eac9SBenno Rice 	/*
19625244eac9SBenno Rice 	 * We hope this succeeds but it isn't required.
19635244eac9SBenno Rice 	 */
196452a7870dSNathan Whitehorn 	i = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte);
19655244eac9SBenno Rice 	if (i >= 0) {
19665244eac9SBenno Rice 		PVO_PTEGIDX_SET(pvo, i);
19675244eac9SBenno Rice 	} else {
196859276937SPeter Grehan 		panic("moea_pvo_enter: overflow");
196959276937SPeter Grehan 		moea_pte_overflow++;
19705244eac9SBenno Rice 	}
197159276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
19724dba5df1SPeter Grehan 
19735244eac9SBenno Rice 	return (first ? ENOENT : 0);
19745244eac9SBenno Rice }
19755244eac9SBenno Rice 
19765244eac9SBenno Rice static void
197759276937SPeter Grehan moea_pvo_remove(struct pvo_entry *pvo, int pteidx)
19785244eac9SBenno Rice {
19795244eac9SBenno Rice 	struct	pte *pt;
19805244eac9SBenno Rice 
19815244eac9SBenno Rice 	/*
19825244eac9SBenno Rice 	 * If there is an active pte entry, we need to deactivate it (and
19835244eac9SBenno Rice 	 * save the ref & cfg bits).
19845244eac9SBenno Rice 	 */
198559276937SPeter Grehan 	pt = moea_pvo_to_pte(pvo, pteidx);
19865244eac9SBenno Rice 	if (pt != NULL) {
198752a7870dSNathan Whitehorn 		moea_pte_unset(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr);
1988d644a0b7SAlan Cox 		mtx_unlock(&moea_table_mutex);
19895244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
19905244eac9SBenno Rice 	} else {
199159276937SPeter Grehan 		moea_pte_overflow--;
19925244eac9SBenno Rice 	}
19935244eac9SBenno Rice 
19945244eac9SBenno Rice 	/*
19955244eac9SBenno Rice 	 * Update our statistics.
19965244eac9SBenno Rice 	 */
19975244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count--;
199852a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_lo & PVO_WIRED)
19995244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count--;
20005244eac9SBenno Rice 
20015244eac9SBenno Rice 	/*
20025244eac9SBenno Rice 	 * Save the REF/CHG bits into their cache if the page is managed.
20035244eac9SBenno Rice 	 */
2004d98d0ce2SKonstantin Belousov 	if ((pvo->pvo_vaddr & PVO_MANAGED) == PVO_MANAGED) {
20055244eac9SBenno Rice 		struct	vm_page *pg;
20065244eac9SBenno Rice 
200752a7870dSNathan Whitehorn 		pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN);
20085244eac9SBenno Rice 		if (pg != NULL) {
200952a7870dSNathan Whitehorn 			moea_attr_save(pg, pvo->pvo_pte.pte.pte_lo &
20105244eac9SBenno Rice 			    (PTE_REF | PTE_CHG));
20115244eac9SBenno Rice 		}
20125244eac9SBenno Rice 	}
20135244eac9SBenno Rice 
20145244eac9SBenno Rice 	/*
2015598d99ddSNathan Whitehorn 	 * Remove this PVO from the PV and pmap lists.
20165244eac9SBenno Rice 	 */
20175244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_vlink);
2018598d99ddSNathan Whitehorn 	LIST_REMOVE(pvo, pvo_plink);
20195244eac9SBenno Rice 
20205244eac9SBenno Rice 	/*
20215244eac9SBenno Rice 	 * Remove this from the overflow list and return it to the pool
20225244eac9SBenno Rice 	 * if we aren't going to reuse it.
20235244eac9SBenno Rice 	 */
20245244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_olink);
202549f8f727SBenno Rice 	if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP))
202659276937SPeter Grehan 		uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? moea_mpvo_zone :
202759276937SPeter Grehan 		    moea_upvo_zone, pvo);
202859276937SPeter Grehan 	moea_pvo_entries--;
202959276937SPeter Grehan 	moea_pvo_remove_calls++;
20305244eac9SBenno Rice }
20315244eac9SBenno Rice 
20325244eac9SBenno Rice static __inline int
203359276937SPeter Grehan moea_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx)
20345244eac9SBenno Rice {
20355244eac9SBenno Rice 	int	pteidx;
20365244eac9SBenno Rice 
20375244eac9SBenno Rice 	/*
20385244eac9SBenno Rice 	 * We can find the actual pte entry without searching by grabbing
20395244eac9SBenno Rice 	 * the PTEG index from 3 unused bits in pte_lo[11:9] and by
20405244eac9SBenno Rice 	 * noticing the HID bit.
20415244eac9SBenno Rice 	 */
20425244eac9SBenno Rice 	pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo);
204352a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_hi & PTE_HID)
204459276937SPeter Grehan 		pteidx ^= moea_pteg_mask * 8;
20455244eac9SBenno Rice 
20465244eac9SBenno Rice 	return (pteidx);
20475244eac9SBenno Rice }
20485244eac9SBenno Rice 
20495244eac9SBenno Rice static struct pvo_entry *
205059276937SPeter Grehan moea_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p)
20515244eac9SBenno Rice {
20525244eac9SBenno Rice 	struct	pvo_entry *pvo;
20535244eac9SBenno Rice 	int	ptegidx;
20545244eac9SBenno Rice 	u_int	sr;
20555244eac9SBenno Rice 
20565244eac9SBenno Rice 	va &= ~ADDR_POFF;
20575244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
20585244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
20595244eac9SBenno Rice 
206059276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
206159276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
20625244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
20635244eac9SBenno Rice 			if (pteidx_p)
206459276937SPeter Grehan 				*pteidx_p = moea_pvo_pte_index(pvo, ptegidx);
2065f489bf21SAlan Cox 			break;
20665244eac9SBenno Rice 		}
20675244eac9SBenno Rice 	}
206859276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
20695244eac9SBenno Rice 
2070f489bf21SAlan Cox 	return (pvo);
20715244eac9SBenno Rice }
20725244eac9SBenno Rice 
20735244eac9SBenno Rice static struct pte *
207459276937SPeter Grehan moea_pvo_to_pte(const struct pvo_entry *pvo, int pteidx)
20755244eac9SBenno Rice {
20765244eac9SBenno Rice 	struct	pte *pt;
20775244eac9SBenno Rice 
20785244eac9SBenno Rice 	/*
20795244eac9SBenno Rice 	 * If we haven't been supplied the ptegidx, calculate it.
20805244eac9SBenno Rice 	 */
20815244eac9SBenno Rice 	if (pteidx == -1) {
20825244eac9SBenno Rice 		int	ptegidx;
20835244eac9SBenno Rice 		u_int	sr;
20845244eac9SBenno Rice 
20855244eac9SBenno Rice 		sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr);
20865244eac9SBenno Rice 		ptegidx = va_to_pteg(sr, pvo->pvo_vaddr);
208759276937SPeter Grehan 		pteidx = moea_pvo_pte_index(pvo, ptegidx);
20885244eac9SBenno Rice 	}
20895244eac9SBenno Rice 
209059276937SPeter Grehan 	pt = &moea_pteg_table[pteidx >> 3].pt[pteidx & 7];
2091d644a0b7SAlan Cox 	mtx_lock(&moea_table_mutex);
20925244eac9SBenno Rice 
209352a7870dSNathan Whitehorn 	if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) {
209459276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte in pvo but no "
20955244eac9SBenno Rice 		    "valid pte index", pvo);
20965244eac9SBenno Rice 	}
20975244eac9SBenno Rice 
209852a7870dSNathan Whitehorn 	if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) {
209959276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte index in pvo "
21005244eac9SBenno Rice 		    "pvo but no valid pte", pvo);
21015244eac9SBenno Rice 	}
21025244eac9SBenno Rice 
210352a7870dSNathan Whitehorn 	if ((pt->pte_hi ^ (pvo->pvo_pte.pte.pte_hi & ~PTE_VALID)) == PTE_VALID) {
210452a7870dSNathan Whitehorn 		if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0) {
210559276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p has valid pte in "
210659276937SPeter Grehan 			    "moea_pteg_table %p but invalid in pvo", pvo, pt);
21075244eac9SBenno Rice 		}
21085244eac9SBenno Rice 
210952a7870dSNathan Whitehorn 		if (((pt->pte_lo ^ pvo->pvo_pte.pte.pte_lo) & ~(PTE_CHG|PTE_REF))
21105244eac9SBenno Rice 		    != 0) {
211159276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p pte does not match "
211259276937SPeter Grehan 			    "pte %p in moea_pteg_table", pvo, pt);
21135244eac9SBenno Rice 		}
21145244eac9SBenno Rice 
2115d644a0b7SAlan Cox 		mtx_assert(&moea_table_mutex, MA_OWNED);
21165244eac9SBenno Rice 		return (pt);
21175244eac9SBenno Rice 	}
21185244eac9SBenno Rice 
211952a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_hi & PTE_VALID) {
212059276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has invalid pte %p in "
212159276937SPeter Grehan 		    "moea_pteg_table but valid in pvo", pvo, pt);
21225244eac9SBenno Rice 	}
21235244eac9SBenno Rice 
2124d644a0b7SAlan Cox 	mtx_unlock(&moea_table_mutex);
21255244eac9SBenno Rice 	return (NULL);
21265244eac9SBenno Rice }
21275244eac9SBenno Rice 
21285244eac9SBenno Rice /*
21295244eac9SBenno Rice  * XXX: THIS STUFF SHOULD BE IN pte.c?
21305244eac9SBenno Rice  */
21315244eac9SBenno Rice int
213259276937SPeter Grehan moea_pte_spill(vm_offset_t addr)
21335244eac9SBenno Rice {
21345244eac9SBenno Rice 	struct	pvo_entry *source_pvo, *victim_pvo;
21355244eac9SBenno Rice 	struct	pvo_entry *pvo;
21365244eac9SBenno Rice 	int	ptegidx, i, j;
21375244eac9SBenno Rice 	u_int	sr;
21385244eac9SBenno Rice 	struct	pteg *pteg;
21395244eac9SBenno Rice 	struct	pte *pt;
21405244eac9SBenno Rice 
214159276937SPeter Grehan 	moea_pte_spills++;
21425244eac9SBenno Rice 
2143d080d5fdSBenno Rice 	sr = mfsrin(addr);
21445244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, addr);
21455244eac9SBenno Rice 
21465244eac9SBenno Rice 	/*
21475244eac9SBenno Rice 	 * Have to substitute some entry.  Use the primary hash for this.
21485244eac9SBenno Rice 	 * Use low bits of timebase as random generator.
21495244eac9SBenno Rice 	 */
215059276937SPeter Grehan 	pteg = &moea_pteg_table[ptegidx];
215159276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
21525244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(i));
21535244eac9SBenno Rice 	i &= 7;
21545244eac9SBenno Rice 	pt = &pteg->pt[i];
21555244eac9SBenno Rice 
21565244eac9SBenno Rice 	source_pvo = NULL;
21575244eac9SBenno Rice 	victim_pvo = NULL;
215859276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
21595244eac9SBenno Rice 		/*
21605244eac9SBenno Rice 		 * We need to find a pvo entry for this address.
21615244eac9SBenno Rice 		 */
21625244eac9SBenno Rice 		if (source_pvo == NULL &&
216352a7870dSNathan Whitehorn 		    moea_pte_match(&pvo->pvo_pte.pte, sr, addr,
216452a7870dSNathan Whitehorn 		    pvo->pvo_pte.pte.pte_hi & PTE_HID)) {
21655244eac9SBenno Rice 			/*
21665244eac9SBenno Rice 			 * Now found an entry to be spilled into the pteg.
21675244eac9SBenno Rice 			 * The PTE is now valid, so we know it's active.
21685244eac9SBenno Rice 			 */
216952a7870dSNathan Whitehorn 			j = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte);
21705244eac9SBenno Rice 
21715244eac9SBenno Rice 			if (j >= 0) {
21725244eac9SBenno Rice 				PVO_PTEGIDX_SET(pvo, j);
217359276937SPeter Grehan 				moea_pte_overflow--;
217459276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
21755244eac9SBenno Rice 				return (1);
21765244eac9SBenno Rice 			}
21775244eac9SBenno Rice 
21785244eac9SBenno Rice 			source_pvo = pvo;
21795244eac9SBenno Rice 
21805244eac9SBenno Rice 			if (victim_pvo != NULL)
21815244eac9SBenno Rice 				break;
21825244eac9SBenno Rice 		}
21835244eac9SBenno Rice 
21845244eac9SBenno Rice 		/*
21855244eac9SBenno Rice 		 * We also need the pvo entry of the victim we are replacing
21865244eac9SBenno Rice 		 * so save the R & C bits of the PTE.
21875244eac9SBenno Rice 		 */
21885244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL &&
218952a7870dSNathan Whitehorn 		    moea_pte_compare(pt, &pvo->pvo_pte.pte)) {
21905244eac9SBenno Rice 			victim_pvo = pvo;
21915244eac9SBenno Rice 			if (source_pvo != NULL)
21925244eac9SBenno Rice 				break;
21935244eac9SBenno Rice 		}
21945244eac9SBenno Rice 	}
21955244eac9SBenno Rice 
2196f489bf21SAlan Cox 	if (source_pvo == NULL) {
219759276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
21985244eac9SBenno Rice 		return (0);
2199f489bf21SAlan Cox 	}
22005244eac9SBenno Rice 
22015244eac9SBenno Rice 	if (victim_pvo == NULL) {
22025244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0)
220359276937SPeter Grehan 			panic("moea_pte_spill: victim p-pte (%p) has no pvo"
22045244eac9SBenno Rice 			    "entry", pt);
22055244eac9SBenno Rice 
22065244eac9SBenno Rice 		/*
22075244eac9SBenno Rice 		 * If this is a secondary PTE, we need to search it's primary
22085244eac9SBenno Rice 		 * pvo bucket for the matching PVO.
22095244eac9SBenno Rice 		 */
221059276937SPeter Grehan 		LIST_FOREACH(pvo, &moea_pvo_table[ptegidx ^ moea_pteg_mask],
22115244eac9SBenno Rice 		    pvo_olink) {
22125244eac9SBenno Rice 			/*
22135244eac9SBenno Rice 			 * We also need the pvo entry of the victim we are
22145244eac9SBenno Rice 			 * replacing so save the R & C bits of the PTE.
22155244eac9SBenno Rice 			 */
221652a7870dSNathan Whitehorn 			if (moea_pte_compare(pt, &pvo->pvo_pte.pte)) {
22175244eac9SBenno Rice 				victim_pvo = pvo;
22185244eac9SBenno Rice 				break;
22195244eac9SBenno Rice 			}
22205244eac9SBenno Rice 		}
22215244eac9SBenno Rice 
22225244eac9SBenno Rice 		if (victim_pvo == NULL)
222359276937SPeter Grehan 			panic("moea_pte_spill: victim s-pte (%p) has no pvo"
22245244eac9SBenno Rice 			    "entry", pt);
22255244eac9SBenno Rice 	}
22265244eac9SBenno Rice 
22275244eac9SBenno Rice 	/*
22285244eac9SBenno Rice 	 * We are invalidating the TLB entry for the EA we are replacing even
22295244eac9SBenno Rice 	 * though it's valid.  If we don't, we lose any ref/chg bit changes
22305244eac9SBenno Rice 	 * contained in the TLB entry.
22315244eac9SBenno Rice 	 */
223252a7870dSNathan Whitehorn 	source_pvo->pvo_pte.pte.pte_hi &= ~PTE_HID;
22335244eac9SBenno Rice 
223452a7870dSNathan Whitehorn 	moea_pte_unset(pt, &victim_pvo->pvo_pte.pte, victim_pvo->pvo_vaddr);
223552a7870dSNathan Whitehorn 	moea_pte_set(pt, &source_pvo->pvo_pte.pte);
22365244eac9SBenno Rice 
22375244eac9SBenno Rice 	PVO_PTEGIDX_CLR(victim_pvo);
22385244eac9SBenno Rice 	PVO_PTEGIDX_SET(source_pvo, i);
223959276937SPeter Grehan 	moea_pte_replacements++;
22405244eac9SBenno Rice 
224159276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
22425244eac9SBenno Rice 	return (1);
22435244eac9SBenno Rice }
22445244eac9SBenno Rice 
22455244eac9SBenno Rice static int
224659276937SPeter Grehan moea_pte_insert(u_int ptegidx, struct pte *pvo_pt)
22475244eac9SBenno Rice {
22485244eac9SBenno Rice 	struct	pte *pt;
22495244eac9SBenno Rice 	int	i;
22505244eac9SBenno Rice 
2251d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
2252d644a0b7SAlan Cox 
22535244eac9SBenno Rice 	/*
22545244eac9SBenno Rice 	 * First try primary hash.
22555244eac9SBenno Rice 	 */
225659276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
22575244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
22585244eac9SBenno Rice 			pvo_pt->pte_hi &= ~PTE_HID;
225959276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
22605244eac9SBenno Rice 			return (i);
22615244eac9SBenno Rice 		}
22625244eac9SBenno Rice 	}
22635244eac9SBenno Rice 
22645244eac9SBenno Rice 	/*
22655244eac9SBenno Rice 	 * Now try secondary hash.
22665244eac9SBenno Rice 	 */
226759276937SPeter Grehan 	ptegidx ^= moea_pteg_mask;
2268bd8e6f87SPeter Grehan 
226959276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
22705244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
22715244eac9SBenno Rice 			pvo_pt->pte_hi |= PTE_HID;
227259276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
22735244eac9SBenno Rice 			return (i);
22745244eac9SBenno Rice 		}
22755244eac9SBenno Rice 	}
22765244eac9SBenno Rice 
227759276937SPeter Grehan 	panic("moea_pte_insert: overflow");
22785244eac9SBenno Rice 	return (-1);
22795244eac9SBenno Rice }
22805244eac9SBenno Rice 
22815244eac9SBenno Rice static boolean_t
228259276937SPeter Grehan moea_query_bit(vm_page_t m, int ptebit)
22835244eac9SBenno Rice {
22845244eac9SBenno Rice 	struct	pvo_entry *pvo;
22855244eac9SBenno Rice 	struct	pte *pt;
22865244eac9SBenno Rice 
228759276937SPeter Grehan 	if (moea_attr_fetch(m) & ptebit)
22885244eac9SBenno Rice 		return (TRUE);
22895244eac9SBenno Rice 
2290c46b90e9SAlan Cox 	vm_page_lock_queues();
22915244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
22925244eac9SBenno Rice 
22935244eac9SBenno Rice 		/*
22945244eac9SBenno Rice 		 * See if we saved the bit off.  If so, cache it and return
22955244eac9SBenno Rice 		 * success.
22965244eac9SBenno Rice 		 */
229752a7870dSNathan Whitehorn 		if (pvo->pvo_pte.pte.pte_lo & ptebit) {
229859276937SPeter Grehan 			moea_attr_save(m, ptebit);
2299c46b90e9SAlan Cox 			vm_page_unlock_queues();
23005244eac9SBenno Rice 			return (TRUE);
23015244eac9SBenno Rice 		}
23025244eac9SBenno Rice 	}
23035244eac9SBenno Rice 
23045244eac9SBenno Rice 	/*
23055244eac9SBenno Rice 	 * No luck, now go through the hard part of looking at the PTEs
23065244eac9SBenno Rice 	 * themselves.  Sync so that any pending REF/CHG bits are flushed to
23075244eac9SBenno Rice 	 * the PTEs.
23085244eac9SBenno Rice 	 */
2309e4f72b32SMarcel Moolenaar 	powerpc_sync();
23105244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
23115244eac9SBenno Rice 
23125244eac9SBenno Rice 		/*
23135244eac9SBenno Rice 		 * See if this pvo has a valid PTE.  if so, fetch the
23145244eac9SBenno Rice 		 * REF/CHG bits from the valid PTE.  If the appropriate
23155244eac9SBenno Rice 		 * ptebit is set, cache it and return success.
23165244eac9SBenno Rice 		 */
231759276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
23185244eac9SBenno Rice 		if (pt != NULL) {
231952a7870dSNathan Whitehorn 			moea_pte_synch(pt, &pvo->pvo_pte.pte);
2320d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
232152a7870dSNathan Whitehorn 			if (pvo->pvo_pte.pte.pte_lo & ptebit) {
232259276937SPeter Grehan 				moea_attr_save(m, ptebit);
2323c46b90e9SAlan Cox 				vm_page_unlock_queues();
23245244eac9SBenno Rice 				return (TRUE);
23255244eac9SBenno Rice 			}
23265244eac9SBenno Rice 		}
23275244eac9SBenno Rice 	}
23285244eac9SBenno Rice 
2329c46b90e9SAlan Cox 	vm_page_unlock_queues();
23304f7daed0SAndrew Gallatin 	return (FALSE);
23315244eac9SBenno Rice }
23325244eac9SBenno Rice 
233303b6e025SPeter Grehan static u_int
2334ce186587SAlan Cox moea_clear_bit(vm_page_t m, int ptebit)
23355244eac9SBenno Rice {
233603b6e025SPeter Grehan 	u_int	count;
23375244eac9SBenno Rice 	struct	pvo_entry *pvo;
23385244eac9SBenno Rice 	struct	pte *pt;
2339ce186587SAlan Cox 
2340ce186587SAlan Cox 	vm_page_lock_queues();
23415244eac9SBenno Rice 
23425244eac9SBenno Rice 	/*
23435244eac9SBenno Rice 	 * Clear the cached value.
23445244eac9SBenno Rice 	 */
234559276937SPeter Grehan 	moea_attr_clear(m, ptebit);
23465244eac9SBenno Rice 
23475244eac9SBenno Rice 	/*
23485244eac9SBenno Rice 	 * Sync so that any pending REF/CHG bits are flushed to the PTEs (so
23495244eac9SBenno Rice 	 * we can reset the right ones).  note that since the pvo entries and
23505244eac9SBenno Rice 	 * list heads are accessed via BAT0 and are never placed in the page
23515244eac9SBenno Rice 	 * table, we don't have to worry about further accesses setting the
23525244eac9SBenno Rice 	 * REF/CHG bits.
23535244eac9SBenno Rice 	 */
2354e4f72b32SMarcel Moolenaar 	powerpc_sync();
23555244eac9SBenno Rice 
23565244eac9SBenno Rice 	/*
23575244eac9SBenno Rice 	 * For each pvo entry, clear the pvo's ptebit.  If this pvo has a
23585244eac9SBenno Rice 	 * valid pte clear the ptebit from the valid pte.
23595244eac9SBenno Rice 	 */
236003b6e025SPeter Grehan 	count = 0;
23615244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
236259276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
23635244eac9SBenno Rice 		if (pt != NULL) {
236452a7870dSNathan Whitehorn 			moea_pte_synch(pt, &pvo->pvo_pte.pte);
236552a7870dSNathan Whitehorn 			if (pvo->pvo_pte.pte.pte_lo & ptebit) {
236603b6e025SPeter Grehan 				count++;
236759276937SPeter Grehan 				moea_pte_clear(pt, PVO_VADDR(pvo), ptebit);
23685244eac9SBenno Rice 			}
2369d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
237003b6e025SPeter Grehan 		}
237152a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~ptebit;
23725244eac9SBenno Rice 	}
23735244eac9SBenno Rice 
2374ce186587SAlan Cox 	vm_page_unlock_queues();
237503b6e025SPeter Grehan 	return (count);
2376bdf71f56SBenno Rice }
23778bbfa33aSBenno Rice 
23788bbfa33aSBenno Rice /*
237932bc7846SPeter Grehan  * Return true if the physical range is encompassed by the battable[idx]
238032bc7846SPeter Grehan  */
238132bc7846SPeter Grehan static int
238259276937SPeter Grehan moea_bat_mapped(int idx, vm_offset_t pa, vm_size_t size)
238332bc7846SPeter Grehan {
238432bc7846SPeter Grehan 	u_int prot;
238532bc7846SPeter Grehan 	u_int32_t start;
238632bc7846SPeter Grehan 	u_int32_t end;
238732bc7846SPeter Grehan 	u_int32_t bat_ble;
238832bc7846SPeter Grehan 
238932bc7846SPeter Grehan 	/*
239032bc7846SPeter Grehan 	 * Return immediately if not a valid mapping
239132bc7846SPeter Grehan 	 */
2392c4bcebedSNathan Whitehorn 	if (!(battable[idx].batu & BAT_Vs))
239332bc7846SPeter Grehan 		return (EINVAL);
239432bc7846SPeter Grehan 
239532bc7846SPeter Grehan 	/*
239632bc7846SPeter Grehan 	 * The BAT entry must be cache-inhibited, guarded, and r/w
239732bc7846SPeter Grehan 	 * so it can function as an i/o page
239832bc7846SPeter Grehan 	 */
239932bc7846SPeter Grehan 	prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW);
240032bc7846SPeter Grehan 	if (prot != (BAT_I|BAT_G|BAT_PP_RW))
240132bc7846SPeter Grehan 		return (EPERM);
240232bc7846SPeter Grehan 
240332bc7846SPeter Grehan 	/*
240432bc7846SPeter Grehan 	 * The address should be within the BAT range. Assume that the
240532bc7846SPeter Grehan 	 * start address in the BAT has the correct alignment (thus
240632bc7846SPeter Grehan 	 * not requiring masking)
240732bc7846SPeter Grehan 	 */
240832bc7846SPeter Grehan 	start = battable[idx].batl & BAT_PBS;
240932bc7846SPeter Grehan 	bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03;
241032bc7846SPeter Grehan 	end = start | (bat_ble << 15) | 0x7fff;
241132bc7846SPeter Grehan 
241232bc7846SPeter Grehan 	if ((pa < start) || ((pa + size) > end))
241332bc7846SPeter Grehan 		return (ERANGE);
241432bc7846SPeter Grehan 
241532bc7846SPeter Grehan 	return (0);
241632bc7846SPeter Grehan }
241732bc7846SPeter Grehan 
241859276937SPeter Grehan boolean_t
241959276937SPeter Grehan moea_dev_direct_mapped(mmu_t mmu, vm_offset_t pa, vm_size_t size)
2420c0763d37SSuleiman Souhlal {
2421c0763d37SSuleiman Souhlal 	int i;
2422c0763d37SSuleiman Souhlal 
2423c0763d37SSuleiman Souhlal 	/*
2424c0763d37SSuleiman Souhlal 	 * This currently does not work for entries that
2425c0763d37SSuleiman Souhlal 	 * overlap 256M BAT segments.
2426c0763d37SSuleiman Souhlal 	 */
2427c0763d37SSuleiman Souhlal 
2428c0763d37SSuleiman Souhlal 	for(i = 0; i < 16; i++)
242959276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
2430c0763d37SSuleiman Souhlal 			return (0);
2431c0763d37SSuleiman Souhlal 
2432c0763d37SSuleiman Souhlal 	return (EFAULT);
2433c0763d37SSuleiman Souhlal }
243432bc7846SPeter Grehan 
243532bc7846SPeter Grehan /*
24368bbfa33aSBenno Rice  * Map a set of physical memory pages into the kernel virtual
24378bbfa33aSBenno Rice  * address space. Return a pointer to where it is mapped. This
24388bbfa33aSBenno Rice  * routine is intended to be used for mapping device memory,
24398bbfa33aSBenno Rice  * NOT real memory.
24408bbfa33aSBenno Rice  */
24418bbfa33aSBenno Rice void *
244259276937SPeter Grehan moea_mapdev(mmu_t mmu, vm_offset_t pa, vm_size_t size)
24438bbfa33aSBenno Rice {
2444c1f4123bSNathan Whitehorn 
2445c1f4123bSNathan Whitehorn 	return (moea_mapdev_attr(mmu, pa, size, VM_MEMATTR_DEFAULT));
2446c1f4123bSNathan Whitehorn }
2447c1f4123bSNathan Whitehorn 
2448c1f4123bSNathan Whitehorn void *
2449c1f4123bSNathan Whitehorn moea_mapdev_attr(mmu_t mmu, vm_offset_t pa, vm_size_t size, vm_memattr_t ma)
2450c1f4123bSNathan Whitehorn {
245132bc7846SPeter Grehan 	vm_offset_t va, tmpva, ppa, offset;
245232bc7846SPeter Grehan 	int i;
24538bbfa33aSBenno Rice 
245432bc7846SPeter Grehan 	ppa = trunc_page(pa);
24558bbfa33aSBenno Rice 	offset = pa & PAGE_MASK;
24568bbfa33aSBenno Rice 	size = roundup(offset + size, PAGE_SIZE);
24578bbfa33aSBenno Rice 
245832bc7846SPeter Grehan 	/*
245932bc7846SPeter Grehan 	 * If the physical address lies within a valid BAT table entry,
246032bc7846SPeter Grehan 	 * return the 1:1 mapping. This currently doesn't work
246132bc7846SPeter Grehan 	 * for regions that overlap 256M BAT segments.
246232bc7846SPeter Grehan 	 */
246332bc7846SPeter Grehan 	for (i = 0; i < 16; i++) {
246459276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
246532bc7846SPeter Grehan 			return ((void *) pa);
246632bc7846SPeter Grehan 	}
246732bc7846SPeter Grehan 
2468e53f32acSAlan Cox 	va = kmem_alloc_nofault(kernel_map, size);
24698bbfa33aSBenno Rice 	if (!va)
247059276937SPeter Grehan 		panic("moea_mapdev: Couldn't alloc kernel virtual memory");
24718bbfa33aSBenno Rice 
24728bbfa33aSBenno Rice 	for (tmpva = va; size > 0;) {
2473c1f4123bSNathan Whitehorn 		moea_kenter_attr(mmu, tmpva, ppa, ma);
2474e4f72b32SMarcel Moolenaar 		tlbie(tmpva);
24758bbfa33aSBenno Rice 		size -= PAGE_SIZE;
24768bbfa33aSBenno Rice 		tmpva += PAGE_SIZE;
247732bc7846SPeter Grehan 		ppa += PAGE_SIZE;
24788bbfa33aSBenno Rice 	}
24798bbfa33aSBenno Rice 
24808bbfa33aSBenno Rice 	return ((void *)(va + offset));
24818bbfa33aSBenno Rice }
24828bbfa33aSBenno Rice 
24838bbfa33aSBenno Rice void
248459276937SPeter Grehan moea_unmapdev(mmu_t mmu, vm_offset_t va, vm_size_t size)
24858bbfa33aSBenno Rice {
24868bbfa33aSBenno Rice 	vm_offset_t base, offset;
24878bbfa33aSBenno Rice 
248832bc7846SPeter Grehan 	/*
248932bc7846SPeter Grehan 	 * If this is outside kernel virtual space, then it's a
249032bc7846SPeter Grehan 	 * battable entry and doesn't require unmapping
249132bc7846SPeter Grehan 	 */
2492ab739706SNathan Whitehorn 	if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= virtual_end)) {
24938bbfa33aSBenno Rice 		base = trunc_page(va);
24948bbfa33aSBenno Rice 		offset = va & PAGE_MASK;
24958bbfa33aSBenno Rice 		size = roundup(offset + size, PAGE_SIZE);
24968bbfa33aSBenno Rice 		kmem_free(kernel_map, base, size);
24978bbfa33aSBenno Rice 	}
249832bc7846SPeter Grehan }
24991a4fcaebSMarcel Moolenaar 
25001a4fcaebSMarcel Moolenaar static void
25011a4fcaebSMarcel Moolenaar moea_sync_icache(mmu_t mmu, pmap_t pm, vm_offset_t va, vm_size_t sz)
25021a4fcaebSMarcel Moolenaar {
25031a4fcaebSMarcel Moolenaar 	struct pvo_entry *pvo;
25041a4fcaebSMarcel Moolenaar 	vm_offset_t lim;
25051a4fcaebSMarcel Moolenaar 	vm_paddr_t pa;
25061a4fcaebSMarcel Moolenaar 	vm_size_t len;
25071a4fcaebSMarcel Moolenaar 
25081a4fcaebSMarcel Moolenaar 	PMAP_LOCK(pm);
25091a4fcaebSMarcel Moolenaar 	while (sz > 0) {
25101a4fcaebSMarcel Moolenaar 		lim = round_page(va);
25111a4fcaebSMarcel Moolenaar 		len = MIN(lim - va, sz);
25121a4fcaebSMarcel Moolenaar 		pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
25131a4fcaebSMarcel Moolenaar 		if (pvo != NULL) {
25141a4fcaebSMarcel Moolenaar 			pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) |
25151a4fcaebSMarcel Moolenaar 			    (va & ADDR_POFF);
25161a4fcaebSMarcel Moolenaar 			moea_syncicache(pa, len);
25171a4fcaebSMarcel Moolenaar 		}
25181a4fcaebSMarcel Moolenaar 		va += len;
25191a4fcaebSMarcel Moolenaar 		sz -= len;
25201a4fcaebSMarcel Moolenaar 	}
25211a4fcaebSMarcel Moolenaar 	PMAP_UNLOCK(pm);
25221a4fcaebSMarcel Moolenaar }
2523