xref: /freebsd/sys/powerpc/aim/mmu_oea.c (revision 50c202c592c4019c36a40d861f498c3a243946f4)
160727d8bSWarner Losh /*-
25244eac9SBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
35244eac9SBenno Rice  * All rights reserved.
45244eac9SBenno Rice  *
55244eac9SBenno Rice  * This code is derived from software contributed to The NetBSD Foundation
65244eac9SBenno Rice  * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
75244eac9SBenno Rice  *
85244eac9SBenno Rice  * Redistribution and use in source and binary forms, with or without
95244eac9SBenno Rice  * modification, are permitted provided that the following conditions
105244eac9SBenno Rice  * are met:
115244eac9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
125244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
135244eac9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
145244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
155244eac9SBenno Rice  *    documentation and/or other materials provided with the distribution.
165244eac9SBenno Rice  * 3. All advertising materials mentioning features or use of this software
175244eac9SBenno Rice  *    must display the following acknowledgement:
185244eac9SBenno Rice  *        This product includes software developed by the NetBSD
195244eac9SBenno Rice  *        Foundation, Inc. and its contributors.
205244eac9SBenno Rice  * 4. Neither the name of The NetBSD Foundation nor the names of its
215244eac9SBenno Rice  *    contributors may be used to endorse or promote products derived
225244eac9SBenno Rice  *    from this software without specific prior written permission.
235244eac9SBenno Rice  *
245244eac9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
255244eac9SBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
265244eac9SBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
275244eac9SBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
285244eac9SBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
295244eac9SBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305244eac9SBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315244eac9SBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
325244eac9SBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335244eac9SBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
345244eac9SBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
355244eac9SBenno Rice  */
3660727d8bSWarner Losh /*-
37f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
38f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
39f9bac91bSBenno Rice  * All rights reserved.
40f9bac91bSBenno Rice  *
41f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
42f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
43f9bac91bSBenno Rice  * are met:
44f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
45f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
46f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
47f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
48f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
49f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
50f9bac91bSBenno Rice  *    must display the following acknowledgement:
51f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
52f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
53f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
54f9bac91bSBenno Rice  *
55f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
56f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
60f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
61f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
62f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
63f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
64f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65f9bac91bSBenno Rice  *
66111c77dcSBenno Rice  * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
67f9bac91bSBenno Rice  */
6860727d8bSWarner Losh /*-
69f9bac91bSBenno Rice  * Copyright (C) 2001 Benno Rice.
70f9bac91bSBenno Rice  * All rights reserved.
71f9bac91bSBenno Rice  *
72f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
73f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
74f9bac91bSBenno Rice  * are met:
75f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
76f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
77f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
78f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
79f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
80f9bac91bSBenno Rice  *
81f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
82f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
83f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
84f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
85f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
86f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
87f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
88f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
89f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
90f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
91f9bac91bSBenno Rice  */
92f9bac91bSBenno Rice 
938368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
948368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
95f9bac91bSBenno Rice 
965244eac9SBenno Rice /*
975244eac9SBenno Rice  * Manages physical address maps.
985244eac9SBenno Rice  *
995244eac9SBenno Rice  * In addition to hardware address maps, this module is called upon to
1005244eac9SBenno Rice  * provide software-use-only maps which may or may not be stored in the
1015244eac9SBenno Rice  * same form as hardware maps.  These pseudo-maps are used to store
1025244eac9SBenno Rice  * intermediate results from copy operations to and from address spaces.
1035244eac9SBenno Rice  *
1045244eac9SBenno Rice  * Since the information managed by this module is also stored by the
1055244eac9SBenno Rice  * logical address mapping module, this module may throw away valid virtual
1065244eac9SBenno Rice  * to physical mappings at almost any time.  However, invalidations of
1075244eac9SBenno Rice  * mappings must be done as requested.
1085244eac9SBenno Rice  *
1095244eac9SBenno Rice  * In order to cope with hardware architectures which make virtual to
1105244eac9SBenno Rice  * physical map invalidates expensive, this module may delay invalidate
1115244eac9SBenno Rice  * reduced protection operations until such time as they are actually
1125244eac9SBenno Rice  * necessary.  This module is given full information as to which processors
1135244eac9SBenno Rice  * are currently using which maps, and to when physical maps must be made
1145244eac9SBenno Rice  * correct.
1155244eac9SBenno Rice  */
1165244eac9SBenno Rice 
117ad7a226fSPeter Wemm #include "opt_kstack_pages.h"
118ad7a226fSPeter Wemm 
119f9bac91bSBenno Rice #include <sys/param.h>
1200b27d710SPeter Wemm #include <sys/kernel.h>
1215244eac9SBenno Rice #include <sys/ktr.h>
12294e0b85eSMark Peek #include <sys/lock.h>
1235244eac9SBenno Rice #include <sys/msgbuf.h>
124f9bac91bSBenno Rice #include <sys/mutex.h>
1255244eac9SBenno Rice #include <sys/proc.h>
1265244eac9SBenno Rice #include <sys/sysctl.h>
1275244eac9SBenno Rice #include <sys/systm.h>
1285244eac9SBenno Rice #include <sys/vmmeter.h>
1295244eac9SBenno Rice 
1305244eac9SBenno Rice #include <dev/ofw/openfirm.h>
131f9bac91bSBenno Rice 
132f9bac91bSBenno Rice #include <vm/vm.h>
133f9bac91bSBenno Rice #include <vm/vm_param.h>
134f9bac91bSBenno Rice #include <vm/vm_kern.h>
135f9bac91bSBenno Rice #include <vm/vm_page.h>
136f9bac91bSBenno Rice #include <vm/vm_map.h>
137f9bac91bSBenno Rice #include <vm/vm_object.h>
138f9bac91bSBenno Rice #include <vm/vm_extern.h>
139f9bac91bSBenno Rice #include <vm/vm_pageout.h>
140f9bac91bSBenno Rice #include <vm/vm_pager.h>
141378862a7SJeff Roberson #include <vm/uma.h>
142f9bac91bSBenno Rice 
1437c277971SPeter Grehan #include <machine/cpu.h>
144b40ce02aSNathan Whitehorn #include <machine/platform.h>
145d699b539SMark Peek #include <machine/bat.h>
1465244eac9SBenno Rice #include <machine/frame.h>
1475244eac9SBenno Rice #include <machine/md_var.h>
1485244eac9SBenno Rice #include <machine/psl.h>
149f9bac91bSBenno Rice #include <machine/pte.h>
15012640815SMarcel Moolenaar #include <machine/smp.h>
1515244eac9SBenno Rice #include <machine/sr.h>
15259276937SPeter Grehan #include <machine/mmuvar.h>
153f9bac91bSBenno Rice 
15459276937SPeter Grehan #include "mmu_if.h"
15559276937SPeter Grehan 
15659276937SPeter Grehan #define	MOEA_DEBUG
157f9bac91bSBenno Rice 
1585244eac9SBenno Rice #define TODO	panic("%s: not implemented", __func__);
159f9bac91bSBenno Rice 
1605244eac9SBenno Rice #define	VSID_MAKE(sr, hash)	((sr) | (((hash) & 0xfffff) << 4))
1615244eac9SBenno Rice #define	VSID_TO_SR(vsid)	((vsid) & 0xf)
1625244eac9SBenno Rice #define	VSID_TO_HASH(vsid)	(((vsid) >> 4) & 0xfffff)
1635244eac9SBenno Rice 
1644dba5df1SPeter Grehan #define	PVO_PTEGIDX_MASK	0x007		/* which PTEG slot */
1654dba5df1SPeter Grehan #define	PVO_PTEGIDX_VALID	0x008		/* slot is valid */
1664dba5df1SPeter Grehan #define	PVO_WIRED		0x010		/* PVO entry is wired */
1674dba5df1SPeter Grehan #define	PVO_MANAGED		0x020		/* PVO entry is managed */
1684dba5df1SPeter Grehan #define	PVO_EXECUTABLE		0x040		/* PVO entry is executable */
1694dba5df1SPeter Grehan #define	PVO_BOOTSTRAP		0x080		/* PVO entry allocated during
17049f8f727SBenno Rice 						   bootstrap */
1714dba5df1SPeter Grehan #define PVO_FAKE		0x100		/* fictitious phys page */
1725244eac9SBenno Rice #define	PVO_VADDR(pvo)		((pvo)->pvo_vaddr & ~ADDR_POFF)
1735244eac9SBenno Rice #define	PVO_ISEXECUTABLE(pvo)	((pvo)->pvo_vaddr & PVO_EXECUTABLE)
1744dba5df1SPeter Grehan #define PVO_ISFAKE(pvo)		((pvo)->pvo_vaddr & PVO_FAKE)
1755244eac9SBenno Rice #define	PVO_PTEGIDX_GET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_MASK)
1765244eac9SBenno Rice #define	PVO_PTEGIDX_ISSET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_VALID)
1775244eac9SBenno Rice #define	PVO_PTEGIDX_CLR(pvo)	\
1785244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr &= ~(PVO_PTEGIDX_VALID|PVO_PTEGIDX_MASK)))
1795244eac9SBenno Rice #define	PVO_PTEGIDX_SET(pvo, i)	\
1805244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr |= (i)|PVO_PTEGIDX_VALID))
1815244eac9SBenno Rice 
18259276937SPeter Grehan #define	MOEA_PVO_CHECK(pvo)
1835244eac9SBenno Rice 
1845244eac9SBenno Rice struct ofw_map {
1855244eac9SBenno Rice 	vm_offset_t	om_va;
1865244eac9SBenno Rice 	vm_size_t	om_len;
1875244eac9SBenno Rice 	vm_offset_t	om_pa;
1885244eac9SBenno Rice 	u_int		om_mode;
1895244eac9SBenno Rice };
190f9bac91bSBenno Rice 
1915244eac9SBenno Rice /*
1925244eac9SBenno Rice  * Map of physical memory regions.
1935244eac9SBenno Rice  */
19431c82d03SBenno Rice static struct	mem_region *regions;
19531c82d03SBenno Rice static struct	mem_region *pregions;
19659276937SPeter Grehan u_int           phys_avail_count;
19731c82d03SBenno Rice int		regions_sz, pregions_sz;
198aa39961eSBenno Rice static struct	ofw_map *translations;
1995244eac9SBenno Rice 
2005244eac9SBenno Rice extern struct pmap ofw_pmap;
201f9bac91bSBenno Rice 
202f9bac91bSBenno Rice /*
203f489bf21SAlan Cox  * Lock for the pteg and pvo tables.
204f489bf21SAlan Cox  */
20559276937SPeter Grehan struct mtx	moea_table_mutex;
206f489bf21SAlan Cox 
207e4f72b32SMarcel Moolenaar /* tlbie instruction synchronization */
208e4f72b32SMarcel Moolenaar static struct mtx tlbie_mtx;
209e4f72b32SMarcel Moolenaar 
210f489bf21SAlan Cox /*
2115244eac9SBenno Rice  * PTEG data.
212f9bac91bSBenno Rice  */
21359276937SPeter Grehan static struct	pteg *moea_pteg_table;
21459276937SPeter Grehan u_int		moea_pteg_count;
21559276937SPeter Grehan u_int		moea_pteg_mask;
2165244eac9SBenno Rice 
2175244eac9SBenno Rice /*
2185244eac9SBenno Rice  * PVO data.
2195244eac9SBenno Rice  */
22059276937SPeter Grehan struct	pvo_head *moea_pvo_table;		/* pvo entries by pteg index */
22159276937SPeter Grehan struct	pvo_head moea_pvo_kunmanaged =
22259276937SPeter Grehan     LIST_HEAD_INITIALIZER(moea_pvo_kunmanaged);	/* list of unmanaged pages */
22359276937SPeter Grehan struct	pvo_head moea_pvo_unmanaged =
22459276937SPeter Grehan     LIST_HEAD_INITIALIZER(moea_pvo_unmanaged);	/* list of unmanaged pages */
2255244eac9SBenno Rice 
22659276937SPeter Grehan uma_zone_t	moea_upvo_zone;	/* zone for pvo entries for unmanaged pages */
22759276937SPeter Grehan uma_zone_t	moea_mpvo_zone;	/* zone for pvo entries for managed pages */
2285244eac9SBenno Rice 
2290d290675SBenno Rice #define	BPVO_POOL_SIZE	32768
23059276937SPeter Grehan static struct	pvo_entry *moea_bpvo_pool;
23159276937SPeter Grehan static int	moea_bpvo_pool_index = 0;
2325244eac9SBenno Rice 
2335244eac9SBenno Rice #define	VSID_NBPW	(sizeof(u_int32_t) * 8)
23459276937SPeter Grehan static u_int	moea_vsid_bitmap[NPMAPS / VSID_NBPW];
2355244eac9SBenno Rice 
23659276937SPeter Grehan static boolean_t moea_initialized = FALSE;
2375244eac9SBenno Rice 
2385244eac9SBenno Rice /*
2395244eac9SBenno Rice  * Statistics.
2405244eac9SBenno Rice  */
24159276937SPeter Grehan u_int	moea_pte_valid = 0;
24259276937SPeter Grehan u_int	moea_pte_overflow = 0;
24359276937SPeter Grehan u_int	moea_pte_replacements = 0;
24459276937SPeter Grehan u_int	moea_pvo_entries = 0;
24559276937SPeter Grehan u_int	moea_pvo_enter_calls = 0;
24659276937SPeter Grehan u_int	moea_pvo_remove_calls = 0;
24759276937SPeter Grehan u_int	moea_pte_spills = 0;
24859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_valid, CTLFLAG_RD, &moea_pte_valid,
2495244eac9SBenno Rice     0, "");
25059276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_overflow, CTLFLAG_RD,
25159276937SPeter Grehan     &moea_pte_overflow, 0, "");
25259276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_replacements, CTLFLAG_RD,
25359276937SPeter Grehan     &moea_pte_replacements, 0, "");
25459276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_entries, CTLFLAG_RD, &moea_pvo_entries,
2555244eac9SBenno Rice     0, "");
25659276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_enter_calls, CTLFLAG_RD,
25759276937SPeter Grehan     &moea_pvo_enter_calls, 0, "");
25859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_remove_calls, CTLFLAG_RD,
25959276937SPeter Grehan     &moea_pvo_remove_calls, 0, "");
26059276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_spills, CTLFLAG_RD,
26159276937SPeter Grehan     &moea_pte_spills, 0, "");
2625244eac9SBenno Rice 
2635244eac9SBenno Rice /*
26459276937SPeter Grehan  * Allocate physical memory for use in moea_bootstrap.
2655244eac9SBenno Rice  */
26659276937SPeter Grehan static vm_offset_t	moea_bootstrap_alloc(vm_size_t, u_int);
2675244eac9SBenno Rice 
2685244eac9SBenno Rice /*
2695244eac9SBenno Rice  * PTE calls.
2705244eac9SBenno Rice  */
27159276937SPeter Grehan static int		moea_pte_insert(u_int, struct pte *);
2725244eac9SBenno Rice 
2735244eac9SBenno Rice /*
2745244eac9SBenno Rice  * PVO calls.
2755244eac9SBenno Rice  */
27659276937SPeter Grehan static int	moea_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *,
2775244eac9SBenno Rice 		    vm_offset_t, vm_offset_t, u_int, int);
27859276937SPeter Grehan static void	moea_pvo_remove(struct pvo_entry *, int);
27959276937SPeter Grehan static struct	pvo_entry *moea_pvo_find_va(pmap_t, vm_offset_t, int *);
28059276937SPeter Grehan static struct	pte *moea_pvo_to_pte(const struct pvo_entry *, int);
2815244eac9SBenno Rice 
2825244eac9SBenno Rice /*
2835244eac9SBenno Rice  * Utility routines.
2845244eac9SBenno Rice  */
285ce142d9eSAlan Cox static void		moea_enter_locked(pmap_t, vm_offset_t, vm_page_t,
286ce142d9eSAlan Cox 			    vm_prot_t, boolean_t);
28759276937SPeter Grehan static void		moea_syncicache(vm_offset_t, vm_size_t);
28859276937SPeter Grehan static boolean_t	moea_query_bit(vm_page_t, int);
28959276937SPeter Grehan static u_int		moea_clear_bit(vm_page_t, int, int *);
29059276937SPeter Grehan static void		moea_kremove(mmu_t, vm_offset_t);
29159276937SPeter Grehan int		moea_pte_spill(vm_offset_t);
29259276937SPeter Grehan 
29359276937SPeter Grehan /*
29459276937SPeter Grehan  * Kernel MMU interface
29559276937SPeter Grehan  */
29659276937SPeter Grehan void moea_change_wiring(mmu_t, pmap_t, vm_offset_t, boolean_t);
29759276937SPeter Grehan void moea_clear_modify(mmu_t, vm_page_t);
29859276937SPeter Grehan void moea_clear_reference(mmu_t, vm_page_t);
29959276937SPeter Grehan void moea_copy_page(mmu_t, vm_page_t, vm_page_t);
30059276937SPeter Grehan void moea_enter(mmu_t, pmap_t, vm_offset_t, vm_page_t, vm_prot_t, boolean_t);
301ce142d9eSAlan Cox void moea_enter_object(mmu_t, pmap_t, vm_offset_t, vm_offset_t, vm_page_t,
302ce142d9eSAlan Cox     vm_prot_t);
3032053c127SStephan Uphoff void moea_enter_quick(mmu_t, pmap_t, vm_offset_t, vm_page_t, vm_prot_t);
30459276937SPeter Grehan vm_paddr_t moea_extract(mmu_t, pmap_t, vm_offset_t);
30559276937SPeter Grehan vm_page_t moea_extract_and_hold(mmu_t, pmap_t, vm_offset_t, vm_prot_t);
30659276937SPeter Grehan void moea_init(mmu_t);
30759276937SPeter Grehan boolean_t moea_is_modified(mmu_t, vm_page_t);
30859276937SPeter Grehan boolean_t moea_ts_referenced(mmu_t, vm_page_t);
30959276937SPeter Grehan vm_offset_t moea_map(mmu_t, vm_offset_t *, vm_offset_t, vm_offset_t, int);
31059276937SPeter Grehan boolean_t moea_page_exists_quick(mmu_t, pmap_t, vm_page_t);
31159677d3cSAlan Cox int moea_page_wired_mappings(mmu_t, vm_page_t);
31259276937SPeter Grehan void moea_pinit(mmu_t, pmap_t);
31359276937SPeter Grehan void moea_pinit0(mmu_t, pmap_t);
31459276937SPeter Grehan void moea_protect(mmu_t, pmap_t, vm_offset_t, vm_offset_t, vm_prot_t);
31559276937SPeter Grehan void moea_qenter(mmu_t, vm_offset_t, vm_page_t *, int);
31659276937SPeter Grehan void moea_qremove(mmu_t, vm_offset_t, int);
31759276937SPeter Grehan void moea_release(mmu_t, pmap_t);
31859276937SPeter Grehan void moea_remove(mmu_t, pmap_t, vm_offset_t, vm_offset_t);
31959276937SPeter Grehan void moea_remove_all(mmu_t, vm_page_t);
32078985e42SAlan Cox void moea_remove_write(mmu_t, vm_page_t);
32159276937SPeter Grehan void moea_zero_page(mmu_t, vm_page_t);
32259276937SPeter Grehan void moea_zero_page_area(mmu_t, vm_page_t, int, int);
32359276937SPeter Grehan void moea_zero_page_idle(mmu_t, vm_page_t);
32459276937SPeter Grehan void moea_activate(mmu_t, struct thread *);
32559276937SPeter Grehan void moea_deactivate(mmu_t, struct thread *);
3261c96bdd1SNathan Whitehorn void moea_cpu_bootstrap(mmu_t, int);
32759276937SPeter Grehan void moea_bootstrap(mmu_t, vm_offset_t, vm_offset_t);
32859276937SPeter Grehan void *moea_mapdev(mmu_t, vm_offset_t, vm_size_t);
32959276937SPeter Grehan void moea_unmapdev(mmu_t, vm_offset_t, vm_size_t);
33059276937SPeter Grehan vm_offset_t moea_kextract(mmu_t, vm_offset_t);
33159276937SPeter Grehan void moea_kenter(mmu_t, vm_offset_t, vm_offset_t);
33259276937SPeter Grehan boolean_t moea_dev_direct_mapped(mmu_t, vm_offset_t, vm_size_t);
3336e4f008cSPeter Grehan boolean_t moea_page_executable(mmu_t, vm_page_t);
33459276937SPeter Grehan 
33559276937SPeter Grehan static mmu_method_t moea_methods[] = {
33659276937SPeter Grehan 	MMUMETHOD(mmu_change_wiring,	moea_change_wiring),
33759276937SPeter Grehan 	MMUMETHOD(mmu_clear_modify,	moea_clear_modify),
33859276937SPeter Grehan 	MMUMETHOD(mmu_clear_reference,	moea_clear_reference),
33959276937SPeter Grehan 	MMUMETHOD(mmu_copy_page,	moea_copy_page),
34059276937SPeter Grehan 	MMUMETHOD(mmu_enter,		moea_enter),
341ce142d9eSAlan Cox 	MMUMETHOD(mmu_enter_object,	moea_enter_object),
34259276937SPeter Grehan 	MMUMETHOD(mmu_enter_quick,	moea_enter_quick),
34359276937SPeter Grehan 	MMUMETHOD(mmu_extract,		moea_extract),
34459276937SPeter Grehan 	MMUMETHOD(mmu_extract_and_hold,	moea_extract_and_hold),
34559276937SPeter Grehan 	MMUMETHOD(mmu_init,		moea_init),
34659276937SPeter Grehan 	MMUMETHOD(mmu_is_modified,	moea_is_modified),
34759276937SPeter Grehan 	MMUMETHOD(mmu_ts_referenced,	moea_ts_referenced),
34859276937SPeter Grehan 	MMUMETHOD(mmu_map,     		moea_map),
34959276937SPeter Grehan 	MMUMETHOD(mmu_page_exists_quick,moea_page_exists_quick),
35059677d3cSAlan Cox 	MMUMETHOD(mmu_page_wired_mappings,moea_page_wired_mappings),
35159276937SPeter Grehan 	MMUMETHOD(mmu_pinit,		moea_pinit),
35259276937SPeter Grehan 	MMUMETHOD(mmu_pinit0,		moea_pinit0),
35359276937SPeter Grehan 	MMUMETHOD(mmu_protect,		moea_protect),
35459276937SPeter Grehan 	MMUMETHOD(mmu_qenter,		moea_qenter),
35559276937SPeter Grehan 	MMUMETHOD(mmu_qremove,		moea_qremove),
35659276937SPeter Grehan 	MMUMETHOD(mmu_release,		moea_release),
35759276937SPeter Grehan 	MMUMETHOD(mmu_remove,		moea_remove),
35859276937SPeter Grehan 	MMUMETHOD(mmu_remove_all,      	moea_remove_all),
35978985e42SAlan Cox 	MMUMETHOD(mmu_remove_write,	moea_remove_write),
36059276937SPeter Grehan 	MMUMETHOD(mmu_zero_page,       	moea_zero_page),
36159276937SPeter Grehan 	MMUMETHOD(mmu_zero_page_area,	moea_zero_page_area),
36259276937SPeter Grehan 	MMUMETHOD(mmu_zero_page_idle,	moea_zero_page_idle),
36359276937SPeter Grehan 	MMUMETHOD(mmu_activate,		moea_activate),
36459276937SPeter Grehan 	MMUMETHOD(mmu_deactivate,      	moea_deactivate),
36559276937SPeter Grehan 
36659276937SPeter Grehan 	/* Internal interfaces */
36759276937SPeter Grehan 	MMUMETHOD(mmu_bootstrap,       	moea_bootstrap),
3681c96bdd1SNathan Whitehorn 	MMUMETHOD(mmu_cpu_bootstrap,   	moea_cpu_bootstrap),
36959276937SPeter Grehan 	MMUMETHOD(mmu_mapdev,		moea_mapdev),
37059276937SPeter Grehan 	MMUMETHOD(mmu_unmapdev,		moea_unmapdev),
37159276937SPeter Grehan 	MMUMETHOD(mmu_kextract,		moea_kextract),
37259276937SPeter Grehan 	MMUMETHOD(mmu_kenter,		moea_kenter),
37359276937SPeter Grehan 	MMUMETHOD(mmu_dev_direct_mapped,moea_dev_direct_mapped),
3746e4f008cSPeter Grehan 	MMUMETHOD(mmu_page_executable,	moea_page_executable),
37559276937SPeter Grehan 
37659276937SPeter Grehan 	{ 0, 0 }
37759276937SPeter Grehan };
37859276937SPeter Grehan 
37959276937SPeter Grehan static mmu_def_t oea_mmu = {
38059276937SPeter Grehan 	MMU_TYPE_OEA,
38159276937SPeter Grehan 	moea_methods,
38259276937SPeter Grehan 	0
38359276937SPeter Grehan };
38459276937SPeter Grehan MMU_DEF(oea_mmu);
38559276937SPeter Grehan 
386e4f72b32SMarcel Moolenaar static void
387e4f72b32SMarcel Moolenaar tlbie(vm_offset_t va)
388e4f72b32SMarcel Moolenaar {
389e4f72b32SMarcel Moolenaar 
390e4f72b32SMarcel Moolenaar 	mtx_lock_spin(&tlbie_mtx);
391e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbie %0" :: "r"(va));
392e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbsync");
393e4f72b32SMarcel Moolenaar 	powerpc_sync();
394e4f72b32SMarcel Moolenaar 	mtx_unlock_spin(&tlbie_mtx);
395e4f72b32SMarcel Moolenaar }
396e4f72b32SMarcel Moolenaar 
397e4f72b32SMarcel Moolenaar static void
398e4f72b32SMarcel Moolenaar tlbia(void)
399e4f72b32SMarcel Moolenaar {
400e4f72b32SMarcel Moolenaar 	vm_offset_t va;
401e4f72b32SMarcel Moolenaar 
402e4f72b32SMarcel Moolenaar 	for (va = 0; va < 0x00040000; va += 0x00001000) {
403e4f72b32SMarcel Moolenaar 		__asm __volatile("tlbie %0" :: "r"(va));
404e4f72b32SMarcel Moolenaar 		powerpc_sync();
405e4f72b32SMarcel Moolenaar 	}
406e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbsync");
407e4f72b32SMarcel Moolenaar 	powerpc_sync();
408e4f72b32SMarcel Moolenaar }
4095244eac9SBenno Rice 
4105244eac9SBenno Rice static __inline int
4115244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va)
4125244eac9SBenno Rice {
4135244eac9SBenno Rice 	return (sr[(uintptr_t)va >> ADDR_SR_SHFT]);
4145244eac9SBenno Rice }
4155244eac9SBenno Rice 
4165244eac9SBenno Rice static __inline u_int
4175244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr)
4185244eac9SBenno Rice {
4195244eac9SBenno Rice 	u_int hash;
4205244eac9SBenno Rice 
4215244eac9SBenno Rice 	hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >>
4225244eac9SBenno Rice 	    ADDR_PIDX_SHFT);
42359276937SPeter Grehan 	return (hash & moea_pteg_mask);
4245244eac9SBenno Rice }
4255244eac9SBenno Rice 
4265244eac9SBenno Rice static __inline struct pvo_head *
4278207b362SBenno Rice pa_to_pvoh(vm_offset_t pa, vm_page_t *pg_p)
4285244eac9SBenno Rice {
4295244eac9SBenno Rice 	struct	vm_page *pg;
4305244eac9SBenno Rice 
4315244eac9SBenno Rice 	pg = PHYS_TO_VM_PAGE(pa);
4325244eac9SBenno Rice 
4338207b362SBenno Rice 	if (pg_p != NULL)
4348207b362SBenno Rice 		*pg_p = pg;
4358207b362SBenno Rice 
4365244eac9SBenno Rice 	if (pg == NULL)
43759276937SPeter Grehan 		return (&moea_pvo_unmanaged);
4385244eac9SBenno Rice 
4395244eac9SBenno Rice 	return (&pg->md.mdpg_pvoh);
4405244eac9SBenno Rice }
4415244eac9SBenno Rice 
4425244eac9SBenno Rice static __inline struct pvo_head *
4435244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m)
444f9bac91bSBenno Rice {
445f9bac91bSBenno Rice 
4465244eac9SBenno Rice 	return (&m->md.mdpg_pvoh);
447f9bac91bSBenno Rice }
448f9bac91bSBenno Rice 
449f9bac91bSBenno Rice static __inline void
45059276937SPeter Grehan moea_attr_clear(vm_page_t m, int ptebit)
451f9bac91bSBenno Rice {
452f9bac91bSBenno Rice 
453d644a0b7SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
4545244eac9SBenno Rice 	m->md.mdpg_attrs &= ~ptebit;
4555244eac9SBenno Rice }
4565244eac9SBenno Rice 
4575244eac9SBenno Rice static __inline int
45859276937SPeter Grehan moea_attr_fetch(vm_page_t m)
4595244eac9SBenno Rice {
4605244eac9SBenno Rice 
4615244eac9SBenno Rice 	return (m->md.mdpg_attrs);
462f9bac91bSBenno Rice }
463f9bac91bSBenno Rice 
464f9bac91bSBenno Rice static __inline void
46559276937SPeter Grehan moea_attr_save(vm_page_t m, int ptebit)
466f9bac91bSBenno Rice {
467f9bac91bSBenno Rice 
468d644a0b7SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
4695244eac9SBenno Rice 	m->md.mdpg_attrs |= ptebit;
470f9bac91bSBenno Rice }
471f9bac91bSBenno Rice 
472f9bac91bSBenno Rice static __inline int
47359276937SPeter Grehan moea_pte_compare(const struct pte *pt, const struct pte *pvo_pt)
474f9bac91bSBenno Rice {
4755244eac9SBenno Rice 	if (pt->pte_hi == pvo_pt->pte_hi)
4765244eac9SBenno Rice 		return (1);
477f9bac91bSBenno Rice 
4785244eac9SBenno Rice 	return (0);
479f9bac91bSBenno Rice }
480f9bac91bSBenno Rice 
481f9bac91bSBenno Rice static __inline int
48259276937SPeter Grehan moea_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which)
483f9bac91bSBenno Rice {
4845244eac9SBenno Rice 	return (pt->pte_hi & ~PTE_VALID) ==
4855244eac9SBenno Rice 	    (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
4865244eac9SBenno Rice 	    ((va >> ADDR_API_SHFT) & PTE_API) | which);
487f9bac91bSBenno Rice }
488f9bac91bSBenno Rice 
4895244eac9SBenno Rice static __inline void
49059276937SPeter Grehan moea_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo)
491f9bac91bSBenno Rice {
492d644a0b7SAlan Cox 
493d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
494d644a0b7SAlan Cox 
495f9bac91bSBenno Rice 	/*
4965244eac9SBenno Rice 	 * Construct a PTE.  Default to IMB initially.  Valid bit only gets
4975244eac9SBenno Rice 	 * set when the real pte is set in memory.
498f9bac91bSBenno Rice 	 *
499f9bac91bSBenno Rice 	 * Note: Don't set the valid bit for correct operation of tlb update.
500f9bac91bSBenno Rice 	 */
5015244eac9SBenno Rice 	pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
5025244eac9SBenno Rice 	    (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API);
5035244eac9SBenno Rice 	pt->pte_lo = pte_lo;
504f9bac91bSBenno Rice }
505f9bac91bSBenno Rice 
5065244eac9SBenno Rice static __inline void
50759276937SPeter Grehan moea_pte_synch(struct pte *pt, struct pte *pvo_pt)
508f9bac91bSBenno Rice {
509f9bac91bSBenno Rice 
510d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5115244eac9SBenno Rice 	pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG);
512f9bac91bSBenno Rice }
513f9bac91bSBenno Rice 
5145244eac9SBenno Rice static __inline void
51559276937SPeter Grehan moea_pte_clear(struct pte *pt, vm_offset_t va, int ptebit)
516f9bac91bSBenno Rice {
5175244eac9SBenno Rice 
518d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
519d644a0b7SAlan Cox 
5205244eac9SBenno Rice 	/*
5215244eac9SBenno Rice 	 * As shown in Section 7.6.3.2.3
5225244eac9SBenno Rice 	 */
5235244eac9SBenno Rice 	pt->pte_lo &= ~ptebit;
524e4f72b32SMarcel Moolenaar 	tlbie(va);
5255244eac9SBenno Rice }
5265244eac9SBenno Rice 
5275244eac9SBenno Rice static __inline void
52859276937SPeter Grehan moea_pte_set(struct pte *pt, struct pte *pvo_pt)
5295244eac9SBenno Rice {
5305244eac9SBenno Rice 
531d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5325244eac9SBenno Rice 	pvo_pt->pte_hi |= PTE_VALID;
5335244eac9SBenno Rice 
5345244eac9SBenno Rice 	/*
5355244eac9SBenno Rice 	 * Update the PTE as defined in section 7.6.3.1.
5365244eac9SBenno Rice 	 * Note that the REF/CHG bits are from pvo_pt and thus should havce
5375244eac9SBenno Rice 	 * been saved so this routine can restore them (if desired).
5385244eac9SBenno Rice 	 */
5395244eac9SBenno Rice 	pt->pte_lo = pvo_pt->pte_lo;
540e4f72b32SMarcel Moolenaar 	powerpc_sync();
5415244eac9SBenno Rice 	pt->pte_hi = pvo_pt->pte_hi;
542e4f72b32SMarcel Moolenaar 	powerpc_sync();
54359276937SPeter Grehan 	moea_pte_valid++;
5445244eac9SBenno Rice }
5455244eac9SBenno Rice 
5465244eac9SBenno Rice static __inline void
54759276937SPeter Grehan moea_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5485244eac9SBenno Rice {
5495244eac9SBenno Rice 
550d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5515244eac9SBenno Rice 	pvo_pt->pte_hi &= ~PTE_VALID;
5525244eac9SBenno Rice 
5535244eac9SBenno Rice 	/*
5545244eac9SBenno Rice 	 * Force the reg & chg bits back into the PTEs.
5555244eac9SBenno Rice 	 */
556e4f72b32SMarcel Moolenaar 	powerpc_sync();
5575244eac9SBenno Rice 
5585244eac9SBenno Rice 	/*
5595244eac9SBenno Rice 	 * Invalidate the pte.
5605244eac9SBenno Rice 	 */
5615244eac9SBenno Rice 	pt->pte_hi &= ~PTE_VALID;
5625244eac9SBenno Rice 
563e4f72b32SMarcel Moolenaar 	tlbie(va);
5645244eac9SBenno Rice 
5655244eac9SBenno Rice 	/*
5665244eac9SBenno Rice 	 * Save the reg & chg bits.
5675244eac9SBenno Rice 	 */
56859276937SPeter Grehan 	moea_pte_synch(pt, pvo_pt);
56959276937SPeter Grehan 	moea_pte_valid--;
5705244eac9SBenno Rice }
5715244eac9SBenno Rice 
5725244eac9SBenno Rice static __inline void
57359276937SPeter Grehan moea_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5745244eac9SBenno Rice {
5755244eac9SBenno Rice 
5765244eac9SBenno Rice 	/*
5775244eac9SBenno Rice 	 * Invalidate the PTE
5785244eac9SBenno Rice 	 */
57959276937SPeter Grehan 	moea_pte_unset(pt, pvo_pt, va);
58059276937SPeter Grehan 	moea_pte_set(pt, pvo_pt);
581f9bac91bSBenno Rice }
582f9bac91bSBenno Rice 
583f9bac91bSBenno Rice /*
5845244eac9SBenno Rice  * Quick sort callout for comparing memory regions.
585f9bac91bSBenno Rice  */
5865244eac9SBenno Rice static int	mr_cmp(const void *a, const void *b);
5875244eac9SBenno Rice static int	om_cmp(const void *a, const void *b);
5885244eac9SBenno Rice 
5895244eac9SBenno Rice static int
5905244eac9SBenno Rice mr_cmp(const void *a, const void *b)
591f9bac91bSBenno Rice {
5925244eac9SBenno Rice 	const struct	mem_region *regiona;
5935244eac9SBenno Rice 	const struct	mem_region *regionb;
594f9bac91bSBenno Rice 
5955244eac9SBenno Rice 	regiona = a;
5965244eac9SBenno Rice 	regionb = b;
5975244eac9SBenno Rice 	if (regiona->mr_start < regionb->mr_start)
5985244eac9SBenno Rice 		return (-1);
5995244eac9SBenno Rice 	else if (regiona->mr_start > regionb->mr_start)
6005244eac9SBenno Rice 		return (1);
6015244eac9SBenno Rice 	else
602f9bac91bSBenno Rice 		return (0);
603f9bac91bSBenno Rice }
6045244eac9SBenno Rice 
6055244eac9SBenno Rice static int
6065244eac9SBenno Rice om_cmp(const void *a, const void *b)
6075244eac9SBenno Rice {
6085244eac9SBenno Rice 	const struct	ofw_map *mapa;
6095244eac9SBenno Rice 	const struct	ofw_map *mapb;
6105244eac9SBenno Rice 
6115244eac9SBenno Rice 	mapa = a;
6125244eac9SBenno Rice 	mapb = b;
6135244eac9SBenno Rice 	if (mapa->om_pa < mapb->om_pa)
6145244eac9SBenno Rice 		return (-1);
6155244eac9SBenno Rice 	else if (mapa->om_pa > mapb->om_pa)
6165244eac9SBenno Rice 		return (1);
6175244eac9SBenno Rice 	else
6185244eac9SBenno Rice 		return (0);
619f9bac91bSBenno Rice }
620f9bac91bSBenno Rice 
621f9bac91bSBenno Rice void
6221c96bdd1SNathan Whitehorn moea_cpu_bootstrap(mmu_t mmup, int ap)
62312640815SMarcel Moolenaar {
62412640815SMarcel Moolenaar 	u_int sdr;
62512640815SMarcel Moolenaar 	int i;
62612640815SMarcel Moolenaar 
62712640815SMarcel Moolenaar 	if (ap) {
628e4f72b32SMarcel Moolenaar 		powerpc_sync();
62912640815SMarcel Moolenaar 		__asm __volatile("mtdbatu 0,%0" :: "r"(battable[0].batu));
63012640815SMarcel Moolenaar 		__asm __volatile("mtdbatl 0,%0" :: "r"(battable[0].batl));
63112640815SMarcel Moolenaar 		isync();
63212640815SMarcel Moolenaar 		__asm __volatile("mtibatu 0,%0" :: "r"(battable[0].batu));
63312640815SMarcel Moolenaar 		__asm __volatile("mtibatl 0,%0" :: "r"(battable[0].batl));
63412640815SMarcel Moolenaar 		isync();
63512640815SMarcel Moolenaar 	}
63612640815SMarcel Moolenaar 
63701d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
63801d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
63912640815SMarcel Moolenaar 	isync();
64012640815SMarcel Moolenaar 
64101d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 1,%0" :: "r"(0));
64201d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 2,%0" :: "r"(0));
64301d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 2,%0" :: "r"(0));
64401d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 3,%0" :: "r"(0));
64501d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 3,%0" :: "r"(0));
64612640815SMarcel Moolenaar 	isync();
64712640815SMarcel Moolenaar 
64812640815SMarcel Moolenaar 	for (i = 0; i < 16; i++)
64912640815SMarcel Moolenaar 		mtsrin(i << ADDR_SR_SHFT, EMPTY_SEGMENT);
65012640815SMarcel Moolenaar 
65112640815SMarcel Moolenaar 	__asm __volatile("mtsr %0,%1" :: "n"(KERNEL_SR), "r"(KERNEL_SEGMENT));
65212640815SMarcel Moolenaar 	__asm __volatile("mtsr %0,%1" :: "n"(KERNEL2_SR), "r"(KERNEL2_SEGMENT));
653e4f72b32SMarcel Moolenaar 	powerpc_sync();
65412640815SMarcel Moolenaar 
65512640815SMarcel Moolenaar 	sdr = (u_int)moea_pteg_table | (moea_pteg_mask >> 10);
65612640815SMarcel Moolenaar 	__asm __volatile("mtsdr1 %0" :: "r"(sdr));
65712640815SMarcel Moolenaar 	isync();
65812640815SMarcel Moolenaar 
65986c1fb4cSMarcel Moolenaar 	tlbia();
66012640815SMarcel Moolenaar }
66112640815SMarcel Moolenaar 
66212640815SMarcel Moolenaar void
66359276937SPeter Grehan moea_bootstrap(mmu_t mmup, vm_offset_t kernelstart, vm_offset_t kernelend)
664f9bac91bSBenno Rice {
66531c82d03SBenno Rice 	ihandle_t	mmui;
6665244eac9SBenno Rice 	phandle_t	chosen, mmu;
6675244eac9SBenno Rice 	int		sz;
6685244eac9SBenno Rice 	int		i, j;
66932bc7846SPeter Grehan 	int		ofw_mappings;
670e2f6d6e2SPeter Grehan 	vm_size_t	size, physsz, hwphyssz;
6715244eac9SBenno Rice 	vm_offset_t	pa, va, off;
67250c202c5SJeff Roberson 	void		*dpcpu;
673f9bac91bSBenno Rice 
674f9bac91bSBenno Rice         /*
67532bc7846SPeter Grehan          * Set up BAT0 to map the lowest 256 MB area
6760d290675SBenno Rice          */
6770d290675SBenno Rice         battable[0x0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
6780d290675SBenno Rice         battable[0x0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
6790d290675SBenno Rice 
6800d290675SBenno Rice         /*
6810d290675SBenno Rice          * Map PCI memory space.
6820d290675SBenno Rice          */
6830d290675SBenno Rice         battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
6840d290675SBenno Rice         battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
6850d290675SBenno Rice 
6860d290675SBenno Rice         battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
6870d290675SBenno Rice         battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
6880d290675SBenno Rice 
6890d290675SBenno Rice         battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW);
6900d290675SBenno Rice         battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs);
6910d290675SBenno Rice 
6920d290675SBenno Rice         battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW);
6930d290675SBenno Rice         battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs);
6940d290675SBenno Rice 
6950d290675SBenno Rice         /*
6960d290675SBenno Rice          * Map obio devices.
6970d290675SBenno Rice          */
6980d290675SBenno Rice         battable[0xf].batl = BATL(0xf0000000, BAT_I|BAT_G, BAT_PP_RW);
6990d290675SBenno Rice         battable[0xf].batu = BATU(0xf0000000, BAT_BL_256M, BAT_Vs);
7000d290675SBenno Rice 
7010d290675SBenno Rice 	/*
7025244eac9SBenno Rice 	 * Use an IBAT and a DBAT to map the bottom segment of memory
7035244eac9SBenno Rice 	 * where we are.
704f9bac91bSBenno Rice 	 */
70559276937SPeter Grehan 	__asm (".balign 32; \n"
70672ed3108SPeter Grehan 	       "mtibatu 0,%0; mtibatl 0,%1; isync; \n"
7075d64cf91SPeter Grehan 	       "mtdbatu 0,%0; mtdbatl 0,%1; isync"
70812640815SMarcel Moolenaar 	    :: "r"(battable[0].batu), "r"(battable[0].batl));
7090d290675SBenno Rice 
7100d290675SBenno Rice 	/* map pci space */
71112640815SMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
71212640815SMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
71312640815SMarcel Moolenaar 	isync();
714f9bac91bSBenno Rice 
7151c96bdd1SNathan Whitehorn 	/* set global direct map flag */
7161c96bdd1SNathan Whitehorn 	hw_direct_map = 1;
7171c96bdd1SNathan Whitehorn 
71831c82d03SBenno Rice 	mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
71959276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_bootstrap: physical memory");
72031c82d03SBenno Rice 
72131c82d03SBenno Rice 	qsort(pregions, pregions_sz, sizeof(*pregions), mr_cmp);
72231c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
72332bc7846SPeter Grehan 		vm_offset_t pa;
72432bc7846SPeter Grehan 		vm_offset_t end;
72532bc7846SPeter Grehan 
72631c82d03SBenno Rice 		CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)",
72731c82d03SBenno Rice 			pregions[i].mr_start,
72831c82d03SBenno Rice 			pregions[i].mr_start + pregions[i].mr_size,
72931c82d03SBenno Rice 			pregions[i].mr_size);
73032bc7846SPeter Grehan 		/*
73132bc7846SPeter Grehan 		 * Install entries into the BAT table to allow all
73232bc7846SPeter Grehan 		 * of physmem to be convered by on-demand BAT entries.
73332bc7846SPeter Grehan 		 * The loop will sometimes set the same battable element
73432bc7846SPeter Grehan 		 * twice, but that's fine since they won't be used for
73532bc7846SPeter Grehan 		 * a while yet.
73632bc7846SPeter Grehan 		 */
73732bc7846SPeter Grehan 		pa = pregions[i].mr_start & 0xf0000000;
73832bc7846SPeter Grehan 		end = pregions[i].mr_start + pregions[i].mr_size;
73932bc7846SPeter Grehan 		do {
74032bc7846SPeter Grehan                         u_int n = pa >> ADDR_SR_SHFT;
74132bc7846SPeter Grehan 
74232bc7846SPeter Grehan 			battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW);
74332bc7846SPeter Grehan 			battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs);
74432bc7846SPeter Grehan 			pa += SEGMENT_LENGTH;
74532bc7846SPeter Grehan 		} while (pa < end);
74631c82d03SBenno Rice 	}
74731c82d03SBenno Rice 
74831c82d03SBenno Rice 	if (sizeof(phys_avail)/sizeof(phys_avail[0]) < regions_sz)
74959276937SPeter Grehan 		panic("moea_bootstrap: phys_avail too small");
75031c82d03SBenno Rice 	qsort(regions, regions_sz, sizeof(*regions), mr_cmp);
7515244eac9SBenno Rice 	phys_avail_count = 0;
752d2c1f576SBenno Rice 	physsz = 0;
753b0c21309SPeter Grehan 	hwphyssz = 0;
754b0c21309SPeter Grehan 	TUNABLE_ULONG_FETCH("hw.physmem", (u_long *) &hwphyssz);
75531c82d03SBenno Rice 	for (i = 0, j = 0; i < regions_sz; i++, j += 2) {
7565244eac9SBenno Rice 		CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start,
7575244eac9SBenno Rice 		    regions[i].mr_start + regions[i].mr_size,
7585244eac9SBenno Rice 		    regions[i].mr_size);
759e2f6d6e2SPeter Grehan 		if (hwphyssz != 0 &&
760e2f6d6e2SPeter Grehan 		    (physsz + regions[i].mr_size) >= hwphyssz) {
761e2f6d6e2SPeter Grehan 			if (physsz < hwphyssz) {
762e2f6d6e2SPeter Grehan 				phys_avail[j] = regions[i].mr_start;
763e2f6d6e2SPeter Grehan 				phys_avail[j + 1] = regions[i].mr_start +
764e2f6d6e2SPeter Grehan 				    hwphyssz - physsz;
765e2f6d6e2SPeter Grehan 				physsz = hwphyssz;
766e2f6d6e2SPeter Grehan 				phys_avail_count++;
767e2f6d6e2SPeter Grehan 			}
768e2f6d6e2SPeter Grehan 			break;
769e2f6d6e2SPeter Grehan 		}
7705244eac9SBenno Rice 		phys_avail[j] = regions[i].mr_start;
7715244eac9SBenno Rice 		phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size;
7725244eac9SBenno Rice 		phys_avail_count++;
773d2c1f576SBenno Rice 		physsz += regions[i].mr_size;
774f9bac91bSBenno Rice 	}
775d2c1f576SBenno Rice 	physmem = btoc(physsz);
776f9bac91bSBenno Rice 
777f9bac91bSBenno Rice 	/*
7785244eac9SBenno Rice 	 * Allocate PTEG table.
779f9bac91bSBenno Rice 	 */
7805244eac9SBenno Rice #ifdef PTEGCOUNT
78159276937SPeter Grehan 	moea_pteg_count = PTEGCOUNT;
7825244eac9SBenno Rice #else
78359276937SPeter Grehan 	moea_pteg_count = 0x1000;
784f9bac91bSBenno Rice 
78559276937SPeter Grehan 	while (moea_pteg_count < physmem)
78659276937SPeter Grehan 		moea_pteg_count <<= 1;
787f9bac91bSBenno Rice 
78859276937SPeter Grehan 	moea_pteg_count >>= 1;
7895244eac9SBenno Rice #endif /* PTEGCOUNT */
790f9bac91bSBenno Rice 
79159276937SPeter Grehan 	size = moea_pteg_count * sizeof(struct pteg);
79259276937SPeter Grehan 	CTR2(KTR_PMAP, "moea_bootstrap: %d PTEGs, %d bytes", moea_pteg_count,
7935244eac9SBenno Rice 	    size);
79459276937SPeter Grehan 	moea_pteg_table = (struct pteg *)moea_bootstrap_alloc(size, size);
79559276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PTEG table at %p", moea_pteg_table);
79659276937SPeter Grehan 	bzero((void *)moea_pteg_table, moea_pteg_count * sizeof(struct pteg));
79759276937SPeter Grehan 	moea_pteg_mask = moea_pteg_count - 1;
798f9bac91bSBenno Rice 
7995244eac9SBenno Rice 	/*
800864bc520SBenno Rice 	 * Allocate pv/overflow lists.
8015244eac9SBenno Rice 	 */
80259276937SPeter Grehan 	size = sizeof(struct pvo_head) * moea_pteg_count;
80359276937SPeter Grehan 	moea_pvo_table = (struct pvo_head *)moea_bootstrap_alloc(size,
8045244eac9SBenno Rice 	    PAGE_SIZE);
80559276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PVO table at %p", moea_pvo_table);
80659276937SPeter Grehan 	for (i = 0; i < moea_pteg_count; i++)
80759276937SPeter Grehan 		LIST_INIT(&moea_pvo_table[i]);
8085244eac9SBenno Rice 
8095244eac9SBenno Rice 	/*
810f489bf21SAlan Cox 	 * Initialize the lock that synchronizes access to the pteg and pvo
811f489bf21SAlan Cox 	 * tables.
812f489bf21SAlan Cox 	 */
813d644a0b7SAlan Cox 	mtx_init(&moea_table_mutex, "pmap table", NULL, MTX_DEF |
814d644a0b7SAlan Cox 	    MTX_RECURSE);
815f489bf21SAlan Cox 
816e4f72b32SMarcel Moolenaar 	mtx_init(&tlbie_mtx, "tlbie", NULL, MTX_SPIN);
817e4f72b32SMarcel Moolenaar 
818f489bf21SAlan Cox 	/*
8195244eac9SBenno Rice 	 * Initialise the unmanaged pvo pool.
8205244eac9SBenno Rice 	 */
82159276937SPeter Grehan 	moea_bpvo_pool = (struct pvo_entry *)moea_bootstrap_alloc(
8220d290675SBenno Rice 		BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0);
82359276937SPeter Grehan 	moea_bpvo_pool_index = 0;
8245244eac9SBenno Rice 
8255244eac9SBenno Rice 	/*
8265244eac9SBenno Rice 	 * Make sure kernel vsid is allocated as well as VSID 0.
8275244eac9SBenno Rice 	 */
82859276937SPeter Grehan 	moea_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW]
8295244eac9SBenno Rice 		|= 1 << (KERNEL_VSIDBITS % VSID_NBPW);
83059276937SPeter Grehan 	moea_vsid_bitmap[0] |= 1;
8315244eac9SBenno Rice 
8325244eac9SBenno Rice 	/*
8335244eac9SBenno Rice 	 * Set up the Open Firmware pmap and add it's mappings.
8345244eac9SBenno Rice 	 */
83559276937SPeter Grehan 	moea_pinit(mmup, &ofw_pmap);
8365244eac9SBenno Rice 	ofw_pmap.pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
8374daf20b2SPeter Grehan 	ofw_pmap.pm_sr[KERNEL2_SR] = KERNEL2_SEGMENT;
8385244eac9SBenno Rice 	if ((chosen = OF_finddevice("/chosen")) == -1)
83959276937SPeter Grehan 		panic("moea_bootstrap: can't find /chosen");
8405244eac9SBenno Rice 	OF_getprop(chosen, "mmu", &mmui, 4);
8415244eac9SBenno Rice 	if ((mmu = OF_instance_to_package(mmui)) == -1)
84259276937SPeter Grehan 		panic("moea_bootstrap: can't get mmu package");
8435244eac9SBenno Rice 	if ((sz = OF_getproplen(mmu, "translations")) == -1)
84459276937SPeter Grehan 		panic("moea_bootstrap: can't get ofw translation count");
845aa39961eSBenno Rice 	translations = NULL;
8466cc1cdf4SPeter Grehan 	for (i = 0; phys_avail[i] != 0; i += 2) {
8476cc1cdf4SPeter Grehan 		if (phys_avail[i + 1] >= sz) {
848aa39961eSBenno Rice 			translations = (struct ofw_map *)phys_avail[i];
8496cc1cdf4SPeter Grehan 			break;
8506cc1cdf4SPeter Grehan 		}
851aa39961eSBenno Rice 	}
852aa39961eSBenno Rice 	if (translations == NULL)
85359276937SPeter Grehan 		panic("moea_bootstrap: no space to copy translations");
8545244eac9SBenno Rice 	bzero(translations, sz);
8555244eac9SBenno Rice 	if (OF_getprop(mmu, "translations", translations, sz) == -1)
85659276937SPeter Grehan 		panic("moea_bootstrap: can't get ofw translations");
85759276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_bootstrap: translations");
85831c82d03SBenno Rice 	sz /= sizeof(*translations);
8595244eac9SBenno Rice 	qsort(translations, sz, sizeof (*translations), om_cmp);
86032bc7846SPeter Grehan 	for (i = 0, ofw_mappings = 0; i < sz; i++) {
8615244eac9SBenno Rice 		CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x",
8625244eac9SBenno Rice 		    translations[i].om_pa, translations[i].om_va,
8635244eac9SBenno Rice 		    translations[i].om_len);
8645244eac9SBenno Rice 
86532bc7846SPeter Grehan 		/*
86632bc7846SPeter Grehan 		 * If the mapping is 1:1, let the RAM and device on-demand
86732bc7846SPeter Grehan 		 * BAT tables take care of the translation.
86832bc7846SPeter Grehan 		 */
86932bc7846SPeter Grehan 		if (translations[i].om_va == translations[i].om_pa)
87032bc7846SPeter Grehan 			continue;
8715244eac9SBenno Rice 
87232bc7846SPeter Grehan 		/* Enter the pages */
8735244eac9SBenno Rice 		for (off = 0; off < translations[i].om_len; off += PAGE_SIZE) {
8745244eac9SBenno Rice 			struct	vm_page m;
8755244eac9SBenno Rice 
8765244eac9SBenno Rice 			m.phys_addr = translations[i].om_pa + off;
8775ce609a3SRink Springer 			PMAP_LOCK(&ofw_pmap);
878ce142d9eSAlan Cox 			moea_enter_locked(&ofw_pmap,
87959276937SPeter Grehan 				   translations[i].om_va + off, &m,
8805244eac9SBenno Rice 				   VM_PROT_ALL, 1);
8815ce609a3SRink Springer 			PMAP_UNLOCK(&ofw_pmap);
88232bc7846SPeter Grehan 			ofw_mappings++;
883f9bac91bSBenno Rice 		}
884f9bac91bSBenno Rice 	}
885014ffa99SMarcel Moolenaar 
886014ffa99SMarcel Moolenaar 	/*
887014ffa99SMarcel Moolenaar 	 * Calculate the last available physical address.
888014ffa99SMarcel Moolenaar 	 */
889014ffa99SMarcel Moolenaar 	for (i = 0; phys_avail[i + 2] != 0; i += 2)
890014ffa99SMarcel Moolenaar 		;
891014ffa99SMarcel Moolenaar 	Maxmem = powerpc_btop(phys_avail[i + 1]);
8925244eac9SBenno Rice 
8935244eac9SBenno Rice 	/*
8945244eac9SBenno Rice 	 * Initialize the kernel pmap (which is statically allocated).
8955244eac9SBenno Rice 	 */
89648d0b1a0SAlan Cox 	PMAP_LOCK_INIT(kernel_pmap);
8975244eac9SBenno Rice 	for (i = 0; i < 16; i++) {
8985244eac9SBenno Rice 		kernel_pmap->pm_sr[i] = EMPTY_SEGMENT;
899f9bac91bSBenno Rice 	}
9005244eac9SBenno Rice 	kernel_pmap->pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
90122f2fe59SPeter Grehan 	kernel_pmap->pm_sr[KERNEL2_SR] = KERNEL2_SEGMENT;
9025244eac9SBenno Rice 	kernel_pmap->pm_active = ~0;
9035244eac9SBenno Rice 
9041c96bdd1SNathan Whitehorn 	moea_cpu_bootstrap(mmup,0);
9055244eac9SBenno Rice 
9065244eac9SBenno Rice 	pmap_bootstrapped++;
907014ffa99SMarcel Moolenaar 
908014ffa99SMarcel Moolenaar 	/*
909014ffa99SMarcel Moolenaar 	 * Set the start and end of kva.
910014ffa99SMarcel Moolenaar 	 */
911014ffa99SMarcel Moolenaar 	virtual_avail = VM_MIN_KERNEL_ADDRESS;
912014ffa99SMarcel Moolenaar 	virtual_end = VM_MAX_KERNEL_ADDRESS;
913014ffa99SMarcel Moolenaar 
914014ffa99SMarcel Moolenaar 	/*
915014ffa99SMarcel Moolenaar 	 * Allocate a kernel stack with a guard page for thread0 and map it
916014ffa99SMarcel Moolenaar 	 * into the kernel page map.
917014ffa99SMarcel Moolenaar 	 */
918014ffa99SMarcel Moolenaar 	pa = moea_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, PAGE_SIZE);
919014ffa99SMarcel Moolenaar 	va = virtual_avail + KSTACK_GUARD_PAGES * PAGE_SIZE;
920014ffa99SMarcel Moolenaar 	virtual_avail = va + KSTACK_PAGES * PAGE_SIZE;
921014ffa99SMarcel Moolenaar 	CTR2(KTR_PMAP, "moea_bootstrap: kstack0 at %#x (%#x)", pa, va);
922014ffa99SMarcel Moolenaar 	thread0.td_kstack = va;
923014ffa99SMarcel Moolenaar 	thread0.td_kstack_pages = KSTACK_PAGES;
924014ffa99SMarcel Moolenaar 	for (i = 0; i < KSTACK_PAGES; i++) {
925014ffa99SMarcel Moolenaar 		moea_kenter(mmup, va, pa);;
926014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
927014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
928014ffa99SMarcel Moolenaar 	}
929014ffa99SMarcel Moolenaar 
930014ffa99SMarcel Moolenaar 	/*
931014ffa99SMarcel Moolenaar 	 * Allocate virtual address space for the message buffer.
932014ffa99SMarcel Moolenaar 	 */
933014ffa99SMarcel Moolenaar 	pa = msgbuf_phys = moea_bootstrap_alloc(MSGBUF_SIZE, PAGE_SIZE);
934014ffa99SMarcel Moolenaar 	msgbufp = (struct msgbuf *)virtual_avail;
935014ffa99SMarcel Moolenaar 	va = virtual_avail;
936014ffa99SMarcel Moolenaar 	virtual_avail += round_page(MSGBUF_SIZE);
937014ffa99SMarcel Moolenaar 	while (va < virtual_avail) {
938014ffa99SMarcel Moolenaar 		moea_kenter(mmup, va, pa);;
939014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
940014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
941014ffa99SMarcel Moolenaar 	}
94250c202c5SJeff Roberson 
94350c202c5SJeff Roberson 	/*
94450c202c5SJeff Roberson 	 * Allocate virtual address space for the dynamic percpu area.
94550c202c5SJeff Roberson 	 */
94650c202c5SJeff Roberson 	pa = moea_bootstrap_alloc(DPCPU_SIZE, PAGE_SIZE);
94750c202c5SJeff Roberson 	dpcpu = (void *)virtual_avail;
94850c202c5SJeff Roberson 	va = virtual_avail;
94950c202c5SJeff Roberson 	virtual_avail += DPCPU_SIZE;
95050c202c5SJeff Roberson 	while (va < virtual_avail) {
95150c202c5SJeff Roberson 		moea_kenter(mmup, va, pa);;
95250c202c5SJeff Roberson 		pa += PAGE_SIZE;
95350c202c5SJeff Roberson 		va += PAGE_SIZE;
95450c202c5SJeff Roberson 	}
95550c202c5SJeff Roberson 	dpcpu_init(dpcpu, 0);
9565244eac9SBenno Rice }
9575244eac9SBenno Rice 
9585244eac9SBenno Rice /*
9595244eac9SBenno Rice  * Activate a user pmap.  The pmap must be activated before it's address
9605244eac9SBenno Rice  * space can be accessed in any way.
961f9bac91bSBenno Rice  */
962f9bac91bSBenno Rice void
96359276937SPeter Grehan moea_activate(mmu_t mmu, struct thread *td)
964f9bac91bSBenno Rice {
9658207b362SBenno Rice 	pmap_t	pm, pmr;
966f9bac91bSBenno Rice 
967f9bac91bSBenno Rice 	/*
96832bc7846SPeter Grehan 	 * Load all the data we need up front to encourage the compiler to
9695244eac9SBenno Rice 	 * not issue any loads while we have interrupts disabled below.
970f9bac91bSBenno Rice 	 */
9715244eac9SBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
97252a7870dSNathan Whitehorn 	pmr = pm->pmap_phys;
9738207b362SBenno Rice 
9745244eac9SBenno Rice 	pm->pm_active |= PCPU_GET(cpumask);
9758207b362SBenno Rice 	PCPU_SET(curpmap, pmr);
976ac6ba8bdSBenno Rice }
977ac6ba8bdSBenno Rice 
978ac6ba8bdSBenno Rice void
97959276937SPeter Grehan moea_deactivate(mmu_t mmu, struct thread *td)
980ac6ba8bdSBenno Rice {
981ac6ba8bdSBenno Rice 	pmap_t	pm;
982ac6ba8bdSBenno Rice 
983ac6ba8bdSBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
984e4f72b32SMarcel Moolenaar 	pm->pm_active &= ~PCPU_GET(cpumask);
9858207b362SBenno Rice 	PCPU_SET(curpmap, NULL);
986f9bac91bSBenno Rice }
987f9bac91bSBenno Rice 
988f9bac91bSBenno Rice void
98959276937SPeter Grehan moea_change_wiring(mmu_t mmu, pmap_t pm, vm_offset_t va, boolean_t wired)
990f9bac91bSBenno Rice {
9910f92104cSBenno Rice 	struct	pvo_entry *pvo;
9920f92104cSBenno Rice 
99348d0b1a0SAlan Cox 	PMAP_LOCK(pm);
99459276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
9950f92104cSBenno Rice 
9960f92104cSBenno Rice 	if (pvo != NULL) {
9970f92104cSBenno Rice 		if (wired) {
9980f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) == 0)
9990f92104cSBenno Rice 				pm->pm_stats.wired_count++;
10000f92104cSBenno Rice 			pvo->pvo_vaddr |= PVO_WIRED;
10010f92104cSBenno Rice 		} else {
10020f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
10030f92104cSBenno Rice 				pm->pm_stats.wired_count--;
10040f92104cSBenno Rice 			pvo->pvo_vaddr &= ~PVO_WIRED;
10050f92104cSBenno Rice 		}
10060f92104cSBenno Rice 	}
100748d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
1008f9bac91bSBenno Rice }
1009f9bac91bSBenno Rice 
1010f9bac91bSBenno Rice void
101159276937SPeter Grehan moea_copy_page(mmu_t mmu, vm_page_t msrc, vm_page_t mdst)
1012f9bac91bSBenno Rice {
101325e2288dSBenno Rice 	vm_offset_t	dst;
101425e2288dSBenno Rice 	vm_offset_t	src;
101525e2288dSBenno Rice 
101625e2288dSBenno Rice 	dst = VM_PAGE_TO_PHYS(mdst);
101725e2288dSBenno Rice 	src = VM_PAGE_TO_PHYS(msrc);
101825e2288dSBenno Rice 
101925e2288dSBenno Rice 	kcopy((void *)src, (void *)dst, PAGE_SIZE);
1020f9bac91bSBenno Rice }
1021111c77dcSBenno Rice 
1022111c77dcSBenno Rice /*
10235244eac9SBenno Rice  * Zero a page of physical memory by temporarily mapping it into the tlb.
10245244eac9SBenno Rice  */
10255244eac9SBenno Rice void
102659276937SPeter Grehan moea_zero_page(mmu_t mmu, vm_page_t m)
10275244eac9SBenno Rice {
10281a87a0daSPeter Wemm 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10295b43c63dSMarcel Moolenaar 	void *va = (void *)pa;
10305244eac9SBenno Rice 
10315244eac9SBenno Rice 	bzero(va, PAGE_SIZE);
10325244eac9SBenno Rice }
10335244eac9SBenno Rice 
10345244eac9SBenno Rice void
103559276937SPeter Grehan moea_zero_page_area(mmu_t mmu, vm_page_t m, int off, int size)
10365244eac9SBenno Rice {
10373495845eSBenno Rice 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10385b43c63dSMarcel Moolenaar 	void *va = (void *)(pa + off);
10393495845eSBenno Rice 
10405b43c63dSMarcel Moolenaar 	bzero(va, size);
10415244eac9SBenno Rice }
10425244eac9SBenno Rice 
1043a58b3a68SPeter Wemm void
104459276937SPeter Grehan moea_zero_page_idle(mmu_t mmu, vm_page_t m)
1045a58b3a68SPeter Wemm {
10465b43c63dSMarcel Moolenaar 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10475b43c63dSMarcel Moolenaar 	void *va = (void *)pa;
1048a58b3a68SPeter Wemm 
10495b43c63dSMarcel Moolenaar 	bzero(va, PAGE_SIZE);
1050a58b3a68SPeter Wemm }
1051a58b3a68SPeter Wemm 
10525244eac9SBenno Rice /*
10535244eac9SBenno Rice  * Map the given physical page at the specified virtual address in the
10545244eac9SBenno Rice  * target pmap with the protection requested.  If specified the page
10555244eac9SBenno Rice  * will be wired down.
10565244eac9SBenno Rice  */
10575244eac9SBenno Rice void
105859276937SPeter Grehan moea_enter(mmu_t mmu, pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
10595244eac9SBenno Rice 	   boolean_t wired)
10605244eac9SBenno Rice {
1061ce142d9eSAlan Cox 
1062ce142d9eSAlan Cox 	vm_page_lock_queues();
1063ce142d9eSAlan Cox 	PMAP_LOCK(pmap);
106467c867eeSAlan Cox 	moea_enter_locked(pmap, va, m, prot, wired);
1065ce142d9eSAlan Cox 	vm_page_unlock_queues();
1066ce142d9eSAlan Cox 	PMAP_UNLOCK(pmap);
1067ce142d9eSAlan Cox }
1068ce142d9eSAlan Cox 
1069ce142d9eSAlan Cox /*
1070ce142d9eSAlan Cox  * Map the given physical page at the specified virtual address in the
1071ce142d9eSAlan Cox  * target pmap with the protection requested.  If specified the page
1072ce142d9eSAlan Cox  * will be wired down.
1073ce142d9eSAlan Cox  *
1074ce142d9eSAlan Cox  * The page queues and pmap must be locked.
1075ce142d9eSAlan Cox  */
1076ce142d9eSAlan Cox static void
1077ce142d9eSAlan Cox moea_enter_locked(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
1078ce142d9eSAlan Cox     boolean_t wired)
1079ce142d9eSAlan Cox {
10805244eac9SBenno Rice 	struct		pvo_head *pvo_head;
1081378862a7SJeff Roberson 	uma_zone_t	zone;
10828207b362SBenno Rice 	vm_page_t	pg;
10838207b362SBenno Rice 	u_int		pte_lo, pvo_flags, was_exec, i;
10845244eac9SBenno Rice 	int		error;
10855244eac9SBenno Rice 
108659276937SPeter Grehan 	if (!moea_initialized) {
108759276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
108859276937SPeter Grehan 		zone = moea_upvo_zone;
10895244eac9SBenno Rice 		pvo_flags = 0;
10908207b362SBenno Rice 		pg = NULL;
10918207b362SBenno Rice 		was_exec = PTE_EXEC;
10925244eac9SBenno Rice 	} else {
109303b6e025SPeter Grehan 		pvo_head = vm_page_to_pvoh(m);
109403b6e025SPeter Grehan 		pg = m;
109559276937SPeter Grehan 		zone = moea_mpvo_zone;
10965244eac9SBenno Rice 		pvo_flags = PVO_MANAGED;
10978207b362SBenno Rice 		was_exec = 0;
10985244eac9SBenno Rice 	}
1099f489bf21SAlan Cox 	if (pmap_bootstrapped)
1100ce142d9eSAlan Cox 		mtx_assert(&vm_page_queue_mtx, MA_OWNED);
1101ce142d9eSAlan Cox 	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
11025244eac9SBenno Rice 
11034dba5df1SPeter Grehan 	/* XXX change the pvo head for fake pages */
1104a130b35fSNathan Whitehorn 	if ((m->flags & PG_FICTITIOUS) == PG_FICTITIOUS) {
1105a130b35fSNathan Whitehorn 		pvo_flags &= ~PVO_MANAGED;
110659276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
1107a130b35fSNathan Whitehorn 		zone = moea_upvo_zone;
1108a130b35fSNathan Whitehorn 	}
11094dba5df1SPeter Grehan 
11108207b362SBenno Rice 	/*
11118207b362SBenno Rice 	 * If this is a managed page, and it's the first reference to the page,
11128207b362SBenno Rice 	 * clear the execness of the page.  Otherwise fetch the execness.
11138207b362SBenno Rice 	 */
11144dba5df1SPeter Grehan 	if ((pg != NULL) && ((m->flags & PG_FICTITIOUS) == 0)) {
11158207b362SBenno Rice 		if (LIST_EMPTY(pvo_head)) {
111659276937SPeter Grehan 			moea_attr_clear(pg, PTE_EXEC);
11178207b362SBenno Rice 		} else {
111859276937SPeter Grehan 			was_exec = moea_attr_fetch(pg) & PTE_EXEC;
11198207b362SBenno Rice 		}
11208207b362SBenno Rice 	}
11218207b362SBenno Rice 
11228207b362SBenno Rice 	/*
11238207b362SBenno Rice 	 * Assume the page is cache inhibited and access is guarded unless
11248207b362SBenno Rice 	 * it's in our available memory array.
11258207b362SBenno Rice 	 */
11265244eac9SBenno Rice 	pte_lo = PTE_I | PTE_G;
112731c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
112831c82d03SBenno Rice 		if ((VM_PAGE_TO_PHYS(m) >= pregions[i].mr_start) &&
112931c82d03SBenno Rice 		    (VM_PAGE_TO_PHYS(m) <
113031c82d03SBenno Rice 			(pregions[i].mr_start + pregions[i].mr_size))) {
1131e4f72b32SMarcel Moolenaar 			pte_lo = PTE_M;
11328207b362SBenno Rice 			break;
11338207b362SBenno Rice 		}
11348207b362SBenno Rice 	}
11355244eac9SBenno Rice 
113644b8bd66SAlan Cox 	if (prot & VM_PROT_WRITE) {
11375244eac9SBenno Rice 		pte_lo |= PTE_BW;
11389955cf96SPeter Grehan 		if (pmap_bootstrapped)
113944b8bd66SAlan Cox 			vm_page_flag_set(m, PG_WRITEABLE);
114044b8bd66SAlan Cox 	} else
11415244eac9SBenno Rice 		pte_lo |= PTE_BR;
11425244eac9SBenno Rice 
11434dba5df1SPeter Grehan 	if (prot & VM_PROT_EXECUTE)
11444dba5df1SPeter Grehan 		pvo_flags |= PVO_EXECUTABLE;
11455244eac9SBenno Rice 
11465244eac9SBenno Rice 	if (wired)
11475244eac9SBenno Rice 		pvo_flags |= PVO_WIRED;
11485244eac9SBenno Rice 
11494dba5df1SPeter Grehan 	if ((m->flags & PG_FICTITIOUS) != 0)
11504dba5df1SPeter Grehan 		pvo_flags |= PVO_FAKE;
11514dba5df1SPeter Grehan 
115259276937SPeter Grehan 	error = moea_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m),
11538207b362SBenno Rice 	    pte_lo, pvo_flags);
11545244eac9SBenno Rice 
11558207b362SBenno Rice 	/*
11568207b362SBenno Rice 	 * Flush the real page from the instruction cache if this page is
11578207b362SBenno Rice 	 * mapped executable and cacheable and was not previously mapped (or
11588207b362SBenno Rice 	 * was not mapped executable).
11598207b362SBenno Rice 	 */
11608207b362SBenno Rice 	if (error == 0 && (pvo_flags & PVO_EXECUTABLE) &&
11618207b362SBenno Rice 	    (pte_lo & PTE_I) == 0 && was_exec == 0) {
11625244eac9SBenno Rice 		/*
11635244eac9SBenno Rice 		 * Flush the real memory from the cache.
11645244eac9SBenno Rice 		 */
116559276937SPeter Grehan 		moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
11668207b362SBenno Rice 		if (pg != NULL)
116759276937SPeter Grehan 			moea_attr_save(pg, PTE_EXEC);
11685244eac9SBenno Rice 	}
116932bc7846SPeter Grehan 
117032bc7846SPeter Grehan 	/* XXX syncicache always until problems are sorted */
117159276937SPeter Grehan 	moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
1172ce142d9eSAlan Cox }
1173ce142d9eSAlan Cox 
1174ce142d9eSAlan Cox /*
1175ce142d9eSAlan Cox  * Maps a sequence of resident pages belonging to the same object.
1176ce142d9eSAlan Cox  * The sequence begins with the given page m_start.  This page is
1177ce142d9eSAlan Cox  * mapped at the given virtual address start.  Each subsequent page is
1178ce142d9eSAlan Cox  * mapped at a virtual address that is offset from start by the same
1179ce142d9eSAlan Cox  * amount as the page is offset from m_start within the object.  The
1180ce142d9eSAlan Cox  * last page in the sequence is the page with the largest offset from
1181ce142d9eSAlan Cox  * m_start that can be mapped at a virtual address less than the given
1182ce142d9eSAlan Cox  * virtual address end.  Not every virtual page between start and end
1183ce142d9eSAlan Cox  * is mapped; only those for which a resident page exists with the
1184ce142d9eSAlan Cox  * corresponding offset from m_start are mapped.
1185ce142d9eSAlan Cox  */
1186ce142d9eSAlan Cox void
1187ce142d9eSAlan Cox moea_enter_object(mmu_t mmu, pmap_t pm, vm_offset_t start, vm_offset_t end,
1188ce142d9eSAlan Cox     vm_page_t m_start, vm_prot_t prot)
1189ce142d9eSAlan Cox {
1190ce142d9eSAlan Cox 	vm_page_t m;
1191ce142d9eSAlan Cox 	vm_pindex_t diff, psize;
1192ce142d9eSAlan Cox 
1193ce142d9eSAlan Cox 	psize = atop(end - start);
1194ce142d9eSAlan Cox 	m = m_start;
1195ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1196ce142d9eSAlan Cox 	while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) {
1197ce142d9eSAlan Cox 		moea_enter_locked(pm, start + ptoa(diff), m, prot &
1198ce142d9eSAlan Cox 		    (VM_PROT_READ | VM_PROT_EXECUTE), FALSE);
1199ce142d9eSAlan Cox 		m = TAILQ_NEXT(m, listq);
1200ce142d9eSAlan Cox 	}
1201ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
12025244eac9SBenno Rice }
12035244eac9SBenno Rice 
12042053c127SStephan Uphoff void
120559276937SPeter Grehan moea_enter_quick(mmu_t mmu, pmap_t pm, vm_offset_t va, vm_page_t m,
12062053c127SStephan Uphoff     vm_prot_t prot)
1207dca96f1aSAlan Cox {
1208dca96f1aSAlan Cox 
1209ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1210ce142d9eSAlan Cox 	moea_enter_locked(pm, va, m, prot & (VM_PROT_READ | VM_PROT_EXECUTE),
121159276937SPeter Grehan 	    FALSE);
1212ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
12132053c127SStephan Uphoff 
1214dca96f1aSAlan Cox }
1215dca96f1aSAlan Cox 
121656b09388SAlan Cox vm_paddr_t
121759276937SPeter Grehan moea_extract(mmu_t mmu, pmap_t pm, vm_offset_t va)
12185244eac9SBenno Rice {
12190f92104cSBenno Rice 	struct	pvo_entry *pvo;
122048d0b1a0SAlan Cox 	vm_paddr_t pa;
12210f92104cSBenno Rice 
122248d0b1a0SAlan Cox 	PMAP_LOCK(pm);
122359276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
122448d0b1a0SAlan Cox 	if (pvo == NULL)
122548d0b1a0SAlan Cox 		pa = 0;
122648d0b1a0SAlan Cox 	else
122752a7870dSNathan Whitehorn 		pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
122848d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
122948d0b1a0SAlan Cox 	return (pa);
12305244eac9SBenno Rice }
12315244eac9SBenno Rice 
12325244eac9SBenno Rice /*
123384792e72SPeter Grehan  * Atomically extract and hold the physical page with the given
123484792e72SPeter Grehan  * pmap and virtual address pair if that mapping permits the given
123584792e72SPeter Grehan  * protection.
123684792e72SPeter Grehan  */
123784792e72SPeter Grehan vm_page_t
123859276937SPeter Grehan moea_extract_and_hold(mmu_t mmu, pmap_t pmap, vm_offset_t va, vm_prot_t prot)
123984792e72SPeter Grehan {
1240ab50a262SAlan Cox 	struct	pvo_entry *pvo;
124184792e72SPeter Grehan 	vm_page_t m;
124284792e72SPeter Grehan 
124384792e72SPeter Grehan 	m = NULL;
124448d0b1a0SAlan Cox 	vm_page_lock_queues();
124548d0b1a0SAlan Cox 	PMAP_LOCK(pmap);
124659276937SPeter Grehan 	pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
124752a7870dSNathan Whitehorn 	if (pvo != NULL && (pvo->pvo_pte.pte.pte_hi & PTE_VALID) &&
124852a7870dSNathan Whitehorn 	    ((pvo->pvo_pte.pte.pte_lo & PTE_PP) == PTE_RW ||
1249ab50a262SAlan Cox 	     (prot & VM_PROT_WRITE) == 0)) {
125052a7870dSNathan Whitehorn 		m = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN);
125184792e72SPeter Grehan 		vm_page_hold(m);
125284792e72SPeter Grehan 	}
125348d0b1a0SAlan Cox 	vm_page_unlock_queues();
125448d0b1a0SAlan Cox 	PMAP_UNLOCK(pmap);
125584792e72SPeter Grehan 	return (m);
125684792e72SPeter Grehan }
125784792e72SPeter Grehan 
12585244eac9SBenno Rice void
125959276937SPeter Grehan moea_init(mmu_t mmu)
12605244eac9SBenno Rice {
12615244eac9SBenno Rice 
126259276937SPeter Grehan 	moea_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry),
12630ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12640ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
126559276937SPeter Grehan 	moea_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry),
12660ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12670ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
126859276937SPeter Grehan 	moea_initialized = TRUE;
12695244eac9SBenno Rice }
12705244eac9SBenno Rice 
12715244eac9SBenno Rice boolean_t
127259276937SPeter Grehan moea_is_modified(mmu_t mmu, vm_page_t m)
12735244eac9SBenno Rice {
12740f92104cSBenno Rice 
127503b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS |PG_UNMANAGED)) != 0)
12760f92104cSBenno Rice 		return (FALSE);
12770f92104cSBenno Rice 
127859276937SPeter Grehan 	return (moea_query_bit(m, PTE_CHG));
1279566526a9SAlan Cox }
1280566526a9SAlan Cox 
12815244eac9SBenno Rice void
128259276937SPeter Grehan moea_clear_reference(mmu_t mmu, vm_page_t m)
12835244eac9SBenno Rice {
128403b6e025SPeter Grehan 
128503b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
128603b6e025SPeter Grehan 		return;
128759276937SPeter Grehan 	moea_clear_bit(m, PTE_REF, NULL);
128803b6e025SPeter Grehan }
128903b6e025SPeter Grehan 
129003b6e025SPeter Grehan void
129159276937SPeter Grehan moea_clear_modify(mmu_t mmu, vm_page_t m)
129203b6e025SPeter Grehan {
129303b6e025SPeter Grehan 
129403b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
129503b6e025SPeter Grehan 		return;
129659276937SPeter Grehan 	moea_clear_bit(m, PTE_CHG, NULL);
12975244eac9SBenno Rice }
12985244eac9SBenno Rice 
12997f3a4093SMike Silbersack /*
130078985e42SAlan Cox  * Clear the write and modified bits in each of the given page's mappings.
130178985e42SAlan Cox  */
130278985e42SAlan Cox void
130378985e42SAlan Cox moea_remove_write(mmu_t mmu, vm_page_t m)
130478985e42SAlan Cox {
130578985e42SAlan Cox 	struct	pvo_entry *pvo;
130678985e42SAlan Cox 	struct	pte *pt;
130778985e42SAlan Cox 	pmap_t	pmap;
130878985e42SAlan Cox 	u_int	lo;
130978985e42SAlan Cox 
131078985e42SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
131178985e42SAlan Cox 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0 ||
131278985e42SAlan Cox 	    (m->flags & PG_WRITEABLE) == 0)
131378985e42SAlan Cox 		return;
131478985e42SAlan Cox 	lo = moea_attr_fetch(m);
1315e4f72b32SMarcel Moolenaar 	powerpc_sync();
131678985e42SAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
131778985e42SAlan Cox 		pmap = pvo->pvo_pmap;
131878985e42SAlan Cox 		PMAP_LOCK(pmap);
131952a7870dSNathan Whitehorn 		if ((pvo->pvo_pte.pte.pte_lo & PTE_PP) != PTE_BR) {
132078985e42SAlan Cox 			pt = moea_pvo_to_pte(pvo, -1);
132152a7870dSNathan Whitehorn 			pvo->pvo_pte.pte.pte_lo &= ~PTE_PP;
132252a7870dSNathan Whitehorn 			pvo->pvo_pte.pte.pte_lo |= PTE_BR;
132378985e42SAlan Cox 			if (pt != NULL) {
132452a7870dSNathan Whitehorn 				moea_pte_synch(pt, &pvo->pvo_pte.pte);
132552a7870dSNathan Whitehorn 				lo |= pvo->pvo_pte.pte.pte_lo;
132652a7870dSNathan Whitehorn 				pvo->pvo_pte.pte.pte_lo &= ~PTE_CHG;
132752a7870dSNathan Whitehorn 				moea_pte_change(pt, &pvo->pvo_pte.pte,
132878985e42SAlan Cox 				    pvo->pvo_vaddr);
132978985e42SAlan Cox 				mtx_unlock(&moea_table_mutex);
133078985e42SAlan Cox 			}
133178985e42SAlan Cox 		}
133278985e42SAlan Cox 		PMAP_UNLOCK(pmap);
133378985e42SAlan Cox 	}
133478985e42SAlan Cox 	if ((lo & PTE_CHG) != 0) {
133578985e42SAlan Cox 		moea_attr_clear(m, PTE_CHG);
133678985e42SAlan Cox 		vm_page_dirty(m);
133778985e42SAlan Cox 	}
133878985e42SAlan Cox 	vm_page_flag_clear(m, PG_WRITEABLE);
133978985e42SAlan Cox }
134078985e42SAlan Cox 
134178985e42SAlan Cox /*
134259276937SPeter Grehan  *	moea_ts_referenced:
13437f3a4093SMike Silbersack  *
13447f3a4093SMike Silbersack  *	Return a count of reference bits for a page, clearing those bits.
13457f3a4093SMike Silbersack  *	It is not necessary for every reference bit to be cleared, but it
13467f3a4093SMike Silbersack  *	is necessary that 0 only be returned when there are truly no
13477f3a4093SMike Silbersack  *	reference bits set.
13487f3a4093SMike Silbersack  *
13497f3a4093SMike Silbersack  *	XXX: The exact number of bits to check and clear is a matter that
13507f3a4093SMike Silbersack  *	should be tested and standardized at some point in the future for
13517f3a4093SMike Silbersack  *	optimal aging of shared pages.
13527f3a4093SMike Silbersack  */
135359276937SPeter Grehan boolean_t
135459276937SPeter Grehan moea_ts_referenced(mmu_t mmu, vm_page_t m)
13555244eac9SBenno Rice {
135603b6e025SPeter Grehan 	int count;
135703b6e025SPeter Grehan 
135803b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
13595244eac9SBenno Rice 		return (0);
136003b6e025SPeter Grehan 
136159276937SPeter Grehan 	count = moea_clear_bit(m, PTE_REF, NULL);
136203b6e025SPeter Grehan 
136303b6e025SPeter Grehan 	return (count);
13645244eac9SBenno Rice }
13655244eac9SBenno Rice 
13665244eac9SBenno Rice /*
13675244eac9SBenno Rice  * Map a wired page into kernel virtual address space.
13685244eac9SBenno Rice  */
13695244eac9SBenno Rice void
137059276937SPeter Grehan moea_kenter(mmu_t mmu, vm_offset_t va, vm_offset_t pa)
13715244eac9SBenno Rice {
13725244eac9SBenno Rice 	u_int		pte_lo;
13735244eac9SBenno Rice 	int		error;
13745244eac9SBenno Rice 	int		i;
13755244eac9SBenno Rice 
13765244eac9SBenno Rice #if 0
13775244eac9SBenno Rice 	if (va < VM_MIN_KERNEL_ADDRESS)
137859276937SPeter Grehan 		panic("moea_kenter: attempt to enter non-kernel address %#x",
13795244eac9SBenno Rice 		    va);
13805244eac9SBenno Rice #endif
13815244eac9SBenno Rice 
138232bc7846SPeter Grehan 	pte_lo = PTE_I | PTE_G;
138332bc7846SPeter Grehan 	for (i = 0; i < pregions_sz; i++) {
138432bc7846SPeter Grehan 		if ((pa >= pregions[i].mr_start) &&
138532bc7846SPeter Grehan 		    (pa < (pregions[i].mr_start + pregions[i].mr_size))) {
1386e4f72b32SMarcel Moolenaar 			pte_lo = PTE_M;
13875244eac9SBenno Rice 			break;
13885244eac9SBenno Rice 		}
13895244eac9SBenno Rice 	}
13905244eac9SBenno Rice 
13914711f8d7SAlan Cox 	PMAP_LOCK(kernel_pmap);
139259276937SPeter Grehan 	error = moea_pvo_enter(kernel_pmap, moea_upvo_zone,
139359276937SPeter Grehan 	    &moea_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED);
13945244eac9SBenno Rice 
13955244eac9SBenno Rice 	if (error != 0 && error != ENOENT)
139659276937SPeter Grehan 		panic("moea_kenter: failed to enter va %#x pa %#x: %d", va,
13975244eac9SBenno Rice 		    pa, error);
13985244eac9SBenno Rice 
13995244eac9SBenno Rice 	/*
14005244eac9SBenno Rice 	 * Flush the real memory from the instruction cache.
14015244eac9SBenno Rice 	 */
14025244eac9SBenno Rice 	if ((pte_lo & (PTE_I | PTE_G)) == 0) {
140359276937SPeter Grehan 		moea_syncicache(pa, PAGE_SIZE);
14045244eac9SBenno Rice 	}
14054711f8d7SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
14065244eac9SBenno Rice }
14075244eac9SBenno Rice 
1408e79f59e8SBenno Rice /*
1409e79f59e8SBenno Rice  * Extract the physical page address associated with the given kernel virtual
1410e79f59e8SBenno Rice  * address.
1411e79f59e8SBenno Rice  */
14125244eac9SBenno Rice vm_offset_t
141359276937SPeter Grehan moea_kextract(mmu_t mmu, vm_offset_t va)
14145244eac9SBenno Rice {
1415e79f59e8SBenno Rice 	struct		pvo_entry *pvo;
141648d0b1a0SAlan Cox 	vm_paddr_t pa;
1417e79f59e8SBenno Rice 
14180efd0097SPeter Grehan 	/*
141952a7870dSNathan Whitehorn 	 * Allow direct mappings on 32-bit OEA
14200efd0097SPeter Grehan 	 */
14210efd0097SPeter Grehan 	if (va < VM_MIN_KERNEL_ADDRESS) {
14220efd0097SPeter Grehan 		return (va);
14230efd0097SPeter Grehan 	}
14240efd0097SPeter Grehan 
142548d0b1a0SAlan Cox 	PMAP_LOCK(kernel_pmap);
142659276937SPeter Grehan 	pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
142759276937SPeter Grehan 	KASSERT(pvo != NULL, ("moea_kextract: no addr found"));
142852a7870dSNathan Whitehorn 	pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
142948d0b1a0SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
143048d0b1a0SAlan Cox 	return (pa);
1431e79f59e8SBenno Rice }
1432e79f59e8SBenno Rice 
143388afb2a3SBenno Rice /*
143488afb2a3SBenno Rice  * Remove a wired page from kernel virtual address space.
143588afb2a3SBenno Rice  */
14365244eac9SBenno Rice void
143759276937SPeter Grehan moea_kremove(mmu_t mmu, vm_offset_t va)
14385244eac9SBenno Rice {
143988afb2a3SBenno Rice 
144059276937SPeter Grehan 	moea_remove(mmu, kernel_pmap, va, va + PAGE_SIZE);
14415244eac9SBenno Rice }
14425244eac9SBenno Rice 
14435244eac9SBenno Rice /*
14445244eac9SBenno Rice  * Map a range of physical addresses into kernel virtual address space.
14455244eac9SBenno Rice  *
14465244eac9SBenno Rice  * The value passed in *virt is a suggested virtual address for the mapping.
14475244eac9SBenno Rice  * Architectures which can support a direct-mapped physical to virtual region
14485244eac9SBenno Rice  * can return the appropriate address within that region, leaving '*virt'
14495244eac9SBenno Rice  * unchanged.  We cannot and therefore do not; *virt is updated with the
14505244eac9SBenno Rice  * first usable address after the mapped region.
14515244eac9SBenno Rice  */
14525244eac9SBenno Rice vm_offset_t
145359276937SPeter Grehan moea_map(mmu_t mmu, vm_offset_t *virt, vm_offset_t pa_start,
145459276937SPeter Grehan     vm_offset_t pa_end, int prot)
14555244eac9SBenno Rice {
14565244eac9SBenno Rice 	vm_offset_t	sva, va;
14575244eac9SBenno Rice 
14585244eac9SBenno Rice 	sva = *virt;
14595244eac9SBenno Rice 	va = sva;
14605244eac9SBenno Rice 	for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE)
146159276937SPeter Grehan 		moea_kenter(mmu, va, pa_start);
14625244eac9SBenno Rice 	*virt = va;
14635244eac9SBenno Rice 	return (sva);
14645244eac9SBenno Rice }
14655244eac9SBenno Rice 
14665244eac9SBenno Rice /*
14677f3a4093SMike Silbersack  * Returns true if the pmap's pv is one of the first
14687f3a4093SMike Silbersack  * 16 pvs linked to from this page.  This count may
14697f3a4093SMike Silbersack  * be changed upwards or downwards in the future; it
14707f3a4093SMike Silbersack  * is only necessary that true be returned for a small
14717f3a4093SMike Silbersack  * subset of pmaps for proper page aging.
14727f3a4093SMike Silbersack  */
14735244eac9SBenno Rice boolean_t
147459276937SPeter Grehan moea_page_exists_quick(mmu_t mmu, pmap_t pmap, vm_page_t m)
14755244eac9SBenno Rice {
147603b6e025SPeter Grehan         int loops;
147703b6e025SPeter Grehan 	struct pvo_entry *pvo;
147803b6e025SPeter Grehan 
147959276937SPeter Grehan         if (!moea_initialized || (m->flags & PG_FICTITIOUS))
148003b6e025SPeter Grehan                 return FALSE;
148103b6e025SPeter Grehan 
148203b6e025SPeter Grehan 	loops = 0;
148303b6e025SPeter Grehan 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
148403b6e025SPeter Grehan 		if (pvo->pvo_pmap == pmap)
148503b6e025SPeter Grehan 			return (TRUE);
148603b6e025SPeter Grehan 		if (++loops >= 16)
148703b6e025SPeter Grehan 			break;
148803b6e025SPeter Grehan 	}
148903b6e025SPeter Grehan 
149003b6e025SPeter Grehan 	return (FALSE);
14915244eac9SBenno Rice }
14925244eac9SBenno Rice 
149359677d3cSAlan Cox /*
149459677d3cSAlan Cox  * Return the number of managed mappings to the given physical page
149559677d3cSAlan Cox  * that are wired.
149659677d3cSAlan Cox  */
149759677d3cSAlan Cox int
149859677d3cSAlan Cox moea_page_wired_mappings(mmu_t mmu, vm_page_t m)
149959677d3cSAlan Cox {
150059677d3cSAlan Cox 	struct pvo_entry *pvo;
150159677d3cSAlan Cox 	int count;
150259677d3cSAlan Cox 
150359677d3cSAlan Cox 	count = 0;
150459677d3cSAlan Cox 	if (!moea_initialized || (m->flags & PG_FICTITIOUS) != 0)
150559677d3cSAlan Cox 		return (count);
150659677d3cSAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
150759677d3cSAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink)
150859677d3cSAlan Cox 		if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
150959677d3cSAlan Cox 			count++;
151059677d3cSAlan Cox 	return (count);
151159677d3cSAlan Cox }
151259677d3cSAlan Cox 
151359276937SPeter Grehan static u_int	moea_vsidcontext;
15145244eac9SBenno Rice 
15155244eac9SBenno Rice void
151659276937SPeter Grehan moea_pinit(mmu_t mmu, pmap_t pmap)
15175244eac9SBenno Rice {
15185244eac9SBenno Rice 	int	i, mask;
15195244eac9SBenno Rice 	u_int	entropy;
15205244eac9SBenno Rice 
152159276937SPeter Grehan 	KASSERT((int)pmap < VM_MIN_KERNEL_ADDRESS, ("moea_pinit: virt pmap"));
152248d0b1a0SAlan Cox 	PMAP_LOCK_INIT(pmap);
15234daf20b2SPeter Grehan 
15245244eac9SBenno Rice 	entropy = 0;
15255244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(entropy));
15265244eac9SBenno Rice 
152752a7870dSNathan Whitehorn 	if ((pmap->pmap_phys = (pmap_t)moea_kextract(mmu, (vm_offset_t)pmap))
152852a7870dSNathan Whitehorn 	    == NULL) {
152952a7870dSNathan Whitehorn 		pmap->pmap_phys = pmap;
153052a7870dSNathan Whitehorn 	}
153152a7870dSNathan Whitehorn 
153252a7870dSNathan Whitehorn 
15335244eac9SBenno Rice 	/*
15345244eac9SBenno Rice 	 * Allocate some segment registers for this pmap.
15355244eac9SBenno Rice 	 */
15365244eac9SBenno Rice 	for (i = 0; i < NPMAPS; i += VSID_NBPW) {
15375244eac9SBenno Rice 		u_int	hash, n;
15385244eac9SBenno Rice 
15395244eac9SBenno Rice 		/*
15405244eac9SBenno Rice 		 * Create a new value by mutiplying by a prime and adding in
15415244eac9SBenno Rice 		 * entropy from the timebase register.  This is to make the
15425244eac9SBenno Rice 		 * VSID more random so that the PT hash function collides
15435244eac9SBenno Rice 		 * less often.  (Note that the prime casues gcc to do shifts
15445244eac9SBenno Rice 		 * instead of a multiply.)
15455244eac9SBenno Rice 		 */
154659276937SPeter Grehan 		moea_vsidcontext = (moea_vsidcontext * 0x1105) + entropy;
154759276937SPeter Grehan 		hash = moea_vsidcontext & (NPMAPS - 1);
15485244eac9SBenno Rice 		if (hash == 0)		/* 0 is special, avoid it */
15495244eac9SBenno Rice 			continue;
15505244eac9SBenno Rice 		n = hash >> 5;
15515244eac9SBenno Rice 		mask = 1 << (hash & (VSID_NBPW - 1));
155259276937SPeter Grehan 		hash = (moea_vsidcontext & 0xfffff);
155359276937SPeter Grehan 		if (moea_vsid_bitmap[n] & mask) {	/* collision? */
15545244eac9SBenno Rice 			/* anything free in this bucket? */
155559276937SPeter Grehan 			if (moea_vsid_bitmap[n] == 0xffffffff) {
155659276937SPeter Grehan 				entropy = (moea_vsidcontext >> 20);
15575244eac9SBenno Rice 				continue;
15585244eac9SBenno Rice 			}
155959276937SPeter Grehan 			i = ffs(~moea_vsid_bitmap[i]) - 1;
15605244eac9SBenno Rice 			mask = 1 << i;
15615244eac9SBenno Rice 			hash &= 0xfffff & ~(VSID_NBPW - 1);
15625244eac9SBenno Rice 			hash |= i;
15635244eac9SBenno Rice 		}
156459276937SPeter Grehan 		moea_vsid_bitmap[n] |= mask;
15655244eac9SBenno Rice 		for (i = 0; i < 16; i++)
15665244eac9SBenno Rice 			pmap->pm_sr[i] = VSID_MAKE(i, hash);
15675244eac9SBenno Rice 		return;
15685244eac9SBenno Rice 	}
15695244eac9SBenno Rice 
157059276937SPeter Grehan 	panic("moea_pinit: out of segments");
15715244eac9SBenno Rice }
15725244eac9SBenno Rice 
15735244eac9SBenno Rice /*
15745244eac9SBenno Rice  * Initialize the pmap associated with process 0.
15755244eac9SBenno Rice  */
15765244eac9SBenno Rice void
157759276937SPeter Grehan moea_pinit0(mmu_t mmu, pmap_t pm)
15785244eac9SBenno Rice {
15795244eac9SBenno Rice 
158059276937SPeter Grehan 	moea_pinit(mmu, pm);
15815244eac9SBenno Rice 	bzero(&pm->pm_stats, sizeof(pm->pm_stats));
15825244eac9SBenno Rice }
15835244eac9SBenno Rice 
1584e79f59e8SBenno Rice /*
1585e79f59e8SBenno Rice  * Set the physical protection on the specified range of this map as requested.
1586e79f59e8SBenno Rice  */
15875244eac9SBenno Rice void
158859276937SPeter Grehan moea_protect(mmu_t mmu, pmap_t pm, vm_offset_t sva, vm_offset_t eva,
158959276937SPeter Grehan     vm_prot_t prot)
15905244eac9SBenno Rice {
1591e79f59e8SBenno Rice 	struct	pvo_entry *pvo;
1592e79f59e8SBenno Rice 	struct	pte *pt;
1593e79f59e8SBenno Rice 	int	pteidx;
1594e79f59e8SBenno Rice 
1595e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
159659276937SPeter Grehan 	    ("moea_protect: non current pmap"));
1597e79f59e8SBenno Rice 
1598e79f59e8SBenno Rice 	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
159959276937SPeter Grehan 		moea_remove(mmu, pm, sva, eva);
1600e79f59e8SBenno Rice 		return;
1601e79f59e8SBenno Rice 	}
1602e79f59e8SBenno Rice 
16033d2e54c3SAlan Cox 	vm_page_lock_queues();
160448d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1605e79f59e8SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
160659276937SPeter Grehan 		pvo = moea_pvo_find_va(pm, sva, &pteidx);
1607e79f59e8SBenno Rice 		if (pvo == NULL)
1608e79f59e8SBenno Rice 			continue;
1609e79f59e8SBenno Rice 
1610e79f59e8SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
1611e79f59e8SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
1612e79f59e8SBenno Rice 
1613e79f59e8SBenno Rice 		/*
1614e79f59e8SBenno Rice 		 * Grab the PTE pointer before we diddle with the cached PTE
1615e79f59e8SBenno Rice 		 * copy.
1616e79f59e8SBenno Rice 		 */
161759276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, pteidx);
1618e79f59e8SBenno Rice 		/*
1619e79f59e8SBenno Rice 		 * Change the protection of the page.
1620e79f59e8SBenno Rice 		 */
162152a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~PTE_PP;
162252a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo |= PTE_BR;
1623e79f59e8SBenno Rice 
1624e79f59e8SBenno Rice 		/*
1625e79f59e8SBenno Rice 		 * If the PVO is in the page table, update that pte as well.
1626e79f59e8SBenno Rice 		 */
1627d644a0b7SAlan Cox 		if (pt != NULL) {
162852a7870dSNathan Whitehorn 			moea_pte_change(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr);
1629d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
1630d644a0b7SAlan Cox 		}
1631e79f59e8SBenno Rice 	}
16323d2e54c3SAlan Cox 	vm_page_unlock_queues();
163348d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
16345244eac9SBenno Rice }
16355244eac9SBenno Rice 
163688afb2a3SBenno Rice /*
163788afb2a3SBenno Rice  * Map a list of wired pages into kernel virtual address space.  This is
163888afb2a3SBenno Rice  * intended for temporary mappings which do not need page modification or
163988afb2a3SBenno Rice  * references recorded.  Existing mappings in the region are overwritten.
164088afb2a3SBenno Rice  */
16415244eac9SBenno Rice void
164259276937SPeter Grehan moea_qenter(mmu_t mmu, vm_offset_t sva, vm_page_t *m, int count)
16435244eac9SBenno Rice {
164403b6e025SPeter Grehan 	vm_offset_t va;
16455244eac9SBenno Rice 
164603b6e025SPeter Grehan 	va = sva;
164703b6e025SPeter Grehan 	while (count-- > 0) {
164859276937SPeter Grehan 		moea_kenter(mmu, va, VM_PAGE_TO_PHYS(*m));
164903b6e025SPeter Grehan 		va += PAGE_SIZE;
165003b6e025SPeter Grehan 		m++;
165103b6e025SPeter Grehan 	}
16525244eac9SBenno Rice }
16535244eac9SBenno Rice 
165488afb2a3SBenno Rice /*
165588afb2a3SBenno Rice  * Remove page mappings from kernel virtual address space.  Intended for
165659276937SPeter Grehan  * temporary mappings entered by moea_qenter.
165788afb2a3SBenno Rice  */
16585244eac9SBenno Rice void
165959276937SPeter Grehan moea_qremove(mmu_t mmu, vm_offset_t sva, int count)
16605244eac9SBenno Rice {
166103b6e025SPeter Grehan 	vm_offset_t va;
166288afb2a3SBenno Rice 
166303b6e025SPeter Grehan 	va = sva;
166403b6e025SPeter Grehan 	while (count-- > 0) {
166559276937SPeter Grehan 		moea_kremove(mmu, va);
166603b6e025SPeter Grehan 		va += PAGE_SIZE;
166703b6e025SPeter Grehan 	}
16685244eac9SBenno Rice }
16695244eac9SBenno Rice 
16705244eac9SBenno Rice void
167159276937SPeter Grehan moea_release(mmu_t mmu, pmap_t pmap)
16725244eac9SBenno Rice {
167332bc7846SPeter Grehan         int idx, mask;
167432bc7846SPeter Grehan 
167532bc7846SPeter Grehan 	/*
167632bc7846SPeter Grehan 	 * Free segment register's VSID
167732bc7846SPeter Grehan 	 */
167832bc7846SPeter Grehan         if (pmap->pm_sr[0] == 0)
167959276937SPeter Grehan                 panic("moea_release");
168032bc7846SPeter Grehan 
168132bc7846SPeter Grehan         idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1);
168232bc7846SPeter Grehan         mask = 1 << (idx % VSID_NBPW);
168332bc7846SPeter Grehan         idx /= VSID_NBPW;
168459276937SPeter Grehan         moea_vsid_bitmap[idx] &= ~mask;
168548d0b1a0SAlan Cox 	PMAP_LOCK_DESTROY(pmap);
16865244eac9SBenno Rice }
16875244eac9SBenno Rice 
168888afb2a3SBenno Rice /*
168988afb2a3SBenno Rice  * Remove the given range of addresses from the specified map.
169088afb2a3SBenno Rice  */
16915244eac9SBenno Rice void
169259276937SPeter Grehan moea_remove(mmu_t mmu, pmap_t pm, vm_offset_t sva, vm_offset_t eva)
16935244eac9SBenno Rice {
169488afb2a3SBenno Rice 	struct	pvo_entry *pvo;
169588afb2a3SBenno Rice 	int	pteidx;
169688afb2a3SBenno Rice 
16973d2e54c3SAlan Cox 	vm_page_lock_queues();
169848d0b1a0SAlan Cox 	PMAP_LOCK(pm);
169988afb2a3SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
170059276937SPeter Grehan 		pvo = moea_pvo_find_va(pm, sva, &pteidx);
170188afb2a3SBenno Rice 		if (pvo != NULL) {
170259276937SPeter Grehan 			moea_pvo_remove(pvo, pteidx);
170388afb2a3SBenno Rice 		}
170488afb2a3SBenno Rice 	}
170548d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
170694aa7aecSPeter Grehan 	vm_page_unlock_queues();
17075244eac9SBenno Rice }
17085244eac9SBenno Rice 
1709e79f59e8SBenno Rice /*
171059276937SPeter Grehan  * Remove physical page from all pmaps in which it resides. moea_pvo_remove()
171103b6e025SPeter Grehan  * will reflect changes in pte's back to the vm_page.
171203b6e025SPeter Grehan  */
171303b6e025SPeter Grehan void
171459276937SPeter Grehan moea_remove_all(mmu_t mmu, vm_page_t m)
171503b6e025SPeter Grehan {
171603b6e025SPeter Grehan 	struct  pvo_head *pvo_head;
171703b6e025SPeter Grehan 	struct	pvo_entry *pvo, *next_pvo;
171848d0b1a0SAlan Cox 	pmap_t	pmap;
171903b6e025SPeter Grehan 
172084792e72SPeter Grehan 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
172103b6e025SPeter Grehan 
172203b6e025SPeter Grehan 	pvo_head = vm_page_to_pvoh(m);
172303b6e025SPeter Grehan 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
172403b6e025SPeter Grehan 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
172503b6e025SPeter Grehan 
172659276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
172748d0b1a0SAlan Cox 		pmap = pvo->pvo_pmap;
172848d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
172959276937SPeter Grehan 		moea_pvo_remove(pvo, -1);
173048d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
173103b6e025SPeter Grehan 	}
173203b6e025SPeter Grehan 	vm_page_flag_clear(m, PG_WRITEABLE);
173303b6e025SPeter Grehan }
173403b6e025SPeter Grehan 
173503b6e025SPeter Grehan /*
17365244eac9SBenno Rice  * Allocate a physical page of memory directly from the phys_avail map.
173759276937SPeter Grehan  * Can only be called from moea_bootstrap before avail start and end are
17385244eac9SBenno Rice  * calculated.
17395244eac9SBenno Rice  */
17405244eac9SBenno Rice static vm_offset_t
174159276937SPeter Grehan moea_bootstrap_alloc(vm_size_t size, u_int align)
17425244eac9SBenno Rice {
17435244eac9SBenno Rice 	vm_offset_t	s, e;
17445244eac9SBenno Rice 	int		i, j;
17455244eac9SBenno Rice 
17465244eac9SBenno Rice 	size = round_page(size);
17475244eac9SBenno Rice 	for (i = 0; phys_avail[i + 1] != 0; i += 2) {
17485244eac9SBenno Rice 		if (align != 0)
17495244eac9SBenno Rice 			s = (phys_avail[i] + align - 1) & ~(align - 1);
17505244eac9SBenno Rice 		else
17515244eac9SBenno Rice 			s = phys_avail[i];
17525244eac9SBenno Rice 		e = s + size;
17535244eac9SBenno Rice 
17545244eac9SBenno Rice 		if (s < phys_avail[i] || e > phys_avail[i + 1])
17555244eac9SBenno Rice 			continue;
17565244eac9SBenno Rice 
17575244eac9SBenno Rice 		if (s == phys_avail[i]) {
17585244eac9SBenno Rice 			phys_avail[i] += size;
17595244eac9SBenno Rice 		} else if (e == phys_avail[i + 1]) {
17605244eac9SBenno Rice 			phys_avail[i + 1] -= size;
17615244eac9SBenno Rice 		} else {
17625244eac9SBenno Rice 			for (j = phys_avail_count * 2; j > i; j -= 2) {
17635244eac9SBenno Rice 				phys_avail[j] = phys_avail[j - 2];
17645244eac9SBenno Rice 				phys_avail[j + 1] = phys_avail[j - 1];
17655244eac9SBenno Rice 			}
17665244eac9SBenno Rice 
17675244eac9SBenno Rice 			phys_avail[i + 3] = phys_avail[i + 1];
17685244eac9SBenno Rice 			phys_avail[i + 1] = s;
17695244eac9SBenno Rice 			phys_avail[i + 2] = e;
17705244eac9SBenno Rice 			phys_avail_count++;
17715244eac9SBenno Rice 		}
17725244eac9SBenno Rice 
17735244eac9SBenno Rice 		return (s);
17745244eac9SBenno Rice 	}
177559276937SPeter Grehan 	panic("moea_bootstrap_alloc: could not allocate memory");
17765244eac9SBenno Rice }
17775244eac9SBenno Rice 
17785244eac9SBenno Rice static void
177959276937SPeter Grehan moea_syncicache(vm_offset_t pa, vm_size_t len)
17805244eac9SBenno Rice {
17815244eac9SBenno Rice 	__syncicache((void *)pa, len);
17825244eac9SBenno Rice }
17835244eac9SBenno Rice 
17845244eac9SBenno Rice static int
178559276937SPeter Grehan moea_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head,
17865244eac9SBenno Rice     vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags)
17875244eac9SBenno Rice {
17885244eac9SBenno Rice 	struct	pvo_entry *pvo;
17895244eac9SBenno Rice 	u_int	sr;
17905244eac9SBenno Rice 	int	first;
17915244eac9SBenno Rice 	u_int	ptegidx;
17925244eac9SBenno Rice 	int	i;
179332bc7846SPeter Grehan 	int     bootstrap;
17945244eac9SBenno Rice 
179559276937SPeter Grehan 	moea_pvo_enter_calls++;
17968207b362SBenno Rice 	first = 0;
179732bc7846SPeter Grehan 	bootstrap = 0;
179832bc7846SPeter Grehan 
17995244eac9SBenno Rice 	/*
18005244eac9SBenno Rice 	 * Compute the PTE Group index.
18015244eac9SBenno Rice 	 */
18025244eac9SBenno Rice 	va &= ~ADDR_POFF;
18035244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
18045244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
18055244eac9SBenno Rice 
18065244eac9SBenno Rice 	/*
18075244eac9SBenno Rice 	 * Remove any existing mapping for this page.  Reuse the pvo entry if
18085244eac9SBenno Rice 	 * there is a mapping.
18095244eac9SBenno Rice 	 */
181059276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
181159276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
18125244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
181352a7870dSNathan Whitehorn 			if ((pvo->pvo_pte.pte.pte_lo & PTE_RPGN) == pa &&
181452a7870dSNathan Whitehorn 			    (pvo->pvo_pte.pte.pte_lo & PTE_PP) ==
1815fafc7362SBenno Rice 			    (pte_lo & PTE_PP)) {
181659276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
181749f8f727SBenno Rice 				return (0);
1818fafc7362SBenno Rice 			}
181959276937SPeter Grehan 			moea_pvo_remove(pvo, -1);
18205244eac9SBenno Rice 			break;
18215244eac9SBenno Rice 		}
18225244eac9SBenno Rice 	}
18235244eac9SBenno Rice 
18245244eac9SBenno Rice 	/*
18255244eac9SBenno Rice 	 * If we aren't overwriting a mapping, try to allocate.
18265244eac9SBenno Rice 	 */
182759276937SPeter Grehan 	if (moea_initialized) {
1828378862a7SJeff Roberson 		pvo = uma_zalloc(zone, M_NOWAIT);
182949f8f727SBenno Rice 	} else {
183059276937SPeter Grehan 		if (moea_bpvo_pool_index >= BPVO_POOL_SIZE) {
183159276937SPeter Grehan 			panic("moea_enter: bpvo pool exhausted, %d, %d, %d",
183259276937SPeter Grehan 			      moea_bpvo_pool_index, BPVO_POOL_SIZE,
18330d290675SBenno Rice 			      BPVO_POOL_SIZE * sizeof(struct pvo_entry));
183449f8f727SBenno Rice 		}
183559276937SPeter Grehan 		pvo = &moea_bpvo_pool[moea_bpvo_pool_index];
183659276937SPeter Grehan 		moea_bpvo_pool_index++;
183732bc7846SPeter Grehan 		bootstrap = 1;
183849f8f727SBenno Rice 	}
18395244eac9SBenno Rice 
18405244eac9SBenno Rice 	if (pvo == NULL) {
184159276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
18425244eac9SBenno Rice 		return (ENOMEM);
18435244eac9SBenno Rice 	}
18445244eac9SBenno Rice 
184559276937SPeter Grehan 	moea_pvo_entries++;
18465244eac9SBenno Rice 	pvo->pvo_vaddr = va;
18475244eac9SBenno Rice 	pvo->pvo_pmap = pm;
184859276937SPeter Grehan 	LIST_INSERT_HEAD(&moea_pvo_table[ptegidx], pvo, pvo_olink);
18495244eac9SBenno Rice 	pvo->pvo_vaddr &= ~ADDR_POFF;
18505244eac9SBenno Rice 	if (flags & VM_PROT_EXECUTE)
18515244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_EXECUTABLE;
18525244eac9SBenno Rice 	if (flags & PVO_WIRED)
18535244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_WIRED;
185459276937SPeter Grehan 	if (pvo_head != &moea_pvo_kunmanaged)
18555244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_MANAGED;
185632bc7846SPeter Grehan 	if (bootstrap)
185732bc7846SPeter Grehan 		pvo->pvo_vaddr |= PVO_BOOTSTRAP;
18584dba5df1SPeter Grehan 	if (flags & PVO_FAKE)
18594dba5df1SPeter Grehan 		pvo->pvo_vaddr |= PVO_FAKE;
18604dba5df1SPeter Grehan 
186152a7870dSNathan Whitehorn 	moea_pte_create(&pvo->pvo_pte.pte, sr, va, pa | pte_lo);
18625244eac9SBenno Rice 
18635244eac9SBenno Rice 	/*
18645244eac9SBenno Rice 	 * Remember if the list was empty and therefore will be the first
18655244eac9SBenno Rice 	 * item.
18665244eac9SBenno Rice 	 */
18678207b362SBenno Rice 	if (LIST_FIRST(pvo_head) == NULL)
18688207b362SBenno Rice 		first = 1;
18695244eac9SBenno Rice 	LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink);
18704dba5df1SPeter Grehan 
187152a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_lo & PVO_WIRED)
1872c3d11d22SAlan Cox 		pm->pm_stats.wired_count++;
1873c3d11d22SAlan Cox 	pm->pm_stats.resident_count++;
18745244eac9SBenno Rice 
18755244eac9SBenno Rice 	/*
18765244eac9SBenno Rice 	 * We hope this succeeds but it isn't required.
18775244eac9SBenno Rice 	 */
187852a7870dSNathan Whitehorn 	i = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte);
18795244eac9SBenno Rice 	if (i >= 0) {
18805244eac9SBenno Rice 		PVO_PTEGIDX_SET(pvo, i);
18815244eac9SBenno Rice 	} else {
188259276937SPeter Grehan 		panic("moea_pvo_enter: overflow");
188359276937SPeter Grehan 		moea_pte_overflow++;
18845244eac9SBenno Rice 	}
188559276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
18864dba5df1SPeter Grehan 
18875244eac9SBenno Rice 	return (first ? ENOENT : 0);
18885244eac9SBenno Rice }
18895244eac9SBenno Rice 
18905244eac9SBenno Rice static void
189159276937SPeter Grehan moea_pvo_remove(struct pvo_entry *pvo, int pteidx)
18925244eac9SBenno Rice {
18935244eac9SBenno Rice 	struct	pte *pt;
18945244eac9SBenno Rice 
18955244eac9SBenno Rice 	/*
18965244eac9SBenno Rice 	 * If there is an active pte entry, we need to deactivate it (and
18975244eac9SBenno Rice 	 * save the ref & cfg bits).
18985244eac9SBenno Rice 	 */
189959276937SPeter Grehan 	pt = moea_pvo_to_pte(pvo, pteidx);
19005244eac9SBenno Rice 	if (pt != NULL) {
190152a7870dSNathan Whitehorn 		moea_pte_unset(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr);
1902d644a0b7SAlan Cox 		mtx_unlock(&moea_table_mutex);
19035244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
19045244eac9SBenno Rice 	} else {
190559276937SPeter Grehan 		moea_pte_overflow--;
19065244eac9SBenno Rice 	}
19075244eac9SBenno Rice 
19085244eac9SBenno Rice 	/*
19095244eac9SBenno Rice 	 * Update our statistics.
19105244eac9SBenno Rice 	 */
19115244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count--;
191252a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_lo & PVO_WIRED)
19135244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count--;
19145244eac9SBenno Rice 
19155244eac9SBenno Rice 	/*
19165244eac9SBenno Rice 	 * Save the REF/CHG bits into their cache if the page is managed.
19175244eac9SBenno Rice 	 */
19184dba5df1SPeter Grehan 	if ((pvo->pvo_vaddr & (PVO_MANAGED|PVO_FAKE)) == PVO_MANAGED) {
19195244eac9SBenno Rice 		struct	vm_page *pg;
19205244eac9SBenno Rice 
192152a7870dSNathan Whitehorn 		pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN);
19225244eac9SBenno Rice 		if (pg != NULL) {
192352a7870dSNathan Whitehorn 			moea_attr_save(pg, pvo->pvo_pte.pte.pte_lo &
19245244eac9SBenno Rice 			    (PTE_REF | PTE_CHG));
19255244eac9SBenno Rice 		}
19265244eac9SBenno Rice 	}
19275244eac9SBenno Rice 
19285244eac9SBenno Rice 	/*
19295244eac9SBenno Rice 	 * Remove this PVO from the PV list.
19305244eac9SBenno Rice 	 */
19315244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_vlink);
19325244eac9SBenno Rice 
19335244eac9SBenno Rice 	/*
19345244eac9SBenno Rice 	 * Remove this from the overflow list and return it to the pool
19355244eac9SBenno Rice 	 * if we aren't going to reuse it.
19365244eac9SBenno Rice 	 */
19375244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_olink);
193849f8f727SBenno Rice 	if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP))
193959276937SPeter Grehan 		uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? moea_mpvo_zone :
194059276937SPeter Grehan 		    moea_upvo_zone, pvo);
194159276937SPeter Grehan 	moea_pvo_entries--;
194259276937SPeter Grehan 	moea_pvo_remove_calls++;
19435244eac9SBenno Rice }
19445244eac9SBenno Rice 
19455244eac9SBenno Rice static __inline int
194659276937SPeter Grehan moea_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx)
19475244eac9SBenno Rice {
19485244eac9SBenno Rice 	int	pteidx;
19495244eac9SBenno Rice 
19505244eac9SBenno Rice 	/*
19515244eac9SBenno Rice 	 * We can find the actual pte entry without searching by grabbing
19525244eac9SBenno Rice 	 * the PTEG index from 3 unused bits in pte_lo[11:9] and by
19535244eac9SBenno Rice 	 * noticing the HID bit.
19545244eac9SBenno Rice 	 */
19555244eac9SBenno Rice 	pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo);
195652a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_hi & PTE_HID)
195759276937SPeter Grehan 		pteidx ^= moea_pteg_mask * 8;
19585244eac9SBenno Rice 
19595244eac9SBenno Rice 	return (pteidx);
19605244eac9SBenno Rice }
19615244eac9SBenno Rice 
19625244eac9SBenno Rice static struct pvo_entry *
196359276937SPeter Grehan moea_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p)
19645244eac9SBenno Rice {
19655244eac9SBenno Rice 	struct	pvo_entry *pvo;
19665244eac9SBenno Rice 	int	ptegidx;
19675244eac9SBenno Rice 	u_int	sr;
19685244eac9SBenno Rice 
19695244eac9SBenno Rice 	va &= ~ADDR_POFF;
19705244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
19715244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
19725244eac9SBenno Rice 
197359276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
197459276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
19755244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
19765244eac9SBenno Rice 			if (pteidx_p)
197759276937SPeter Grehan 				*pteidx_p = moea_pvo_pte_index(pvo, ptegidx);
1978f489bf21SAlan Cox 			break;
19795244eac9SBenno Rice 		}
19805244eac9SBenno Rice 	}
198159276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
19825244eac9SBenno Rice 
1983f489bf21SAlan Cox 	return (pvo);
19845244eac9SBenno Rice }
19855244eac9SBenno Rice 
19865244eac9SBenno Rice static struct pte *
198759276937SPeter Grehan moea_pvo_to_pte(const struct pvo_entry *pvo, int pteidx)
19885244eac9SBenno Rice {
19895244eac9SBenno Rice 	struct	pte *pt;
19905244eac9SBenno Rice 
19915244eac9SBenno Rice 	/*
19925244eac9SBenno Rice 	 * If we haven't been supplied the ptegidx, calculate it.
19935244eac9SBenno Rice 	 */
19945244eac9SBenno Rice 	if (pteidx == -1) {
19955244eac9SBenno Rice 		int	ptegidx;
19965244eac9SBenno Rice 		u_int	sr;
19975244eac9SBenno Rice 
19985244eac9SBenno Rice 		sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr);
19995244eac9SBenno Rice 		ptegidx = va_to_pteg(sr, pvo->pvo_vaddr);
200059276937SPeter Grehan 		pteidx = moea_pvo_pte_index(pvo, ptegidx);
20015244eac9SBenno Rice 	}
20025244eac9SBenno Rice 
200359276937SPeter Grehan 	pt = &moea_pteg_table[pteidx >> 3].pt[pteidx & 7];
2004d644a0b7SAlan Cox 	mtx_lock(&moea_table_mutex);
20055244eac9SBenno Rice 
200652a7870dSNathan Whitehorn 	if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) {
200759276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte in pvo but no "
20085244eac9SBenno Rice 		    "valid pte index", pvo);
20095244eac9SBenno Rice 	}
20105244eac9SBenno Rice 
201152a7870dSNathan Whitehorn 	if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) {
201259276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte index in pvo "
20135244eac9SBenno Rice 		    "pvo but no valid pte", pvo);
20145244eac9SBenno Rice 	}
20155244eac9SBenno Rice 
201652a7870dSNathan Whitehorn 	if ((pt->pte_hi ^ (pvo->pvo_pte.pte.pte_hi & ~PTE_VALID)) == PTE_VALID) {
201752a7870dSNathan Whitehorn 		if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0) {
201859276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p has valid pte in "
201959276937SPeter Grehan 			    "moea_pteg_table %p but invalid in pvo", pvo, pt);
20205244eac9SBenno Rice 		}
20215244eac9SBenno Rice 
202252a7870dSNathan Whitehorn 		if (((pt->pte_lo ^ pvo->pvo_pte.pte.pte_lo) & ~(PTE_CHG|PTE_REF))
20235244eac9SBenno Rice 		    != 0) {
202459276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p pte does not match "
202559276937SPeter Grehan 			    "pte %p in moea_pteg_table", pvo, pt);
20265244eac9SBenno Rice 		}
20275244eac9SBenno Rice 
2028d644a0b7SAlan Cox 		mtx_assert(&moea_table_mutex, MA_OWNED);
20295244eac9SBenno Rice 		return (pt);
20305244eac9SBenno Rice 	}
20315244eac9SBenno Rice 
203252a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_hi & PTE_VALID) {
203359276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has invalid pte %p in "
203459276937SPeter Grehan 		    "moea_pteg_table but valid in pvo", pvo, pt);
20355244eac9SBenno Rice 	}
20365244eac9SBenno Rice 
2037d644a0b7SAlan Cox 	mtx_unlock(&moea_table_mutex);
20385244eac9SBenno Rice 	return (NULL);
20395244eac9SBenno Rice }
20405244eac9SBenno Rice 
20415244eac9SBenno Rice /*
20425244eac9SBenno Rice  * XXX: THIS STUFF SHOULD BE IN pte.c?
20435244eac9SBenno Rice  */
20445244eac9SBenno Rice int
204559276937SPeter Grehan moea_pte_spill(vm_offset_t addr)
20465244eac9SBenno Rice {
20475244eac9SBenno Rice 	struct	pvo_entry *source_pvo, *victim_pvo;
20485244eac9SBenno Rice 	struct	pvo_entry *pvo;
20495244eac9SBenno Rice 	int	ptegidx, i, j;
20505244eac9SBenno Rice 	u_int	sr;
20515244eac9SBenno Rice 	struct	pteg *pteg;
20525244eac9SBenno Rice 	struct	pte *pt;
20535244eac9SBenno Rice 
205459276937SPeter Grehan 	moea_pte_spills++;
20555244eac9SBenno Rice 
2056d080d5fdSBenno Rice 	sr = mfsrin(addr);
20575244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, addr);
20585244eac9SBenno Rice 
20595244eac9SBenno Rice 	/*
20605244eac9SBenno Rice 	 * Have to substitute some entry.  Use the primary hash for this.
20615244eac9SBenno Rice 	 * Use low bits of timebase as random generator.
20625244eac9SBenno Rice 	 */
206359276937SPeter Grehan 	pteg = &moea_pteg_table[ptegidx];
206459276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
20655244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(i));
20665244eac9SBenno Rice 	i &= 7;
20675244eac9SBenno Rice 	pt = &pteg->pt[i];
20685244eac9SBenno Rice 
20695244eac9SBenno Rice 	source_pvo = NULL;
20705244eac9SBenno Rice 	victim_pvo = NULL;
207159276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
20725244eac9SBenno Rice 		/*
20735244eac9SBenno Rice 		 * We need to find a pvo entry for this address.
20745244eac9SBenno Rice 		 */
207559276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);
20765244eac9SBenno Rice 		if (source_pvo == NULL &&
207752a7870dSNathan Whitehorn 		    moea_pte_match(&pvo->pvo_pte.pte, sr, addr,
207852a7870dSNathan Whitehorn 		    pvo->pvo_pte.pte.pte_hi & PTE_HID)) {
20795244eac9SBenno Rice 			/*
20805244eac9SBenno Rice 			 * Now found an entry to be spilled into the pteg.
20815244eac9SBenno Rice 			 * The PTE is now valid, so we know it's active.
20825244eac9SBenno Rice 			 */
208352a7870dSNathan Whitehorn 			j = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte);
20845244eac9SBenno Rice 
20855244eac9SBenno Rice 			if (j >= 0) {
20865244eac9SBenno Rice 				PVO_PTEGIDX_SET(pvo, j);
208759276937SPeter Grehan 				moea_pte_overflow--;
208859276937SPeter Grehan 				MOEA_PVO_CHECK(pvo);
208959276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
20905244eac9SBenno Rice 				return (1);
20915244eac9SBenno Rice 			}
20925244eac9SBenno Rice 
20935244eac9SBenno Rice 			source_pvo = pvo;
20945244eac9SBenno Rice 
20955244eac9SBenno Rice 			if (victim_pvo != NULL)
20965244eac9SBenno Rice 				break;
20975244eac9SBenno Rice 		}
20985244eac9SBenno Rice 
20995244eac9SBenno Rice 		/*
21005244eac9SBenno Rice 		 * We also need the pvo entry of the victim we are replacing
21015244eac9SBenno Rice 		 * so save the R & C bits of the PTE.
21025244eac9SBenno Rice 		 */
21035244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL &&
210452a7870dSNathan Whitehorn 		    moea_pte_compare(pt, &pvo->pvo_pte.pte)) {
21055244eac9SBenno Rice 			victim_pvo = pvo;
21065244eac9SBenno Rice 			if (source_pvo != NULL)
21075244eac9SBenno Rice 				break;
21085244eac9SBenno Rice 		}
21095244eac9SBenno Rice 	}
21105244eac9SBenno Rice 
2111f489bf21SAlan Cox 	if (source_pvo == NULL) {
211259276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
21135244eac9SBenno Rice 		return (0);
2114f489bf21SAlan Cox 	}
21155244eac9SBenno Rice 
21165244eac9SBenno Rice 	if (victim_pvo == NULL) {
21175244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0)
211859276937SPeter Grehan 			panic("moea_pte_spill: victim p-pte (%p) has no pvo"
21195244eac9SBenno Rice 			    "entry", pt);
21205244eac9SBenno Rice 
21215244eac9SBenno Rice 		/*
21225244eac9SBenno Rice 		 * If this is a secondary PTE, we need to search it's primary
21235244eac9SBenno Rice 		 * pvo bucket for the matching PVO.
21245244eac9SBenno Rice 		 */
212559276937SPeter Grehan 		LIST_FOREACH(pvo, &moea_pvo_table[ptegidx ^ moea_pteg_mask],
21265244eac9SBenno Rice 		    pvo_olink) {
212759276937SPeter Grehan 			MOEA_PVO_CHECK(pvo);
21285244eac9SBenno Rice 			/*
21295244eac9SBenno Rice 			 * We also need the pvo entry of the victim we are
21305244eac9SBenno Rice 			 * replacing so save the R & C bits of the PTE.
21315244eac9SBenno Rice 			 */
213252a7870dSNathan Whitehorn 			if (moea_pte_compare(pt, &pvo->pvo_pte.pte)) {
21335244eac9SBenno Rice 				victim_pvo = pvo;
21345244eac9SBenno Rice 				break;
21355244eac9SBenno Rice 			}
21365244eac9SBenno Rice 		}
21375244eac9SBenno Rice 
21385244eac9SBenno Rice 		if (victim_pvo == NULL)
213959276937SPeter Grehan 			panic("moea_pte_spill: victim s-pte (%p) has no pvo"
21405244eac9SBenno Rice 			    "entry", pt);
21415244eac9SBenno Rice 	}
21425244eac9SBenno Rice 
21435244eac9SBenno Rice 	/*
21445244eac9SBenno Rice 	 * We are invalidating the TLB entry for the EA we are replacing even
21455244eac9SBenno Rice 	 * though it's valid.  If we don't, we lose any ref/chg bit changes
21465244eac9SBenno Rice 	 * contained in the TLB entry.
21475244eac9SBenno Rice 	 */
214852a7870dSNathan Whitehorn 	source_pvo->pvo_pte.pte.pte_hi &= ~PTE_HID;
21495244eac9SBenno Rice 
215052a7870dSNathan Whitehorn 	moea_pte_unset(pt, &victim_pvo->pvo_pte.pte, victim_pvo->pvo_vaddr);
215152a7870dSNathan Whitehorn 	moea_pte_set(pt, &source_pvo->pvo_pte.pte);
21525244eac9SBenno Rice 
21535244eac9SBenno Rice 	PVO_PTEGIDX_CLR(victim_pvo);
21545244eac9SBenno Rice 	PVO_PTEGIDX_SET(source_pvo, i);
215559276937SPeter Grehan 	moea_pte_replacements++;
21565244eac9SBenno Rice 
215759276937SPeter Grehan 	MOEA_PVO_CHECK(victim_pvo);
215859276937SPeter Grehan 	MOEA_PVO_CHECK(source_pvo);
21595244eac9SBenno Rice 
216059276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
21615244eac9SBenno Rice 	return (1);
21625244eac9SBenno Rice }
21635244eac9SBenno Rice 
21645244eac9SBenno Rice static int
216559276937SPeter Grehan moea_pte_insert(u_int ptegidx, struct pte *pvo_pt)
21665244eac9SBenno Rice {
21675244eac9SBenno Rice 	struct	pte *pt;
21685244eac9SBenno Rice 	int	i;
21695244eac9SBenno Rice 
2170d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
2171d644a0b7SAlan Cox 
21725244eac9SBenno Rice 	/*
21735244eac9SBenno Rice 	 * First try primary hash.
21745244eac9SBenno Rice 	 */
217559276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
21765244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
21775244eac9SBenno Rice 			pvo_pt->pte_hi &= ~PTE_HID;
217859276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
21795244eac9SBenno Rice 			return (i);
21805244eac9SBenno Rice 		}
21815244eac9SBenno Rice 	}
21825244eac9SBenno Rice 
21835244eac9SBenno Rice 	/*
21845244eac9SBenno Rice 	 * Now try secondary hash.
21855244eac9SBenno Rice 	 */
218659276937SPeter Grehan 	ptegidx ^= moea_pteg_mask;
2187bd8e6f87SPeter Grehan 
218859276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
21895244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
21905244eac9SBenno Rice 			pvo_pt->pte_hi |= PTE_HID;
219159276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
21925244eac9SBenno Rice 			return (i);
21935244eac9SBenno Rice 		}
21945244eac9SBenno Rice 	}
21955244eac9SBenno Rice 
219659276937SPeter Grehan 	panic("moea_pte_insert: overflow");
21975244eac9SBenno Rice 	return (-1);
21985244eac9SBenno Rice }
21995244eac9SBenno Rice 
22005244eac9SBenno Rice static boolean_t
220159276937SPeter Grehan moea_query_bit(vm_page_t m, int ptebit)
22025244eac9SBenno Rice {
22035244eac9SBenno Rice 	struct	pvo_entry *pvo;
22045244eac9SBenno Rice 	struct	pte *pt;
22055244eac9SBenno Rice 
22067b33c6efSPeter Grehan #if 0
220759276937SPeter Grehan 	if (moea_attr_fetch(m) & ptebit)
22085244eac9SBenno Rice 		return (TRUE);
22097b33c6efSPeter Grehan #endif
22105244eac9SBenno Rice 
22115244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
221259276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
22135244eac9SBenno Rice 
22145244eac9SBenno Rice 		/*
22155244eac9SBenno Rice 		 * See if we saved the bit off.  If so, cache it and return
22165244eac9SBenno Rice 		 * success.
22175244eac9SBenno Rice 		 */
221852a7870dSNathan Whitehorn 		if (pvo->pvo_pte.pte.pte_lo & ptebit) {
221959276937SPeter Grehan 			moea_attr_save(m, ptebit);
222059276937SPeter Grehan 			MOEA_PVO_CHECK(pvo);	/* sanity check */
22215244eac9SBenno Rice 			return (TRUE);
22225244eac9SBenno Rice 		}
22235244eac9SBenno Rice 	}
22245244eac9SBenno Rice 
22255244eac9SBenno Rice 	/*
22265244eac9SBenno Rice 	 * No luck, now go through the hard part of looking at the PTEs
22275244eac9SBenno Rice 	 * themselves.  Sync so that any pending REF/CHG bits are flushed to
22285244eac9SBenno Rice 	 * the PTEs.
22295244eac9SBenno Rice 	 */
2230e4f72b32SMarcel Moolenaar 	powerpc_sync();
22315244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
223259276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
22335244eac9SBenno Rice 
22345244eac9SBenno Rice 		/*
22355244eac9SBenno Rice 		 * See if this pvo has a valid PTE.  if so, fetch the
22365244eac9SBenno Rice 		 * REF/CHG bits from the valid PTE.  If the appropriate
22375244eac9SBenno Rice 		 * ptebit is set, cache it and return success.
22385244eac9SBenno Rice 		 */
223959276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
22405244eac9SBenno Rice 		if (pt != NULL) {
224152a7870dSNathan Whitehorn 			moea_pte_synch(pt, &pvo->pvo_pte.pte);
2242d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
224352a7870dSNathan Whitehorn 			if (pvo->pvo_pte.pte.pte_lo & ptebit) {
224459276937SPeter Grehan 				moea_attr_save(m, ptebit);
224559276937SPeter Grehan 				MOEA_PVO_CHECK(pvo);	/* sanity check */
22465244eac9SBenno Rice 				return (TRUE);
22475244eac9SBenno Rice 			}
22485244eac9SBenno Rice 		}
22495244eac9SBenno Rice 	}
22505244eac9SBenno Rice 
22514f7daed0SAndrew Gallatin 	return (FALSE);
22525244eac9SBenno Rice }
22535244eac9SBenno Rice 
225403b6e025SPeter Grehan static u_int
225559276937SPeter Grehan moea_clear_bit(vm_page_t m, int ptebit, int *origbit)
22565244eac9SBenno Rice {
225703b6e025SPeter Grehan 	u_int	count;
22585244eac9SBenno Rice 	struct	pvo_entry *pvo;
22595244eac9SBenno Rice 	struct	pte *pt;
22605244eac9SBenno Rice 	int	rv;
22615244eac9SBenno Rice 
22625244eac9SBenno Rice 	/*
22635244eac9SBenno Rice 	 * Clear the cached value.
22645244eac9SBenno Rice 	 */
226559276937SPeter Grehan 	rv = moea_attr_fetch(m);
226659276937SPeter Grehan 	moea_attr_clear(m, ptebit);
22675244eac9SBenno Rice 
22685244eac9SBenno Rice 	/*
22695244eac9SBenno Rice 	 * Sync so that any pending REF/CHG bits are flushed to the PTEs (so
22705244eac9SBenno Rice 	 * we can reset the right ones).  note that since the pvo entries and
22715244eac9SBenno Rice 	 * list heads are accessed via BAT0 and are never placed in the page
22725244eac9SBenno Rice 	 * table, we don't have to worry about further accesses setting the
22735244eac9SBenno Rice 	 * REF/CHG bits.
22745244eac9SBenno Rice 	 */
2275e4f72b32SMarcel Moolenaar 	powerpc_sync();
22765244eac9SBenno Rice 
22775244eac9SBenno Rice 	/*
22785244eac9SBenno Rice 	 * For each pvo entry, clear the pvo's ptebit.  If this pvo has a
22795244eac9SBenno Rice 	 * valid pte clear the ptebit from the valid pte.
22805244eac9SBenno Rice 	 */
228103b6e025SPeter Grehan 	count = 0;
22825244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
228359276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
228459276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
22855244eac9SBenno Rice 		if (pt != NULL) {
228652a7870dSNathan Whitehorn 			moea_pte_synch(pt, &pvo->pvo_pte.pte);
228752a7870dSNathan Whitehorn 			if (pvo->pvo_pte.pte.pte_lo & ptebit) {
228803b6e025SPeter Grehan 				count++;
228959276937SPeter Grehan 				moea_pte_clear(pt, PVO_VADDR(pvo), ptebit);
22905244eac9SBenno Rice 			}
2291d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
229203b6e025SPeter Grehan 		}
229352a7870dSNathan Whitehorn 		rv |= pvo->pvo_pte.pte.pte_lo;
229452a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~ptebit;
229559276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
22965244eac9SBenno Rice 	}
22975244eac9SBenno Rice 
229803b6e025SPeter Grehan 	if (origbit != NULL) {
229903b6e025SPeter Grehan 		*origbit = rv;
230003b6e025SPeter Grehan 	}
230103b6e025SPeter Grehan 
230203b6e025SPeter Grehan 	return (count);
2303bdf71f56SBenno Rice }
23048bbfa33aSBenno Rice 
23058bbfa33aSBenno Rice /*
230632bc7846SPeter Grehan  * Return true if the physical range is encompassed by the battable[idx]
230732bc7846SPeter Grehan  */
230832bc7846SPeter Grehan static int
230959276937SPeter Grehan moea_bat_mapped(int idx, vm_offset_t pa, vm_size_t size)
231032bc7846SPeter Grehan {
231132bc7846SPeter Grehan 	u_int prot;
231232bc7846SPeter Grehan 	u_int32_t start;
231332bc7846SPeter Grehan 	u_int32_t end;
231432bc7846SPeter Grehan 	u_int32_t bat_ble;
231532bc7846SPeter Grehan 
231632bc7846SPeter Grehan 	/*
231732bc7846SPeter Grehan 	 * Return immediately if not a valid mapping
231832bc7846SPeter Grehan 	 */
231932bc7846SPeter Grehan 	if (!battable[idx].batu & BAT_Vs)
232032bc7846SPeter Grehan 		return (EINVAL);
232132bc7846SPeter Grehan 
232232bc7846SPeter Grehan 	/*
232332bc7846SPeter Grehan 	 * The BAT entry must be cache-inhibited, guarded, and r/w
232432bc7846SPeter Grehan 	 * so it can function as an i/o page
232532bc7846SPeter Grehan 	 */
232632bc7846SPeter Grehan 	prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW);
232732bc7846SPeter Grehan 	if (prot != (BAT_I|BAT_G|BAT_PP_RW))
232832bc7846SPeter Grehan 		return (EPERM);
232932bc7846SPeter Grehan 
233032bc7846SPeter Grehan 	/*
233132bc7846SPeter Grehan 	 * The address should be within the BAT range. Assume that the
233232bc7846SPeter Grehan 	 * start address in the BAT has the correct alignment (thus
233332bc7846SPeter Grehan 	 * not requiring masking)
233432bc7846SPeter Grehan 	 */
233532bc7846SPeter Grehan 	start = battable[idx].batl & BAT_PBS;
233632bc7846SPeter Grehan 	bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03;
233732bc7846SPeter Grehan 	end = start | (bat_ble << 15) | 0x7fff;
233832bc7846SPeter Grehan 
233932bc7846SPeter Grehan 	if ((pa < start) || ((pa + size) > end))
234032bc7846SPeter Grehan 		return (ERANGE);
234132bc7846SPeter Grehan 
234232bc7846SPeter Grehan 	return (0);
234332bc7846SPeter Grehan }
234432bc7846SPeter Grehan 
234559276937SPeter Grehan boolean_t
234659276937SPeter Grehan moea_dev_direct_mapped(mmu_t mmu, vm_offset_t pa, vm_size_t size)
2347c0763d37SSuleiman Souhlal {
2348c0763d37SSuleiman Souhlal 	int i;
2349c0763d37SSuleiman Souhlal 
2350c0763d37SSuleiman Souhlal 	/*
2351c0763d37SSuleiman Souhlal 	 * This currently does not work for entries that
2352c0763d37SSuleiman Souhlal 	 * overlap 256M BAT segments.
2353c0763d37SSuleiman Souhlal 	 */
2354c0763d37SSuleiman Souhlal 
2355c0763d37SSuleiman Souhlal 	for(i = 0; i < 16; i++)
235659276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
2357c0763d37SSuleiman Souhlal 			return (0);
2358c0763d37SSuleiman Souhlal 
2359c0763d37SSuleiman Souhlal 	return (EFAULT);
2360c0763d37SSuleiman Souhlal }
236132bc7846SPeter Grehan 
23626e4f008cSPeter Grehan boolean_t
23636e4f008cSPeter Grehan moea_page_executable(mmu_t mmu, vm_page_t pg)
23646e4f008cSPeter Grehan {
23656e4f008cSPeter Grehan 	return ((moea_attr_fetch(pg) & PTE_EXEC) == PTE_EXEC);
23666e4f008cSPeter Grehan }
23676e4f008cSPeter Grehan 
236832bc7846SPeter Grehan /*
23698bbfa33aSBenno Rice  * Map a set of physical memory pages into the kernel virtual
23708bbfa33aSBenno Rice  * address space. Return a pointer to where it is mapped. This
23718bbfa33aSBenno Rice  * routine is intended to be used for mapping device memory,
23728bbfa33aSBenno Rice  * NOT real memory.
23738bbfa33aSBenno Rice  */
23748bbfa33aSBenno Rice void *
237559276937SPeter Grehan moea_mapdev(mmu_t mmu, vm_offset_t pa, vm_size_t size)
23768bbfa33aSBenno Rice {
237732bc7846SPeter Grehan 	vm_offset_t va, tmpva, ppa, offset;
237832bc7846SPeter Grehan 	int i;
23798bbfa33aSBenno Rice 
238032bc7846SPeter Grehan 	ppa = trunc_page(pa);
23818bbfa33aSBenno Rice 	offset = pa & PAGE_MASK;
23828bbfa33aSBenno Rice 	size = roundup(offset + size, PAGE_SIZE);
23838bbfa33aSBenno Rice 
23848bbfa33aSBenno Rice 	GIANT_REQUIRED;
23858bbfa33aSBenno Rice 
238632bc7846SPeter Grehan 	/*
238732bc7846SPeter Grehan 	 * If the physical address lies within a valid BAT table entry,
238832bc7846SPeter Grehan 	 * return the 1:1 mapping. This currently doesn't work
238932bc7846SPeter Grehan 	 * for regions that overlap 256M BAT segments.
239032bc7846SPeter Grehan 	 */
239132bc7846SPeter Grehan 	for (i = 0; i < 16; i++) {
239259276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
239332bc7846SPeter Grehan 			return ((void *) pa);
239432bc7846SPeter Grehan 	}
239532bc7846SPeter Grehan 
2396e53f32acSAlan Cox 	va = kmem_alloc_nofault(kernel_map, size);
23978bbfa33aSBenno Rice 	if (!va)
239859276937SPeter Grehan 		panic("moea_mapdev: Couldn't alloc kernel virtual memory");
23998bbfa33aSBenno Rice 
24008bbfa33aSBenno Rice 	for (tmpva = va; size > 0;) {
240159276937SPeter Grehan 		moea_kenter(mmu, tmpva, ppa);
2402e4f72b32SMarcel Moolenaar 		tlbie(tmpva);
24038bbfa33aSBenno Rice 		size -= PAGE_SIZE;
24048bbfa33aSBenno Rice 		tmpva += PAGE_SIZE;
240532bc7846SPeter Grehan 		ppa += PAGE_SIZE;
24068bbfa33aSBenno Rice 	}
24078bbfa33aSBenno Rice 
24088bbfa33aSBenno Rice 	return ((void *)(va + offset));
24098bbfa33aSBenno Rice }
24108bbfa33aSBenno Rice 
24118bbfa33aSBenno Rice void
241259276937SPeter Grehan moea_unmapdev(mmu_t mmu, vm_offset_t va, vm_size_t size)
24138bbfa33aSBenno Rice {
24148bbfa33aSBenno Rice 	vm_offset_t base, offset;
24158bbfa33aSBenno Rice 
241632bc7846SPeter Grehan 	/*
241732bc7846SPeter Grehan 	 * If this is outside kernel virtual space, then it's a
241832bc7846SPeter Grehan 	 * battable entry and doesn't require unmapping
241932bc7846SPeter Grehan 	 */
242032bc7846SPeter Grehan 	if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= VM_MAX_KERNEL_ADDRESS)) {
24218bbfa33aSBenno Rice 		base = trunc_page(va);
24228bbfa33aSBenno Rice 		offset = va & PAGE_MASK;
24238bbfa33aSBenno Rice 		size = roundup(offset + size, PAGE_SIZE);
24248bbfa33aSBenno Rice 		kmem_free(kernel_map, base, size);
24258bbfa33aSBenno Rice 	}
242632bc7846SPeter Grehan }
2427