xref: /freebsd/sys/powerpc/aim/mmu_oea.c (revision 4ae224c6633de9ab5ab29da11a2cbb42b71ae852)
160727d8bSWarner Losh /*-
271e3c308SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD AND BSD-4-Clause
371e3c308SPedro F. Giffuni  *
45244eac9SBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
55244eac9SBenno Rice  * All rights reserved.
65244eac9SBenno Rice  *
75244eac9SBenno Rice  * This code is derived from software contributed to The NetBSD Foundation
85244eac9SBenno Rice  * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
95244eac9SBenno Rice  *
105244eac9SBenno Rice  * Redistribution and use in source and binary forms, with or without
115244eac9SBenno Rice  * modification, are permitted provided that the following conditions
125244eac9SBenno Rice  * are met:
135244eac9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
145244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
155244eac9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
165244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
175244eac9SBenno Rice  *    documentation and/or other materials provided with the distribution.
185244eac9SBenno Rice  *
195244eac9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
205244eac9SBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
215244eac9SBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
225244eac9SBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
235244eac9SBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
245244eac9SBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
255244eac9SBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
265244eac9SBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
275244eac9SBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
285244eac9SBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
295244eac9SBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
305244eac9SBenno Rice  */
3160727d8bSWarner Losh /*-
32f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
33f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
34f9bac91bSBenno Rice  * All rights reserved.
35f9bac91bSBenno Rice  *
36f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
37f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
38f9bac91bSBenno Rice  * are met:
39f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
40f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
41f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
42f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
43f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
44f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
45f9bac91bSBenno Rice  *    must display the following acknowledgement:
46f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
47f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
48f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
49f9bac91bSBenno Rice  *
50f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
51f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
52f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
53f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
54f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
55f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
56f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
57f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
58f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
59f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
60f9bac91bSBenno Rice  *
61111c77dcSBenno Rice  * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
62f9bac91bSBenno Rice  */
6360727d8bSWarner Losh /*-
64f9bac91bSBenno Rice  * Copyright (C) 2001 Benno Rice.
65f9bac91bSBenno Rice  * All rights reserved.
66f9bac91bSBenno Rice  *
67f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
68f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
69f9bac91bSBenno Rice  * are met:
70f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
71f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
72f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
73f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
74f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
75f9bac91bSBenno Rice  *
76f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
77f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
78f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
79f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
80f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
81f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
82f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
83f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
84f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
85f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
86f9bac91bSBenno Rice  */
87f9bac91bSBenno Rice 
888368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
898368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
90f9bac91bSBenno Rice 
915244eac9SBenno Rice /*
925244eac9SBenno Rice  * Manages physical address maps.
935244eac9SBenno Rice  *
945244eac9SBenno Rice  * Since the information managed by this module is also stored by the
955244eac9SBenno Rice  * logical address mapping module, this module may throw away valid virtual
965244eac9SBenno Rice  * to physical mappings at almost any time.  However, invalidations of
975244eac9SBenno Rice  * mappings must be done as requested.
985244eac9SBenno Rice  *
995244eac9SBenno Rice  * In order to cope with hardware architectures which make virtual to
1005244eac9SBenno Rice  * physical map invalidates expensive, this module may delay invalidate
1015244eac9SBenno Rice  * reduced protection operations until such time as they are actually
1025244eac9SBenno Rice  * necessary.  This module is given full information as to which processors
1035244eac9SBenno Rice  * are currently using which maps, and to when physical maps must be made
1045244eac9SBenno Rice  * correct.
1055244eac9SBenno Rice  */
1065244eac9SBenno Rice 
107ad7a226fSPeter Wemm #include "opt_kstack_pages.h"
108ad7a226fSPeter Wemm 
109f9bac91bSBenno Rice #include <sys/param.h>
1100b27d710SPeter Wemm #include <sys/kernel.h>
111bdb9ab0dSMark Johnston #include <sys/conf.h>
112c47dd3dbSAttilio Rao #include <sys/queue.h>
113c47dd3dbSAttilio Rao #include <sys/cpuset.h>
114bdb9ab0dSMark Johnston #include <sys/kerneldump.h>
1155244eac9SBenno Rice #include <sys/ktr.h>
11694e0b85eSMark Peek #include <sys/lock.h>
1175244eac9SBenno Rice #include <sys/msgbuf.h>
118f9bac91bSBenno Rice #include <sys/mutex.h>
1195244eac9SBenno Rice #include <sys/proc.h>
1203653f5cbSAlan Cox #include <sys/rwlock.h>
121c47dd3dbSAttilio Rao #include <sys/sched.h>
1225244eac9SBenno Rice #include <sys/sysctl.h>
1235244eac9SBenno Rice #include <sys/systm.h>
1245244eac9SBenno Rice #include <sys/vmmeter.h>
1255244eac9SBenno Rice 
1265244eac9SBenno Rice #include <dev/ofw/openfirm.h>
127f9bac91bSBenno Rice 
128f9bac91bSBenno Rice #include <vm/vm.h>
129f9bac91bSBenno Rice #include <vm/vm_param.h>
130f9bac91bSBenno Rice #include <vm/vm_kern.h>
131f9bac91bSBenno Rice #include <vm/vm_page.h>
132f9bac91bSBenno Rice #include <vm/vm_map.h>
133f9bac91bSBenno Rice #include <vm/vm_object.h>
134f9bac91bSBenno Rice #include <vm/vm_extern.h>
13521943937SJeff Roberson #include <vm/vm_page.h>
13621943937SJeff Roberson #include <vm/vm_phys.h>
137f9bac91bSBenno Rice #include <vm/vm_pageout.h>
138378862a7SJeff Roberson #include <vm/uma.h>
139f9bac91bSBenno Rice 
1407c277971SPeter Grehan #include <machine/cpu.h>
141b40ce02aSNathan Whitehorn #include <machine/platform.h>
142d699b539SMark Peek #include <machine/bat.h>
1435244eac9SBenno Rice #include <machine/frame.h>
1445244eac9SBenno Rice #include <machine/md_var.h>
1455244eac9SBenno Rice #include <machine/psl.h>
146f9bac91bSBenno Rice #include <machine/pte.h>
14712640815SMarcel Moolenaar #include <machine/smp.h>
1485244eac9SBenno Rice #include <machine/sr.h>
14959276937SPeter Grehan #include <machine/mmuvar.h>
150258dbffeSNathan Whitehorn #include <machine/trap.h>
151f9bac91bSBenno Rice 
15259276937SPeter Grehan #define	MOEA_DEBUG
153f9bac91bSBenno Rice 
1545244eac9SBenno Rice #define TODO	panic("%s: not implemented", __func__);
155f9bac91bSBenno Rice 
1565244eac9SBenno Rice #define	VSID_MAKE(sr, hash)	((sr) | (((hash) & 0xfffff) << 4))
1575244eac9SBenno Rice #define	VSID_TO_SR(vsid)	((vsid) & 0xf)
1585244eac9SBenno Rice #define	VSID_TO_HASH(vsid)	(((vsid) >> 4) & 0xfffff)
1595244eac9SBenno Rice 
1605244eac9SBenno Rice struct ofw_map {
1615244eac9SBenno Rice 	vm_offset_t	om_va;
1625244eac9SBenno Rice 	vm_size_t	om_len;
1635244eac9SBenno Rice 	vm_offset_t	om_pa;
1645244eac9SBenno Rice 	u_int		om_mode;
1655244eac9SBenno Rice };
166f9bac91bSBenno Rice 
167afd9cb6cSJustin Hibbits extern unsigned char _etext[];
168afd9cb6cSJustin Hibbits extern unsigned char _end[];
169afd9cb6cSJustin Hibbits 
1705244eac9SBenno Rice /*
1715244eac9SBenno Rice  * Map of physical memory regions.
1725244eac9SBenno Rice  */
17331c82d03SBenno Rice static struct	mem_region *regions;
17431c82d03SBenno Rice static struct	mem_region *pregions;
175c3e289e1SNathan Whitehorn static u_int    phys_avail_count;
176c3e289e1SNathan Whitehorn static int	regions_sz, pregions_sz;
177aa39961eSBenno Rice static struct	ofw_map *translations;
1785244eac9SBenno Rice 
179f9bac91bSBenno Rice /*
180f489bf21SAlan Cox  * Lock for the pteg and pvo tables.
181f489bf21SAlan Cox  */
18259276937SPeter Grehan struct mtx	moea_table_mutex;
183e9b5f218SNathan Whitehorn struct mtx	moea_vsid_mutex;
184f489bf21SAlan Cox 
185e4f72b32SMarcel Moolenaar /* tlbie instruction synchronization */
186e4f72b32SMarcel Moolenaar static struct mtx tlbie_mtx;
187e4f72b32SMarcel Moolenaar 
188f489bf21SAlan Cox /*
1895244eac9SBenno Rice  * PTEG data.
190f9bac91bSBenno Rice  */
19159276937SPeter Grehan static struct	pteg *moea_pteg_table;
19259276937SPeter Grehan u_int		moea_pteg_count;
19359276937SPeter Grehan u_int		moea_pteg_mask;
1945244eac9SBenno Rice 
1955244eac9SBenno Rice /*
1965244eac9SBenno Rice  * PVO data.
1975244eac9SBenno Rice  */
19859276937SPeter Grehan struct	pvo_head *moea_pvo_table;		/* pvo entries by pteg index */
19959276937SPeter Grehan struct	pvo_head moea_pvo_kunmanaged =
20059276937SPeter Grehan     LIST_HEAD_INITIALIZER(moea_pvo_kunmanaged);	/* list of unmanaged pages */
2015244eac9SBenno Rice 
202cfedf924SAttilio Rao static struct rwlock_padalign pvh_global_lock;
2033653f5cbSAlan Cox 
20459276937SPeter Grehan uma_zone_t	moea_upvo_zone;	/* zone for pvo entries for unmanaged pages */
20559276937SPeter Grehan uma_zone_t	moea_mpvo_zone;	/* zone for pvo entries for managed pages */
2065244eac9SBenno Rice 
2070d290675SBenno Rice #define	BPVO_POOL_SIZE	32768
20859276937SPeter Grehan static struct	pvo_entry *moea_bpvo_pool;
20959276937SPeter Grehan static int	moea_bpvo_pool_index = 0;
2105244eac9SBenno Rice 
2115244eac9SBenno Rice #define	VSID_NBPW	(sizeof(u_int32_t) * 8)
21259276937SPeter Grehan static u_int	moea_vsid_bitmap[NPMAPS / VSID_NBPW];
2135244eac9SBenno Rice 
21459276937SPeter Grehan static boolean_t moea_initialized = FALSE;
2155244eac9SBenno Rice 
2165244eac9SBenno Rice /*
2175244eac9SBenno Rice  * Statistics.
2185244eac9SBenno Rice  */
21959276937SPeter Grehan u_int	moea_pte_valid = 0;
22059276937SPeter Grehan u_int	moea_pte_overflow = 0;
22159276937SPeter Grehan u_int	moea_pte_replacements = 0;
22259276937SPeter Grehan u_int	moea_pvo_entries = 0;
22359276937SPeter Grehan u_int	moea_pvo_enter_calls = 0;
22459276937SPeter Grehan u_int	moea_pvo_remove_calls = 0;
22559276937SPeter Grehan u_int	moea_pte_spills = 0;
22659276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_valid, CTLFLAG_RD, &moea_pte_valid,
2275244eac9SBenno Rice     0, "");
22859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_overflow, CTLFLAG_RD,
22959276937SPeter Grehan     &moea_pte_overflow, 0, "");
23059276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_replacements, CTLFLAG_RD,
23159276937SPeter Grehan     &moea_pte_replacements, 0, "");
23259276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_entries, CTLFLAG_RD, &moea_pvo_entries,
2335244eac9SBenno Rice     0, "");
23459276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_enter_calls, CTLFLAG_RD,
23559276937SPeter Grehan     &moea_pvo_enter_calls, 0, "");
23659276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_remove_calls, CTLFLAG_RD,
23759276937SPeter Grehan     &moea_pvo_remove_calls, 0, "");
23859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_spills, CTLFLAG_RD,
23959276937SPeter Grehan     &moea_pte_spills, 0, "");
2405244eac9SBenno Rice 
2415244eac9SBenno Rice /*
24259276937SPeter Grehan  * Allocate physical memory for use in moea_bootstrap.
2435244eac9SBenno Rice  */
24459276937SPeter Grehan static vm_offset_t	moea_bootstrap_alloc(vm_size_t, u_int);
2455244eac9SBenno Rice 
2465244eac9SBenno Rice /*
2475244eac9SBenno Rice  * PTE calls.
2485244eac9SBenno Rice  */
24959276937SPeter Grehan static int		moea_pte_insert(u_int, struct pte *);
2505244eac9SBenno Rice 
2515244eac9SBenno Rice /*
2525244eac9SBenno Rice  * PVO calls.
2535244eac9SBenno Rice  */
25459276937SPeter Grehan static int	moea_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *,
2550936003eSJustin Hibbits 		    vm_offset_t, vm_paddr_t, u_int, int);
25659276937SPeter Grehan static void	moea_pvo_remove(struct pvo_entry *, int);
25759276937SPeter Grehan static struct	pvo_entry *moea_pvo_find_va(pmap_t, vm_offset_t, int *);
25859276937SPeter Grehan static struct	pte *moea_pvo_to_pte(const struct pvo_entry *, int);
2595244eac9SBenno Rice 
2605244eac9SBenno Rice /*
2615244eac9SBenno Rice  * Utility routines.
2625244eac9SBenno Rice  */
26339ffa8c1SKonstantin Belousov static int		moea_enter_locked(pmap_t, vm_offset_t, vm_page_t,
26439ffa8c1SKonstantin Belousov 			    vm_prot_t, u_int, int8_t);
2650936003eSJustin Hibbits static void		moea_syncicache(vm_paddr_t, vm_size_t);
26659276937SPeter Grehan static boolean_t	moea_query_bit(vm_page_t, int);
267ce186587SAlan Cox static u_int		moea_clear_bit(vm_page_t, int);
26845b69dd6SJustin Hibbits static void		moea_kremove(vm_offset_t);
26959276937SPeter Grehan int		moea_pte_spill(vm_offset_t);
27059276937SPeter Grehan 
27159276937SPeter Grehan /*
27259276937SPeter Grehan  * Kernel MMU interface
27359276937SPeter Grehan  */
27445b69dd6SJustin Hibbits void moea_clear_modify(vm_page_t);
27545b69dd6SJustin Hibbits void moea_copy_page(vm_page_t, vm_page_t);
27645b69dd6SJustin Hibbits void moea_copy_pages(vm_page_t *ma, vm_offset_t a_offset,
277e8a4a618SKonstantin Belousov     vm_page_t *mb, vm_offset_t b_offset, int xfersize);
27845b69dd6SJustin Hibbits int moea_enter(pmap_t, vm_offset_t, vm_page_t, vm_prot_t, u_int,
27939ffa8c1SKonstantin Belousov     int8_t);
28045b69dd6SJustin Hibbits void moea_enter_object(pmap_t, vm_offset_t, vm_offset_t, vm_page_t,
281ce142d9eSAlan Cox     vm_prot_t);
28245b69dd6SJustin Hibbits void moea_enter_quick(pmap_t, vm_offset_t, vm_page_t, vm_prot_t);
28345b69dd6SJustin Hibbits vm_paddr_t moea_extract(pmap_t, vm_offset_t);
28445b69dd6SJustin Hibbits vm_page_t moea_extract_and_hold(pmap_t, vm_offset_t, vm_prot_t);
28545b69dd6SJustin Hibbits void moea_init(void);
28645b69dd6SJustin Hibbits boolean_t moea_is_modified(vm_page_t);
28745b69dd6SJustin Hibbits boolean_t moea_is_prefaultable(pmap_t, vm_offset_t);
28845b69dd6SJustin Hibbits boolean_t moea_is_referenced(vm_page_t);
28945b69dd6SJustin Hibbits int moea_ts_referenced(vm_page_t);
29045b69dd6SJustin Hibbits vm_offset_t moea_map(vm_offset_t *, vm_paddr_t, vm_paddr_t, int);
29145b69dd6SJustin Hibbits boolean_t moea_page_exists_quick(pmap_t, vm_page_t);
29245b69dd6SJustin Hibbits void moea_page_init(vm_page_t);
29345b69dd6SJustin Hibbits int moea_page_wired_mappings(vm_page_t);
29445b69dd6SJustin Hibbits int moea_pinit(pmap_t);
29545b69dd6SJustin Hibbits void moea_pinit0(pmap_t);
29645b69dd6SJustin Hibbits void moea_protect(pmap_t, vm_offset_t, vm_offset_t, vm_prot_t);
29745b69dd6SJustin Hibbits void moea_qenter(vm_offset_t, vm_page_t *, int);
29845b69dd6SJustin Hibbits void moea_qremove(vm_offset_t, int);
29945b69dd6SJustin Hibbits void moea_release(pmap_t);
30045b69dd6SJustin Hibbits void moea_remove(pmap_t, vm_offset_t, vm_offset_t);
30145b69dd6SJustin Hibbits void moea_remove_all(vm_page_t);
30245b69dd6SJustin Hibbits void moea_remove_write(vm_page_t);
30345b69dd6SJustin Hibbits void moea_unwire(pmap_t, vm_offset_t, vm_offset_t);
30445b69dd6SJustin Hibbits void moea_zero_page(vm_page_t);
30545b69dd6SJustin Hibbits void moea_zero_page_area(vm_page_t, int, int);
30645b69dd6SJustin Hibbits void moea_activate(struct thread *);
30745b69dd6SJustin Hibbits void moea_deactivate(struct thread *);
30845b69dd6SJustin Hibbits void moea_cpu_bootstrap(int);
30945b69dd6SJustin Hibbits void moea_bootstrap(vm_offset_t, vm_offset_t);
31045b69dd6SJustin Hibbits void *moea_mapdev(vm_paddr_t, vm_size_t);
31145b69dd6SJustin Hibbits void *moea_mapdev_attr(vm_paddr_t, vm_size_t, vm_memattr_t);
31245b69dd6SJustin Hibbits void moea_unmapdev(vm_offset_t, vm_size_t);
31345b69dd6SJustin Hibbits vm_paddr_t moea_kextract(vm_offset_t);
31445b69dd6SJustin Hibbits void moea_kenter_attr(vm_offset_t, vm_paddr_t, vm_memattr_t);
31545b69dd6SJustin Hibbits void moea_kenter(vm_offset_t, vm_paddr_t);
31645b69dd6SJustin Hibbits void moea_page_set_memattr(vm_page_t m, vm_memattr_t ma);
31745b69dd6SJustin Hibbits boolean_t moea_dev_direct_mapped(vm_paddr_t, vm_size_t);
31845b69dd6SJustin Hibbits static void moea_sync_icache(pmap_t, vm_offset_t, vm_size_t);
31945b69dd6SJustin Hibbits void moea_dumpsys_map(vm_paddr_t pa, size_t sz, void **va);
32045b69dd6SJustin Hibbits void moea_scan_init(void);
32145b69dd6SJustin Hibbits vm_offset_t moea_quick_enter_page(vm_page_t m);
32245b69dd6SJustin Hibbits void moea_quick_remove_page(vm_offset_t addr);
32345b69dd6SJustin Hibbits boolean_t moea_page_is_mapped(vm_page_t m);
32445b69dd6SJustin Hibbits static int moea_map_user_ptr(pmap_t pm,
32504329fa7SNathan Whitehorn     volatile const void *uaddr, void **kaddr, size_t ulen, size_t *klen);
32645b69dd6SJustin Hibbits static int moea_decode_kernel_ptr(vm_offset_t addr,
327eb1baf72SNathan Whitehorn     int *is_user, vm_offset_t *decoded_addr);
32804329fa7SNathan Whitehorn 
32959276937SPeter Grehan 
33045b69dd6SJustin Hibbits static struct pmap_funcs moea_methods = {
33145b69dd6SJustin Hibbits 	.clear_modify = moea_clear_modify,
33245b69dd6SJustin Hibbits 	.copy_page = moea_copy_page,
33345b69dd6SJustin Hibbits 	.copy_pages = moea_copy_pages,
33445b69dd6SJustin Hibbits 	.enter = moea_enter,
33545b69dd6SJustin Hibbits 	.enter_object = moea_enter_object,
33645b69dd6SJustin Hibbits 	.enter_quick = moea_enter_quick,
33745b69dd6SJustin Hibbits 	.extract = moea_extract,
33845b69dd6SJustin Hibbits 	.extract_and_hold = moea_extract_and_hold,
33945b69dd6SJustin Hibbits 	.init = moea_init,
34045b69dd6SJustin Hibbits 	.is_modified = moea_is_modified,
34145b69dd6SJustin Hibbits 	.is_prefaultable = moea_is_prefaultable,
34245b69dd6SJustin Hibbits 	.is_referenced = moea_is_referenced,
34345b69dd6SJustin Hibbits 	.ts_referenced = moea_ts_referenced,
34445b69dd6SJustin Hibbits 	.map =      		moea_map,
34545b69dd6SJustin Hibbits 	.page_exists_quick = moea_page_exists_quick,
34645b69dd6SJustin Hibbits 	.page_init = moea_page_init,
34745b69dd6SJustin Hibbits 	.page_wired_mappings = moea_page_wired_mappings,
34845b69dd6SJustin Hibbits 	.pinit = moea_pinit,
34945b69dd6SJustin Hibbits 	.pinit0 = moea_pinit0,
35045b69dd6SJustin Hibbits 	.protect = moea_protect,
35145b69dd6SJustin Hibbits 	.qenter = moea_qenter,
35245b69dd6SJustin Hibbits 	.qremove = moea_qremove,
35345b69dd6SJustin Hibbits 	.release = moea_release,
35445b69dd6SJustin Hibbits 	.remove = moea_remove,
35545b69dd6SJustin Hibbits 	.remove_all =       	moea_remove_all,
35645b69dd6SJustin Hibbits 	.remove_write = moea_remove_write,
35745b69dd6SJustin Hibbits 	.sync_icache = moea_sync_icache,
35845b69dd6SJustin Hibbits 	.unwire = moea_unwire,
35945b69dd6SJustin Hibbits 	.zero_page =        	moea_zero_page,
36045b69dd6SJustin Hibbits 	.zero_page_area = moea_zero_page_area,
36145b69dd6SJustin Hibbits 	.activate = moea_activate,
36245b69dd6SJustin Hibbits 	.deactivate =       	moea_deactivate,
36345b69dd6SJustin Hibbits 	.page_set_memattr = moea_page_set_memattr,
36445b69dd6SJustin Hibbits 	.quick_enter_page =  moea_quick_enter_page,
36545b69dd6SJustin Hibbits 	.quick_remove_page =  moea_quick_remove_page,
36645b69dd6SJustin Hibbits 	.page_is_mapped = moea_page_is_mapped,
36759276937SPeter Grehan 
36859276937SPeter Grehan 	/* Internal interfaces */
36945b69dd6SJustin Hibbits 	.bootstrap =        	moea_bootstrap,
37045b69dd6SJustin Hibbits 	.cpu_bootstrap =    	moea_cpu_bootstrap,
37145b69dd6SJustin Hibbits 	.mapdev_attr = moea_mapdev_attr,
37245b69dd6SJustin Hibbits 	.mapdev = moea_mapdev,
37345b69dd6SJustin Hibbits 	.unmapdev = moea_unmapdev,
37445b69dd6SJustin Hibbits 	.kextract = moea_kextract,
37545b69dd6SJustin Hibbits 	.kenter = moea_kenter,
37645b69dd6SJustin Hibbits 	.kenter_attr = moea_kenter_attr,
37745b69dd6SJustin Hibbits 	.dev_direct_mapped = moea_dev_direct_mapped,
37845b69dd6SJustin Hibbits 	.dumpsys_pa_init = moea_scan_init,
37945b69dd6SJustin Hibbits 	.dumpsys_map_chunk = moea_dumpsys_map,
38045b69dd6SJustin Hibbits 	.map_user_ptr = moea_map_user_ptr,
38145b69dd6SJustin Hibbits 	.decode_kernel_ptr =  moea_decode_kernel_ptr,
38259276937SPeter Grehan };
38359276937SPeter Grehan 
38445b69dd6SJustin Hibbits MMU_DEF(oea_mmu, MMU_TYPE_OEA, moea_methods);
38533529b98SPeter Grehan 
386c1f4123bSNathan Whitehorn static __inline uint32_t
3870936003eSJustin Hibbits moea_calc_wimg(vm_paddr_t pa, vm_memattr_t ma)
388c1f4123bSNathan Whitehorn {
389c1f4123bSNathan Whitehorn 	uint32_t pte_lo;
390c1f4123bSNathan Whitehorn 	int i;
391c1f4123bSNathan Whitehorn 
392c1f4123bSNathan Whitehorn 	if (ma != VM_MEMATTR_DEFAULT) {
393c1f4123bSNathan Whitehorn 		switch (ma) {
394c1f4123bSNathan Whitehorn 		case VM_MEMATTR_UNCACHEABLE:
395c1f4123bSNathan Whitehorn 			return (PTE_I | PTE_G);
39654ac2713SJustin Hibbits 		case VM_MEMATTR_CACHEABLE:
39754ac2713SJustin Hibbits 			return (PTE_M);
398c1f4123bSNathan Whitehorn 		case VM_MEMATTR_WRITE_COMBINING:
399c1f4123bSNathan Whitehorn 		case VM_MEMATTR_WRITE_BACK:
400c1f4123bSNathan Whitehorn 		case VM_MEMATTR_PREFETCHABLE:
401c1f4123bSNathan Whitehorn 			return (PTE_I);
402c1f4123bSNathan Whitehorn 		case VM_MEMATTR_WRITE_THROUGH:
403c1f4123bSNathan Whitehorn 			return (PTE_W | PTE_M);
404c1f4123bSNathan Whitehorn 		}
405c1f4123bSNathan Whitehorn 	}
406c1f4123bSNathan Whitehorn 
407c1f4123bSNathan Whitehorn 	/*
408c1f4123bSNathan Whitehorn 	 * Assume the page is cache inhibited and access is guarded unless
409c1f4123bSNathan Whitehorn 	 * it's in our available memory array.
410c1f4123bSNathan Whitehorn 	 */
411c1f4123bSNathan Whitehorn 	pte_lo = PTE_I | PTE_G;
412c1f4123bSNathan Whitehorn 	for (i = 0; i < pregions_sz; i++) {
413c1f4123bSNathan Whitehorn 		if ((pa >= pregions[i].mr_start) &&
414c1f4123bSNathan Whitehorn 		    (pa < (pregions[i].mr_start + pregions[i].mr_size))) {
415c1f4123bSNathan Whitehorn 			pte_lo = PTE_M;
416c1f4123bSNathan Whitehorn 			break;
417c1f4123bSNathan Whitehorn 		}
418c1f4123bSNathan Whitehorn 	}
419c1f4123bSNathan Whitehorn 
420c1f4123bSNathan Whitehorn 	return pte_lo;
421c1f4123bSNathan Whitehorn }
42259276937SPeter Grehan 
423e4f72b32SMarcel Moolenaar static void
424e4f72b32SMarcel Moolenaar tlbie(vm_offset_t va)
425e4f72b32SMarcel Moolenaar {
426e4f72b32SMarcel Moolenaar 
427e4f72b32SMarcel Moolenaar 	mtx_lock_spin(&tlbie_mtx);
42894363f53SNathan Whitehorn 	__asm __volatile("ptesync");
429e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbie %0" :: "r"(va));
43094363f53SNathan Whitehorn 	__asm __volatile("eieio; tlbsync; ptesync");
431e4f72b32SMarcel Moolenaar 	mtx_unlock_spin(&tlbie_mtx);
432e4f72b32SMarcel Moolenaar }
433e4f72b32SMarcel Moolenaar 
434e4f72b32SMarcel Moolenaar static void
435e4f72b32SMarcel Moolenaar tlbia(void)
436e4f72b32SMarcel Moolenaar {
437e4f72b32SMarcel Moolenaar 	vm_offset_t va;
438e4f72b32SMarcel Moolenaar 
439e4f72b32SMarcel Moolenaar 	for (va = 0; va < 0x00040000; va += 0x00001000) {
440e4f72b32SMarcel Moolenaar 		__asm __volatile("tlbie %0" :: "r"(va));
441e4f72b32SMarcel Moolenaar 		powerpc_sync();
442e4f72b32SMarcel Moolenaar 	}
443e4f72b32SMarcel Moolenaar 	__asm __volatile("tlbsync");
444e4f72b32SMarcel Moolenaar 	powerpc_sync();
445e4f72b32SMarcel Moolenaar }
4465244eac9SBenno Rice 
4475244eac9SBenno Rice static __inline int
4485244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va)
4495244eac9SBenno Rice {
4505244eac9SBenno Rice 	return (sr[(uintptr_t)va >> ADDR_SR_SHFT]);
4515244eac9SBenno Rice }
4525244eac9SBenno Rice 
4535244eac9SBenno Rice static __inline u_int
4545244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr)
4555244eac9SBenno Rice {
4565244eac9SBenno Rice 	u_int hash;
4575244eac9SBenno Rice 
4585244eac9SBenno Rice 	hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >>
4595244eac9SBenno Rice 	    ADDR_PIDX_SHFT);
46059276937SPeter Grehan 	return (hash & moea_pteg_mask);
4615244eac9SBenno Rice }
4625244eac9SBenno Rice 
4635244eac9SBenno Rice static __inline struct pvo_head *
4645244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m)
465f9bac91bSBenno Rice {
466f9bac91bSBenno Rice 
4675244eac9SBenno Rice 	return (&m->md.mdpg_pvoh);
468f9bac91bSBenno Rice }
469f9bac91bSBenno Rice 
470f9bac91bSBenno Rice static __inline void
47159276937SPeter Grehan moea_attr_clear(vm_page_t m, int ptebit)
472f9bac91bSBenno Rice {
473f9bac91bSBenno Rice 
4743653f5cbSAlan Cox 	rw_assert(&pvh_global_lock, RA_WLOCKED);
4755244eac9SBenno Rice 	m->md.mdpg_attrs &= ~ptebit;
4765244eac9SBenno Rice }
4775244eac9SBenno Rice 
4785244eac9SBenno Rice static __inline int
47959276937SPeter Grehan moea_attr_fetch(vm_page_t m)
4805244eac9SBenno Rice {
4815244eac9SBenno Rice 
4825244eac9SBenno Rice 	return (m->md.mdpg_attrs);
483f9bac91bSBenno Rice }
484f9bac91bSBenno Rice 
485f9bac91bSBenno Rice static __inline void
48659276937SPeter Grehan moea_attr_save(vm_page_t m, int ptebit)
487f9bac91bSBenno Rice {
488f9bac91bSBenno Rice 
4893653f5cbSAlan Cox 	rw_assert(&pvh_global_lock, RA_WLOCKED);
4905244eac9SBenno Rice 	m->md.mdpg_attrs |= ptebit;
491f9bac91bSBenno Rice }
492f9bac91bSBenno Rice 
493f9bac91bSBenno Rice static __inline int
49459276937SPeter Grehan moea_pte_compare(const struct pte *pt, const struct pte *pvo_pt)
495f9bac91bSBenno Rice {
4965244eac9SBenno Rice 	if (pt->pte_hi == pvo_pt->pte_hi)
4975244eac9SBenno Rice 		return (1);
498f9bac91bSBenno Rice 
4995244eac9SBenno Rice 	return (0);
500f9bac91bSBenno Rice }
501f9bac91bSBenno Rice 
502f9bac91bSBenno Rice static __inline int
50359276937SPeter Grehan moea_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which)
504f9bac91bSBenno Rice {
5055244eac9SBenno Rice 	return (pt->pte_hi & ~PTE_VALID) ==
5065244eac9SBenno Rice 	    (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
5075244eac9SBenno Rice 	    ((va >> ADDR_API_SHFT) & PTE_API) | which);
508f9bac91bSBenno Rice }
509f9bac91bSBenno Rice 
5105244eac9SBenno Rice static __inline void
51159276937SPeter Grehan moea_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo)
512f9bac91bSBenno Rice {
513d644a0b7SAlan Cox 
514d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
515d644a0b7SAlan Cox 
516f9bac91bSBenno Rice 	/*
5175244eac9SBenno Rice 	 * Construct a PTE.  Default to IMB initially.  Valid bit only gets
5185244eac9SBenno Rice 	 * set when the real pte is set in memory.
519f9bac91bSBenno Rice 	 *
520f9bac91bSBenno Rice 	 * Note: Don't set the valid bit for correct operation of tlb update.
521f9bac91bSBenno Rice 	 */
5225244eac9SBenno Rice 	pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
5235244eac9SBenno Rice 	    (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API);
5245244eac9SBenno Rice 	pt->pte_lo = pte_lo;
525f9bac91bSBenno Rice }
526f9bac91bSBenno Rice 
5275244eac9SBenno Rice static __inline void
52859276937SPeter Grehan moea_pte_synch(struct pte *pt, struct pte *pvo_pt)
529f9bac91bSBenno Rice {
530f9bac91bSBenno Rice 
531d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5325244eac9SBenno Rice 	pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG);
533f9bac91bSBenno Rice }
534f9bac91bSBenno Rice 
5355244eac9SBenno Rice static __inline void
53659276937SPeter Grehan moea_pte_clear(struct pte *pt, vm_offset_t va, int ptebit)
537f9bac91bSBenno Rice {
5385244eac9SBenno Rice 
539d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
540d644a0b7SAlan Cox 
5415244eac9SBenno Rice 	/*
5425244eac9SBenno Rice 	 * As shown in Section 7.6.3.2.3
5435244eac9SBenno Rice 	 */
5445244eac9SBenno Rice 	pt->pte_lo &= ~ptebit;
545e4f72b32SMarcel Moolenaar 	tlbie(va);
5465244eac9SBenno Rice }
5475244eac9SBenno Rice 
5485244eac9SBenno Rice static __inline void
54959276937SPeter Grehan moea_pte_set(struct pte *pt, struct pte *pvo_pt)
5505244eac9SBenno Rice {
5515244eac9SBenno Rice 
552d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5535244eac9SBenno Rice 	pvo_pt->pte_hi |= PTE_VALID;
5545244eac9SBenno Rice 
5555244eac9SBenno Rice 	/*
5565244eac9SBenno Rice 	 * Update the PTE as defined in section 7.6.3.1.
557804d1cc1SJustin Hibbits 	 * Note that the REF/CHG bits are from pvo_pt and thus should have
5585244eac9SBenno Rice 	 * been saved so this routine can restore them (if desired).
5595244eac9SBenno Rice 	 */
5605244eac9SBenno Rice 	pt->pte_lo = pvo_pt->pte_lo;
561e4f72b32SMarcel Moolenaar 	powerpc_sync();
5625244eac9SBenno Rice 	pt->pte_hi = pvo_pt->pte_hi;
563e4f72b32SMarcel Moolenaar 	powerpc_sync();
56459276937SPeter Grehan 	moea_pte_valid++;
5655244eac9SBenno Rice }
5665244eac9SBenno Rice 
5675244eac9SBenno Rice static __inline void
56859276937SPeter Grehan moea_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5695244eac9SBenno Rice {
5705244eac9SBenno Rice 
571d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5725244eac9SBenno Rice 	pvo_pt->pte_hi &= ~PTE_VALID;
5735244eac9SBenno Rice 
5745244eac9SBenno Rice 	/*
5755244eac9SBenno Rice 	 * Force the reg & chg bits back into the PTEs.
5765244eac9SBenno Rice 	 */
577e4f72b32SMarcel Moolenaar 	powerpc_sync();
5785244eac9SBenno Rice 
5795244eac9SBenno Rice 	/*
5805244eac9SBenno Rice 	 * Invalidate the pte.
5815244eac9SBenno Rice 	 */
5825244eac9SBenno Rice 	pt->pte_hi &= ~PTE_VALID;
5835244eac9SBenno Rice 
584e4f72b32SMarcel Moolenaar 	tlbie(va);
5855244eac9SBenno Rice 
5865244eac9SBenno Rice 	/*
5875244eac9SBenno Rice 	 * Save the reg & chg bits.
5885244eac9SBenno Rice 	 */
58959276937SPeter Grehan 	moea_pte_synch(pt, pvo_pt);
59059276937SPeter Grehan 	moea_pte_valid--;
5915244eac9SBenno Rice }
5925244eac9SBenno Rice 
5935244eac9SBenno Rice static __inline void
59459276937SPeter Grehan moea_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5955244eac9SBenno Rice {
5965244eac9SBenno Rice 
5975244eac9SBenno Rice 	/*
5985244eac9SBenno Rice 	 * Invalidate the PTE
5995244eac9SBenno Rice 	 */
60059276937SPeter Grehan 	moea_pte_unset(pt, pvo_pt, va);
60159276937SPeter Grehan 	moea_pte_set(pt, pvo_pt);
602f9bac91bSBenno Rice }
603f9bac91bSBenno Rice 
604f9bac91bSBenno Rice /*
6055244eac9SBenno Rice  * Quick sort callout for comparing memory regions.
606f9bac91bSBenno Rice  */
6075244eac9SBenno Rice static int	om_cmp(const void *a, const void *b);
6085244eac9SBenno Rice 
6095244eac9SBenno Rice static int
6105244eac9SBenno Rice om_cmp(const void *a, const void *b)
6115244eac9SBenno Rice {
6125244eac9SBenno Rice 	const struct	ofw_map *mapa;
6135244eac9SBenno Rice 	const struct	ofw_map *mapb;
6145244eac9SBenno Rice 
6155244eac9SBenno Rice 	mapa = a;
6165244eac9SBenno Rice 	mapb = b;
6175244eac9SBenno Rice 	if (mapa->om_pa < mapb->om_pa)
6185244eac9SBenno Rice 		return (-1);
6195244eac9SBenno Rice 	else if (mapa->om_pa > mapb->om_pa)
6205244eac9SBenno Rice 		return (1);
6215244eac9SBenno Rice 	else
6225244eac9SBenno Rice 		return (0);
623f9bac91bSBenno Rice }
624f9bac91bSBenno Rice 
625f9bac91bSBenno Rice void
62645b69dd6SJustin Hibbits moea_cpu_bootstrap(int ap)
62712640815SMarcel Moolenaar {
62812640815SMarcel Moolenaar 	u_int sdr;
62912640815SMarcel Moolenaar 	int i;
63012640815SMarcel Moolenaar 
63112640815SMarcel Moolenaar 	if (ap) {
632e4f72b32SMarcel Moolenaar 		powerpc_sync();
63312640815SMarcel Moolenaar 		__asm __volatile("mtdbatu 0,%0" :: "r"(battable[0].batu));
63412640815SMarcel Moolenaar 		__asm __volatile("mtdbatl 0,%0" :: "r"(battable[0].batl));
63512640815SMarcel Moolenaar 		isync();
63612640815SMarcel Moolenaar 		__asm __volatile("mtibatu 0,%0" :: "r"(battable[0].batu));
63712640815SMarcel Moolenaar 		__asm __volatile("mtibatl 0,%0" :: "r"(battable[0].batl));
63812640815SMarcel Moolenaar 		isync();
63912640815SMarcel Moolenaar 	}
64012640815SMarcel Moolenaar 
64101d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
64201d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
64312640815SMarcel Moolenaar 	isync();
64412640815SMarcel Moolenaar 
64501d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 1,%0" :: "r"(0));
64601d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 2,%0" :: "r"(0));
64701d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 2,%0" :: "r"(0));
64801d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 3,%0" :: "r"(0));
64901d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 3,%0" :: "r"(0));
65012640815SMarcel Moolenaar 	isync();
65112640815SMarcel Moolenaar 
65212640815SMarcel Moolenaar 	for (i = 0; i < 16; i++)
653fe3b4685SNathan Whitehorn 		mtsrin(i << ADDR_SR_SHFT, kernel_pmap->pm_sr[i]);
654e4f72b32SMarcel Moolenaar 	powerpc_sync();
65512640815SMarcel Moolenaar 
65612640815SMarcel Moolenaar 	sdr = (u_int)moea_pteg_table | (moea_pteg_mask >> 10);
65712640815SMarcel Moolenaar 	__asm __volatile("mtsdr1 %0" :: "r"(sdr));
65812640815SMarcel Moolenaar 	isync();
65912640815SMarcel Moolenaar 
66086c1fb4cSMarcel Moolenaar 	tlbia();
66112640815SMarcel Moolenaar }
66212640815SMarcel Moolenaar 
66312640815SMarcel Moolenaar void
66445b69dd6SJustin Hibbits moea_bootstrap(vm_offset_t kernelstart, vm_offset_t kernelend)
665f9bac91bSBenno Rice {
66631c82d03SBenno Rice 	ihandle_t	mmui;
6675244eac9SBenno Rice 	phandle_t	chosen, mmu;
6685244eac9SBenno Rice 	int		sz;
6695244eac9SBenno Rice 	int		i, j;
670e2f6d6e2SPeter Grehan 	vm_size_t	size, physsz, hwphyssz;
6715244eac9SBenno Rice 	vm_offset_t	pa, va, off;
67250c202c5SJeff Roberson 	void		*dpcpu;
673976cc697SNathan Whitehorn 	register_t	msr;
674f9bac91bSBenno Rice 
675f9bac91bSBenno Rice         /*
67632bc7846SPeter Grehan          * Set up BAT0 to map the lowest 256 MB area
6770d290675SBenno Rice          */
6780d290675SBenno Rice         battable[0x0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
6790d290675SBenno Rice         battable[0x0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
6800d290675SBenno Rice 
6810d290675SBenno Rice 	/*
6820d290675SBenno Rice 	 * Map PCI memory space.
6830d290675SBenno Rice 	 */
6840d290675SBenno Rice 	battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
6850d290675SBenno Rice 	battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
6860d290675SBenno Rice 
6870d290675SBenno Rice 	battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
6880d290675SBenno Rice 	battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
6890d290675SBenno Rice 
6900d290675SBenno Rice 	battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW);
6910d290675SBenno Rice 	battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs);
6920d290675SBenno Rice 
6930d290675SBenno Rice 	battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW);
6940d290675SBenno Rice 	battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs);
6950d290675SBenno Rice 
6960d290675SBenno Rice 	/*
6970d290675SBenno Rice 	 * Map obio devices.
6980d290675SBenno Rice 	 */
6990d290675SBenno Rice 	battable[0xf].batl = BATL(0xf0000000, BAT_I|BAT_G, BAT_PP_RW);
7000d290675SBenno Rice 	battable[0xf].batu = BATU(0xf0000000, BAT_BL_256M, BAT_Vs);
7010d290675SBenno Rice 
7020d290675SBenno Rice 	/*
7035244eac9SBenno Rice 	 * Use an IBAT and a DBAT to map the bottom segment of memory
704976cc697SNathan Whitehorn 	 * where we are. Turn off instruction relocation temporarily
705976cc697SNathan Whitehorn 	 * to prevent faults while reprogramming the IBAT.
706f9bac91bSBenno Rice 	 */
707976cc697SNathan Whitehorn 	msr = mfmsr();
708976cc697SNathan Whitehorn 	mtmsr(msr & ~PSL_IR);
70959276937SPeter Grehan 	__asm (".balign 32; \n"
71072ed3108SPeter Grehan 	       "mtibatu 0,%0; mtibatl 0,%1; isync; \n"
7115d64cf91SPeter Grehan 	       "mtdbatu 0,%0; mtdbatl 0,%1; isync"
71212640815SMarcel Moolenaar 	    :: "r"(battable[0].batu), "r"(battable[0].batl));
713976cc697SNathan Whitehorn 	mtmsr(msr);
7140d290675SBenno Rice 
7150d290675SBenno Rice 	/* map pci space */
71612640815SMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
71712640815SMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
71812640815SMarcel Moolenaar 	isync();
719f9bac91bSBenno Rice 
7201c96bdd1SNathan Whitehorn 	/* set global direct map flag */
7211c96bdd1SNathan Whitehorn 	hw_direct_map = 1;
7221c96bdd1SNathan Whitehorn 
72331c82d03SBenno Rice 	mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
72459276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_bootstrap: physical memory");
72531c82d03SBenno Rice 
72631c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
72732bc7846SPeter Grehan 		vm_offset_t pa;
72832bc7846SPeter Grehan 		vm_offset_t end;
72932bc7846SPeter Grehan 
73031c82d03SBenno Rice 		CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)",
73131c82d03SBenno Rice 			pregions[i].mr_start,
73231c82d03SBenno Rice 			pregions[i].mr_start + pregions[i].mr_size,
73331c82d03SBenno Rice 			pregions[i].mr_size);
73432bc7846SPeter Grehan 		/*
73532bc7846SPeter Grehan 		 * Install entries into the BAT table to allow all
73632bc7846SPeter Grehan 		 * of physmem to be convered by on-demand BAT entries.
73732bc7846SPeter Grehan 		 * The loop will sometimes set the same battable element
73832bc7846SPeter Grehan 		 * twice, but that's fine since they won't be used for
73932bc7846SPeter Grehan 		 * a while yet.
74032bc7846SPeter Grehan 		 */
74132bc7846SPeter Grehan 		pa = pregions[i].mr_start & 0xf0000000;
74232bc7846SPeter Grehan 		end = pregions[i].mr_start + pregions[i].mr_size;
74332bc7846SPeter Grehan 		do {
74432bc7846SPeter Grehan                         u_int n = pa >> ADDR_SR_SHFT;
74532bc7846SPeter Grehan 
74632bc7846SPeter Grehan 			battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW);
74732bc7846SPeter Grehan 			battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs);
74832bc7846SPeter Grehan 			pa += SEGMENT_LENGTH;
74932bc7846SPeter Grehan 		} while (pa < end);
75031c82d03SBenno Rice 	}
75131c82d03SBenno Rice 
75221943937SJeff Roberson 	if (PHYS_AVAIL_ENTRIES < regions_sz)
75359276937SPeter Grehan 		panic("moea_bootstrap: phys_avail too small");
75497f7cde4SNathan Whitehorn 
7555244eac9SBenno Rice 	phys_avail_count = 0;
756d2c1f576SBenno Rice 	physsz = 0;
757b0c21309SPeter Grehan 	hwphyssz = 0;
758b0c21309SPeter Grehan 	TUNABLE_ULONG_FETCH("hw.physmem", (u_long *) &hwphyssz);
75931c82d03SBenno Rice 	for (i = 0, j = 0; i < regions_sz; i++, j += 2) {
7605244eac9SBenno Rice 		CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start,
7615244eac9SBenno Rice 		    regions[i].mr_start + regions[i].mr_size,
7625244eac9SBenno Rice 		    regions[i].mr_size);
763e2f6d6e2SPeter Grehan 		if (hwphyssz != 0 &&
764e2f6d6e2SPeter Grehan 		    (physsz + regions[i].mr_size) >= hwphyssz) {
765e2f6d6e2SPeter Grehan 			if (physsz < hwphyssz) {
766e2f6d6e2SPeter Grehan 				phys_avail[j] = regions[i].mr_start;
767e2f6d6e2SPeter Grehan 				phys_avail[j + 1] = regions[i].mr_start +
768e2f6d6e2SPeter Grehan 				    hwphyssz - physsz;
769e2f6d6e2SPeter Grehan 				physsz = hwphyssz;
770e2f6d6e2SPeter Grehan 				phys_avail_count++;
771e2f6d6e2SPeter Grehan 			}
772e2f6d6e2SPeter Grehan 			break;
773e2f6d6e2SPeter Grehan 		}
7745244eac9SBenno Rice 		phys_avail[j] = regions[i].mr_start;
7755244eac9SBenno Rice 		phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size;
7765244eac9SBenno Rice 		phys_avail_count++;
777d2c1f576SBenno Rice 		physsz += regions[i].mr_size;
778f9bac91bSBenno Rice 	}
779e347e23bSNathan Whitehorn 
780e347e23bSNathan Whitehorn 	/* Check for overlap with the kernel and exception vectors */
781e347e23bSNathan Whitehorn 	for (j = 0; j < 2*phys_avail_count; j+=2) {
782e347e23bSNathan Whitehorn 		if (phys_avail[j] < EXC_LAST)
783e347e23bSNathan Whitehorn 			phys_avail[j] += EXC_LAST;
784e347e23bSNathan Whitehorn 
785e347e23bSNathan Whitehorn 		if (kernelstart >= phys_avail[j] &&
786e347e23bSNathan Whitehorn 		    kernelstart < phys_avail[j+1]) {
787e347e23bSNathan Whitehorn 			if (kernelend < phys_avail[j+1]) {
788e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count] =
789e347e23bSNathan Whitehorn 				    (kernelend & ~PAGE_MASK) + PAGE_SIZE;
790e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count + 1] =
791e347e23bSNathan Whitehorn 				    phys_avail[j+1];
792e347e23bSNathan Whitehorn 				phys_avail_count++;
793e347e23bSNathan Whitehorn 			}
794e347e23bSNathan Whitehorn 
795e347e23bSNathan Whitehorn 			phys_avail[j+1] = kernelstart & ~PAGE_MASK;
796e347e23bSNathan Whitehorn 		}
797e347e23bSNathan Whitehorn 
798e347e23bSNathan Whitehorn 		if (kernelend >= phys_avail[j] &&
799e347e23bSNathan Whitehorn 		    kernelend < phys_avail[j+1]) {
800e347e23bSNathan Whitehorn 			if (kernelstart > phys_avail[j]) {
801e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count] = phys_avail[j];
802e347e23bSNathan Whitehorn 				phys_avail[2*phys_avail_count + 1] =
803e347e23bSNathan Whitehorn 				    kernelstart & ~PAGE_MASK;
804e347e23bSNathan Whitehorn 				phys_avail_count++;
805e347e23bSNathan Whitehorn 			}
806e347e23bSNathan Whitehorn 
807e347e23bSNathan Whitehorn 			phys_avail[j] = (kernelend & ~PAGE_MASK) + PAGE_SIZE;
808e347e23bSNathan Whitehorn 		}
809e347e23bSNathan Whitehorn 	}
810e347e23bSNathan Whitehorn 
811d2c1f576SBenno Rice 	physmem = btoc(physsz);
812f9bac91bSBenno Rice 
813f9bac91bSBenno Rice 	/*
8145244eac9SBenno Rice 	 * Allocate PTEG table.
815f9bac91bSBenno Rice 	 */
8165244eac9SBenno Rice #ifdef PTEGCOUNT
81759276937SPeter Grehan 	moea_pteg_count = PTEGCOUNT;
8185244eac9SBenno Rice #else
81959276937SPeter Grehan 	moea_pteg_count = 0x1000;
820f9bac91bSBenno Rice 
82159276937SPeter Grehan 	while (moea_pteg_count < physmem)
82259276937SPeter Grehan 		moea_pteg_count <<= 1;
823f9bac91bSBenno Rice 
82459276937SPeter Grehan 	moea_pteg_count >>= 1;
8255244eac9SBenno Rice #endif /* PTEGCOUNT */
826f9bac91bSBenno Rice 
82759276937SPeter Grehan 	size = moea_pteg_count * sizeof(struct pteg);
82859276937SPeter Grehan 	CTR2(KTR_PMAP, "moea_bootstrap: %d PTEGs, %d bytes", moea_pteg_count,
8295244eac9SBenno Rice 	    size);
83059276937SPeter Grehan 	moea_pteg_table = (struct pteg *)moea_bootstrap_alloc(size, size);
83159276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PTEG table at %p", moea_pteg_table);
83259276937SPeter Grehan 	bzero((void *)moea_pteg_table, moea_pteg_count * sizeof(struct pteg));
83359276937SPeter Grehan 	moea_pteg_mask = moea_pteg_count - 1;
834f9bac91bSBenno Rice 
8355244eac9SBenno Rice 	/*
836864bc520SBenno Rice 	 * Allocate pv/overflow lists.
8375244eac9SBenno Rice 	 */
83859276937SPeter Grehan 	size = sizeof(struct pvo_head) * moea_pteg_count;
83959276937SPeter Grehan 	moea_pvo_table = (struct pvo_head *)moea_bootstrap_alloc(size,
8405244eac9SBenno Rice 	    PAGE_SIZE);
84159276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PVO table at %p", moea_pvo_table);
84259276937SPeter Grehan 	for (i = 0; i < moea_pteg_count; i++)
84359276937SPeter Grehan 		LIST_INIT(&moea_pvo_table[i]);
8445244eac9SBenno Rice 
8455244eac9SBenno Rice 	/*
846f489bf21SAlan Cox 	 * Initialize the lock that synchronizes access to the pteg and pvo
847f489bf21SAlan Cox 	 * tables.
848f489bf21SAlan Cox 	 */
849d644a0b7SAlan Cox 	mtx_init(&moea_table_mutex, "pmap table", NULL, MTX_DEF |
850d644a0b7SAlan Cox 	    MTX_RECURSE);
851e9b5f218SNathan Whitehorn 	mtx_init(&moea_vsid_mutex, "VSID table", NULL, MTX_DEF);
852f489bf21SAlan Cox 
853e4f72b32SMarcel Moolenaar 	mtx_init(&tlbie_mtx, "tlbie", NULL, MTX_SPIN);
854e4f72b32SMarcel Moolenaar 
855f489bf21SAlan Cox 	/*
8565244eac9SBenno Rice 	 * Initialise the unmanaged pvo pool.
8575244eac9SBenno Rice 	 */
85859276937SPeter Grehan 	moea_bpvo_pool = (struct pvo_entry *)moea_bootstrap_alloc(
8590d290675SBenno Rice 		BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0);
86059276937SPeter Grehan 	moea_bpvo_pool_index = 0;
8615244eac9SBenno Rice 
8625244eac9SBenno Rice 	/*
8635244eac9SBenno Rice 	 * Make sure kernel vsid is allocated as well as VSID 0.
8645244eac9SBenno Rice 	 */
86559276937SPeter Grehan 	moea_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW]
8665244eac9SBenno Rice 		|= 1 << (KERNEL_VSIDBITS % VSID_NBPW);
86759276937SPeter Grehan 	moea_vsid_bitmap[0] |= 1;
8685244eac9SBenno Rice 
8695244eac9SBenno Rice 	/*
870fe3b4685SNathan Whitehorn 	 * Initialize the kernel pmap (which is statically allocated).
8715244eac9SBenno Rice 	 */
872fe3b4685SNathan Whitehorn 	PMAP_LOCK_INIT(kernel_pmap);
873fe3b4685SNathan Whitehorn 	for (i = 0; i < 16; i++)
874fe3b4685SNathan Whitehorn 		kernel_pmap->pm_sr[i] = EMPTY_SEGMENT + i;
875c47dd3dbSAttilio Rao 	CPU_FILL(&kernel_pmap->pm_active);
876ccc4a5c7SNathan Whitehorn 	RB_INIT(&kernel_pmap->pmap_pvo);
877fe3b4685SNathan Whitehorn 
878fe3b4685SNathan Whitehorn  	/*
8793653f5cbSAlan Cox 	 * Initialize the global pv list lock.
8803653f5cbSAlan Cox 	 */
8813653f5cbSAlan Cox 	rw_init(&pvh_global_lock, "pmap pv global");
8823653f5cbSAlan Cox 
8833653f5cbSAlan Cox 	/*
884fe3b4685SNathan Whitehorn 	 * Set up the Open Firmware mappings
885fe3b4685SNathan Whitehorn 	 */
886e347e23bSNathan Whitehorn 	chosen = OF_finddevice("/chosen");
887e347e23bSNathan Whitehorn 	if (chosen != -1 && OF_getprop(chosen, "mmu", &mmui, 4) != -1 &&
888e347e23bSNathan Whitehorn 	    (mmu = OF_instance_to_package(mmui)) != -1 &&
889e347e23bSNathan Whitehorn 	    (sz = OF_getproplen(mmu, "translations")) != -1) {
890aa39961eSBenno Rice 		translations = NULL;
8916cc1cdf4SPeter Grehan 		for (i = 0; phys_avail[i] != 0; i += 2) {
8926cc1cdf4SPeter Grehan 			if (phys_avail[i + 1] >= sz) {
893aa39961eSBenno Rice 				translations = (struct ofw_map *)phys_avail[i];
8946cc1cdf4SPeter Grehan 				break;
8956cc1cdf4SPeter Grehan 			}
896aa39961eSBenno Rice 		}
897aa39961eSBenno Rice 		if (translations == NULL)
89859276937SPeter Grehan 			panic("moea_bootstrap: no space to copy translations");
8995244eac9SBenno Rice 		bzero(translations, sz);
9005244eac9SBenno Rice 		if (OF_getprop(mmu, "translations", translations, sz) == -1)
90159276937SPeter Grehan 			panic("moea_bootstrap: can't get ofw translations");
90259276937SPeter Grehan 		CTR0(KTR_PMAP, "moea_bootstrap: translations");
90331c82d03SBenno Rice 		sz /= sizeof(*translations);
9045244eac9SBenno Rice 		qsort(translations, sz, sizeof (*translations), om_cmp);
905ed1e1e2aSNathan Whitehorn 		for (i = 0; i < sz; i++) {
9065244eac9SBenno Rice 			CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x",
9075244eac9SBenno Rice 			    translations[i].om_pa, translations[i].om_va,
9085244eac9SBenno Rice 			    translations[i].om_len);
9095244eac9SBenno Rice 
91032bc7846SPeter Grehan 			/*
911e347e23bSNathan Whitehorn 			 * If the mapping is 1:1, let the RAM and device
912e347e23bSNathan Whitehorn 			 * on-demand BAT tables take care of the translation.
91332bc7846SPeter Grehan 			 */
91432bc7846SPeter Grehan 			if (translations[i].om_va == translations[i].om_pa)
91532bc7846SPeter Grehan 				continue;
9165244eac9SBenno Rice 
91732bc7846SPeter Grehan 			/* Enter the pages */
918e347e23bSNathan Whitehorn 			for (off = 0; off < translations[i].om_len;
919e347e23bSNathan Whitehorn 			    off += PAGE_SIZE)
92045b69dd6SJustin Hibbits 				moea_kenter(translations[i].om_va + off,
921fe3b4685SNathan Whitehorn 					    translations[i].om_pa + off);
922f9bac91bSBenno Rice 		}
923e347e23bSNathan Whitehorn 	}
924014ffa99SMarcel Moolenaar 
925014ffa99SMarcel Moolenaar 	/*
926014ffa99SMarcel Moolenaar 	 * Calculate the last available physical address.
927014ffa99SMarcel Moolenaar 	 */
928014ffa99SMarcel Moolenaar 	for (i = 0; phys_avail[i + 2] != 0; i += 2)
929014ffa99SMarcel Moolenaar 		;
930014ffa99SMarcel Moolenaar 	Maxmem = powerpc_btop(phys_avail[i + 1]);
9315244eac9SBenno Rice 
93245b69dd6SJustin Hibbits 	moea_cpu_bootstrap(0);
9330081393dSNathan Whitehorn 	mtmsr(mfmsr() | PSL_DR | PSL_IR);
9345244eac9SBenno Rice 	pmap_bootstrapped++;
935014ffa99SMarcel Moolenaar 
936014ffa99SMarcel Moolenaar 	/*
937014ffa99SMarcel Moolenaar 	 * Set the start and end of kva.
938014ffa99SMarcel Moolenaar 	 */
939014ffa99SMarcel Moolenaar 	virtual_avail = VM_MIN_KERNEL_ADDRESS;
940ab739706SNathan Whitehorn 	virtual_end = VM_MAX_SAFE_KERNEL_ADDRESS;
941014ffa99SMarcel Moolenaar 
942014ffa99SMarcel Moolenaar 	/*
943014ffa99SMarcel Moolenaar 	 * Allocate a kernel stack with a guard page for thread0 and map it
944014ffa99SMarcel Moolenaar 	 * into the kernel page map.
945014ffa99SMarcel Moolenaar 	 */
946edc82223SKonstantin Belousov 	pa = moea_bootstrap_alloc(kstack_pages * PAGE_SIZE, PAGE_SIZE);
947014ffa99SMarcel Moolenaar 	va = virtual_avail + KSTACK_GUARD_PAGES * PAGE_SIZE;
948edc82223SKonstantin Belousov 	virtual_avail = va + kstack_pages * PAGE_SIZE;
949014ffa99SMarcel Moolenaar 	CTR2(KTR_PMAP, "moea_bootstrap: kstack0 at %#x (%#x)", pa, va);
950014ffa99SMarcel Moolenaar 	thread0.td_kstack = va;
951edc82223SKonstantin Belousov 	thread0.td_kstack_pages = kstack_pages;
952edc82223SKonstantin Belousov 	for (i = 0; i < kstack_pages; i++) {
95345b69dd6SJustin Hibbits 		moea_kenter(va, pa);
954014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
955014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
956014ffa99SMarcel Moolenaar 	}
957014ffa99SMarcel Moolenaar 
958014ffa99SMarcel Moolenaar 	/*
959014ffa99SMarcel Moolenaar 	 * Allocate virtual address space for the message buffer.
960014ffa99SMarcel Moolenaar 	 */
9614053b05bSSergey Kandaurov 	pa = msgbuf_phys = moea_bootstrap_alloc(msgbufsize, PAGE_SIZE);
962014ffa99SMarcel Moolenaar 	msgbufp = (struct msgbuf *)virtual_avail;
963014ffa99SMarcel Moolenaar 	va = virtual_avail;
9644053b05bSSergey Kandaurov 	virtual_avail += round_page(msgbufsize);
965014ffa99SMarcel Moolenaar 	while (va < virtual_avail) {
96645b69dd6SJustin Hibbits 		moea_kenter(va, pa);
967014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
968014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
969014ffa99SMarcel Moolenaar 	}
97050c202c5SJeff Roberson 
97150c202c5SJeff Roberson 	/*
97250c202c5SJeff Roberson 	 * Allocate virtual address space for the dynamic percpu area.
97350c202c5SJeff Roberson 	 */
97450c202c5SJeff Roberson 	pa = moea_bootstrap_alloc(DPCPU_SIZE, PAGE_SIZE);
97550c202c5SJeff Roberson 	dpcpu = (void *)virtual_avail;
97650c202c5SJeff Roberson 	va = virtual_avail;
97750c202c5SJeff Roberson 	virtual_avail += DPCPU_SIZE;
97850c202c5SJeff Roberson 	while (va < virtual_avail) {
97945b69dd6SJustin Hibbits 		moea_kenter(va, pa);
98050c202c5SJeff Roberson 		pa += PAGE_SIZE;
98150c202c5SJeff Roberson 		va += PAGE_SIZE;
98250c202c5SJeff Roberson 	}
98350c202c5SJeff Roberson 	dpcpu_init(dpcpu, 0);
9845244eac9SBenno Rice }
9855244eac9SBenno Rice 
9865244eac9SBenno Rice /*
9875244eac9SBenno Rice  * Activate a user pmap.  The pmap must be activated before it's address
9885244eac9SBenno Rice  * space can be accessed in any way.
989f9bac91bSBenno Rice  */
990f9bac91bSBenno Rice void
99145b69dd6SJustin Hibbits moea_activate(struct thread *td)
992f9bac91bSBenno Rice {
9938207b362SBenno Rice 	pmap_t	pm, pmr;
994f9bac91bSBenno Rice 
995f9bac91bSBenno Rice 	/*
99632bc7846SPeter Grehan 	 * Load all the data we need up front to encourage the compiler to
9975244eac9SBenno Rice 	 * not issue any loads while we have interrupts disabled below.
998f9bac91bSBenno Rice 	 */
9995244eac9SBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
100052a7870dSNathan Whitehorn 	pmr = pm->pmap_phys;
10018207b362SBenno Rice 
1002c7c2767eSAttilio Rao 	CPU_SET(PCPU_GET(cpuid), &pm->pm_active);
10038207b362SBenno Rice 	PCPU_SET(curpmap, pmr);
1004d1295abdSNathan Whitehorn 
1005d1295abdSNathan Whitehorn 	mtsrin(USER_SR << ADDR_SR_SHFT, td->td_pcb->pcb_cpu.aim.usr_vsid);
1006ac6ba8bdSBenno Rice }
1007ac6ba8bdSBenno Rice 
1008ac6ba8bdSBenno Rice void
100945b69dd6SJustin Hibbits moea_deactivate(struct thread *td)
1010ac6ba8bdSBenno Rice {
1011ac6ba8bdSBenno Rice 	pmap_t	pm;
1012ac6ba8bdSBenno Rice 
1013ac6ba8bdSBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
1014c7c2767eSAttilio Rao 	CPU_CLR(PCPU_GET(cpuid), &pm->pm_active);
10158207b362SBenno Rice 	PCPU_SET(curpmap, NULL);
1016f9bac91bSBenno Rice }
1017f9bac91bSBenno Rice 
1018f9bac91bSBenno Rice void
101945b69dd6SJustin Hibbits moea_unwire(pmap_t pm, vm_offset_t sva, vm_offset_t eva)
1020a844c68fSAlan Cox {
1021a844c68fSAlan Cox 	struct	pvo_entry key, *pvo;
1022a844c68fSAlan Cox 
1023a844c68fSAlan Cox 	PMAP_LOCK(pm);
1024a844c68fSAlan Cox 	key.pvo_vaddr = sva;
1025a844c68fSAlan Cox 	for (pvo = RB_NFIND(pvo_tree, &pm->pmap_pvo, &key);
1026a844c68fSAlan Cox 	    pvo != NULL && PVO_VADDR(pvo) < eva;
1027a844c68fSAlan Cox 	    pvo = RB_NEXT(pvo_tree, &pm->pmap_pvo, pvo)) {
1028a844c68fSAlan Cox 		if ((pvo->pvo_vaddr & PVO_WIRED) == 0)
1029a844c68fSAlan Cox 			panic("moea_unwire: pvo %p is missing PVO_WIRED", pvo);
1030a844c68fSAlan Cox 		pvo->pvo_vaddr &= ~PVO_WIRED;
1031a844c68fSAlan Cox 		pm->pm_stats.wired_count--;
1032a844c68fSAlan Cox 	}
1033a844c68fSAlan Cox 	PMAP_UNLOCK(pm);
1034a844c68fSAlan Cox }
1035a844c68fSAlan Cox 
1036a844c68fSAlan Cox void
103745b69dd6SJustin Hibbits moea_copy_page(vm_page_t msrc, vm_page_t mdst)
1038f9bac91bSBenno Rice {
103925e2288dSBenno Rice 	vm_offset_t	dst;
104025e2288dSBenno Rice 	vm_offset_t	src;
104125e2288dSBenno Rice 
104225e2288dSBenno Rice 	dst = VM_PAGE_TO_PHYS(mdst);
104325e2288dSBenno Rice 	src = VM_PAGE_TO_PHYS(msrc);
104425e2288dSBenno Rice 
1045e3c2930dSNathan Whitehorn 	bcopy((void *)src, (void *)dst, PAGE_SIZE);
1046f9bac91bSBenno Rice }
1047111c77dcSBenno Rice 
1048e8a4a618SKonstantin Belousov void
104945b69dd6SJustin Hibbits moea_copy_pages(vm_page_t *ma, vm_offset_t a_offset,
1050e8a4a618SKonstantin Belousov     vm_page_t *mb, vm_offset_t b_offset, int xfersize)
1051e8a4a618SKonstantin Belousov {
1052e8a4a618SKonstantin Belousov 	void *a_cp, *b_cp;
1053e8a4a618SKonstantin Belousov 	vm_offset_t a_pg_offset, b_pg_offset;
1054e8a4a618SKonstantin Belousov 	int cnt;
1055e8a4a618SKonstantin Belousov 
1056e8a4a618SKonstantin Belousov 	while (xfersize > 0) {
1057e8a4a618SKonstantin Belousov 		a_pg_offset = a_offset & PAGE_MASK;
1058e8a4a618SKonstantin Belousov 		cnt = min(xfersize, PAGE_SIZE - a_pg_offset);
1059e8a4a618SKonstantin Belousov 		a_cp = (char *)VM_PAGE_TO_PHYS(ma[a_offset >> PAGE_SHIFT]) +
1060e8a4a618SKonstantin Belousov 		    a_pg_offset;
1061e8a4a618SKonstantin Belousov 		b_pg_offset = b_offset & PAGE_MASK;
1062e8a4a618SKonstantin Belousov 		cnt = min(cnt, PAGE_SIZE - b_pg_offset);
1063e8a4a618SKonstantin Belousov 		b_cp = (char *)VM_PAGE_TO_PHYS(mb[b_offset >> PAGE_SHIFT]) +
1064e8a4a618SKonstantin Belousov 		    b_pg_offset;
1065e8a4a618SKonstantin Belousov 		bcopy(a_cp, b_cp, cnt);
1066e8a4a618SKonstantin Belousov 		a_offset += cnt;
1067e8a4a618SKonstantin Belousov 		b_offset += cnt;
1068e8a4a618SKonstantin Belousov 		xfersize -= cnt;
1069e8a4a618SKonstantin Belousov 	}
1070e8a4a618SKonstantin Belousov }
1071e8a4a618SKonstantin Belousov 
1072111c77dcSBenno Rice /*
10735244eac9SBenno Rice  * Zero a page of physical memory by temporarily mapping it into the tlb.
10745244eac9SBenno Rice  */
10755244eac9SBenno Rice void
107645b69dd6SJustin Hibbits moea_zero_page(vm_page_t m)
10775244eac9SBenno Rice {
1078fe938c08SJustin Hibbits 	vm_offset_t off, pa = VM_PAGE_TO_PHYS(m);
10795244eac9SBenno Rice 
1080fe938c08SJustin Hibbits 	for (off = 0; off < PAGE_SIZE; off += cacheline_size)
1081fe938c08SJustin Hibbits 		__asm __volatile("dcbz 0,%0" :: "r"(pa + off));
10825244eac9SBenno Rice }
10835244eac9SBenno Rice 
10845244eac9SBenno Rice void
108545b69dd6SJustin Hibbits moea_zero_page_area(vm_page_t m, int off, int size)
10865244eac9SBenno Rice {
10873495845eSBenno Rice 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10885b43c63dSMarcel Moolenaar 	void *va = (void *)(pa + off);
10893495845eSBenno Rice 
10905b43c63dSMarcel Moolenaar 	bzero(va, size);
10915244eac9SBenno Rice }
10925244eac9SBenno Rice 
1093713841afSJason A. Harmening vm_offset_t
109445b69dd6SJustin Hibbits moea_quick_enter_page(vm_page_t m)
1095713841afSJason A. Harmening {
1096713841afSJason A. Harmening 
1097713841afSJason A. Harmening 	return (VM_PAGE_TO_PHYS(m));
1098713841afSJason A. Harmening }
1099713841afSJason A. Harmening 
1100713841afSJason A. Harmening void
110145b69dd6SJustin Hibbits moea_quick_remove_page(vm_offset_t addr)
1102713841afSJason A. Harmening {
1103713841afSJason A. Harmening }
1104713841afSJason A. Harmening 
110565bbba25SJustin Hibbits boolean_t
110645b69dd6SJustin Hibbits moea_page_is_mapped(vm_page_t m)
110765bbba25SJustin Hibbits {
110865bbba25SJustin Hibbits 	return (!LIST_EMPTY(&(m)->md.mdpg_pvoh));
110965bbba25SJustin Hibbits }
111065bbba25SJustin Hibbits 
11115244eac9SBenno Rice /*
11125244eac9SBenno Rice  * Map the given physical page at the specified virtual address in the
11135244eac9SBenno Rice  * target pmap with the protection requested.  If specified the page
11145244eac9SBenno Rice  * will be wired down.
11155244eac9SBenno Rice  */
111639ffa8c1SKonstantin Belousov int
111745b69dd6SJustin Hibbits moea_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
111839ffa8c1SKonstantin Belousov     u_int flags, int8_t psind)
11195244eac9SBenno Rice {
112039ffa8c1SKonstantin Belousov 	int error;
1121ce142d9eSAlan Cox 
112239ffa8c1SKonstantin Belousov 	for (;;) {
11233653f5cbSAlan Cox 		rw_wlock(&pvh_global_lock);
1124ce142d9eSAlan Cox 		PMAP_LOCK(pmap);
112539ffa8c1SKonstantin Belousov 		error = moea_enter_locked(pmap, va, m, prot, flags, psind);
11263653f5cbSAlan Cox 		rw_wunlock(&pvh_global_lock);
1127ce142d9eSAlan Cox 		PMAP_UNLOCK(pmap);
112839ffa8c1SKonstantin Belousov 		if (error != ENOMEM)
112939ffa8c1SKonstantin Belousov 			return (KERN_SUCCESS);
113039ffa8c1SKonstantin Belousov 		if ((flags & PMAP_ENTER_NOSLEEP) != 0)
113139ffa8c1SKonstantin Belousov 			return (KERN_RESOURCE_SHORTAGE);
113239ffa8c1SKonstantin Belousov 		VM_OBJECT_ASSERT_UNLOCKED(m->object);
11332c0f13aaSKonstantin Belousov 		vm_wait(NULL);
113439ffa8c1SKonstantin Belousov 	}
1135ce142d9eSAlan Cox }
1136ce142d9eSAlan Cox 
1137ce142d9eSAlan Cox /*
1138ce142d9eSAlan Cox  * Map the given physical page at the specified virtual address in the
1139ce142d9eSAlan Cox  * target pmap with the protection requested.  If specified the page
1140ce142d9eSAlan Cox  * will be wired down.
1141ce142d9eSAlan Cox  *
1142f26bcf99SAlan Cox  * The global pvh and pmap must be locked.
1143ce142d9eSAlan Cox  */
114439ffa8c1SKonstantin Belousov static int
1145ce142d9eSAlan Cox moea_enter_locked(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
114639ffa8c1SKonstantin Belousov     u_int flags, int8_t psind __unused)
1147ce142d9eSAlan Cox {
11485244eac9SBenno Rice 	struct		pvo_head *pvo_head;
1149378862a7SJeff Roberson 	uma_zone_t	zone;
115057bd5cceSNathan Whitehorn 	u_int		pte_lo, pvo_flags;
11515244eac9SBenno Rice 	int		error;
11525244eac9SBenno Rice 
1153081b8e20SAlan Cox 	if (pmap_bootstrapped)
1154081b8e20SAlan Cox 		rw_assert(&pvh_global_lock, RA_WLOCKED);
1155081b8e20SAlan Cox 	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
11562a499f92SKonstantin Belousov 	if ((m->oflags & VPO_UNMANAGED) == 0) {
11572a499f92SKonstantin Belousov 		if ((flags & PMAP_ENTER_QUICK_LOCKED) == 0)
1158205be21dSJeff Roberson 			VM_PAGE_OBJECT_BUSY_ASSERT(m);
11592a499f92SKonstantin Belousov 		else
11602a499f92SKonstantin Belousov 			VM_OBJECT_ASSERT_LOCKED(m->object);
11612a499f92SKonstantin Belousov 	}
1162081b8e20SAlan Cox 
1163081b8e20SAlan Cox 	if ((m->oflags & VPO_UNMANAGED) != 0 || !moea_initialized) {
116459276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
116559276937SPeter Grehan 		zone = moea_upvo_zone;
11665244eac9SBenno Rice 		pvo_flags = 0;
11675244eac9SBenno Rice 	} else {
116803b6e025SPeter Grehan 		pvo_head = vm_page_to_pvoh(m);
116959276937SPeter Grehan 		zone = moea_mpvo_zone;
11705244eac9SBenno Rice 		pvo_flags = PVO_MANAGED;
11715244eac9SBenno Rice 	}
11724dba5df1SPeter Grehan 
1173cd6a97f0SNathan Whitehorn 	pte_lo = moea_calc_wimg(VM_PAGE_TO_PHYS(m), pmap_page_get_memattr(m));
11745244eac9SBenno Rice 
117544b8bd66SAlan Cox 	if (prot & VM_PROT_WRITE) {
11765244eac9SBenno Rice 		pte_lo |= PTE_BW;
11772368a371SAlan Cox 		if (pmap_bootstrapped &&
1178d98d0ce2SKonstantin Belousov 		    (m->oflags & VPO_UNMANAGED) == 0)
11793407fefeSKonstantin Belousov 			vm_page_aflag_set(m, PGA_WRITEABLE);
118044b8bd66SAlan Cox 	} else
11815244eac9SBenno Rice 		pte_lo |= PTE_BR;
11825244eac9SBenno Rice 
118339ffa8c1SKonstantin Belousov 	if ((flags & PMAP_ENTER_WIRED) != 0)
11845244eac9SBenno Rice 		pvo_flags |= PVO_WIRED;
11855244eac9SBenno Rice 
118659276937SPeter Grehan 	error = moea_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m),
11878207b362SBenno Rice 	    pte_lo, pvo_flags);
11885244eac9SBenno Rice 
11898207b362SBenno Rice 	/*
119057bd5cceSNathan Whitehorn 	 * Flush the real page from the instruction cache. This has be done
119157bd5cceSNathan Whitehorn 	 * for all user mappings to prevent information leakage via the
1192805bee55SNathan Whitehorn 	 * instruction cache. moea_pvo_enter() returns ENOENT for the first
1193805bee55SNathan Whitehorn 	 * mapping for a page.
11948207b362SBenno Rice 	 */
1195805bee55SNathan Whitehorn 	if (pmap != kernel_pmap && error == ENOENT &&
1196805bee55SNathan Whitehorn 	    (pte_lo & (PTE_I | PTE_G)) == 0)
119759276937SPeter Grehan 		moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
119839ffa8c1SKonstantin Belousov 
119939ffa8c1SKonstantin Belousov 	return (error);
1200ce142d9eSAlan Cox }
1201ce142d9eSAlan Cox 
1202ce142d9eSAlan Cox /*
1203ce142d9eSAlan Cox  * Maps a sequence of resident pages belonging to the same object.
1204ce142d9eSAlan Cox  * The sequence begins with the given page m_start.  This page is
1205ce142d9eSAlan Cox  * mapped at the given virtual address start.  Each subsequent page is
1206ce142d9eSAlan Cox  * mapped at a virtual address that is offset from start by the same
1207ce142d9eSAlan Cox  * amount as the page is offset from m_start within the object.  The
1208ce142d9eSAlan Cox  * last page in the sequence is the page with the largest offset from
1209ce142d9eSAlan Cox  * m_start that can be mapped at a virtual address less than the given
1210ce142d9eSAlan Cox  * virtual address end.  Not every virtual page between start and end
1211ce142d9eSAlan Cox  * is mapped; only those for which a resident page exists with the
1212ce142d9eSAlan Cox  * corresponding offset from m_start are mapped.
1213ce142d9eSAlan Cox  */
1214ce142d9eSAlan Cox void
121545b69dd6SJustin Hibbits moea_enter_object(pmap_t pm, vm_offset_t start, vm_offset_t end,
1216ce142d9eSAlan Cox     vm_page_t m_start, vm_prot_t prot)
1217ce142d9eSAlan Cox {
1218ce142d9eSAlan Cox 	vm_page_t m;
1219ce142d9eSAlan Cox 	vm_pindex_t diff, psize;
1220ce142d9eSAlan Cox 
12219af6d512SAttilio Rao 	VM_OBJECT_ASSERT_LOCKED(m_start->object);
12229af6d512SAttilio Rao 
1223ce142d9eSAlan Cox 	psize = atop(end - start);
1224ce142d9eSAlan Cox 	m = m_start;
12253653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
1226ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1227ce142d9eSAlan Cox 	while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) {
1228ce142d9eSAlan Cox 		moea_enter_locked(pm, start + ptoa(diff), m, prot &
12292a499f92SKonstantin Belousov 		    (VM_PROT_READ | VM_PROT_EXECUTE), PMAP_ENTER_QUICK_LOCKED,
12302a499f92SKonstantin Belousov 		    0);
1231ce142d9eSAlan Cox 		m = TAILQ_NEXT(m, listq);
1232ce142d9eSAlan Cox 	}
12333653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
1234ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
12355244eac9SBenno Rice }
12365244eac9SBenno Rice 
12372053c127SStephan Uphoff void
123845b69dd6SJustin Hibbits moea_enter_quick(pmap_t pm, vm_offset_t va, vm_page_t m,
12392053c127SStephan Uphoff     vm_prot_t prot)
1240dca96f1aSAlan Cox {
1241dca96f1aSAlan Cox 
12423653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
1243ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1244ce142d9eSAlan Cox 	moea_enter_locked(pm, va, m, prot & (VM_PROT_READ | VM_PROT_EXECUTE),
12452a499f92SKonstantin Belousov 	    PMAP_ENTER_QUICK_LOCKED, 0);
12463653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
1247ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
1248dca96f1aSAlan Cox }
1249dca96f1aSAlan Cox 
125056b09388SAlan Cox vm_paddr_t
125145b69dd6SJustin Hibbits moea_extract(pmap_t pm, vm_offset_t va)
12525244eac9SBenno Rice {
12530f92104cSBenno Rice 	struct	pvo_entry *pvo;
125448d0b1a0SAlan Cox 	vm_paddr_t pa;
12550f92104cSBenno Rice 
125648d0b1a0SAlan Cox 	PMAP_LOCK(pm);
125759276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
125848d0b1a0SAlan Cox 	if (pvo == NULL)
125948d0b1a0SAlan Cox 		pa = 0;
126048d0b1a0SAlan Cox 	else
126152a7870dSNathan Whitehorn 		pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
126248d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
126348d0b1a0SAlan Cox 	return (pa);
12645244eac9SBenno Rice }
12655244eac9SBenno Rice 
12665244eac9SBenno Rice /*
126784792e72SPeter Grehan  * Atomically extract and hold the physical page with the given
126884792e72SPeter Grehan  * pmap and virtual address pair if that mapping permits the given
126984792e72SPeter Grehan  * protection.
127084792e72SPeter Grehan  */
127184792e72SPeter Grehan vm_page_t
127245b69dd6SJustin Hibbits moea_extract_and_hold(pmap_t pmap, vm_offset_t va, vm_prot_t prot)
127384792e72SPeter Grehan {
1274ab50a262SAlan Cox 	struct	pvo_entry *pvo;
127584792e72SPeter Grehan 	vm_page_t m;
127684792e72SPeter Grehan 
127784792e72SPeter Grehan 	m = NULL;
127848d0b1a0SAlan Cox 	PMAP_LOCK(pmap);
127959276937SPeter Grehan 	pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
128052a7870dSNathan Whitehorn 	if (pvo != NULL && (pvo->pvo_pte.pte.pte_hi & PTE_VALID) &&
128152a7870dSNathan Whitehorn 	    ((pvo->pvo_pte.pte.pte_lo & PTE_PP) == PTE_RW ||
1282ab50a262SAlan Cox 	     (prot & VM_PROT_WRITE) == 0)) {
128352a7870dSNathan Whitehorn 		m = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN);
1284fee2a2faSMark Johnston 		if (!vm_page_wire_mapped(m))
1285fee2a2faSMark Johnston 			m = NULL;
128684792e72SPeter Grehan 	}
128748d0b1a0SAlan Cox 	PMAP_UNLOCK(pmap);
128884792e72SPeter Grehan 	return (m);
128984792e72SPeter Grehan }
129084792e72SPeter Grehan 
12915244eac9SBenno Rice void
129245b69dd6SJustin Hibbits moea_init()
12935244eac9SBenno Rice {
12945244eac9SBenno Rice 
129559276937SPeter Grehan 	moea_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry),
12960ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12970ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
129859276937SPeter Grehan 	moea_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry),
12990ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
13000ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
130159276937SPeter Grehan 	moea_initialized = TRUE;
13025244eac9SBenno Rice }
13035244eac9SBenno Rice 
13045244eac9SBenno Rice boolean_t
130545b69dd6SJustin Hibbits moea_is_referenced(vm_page_t m)
13067b85f591SAlan Cox {
13078d9e6d9fSAlan Cox 	boolean_t rv;
13087b85f591SAlan Cox 
1309d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1310c46b90e9SAlan Cox 	    ("moea_is_referenced: page %p is not managed", m));
13118d9e6d9fSAlan Cox 	rw_wlock(&pvh_global_lock);
13128d9e6d9fSAlan Cox 	rv = moea_query_bit(m, PTE_REF);
13138d9e6d9fSAlan Cox 	rw_wunlock(&pvh_global_lock);
13148d9e6d9fSAlan Cox 	return (rv);
13157b85f591SAlan Cox }
13167b85f591SAlan Cox 
13177b85f591SAlan Cox boolean_t
131845b69dd6SJustin Hibbits moea_is_modified(vm_page_t m)
13195244eac9SBenno Rice {
13208d9e6d9fSAlan Cox 	boolean_t rv;
13210f92104cSBenno Rice 
1322d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1323567e51e1SAlan Cox 	    ("moea_is_modified: page %p is not managed", m));
1324567e51e1SAlan Cox 
1325567e51e1SAlan Cox 	/*
1326638f8678SJeff Roberson 	 * If the page is not busied then this check is racy.
1327567e51e1SAlan Cox 	 */
1328638f8678SJeff Roberson 	if (!pmap_page_is_write_mapped(m))
13290f92104cSBenno Rice 		return (FALSE);
1330638f8678SJeff Roberson 
13318d9e6d9fSAlan Cox 	rw_wlock(&pvh_global_lock);
13328d9e6d9fSAlan Cox 	rv = moea_query_bit(m, PTE_CHG);
13338d9e6d9fSAlan Cox 	rw_wunlock(&pvh_global_lock);
13348d9e6d9fSAlan Cox 	return (rv);
1335566526a9SAlan Cox }
1336566526a9SAlan Cox 
1337e396eb60SAlan Cox boolean_t
133845b69dd6SJustin Hibbits moea_is_prefaultable(pmap_t pmap, vm_offset_t va)
1339e396eb60SAlan Cox {
1340e396eb60SAlan Cox 	struct pvo_entry *pvo;
1341e396eb60SAlan Cox 	boolean_t rv;
1342e396eb60SAlan Cox 
1343e396eb60SAlan Cox 	PMAP_LOCK(pmap);
1344e396eb60SAlan Cox 	pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
1345e396eb60SAlan Cox 	rv = pvo == NULL || (pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0;
1346e396eb60SAlan Cox 	PMAP_UNLOCK(pmap);
1347e396eb60SAlan Cox 	return (rv);
1348e396eb60SAlan Cox }
1349e396eb60SAlan Cox 
13505244eac9SBenno Rice void
135145b69dd6SJustin Hibbits moea_clear_modify(vm_page_t m)
135203b6e025SPeter Grehan {
135303b6e025SPeter Grehan 
1354d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1355567e51e1SAlan Cox 	    ("moea_clear_modify: page %p is not managed", m));
1356638f8678SJeff Roberson 	vm_page_assert_busied(m);
1357567e51e1SAlan Cox 
1358638f8678SJeff Roberson 	if (!pmap_page_is_write_mapped(m))
135903b6e025SPeter Grehan 		return;
13608d9e6d9fSAlan Cox 	rw_wlock(&pvh_global_lock);
1361ce186587SAlan Cox 	moea_clear_bit(m, PTE_CHG);
13628d9e6d9fSAlan Cox 	rw_wunlock(&pvh_global_lock);
13635244eac9SBenno Rice }
13645244eac9SBenno Rice 
13657f3a4093SMike Silbersack /*
136678985e42SAlan Cox  * Clear the write and modified bits in each of the given page's mappings.
136778985e42SAlan Cox  */
136878985e42SAlan Cox void
136945b69dd6SJustin Hibbits moea_remove_write(vm_page_t m)
137078985e42SAlan Cox {
137178985e42SAlan Cox 	struct	pvo_entry *pvo;
137278985e42SAlan Cox 	struct	pte *pt;
137378985e42SAlan Cox 	pmap_t	pmap;
137478985e42SAlan Cox 	u_int	lo;
137578985e42SAlan Cox 
1376d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
13779ab6032fSAlan Cox 	    ("moea_remove_write: page %p is not managed", m));
1378638f8678SJeff Roberson 	vm_page_assert_busied(m);
13799ab6032fSAlan Cox 
1380638f8678SJeff Roberson 	if (!pmap_page_is_write_mapped(m))
138178985e42SAlan Cox 		return;
13823653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
138378985e42SAlan Cox 	lo = moea_attr_fetch(m);
1384e4f72b32SMarcel Moolenaar 	powerpc_sync();
138578985e42SAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
138678985e42SAlan Cox 		pmap = pvo->pvo_pmap;
138778985e42SAlan Cox 		PMAP_LOCK(pmap);
138852a7870dSNathan Whitehorn 		if ((pvo->pvo_pte.pte.pte_lo & PTE_PP) != PTE_BR) {
138978985e42SAlan Cox 			pt = moea_pvo_to_pte(pvo, -1);
139052a7870dSNathan Whitehorn 			pvo->pvo_pte.pte.pte_lo &= ~PTE_PP;
139152a7870dSNathan Whitehorn 			pvo->pvo_pte.pte.pte_lo |= PTE_BR;
139278985e42SAlan Cox 			if (pt != NULL) {
139352a7870dSNathan Whitehorn 				moea_pte_synch(pt, &pvo->pvo_pte.pte);
139452a7870dSNathan Whitehorn 				lo |= pvo->pvo_pte.pte.pte_lo;
139552a7870dSNathan Whitehorn 				pvo->pvo_pte.pte.pte_lo &= ~PTE_CHG;
139652a7870dSNathan Whitehorn 				moea_pte_change(pt, &pvo->pvo_pte.pte,
139778985e42SAlan Cox 				    pvo->pvo_vaddr);
139878985e42SAlan Cox 				mtx_unlock(&moea_table_mutex);
139978985e42SAlan Cox 			}
140078985e42SAlan Cox 		}
140178985e42SAlan Cox 		PMAP_UNLOCK(pmap);
140278985e42SAlan Cox 	}
140378985e42SAlan Cox 	if ((lo & PTE_CHG) != 0) {
140478985e42SAlan Cox 		moea_attr_clear(m, PTE_CHG);
140578985e42SAlan Cox 		vm_page_dirty(m);
140678985e42SAlan Cox 	}
14073407fefeSKonstantin Belousov 	vm_page_aflag_clear(m, PGA_WRITEABLE);
14083653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
140978985e42SAlan Cox }
141078985e42SAlan Cox 
141178985e42SAlan Cox /*
141259276937SPeter Grehan  *	moea_ts_referenced:
14137f3a4093SMike Silbersack  *
14147f3a4093SMike Silbersack  *	Return a count of reference bits for a page, clearing those bits.
14157f3a4093SMike Silbersack  *	It is not necessary for every reference bit to be cleared, but it
14167f3a4093SMike Silbersack  *	is necessary that 0 only be returned when there are truly no
14177f3a4093SMike Silbersack  *	reference bits set.
14187f3a4093SMike Silbersack  *
14197f3a4093SMike Silbersack  *	XXX: The exact number of bits to check and clear is a matter that
14207f3a4093SMike Silbersack  *	should be tested and standardized at some point in the future for
14217f3a4093SMike Silbersack  *	optimal aging of shared pages.
14227f3a4093SMike Silbersack  */
14238d9e6d9fSAlan Cox int
142445b69dd6SJustin Hibbits moea_ts_referenced(vm_page_t m)
14255244eac9SBenno Rice {
14268d9e6d9fSAlan Cox 	int count;
142703b6e025SPeter Grehan 
1428d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1429ce186587SAlan Cox 	    ("moea_ts_referenced: page %p is not managed", m));
14308d9e6d9fSAlan Cox 	rw_wlock(&pvh_global_lock);
14318d9e6d9fSAlan Cox 	count = moea_clear_bit(m, PTE_REF);
14328d9e6d9fSAlan Cox 	rw_wunlock(&pvh_global_lock);
14338d9e6d9fSAlan Cox 	return (count);
14345244eac9SBenno Rice }
14355244eac9SBenno Rice 
14365244eac9SBenno Rice /*
1437c1f4123bSNathan Whitehorn  * Modify the WIMG settings of all mappings for a page.
1438c1f4123bSNathan Whitehorn  */
1439c1f4123bSNathan Whitehorn void
144045b69dd6SJustin Hibbits moea_page_set_memattr(vm_page_t m, vm_memattr_t ma)
1441c1f4123bSNathan Whitehorn {
1442c1f4123bSNathan Whitehorn 	struct	pvo_entry *pvo;
1443cd6a97f0SNathan Whitehorn 	struct	pvo_head *pvo_head;
1444c1f4123bSNathan Whitehorn 	struct	pte *pt;
1445c1f4123bSNathan Whitehorn 	pmap_t	pmap;
1446c1f4123bSNathan Whitehorn 	u_int	lo;
1447c1f4123bSNathan Whitehorn 
1448d98d0ce2SKonstantin Belousov 	if ((m->oflags & VPO_UNMANAGED) != 0) {
1449cd6a97f0SNathan Whitehorn 		m->md.mdpg_cache_attrs = ma;
1450cd6a97f0SNathan Whitehorn 		return;
1451cd6a97f0SNathan Whitehorn 	}
1452cd6a97f0SNathan Whitehorn 
14533653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
1454cd6a97f0SNathan Whitehorn 	pvo_head = vm_page_to_pvoh(m);
1455c1f4123bSNathan Whitehorn 	lo = moea_calc_wimg(VM_PAGE_TO_PHYS(m), ma);
1456cd6a97f0SNathan Whitehorn 
1457cd6a97f0SNathan Whitehorn 	LIST_FOREACH(pvo, pvo_head, pvo_vlink) {
1458c1f4123bSNathan Whitehorn 		pmap = pvo->pvo_pmap;
1459c1f4123bSNathan Whitehorn 		PMAP_LOCK(pmap);
1460c1f4123bSNathan Whitehorn 		pt = moea_pvo_to_pte(pvo, -1);
1461c1f4123bSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~PTE_WIMG;
1462c1f4123bSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo |= lo;
1463c1f4123bSNathan Whitehorn 		if (pt != NULL) {
1464c1f4123bSNathan Whitehorn 			moea_pte_change(pt, &pvo->pvo_pte.pte,
1465c1f4123bSNathan Whitehorn 			    pvo->pvo_vaddr);
1466c1f4123bSNathan Whitehorn 			if (pvo->pvo_pmap == kernel_pmap)
1467c1f4123bSNathan Whitehorn 				isync();
1468c1f4123bSNathan Whitehorn 		}
1469c1f4123bSNathan Whitehorn 		mtx_unlock(&moea_table_mutex);
1470c1f4123bSNathan Whitehorn 		PMAP_UNLOCK(pmap);
1471c1f4123bSNathan Whitehorn 	}
1472c1f4123bSNathan Whitehorn 	m->md.mdpg_cache_attrs = ma;
14733653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
1474c1f4123bSNathan Whitehorn }
1475c1f4123bSNathan Whitehorn 
1476c1f4123bSNathan Whitehorn /*
14775244eac9SBenno Rice  * Map a wired page into kernel virtual address space.
14785244eac9SBenno Rice  */
14795244eac9SBenno Rice void
148045b69dd6SJustin Hibbits moea_kenter(vm_offset_t va, vm_paddr_t pa)
14815244eac9SBenno Rice {
1482c1f4123bSNathan Whitehorn 
148345b69dd6SJustin Hibbits 	moea_kenter_attr(va, pa, VM_MEMATTR_DEFAULT);
1484c1f4123bSNathan Whitehorn }
1485c1f4123bSNathan Whitehorn 
1486c1f4123bSNathan Whitehorn void
148745b69dd6SJustin Hibbits moea_kenter_attr(vm_offset_t va, vm_paddr_t pa, vm_memattr_t ma)
1488c1f4123bSNathan Whitehorn {
14895244eac9SBenno Rice 	u_int		pte_lo;
14905244eac9SBenno Rice 	int		error;
14915244eac9SBenno Rice 
14925244eac9SBenno Rice #if 0
14935244eac9SBenno Rice 	if (va < VM_MIN_KERNEL_ADDRESS)
149459276937SPeter Grehan 		panic("moea_kenter: attempt to enter non-kernel address %#x",
14955244eac9SBenno Rice 		    va);
14965244eac9SBenno Rice #endif
14975244eac9SBenno Rice 
1498c1f4123bSNathan Whitehorn 	pte_lo = moea_calc_wimg(pa, ma);
14995244eac9SBenno Rice 
15004711f8d7SAlan Cox 	PMAP_LOCK(kernel_pmap);
150159276937SPeter Grehan 	error = moea_pvo_enter(kernel_pmap, moea_upvo_zone,
150259276937SPeter Grehan 	    &moea_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED);
15035244eac9SBenno Rice 
15045244eac9SBenno Rice 	if (error != 0 && error != ENOENT)
150559276937SPeter Grehan 		panic("moea_kenter: failed to enter va %#x pa %#x: %d", va,
15065244eac9SBenno Rice 		    pa, error);
15075244eac9SBenno Rice 
15084711f8d7SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
15095244eac9SBenno Rice }
15105244eac9SBenno Rice 
1511e79f59e8SBenno Rice /*
1512e79f59e8SBenno Rice  * Extract the physical page address associated with the given kernel virtual
1513e79f59e8SBenno Rice  * address.
1514e79f59e8SBenno Rice  */
151520b79612SRafal Jaworowski vm_paddr_t
151645b69dd6SJustin Hibbits moea_kextract(vm_offset_t va)
15175244eac9SBenno Rice {
1518e79f59e8SBenno Rice 	struct		pvo_entry *pvo;
151948d0b1a0SAlan Cox 	vm_paddr_t pa;
1520e79f59e8SBenno Rice 
15210efd0097SPeter Grehan 	/*
152252a7870dSNathan Whitehorn 	 * Allow direct mappings on 32-bit OEA
15230efd0097SPeter Grehan 	 */
15240efd0097SPeter Grehan 	if (va < VM_MIN_KERNEL_ADDRESS) {
15250efd0097SPeter Grehan 		return (va);
15260efd0097SPeter Grehan 	}
15270efd0097SPeter Grehan 
152848d0b1a0SAlan Cox 	PMAP_LOCK(kernel_pmap);
152959276937SPeter Grehan 	pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
153059276937SPeter Grehan 	KASSERT(pvo != NULL, ("moea_kextract: no addr found"));
153152a7870dSNathan Whitehorn 	pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
153248d0b1a0SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
153348d0b1a0SAlan Cox 	return (pa);
1534e79f59e8SBenno Rice }
1535e79f59e8SBenno Rice 
153688afb2a3SBenno Rice /*
153788afb2a3SBenno Rice  * Remove a wired page from kernel virtual address space.
153888afb2a3SBenno Rice  */
15395244eac9SBenno Rice void
154045b69dd6SJustin Hibbits moea_kremove(vm_offset_t va)
15415244eac9SBenno Rice {
154288afb2a3SBenno Rice 
154345b69dd6SJustin Hibbits 	moea_remove(kernel_pmap, va, va + PAGE_SIZE);
15445244eac9SBenno Rice }
15455244eac9SBenno Rice 
15465244eac9SBenno Rice /*
154704329fa7SNathan Whitehorn  * Provide a kernel pointer corresponding to a given userland pointer.
154804329fa7SNathan Whitehorn  * The returned pointer is valid until the next time this function is
154904329fa7SNathan Whitehorn  * called in this thread. This is used internally in copyin/copyout.
155004329fa7SNathan Whitehorn  */
155104329fa7SNathan Whitehorn int
155245b69dd6SJustin Hibbits moea_map_user_ptr(pmap_t pm, volatile const void *uaddr,
155304329fa7SNathan Whitehorn     void **kaddr, size_t ulen, size_t *klen)
155404329fa7SNathan Whitehorn {
155504329fa7SNathan Whitehorn 	size_t l;
155604329fa7SNathan Whitehorn 	register_t vsid;
155704329fa7SNathan Whitehorn 
155804329fa7SNathan Whitehorn 	*kaddr = (char *)USER_ADDR + ((uintptr_t)uaddr & ~SEGMENT_MASK);
155904329fa7SNathan Whitehorn 	l = ((char *)USER_ADDR + SEGMENT_LENGTH) - (char *)(*kaddr);
156004329fa7SNathan Whitehorn 	if (l > ulen)
156104329fa7SNathan Whitehorn 		l = ulen;
156204329fa7SNathan Whitehorn 	if (klen)
156304329fa7SNathan Whitehorn 		*klen = l;
156404329fa7SNathan Whitehorn 	else if (l != ulen)
156504329fa7SNathan Whitehorn 		return (EFAULT);
156604329fa7SNathan Whitehorn 
156704329fa7SNathan Whitehorn 	vsid = va_to_vsid(pm, (vm_offset_t)uaddr);
156804329fa7SNathan Whitehorn 
156904329fa7SNathan Whitehorn 	/* Mark segment no-execute */
157004329fa7SNathan Whitehorn 	vsid |= SR_N;
157104329fa7SNathan Whitehorn 
157204329fa7SNathan Whitehorn 	/* If we have already set this VSID, we can just return */
157304329fa7SNathan Whitehorn 	if (curthread->td_pcb->pcb_cpu.aim.usr_vsid == vsid)
157404329fa7SNathan Whitehorn 		return (0);
157504329fa7SNathan Whitehorn 
157604329fa7SNathan Whitehorn 	__asm __volatile("isync");
157704329fa7SNathan Whitehorn 	curthread->td_pcb->pcb_cpu.aim.usr_segm =
157804329fa7SNathan Whitehorn 	    (uintptr_t)uaddr >> ADDR_SR_SHFT;
157904329fa7SNathan Whitehorn 	curthread->td_pcb->pcb_cpu.aim.usr_vsid = vsid;
158004329fa7SNathan Whitehorn 	__asm __volatile("mtsr %0,%1; isync" :: "n"(USER_SR), "r"(vsid));
158104329fa7SNathan Whitehorn 
158204329fa7SNathan Whitehorn 	return (0);
158304329fa7SNathan Whitehorn }
158404329fa7SNathan Whitehorn 
158504329fa7SNathan Whitehorn /*
1586eb1baf72SNathan Whitehorn  * Figure out where a given kernel pointer (usually in a fault) points
1587eb1baf72SNathan Whitehorn  * to from the VM's perspective, potentially remapping into userland's
1588eb1baf72SNathan Whitehorn  * address space.
1589eb1baf72SNathan Whitehorn  */
1590eb1baf72SNathan Whitehorn static int
159145b69dd6SJustin Hibbits moea_decode_kernel_ptr(vm_offset_t addr, int *is_user,
1592eb1baf72SNathan Whitehorn     vm_offset_t *decoded_addr)
1593eb1baf72SNathan Whitehorn {
1594eb1baf72SNathan Whitehorn 	vm_offset_t user_sr;
1595eb1baf72SNathan Whitehorn 
1596eb1baf72SNathan Whitehorn 	if ((addr >> ADDR_SR_SHFT) == (USER_ADDR >> ADDR_SR_SHFT)) {
1597eb1baf72SNathan Whitehorn 		user_sr = curthread->td_pcb->pcb_cpu.aim.usr_segm;
1598eb1baf72SNathan Whitehorn 		addr &= ADDR_PIDX | ADDR_POFF;
1599eb1baf72SNathan Whitehorn 		addr |= user_sr << ADDR_SR_SHFT;
1600eb1baf72SNathan Whitehorn 		*decoded_addr = addr;
1601eb1baf72SNathan Whitehorn 		*is_user = 1;
1602eb1baf72SNathan Whitehorn 	} else {
1603eb1baf72SNathan Whitehorn 		*decoded_addr = addr;
1604eb1baf72SNathan Whitehorn 		*is_user = 0;
1605eb1baf72SNathan Whitehorn 	}
1606eb1baf72SNathan Whitehorn 
1607eb1baf72SNathan Whitehorn 	return (0);
1608eb1baf72SNathan Whitehorn }
1609eb1baf72SNathan Whitehorn 
1610eb1baf72SNathan Whitehorn /*
16115244eac9SBenno Rice  * Map a range of physical addresses into kernel virtual address space.
16125244eac9SBenno Rice  *
16135244eac9SBenno Rice  * The value passed in *virt is a suggested virtual address for the mapping.
16145244eac9SBenno Rice  * Architectures which can support a direct-mapped physical to virtual region
16155244eac9SBenno Rice  * can return the appropriate address within that region, leaving '*virt'
16165244eac9SBenno Rice  * unchanged.  We cannot and therefore do not; *virt is updated with the
16175244eac9SBenno Rice  * first usable address after the mapped region.
16185244eac9SBenno Rice  */
16195244eac9SBenno Rice vm_offset_t
162045b69dd6SJustin Hibbits moea_map(vm_offset_t *virt, vm_paddr_t pa_start,
162120b79612SRafal Jaworowski     vm_paddr_t pa_end, int prot)
16225244eac9SBenno Rice {
16235244eac9SBenno Rice 	vm_offset_t	sva, va;
16245244eac9SBenno Rice 
16255244eac9SBenno Rice 	sva = *virt;
16265244eac9SBenno Rice 	va = sva;
16275244eac9SBenno Rice 	for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE)
162845b69dd6SJustin Hibbits 		moea_kenter(va, pa_start);
16295244eac9SBenno Rice 	*virt = va;
16305244eac9SBenno Rice 	return (sva);
16315244eac9SBenno Rice }
16325244eac9SBenno Rice 
16335244eac9SBenno Rice /*
16347f3a4093SMike Silbersack  * Returns true if the pmap's pv is one of the first
16357f3a4093SMike Silbersack  * 16 pvs linked to from this page.  This count may
16367f3a4093SMike Silbersack  * be changed upwards or downwards in the future; it
16377f3a4093SMike Silbersack  * is only necessary that true be returned for a small
16387f3a4093SMike Silbersack  * subset of pmaps for proper page aging.
16397f3a4093SMike Silbersack  */
16405244eac9SBenno Rice boolean_t
164145b69dd6SJustin Hibbits moea_page_exists_quick(pmap_t pmap, vm_page_t m)
16425244eac9SBenno Rice {
164303b6e025SPeter Grehan         int loops;
164403b6e025SPeter Grehan 	struct pvo_entry *pvo;
1645ce186587SAlan Cox 	boolean_t rv;
164603b6e025SPeter Grehan 
1647d98d0ce2SKonstantin Belousov 	KASSERT((m->oflags & VPO_UNMANAGED) == 0,
1648ce186587SAlan Cox 	    ("moea_page_exists_quick: page %p is not managed", m));
164903b6e025SPeter Grehan 	loops = 0;
1650ce186587SAlan Cox 	rv = FALSE;
16513653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
165203b6e025SPeter Grehan 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
1653ce186587SAlan Cox 		if (pvo->pvo_pmap == pmap) {
1654ce186587SAlan Cox 			rv = TRUE;
1655ce186587SAlan Cox 			break;
1656ce186587SAlan Cox 		}
165703b6e025SPeter Grehan 		if (++loops >= 16)
165803b6e025SPeter Grehan 			break;
165903b6e025SPeter Grehan 	}
16603653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
1661ce186587SAlan Cox 	return (rv);
16625244eac9SBenno Rice }
16635244eac9SBenno Rice 
1664b999e9c8SMark Johnston void
166545b69dd6SJustin Hibbits moea_page_init(vm_page_t m)
1666b999e9c8SMark Johnston {
1667b999e9c8SMark Johnston 
1668b999e9c8SMark Johnston 	m->md.mdpg_attrs = 0;
1669b999e9c8SMark Johnston 	m->md.mdpg_cache_attrs = VM_MEMATTR_DEFAULT;
1670b999e9c8SMark Johnston 	LIST_INIT(&m->md.mdpg_pvoh);
1671b999e9c8SMark Johnston }
1672b999e9c8SMark Johnston 
167359677d3cSAlan Cox /*
167459677d3cSAlan Cox  * Return the number of managed mappings to the given physical page
167559677d3cSAlan Cox  * that are wired.
167659677d3cSAlan Cox  */
167759677d3cSAlan Cox int
167845b69dd6SJustin Hibbits moea_page_wired_mappings(vm_page_t m)
167959677d3cSAlan Cox {
168059677d3cSAlan Cox 	struct pvo_entry *pvo;
168159677d3cSAlan Cox 	int count;
168259677d3cSAlan Cox 
168359677d3cSAlan Cox 	count = 0;
1684d98d0ce2SKonstantin Belousov 	if ((m->oflags & VPO_UNMANAGED) != 0)
168559677d3cSAlan Cox 		return (count);
16863653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
168759677d3cSAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink)
168859677d3cSAlan Cox 		if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
168959677d3cSAlan Cox 			count++;
16903653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
169159677d3cSAlan Cox 	return (count);
169259677d3cSAlan Cox }
169359677d3cSAlan Cox 
169459276937SPeter Grehan static u_int	moea_vsidcontext;
16955244eac9SBenno Rice 
169645b69dd6SJustin Hibbits int
169745b69dd6SJustin Hibbits moea_pinit(pmap_t pmap)
16985244eac9SBenno Rice {
16995244eac9SBenno Rice 	int	i, mask;
17005244eac9SBenno Rice 	u_int	entropy;
17015244eac9SBenno Rice 
1702ccc4a5c7SNathan Whitehorn 	RB_INIT(&pmap->pmap_pvo);
17034daf20b2SPeter Grehan 
17045244eac9SBenno Rice 	entropy = 0;
17055244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(entropy));
17065244eac9SBenno Rice 
170745b69dd6SJustin Hibbits 	if ((pmap->pmap_phys = (pmap_t)moea_kextract((vm_offset_t)pmap))
170852a7870dSNathan Whitehorn 	    == NULL) {
170952a7870dSNathan Whitehorn 		pmap->pmap_phys = pmap;
171052a7870dSNathan Whitehorn 	}
171152a7870dSNathan Whitehorn 
171252a7870dSNathan Whitehorn 
1713e9b5f218SNathan Whitehorn 	mtx_lock(&moea_vsid_mutex);
17145244eac9SBenno Rice 	/*
17155244eac9SBenno Rice 	 * Allocate some segment registers for this pmap.
17165244eac9SBenno Rice 	 */
17175244eac9SBenno Rice 	for (i = 0; i < NPMAPS; i += VSID_NBPW) {
17185244eac9SBenno Rice 		u_int	hash, n;
17195244eac9SBenno Rice 
17205244eac9SBenno Rice 		/*
17215244eac9SBenno Rice 		 * Create a new value by mutiplying by a prime and adding in
17225244eac9SBenno Rice 		 * entropy from the timebase register.  This is to make the
17235244eac9SBenno Rice 		 * VSID more random so that the PT hash function collides
17245244eac9SBenno Rice 		 * less often.  (Note that the prime casues gcc to do shifts
17255244eac9SBenno Rice 		 * instead of a multiply.)
17265244eac9SBenno Rice 		 */
172759276937SPeter Grehan 		moea_vsidcontext = (moea_vsidcontext * 0x1105) + entropy;
172859276937SPeter Grehan 		hash = moea_vsidcontext & (NPMAPS - 1);
17295244eac9SBenno Rice 		if (hash == 0)		/* 0 is special, avoid it */
17305244eac9SBenno Rice 			continue;
17315244eac9SBenno Rice 		n = hash >> 5;
17325244eac9SBenno Rice 		mask = 1 << (hash & (VSID_NBPW - 1));
173359276937SPeter Grehan 		hash = (moea_vsidcontext & 0xfffff);
173459276937SPeter Grehan 		if (moea_vsid_bitmap[n] & mask) {	/* collision? */
17355244eac9SBenno Rice 			/* anything free in this bucket? */
173659276937SPeter Grehan 			if (moea_vsid_bitmap[n] == 0xffffffff) {
173759276937SPeter Grehan 				entropy = (moea_vsidcontext >> 20);
17385244eac9SBenno Rice 				continue;
17395244eac9SBenno Rice 			}
17400dfddf6eSNathan Whitehorn 			i = ffs(~moea_vsid_bitmap[n]) - 1;
17415244eac9SBenno Rice 			mask = 1 << i;
1742d9c9c81cSPedro F. Giffuni 			hash &= rounddown2(0xfffff, VSID_NBPW);
17435244eac9SBenno Rice 			hash |= i;
17445244eac9SBenno Rice 		}
174546e93cbbSNathan Whitehorn 		KASSERT(!(moea_vsid_bitmap[n] & mask),
174646e93cbbSNathan Whitehorn 		    ("Allocating in-use VSID group %#x\n", hash));
174759276937SPeter Grehan 		moea_vsid_bitmap[n] |= mask;
17485244eac9SBenno Rice 		for (i = 0; i < 16; i++)
17495244eac9SBenno Rice 			pmap->pm_sr[i] = VSID_MAKE(i, hash);
1750e9b5f218SNathan Whitehorn 		mtx_unlock(&moea_vsid_mutex);
175145b69dd6SJustin Hibbits 		return (1);
17525244eac9SBenno Rice 	}
17535244eac9SBenno Rice 
1754e9b5f218SNathan Whitehorn 	mtx_unlock(&moea_vsid_mutex);
175559276937SPeter Grehan 	panic("moea_pinit: out of segments");
17565244eac9SBenno Rice }
17575244eac9SBenno Rice 
17585244eac9SBenno Rice /*
17595244eac9SBenno Rice  * Initialize the pmap associated with process 0.
17605244eac9SBenno Rice  */
17615244eac9SBenno Rice void
176245b69dd6SJustin Hibbits moea_pinit0(pmap_t pm)
17635244eac9SBenno Rice {
17645244eac9SBenno Rice 
1765e68c64f0SKonstantin Belousov 	PMAP_LOCK_INIT(pm);
176645b69dd6SJustin Hibbits 	moea_pinit(pm);
17675244eac9SBenno Rice 	bzero(&pm->pm_stats, sizeof(pm->pm_stats));
17685244eac9SBenno Rice }
17695244eac9SBenno Rice 
1770e79f59e8SBenno Rice /*
1771e79f59e8SBenno Rice  * Set the physical protection on the specified range of this map as requested.
1772e79f59e8SBenno Rice  */
17735244eac9SBenno Rice void
177445b69dd6SJustin Hibbits moea_protect(pmap_t pm, vm_offset_t sva, vm_offset_t eva,
177559276937SPeter Grehan     vm_prot_t prot)
17765244eac9SBenno Rice {
1777ccc4a5c7SNathan Whitehorn 	struct	pvo_entry *pvo, *tpvo, key;
1778e79f59e8SBenno Rice 	struct	pte *pt;
1779e79f59e8SBenno Rice 
1780e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
178159276937SPeter Grehan 	    ("moea_protect: non current pmap"));
1782e79f59e8SBenno Rice 
1783e79f59e8SBenno Rice 	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
178445b69dd6SJustin Hibbits 		moea_remove(pm, sva, eva);
1785e79f59e8SBenno Rice 		return;
1786e79f59e8SBenno Rice 	}
1787e79f59e8SBenno Rice 
17883653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
178948d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1790ccc4a5c7SNathan Whitehorn 	key.pvo_vaddr = sva;
1791ccc4a5c7SNathan Whitehorn 	for (pvo = RB_NFIND(pvo_tree, &pm->pmap_pvo, &key);
1792ccc4a5c7SNathan Whitehorn 	    pvo != NULL && PVO_VADDR(pvo) < eva; pvo = tpvo) {
1793ccc4a5c7SNathan Whitehorn 		tpvo = RB_NEXT(pvo_tree, &pm->pmap_pvo, pvo);
1794e79f59e8SBenno Rice 
1795e79f59e8SBenno Rice 		/*
1796e79f59e8SBenno Rice 		 * Grab the PTE pointer before we diddle with the cached PTE
1797e79f59e8SBenno Rice 		 * copy.
1798e79f59e8SBenno Rice 		 */
1799ccc4a5c7SNathan Whitehorn 		pt = moea_pvo_to_pte(pvo, -1);
1800e79f59e8SBenno Rice 		/*
1801e79f59e8SBenno Rice 		 * Change the protection of the page.
1802e79f59e8SBenno Rice 		 */
180352a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~PTE_PP;
180452a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo |= PTE_BR;
1805e79f59e8SBenno Rice 
1806e79f59e8SBenno Rice 		/*
1807e79f59e8SBenno Rice 		 * If the PVO is in the page table, update that pte as well.
1808e79f59e8SBenno Rice 		 */
1809d644a0b7SAlan Cox 		if (pt != NULL) {
181052a7870dSNathan Whitehorn 			moea_pte_change(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr);
1811d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
1812d644a0b7SAlan Cox 		}
1813e79f59e8SBenno Rice 	}
18143653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
181548d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
18165244eac9SBenno Rice }
18175244eac9SBenno Rice 
181888afb2a3SBenno Rice /*
181988afb2a3SBenno Rice  * Map a list of wired pages into kernel virtual address space.  This is
182088afb2a3SBenno Rice  * intended for temporary mappings which do not need page modification or
182188afb2a3SBenno Rice  * references recorded.  Existing mappings in the region are overwritten.
182288afb2a3SBenno Rice  */
18235244eac9SBenno Rice void
182445b69dd6SJustin Hibbits moea_qenter(vm_offset_t sva, vm_page_t *m, int count)
18255244eac9SBenno Rice {
182603b6e025SPeter Grehan 	vm_offset_t va;
18275244eac9SBenno Rice 
182803b6e025SPeter Grehan 	va = sva;
182903b6e025SPeter Grehan 	while (count-- > 0) {
183045b69dd6SJustin Hibbits 		moea_kenter(va, VM_PAGE_TO_PHYS(*m));
183103b6e025SPeter Grehan 		va += PAGE_SIZE;
183203b6e025SPeter Grehan 		m++;
183303b6e025SPeter Grehan 	}
18345244eac9SBenno Rice }
18355244eac9SBenno Rice 
183688afb2a3SBenno Rice /*
183788afb2a3SBenno Rice  * Remove page mappings from kernel virtual address space.  Intended for
183859276937SPeter Grehan  * temporary mappings entered by moea_qenter.
183988afb2a3SBenno Rice  */
18405244eac9SBenno Rice void
184145b69dd6SJustin Hibbits moea_qremove(vm_offset_t sva, int count)
18425244eac9SBenno Rice {
184303b6e025SPeter Grehan 	vm_offset_t va;
184488afb2a3SBenno Rice 
184503b6e025SPeter Grehan 	va = sva;
184603b6e025SPeter Grehan 	while (count-- > 0) {
184745b69dd6SJustin Hibbits 		moea_kremove(va);
184803b6e025SPeter Grehan 		va += PAGE_SIZE;
184903b6e025SPeter Grehan 	}
18505244eac9SBenno Rice }
18515244eac9SBenno Rice 
18525244eac9SBenno Rice void
185345b69dd6SJustin Hibbits moea_release(pmap_t pmap)
18545244eac9SBenno Rice {
185532bc7846SPeter Grehan         int idx, mask;
185632bc7846SPeter Grehan 
185732bc7846SPeter Grehan 	/*
185832bc7846SPeter Grehan 	 * Free segment register's VSID
185932bc7846SPeter Grehan 	 */
186032bc7846SPeter Grehan         if (pmap->pm_sr[0] == 0)
186159276937SPeter Grehan                 panic("moea_release");
186232bc7846SPeter Grehan 
1863e9b5f218SNathan Whitehorn 	mtx_lock(&moea_vsid_mutex);
186432bc7846SPeter Grehan         idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1);
186532bc7846SPeter Grehan         mask = 1 << (idx % VSID_NBPW);
186632bc7846SPeter Grehan         idx /= VSID_NBPW;
186759276937SPeter Grehan         moea_vsid_bitmap[idx] &= ~mask;
1868e9b5f218SNathan Whitehorn 	mtx_unlock(&moea_vsid_mutex);
18695244eac9SBenno Rice }
18705244eac9SBenno Rice 
187188afb2a3SBenno Rice /*
187288afb2a3SBenno Rice  * Remove the given range of addresses from the specified map.
187388afb2a3SBenno Rice  */
18745244eac9SBenno Rice void
187545b69dd6SJustin Hibbits moea_remove(pmap_t pm, vm_offset_t sva, vm_offset_t eva)
18765244eac9SBenno Rice {
1877ccc4a5c7SNathan Whitehorn 	struct	pvo_entry *pvo, *tpvo, key;
187888afb2a3SBenno Rice 
18793653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
188048d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1881ccc4a5c7SNathan Whitehorn 	key.pvo_vaddr = sva;
1882ccc4a5c7SNathan Whitehorn 	for (pvo = RB_NFIND(pvo_tree, &pm->pmap_pvo, &key);
1883ccc4a5c7SNathan Whitehorn 	    pvo != NULL && PVO_VADDR(pvo) < eva; pvo = tpvo) {
1884ccc4a5c7SNathan Whitehorn 		tpvo = RB_NEXT(pvo_tree, &pm->pmap_pvo, pvo);
1885598d99ddSNathan Whitehorn 		moea_pvo_remove(pvo, -1);
1886598d99ddSNathan Whitehorn 	}
188748d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
18883653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
18895244eac9SBenno Rice }
18905244eac9SBenno Rice 
1891e79f59e8SBenno Rice /*
189259276937SPeter Grehan  * Remove physical page from all pmaps in which it resides. moea_pvo_remove()
189303b6e025SPeter Grehan  * will reflect changes in pte's back to the vm_page.
189403b6e025SPeter Grehan  */
189503b6e025SPeter Grehan void
189645b69dd6SJustin Hibbits moea_remove_all(vm_page_t m)
189703b6e025SPeter Grehan {
189803b6e025SPeter Grehan 	struct  pvo_head *pvo_head;
189903b6e025SPeter Grehan 	struct	pvo_entry *pvo, *next_pvo;
190048d0b1a0SAlan Cox 	pmap_t	pmap;
190103b6e025SPeter Grehan 
19023653f5cbSAlan Cox 	rw_wlock(&pvh_global_lock);
190303b6e025SPeter Grehan 	pvo_head = vm_page_to_pvoh(m);
190403b6e025SPeter Grehan 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
190503b6e025SPeter Grehan 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
190603b6e025SPeter Grehan 
190748d0b1a0SAlan Cox 		pmap = pvo->pvo_pmap;
190848d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
190959276937SPeter Grehan 		moea_pvo_remove(pvo, -1);
191048d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
191103b6e025SPeter Grehan 	}
19125cff1f4dSMark Johnston 	if ((m->a.flags & PGA_WRITEABLE) && moea_query_bit(m, PTE_CHG)) {
1913c668b5b4SNathan Whitehorn 		moea_attr_clear(m, PTE_CHG);
1914062c8f4cSNathan Whitehorn 		vm_page_dirty(m);
1915062c8f4cSNathan Whitehorn 	}
19163407fefeSKonstantin Belousov 	vm_page_aflag_clear(m, PGA_WRITEABLE);
19173653f5cbSAlan Cox 	rw_wunlock(&pvh_global_lock);
191803b6e025SPeter Grehan }
191903b6e025SPeter Grehan 
192003b6e025SPeter Grehan /*
19215244eac9SBenno Rice  * Allocate a physical page of memory directly from the phys_avail map.
192259276937SPeter Grehan  * Can only be called from moea_bootstrap before avail start and end are
19235244eac9SBenno Rice  * calculated.
19245244eac9SBenno Rice  */
19255244eac9SBenno Rice static vm_offset_t
192659276937SPeter Grehan moea_bootstrap_alloc(vm_size_t size, u_int align)
19275244eac9SBenno Rice {
19285244eac9SBenno Rice 	vm_offset_t	s, e;
19295244eac9SBenno Rice 	int		i, j;
19305244eac9SBenno Rice 
19315244eac9SBenno Rice 	size = round_page(size);
19325244eac9SBenno Rice 	for (i = 0; phys_avail[i + 1] != 0; i += 2) {
19335244eac9SBenno Rice 		if (align != 0)
1934d9c9c81cSPedro F. Giffuni 			s = roundup2(phys_avail[i], align);
19355244eac9SBenno Rice 		else
19365244eac9SBenno Rice 			s = phys_avail[i];
19375244eac9SBenno Rice 		e = s + size;
19385244eac9SBenno Rice 
19395244eac9SBenno Rice 		if (s < phys_avail[i] || e > phys_avail[i + 1])
19405244eac9SBenno Rice 			continue;
19415244eac9SBenno Rice 
19425244eac9SBenno Rice 		if (s == phys_avail[i]) {
19435244eac9SBenno Rice 			phys_avail[i] += size;
19445244eac9SBenno Rice 		} else if (e == phys_avail[i + 1]) {
19455244eac9SBenno Rice 			phys_avail[i + 1] -= size;
19465244eac9SBenno Rice 		} else {
19475244eac9SBenno Rice 			for (j = phys_avail_count * 2; j > i; j -= 2) {
19485244eac9SBenno Rice 				phys_avail[j] = phys_avail[j - 2];
19495244eac9SBenno Rice 				phys_avail[j + 1] = phys_avail[j - 1];
19505244eac9SBenno Rice 			}
19515244eac9SBenno Rice 
19525244eac9SBenno Rice 			phys_avail[i + 3] = phys_avail[i + 1];
19535244eac9SBenno Rice 			phys_avail[i + 1] = s;
19545244eac9SBenno Rice 			phys_avail[i + 2] = e;
19555244eac9SBenno Rice 			phys_avail_count++;
19565244eac9SBenno Rice 		}
19575244eac9SBenno Rice 
19585244eac9SBenno Rice 		return (s);
19595244eac9SBenno Rice 	}
196059276937SPeter Grehan 	panic("moea_bootstrap_alloc: could not allocate memory");
19615244eac9SBenno Rice }
19625244eac9SBenno Rice 
19635244eac9SBenno Rice static void
19640936003eSJustin Hibbits moea_syncicache(vm_paddr_t pa, vm_size_t len)
19655244eac9SBenno Rice {
19665244eac9SBenno Rice 	__syncicache((void *)pa, len);
19675244eac9SBenno Rice }
19685244eac9SBenno Rice 
19695244eac9SBenno Rice static int
197059276937SPeter Grehan moea_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head,
19710936003eSJustin Hibbits     vm_offset_t va, vm_paddr_t pa, u_int pte_lo, int flags)
19725244eac9SBenno Rice {
19735244eac9SBenno Rice 	struct	pvo_entry *pvo;
19745244eac9SBenno Rice 	u_int	sr;
19755244eac9SBenno Rice 	int	first;
19765244eac9SBenno Rice 	u_int	ptegidx;
19775244eac9SBenno Rice 	int	i;
197832bc7846SPeter Grehan 	int     bootstrap;
19795244eac9SBenno Rice 
198059276937SPeter Grehan 	moea_pvo_enter_calls++;
19818207b362SBenno Rice 	first = 0;
198232bc7846SPeter Grehan 	bootstrap = 0;
198332bc7846SPeter Grehan 
19845244eac9SBenno Rice 	/*
19855244eac9SBenno Rice 	 * Compute the PTE Group index.
19865244eac9SBenno Rice 	 */
19875244eac9SBenno Rice 	va &= ~ADDR_POFF;
19885244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
19895244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
19905244eac9SBenno Rice 
19915244eac9SBenno Rice 	/*
19925244eac9SBenno Rice 	 * Remove any existing mapping for this page.  Reuse the pvo entry if
19935244eac9SBenno Rice 	 * there is a mapping.
19945244eac9SBenno Rice 	 */
199559276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
199659276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
19975244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
199852a7870dSNathan Whitehorn 			if ((pvo->pvo_pte.pte.pte_lo & PTE_RPGN) == pa &&
199952a7870dSNathan Whitehorn 			    (pvo->pvo_pte.pte.pte_lo & PTE_PP) ==
2000fafc7362SBenno Rice 			    (pte_lo & PTE_PP)) {
2001add03590SAlan Cox 				/*
2002add03590SAlan Cox 				 * The PTE is not changing.  Instead, this may
2003add03590SAlan Cox 				 * be a request to change the mapping's wired
2004add03590SAlan Cox 				 * attribute.
2005add03590SAlan Cox 				 */
200659276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
2007add03590SAlan Cox 				if ((flags & PVO_WIRED) != 0 &&
2008add03590SAlan Cox 				    (pvo->pvo_vaddr & PVO_WIRED) == 0) {
2009add03590SAlan Cox 					pvo->pvo_vaddr |= PVO_WIRED;
2010add03590SAlan Cox 					pm->pm_stats.wired_count++;
2011add03590SAlan Cox 				} else if ((flags & PVO_WIRED) == 0 &&
2012add03590SAlan Cox 				    (pvo->pvo_vaddr & PVO_WIRED) != 0) {
2013add03590SAlan Cox 					pvo->pvo_vaddr &= ~PVO_WIRED;
2014add03590SAlan Cox 					pm->pm_stats.wired_count--;
2015add03590SAlan Cox 				}
201649f8f727SBenno Rice 				return (0);
2017fafc7362SBenno Rice 			}
201859276937SPeter Grehan 			moea_pvo_remove(pvo, -1);
20195244eac9SBenno Rice 			break;
20205244eac9SBenno Rice 		}
20215244eac9SBenno Rice 	}
20225244eac9SBenno Rice 
20235244eac9SBenno Rice 	/*
20245244eac9SBenno Rice 	 * If we aren't overwriting a mapping, try to allocate.
20255244eac9SBenno Rice 	 */
202659276937SPeter Grehan 	if (moea_initialized) {
2027378862a7SJeff Roberson 		pvo = uma_zalloc(zone, M_NOWAIT);
202849f8f727SBenno Rice 	} else {
202959276937SPeter Grehan 		if (moea_bpvo_pool_index >= BPVO_POOL_SIZE) {
203059276937SPeter Grehan 			panic("moea_enter: bpvo pool exhausted, %d, %d, %d",
203159276937SPeter Grehan 			      moea_bpvo_pool_index, BPVO_POOL_SIZE,
20320d290675SBenno Rice 			      BPVO_POOL_SIZE * sizeof(struct pvo_entry));
203349f8f727SBenno Rice 		}
203459276937SPeter Grehan 		pvo = &moea_bpvo_pool[moea_bpvo_pool_index];
203559276937SPeter Grehan 		moea_bpvo_pool_index++;
203632bc7846SPeter Grehan 		bootstrap = 1;
203749f8f727SBenno Rice 	}
20385244eac9SBenno Rice 
20395244eac9SBenno Rice 	if (pvo == NULL) {
204059276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
20415244eac9SBenno Rice 		return (ENOMEM);
20425244eac9SBenno Rice 	}
20435244eac9SBenno Rice 
204459276937SPeter Grehan 	moea_pvo_entries++;
20455244eac9SBenno Rice 	pvo->pvo_vaddr = va;
20465244eac9SBenno Rice 	pvo->pvo_pmap = pm;
204759276937SPeter Grehan 	LIST_INSERT_HEAD(&moea_pvo_table[ptegidx], pvo, pvo_olink);
20485244eac9SBenno Rice 	pvo->pvo_vaddr &= ~ADDR_POFF;
20495244eac9SBenno Rice 	if (flags & PVO_WIRED)
20505244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_WIRED;
205159276937SPeter Grehan 	if (pvo_head != &moea_pvo_kunmanaged)
20525244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_MANAGED;
205332bc7846SPeter Grehan 	if (bootstrap)
205432bc7846SPeter Grehan 		pvo->pvo_vaddr |= PVO_BOOTSTRAP;
20554dba5df1SPeter Grehan 
205652a7870dSNathan Whitehorn 	moea_pte_create(&pvo->pvo_pte.pte, sr, va, pa | pte_lo);
20575244eac9SBenno Rice 
20585244eac9SBenno Rice 	/*
2059598d99ddSNathan Whitehorn 	 * Add to pmap list
2060598d99ddSNathan Whitehorn 	 */
2061ccc4a5c7SNathan Whitehorn 	RB_INSERT(pvo_tree, &pm->pmap_pvo, pvo);
2062598d99ddSNathan Whitehorn 
2063598d99ddSNathan Whitehorn 	/*
20645244eac9SBenno Rice 	 * Remember if the list was empty and therefore will be the first
20655244eac9SBenno Rice 	 * item.
20665244eac9SBenno Rice 	 */
20678207b362SBenno Rice 	if (LIST_FIRST(pvo_head) == NULL)
20688207b362SBenno Rice 		first = 1;
20695244eac9SBenno Rice 	LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink);
20704dba5df1SPeter Grehan 
2071bfc30490SAlan Cox 	if (pvo->pvo_vaddr & PVO_WIRED)
2072c3d11d22SAlan Cox 		pm->pm_stats.wired_count++;
2073c3d11d22SAlan Cox 	pm->pm_stats.resident_count++;
20745244eac9SBenno Rice 
207552a7870dSNathan Whitehorn 	i = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte);
2076804d1cc1SJustin Hibbits 	KASSERT(i < 8, ("Invalid PTE index"));
20775244eac9SBenno Rice 	if (i >= 0) {
20785244eac9SBenno Rice 		PVO_PTEGIDX_SET(pvo, i);
20795244eac9SBenno Rice 	} else {
208059276937SPeter Grehan 		panic("moea_pvo_enter: overflow");
208159276937SPeter Grehan 		moea_pte_overflow++;
20825244eac9SBenno Rice 	}
208359276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
20844dba5df1SPeter Grehan 
20855244eac9SBenno Rice 	return (first ? ENOENT : 0);
20865244eac9SBenno Rice }
20875244eac9SBenno Rice 
20885244eac9SBenno Rice static void
208959276937SPeter Grehan moea_pvo_remove(struct pvo_entry *pvo, int pteidx)
20905244eac9SBenno Rice {
20915244eac9SBenno Rice 	struct	pte *pt;
20925244eac9SBenno Rice 
20935244eac9SBenno Rice 	/*
20945244eac9SBenno Rice 	 * If there is an active pte entry, we need to deactivate it (and
20955244eac9SBenno Rice 	 * save the ref & cfg bits).
20965244eac9SBenno Rice 	 */
209759276937SPeter Grehan 	pt = moea_pvo_to_pte(pvo, pteidx);
20985244eac9SBenno Rice 	if (pt != NULL) {
209952a7870dSNathan Whitehorn 		moea_pte_unset(pt, &pvo->pvo_pte.pte, pvo->pvo_vaddr);
2100d644a0b7SAlan Cox 		mtx_unlock(&moea_table_mutex);
21015244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
21025244eac9SBenno Rice 	} else {
210359276937SPeter Grehan 		moea_pte_overflow--;
21045244eac9SBenno Rice 	}
21055244eac9SBenno Rice 
21065244eac9SBenno Rice 	/*
21075244eac9SBenno Rice 	 * Update our statistics.
21085244eac9SBenno Rice 	 */
21095244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count--;
2110bfc30490SAlan Cox 	if (pvo->pvo_vaddr & PVO_WIRED)
21115244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count--;
21125244eac9SBenno Rice 
21135244eac9SBenno Rice 	/*
2114b4efea53SMark Johnston 	 * Remove this PVO from the PV and pmap lists.
2115b4efea53SMark Johnston 	 */
2116b4efea53SMark Johnston 	LIST_REMOVE(pvo, pvo_vlink);
2117b4efea53SMark Johnston 	RB_REMOVE(pvo_tree, &pvo->pvo_pmap->pmap_pvo, pvo);
2118b4efea53SMark Johnston 
2119b4efea53SMark Johnston 	/*
21205244eac9SBenno Rice 	 * Save the REF/CHG bits into their cache if the page is managed.
2121b4efea53SMark Johnston 	 * Clear PGA_WRITEABLE if all mappings of the page have been removed.
21225244eac9SBenno Rice 	 */
2123d98d0ce2SKonstantin Belousov 	if ((pvo->pvo_vaddr & PVO_MANAGED) == PVO_MANAGED) {
21245244eac9SBenno Rice 		struct vm_page *pg;
21255244eac9SBenno Rice 
212652a7870dSNathan Whitehorn 		pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte.pte_lo & PTE_RPGN);
21275244eac9SBenno Rice 		if (pg != NULL) {
212852a7870dSNathan Whitehorn 			moea_attr_save(pg, pvo->pvo_pte.pte.pte_lo &
21295244eac9SBenno Rice 			    (PTE_REF | PTE_CHG));
2130b4efea53SMark Johnston 			if (LIST_EMPTY(&pg->md.mdpg_pvoh))
2131b4efea53SMark Johnston 				vm_page_aflag_clear(pg, PGA_WRITEABLE);
21325244eac9SBenno Rice 		}
21335244eac9SBenno Rice 	}
21345244eac9SBenno Rice 
21355244eac9SBenno Rice 	/*
21365244eac9SBenno Rice 	 * Remove this from the overflow list and return it to the pool
21375244eac9SBenno Rice 	 * if we aren't going to reuse it.
21385244eac9SBenno Rice 	 */
21395244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_olink);
214049f8f727SBenno Rice 	if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP))
214159276937SPeter Grehan 		uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? moea_mpvo_zone :
214259276937SPeter Grehan 		    moea_upvo_zone, pvo);
214359276937SPeter Grehan 	moea_pvo_entries--;
214459276937SPeter Grehan 	moea_pvo_remove_calls++;
21455244eac9SBenno Rice }
21465244eac9SBenno Rice 
21475244eac9SBenno Rice static __inline int
214859276937SPeter Grehan moea_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx)
21495244eac9SBenno Rice {
21505244eac9SBenno Rice 	int	pteidx;
21515244eac9SBenno Rice 
21525244eac9SBenno Rice 	/*
21535244eac9SBenno Rice 	 * We can find the actual pte entry without searching by grabbing
21545244eac9SBenno Rice 	 * the PTEG index from 3 unused bits in pte_lo[11:9] and by
21555244eac9SBenno Rice 	 * noticing the HID bit.
21565244eac9SBenno Rice 	 */
21575244eac9SBenno Rice 	pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo);
215852a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_hi & PTE_HID)
215959276937SPeter Grehan 		pteidx ^= moea_pteg_mask * 8;
21605244eac9SBenno Rice 
21615244eac9SBenno Rice 	return (pteidx);
21625244eac9SBenno Rice }
21635244eac9SBenno Rice 
21645244eac9SBenno Rice static struct pvo_entry *
216559276937SPeter Grehan moea_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p)
21665244eac9SBenno Rice {
21675244eac9SBenno Rice 	struct	pvo_entry *pvo;
21685244eac9SBenno Rice 	int	ptegidx;
21695244eac9SBenno Rice 	u_int	sr;
21705244eac9SBenno Rice 
21715244eac9SBenno Rice 	va &= ~ADDR_POFF;
21725244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
21735244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
21745244eac9SBenno Rice 
217559276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
217659276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
21775244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
21785244eac9SBenno Rice 			if (pteidx_p)
217959276937SPeter Grehan 				*pteidx_p = moea_pvo_pte_index(pvo, ptegidx);
2180f489bf21SAlan Cox 			break;
21815244eac9SBenno Rice 		}
21825244eac9SBenno Rice 	}
218359276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
21845244eac9SBenno Rice 
2185f489bf21SAlan Cox 	return (pvo);
21865244eac9SBenno Rice }
21875244eac9SBenno Rice 
21885244eac9SBenno Rice static struct pte *
218959276937SPeter Grehan moea_pvo_to_pte(const struct pvo_entry *pvo, int pteidx)
21905244eac9SBenno Rice {
21915244eac9SBenno Rice 	struct	pte *pt;
21925244eac9SBenno Rice 
21935244eac9SBenno Rice 	/*
21945244eac9SBenno Rice 	 * If we haven't been supplied the ptegidx, calculate it.
21955244eac9SBenno Rice 	 */
21965244eac9SBenno Rice 	if (pteidx == -1) {
21975244eac9SBenno Rice 		int	ptegidx;
21985244eac9SBenno Rice 		u_int	sr;
21995244eac9SBenno Rice 
22005244eac9SBenno Rice 		sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr);
22015244eac9SBenno Rice 		ptegidx = va_to_pteg(sr, pvo->pvo_vaddr);
220259276937SPeter Grehan 		pteidx = moea_pvo_pte_index(pvo, ptegidx);
22035244eac9SBenno Rice 	}
22045244eac9SBenno Rice 
220559276937SPeter Grehan 	pt = &moea_pteg_table[pteidx >> 3].pt[pteidx & 7];
2206d644a0b7SAlan Cox 	mtx_lock(&moea_table_mutex);
22075244eac9SBenno Rice 
220852a7870dSNathan Whitehorn 	if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) {
220959276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte in pvo but no "
22105244eac9SBenno Rice 		    "valid pte index", pvo);
22115244eac9SBenno Rice 	}
22125244eac9SBenno Rice 
221352a7870dSNathan Whitehorn 	if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) {
221459276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte index in pvo "
22155244eac9SBenno Rice 		    "pvo but no valid pte", pvo);
22165244eac9SBenno Rice 	}
22175244eac9SBenno Rice 
221852a7870dSNathan Whitehorn 	if ((pt->pte_hi ^ (pvo->pvo_pte.pte.pte_hi & ~PTE_VALID)) == PTE_VALID) {
221952a7870dSNathan Whitehorn 		if ((pvo->pvo_pte.pte.pte_hi & PTE_VALID) == 0) {
222059276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p has valid pte in "
222159276937SPeter Grehan 			    "moea_pteg_table %p but invalid in pvo", pvo, pt);
22225244eac9SBenno Rice 		}
22235244eac9SBenno Rice 
222452a7870dSNathan Whitehorn 		if (((pt->pte_lo ^ pvo->pvo_pte.pte.pte_lo) & ~(PTE_CHG|PTE_REF))
22255244eac9SBenno Rice 		    != 0) {
222659276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p pte does not match "
222759276937SPeter Grehan 			    "pte %p in moea_pteg_table", pvo, pt);
22285244eac9SBenno Rice 		}
22295244eac9SBenno Rice 
2230d644a0b7SAlan Cox 		mtx_assert(&moea_table_mutex, MA_OWNED);
22315244eac9SBenno Rice 		return (pt);
22325244eac9SBenno Rice 	}
22335244eac9SBenno Rice 
223452a7870dSNathan Whitehorn 	if (pvo->pvo_pte.pte.pte_hi & PTE_VALID) {
223559276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has invalid pte %p in "
2236804d1cc1SJustin Hibbits 		    "moea_pteg_table but valid in pvo: %8x, %8x", pvo, pt, pvo->pvo_pte.pte.pte_hi, pt->pte_hi);
22375244eac9SBenno Rice 	}
22385244eac9SBenno Rice 
2239d644a0b7SAlan Cox 	mtx_unlock(&moea_table_mutex);
22405244eac9SBenno Rice 	return (NULL);
22415244eac9SBenno Rice }
22425244eac9SBenno Rice 
22435244eac9SBenno Rice /*
22445244eac9SBenno Rice  * XXX: THIS STUFF SHOULD BE IN pte.c?
22455244eac9SBenno Rice  */
22465244eac9SBenno Rice int
224759276937SPeter Grehan moea_pte_spill(vm_offset_t addr)
22485244eac9SBenno Rice {
22495244eac9SBenno Rice 	struct	pvo_entry *source_pvo, *victim_pvo;
22505244eac9SBenno Rice 	struct	pvo_entry *pvo;
22515244eac9SBenno Rice 	int	ptegidx, i, j;
22525244eac9SBenno Rice 	u_int	sr;
22535244eac9SBenno Rice 	struct	pteg *pteg;
22545244eac9SBenno Rice 	struct	pte *pt;
22555244eac9SBenno Rice 
225659276937SPeter Grehan 	moea_pte_spills++;
22575244eac9SBenno Rice 
2258d080d5fdSBenno Rice 	sr = mfsrin(addr);
22595244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, addr);
22605244eac9SBenno Rice 
22615244eac9SBenno Rice 	/*
22625244eac9SBenno Rice 	 * Have to substitute some entry.  Use the primary hash for this.
22635244eac9SBenno Rice 	 * Use low bits of timebase as random generator.
22645244eac9SBenno Rice 	 */
226559276937SPeter Grehan 	pteg = &moea_pteg_table[ptegidx];
226659276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
22675244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(i));
22685244eac9SBenno Rice 	i &= 7;
22695244eac9SBenno Rice 	pt = &pteg->pt[i];
22705244eac9SBenno Rice 
22715244eac9SBenno Rice 	source_pvo = NULL;
22725244eac9SBenno Rice 	victim_pvo = NULL;
227359276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
22745244eac9SBenno Rice 		/*
22755244eac9SBenno Rice 		 * We need to find a pvo entry for this address.
22765244eac9SBenno Rice 		 */
22775244eac9SBenno Rice 		if (source_pvo == NULL &&
227852a7870dSNathan Whitehorn 		    moea_pte_match(&pvo->pvo_pte.pte, sr, addr,
227952a7870dSNathan Whitehorn 		    pvo->pvo_pte.pte.pte_hi & PTE_HID)) {
22805244eac9SBenno Rice 			/*
22815244eac9SBenno Rice 			 * Now found an entry to be spilled into the pteg.
22825244eac9SBenno Rice 			 * The PTE is now valid, so we know it's active.
22835244eac9SBenno Rice 			 */
228452a7870dSNathan Whitehorn 			j = moea_pte_insert(ptegidx, &pvo->pvo_pte.pte);
22855244eac9SBenno Rice 
22865244eac9SBenno Rice 			if (j >= 0) {
22875244eac9SBenno Rice 				PVO_PTEGIDX_SET(pvo, j);
228859276937SPeter Grehan 				moea_pte_overflow--;
228959276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
22905244eac9SBenno Rice 				return (1);
22915244eac9SBenno Rice 			}
22925244eac9SBenno Rice 
22935244eac9SBenno Rice 			source_pvo = pvo;
22945244eac9SBenno Rice 
22955244eac9SBenno Rice 			if (victim_pvo != NULL)
22965244eac9SBenno Rice 				break;
22975244eac9SBenno Rice 		}
22985244eac9SBenno Rice 
22995244eac9SBenno Rice 		/*
23005244eac9SBenno Rice 		 * We also need the pvo entry of the victim we are replacing
23015244eac9SBenno Rice 		 * so save the R & C bits of the PTE.
23025244eac9SBenno Rice 		 */
23035244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL &&
230452a7870dSNathan Whitehorn 		    moea_pte_compare(pt, &pvo->pvo_pte.pte)) {
23055244eac9SBenno Rice 			victim_pvo = pvo;
23065244eac9SBenno Rice 			if (source_pvo != NULL)
23075244eac9SBenno Rice 				break;
23085244eac9SBenno Rice 		}
23095244eac9SBenno Rice 	}
23105244eac9SBenno Rice 
2311f489bf21SAlan Cox 	if (source_pvo == NULL) {
231259276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
23135244eac9SBenno Rice 		return (0);
2314f489bf21SAlan Cox 	}
23155244eac9SBenno Rice 
23165244eac9SBenno Rice 	if (victim_pvo == NULL) {
23175244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0)
231859276937SPeter Grehan 			panic("moea_pte_spill: victim p-pte (%p) has no pvo"
23195244eac9SBenno Rice 			    "entry", pt);
23205244eac9SBenno Rice 
23215244eac9SBenno Rice 		/*
23225244eac9SBenno Rice 		 * If this is a secondary PTE, we need to search it's primary
23235244eac9SBenno Rice 		 * pvo bucket for the matching PVO.
23245244eac9SBenno Rice 		 */
232559276937SPeter Grehan 		LIST_FOREACH(pvo, &moea_pvo_table[ptegidx ^ moea_pteg_mask],
23265244eac9SBenno Rice 		    pvo_olink) {
23275244eac9SBenno Rice 			/*
23285244eac9SBenno Rice 			 * We also need the pvo entry of the victim we are
23295244eac9SBenno Rice 			 * replacing so save the R & C bits of the PTE.
23305244eac9SBenno Rice 			 */
233152a7870dSNathan Whitehorn 			if (moea_pte_compare(pt, &pvo->pvo_pte.pte)) {
23325244eac9SBenno Rice 				victim_pvo = pvo;
23335244eac9SBenno Rice 				break;
23345244eac9SBenno Rice 			}
23355244eac9SBenno Rice 		}
23365244eac9SBenno Rice 
23375244eac9SBenno Rice 		if (victim_pvo == NULL)
233859276937SPeter Grehan 			panic("moea_pte_spill: victim s-pte (%p) has no pvo"
23395244eac9SBenno Rice 			    "entry", pt);
23405244eac9SBenno Rice 	}
23415244eac9SBenno Rice 
23425244eac9SBenno Rice 	/*
23435244eac9SBenno Rice 	 * We are invalidating the TLB entry for the EA we are replacing even
23445244eac9SBenno Rice 	 * though it's valid.  If we don't, we lose any ref/chg bit changes
23455244eac9SBenno Rice 	 * contained in the TLB entry.
23465244eac9SBenno Rice 	 */
234752a7870dSNathan Whitehorn 	source_pvo->pvo_pte.pte.pte_hi &= ~PTE_HID;
23485244eac9SBenno Rice 
234952a7870dSNathan Whitehorn 	moea_pte_unset(pt, &victim_pvo->pvo_pte.pte, victim_pvo->pvo_vaddr);
235052a7870dSNathan Whitehorn 	moea_pte_set(pt, &source_pvo->pvo_pte.pte);
23515244eac9SBenno Rice 
23525244eac9SBenno Rice 	PVO_PTEGIDX_CLR(victim_pvo);
23535244eac9SBenno Rice 	PVO_PTEGIDX_SET(source_pvo, i);
235459276937SPeter Grehan 	moea_pte_replacements++;
23555244eac9SBenno Rice 
235659276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
23575244eac9SBenno Rice 	return (1);
23585244eac9SBenno Rice }
23595244eac9SBenno Rice 
2360804d1cc1SJustin Hibbits static __inline struct pvo_entry *
2361804d1cc1SJustin Hibbits moea_pte_spillable_ident(u_int ptegidx)
2362804d1cc1SJustin Hibbits {
2363804d1cc1SJustin Hibbits 	struct	pte *pt;
2364804d1cc1SJustin Hibbits 	struct	pvo_entry *pvo_walk, *pvo = NULL;
2365804d1cc1SJustin Hibbits 
2366804d1cc1SJustin Hibbits 	LIST_FOREACH(pvo_walk, &moea_pvo_table[ptegidx], pvo_olink) {
2367804d1cc1SJustin Hibbits 		if (pvo_walk->pvo_vaddr & PVO_WIRED)
2368804d1cc1SJustin Hibbits 			continue;
2369804d1cc1SJustin Hibbits 
2370804d1cc1SJustin Hibbits 		if (!(pvo_walk->pvo_pte.pte.pte_hi & PTE_VALID))
2371804d1cc1SJustin Hibbits 			continue;
2372804d1cc1SJustin Hibbits 
2373804d1cc1SJustin Hibbits 		pt = moea_pvo_to_pte(pvo_walk, -1);
2374804d1cc1SJustin Hibbits 
2375804d1cc1SJustin Hibbits 		if (pt == NULL)
2376804d1cc1SJustin Hibbits 			continue;
2377804d1cc1SJustin Hibbits 
2378804d1cc1SJustin Hibbits 		pvo = pvo_walk;
2379804d1cc1SJustin Hibbits 
2380804d1cc1SJustin Hibbits 		mtx_unlock(&moea_table_mutex);
2381804d1cc1SJustin Hibbits 		if (!(pt->pte_lo & PTE_REF))
2382804d1cc1SJustin Hibbits 			return (pvo_walk);
2383804d1cc1SJustin Hibbits 	}
2384804d1cc1SJustin Hibbits 
2385804d1cc1SJustin Hibbits 	return (pvo);
2386804d1cc1SJustin Hibbits }
2387804d1cc1SJustin Hibbits 
23885244eac9SBenno Rice static int
238959276937SPeter Grehan moea_pte_insert(u_int ptegidx, struct pte *pvo_pt)
23905244eac9SBenno Rice {
23915244eac9SBenno Rice 	struct	pte *pt;
2392804d1cc1SJustin Hibbits 	struct	pvo_entry *victim_pvo;
23935244eac9SBenno Rice 	int	i;
2394804d1cc1SJustin Hibbits 	int	victim_idx;
2395804d1cc1SJustin Hibbits 	u_int	pteg_bkpidx = ptegidx;
23965244eac9SBenno Rice 
2397d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
2398d644a0b7SAlan Cox 
23995244eac9SBenno Rice 	/*
24005244eac9SBenno Rice 	 * First try primary hash.
24015244eac9SBenno Rice 	 */
240259276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
24035244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
24045244eac9SBenno Rice 			pvo_pt->pte_hi &= ~PTE_HID;
240559276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
24065244eac9SBenno Rice 			return (i);
24075244eac9SBenno Rice 		}
24085244eac9SBenno Rice 	}
24095244eac9SBenno Rice 
24105244eac9SBenno Rice 	/*
24115244eac9SBenno Rice 	 * Now try secondary hash.
24125244eac9SBenno Rice 	 */
241359276937SPeter Grehan 	ptegidx ^= moea_pteg_mask;
2414bd8e6f87SPeter Grehan 
241559276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
24165244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
24175244eac9SBenno Rice 			pvo_pt->pte_hi |= PTE_HID;
241859276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
24195244eac9SBenno Rice 			return (i);
24205244eac9SBenno Rice 		}
24215244eac9SBenno Rice 	}
24225244eac9SBenno Rice 
2423804d1cc1SJustin Hibbits 	/* Try again, but this time try to force a PTE out. */
2424804d1cc1SJustin Hibbits 	ptegidx = pteg_bkpidx;
2425804d1cc1SJustin Hibbits 
2426804d1cc1SJustin Hibbits 	victim_pvo = moea_pte_spillable_ident(ptegidx);
2427804d1cc1SJustin Hibbits 	if (victim_pvo == NULL) {
2428804d1cc1SJustin Hibbits 		ptegidx ^= moea_pteg_mask;
2429804d1cc1SJustin Hibbits 		victim_pvo = moea_pte_spillable_ident(ptegidx);
2430804d1cc1SJustin Hibbits 	}
2431804d1cc1SJustin Hibbits 
2432804d1cc1SJustin Hibbits 	if (victim_pvo == NULL) {
243359276937SPeter Grehan 		panic("moea_pte_insert: overflow");
24345244eac9SBenno Rice 		return (-1);
24355244eac9SBenno Rice 	}
24365244eac9SBenno Rice 
2437804d1cc1SJustin Hibbits 	victim_idx = moea_pvo_pte_index(victim_pvo, ptegidx);
2438804d1cc1SJustin Hibbits 
2439804d1cc1SJustin Hibbits 	if (pteg_bkpidx == ptegidx)
2440804d1cc1SJustin Hibbits 		pvo_pt->pte_hi &= ~PTE_HID;
2441804d1cc1SJustin Hibbits 	else
2442804d1cc1SJustin Hibbits 		pvo_pt->pte_hi |= PTE_HID;
2443804d1cc1SJustin Hibbits 
2444804d1cc1SJustin Hibbits 	/*
2445804d1cc1SJustin Hibbits 	 * Synchronize the sacrifice PTE with its PVO, then mark both
2446804d1cc1SJustin Hibbits 	 * invalid. The PVO will be reused when/if the VM system comes
2447804d1cc1SJustin Hibbits 	 * here after a fault.
2448804d1cc1SJustin Hibbits 	 */
2449804d1cc1SJustin Hibbits 	pt = &moea_pteg_table[victim_idx >> 3].pt[victim_idx & 7];
2450804d1cc1SJustin Hibbits 
2451804d1cc1SJustin Hibbits 	if (pt->pte_hi != victim_pvo->pvo_pte.pte.pte_hi)
2452804d1cc1SJustin Hibbits 	    panic("Victim PVO doesn't match PTE! PVO: %8x, PTE: %8x", victim_pvo->pvo_pte.pte.pte_hi, pt->pte_hi);
2453804d1cc1SJustin Hibbits 
2454804d1cc1SJustin Hibbits 	/*
2455804d1cc1SJustin Hibbits 	 * Set the new PTE.
2456804d1cc1SJustin Hibbits 	 */
2457804d1cc1SJustin Hibbits 	moea_pte_unset(pt, &victim_pvo->pvo_pte.pte, victim_pvo->pvo_vaddr);
2458804d1cc1SJustin Hibbits 	PVO_PTEGIDX_CLR(victim_pvo);
2459804d1cc1SJustin Hibbits 	moea_pte_overflow++;
2460804d1cc1SJustin Hibbits 	moea_pte_set(pt, pvo_pt);
2461804d1cc1SJustin Hibbits 
2462804d1cc1SJustin Hibbits 	return (victim_idx & 7);
2463804d1cc1SJustin Hibbits }
2464804d1cc1SJustin Hibbits 
24655244eac9SBenno Rice static boolean_t
246659276937SPeter Grehan moea_query_bit(vm_page_t m, int ptebit)
24675244eac9SBenno Rice {
24685244eac9SBenno Rice 	struct	pvo_entry *pvo;
24695244eac9SBenno Rice 	struct	pte *pt;
24705244eac9SBenno Rice 
24718d9e6d9fSAlan Cox 	rw_assert(&pvh_global_lock, RA_WLOCKED);
247259276937SPeter Grehan 	if (moea_attr_fetch(m) & ptebit)
24735244eac9SBenno Rice 		return (TRUE);
24745244eac9SBenno Rice 
24755244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
24765244eac9SBenno Rice 
24775244eac9SBenno Rice 		/*
24785244eac9SBenno Rice 		 * See if we saved the bit off.  If so, cache it and return
24795244eac9SBenno Rice 		 * success.
24805244eac9SBenno Rice 		 */
248152a7870dSNathan Whitehorn 		if (pvo->pvo_pte.pte.pte_lo & ptebit) {
248259276937SPeter Grehan 			moea_attr_save(m, ptebit);
24835244eac9SBenno Rice 			return (TRUE);
24845244eac9SBenno Rice 		}
24855244eac9SBenno Rice 	}
24865244eac9SBenno Rice 
24875244eac9SBenno Rice 	/*
24885244eac9SBenno Rice 	 * No luck, now go through the hard part of looking at the PTEs
24895244eac9SBenno Rice 	 * themselves.  Sync so that any pending REF/CHG bits are flushed to
24905244eac9SBenno Rice 	 * the PTEs.
24915244eac9SBenno Rice 	 */
2492e4f72b32SMarcel Moolenaar 	powerpc_sync();
24935244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
24945244eac9SBenno Rice 
24955244eac9SBenno Rice 		/*
24965244eac9SBenno Rice 		 * See if this pvo has a valid PTE.  if so, fetch the
24975244eac9SBenno Rice 		 * REF/CHG bits from the valid PTE.  If the appropriate
24985244eac9SBenno Rice 		 * ptebit is set, cache it and return success.
24995244eac9SBenno Rice 		 */
250059276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
25015244eac9SBenno Rice 		if (pt != NULL) {
250252a7870dSNathan Whitehorn 			moea_pte_synch(pt, &pvo->pvo_pte.pte);
2503d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
250452a7870dSNathan Whitehorn 			if (pvo->pvo_pte.pte.pte_lo & ptebit) {
250559276937SPeter Grehan 				moea_attr_save(m, ptebit);
25065244eac9SBenno Rice 				return (TRUE);
25075244eac9SBenno Rice 			}
25085244eac9SBenno Rice 		}
25095244eac9SBenno Rice 	}
25105244eac9SBenno Rice 
25114f7daed0SAndrew Gallatin 	return (FALSE);
25125244eac9SBenno Rice }
25135244eac9SBenno Rice 
251403b6e025SPeter Grehan static u_int
2515ce186587SAlan Cox moea_clear_bit(vm_page_t m, int ptebit)
25165244eac9SBenno Rice {
251703b6e025SPeter Grehan 	u_int	count;
25185244eac9SBenno Rice 	struct	pvo_entry *pvo;
25195244eac9SBenno Rice 	struct	pte *pt;
2520ce186587SAlan Cox 
25218d9e6d9fSAlan Cox 	rw_assert(&pvh_global_lock, RA_WLOCKED);
25225244eac9SBenno Rice 
25235244eac9SBenno Rice 	/*
25245244eac9SBenno Rice 	 * Clear the cached value.
25255244eac9SBenno Rice 	 */
252659276937SPeter Grehan 	moea_attr_clear(m, ptebit);
25275244eac9SBenno Rice 
25285244eac9SBenno Rice 	/*
25295244eac9SBenno Rice 	 * Sync so that any pending REF/CHG bits are flushed to the PTEs (so
25305244eac9SBenno Rice 	 * we can reset the right ones).  note that since the pvo entries and
25315244eac9SBenno Rice 	 * list heads are accessed via BAT0 and are never placed in the page
25325244eac9SBenno Rice 	 * table, we don't have to worry about further accesses setting the
25335244eac9SBenno Rice 	 * REF/CHG bits.
25345244eac9SBenno Rice 	 */
2535e4f72b32SMarcel Moolenaar 	powerpc_sync();
25365244eac9SBenno Rice 
25375244eac9SBenno Rice 	/*
25385244eac9SBenno Rice 	 * For each pvo entry, clear the pvo's ptebit.  If this pvo has a
25395244eac9SBenno Rice 	 * valid pte clear the ptebit from the valid pte.
25405244eac9SBenno Rice 	 */
254103b6e025SPeter Grehan 	count = 0;
25425244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
254359276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
25445244eac9SBenno Rice 		if (pt != NULL) {
254552a7870dSNathan Whitehorn 			moea_pte_synch(pt, &pvo->pvo_pte.pte);
254652a7870dSNathan Whitehorn 			if (pvo->pvo_pte.pte.pte_lo & ptebit) {
254703b6e025SPeter Grehan 				count++;
254859276937SPeter Grehan 				moea_pte_clear(pt, PVO_VADDR(pvo), ptebit);
25495244eac9SBenno Rice 			}
2550d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
255103b6e025SPeter Grehan 		}
255252a7870dSNathan Whitehorn 		pvo->pvo_pte.pte.pte_lo &= ~ptebit;
25535244eac9SBenno Rice 	}
25545244eac9SBenno Rice 
255503b6e025SPeter Grehan 	return (count);
2556bdf71f56SBenno Rice }
25578bbfa33aSBenno Rice 
25588bbfa33aSBenno Rice /*
255932bc7846SPeter Grehan  * Return true if the physical range is encompassed by the battable[idx]
256032bc7846SPeter Grehan  */
256132bc7846SPeter Grehan static int
25620936003eSJustin Hibbits moea_bat_mapped(int idx, vm_paddr_t pa, vm_size_t size)
256332bc7846SPeter Grehan {
256432bc7846SPeter Grehan 	u_int prot;
256532bc7846SPeter Grehan 	u_int32_t start;
256632bc7846SPeter Grehan 	u_int32_t end;
256732bc7846SPeter Grehan 	u_int32_t bat_ble;
256832bc7846SPeter Grehan 
256932bc7846SPeter Grehan 	/*
257032bc7846SPeter Grehan 	 * Return immediately if not a valid mapping
257132bc7846SPeter Grehan 	 */
2572c4bcebedSNathan Whitehorn 	if (!(battable[idx].batu & BAT_Vs))
257332bc7846SPeter Grehan 		return (EINVAL);
257432bc7846SPeter Grehan 
257532bc7846SPeter Grehan 	/*
257632bc7846SPeter Grehan 	 * The BAT entry must be cache-inhibited, guarded, and r/w
257732bc7846SPeter Grehan 	 * so it can function as an i/o page
257832bc7846SPeter Grehan 	 */
257932bc7846SPeter Grehan 	prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW);
258032bc7846SPeter Grehan 	if (prot != (BAT_I|BAT_G|BAT_PP_RW))
258132bc7846SPeter Grehan 		return (EPERM);
258232bc7846SPeter Grehan 
258332bc7846SPeter Grehan 	/*
258432bc7846SPeter Grehan 	 * The address should be within the BAT range. Assume that the
258532bc7846SPeter Grehan 	 * start address in the BAT has the correct alignment (thus
258632bc7846SPeter Grehan 	 * not requiring masking)
258732bc7846SPeter Grehan 	 */
258832bc7846SPeter Grehan 	start = battable[idx].batl & BAT_PBS;
258932bc7846SPeter Grehan 	bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03;
259032bc7846SPeter Grehan 	end = start | (bat_ble << 15) | 0x7fff;
259132bc7846SPeter Grehan 
259232bc7846SPeter Grehan 	if ((pa < start) || ((pa + size) > end))
259332bc7846SPeter Grehan 		return (ERANGE);
259432bc7846SPeter Grehan 
259532bc7846SPeter Grehan 	return (0);
259632bc7846SPeter Grehan }
259732bc7846SPeter Grehan 
259859276937SPeter Grehan boolean_t
259945b69dd6SJustin Hibbits moea_dev_direct_mapped(vm_paddr_t pa, vm_size_t size)
2600c0763d37SSuleiman Souhlal {
2601c0763d37SSuleiman Souhlal 	int i;
2602c0763d37SSuleiman Souhlal 
2603c0763d37SSuleiman Souhlal 	/*
2604c0763d37SSuleiman Souhlal 	 * This currently does not work for entries that
2605c0763d37SSuleiman Souhlal 	 * overlap 256M BAT segments.
2606c0763d37SSuleiman Souhlal 	 */
2607c0763d37SSuleiman Souhlal 
2608c0763d37SSuleiman Souhlal 	for(i = 0; i < 16; i++)
260959276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
2610c0763d37SSuleiman Souhlal 			return (0);
2611c0763d37SSuleiman Souhlal 
2612c0763d37SSuleiman Souhlal 	return (EFAULT);
2613c0763d37SSuleiman Souhlal }
261432bc7846SPeter Grehan 
261532bc7846SPeter Grehan /*
26168bbfa33aSBenno Rice  * Map a set of physical memory pages into the kernel virtual
26178bbfa33aSBenno Rice  * address space. Return a pointer to where it is mapped. This
26188bbfa33aSBenno Rice  * routine is intended to be used for mapping device memory,
26198bbfa33aSBenno Rice  * NOT real memory.
26208bbfa33aSBenno Rice  */
26218bbfa33aSBenno Rice void *
262245b69dd6SJustin Hibbits moea_mapdev(vm_paddr_t pa, vm_size_t size)
26238bbfa33aSBenno Rice {
2624c1f4123bSNathan Whitehorn 
262545b69dd6SJustin Hibbits 	return (moea_mapdev_attr(pa, size, VM_MEMATTR_DEFAULT));
2626c1f4123bSNathan Whitehorn }
2627c1f4123bSNathan Whitehorn 
2628c1f4123bSNathan Whitehorn void *
262945b69dd6SJustin Hibbits moea_mapdev_attr(vm_paddr_t pa, vm_size_t size, vm_memattr_t ma)
2630c1f4123bSNathan Whitehorn {
263132bc7846SPeter Grehan 	vm_offset_t va, tmpva, ppa, offset;
263232bc7846SPeter Grehan 	int i;
26338bbfa33aSBenno Rice 
263432bc7846SPeter Grehan 	ppa = trunc_page(pa);
26358bbfa33aSBenno Rice 	offset = pa & PAGE_MASK;
26368bbfa33aSBenno Rice 	size = roundup(offset + size, PAGE_SIZE);
26378bbfa33aSBenno Rice 
263832bc7846SPeter Grehan 	/*
263932bc7846SPeter Grehan 	 * If the physical address lies within a valid BAT table entry,
264032bc7846SPeter Grehan 	 * return the 1:1 mapping. This currently doesn't work
264132bc7846SPeter Grehan 	 * for regions that overlap 256M BAT segments.
264232bc7846SPeter Grehan 	 */
264332bc7846SPeter Grehan 	for (i = 0; i < 16; i++) {
264459276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
264532bc7846SPeter Grehan 			return ((void *) pa);
264632bc7846SPeter Grehan 	}
264732bc7846SPeter Grehan 
26485df87b21SJeff Roberson 	va = kva_alloc(size);
26498bbfa33aSBenno Rice 	if (!va)
265059276937SPeter Grehan 		panic("moea_mapdev: Couldn't alloc kernel virtual memory");
26518bbfa33aSBenno Rice 
26528bbfa33aSBenno Rice 	for (tmpva = va; size > 0;) {
265345b69dd6SJustin Hibbits 		moea_kenter_attr(tmpva, ppa, ma);
2654e4f72b32SMarcel Moolenaar 		tlbie(tmpva);
26558bbfa33aSBenno Rice 		size -= PAGE_SIZE;
26568bbfa33aSBenno Rice 		tmpva += PAGE_SIZE;
265732bc7846SPeter Grehan 		ppa += PAGE_SIZE;
26588bbfa33aSBenno Rice 	}
26598bbfa33aSBenno Rice 
26608bbfa33aSBenno Rice 	return ((void *)(va + offset));
26618bbfa33aSBenno Rice }
26628bbfa33aSBenno Rice 
26638bbfa33aSBenno Rice void
266445b69dd6SJustin Hibbits moea_unmapdev(vm_offset_t va, vm_size_t size)
26658bbfa33aSBenno Rice {
26668bbfa33aSBenno Rice 	vm_offset_t base, offset;
26678bbfa33aSBenno Rice 
266832bc7846SPeter Grehan 	/*
266932bc7846SPeter Grehan 	 * If this is outside kernel virtual space, then it's a
267032bc7846SPeter Grehan 	 * battable entry and doesn't require unmapping
267132bc7846SPeter Grehan 	 */
2672ab739706SNathan Whitehorn 	if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= virtual_end)) {
26738bbfa33aSBenno Rice 		base = trunc_page(va);
26748bbfa33aSBenno Rice 		offset = va & PAGE_MASK;
26758bbfa33aSBenno Rice 		size = roundup(offset + size, PAGE_SIZE);
2676*4ae224c6SConrad Meyer 		moea_qremove(base, atop(size));
26775df87b21SJeff Roberson 		kva_free(base, size);
26788bbfa33aSBenno Rice 	}
267932bc7846SPeter Grehan }
26801a4fcaebSMarcel Moolenaar 
26811a4fcaebSMarcel Moolenaar static void
268245b69dd6SJustin Hibbits moea_sync_icache(pmap_t pm, vm_offset_t va, vm_size_t sz)
26831a4fcaebSMarcel Moolenaar {
26841a4fcaebSMarcel Moolenaar 	struct pvo_entry *pvo;
26851a4fcaebSMarcel Moolenaar 	vm_offset_t lim;
26861a4fcaebSMarcel Moolenaar 	vm_paddr_t pa;
26871a4fcaebSMarcel Moolenaar 	vm_size_t len;
26881a4fcaebSMarcel Moolenaar 
26891a4fcaebSMarcel Moolenaar 	PMAP_LOCK(pm);
26901a4fcaebSMarcel Moolenaar 	while (sz > 0) {
2691a11dc32eSJustin Hibbits 		lim = round_page(va + 1);
26921a4fcaebSMarcel Moolenaar 		len = MIN(lim - va, sz);
26931a4fcaebSMarcel Moolenaar 		pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
26941a4fcaebSMarcel Moolenaar 		if (pvo != NULL) {
26951a4fcaebSMarcel Moolenaar 			pa = (pvo->pvo_pte.pte.pte_lo & PTE_RPGN) |
26961a4fcaebSMarcel Moolenaar 			    (va & ADDR_POFF);
26971a4fcaebSMarcel Moolenaar 			moea_syncicache(pa, len);
26981a4fcaebSMarcel Moolenaar 		}
26991a4fcaebSMarcel Moolenaar 		va += len;
27001a4fcaebSMarcel Moolenaar 		sz -= len;
27011a4fcaebSMarcel Moolenaar 	}
27021a4fcaebSMarcel Moolenaar 	PMAP_UNLOCK(pm);
27031a4fcaebSMarcel Moolenaar }
2704afd9cb6cSJustin Hibbits 
2705bdb9ab0dSMark Johnston void
270645b69dd6SJustin Hibbits moea_dumpsys_map(vm_paddr_t pa, size_t sz, void **va)
2707afd9cb6cSJustin Hibbits {
2708bdb9ab0dSMark Johnston 
2709bdb9ab0dSMark Johnston 	*va = (void *)pa;
2710afd9cb6cSJustin Hibbits }
2711afd9cb6cSJustin Hibbits 
2712bdb9ab0dSMark Johnston extern struct dump_pa dump_map[PHYS_AVAIL_SZ + 1];
2713bdb9ab0dSMark Johnston 
2714bdb9ab0dSMark Johnston void
271545b69dd6SJustin Hibbits moea_scan_init()
2716afd9cb6cSJustin Hibbits {
2717afd9cb6cSJustin Hibbits 	struct pvo_entry *pvo;
2718afd9cb6cSJustin Hibbits 	vm_offset_t va;
2719bdb9ab0dSMark Johnston 	int i;
2720afd9cb6cSJustin Hibbits 
2721bdb9ab0dSMark Johnston 	if (!do_minidump) {
2722bdb9ab0dSMark Johnston 		/* Initialize phys. segments for dumpsys(). */
2723bdb9ab0dSMark Johnston 		memset(&dump_map, 0, sizeof(dump_map));
2724bdb9ab0dSMark Johnston 		mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
2725bdb9ab0dSMark Johnston 		for (i = 0; i < pregions_sz; i++) {
2726bdb9ab0dSMark Johnston 			dump_map[i].pa_start = pregions[i].mr_start;
2727bdb9ab0dSMark Johnston 			dump_map[i].pa_size = pregions[i].mr_size;
2728afd9cb6cSJustin Hibbits 		}
2729bdb9ab0dSMark Johnston 		return;
2730bdb9ab0dSMark Johnston 	}
2731bdb9ab0dSMark Johnston 
2732bdb9ab0dSMark Johnston 	/* Virtual segments for minidumps: */
2733bdb9ab0dSMark Johnston 	memset(&dump_map, 0, sizeof(dump_map));
2734bdb9ab0dSMark Johnston 
2735bdb9ab0dSMark Johnston 	/* 1st: kernel .data and .bss. */
2736bdb9ab0dSMark Johnston 	dump_map[0].pa_start = trunc_page((uintptr_t)_etext);
2737bdb9ab0dSMark Johnston 	dump_map[0].pa_size =
2738bdb9ab0dSMark Johnston 	    round_page((uintptr_t)_end) - dump_map[0].pa_start;
2739bdb9ab0dSMark Johnston 
2740afd9cb6cSJustin Hibbits 	/* 2nd: msgbuf and tables (see pmap_bootstrap()). */
2741bdb9ab0dSMark Johnston 	dump_map[1].pa_start = (vm_paddr_t)msgbufp->msg_ptr;
2742bdb9ab0dSMark Johnston 	dump_map[1].pa_size = round_page(msgbufp->msg_size);
2743bdb9ab0dSMark Johnston 
2744afd9cb6cSJustin Hibbits 	/* 3rd: kernel VM. */
2745bdb9ab0dSMark Johnston 	va = dump_map[1].pa_start + dump_map[1].pa_size;
2746afd9cb6cSJustin Hibbits 	/* Find start of next chunk (from va). */
2747afd9cb6cSJustin Hibbits 	while (va < virtual_end) {
2748afd9cb6cSJustin Hibbits 		/* Don't dump the buffer cache. */
2749bdb9ab0dSMark Johnston 		if (va >= kmi.buffer_sva && va < kmi.buffer_eva) {
2750afd9cb6cSJustin Hibbits 			va = kmi.buffer_eva;
2751afd9cb6cSJustin Hibbits 			continue;
2752afd9cb6cSJustin Hibbits 		}
2753bdb9ab0dSMark Johnston 		pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
2754bdb9ab0dSMark Johnston 		if (pvo != NULL && (pvo->pvo_pte.pte.pte_hi & PTE_VALID))
2755afd9cb6cSJustin Hibbits 			break;
2756afd9cb6cSJustin Hibbits 		va += PAGE_SIZE;
2757afd9cb6cSJustin Hibbits 	}
2758afd9cb6cSJustin Hibbits 	if (va < virtual_end) {
2759bdb9ab0dSMark Johnston 		dump_map[2].pa_start = va;
2760afd9cb6cSJustin Hibbits 		va += PAGE_SIZE;
2761afd9cb6cSJustin Hibbits 		/* Find last page in chunk. */
2762afd9cb6cSJustin Hibbits 		while (va < virtual_end) {
2763afd9cb6cSJustin Hibbits 			/* Don't run into the buffer cache. */
2764afd9cb6cSJustin Hibbits 			if (va == kmi.buffer_sva)
2765afd9cb6cSJustin Hibbits 				break;
2766bdb9ab0dSMark Johnston 			pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF,
2767bdb9ab0dSMark Johnston 			    NULL);
2768afd9cb6cSJustin Hibbits 			if (pvo == NULL ||
2769afd9cb6cSJustin Hibbits 			    !(pvo->pvo_pte.pte.pte_hi & PTE_VALID))
2770afd9cb6cSJustin Hibbits 				break;
2771afd9cb6cSJustin Hibbits 			va += PAGE_SIZE;
2772afd9cb6cSJustin Hibbits 		}
2773bdb9ab0dSMark Johnston 		dump_map[2].pa_size = va - dump_map[2].pa_start;
2774afd9cb6cSJustin Hibbits 	}
2775afd9cb6cSJustin Hibbits }
2776