1f9bac91bSBenno Rice /* 25244eac9SBenno Rice * Copyright (c) 2001 The NetBSD Foundation, Inc. 35244eac9SBenno Rice * All rights reserved. 45244eac9SBenno Rice * 55244eac9SBenno Rice * This code is derived from software contributed to The NetBSD Foundation 65244eac9SBenno Rice * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc. 75244eac9SBenno Rice * 85244eac9SBenno Rice * Redistribution and use in source and binary forms, with or without 95244eac9SBenno Rice * modification, are permitted provided that the following conditions 105244eac9SBenno Rice * are met: 115244eac9SBenno Rice * 1. Redistributions of source code must retain the above copyright 125244eac9SBenno Rice * notice, this list of conditions and the following disclaimer. 135244eac9SBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 145244eac9SBenno Rice * notice, this list of conditions and the following disclaimer in the 155244eac9SBenno Rice * documentation and/or other materials provided with the distribution. 165244eac9SBenno Rice * 3. All advertising materials mentioning features or use of this software 175244eac9SBenno Rice * must display the following acknowledgement: 185244eac9SBenno Rice * This product includes software developed by the NetBSD 195244eac9SBenno Rice * Foundation, Inc. and its contributors. 205244eac9SBenno Rice * 4. Neither the name of The NetBSD Foundation nor the names of its 215244eac9SBenno Rice * contributors may be used to endorse or promote products derived 225244eac9SBenno Rice * from this software without specific prior written permission. 235244eac9SBenno Rice * 245244eac9SBenno Rice * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 255244eac9SBenno Rice * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 265244eac9SBenno Rice * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 275244eac9SBenno Rice * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 285244eac9SBenno Rice * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 295244eac9SBenno Rice * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 305244eac9SBenno Rice * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 315244eac9SBenno Rice * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 325244eac9SBenno Rice * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 335244eac9SBenno Rice * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 345244eac9SBenno Rice * POSSIBILITY OF SUCH DAMAGE. 355244eac9SBenno Rice */ 365244eac9SBenno Rice /* 37f9bac91bSBenno Rice * Copyright (C) 1995, 1996 Wolfgang Solfrank. 38f9bac91bSBenno Rice * Copyright (C) 1995, 1996 TooLs GmbH. 39f9bac91bSBenno Rice * All rights reserved. 40f9bac91bSBenno Rice * 41f9bac91bSBenno Rice * Redistribution and use in source and binary forms, with or without 42f9bac91bSBenno Rice * modification, are permitted provided that the following conditions 43f9bac91bSBenno Rice * are met: 44f9bac91bSBenno Rice * 1. Redistributions of source code must retain the above copyright 45f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer. 46f9bac91bSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 47f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer in the 48f9bac91bSBenno Rice * documentation and/or other materials provided with the distribution. 49f9bac91bSBenno Rice * 3. All advertising materials mentioning features or use of this software 50f9bac91bSBenno Rice * must display the following acknowledgement: 51f9bac91bSBenno Rice * This product includes software developed by TooLs GmbH. 52f9bac91bSBenno Rice * 4. The name of TooLs GmbH may not be used to endorse or promote products 53f9bac91bSBenno Rice * derived from this software without specific prior written permission. 54f9bac91bSBenno Rice * 55f9bac91bSBenno Rice * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR 56f9bac91bSBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 57f9bac91bSBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 58f9bac91bSBenno Rice * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 59f9bac91bSBenno Rice * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 60f9bac91bSBenno Rice * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 61f9bac91bSBenno Rice * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 62f9bac91bSBenno Rice * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 63f9bac91bSBenno Rice * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 64f9bac91bSBenno Rice * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 65f9bac91bSBenno Rice * 66111c77dcSBenno Rice * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $ 67f9bac91bSBenno Rice */ 68f9bac91bSBenno Rice /* 69f9bac91bSBenno Rice * Copyright (C) 2001 Benno Rice. 70f9bac91bSBenno Rice * All rights reserved. 71f9bac91bSBenno Rice * 72f9bac91bSBenno Rice * Redistribution and use in source and binary forms, with or without 73f9bac91bSBenno Rice * modification, are permitted provided that the following conditions 74f9bac91bSBenno Rice * are met: 75f9bac91bSBenno Rice * 1. Redistributions of source code must retain the above copyright 76f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer. 77f9bac91bSBenno Rice * 2. Redistributions in binary form must reproduce the above copyright 78f9bac91bSBenno Rice * notice, this list of conditions and the following disclaimer in the 79f9bac91bSBenno Rice * documentation and/or other materials provided with the distribution. 80f9bac91bSBenno Rice * 81f9bac91bSBenno Rice * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR 82f9bac91bSBenno Rice * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 83f9bac91bSBenno Rice * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 84f9bac91bSBenno Rice * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 85f9bac91bSBenno Rice * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 86f9bac91bSBenno Rice * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 87f9bac91bSBenno Rice * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 88f9bac91bSBenno Rice * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 89f9bac91bSBenno Rice * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 90f9bac91bSBenno Rice * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 91f9bac91bSBenno Rice */ 92f9bac91bSBenno Rice 93f9bac91bSBenno Rice #ifndef lint 94f9bac91bSBenno Rice static const char rcsid[] = 95f9bac91bSBenno Rice "$FreeBSD$"; 96f9bac91bSBenno Rice #endif /* not lint */ 97f9bac91bSBenno Rice 985244eac9SBenno Rice /* 995244eac9SBenno Rice * Manages physical address maps. 1005244eac9SBenno Rice * 1015244eac9SBenno Rice * In addition to hardware address maps, this module is called upon to 1025244eac9SBenno Rice * provide software-use-only maps which may or may not be stored in the 1035244eac9SBenno Rice * same form as hardware maps. These pseudo-maps are used to store 1045244eac9SBenno Rice * intermediate results from copy operations to and from address spaces. 1055244eac9SBenno Rice * 1065244eac9SBenno Rice * Since the information managed by this module is also stored by the 1075244eac9SBenno Rice * logical address mapping module, this module may throw away valid virtual 1085244eac9SBenno Rice * to physical mappings at almost any time. However, invalidations of 1095244eac9SBenno Rice * mappings must be done as requested. 1105244eac9SBenno Rice * 1115244eac9SBenno Rice * In order to cope with hardware architectures which make virtual to 1125244eac9SBenno Rice * physical map invalidates expensive, this module may delay invalidate 1135244eac9SBenno Rice * reduced protection operations until such time as they are actually 1145244eac9SBenno Rice * necessary. This module is given full information as to which processors 1155244eac9SBenno Rice * are currently using which maps, and to when physical maps must be made 1165244eac9SBenno Rice * correct. 1175244eac9SBenno Rice */ 1185244eac9SBenno Rice 119f9bac91bSBenno Rice #include <sys/param.h> 1200b27d710SPeter Wemm #include <sys/kernel.h> 1215244eac9SBenno Rice #include <sys/ktr.h> 12294e0b85eSMark Peek #include <sys/lock.h> 1235244eac9SBenno Rice #include <sys/msgbuf.h> 124f9bac91bSBenno Rice #include <sys/mutex.h> 1255244eac9SBenno Rice #include <sys/proc.h> 1265244eac9SBenno Rice #include <sys/sysctl.h> 1275244eac9SBenno Rice #include <sys/systm.h> 1285244eac9SBenno Rice #include <sys/vmmeter.h> 1295244eac9SBenno Rice 1305244eac9SBenno Rice #include <dev/ofw/openfirm.h> 131f9bac91bSBenno Rice 132f9bac91bSBenno Rice #include <vm/vm.h> 133f9bac91bSBenno Rice #include <vm/vm_param.h> 134f9bac91bSBenno Rice #include <vm/vm_kern.h> 135f9bac91bSBenno Rice #include <vm/vm_page.h> 136f9bac91bSBenno Rice #include <vm/vm_map.h> 137f9bac91bSBenno Rice #include <vm/vm_object.h> 138f9bac91bSBenno Rice #include <vm/vm_extern.h> 139f9bac91bSBenno Rice #include <vm/vm_pageout.h> 140f9bac91bSBenno Rice #include <vm/vm_pager.h> 141378862a7SJeff Roberson #include <vm/uma.h> 142f9bac91bSBenno Rice 14331c82d03SBenno Rice #include <machine/powerpc.h> 144d699b539SMark Peek #include <machine/bat.h> 1455244eac9SBenno Rice #include <machine/frame.h> 1465244eac9SBenno Rice #include <machine/md_var.h> 1475244eac9SBenno Rice #include <machine/psl.h> 148f9bac91bSBenno Rice #include <machine/pte.h> 1495244eac9SBenno Rice #include <machine/sr.h> 150f9bac91bSBenno Rice 1515244eac9SBenno Rice #define PMAP_DEBUG 152f9bac91bSBenno Rice 1535244eac9SBenno Rice #define TODO panic("%s: not implemented", __func__); 154f9bac91bSBenno Rice 1555244eac9SBenno Rice #define PMAP_LOCK(pm) 1565244eac9SBenno Rice #define PMAP_UNLOCK(pm) 1575244eac9SBenno Rice 1585244eac9SBenno Rice #define TLBIE(va) __asm __volatile("tlbie %0" :: "r"(va)) 1595244eac9SBenno Rice #define TLBSYNC() __asm __volatile("tlbsync"); 1605244eac9SBenno Rice #define SYNC() __asm __volatile("sync"); 1615244eac9SBenno Rice #define EIEIO() __asm __volatile("eieio"); 1625244eac9SBenno Rice 1635244eac9SBenno Rice #define VSID_MAKE(sr, hash) ((sr) | (((hash) & 0xfffff) << 4)) 1645244eac9SBenno Rice #define VSID_TO_SR(vsid) ((vsid) & 0xf) 1655244eac9SBenno Rice #define VSID_TO_HASH(vsid) (((vsid) >> 4) & 0xfffff) 1665244eac9SBenno Rice 1675244eac9SBenno Rice #define PVO_PTEGIDX_MASK 0x0007 /* which PTEG slot */ 1685244eac9SBenno Rice #define PVO_PTEGIDX_VALID 0x0008 /* slot is valid */ 1695244eac9SBenno Rice #define PVO_WIRED 0x0010 /* PVO entry is wired */ 1705244eac9SBenno Rice #define PVO_MANAGED 0x0020 /* PVO entry is managed */ 1715244eac9SBenno Rice #define PVO_EXECUTABLE 0x0040 /* PVO entry is executable */ 172a8aaf02cSBenno Rice #define PVO_BOOTSTRAP 0x0080 /* PVO entry allocated during 17349f8f727SBenno Rice bootstrap */ 1745244eac9SBenno Rice #define PVO_VADDR(pvo) ((pvo)->pvo_vaddr & ~ADDR_POFF) 1755244eac9SBenno Rice #define PVO_ISEXECUTABLE(pvo) ((pvo)->pvo_vaddr & PVO_EXECUTABLE) 1765244eac9SBenno Rice #define PVO_PTEGIDX_GET(pvo) ((pvo)->pvo_vaddr & PVO_PTEGIDX_MASK) 1775244eac9SBenno Rice #define PVO_PTEGIDX_ISSET(pvo) ((pvo)->pvo_vaddr & PVO_PTEGIDX_VALID) 1785244eac9SBenno Rice #define PVO_PTEGIDX_CLR(pvo) \ 1795244eac9SBenno Rice ((void)((pvo)->pvo_vaddr &= ~(PVO_PTEGIDX_VALID|PVO_PTEGIDX_MASK))) 1805244eac9SBenno Rice #define PVO_PTEGIDX_SET(pvo, i) \ 1815244eac9SBenno Rice ((void)((pvo)->pvo_vaddr |= (i)|PVO_PTEGIDX_VALID)) 1825244eac9SBenno Rice 1835244eac9SBenno Rice #define PMAP_PVO_CHECK(pvo) 1845244eac9SBenno Rice 1855244eac9SBenno Rice struct ofw_map { 1865244eac9SBenno Rice vm_offset_t om_va; 1875244eac9SBenno Rice vm_size_t om_len; 1885244eac9SBenno Rice vm_offset_t om_pa; 1895244eac9SBenno Rice u_int om_mode; 1905244eac9SBenno Rice }; 191f9bac91bSBenno Rice 1925244eac9SBenno Rice int pmap_bootstrapped = 0; 193f9bac91bSBenno Rice 1945244eac9SBenno Rice /* 1955244eac9SBenno Rice * Virtual and physical address of message buffer. 1965244eac9SBenno Rice */ 1975244eac9SBenno Rice struct msgbuf *msgbufp; 1985244eac9SBenno Rice vm_offset_t msgbuf_phys; 199f9bac91bSBenno Rice 2005244eac9SBenno Rice /* 2015244eac9SBenno Rice * Physical addresses of first and last available physical page. 2025244eac9SBenno Rice */ 203f9bac91bSBenno Rice vm_offset_t avail_start; 204f9bac91bSBenno Rice vm_offset_t avail_end; 2055244eac9SBenno Rice 2065244eac9SBenno Rice /* 2075244eac9SBenno Rice * Map of physical memory regions. 2085244eac9SBenno Rice */ 2095244eac9SBenno Rice vm_offset_t phys_avail[128]; 2105244eac9SBenno Rice u_int phys_avail_count; 21131c82d03SBenno Rice static struct mem_region *regions; 21231c82d03SBenno Rice static struct mem_region *pregions; 21331c82d03SBenno Rice int regions_sz, pregions_sz; 2145244eac9SBenno Rice static struct ofw_map translations[128]; 2155244eac9SBenno Rice static int translations_size; 2165244eac9SBenno Rice 2175244eac9SBenno Rice /* 2185244eac9SBenno Rice * First and last available kernel virtual addresses. 2195244eac9SBenno Rice */ 220f9bac91bSBenno Rice vm_offset_t virtual_avail; 221f9bac91bSBenno Rice vm_offset_t virtual_end; 222f9bac91bSBenno Rice vm_offset_t kernel_vm_end; 223f9bac91bSBenno Rice 2245244eac9SBenno Rice /* 2255244eac9SBenno Rice * Kernel pmap. 2265244eac9SBenno Rice */ 2275244eac9SBenno Rice struct pmap kernel_pmap_store; 2285244eac9SBenno Rice extern struct pmap ofw_pmap; 229f9bac91bSBenno Rice 230f9bac91bSBenno Rice /* 2315244eac9SBenno Rice * PTEG data. 232f9bac91bSBenno Rice */ 2335244eac9SBenno Rice static struct pteg *pmap_pteg_table; 2345244eac9SBenno Rice u_int pmap_pteg_count; 2355244eac9SBenno Rice u_int pmap_pteg_mask; 2365244eac9SBenno Rice 2375244eac9SBenno Rice /* 2385244eac9SBenno Rice * PVO data. 2395244eac9SBenno Rice */ 2405244eac9SBenno Rice struct pvo_head *pmap_pvo_table; /* pvo entries by pteg index */ 2415244eac9SBenno Rice struct pvo_head pmap_pvo_kunmanaged = 2425244eac9SBenno Rice LIST_HEAD_INITIALIZER(pmap_pvo_kunmanaged); /* list of unmanaged pages */ 2435244eac9SBenno Rice struct pvo_head pmap_pvo_unmanaged = 2445244eac9SBenno Rice LIST_HEAD_INITIALIZER(pmap_pvo_unmanaged); /* list of unmanaged pages */ 2455244eac9SBenno Rice 246378862a7SJeff Roberson uma_zone_t pmap_upvo_zone; /* zone for pvo entries for unmanaged pages */ 247378862a7SJeff Roberson uma_zone_t pmap_mpvo_zone; /* zone for pvo entries for managed pages */ 2485244eac9SBenno Rice struct vm_object pmap_upvo_zone_obj; 2495244eac9SBenno Rice struct vm_object pmap_mpvo_zone_obj; 2508355f576SJeff Roberson static vm_object_t pmap_pvo_obj; 2518355f576SJeff Roberson static u_int pmap_pvo_count; 2525244eac9SBenno Rice 2535244eac9SBenno Rice #define PMAP_PVO_SIZE 1024 25449f8f727SBenno Rice static struct pvo_entry *pmap_bpvo_pool; 25549f8f727SBenno Rice static int pmap_bpvo_pool_index; 25649f8f727SBenno Rice static int pmap_bpvo_pool_count; 2575244eac9SBenno Rice 2585244eac9SBenno Rice #define VSID_NBPW (sizeof(u_int32_t) * 8) 2595244eac9SBenno Rice static u_int pmap_vsid_bitmap[NPMAPS / VSID_NBPW]; 2605244eac9SBenno Rice 2615244eac9SBenno Rice static boolean_t pmap_initialized = FALSE; 2625244eac9SBenno Rice 2635244eac9SBenno Rice /* 2645244eac9SBenno Rice * Statistics. 2655244eac9SBenno Rice */ 2665244eac9SBenno Rice u_int pmap_pte_valid = 0; 2675244eac9SBenno Rice u_int pmap_pte_overflow = 0; 2685244eac9SBenno Rice u_int pmap_pte_replacements = 0; 2695244eac9SBenno Rice u_int pmap_pvo_entries = 0; 2705244eac9SBenno Rice u_int pmap_pvo_enter_calls = 0; 2715244eac9SBenno Rice u_int pmap_pvo_remove_calls = 0; 2725244eac9SBenno Rice u_int pmap_pte_spills = 0; 2735244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_valid, CTLFLAG_RD, &pmap_pte_valid, 2745244eac9SBenno Rice 0, ""); 2755244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_overflow, CTLFLAG_RD, 2765244eac9SBenno Rice &pmap_pte_overflow, 0, ""); 2775244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_replacements, CTLFLAG_RD, 2785244eac9SBenno Rice &pmap_pte_replacements, 0, ""); 2795244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_entries, CTLFLAG_RD, &pmap_pvo_entries, 2805244eac9SBenno Rice 0, ""); 2815244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_enter_calls, CTLFLAG_RD, 2825244eac9SBenno Rice &pmap_pvo_enter_calls, 0, ""); 2835244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_remove_calls, CTLFLAG_RD, 2845244eac9SBenno Rice &pmap_pvo_remove_calls, 0, ""); 2855244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_spills, CTLFLAG_RD, 2865244eac9SBenno Rice &pmap_pte_spills, 0, ""); 2875244eac9SBenno Rice 2885244eac9SBenno Rice struct pvo_entry *pmap_pvo_zeropage; 2895244eac9SBenno Rice 2905244eac9SBenno Rice vm_offset_t pmap_rkva_start = VM_MIN_KERNEL_ADDRESS; 2915244eac9SBenno Rice u_int pmap_rkva_count = 4; 2925244eac9SBenno Rice 2935244eac9SBenno Rice /* 2945244eac9SBenno Rice * Allocate physical memory for use in pmap_bootstrap. 2955244eac9SBenno Rice */ 2965244eac9SBenno Rice static vm_offset_t pmap_bootstrap_alloc(vm_size_t, u_int); 2975244eac9SBenno Rice 2985244eac9SBenno Rice /* 2995244eac9SBenno Rice * PTE calls. 3005244eac9SBenno Rice */ 3015244eac9SBenno Rice static int pmap_pte_insert(u_int, struct pte *); 3025244eac9SBenno Rice 3035244eac9SBenno Rice /* 3045244eac9SBenno Rice * PVO calls. 3055244eac9SBenno Rice */ 306378862a7SJeff Roberson static int pmap_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *, 3075244eac9SBenno Rice vm_offset_t, vm_offset_t, u_int, int); 3085244eac9SBenno Rice static void pmap_pvo_remove(struct pvo_entry *, int); 3095244eac9SBenno Rice static struct pvo_entry *pmap_pvo_find_va(pmap_t, vm_offset_t, int *); 3105244eac9SBenno Rice static struct pte *pmap_pvo_to_pte(const struct pvo_entry *, int); 3115244eac9SBenno Rice 3125244eac9SBenno Rice /* 3135244eac9SBenno Rice * Utility routines. 3145244eac9SBenno Rice */ 3158355f576SJeff Roberson static void * pmap_pvo_allocf(uma_zone_t, int, u_int8_t *, int); 3165244eac9SBenno Rice static struct pvo_entry *pmap_rkva_alloc(void); 3175244eac9SBenno Rice static void pmap_pa_map(struct pvo_entry *, vm_offset_t, 3185244eac9SBenno Rice struct pte *, int *); 3195244eac9SBenno Rice static void pmap_pa_unmap(struct pvo_entry *, struct pte *, int *); 3205244eac9SBenno Rice static void pmap_syncicache(vm_offset_t, vm_size_t); 3215244eac9SBenno Rice static boolean_t pmap_query_bit(vm_page_t, int); 3225244eac9SBenno Rice static boolean_t pmap_clear_bit(vm_page_t, int); 3235244eac9SBenno Rice static void tlbia(void); 3245244eac9SBenno Rice 3255244eac9SBenno Rice static __inline int 3265244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va) 3275244eac9SBenno Rice { 3285244eac9SBenno Rice return (sr[(uintptr_t)va >> ADDR_SR_SHFT]); 3295244eac9SBenno Rice } 3305244eac9SBenno Rice 3315244eac9SBenno Rice static __inline u_int 3325244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr) 3335244eac9SBenno Rice { 3345244eac9SBenno Rice u_int hash; 3355244eac9SBenno Rice 3365244eac9SBenno Rice hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >> 3375244eac9SBenno Rice ADDR_PIDX_SHFT); 3385244eac9SBenno Rice return (hash & pmap_pteg_mask); 3395244eac9SBenno Rice } 3405244eac9SBenno Rice 3415244eac9SBenno Rice static __inline struct pvo_head * 3428207b362SBenno Rice pa_to_pvoh(vm_offset_t pa, vm_page_t *pg_p) 3435244eac9SBenno Rice { 3445244eac9SBenno Rice struct vm_page *pg; 3455244eac9SBenno Rice 3465244eac9SBenno Rice pg = PHYS_TO_VM_PAGE(pa); 3475244eac9SBenno Rice 3488207b362SBenno Rice if (pg_p != NULL) 3498207b362SBenno Rice *pg_p = pg; 3508207b362SBenno Rice 3515244eac9SBenno Rice if (pg == NULL) 3525244eac9SBenno Rice return (&pmap_pvo_unmanaged); 3535244eac9SBenno Rice 3545244eac9SBenno Rice return (&pg->md.mdpg_pvoh); 3555244eac9SBenno Rice } 3565244eac9SBenno Rice 3575244eac9SBenno Rice static __inline struct pvo_head * 3585244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m) 359f9bac91bSBenno Rice { 360f9bac91bSBenno Rice 3615244eac9SBenno Rice return (&m->md.mdpg_pvoh); 362f9bac91bSBenno Rice } 363f9bac91bSBenno Rice 364f9bac91bSBenno Rice static __inline void 3655244eac9SBenno Rice pmap_attr_clear(vm_page_t m, int ptebit) 366f9bac91bSBenno Rice { 367f9bac91bSBenno Rice 3685244eac9SBenno Rice m->md.mdpg_attrs &= ~ptebit; 3695244eac9SBenno Rice } 3705244eac9SBenno Rice 3715244eac9SBenno Rice static __inline int 3725244eac9SBenno Rice pmap_attr_fetch(vm_page_t m) 3735244eac9SBenno Rice { 3745244eac9SBenno Rice 3755244eac9SBenno Rice return (m->md.mdpg_attrs); 376f9bac91bSBenno Rice } 377f9bac91bSBenno Rice 378f9bac91bSBenno Rice static __inline void 3795244eac9SBenno Rice pmap_attr_save(vm_page_t m, int ptebit) 380f9bac91bSBenno Rice { 381f9bac91bSBenno Rice 3825244eac9SBenno Rice m->md.mdpg_attrs |= ptebit; 383f9bac91bSBenno Rice } 384f9bac91bSBenno Rice 385f9bac91bSBenno Rice static __inline int 3865244eac9SBenno Rice pmap_pte_compare(const struct pte *pt, const struct pte *pvo_pt) 387f9bac91bSBenno Rice { 3885244eac9SBenno Rice if (pt->pte_hi == pvo_pt->pte_hi) 3895244eac9SBenno Rice return (1); 390f9bac91bSBenno Rice 3915244eac9SBenno Rice return (0); 392f9bac91bSBenno Rice } 393f9bac91bSBenno Rice 394f9bac91bSBenno Rice static __inline int 3955244eac9SBenno Rice pmap_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which) 396f9bac91bSBenno Rice { 3975244eac9SBenno Rice return (pt->pte_hi & ~PTE_VALID) == 3985244eac9SBenno Rice (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) | 3995244eac9SBenno Rice ((va >> ADDR_API_SHFT) & PTE_API) | which); 400f9bac91bSBenno Rice } 401f9bac91bSBenno Rice 4025244eac9SBenno Rice static __inline void 4035244eac9SBenno Rice pmap_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo) 404f9bac91bSBenno Rice { 405f9bac91bSBenno Rice /* 4065244eac9SBenno Rice * Construct a PTE. Default to IMB initially. Valid bit only gets 4075244eac9SBenno Rice * set when the real pte is set in memory. 408f9bac91bSBenno Rice * 409f9bac91bSBenno Rice * Note: Don't set the valid bit for correct operation of tlb update. 410f9bac91bSBenno Rice */ 4115244eac9SBenno Rice pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) | 4125244eac9SBenno Rice (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API); 4135244eac9SBenno Rice pt->pte_lo = pte_lo; 414f9bac91bSBenno Rice } 415f9bac91bSBenno Rice 4165244eac9SBenno Rice static __inline void 4175244eac9SBenno Rice pmap_pte_synch(struct pte *pt, struct pte *pvo_pt) 418f9bac91bSBenno Rice { 419f9bac91bSBenno Rice 4205244eac9SBenno Rice pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG); 421f9bac91bSBenno Rice } 422f9bac91bSBenno Rice 4235244eac9SBenno Rice static __inline void 4245244eac9SBenno Rice pmap_pte_clear(struct pte *pt, vm_offset_t va, int ptebit) 425f9bac91bSBenno Rice { 4265244eac9SBenno Rice 4275244eac9SBenno Rice /* 4285244eac9SBenno Rice * As shown in Section 7.6.3.2.3 4295244eac9SBenno Rice */ 4305244eac9SBenno Rice pt->pte_lo &= ~ptebit; 4315244eac9SBenno Rice TLBIE(va); 4325244eac9SBenno Rice EIEIO(); 4335244eac9SBenno Rice TLBSYNC(); 4345244eac9SBenno Rice SYNC(); 4355244eac9SBenno Rice } 4365244eac9SBenno Rice 4375244eac9SBenno Rice static __inline void 4385244eac9SBenno Rice pmap_pte_set(struct pte *pt, struct pte *pvo_pt) 4395244eac9SBenno Rice { 4405244eac9SBenno Rice 4415244eac9SBenno Rice pvo_pt->pte_hi |= PTE_VALID; 4425244eac9SBenno Rice 4435244eac9SBenno Rice /* 4445244eac9SBenno Rice * Update the PTE as defined in section 7.6.3.1. 4455244eac9SBenno Rice * Note that the REF/CHG bits are from pvo_pt and thus should havce 4465244eac9SBenno Rice * been saved so this routine can restore them (if desired). 4475244eac9SBenno Rice */ 4485244eac9SBenno Rice pt->pte_lo = pvo_pt->pte_lo; 4495244eac9SBenno Rice EIEIO(); 4505244eac9SBenno Rice pt->pte_hi = pvo_pt->pte_hi; 4515244eac9SBenno Rice SYNC(); 4525244eac9SBenno Rice pmap_pte_valid++; 4535244eac9SBenno Rice } 4545244eac9SBenno Rice 4555244eac9SBenno Rice static __inline void 4565244eac9SBenno Rice pmap_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va) 4575244eac9SBenno Rice { 4585244eac9SBenno Rice 4595244eac9SBenno Rice pvo_pt->pte_hi &= ~PTE_VALID; 4605244eac9SBenno Rice 4615244eac9SBenno Rice /* 4625244eac9SBenno Rice * Force the reg & chg bits back into the PTEs. 4635244eac9SBenno Rice */ 4645244eac9SBenno Rice SYNC(); 4655244eac9SBenno Rice 4665244eac9SBenno Rice /* 4675244eac9SBenno Rice * Invalidate the pte. 4685244eac9SBenno Rice */ 4695244eac9SBenno Rice pt->pte_hi &= ~PTE_VALID; 4705244eac9SBenno Rice 4715244eac9SBenno Rice SYNC(); 4725244eac9SBenno Rice TLBIE(va); 4735244eac9SBenno Rice EIEIO(); 4745244eac9SBenno Rice TLBSYNC(); 4755244eac9SBenno Rice SYNC(); 4765244eac9SBenno Rice 4775244eac9SBenno Rice /* 4785244eac9SBenno Rice * Save the reg & chg bits. 4795244eac9SBenno Rice */ 4805244eac9SBenno Rice pmap_pte_synch(pt, pvo_pt); 4815244eac9SBenno Rice pmap_pte_valid--; 4825244eac9SBenno Rice } 4835244eac9SBenno Rice 4845244eac9SBenno Rice static __inline void 4855244eac9SBenno Rice pmap_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va) 4865244eac9SBenno Rice { 4875244eac9SBenno Rice 4885244eac9SBenno Rice /* 4895244eac9SBenno Rice * Invalidate the PTE 4905244eac9SBenno Rice */ 4915244eac9SBenno Rice pmap_pte_unset(pt, pvo_pt, va); 4925244eac9SBenno Rice pmap_pte_set(pt, pvo_pt); 493f9bac91bSBenno Rice } 494f9bac91bSBenno Rice 495f9bac91bSBenno Rice /* 4965244eac9SBenno Rice * Quick sort callout for comparing memory regions. 497f9bac91bSBenno Rice */ 4985244eac9SBenno Rice static int mr_cmp(const void *a, const void *b); 4995244eac9SBenno Rice static int om_cmp(const void *a, const void *b); 5005244eac9SBenno Rice 5015244eac9SBenno Rice static int 5025244eac9SBenno Rice mr_cmp(const void *a, const void *b) 503f9bac91bSBenno Rice { 5045244eac9SBenno Rice const struct mem_region *regiona; 5055244eac9SBenno Rice const struct mem_region *regionb; 506f9bac91bSBenno Rice 5075244eac9SBenno Rice regiona = a; 5085244eac9SBenno Rice regionb = b; 5095244eac9SBenno Rice if (regiona->mr_start < regionb->mr_start) 5105244eac9SBenno Rice return (-1); 5115244eac9SBenno Rice else if (regiona->mr_start > regionb->mr_start) 5125244eac9SBenno Rice return (1); 5135244eac9SBenno Rice else 514f9bac91bSBenno Rice return (0); 515f9bac91bSBenno Rice } 5165244eac9SBenno Rice 5175244eac9SBenno Rice static int 5185244eac9SBenno Rice om_cmp(const void *a, const void *b) 5195244eac9SBenno Rice { 5205244eac9SBenno Rice const struct ofw_map *mapa; 5215244eac9SBenno Rice const struct ofw_map *mapb; 5225244eac9SBenno Rice 5235244eac9SBenno Rice mapa = a; 5245244eac9SBenno Rice mapb = b; 5255244eac9SBenno Rice if (mapa->om_pa < mapb->om_pa) 5265244eac9SBenno Rice return (-1); 5275244eac9SBenno Rice else if (mapa->om_pa > mapb->om_pa) 5285244eac9SBenno Rice return (1); 5295244eac9SBenno Rice else 5305244eac9SBenno Rice return (0); 531f9bac91bSBenno Rice } 532f9bac91bSBenno Rice 533f9bac91bSBenno Rice void 5345244eac9SBenno Rice pmap_bootstrap(vm_offset_t kernelstart, vm_offset_t kernelend) 535f9bac91bSBenno Rice { 53631c82d03SBenno Rice ihandle_t mmui; 5375244eac9SBenno Rice phandle_t chosen, mmu; 5385244eac9SBenno Rice int sz; 5395244eac9SBenno Rice int i, j; 540d2c1f576SBenno Rice vm_size_t size, physsz; 5415244eac9SBenno Rice vm_offset_t pa, va, off; 5425244eac9SBenno Rice u_int batl, batu; 543f9bac91bSBenno Rice 544f9bac91bSBenno Rice /* 5455244eac9SBenno Rice * Use an IBAT and a DBAT to map the bottom segment of memory 5465244eac9SBenno Rice * where we are. 547f9bac91bSBenno Rice */ 5485244eac9SBenno Rice batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs); 5495244eac9SBenno Rice batl = BATL(0x00000000, BAT_M, BAT_PP_RW); 5505244eac9SBenno Rice __asm ("mtibatu 0,%0; mtibatl 0,%1; mtdbatu 0,%0; mtdbatl 0,%1" 5515244eac9SBenno Rice :: "r"(batu), "r"(batl)); 5525244eac9SBenno Rice #if 0 5535244eac9SBenno Rice batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs); 5545244eac9SBenno Rice batl = BATL(0x80000000, BAT_M, BAT_PP_RW); 5555244eac9SBenno Rice __asm ("mtibatu 1,%0; mtibatl 1,%1; mtdbatu 1,%0; mtdbatl 1,%1" 5565244eac9SBenno Rice :: "r"(batu), "r"(batl)); 5575244eac9SBenno Rice #endif 558f9bac91bSBenno Rice 559f9bac91bSBenno Rice /* 5605244eac9SBenno Rice * Set the start and end of kva. 561f9bac91bSBenno Rice */ 5625244eac9SBenno Rice virtual_avail = VM_MIN_KERNEL_ADDRESS; 5635244eac9SBenno Rice virtual_end = VM_MAX_KERNEL_ADDRESS; 564f9bac91bSBenno Rice 56531c82d03SBenno Rice mem_regions(&pregions, &pregions_sz, ®ions, ®ions_sz); 5665244eac9SBenno Rice CTR0(KTR_PMAP, "pmap_bootstrap: physical memory"); 56731c82d03SBenno Rice 56831c82d03SBenno Rice qsort(pregions, pregions_sz, sizeof(*pregions), mr_cmp); 56931c82d03SBenno Rice for (i = 0; i < pregions_sz; i++) { 57031c82d03SBenno Rice CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)", 57131c82d03SBenno Rice pregions[i].mr_start, 57231c82d03SBenno Rice pregions[i].mr_start + pregions[i].mr_size, 57331c82d03SBenno Rice pregions[i].mr_size); 57431c82d03SBenno Rice } 57531c82d03SBenno Rice 57631c82d03SBenno Rice if (sizeof(phys_avail)/sizeof(phys_avail[0]) < regions_sz) 57731c82d03SBenno Rice panic("pmap_bootstrap: phys_avail too small"); 57831c82d03SBenno Rice qsort(regions, regions_sz, sizeof(*regions), mr_cmp); 5795244eac9SBenno Rice phys_avail_count = 0; 580d2c1f576SBenno Rice physsz = 0; 58131c82d03SBenno Rice for (i = 0, j = 0; i < regions_sz; i++, j += 2) { 5825244eac9SBenno Rice CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start, 5835244eac9SBenno Rice regions[i].mr_start + regions[i].mr_size, 5845244eac9SBenno Rice regions[i].mr_size); 5855244eac9SBenno Rice phys_avail[j] = regions[i].mr_start; 5865244eac9SBenno Rice phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size; 5875244eac9SBenno Rice phys_avail_count++; 588d2c1f576SBenno Rice physsz += regions[i].mr_size; 589f9bac91bSBenno Rice } 590d2c1f576SBenno Rice physmem = btoc(physsz); 591f9bac91bSBenno Rice 592f9bac91bSBenno Rice /* 5935244eac9SBenno Rice * Allocate PTEG table. 594f9bac91bSBenno Rice */ 5955244eac9SBenno Rice #ifdef PTEGCOUNT 5965244eac9SBenno Rice pmap_pteg_count = PTEGCOUNT; 5975244eac9SBenno Rice #else 5985244eac9SBenno Rice pmap_pteg_count = 0x1000; 599f9bac91bSBenno Rice 6005244eac9SBenno Rice while (pmap_pteg_count < physmem) 6015244eac9SBenno Rice pmap_pteg_count <<= 1; 602f9bac91bSBenno Rice 6035244eac9SBenno Rice pmap_pteg_count >>= 1; 6045244eac9SBenno Rice #endif /* PTEGCOUNT */ 605f9bac91bSBenno Rice 6065244eac9SBenno Rice size = pmap_pteg_count * sizeof(struct pteg); 6075244eac9SBenno Rice CTR2(KTR_PMAP, "pmap_bootstrap: %d PTEGs, %d bytes", pmap_pteg_count, 6085244eac9SBenno Rice size); 6095244eac9SBenno Rice pmap_pteg_table = (struct pteg *)pmap_bootstrap_alloc(size, size); 6105244eac9SBenno Rice CTR1(KTR_PMAP, "pmap_bootstrap: PTEG table at %p", pmap_pteg_table); 6115244eac9SBenno Rice bzero((void *)pmap_pteg_table, pmap_pteg_count * sizeof(struct pteg)); 6125244eac9SBenno Rice pmap_pteg_mask = pmap_pteg_count - 1; 613f9bac91bSBenno Rice 6145244eac9SBenno Rice /* 615864bc520SBenno Rice * Allocate pv/overflow lists. 6165244eac9SBenno Rice */ 6175244eac9SBenno Rice size = sizeof(struct pvo_head) * pmap_pteg_count; 6185244eac9SBenno Rice pmap_pvo_table = (struct pvo_head *)pmap_bootstrap_alloc(size, 6195244eac9SBenno Rice PAGE_SIZE); 6205244eac9SBenno Rice CTR1(KTR_PMAP, "pmap_bootstrap: PVO table at %p", pmap_pvo_table); 6215244eac9SBenno Rice for (i = 0; i < pmap_pteg_count; i++) 6225244eac9SBenno Rice LIST_INIT(&pmap_pvo_table[i]); 6235244eac9SBenno Rice 6245244eac9SBenno Rice /* 6255244eac9SBenno Rice * Allocate the message buffer. 6265244eac9SBenno Rice */ 6275244eac9SBenno Rice msgbuf_phys = pmap_bootstrap_alloc(MSGBUF_SIZE, 0); 6285244eac9SBenno Rice 6295244eac9SBenno Rice /* 6305244eac9SBenno Rice * Initialise the unmanaged pvo pool. 6315244eac9SBenno Rice */ 63249f8f727SBenno Rice pmap_bpvo_pool = (struct pvo_entry *)pmap_bootstrap_alloc(PAGE_SIZE, 0); 63349f8f727SBenno Rice pmap_bpvo_pool_index = 0; 63449f8f727SBenno Rice pmap_bpvo_pool_count = (int)PAGE_SIZE / sizeof(struct pvo_entry); 6355244eac9SBenno Rice 6365244eac9SBenno Rice /* 6375244eac9SBenno Rice * Make sure kernel vsid is allocated as well as VSID 0. 6385244eac9SBenno Rice */ 6395244eac9SBenno Rice pmap_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW] 6405244eac9SBenno Rice |= 1 << (KERNEL_VSIDBITS % VSID_NBPW); 6415244eac9SBenno Rice pmap_vsid_bitmap[0] |= 1; 6425244eac9SBenno Rice 6435244eac9SBenno Rice /* 6445244eac9SBenno Rice * Set up the OpenFirmware pmap and add it's mappings. 6455244eac9SBenno Rice */ 6465244eac9SBenno Rice pmap_pinit(&ofw_pmap); 6475244eac9SBenno Rice ofw_pmap.pm_sr[KERNEL_SR] = KERNEL_SEGMENT; 6485244eac9SBenno Rice if ((chosen = OF_finddevice("/chosen")) == -1) 6495244eac9SBenno Rice panic("pmap_bootstrap: can't find /chosen"); 6505244eac9SBenno Rice OF_getprop(chosen, "mmu", &mmui, 4); 6515244eac9SBenno Rice if ((mmu = OF_instance_to_package(mmui)) == -1) 6525244eac9SBenno Rice panic("pmap_bootstrap: can't get mmu package"); 6535244eac9SBenno Rice if ((sz = OF_getproplen(mmu, "translations")) == -1) 6545244eac9SBenno Rice panic("pmap_bootstrap: can't get ofw translation count"); 6555244eac9SBenno Rice if (sizeof(translations) < sz) 6565244eac9SBenno Rice panic("pmap_bootstrap: translations too small"); 6575244eac9SBenno Rice bzero(translations, sz); 6585244eac9SBenno Rice if (OF_getprop(mmu, "translations", translations, sz) == -1) 6595244eac9SBenno Rice panic("pmap_bootstrap: can't get ofw translations"); 6605244eac9SBenno Rice CTR0(KTR_PMAP, "pmap_bootstrap: translations"); 66131c82d03SBenno Rice sz /= sizeof(*translations); 6625244eac9SBenno Rice qsort(translations, sz, sizeof (*translations), om_cmp); 6635244eac9SBenno Rice for (i = 0; i < sz; i++) { 6645244eac9SBenno Rice CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x", 6655244eac9SBenno Rice translations[i].om_pa, translations[i].om_va, 6665244eac9SBenno Rice translations[i].om_len); 6675244eac9SBenno Rice 6685244eac9SBenno Rice /* Drop stuff below something? */ 6695244eac9SBenno Rice 6705244eac9SBenno Rice /* Enter the pages? */ 6715244eac9SBenno Rice for (off = 0; off < translations[i].om_len; off += PAGE_SIZE) { 6725244eac9SBenno Rice struct vm_page m; 6735244eac9SBenno Rice 6745244eac9SBenno Rice m.phys_addr = translations[i].om_pa + off; 6755244eac9SBenno Rice pmap_enter(&ofw_pmap, translations[i].om_va + off, &m, 6765244eac9SBenno Rice VM_PROT_ALL, 1); 677f9bac91bSBenno Rice } 678f9bac91bSBenno Rice } 6795244eac9SBenno Rice #ifdef SMP 6805244eac9SBenno Rice TLBSYNC(); 6815244eac9SBenno Rice #endif 6825244eac9SBenno Rice 6835244eac9SBenno Rice /* 6845244eac9SBenno Rice * Initialize the kernel pmap (which is statically allocated). 6855244eac9SBenno Rice */ 6865244eac9SBenno Rice for (i = 0; i < 16; i++) { 6875244eac9SBenno Rice kernel_pmap->pm_sr[i] = EMPTY_SEGMENT; 688f9bac91bSBenno Rice } 6895244eac9SBenno Rice kernel_pmap->pm_sr[KERNEL_SR] = KERNEL_SEGMENT; 6905244eac9SBenno Rice kernel_pmap->pm_active = ~0; 6915244eac9SBenno Rice 6925244eac9SBenno Rice /* 6935244eac9SBenno Rice * Allocate a kernel stack with a guard page for thread0 and map it 6945244eac9SBenno Rice * into the kernel page map. 6955244eac9SBenno Rice */ 6965244eac9SBenno Rice pa = pmap_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, 0); 6975244eac9SBenno Rice kstack0_phys = pa; 6985244eac9SBenno Rice kstack0 = virtual_avail + (KSTACK_GUARD_PAGES * PAGE_SIZE); 6995244eac9SBenno Rice CTR2(KTR_PMAP, "pmap_bootstrap: kstack0 at %#x (%#x)", kstack0_phys, 7005244eac9SBenno Rice kstack0); 7015244eac9SBenno Rice virtual_avail += (KSTACK_PAGES + KSTACK_GUARD_PAGES) * PAGE_SIZE; 7025244eac9SBenno Rice for (i = 0; i < KSTACK_PAGES; i++) { 7035244eac9SBenno Rice pa = kstack0_phys + i * PAGE_SIZE; 7045244eac9SBenno Rice va = kstack0 + i * PAGE_SIZE; 7055244eac9SBenno Rice pmap_kenter(va, pa); 7065244eac9SBenno Rice TLBIE(va); 707f9bac91bSBenno Rice } 708f9bac91bSBenno Rice 709f9bac91bSBenno Rice /* 7105244eac9SBenno Rice * Calculate the first and last available physical addresses. 7115244eac9SBenno Rice */ 7125244eac9SBenno Rice avail_start = phys_avail[0]; 7135244eac9SBenno Rice for (i = 0; phys_avail[i + 2] != 0; i += 2) 7145244eac9SBenno Rice ; 7155244eac9SBenno Rice avail_end = phys_avail[i + 1]; 7165244eac9SBenno Rice Maxmem = powerpc_btop(avail_end); 7175244eac9SBenno Rice 7185244eac9SBenno Rice /* 7195244eac9SBenno Rice * Allocate virtual address space for the message buffer. 7205244eac9SBenno Rice */ 7215244eac9SBenno Rice msgbufp = (struct msgbuf *)virtual_avail; 7225244eac9SBenno Rice virtual_avail += round_page(MSGBUF_SIZE); 7235244eac9SBenno Rice 7245244eac9SBenno Rice /* 7255244eac9SBenno Rice * Initialize hardware. 7265244eac9SBenno Rice */ 7275244eac9SBenno Rice for (i = 0; i < 16; i++) { 728d080d5fdSBenno Rice mtsrin(i << ADDR_SR_SHFT, EMPTY_SEGMENT); 7295244eac9SBenno Rice } 7305244eac9SBenno Rice __asm __volatile ("mtsr %0,%1" 7315244eac9SBenno Rice :: "n"(KERNEL_SR), "r"(KERNEL_SEGMENT)); 7325244eac9SBenno Rice __asm __volatile ("sync; mtsdr1 %0; isync" 7335244eac9SBenno Rice :: "r"((u_int)pmap_pteg_table | (pmap_pteg_mask >> 10))); 7345244eac9SBenno Rice tlbia(); 7355244eac9SBenno Rice 7365244eac9SBenno Rice pmap_bootstrapped++; 7375244eac9SBenno Rice } 7385244eac9SBenno Rice 7395244eac9SBenno Rice /* 7405244eac9SBenno Rice * Activate a user pmap. The pmap must be activated before it's address 7415244eac9SBenno Rice * space can be accessed in any way. 742f9bac91bSBenno Rice */ 743f9bac91bSBenno Rice void 744b40ce416SJulian Elischer pmap_activate(struct thread *td) 745f9bac91bSBenno Rice { 7468207b362SBenno Rice pmap_t pm, pmr; 747f9bac91bSBenno Rice 748f9bac91bSBenno Rice /* 7495244eac9SBenno Rice * Load all the data we need up front to encourasge the compiler to 7505244eac9SBenno Rice * not issue any loads while we have interrupts disabled below. 751f9bac91bSBenno Rice */ 7525244eac9SBenno Rice pm = &td->td_proc->p_vmspace->vm_pmap; 753f9bac91bSBenno Rice 7545244eac9SBenno Rice KASSERT(pm->pm_active == 0, ("pmap_activate: pmap already active?")); 755f9bac91bSBenno Rice 7568207b362SBenno Rice if ((pmr = (pmap_t)pmap_kextract((vm_offset_t)pm)) == NULL) 7578207b362SBenno Rice pmr = pm; 7588207b362SBenno Rice 7595244eac9SBenno Rice pm->pm_active |= PCPU_GET(cpumask); 7608207b362SBenno Rice PCPU_SET(curpmap, pmr); 761ac6ba8bdSBenno Rice } 762ac6ba8bdSBenno Rice 763ac6ba8bdSBenno Rice void 764ac6ba8bdSBenno Rice pmap_deactivate(struct thread *td) 765ac6ba8bdSBenno Rice { 766ac6ba8bdSBenno Rice pmap_t pm; 767ac6ba8bdSBenno Rice 768ac6ba8bdSBenno Rice pm = &td->td_proc->p_vmspace->vm_pmap; 769ac6ba8bdSBenno Rice pm->pm_active &= ~(PCPU_GET(cpumask)); 7708207b362SBenno Rice PCPU_SET(curpmap, NULL); 771f9bac91bSBenno Rice } 772f9bac91bSBenno Rice 773f9bac91bSBenno Rice vm_offset_t 7745244eac9SBenno Rice pmap_addr_hint(vm_object_t object, vm_offset_t va, vm_size_t size) 775f9bac91bSBenno Rice { 7760f92104cSBenno Rice 7770f92104cSBenno Rice return (va); 778f9bac91bSBenno Rice } 779f9bac91bSBenno Rice 780f9bac91bSBenno Rice void 7810f92104cSBenno Rice pmap_change_wiring(pmap_t pm, vm_offset_t va, boolean_t wired) 782f9bac91bSBenno Rice { 7830f92104cSBenno Rice struct pvo_entry *pvo; 7840f92104cSBenno Rice 7850f92104cSBenno Rice pvo = pmap_pvo_find_va(pm, va & ~ADDR_POFF, NULL); 7860f92104cSBenno Rice 7870f92104cSBenno Rice if (pvo != NULL) { 7880f92104cSBenno Rice if (wired) { 7890f92104cSBenno Rice if ((pvo->pvo_vaddr & PVO_WIRED) == 0) 7900f92104cSBenno Rice pm->pm_stats.wired_count++; 7910f92104cSBenno Rice pvo->pvo_vaddr |= PVO_WIRED; 7920f92104cSBenno Rice } else { 7930f92104cSBenno Rice if ((pvo->pvo_vaddr & PVO_WIRED) != 0) 7940f92104cSBenno Rice pm->pm_stats.wired_count--; 7950f92104cSBenno Rice pvo->pvo_vaddr &= ~PVO_WIRED; 7960f92104cSBenno Rice } 7970f92104cSBenno Rice } 798f9bac91bSBenno Rice } 799f9bac91bSBenno Rice 800f9bac91bSBenno Rice void 8015244eac9SBenno Rice pmap_clear_modify(vm_page_t m) 802f9bac91bSBenno Rice { 803f9bac91bSBenno Rice 8045244eac9SBenno Rice if (m->flags * PG_FICTITIOUS) 805f9bac91bSBenno Rice return; 8065244eac9SBenno Rice pmap_clear_bit(m, PTE_CHG); 807f9bac91bSBenno Rice } 808f9bac91bSBenno Rice 809f9bac91bSBenno Rice void 8105244eac9SBenno Rice pmap_collect(void) 811f9bac91bSBenno Rice { 8125244eac9SBenno Rice TODO; 813f9bac91bSBenno Rice } 814f9bac91bSBenno Rice 815f9bac91bSBenno Rice void 8165244eac9SBenno Rice pmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr, 8175244eac9SBenno Rice vm_size_t len, vm_offset_t src_addr) 818f9bac91bSBenno Rice { 8195244eac9SBenno Rice TODO; 820f9bac91bSBenno Rice } 821f9bac91bSBenno Rice 822f9bac91bSBenno Rice void 8231a87a0daSPeter Wemm pmap_copy_page(vm_page_t src, vm_page_t dst) 824f9bac91bSBenno Rice { 8255244eac9SBenno Rice TODO; 826f9bac91bSBenno Rice } 827111c77dcSBenno Rice 828111c77dcSBenno Rice /* 8295244eac9SBenno Rice * Zero a page of physical memory by temporarily mapping it into the tlb. 8305244eac9SBenno Rice */ 8315244eac9SBenno Rice void 8321a87a0daSPeter Wemm pmap_zero_page(vm_page_t m) 8335244eac9SBenno Rice { 8341a87a0daSPeter Wemm vm_offset_t pa = VM_PAGE_TO_PHYS(m); 8355244eac9SBenno Rice caddr_t va; 8365244eac9SBenno Rice int i; 8375244eac9SBenno Rice 8385244eac9SBenno Rice if (pa < SEGMENT_LENGTH) { 8395244eac9SBenno Rice va = (caddr_t) pa; 8405244eac9SBenno Rice } else if (pmap_initialized) { 8415244eac9SBenno Rice if (pmap_pvo_zeropage == NULL) 8425244eac9SBenno Rice pmap_pvo_zeropage = pmap_rkva_alloc(); 8435244eac9SBenno Rice pmap_pa_map(pmap_pvo_zeropage, pa, NULL, NULL); 8445244eac9SBenno Rice va = (caddr_t)PVO_VADDR(pmap_pvo_zeropage); 8455244eac9SBenno Rice } else { 8465244eac9SBenno Rice panic("pmap_zero_page: can't zero pa %#x", pa); 8475244eac9SBenno Rice } 8485244eac9SBenno Rice 8495244eac9SBenno Rice bzero(va, PAGE_SIZE); 8505244eac9SBenno Rice 8515244eac9SBenno Rice for (i = PAGE_SIZE / CACHELINESIZE; i > 0; i--) { 8525244eac9SBenno Rice __asm __volatile("dcbz 0,%0" :: "r"(va)); 8535244eac9SBenno Rice va += CACHELINESIZE; 8545244eac9SBenno Rice } 8555244eac9SBenno Rice 8565244eac9SBenno Rice if (pa >= SEGMENT_LENGTH) 8575244eac9SBenno Rice pmap_pa_unmap(pmap_pvo_zeropage, NULL, NULL); 8585244eac9SBenno Rice } 8595244eac9SBenno Rice 8605244eac9SBenno Rice void 8611a87a0daSPeter Wemm pmap_zero_page_area(vm_page_t m, int off, int size) 8625244eac9SBenno Rice { 8635244eac9SBenno Rice TODO; 8645244eac9SBenno Rice } 8655244eac9SBenno Rice 8665244eac9SBenno Rice /* 8675244eac9SBenno Rice * Map the given physical page at the specified virtual address in the 8685244eac9SBenno Rice * target pmap with the protection requested. If specified the page 8695244eac9SBenno Rice * will be wired down. 8705244eac9SBenno Rice */ 8715244eac9SBenno Rice void 8725244eac9SBenno Rice pmap_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot, 8735244eac9SBenno Rice boolean_t wired) 8745244eac9SBenno Rice { 8755244eac9SBenno Rice struct pvo_head *pvo_head; 876378862a7SJeff Roberson uma_zone_t zone; 8778207b362SBenno Rice vm_page_t pg; 8788207b362SBenno Rice u_int pte_lo, pvo_flags, was_exec, i; 8795244eac9SBenno Rice int error; 8805244eac9SBenno Rice 8815244eac9SBenno Rice if (!pmap_initialized) { 8825244eac9SBenno Rice pvo_head = &pmap_pvo_kunmanaged; 8835244eac9SBenno Rice zone = pmap_upvo_zone; 8845244eac9SBenno Rice pvo_flags = 0; 8858207b362SBenno Rice pg = NULL; 8868207b362SBenno Rice was_exec = PTE_EXEC; 8875244eac9SBenno Rice } else { 8888207b362SBenno Rice pvo_head = pa_to_pvoh(VM_PAGE_TO_PHYS(m), &pg); 8895244eac9SBenno Rice zone = pmap_mpvo_zone; 8905244eac9SBenno Rice pvo_flags = PVO_MANAGED; 8918207b362SBenno Rice was_exec = 0; 8925244eac9SBenno Rice } 8935244eac9SBenno Rice 8948207b362SBenno Rice /* 8958207b362SBenno Rice * If this is a managed page, and it's the first reference to the page, 8968207b362SBenno Rice * clear the execness of the page. Otherwise fetch the execness. 8978207b362SBenno Rice */ 8988207b362SBenno Rice if (pg != NULL) { 8998207b362SBenno Rice if (LIST_EMPTY(pvo_head)) { 9008207b362SBenno Rice pmap_attr_clear(pg, PTE_EXEC); 9018207b362SBenno Rice } else { 9028207b362SBenno Rice was_exec = pmap_attr_fetch(pg) & PTE_EXEC; 9038207b362SBenno Rice } 9048207b362SBenno Rice } 9058207b362SBenno Rice 9068207b362SBenno Rice 9078207b362SBenno Rice /* 9088207b362SBenno Rice * Assume the page is cache inhibited and access is guarded unless 9098207b362SBenno Rice * it's in our available memory array. 9108207b362SBenno Rice */ 9115244eac9SBenno Rice pte_lo = PTE_I | PTE_G; 91231c82d03SBenno Rice for (i = 0; i < pregions_sz; i++) { 91331c82d03SBenno Rice if ((VM_PAGE_TO_PHYS(m) >= pregions[i].mr_start) && 91431c82d03SBenno Rice (VM_PAGE_TO_PHYS(m) < 91531c82d03SBenno Rice (pregions[i].mr_start + pregions[i].mr_size))) { 9168207b362SBenno Rice pte_lo &= ~(PTE_I | PTE_G); 9178207b362SBenno Rice break; 9188207b362SBenno Rice } 9198207b362SBenno Rice } 9205244eac9SBenno Rice 9215244eac9SBenno Rice if (prot & VM_PROT_WRITE) 9225244eac9SBenno Rice pte_lo |= PTE_BW; 9235244eac9SBenno Rice else 9245244eac9SBenno Rice pte_lo |= PTE_BR; 9255244eac9SBenno Rice 9268207b362SBenno Rice pvo_flags |= (prot & VM_PROT_EXECUTE); 9275244eac9SBenno Rice 9285244eac9SBenno Rice if (wired) 9295244eac9SBenno Rice pvo_flags |= PVO_WIRED; 9305244eac9SBenno Rice 9318207b362SBenno Rice error = pmap_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m), 9328207b362SBenno Rice pte_lo, pvo_flags); 9335244eac9SBenno Rice 9348207b362SBenno Rice /* 9358207b362SBenno Rice * Flush the real page from the instruction cache if this page is 9368207b362SBenno Rice * mapped executable and cacheable and was not previously mapped (or 9378207b362SBenno Rice * was not mapped executable). 9388207b362SBenno Rice */ 9398207b362SBenno Rice if (error == 0 && (pvo_flags & PVO_EXECUTABLE) && 9408207b362SBenno Rice (pte_lo & PTE_I) == 0 && was_exec == 0) { 9415244eac9SBenno Rice /* 9425244eac9SBenno Rice * Flush the real memory from the cache. 9435244eac9SBenno Rice */ 9448207b362SBenno Rice pmap_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE); 9458207b362SBenno Rice if (pg != NULL) 9468207b362SBenno Rice pmap_attr_save(pg, PTE_EXEC); 9475244eac9SBenno Rice } 9485244eac9SBenno Rice } 9495244eac9SBenno Rice 9505244eac9SBenno Rice vm_offset_t 9510f92104cSBenno Rice pmap_extract(pmap_t pm, vm_offset_t va) 9525244eac9SBenno Rice { 9530f92104cSBenno Rice struct pvo_entry *pvo; 9540f92104cSBenno Rice 9550f92104cSBenno Rice pvo = pmap_pvo_find_va(pm, va & ~ADDR_POFF, NULL); 9560f92104cSBenno Rice 9570f92104cSBenno Rice if (pvo != NULL) { 9580f92104cSBenno Rice return ((pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF)); 9590f92104cSBenno Rice } 9600f92104cSBenno Rice 9615244eac9SBenno Rice return (0); 9625244eac9SBenno Rice } 9635244eac9SBenno Rice 9645244eac9SBenno Rice /* 9655244eac9SBenno Rice * Grow the number of kernel page table entries. Unneeded. 9665244eac9SBenno Rice */ 9675244eac9SBenno Rice void 9685244eac9SBenno Rice pmap_growkernel(vm_offset_t addr) 9695244eac9SBenno Rice { 9705244eac9SBenno Rice } 9715244eac9SBenno Rice 9725244eac9SBenno Rice void 9735244eac9SBenno Rice pmap_init(vm_offset_t phys_start, vm_offset_t phys_end) 9745244eac9SBenno Rice { 9755244eac9SBenno Rice 97652a3cde5SBenno Rice CTR0(KTR_PMAP, "pmap_init"); 9775244eac9SBenno Rice } 9785244eac9SBenno Rice 9795244eac9SBenno Rice void 9805244eac9SBenno Rice pmap_init2(void) 9815244eac9SBenno Rice { 9825244eac9SBenno Rice 98352a3cde5SBenno Rice CTR0(KTR_PMAP, "pmap_init2"); 98449f8f727SBenno Rice 9858355f576SJeff Roberson pmap_pvo_obj = vm_object_allocate(OBJT_PHYS, 16); 9868355f576SJeff Roberson pmap_pvo_count = 0; 987378862a7SJeff Roberson pmap_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry), 988378862a7SJeff Roberson NULL, NULL, NULL, NULL, UMA_ALIGN_PTR, 0); 9898355f576SJeff Roberson uma_zone_set_allocf(pmap_upvo_zone, pmap_pvo_allocf); 990378862a7SJeff Roberson pmap_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry), 991378862a7SJeff Roberson NULL, NULL, NULL, NULL, UMA_ALIGN_PTR, 0); 9928355f576SJeff Roberson uma_zone_set_allocf(pmap_mpvo_zone, pmap_pvo_allocf); 9935244eac9SBenno Rice pmap_initialized = TRUE; 9945244eac9SBenno Rice } 9955244eac9SBenno Rice 9965244eac9SBenno Rice boolean_t 9975244eac9SBenno Rice pmap_is_modified(vm_page_t m) 9985244eac9SBenno Rice { 9990f92104cSBenno Rice 10000f92104cSBenno Rice if (m->flags & PG_FICTITIOUS) 10010f92104cSBenno Rice return (FALSE); 10020f92104cSBenno Rice 10030f92104cSBenno Rice return (pmap_query_bit(m, PTE_CHG)); 10045244eac9SBenno Rice } 10055244eac9SBenno Rice 10065244eac9SBenno Rice void 10075244eac9SBenno Rice pmap_clear_reference(vm_page_t m) 10085244eac9SBenno Rice { 10095244eac9SBenno Rice TODO; 10105244eac9SBenno Rice } 10115244eac9SBenno Rice 10127f3a4093SMike Silbersack /* 10137f3a4093SMike Silbersack * pmap_ts_referenced: 10147f3a4093SMike Silbersack * 10157f3a4093SMike Silbersack * Return a count of reference bits for a page, clearing those bits. 10167f3a4093SMike Silbersack * It is not necessary for every reference bit to be cleared, but it 10177f3a4093SMike Silbersack * is necessary that 0 only be returned when there are truly no 10187f3a4093SMike Silbersack * reference bits set. 10197f3a4093SMike Silbersack * 10207f3a4093SMike Silbersack * XXX: The exact number of bits to check and clear is a matter that 10217f3a4093SMike Silbersack * should be tested and standardized at some point in the future for 10227f3a4093SMike Silbersack * optimal aging of shared pages. 10237f3a4093SMike Silbersack */ 10247f3a4093SMike Silbersack 10255244eac9SBenno Rice int 10265244eac9SBenno Rice pmap_ts_referenced(vm_page_t m) 10275244eac9SBenno Rice { 10285244eac9SBenno Rice TODO; 10295244eac9SBenno Rice return (0); 10305244eac9SBenno Rice } 10315244eac9SBenno Rice 10325244eac9SBenno Rice /* 10335244eac9SBenno Rice * Map a wired page into kernel virtual address space. 10345244eac9SBenno Rice */ 10355244eac9SBenno Rice void 10365244eac9SBenno Rice pmap_kenter(vm_offset_t va, vm_offset_t pa) 10375244eac9SBenno Rice { 10385244eac9SBenno Rice u_int pte_lo; 10395244eac9SBenno Rice int error; 10405244eac9SBenno Rice int i; 10415244eac9SBenno Rice 10425244eac9SBenno Rice #if 0 10435244eac9SBenno Rice if (va < VM_MIN_KERNEL_ADDRESS) 10445244eac9SBenno Rice panic("pmap_kenter: attempt to enter non-kernel address %#x", 10455244eac9SBenno Rice va); 10465244eac9SBenno Rice #endif 10475244eac9SBenno Rice 10485244eac9SBenno Rice pte_lo = PTE_I | PTE_G | PTE_BW; 10495244eac9SBenno Rice for (i = 0; phys_avail[i + 2] != 0; i += 2) { 10505244eac9SBenno Rice if (pa >= phys_avail[i] && pa < phys_avail[i + 1]) { 10515244eac9SBenno Rice pte_lo &= ~(PTE_I | PTE_G); 10525244eac9SBenno Rice break; 10535244eac9SBenno Rice } 10545244eac9SBenno Rice } 10555244eac9SBenno Rice 10565244eac9SBenno Rice error = pmap_pvo_enter(kernel_pmap, pmap_upvo_zone, 10575244eac9SBenno Rice &pmap_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED); 10585244eac9SBenno Rice 10595244eac9SBenno Rice if (error != 0 && error != ENOENT) 10605244eac9SBenno Rice panic("pmap_kenter: failed to enter va %#x pa %#x: %d", va, 10615244eac9SBenno Rice pa, error); 10625244eac9SBenno Rice 10635244eac9SBenno Rice /* 10645244eac9SBenno Rice * Flush the real memory from the instruction cache. 10655244eac9SBenno Rice */ 10665244eac9SBenno Rice if ((pte_lo & (PTE_I | PTE_G)) == 0) { 10675244eac9SBenno Rice pmap_syncicache(pa, PAGE_SIZE); 10685244eac9SBenno Rice } 10695244eac9SBenno Rice } 10705244eac9SBenno Rice 1071e79f59e8SBenno Rice /* 1072e79f59e8SBenno Rice * Extract the physical page address associated with the given kernel virtual 1073e79f59e8SBenno Rice * address. 1074e79f59e8SBenno Rice */ 10755244eac9SBenno Rice vm_offset_t 10765244eac9SBenno Rice pmap_kextract(vm_offset_t va) 10775244eac9SBenno Rice { 1078e79f59e8SBenno Rice struct pvo_entry *pvo; 1079e79f59e8SBenno Rice 1080e79f59e8SBenno Rice pvo = pmap_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL); 1081e79f59e8SBenno Rice if (pvo == NULL) { 10825244eac9SBenno Rice return (0); 10835244eac9SBenno Rice } 10845244eac9SBenno Rice 1085e79f59e8SBenno Rice return ((pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF)); 1086e79f59e8SBenno Rice } 1087e79f59e8SBenno Rice 108888afb2a3SBenno Rice /* 108988afb2a3SBenno Rice * Remove a wired page from kernel virtual address space. 109088afb2a3SBenno Rice */ 10915244eac9SBenno Rice void 10925244eac9SBenno Rice pmap_kremove(vm_offset_t va) 10935244eac9SBenno Rice { 109488afb2a3SBenno Rice 109588afb2a3SBenno Rice pmap_remove(kernel_pmap, va, roundup(va, PAGE_SIZE)); 10965244eac9SBenno Rice } 10975244eac9SBenno Rice 10985244eac9SBenno Rice /* 10995244eac9SBenno Rice * Map a range of physical addresses into kernel virtual address space. 11005244eac9SBenno Rice * 11015244eac9SBenno Rice * The value passed in *virt is a suggested virtual address for the mapping. 11025244eac9SBenno Rice * Architectures which can support a direct-mapped physical to virtual region 11035244eac9SBenno Rice * can return the appropriate address within that region, leaving '*virt' 11045244eac9SBenno Rice * unchanged. We cannot and therefore do not; *virt is updated with the 11055244eac9SBenno Rice * first usable address after the mapped region. 11065244eac9SBenno Rice */ 11075244eac9SBenno Rice vm_offset_t 11085244eac9SBenno Rice pmap_map(vm_offset_t *virt, vm_offset_t pa_start, vm_offset_t pa_end, int prot) 11095244eac9SBenno Rice { 11105244eac9SBenno Rice vm_offset_t sva, va; 11115244eac9SBenno Rice 11125244eac9SBenno Rice sva = *virt; 11135244eac9SBenno Rice va = sva; 11145244eac9SBenno Rice for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE) 11155244eac9SBenno Rice pmap_kenter(va, pa_start); 11165244eac9SBenno Rice *virt = va; 11175244eac9SBenno Rice return (sva); 11185244eac9SBenno Rice } 11195244eac9SBenno Rice 11205244eac9SBenno Rice int 11215244eac9SBenno Rice pmap_mincore(pmap_t pmap, vm_offset_t addr) 11225244eac9SBenno Rice { 11235244eac9SBenno Rice TODO; 11245244eac9SBenno Rice return (0); 11255244eac9SBenno Rice } 11265244eac9SBenno Rice 11275244eac9SBenno Rice /* 11285244eac9SBenno Rice * Create the uarea for a new process. 1129111c77dcSBenno Rice * This routine directly affects the fork perf for a process. 1130111c77dcSBenno Rice */ 1131111c77dcSBenno Rice void 1132111c77dcSBenno Rice pmap_new_proc(struct proc *p) 1133111c77dcSBenno Rice { 1134111c77dcSBenno Rice vm_object_t upobj; 1135b8603f0eSPeter Wemm vm_offset_t up; 1136111c77dcSBenno Rice vm_page_t m; 11375244eac9SBenno Rice u_int i; 1138111c77dcSBenno Rice 1139111c77dcSBenno Rice /* 11405244eac9SBenno Rice * Allocate the object for the upages. 1141111c77dcSBenno Rice */ 1142b8603f0eSPeter Wemm upobj = p->p_upages_obj; 1143b8603f0eSPeter Wemm if (upobj == NULL) { 11445fd2c51eSMark Peek upobj = vm_object_allocate(OBJT_DEFAULT, UAREA_PAGES); 1145111c77dcSBenno Rice p->p_upages_obj = upobj; 1146111c77dcSBenno Rice } 1147111c77dcSBenno Rice 11485244eac9SBenno Rice /* 11495244eac9SBenno Rice * Get a kernel virtual address for the uarea for this process. 11505244eac9SBenno Rice */ 11515fd2c51eSMark Peek up = (vm_offset_t)p->p_uarea; 1152b8603f0eSPeter Wemm if (up == 0) { 11535fd2c51eSMark Peek up = kmem_alloc_nofault(kernel_map, UAREA_PAGES * PAGE_SIZE); 1154b8603f0eSPeter Wemm if (up == 0) 1155b8603f0eSPeter Wemm panic("pmap_new_proc: upage allocation failed"); 11565fd2c51eSMark Peek p->p_uarea = (struct user *)up; 1157111c77dcSBenno Rice } 1158111c77dcSBenno Rice 11595fd2c51eSMark Peek for (i = 0; i < UAREA_PAGES; i++) { 1160111c77dcSBenno Rice /* 11615244eac9SBenno Rice * Get a uarea page. 1162111c77dcSBenno Rice */ 1163111c77dcSBenno Rice m = vm_page_grab(upobj, i, VM_ALLOC_NORMAL | VM_ALLOC_RETRY); 1164111c77dcSBenno Rice 1165111c77dcSBenno Rice /* 11665244eac9SBenno Rice * Wire the page. 1167111c77dcSBenno Rice */ 1168111c77dcSBenno Rice m->wire_count++; 1169111c77dcSBenno Rice 1170111c77dcSBenno Rice /* 1171111c77dcSBenno Rice * Enter the page into the kernel address space. 1172111c77dcSBenno Rice */ 11735244eac9SBenno Rice pmap_kenter(up + i * PAGE_SIZE, VM_PAGE_TO_PHYS(m)); 1174111c77dcSBenno Rice 1175111c77dcSBenno Rice vm_page_wakeup(m); 1176111c77dcSBenno Rice vm_page_flag_clear(m, PG_ZERO); 1177111c77dcSBenno Rice vm_page_flag_set(m, PG_MAPPED | PG_WRITEABLE); 1178111c77dcSBenno Rice m->valid = VM_PAGE_BITS_ALL; 1179111c77dcSBenno Rice } 1180111c77dcSBenno Rice } 1181bdf71f56SBenno Rice 11825244eac9SBenno Rice void 1183e79f59e8SBenno Rice pmap_object_init_pt(pmap_t pm, vm_offset_t addr, vm_object_t object, 11845244eac9SBenno Rice vm_pindex_t pindex, vm_size_t size, int limit) 1185bdf71f56SBenno Rice { 1186e79f59e8SBenno Rice 1187e79f59e8SBenno Rice KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap, 1188e79f59e8SBenno Rice ("pmap_remove_pages: non current pmap")); 1189e79f59e8SBenno Rice /* XXX */ 1190bdf71f56SBenno Rice } 1191bdf71f56SBenno Rice 11925244eac9SBenno Rice /* 11935244eac9SBenno Rice * Lower the permission for all mappings to a given page. 11945244eac9SBenno Rice */ 11955244eac9SBenno Rice void 11965244eac9SBenno Rice pmap_page_protect(vm_page_t m, vm_prot_t prot) 11975244eac9SBenno Rice { 11985244eac9SBenno Rice struct pvo_head *pvo_head; 11995244eac9SBenno Rice struct pvo_entry *pvo, *next_pvo; 12005244eac9SBenno Rice struct pte *pt; 12015244eac9SBenno Rice 12025244eac9SBenno Rice /* 12035244eac9SBenno Rice * Since the routine only downgrades protection, if the 12045244eac9SBenno Rice * maximal protection is desired, there isn't any change 12055244eac9SBenno Rice * to be made. 12065244eac9SBenno Rice */ 12075244eac9SBenno Rice if ((prot & (VM_PROT_READ|VM_PROT_WRITE)) == 12085244eac9SBenno Rice (VM_PROT_READ|VM_PROT_WRITE)) 12095244eac9SBenno Rice return; 12105244eac9SBenno Rice 12115244eac9SBenno Rice pvo_head = vm_page_to_pvoh(m); 12125244eac9SBenno Rice for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) { 12135244eac9SBenno Rice next_pvo = LIST_NEXT(pvo, pvo_vlink); 12145244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 12155244eac9SBenno Rice 12165244eac9SBenno Rice /* 12175244eac9SBenno Rice * Downgrading to no mapping at all, we just remove the entry. 12185244eac9SBenno Rice */ 12195244eac9SBenno Rice if ((prot & VM_PROT_READ) == 0) { 12205244eac9SBenno Rice pmap_pvo_remove(pvo, -1); 12215244eac9SBenno Rice continue; 12225244eac9SBenno Rice } 12235244eac9SBenno Rice 12245244eac9SBenno Rice /* 12255244eac9SBenno Rice * If EXEC permission is being revoked, just clear the flag 12265244eac9SBenno Rice * in the PVO. 12275244eac9SBenno Rice */ 12285244eac9SBenno Rice if ((prot & VM_PROT_EXECUTE) == 0) 12295244eac9SBenno Rice pvo->pvo_vaddr &= ~PVO_EXECUTABLE; 12305244eac9SBenno Rice 12315244eac9SBenno Rice /* 12325244eac9SBenno Rice * If this entry is already RO, don't diddle with the page 12335244eac9SBenno Rice * table. 12345244eac9SBenno Rice */ 12355244eac9SBenno Rice if ((pvo->pvo_pte.pte_lo & PTE_PP) == PTE_BR) { 12365244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 12375244eac9SBenno Rice continue; 12385244eac9SBenno Rice } 12395244eac9SBenno Rice 12405244eac9SBenno Rice /* 12415244eac9SBenno Rice * Grab the PTE before we diddle the bits so pvo_to_pte can 12425244eac9SBenno Rice * verify the pte contents are as expected. 12435244eac9SBenno Rice */ 12445244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 12455244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_PP; 12465244eac9SBenno Rice pvo->pvo_pte.pte_lo |= PTE_BR; 12475244eac9SBenno Rice if (pt != NULL) 12485244eac9SBenno Rice pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 12495244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 12505244eac9SBenno Rice } 12515244eac9SBenno Rice } 12525244eac9SBenno Rice 12535244eac9SBenno Rice /* 12545244eac9SBenno Rice * Make the specified page pageable (or not). Unneeded. 12555244eac9SBenno Rice */ 12565244eac9SBenno Rice void 12575244eac9SBenno Rice pmap_pageable(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, 12585244eac9SBenno Rice boolean_t pageable) 12595244eac9SBenno Rice { 12605244eac9SBenno Rice } 12615244eac9SBenno Rice 12627f3a4093SMike Silbersack /* 12637f3a4093SMike Silbersack * Returns true if the pmap's pv is one of the first 12647f3a4093SMike Silbersack * 16 pvs linked to from this page. This count may 12657f3a4093SMike Silbersack * be changed upwards or downwards in the future; it 12667f3a4093SMike Silbersack * is only necessary that true be returned for a small 12677f3a4093SMike Silbersack * subset of pmaps for proper page aging. 12687f3a4093SMike Silbersack */ 12695244eac9SBenno Rice boolean_t 12707f3a4093SMike Silbersack pmap_page_exists_quick(pmap_t pmap, vm_page_t m) 12715244eac9SBenno Rice { 12725244eac9SBenno Rice TODO; 12735244eac9SBenno Rice return (0); 12745244eac9SBenno Rice } 12755244eac9SBenno Rice 12765244eac9SBenno Rice static u_int pmap_vsidcontext; 12775244eac9SBenno Rice 12785244eac9SBenno Rice void 12795244eac9SBenno Rice pmap_pinit(pmap_t pmap) 12805244eac9SBenno Rice { 12815244eac9SBenno Rice int i, mask; 12825244eac9SBenno Rice u_int entropy; 12835244eac9SBenno Rice 12845244eac9SBenno Rice entropy = 0; 12855244eac9SBenno Rice __asm __volatile("mftb %0" : "=r"(entropy)); 12865244eac9SBenno Rice 12875244eac9SBenno Rice /* 12885244eac9SBenno Rice * Allocate some segment registers for this pmap. 12895244eac9SBenno Rice */ 12905244eac9SBenno Rice for (i = 0; i < NPMAPS; i += VSID_NBPW) { 12915244eac9SBenno Rice u_int hash, n; 12925244eac9SBenno Rice 12935244eac9SBenno Rice /* 12945244eac9SBenno Rice * Create a new value by mutiplying by a prime and adding in 12955244eac9SBenno Rice * entropy from the timebase register. This is to make the 12965244eac9SBenno Rice * VSID more random so that the PT hash function collides 12975244eac9SBenno Rice * less often. (Note that the prime casues gcc to do shifts 12985244eac9SBenno Rice * instead of a multiply.) 12995244eac9SBenno Rice */ 13005244eac9SBenno Rice pmap_vsidcontext = (pmap_vsidcontext * 0x1105) + entropy; 13015244eac9SBenno Rice hash = pmap_vsidcontext & (NPMAPS - 1); 13025244eac9SBenno Rice if (hash == 0) /* 0 is special, avoid it */ 13035244eac9SBenno Rice continue; 13045244eac9SBenno Rice n = hash >> 5; 13055244eac9SBenno Rice mask = 1 << (hash & (VSID_NBPW - 1)); 13065244eac9SBenno Rice hash = (pmap_vsidcontext & 0xfffff); 13075244eac9SBenno Rice if (pmap_vsid_bitmap[n] & mask) { /* collision? */ 13085244eac9SBenno Rice /* anything free in this bucket? */ 13095244eac9SBenno Rice if (pmap_vsid_bitmap[n] == 0xffffffff) { 13105244eac9SBenno Rice entropy = (pmap_vsidcontext >> 20); 13115244eac9SBenno Rice continue; 13125244eac9SBenno Rice } 13135244eac9SBenno Rice i = ffs(~pmap_vsid_bitmap[i]) - 1; 13145244eac9SBenno Rice mask = 1 << i; 13155244eac9SBenno Rice hash &= 0xfffff & ~(VSID_NBPW - 1); 13165244eac9SBenno Rice hash |= i; 13175244eac9SBenno Rice } 13185244eac9SBenno Rice pmap_vsid_bitmap[n] |= mask; 13195244eac9SBenno Rice for (i = 0; i < 16; i++) 13205244eac9SBenno Rice pmap->pm_sr[i] = VSID_MAKE(i, hash); 13215244eac9SBenno Rice return; 13225244eac9SBenno Rice } 13235244eac9SBenno Rice 13245244eac9SBenno Rice panic("pmap_pinit: out of segments"); 13255244eac9SBenno Rice } 13265244eac9SBenno Rice 13275244eac9SBenno Rice /* 13285244eac9SBenno Rice * Initialize the pmap associated with process 0. 13295244eac9SBenno Rice */ 13305244eac9SBenno Rice void 13315244eac9SBenno Rice pmap_pinit0(pmap_t pm) 13325244eac9SBenno Rice { 13335244eac9SBenno Rice 13345244eac9SBenno Rice pmap_pinit(pm); 13355244eac9SBenno Rice bzero(&pm->pm_stats, sizeof(pm->pm_stats)); 13365244eac9SBenno Rice } 13375244eac9SBenno Rice 13385244eac9SBenno Rice void 13395244eac9SBenno Rice pmap_pinit2(pmap_t pmap) 13405244eac9SBenno Rice { 13415244eac9SBenno Rice /* XXX: Remove this stub when no longer called */ 13425244eac9SBenno Rice } 13435244eac9SBenno Rice 13445244eac9SBenno Rice void 13453e440943SBenno Rice pmap_prefault(pmap_t pm, vm_offset_t va, vm_map_entry_t entry) 13465244eac9SBenno Rice { 13473e440943SBenno Rice KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap, 13483e440943SBenno Rice ("pmap_prefault: non current pmap")); 13493e440943SBenno Rice /* XXX */ 13505244eac9SBenno Rice } 13515244eac9SBenno Rice 1352e79f59e8SBenno Rice /* 1353e79f59e8SBenno Rice * Set the physical protection on the specified range of this map as requested. 1354e79f59e8SBenno Rice */ 13555244eac9SBenno Rice void 1356e79f59e8SBenno Rice pmap_protect(pmap_t pm, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot) 13575244eac9SBenno Rice { 1358e79f59e8SBenno Rice struct pvo_entry *pvo; 1359e79f59e8SBenno Rice struct pte *pt; 1360e79f59e8SBenno Rice int pteidx; 1361e79f59e8SBenno Rice 1362e79f59e8SBenno Rice CTR4(KTR_PMAP, "pmap_protect: pm=%p sva=%#x eva=%#x prot=%#x", pm, sva, 1363e79f59e8SBenno Rice eva, prot); 1364e79f59e8SBenno Rice 1365e79f59e8SBenno Rice 1366e79f59e8SBenno Rice KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap, 1367e79f59e8SBenno Rice ("pmap_protect: non current pmap")); 1368e79f59e8SBenno Rice 1369e79f59e8SBenno Rice if ((prot & VM_PROT_READ) == VM_PROT_NONE) { 1370e79f59e8SBenno Rice pmap_remove(pm, sva, eva); 1371e79f59e8SBenno Rice return; 1372e79f59e8SBenno Rice } 1373e79f59e8SBenno Rice 1374e79f59e8SBenno Rice for (; sva < eva; sva += PAGE_SIZE) { 1375e79f59e8SBenno Rice pvo = pmap_pvo_find_va(pm, sva, &pteidx); 1376e79f59e8SBenno Rice if (pvo == NULL) 1377e79f59e8SBenno Rice continue; 1378e79f59e8SBenno Rice 1379e79f59e8SBenno Rice if ((prot & VM_PROT_EXECUTE) == 0) 1380e79f59e8SBenno Rice pvo->pvo_vaddr &= ~PVO_EXECUTABLE; 1381e79f59e8SBenno Rice 1382e79f59e8SBenno Rice /* 1383e79f59e8SBenno Rice * Grab the PTE pointer before we diddle with the cached PTE 1384e79f59e8SBenno Rice * copy. 1385e79f59e8SBenno Rice */ 1386e79f59e8SBenno Rice pt = pmap_pvo_to_pte(pvo, pteidx); 1387e79f59e8SBenno Rice /* 1388e79f59e8SBenno Rice * Change the protection of the page. 1389e79f59e8SBenno Rice */ 1390e79f59e8SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_PP; 1391e79f59e8SBenno Rice pvo->pvo_pte.pte_lo |= PTE_BR; 1392e79f59e8SBenno Rice 1393e79f59e8SBenno Rice /* 1394e79f59e8SBenno Rice * If the PVO is in the page table, update that pte as well. 1395e79f59e8SBenno Rice */ 1396e79f59e8SBenno Rice if (pt != NULL) 1397e79f59e8SBenno Rice pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 1398e79f59e8SBenno Rice } 13995244eac9SBenno Rice } 14005244eac9SBenno Rice 14015244eac9SBenno Rice vm_offset_t 14025244eac9SBenno Rice pmap_phys_address(int ppn) 14035244eac9SBenno Rice { 14045244eac9SBenno Rice TODO; 14055244eac9SBenno Rice return (0); 14065244eac9SBenno Rice } 14075244eac9SBenno Rice 140888afb2a3SBenno Rice /* 140988afb2a3SBenno Rice * Map a list of wired pages into kernel virtual address space. This is 141088afb2a3SBenno Rice * intended for temporary mappings which do not need page modification or 141188afb2a3SBenno Rice * references recorded. Existing mappings in the region are overwritten. 141288afb2a3SBenno Rice */ 14135244eac9SBenno Rice void 14145244eac9SBenno Rice pmap_qenter(vm_offset_t va, vm_page_t *m, int count) 14155244eac9SBenno Rice { 14165244eac9SBenno Rice int i; 14175244eac9SBenno Rice 14185244eac9SBenno Rice for (i = 0; i < count; i++, va += PAGE_SIZE) 14195244eac9SBenno Rice pmap_kenter(va, VM_PAGE_TO_PHYS(m[i])); 14205244eac9SBenno Rice } 14215244eac9SBenno Rice 142288afb2a3SBenno Rice /* 142388afb2a3SBenno Rice * Remove page mappings from kernel virtual address space. Intended for 142488afb2a3SBenno Rice * temporary mappings entered by pmap_qenter. 142588afb2a3SBenno Rice */ 14265244eac9SBenno Rice void 14275244eac9SBenno Rice pmap_qremove(vm_offset_t va, int count) 14285244eac9SBenno Rice { 142988afb2a3SBenno Rice int i; 143088afb2a3SBenno Rice 143188afb2a3SBenno Rice for (i = 0; i < count; i++, va += PAGE_SIZE) 143288afb2a3SBenno Rice pmap_kremove(va); 14335244eac9SBenno Rice } 14345244eac9SBenno Rice 14355244eac9SBenno Rice void 14365244eac9SBenno Rice pmap_release(pmap_t pmap) 14375244eac9SBenno Rice { 14385244eac9SBenno Rice TODO; 14395244eac9SBenno Rice } 14405244eac9SBenno Rice 144188afb2a3SBenno Rice /* 144288afb2a3SBenno Rice * Remove the given range of addresses from the specified map. 144388afb2a3SBenno Rice */ 14445244eac9SBenno Rice void 144588afb2a3SBenno Rice pmap_remove(pmap_t pm, vm_offset_t sva, vm_offset_t eva) 14465244eac9SBenno Rice { 144788afb2a3SBenno Rice struct pvo_entry *pvo; 144888afb2a3SBenno Rice int pteidx; 144988afb2a3SBenno Rice 145088afb2a3SBenno Rice for (; sva < eva; sva += PAGE_SIZE) { 145188afb2a3SBenno Rice pvo = pmap_pvo_find_va(pm, sva, &pteidx); 145288afb2a3SBenno Rice if (pvo != NULL) { 145388afb2a3SBenno Rice pmap_pvo_remove(pvo, pteidx); 145488afb2a3SBenno Rice } 145588afb2a3SBenno Rice } 14565244eac9SBenno Rice } 14575244eac9SBenno Rice 1458e79f59e8SBenno Rice /* 1459e79f59e8SBenno Rice * Remove all pages from specified address space, this aids process exit 1460e79f59e8SBenno Rice * speeds. This is much faster than pmap_remove in the case of running down 1461e79f59e8SBenno Rice * an entire address space. Only works for the current pmap. 1462e79f59e8SBenno Rice */ 14635244eac9SBenno Rice void 1464e79f59e8SBenno Rice pmap_remove_pages(pmap_t pm, vm_offset_t sva, vm_offset_t eva) 14655244eac9SBenno Rice { 1466e79f59e8SBenno Rice 1467e79f59e8SBenno Rice KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap, 1468e79f59e8SBenno Rice ("pmap_remove_pages: non current pmap")); 1469e79f59e8SBenno Rice pmap_remove(pm, sva, eva); 14705244eac9SBenno Rice } 14715244eac9SBenno Rice 14725244eac9SBenno Rice void 14735244eac9SBenno Rice pmap_swapin_proc(struct proc *p) 14745244eac9SBenno Rice { 14755244eac9SBenno Rice TODO; 14765244eac9SBenno Rice } 14775244eac9SBenno Rice 14785244eac9SBenno Rice void 14795244eac9SBenno Rice pmap_swapout_proc(struct proc *p) 14805244eac9SBenno Rice { 14815244eac9SBenno Rice TODO; 14825244eac9SBenno Rice } 14835244eac9SBenno Rice 14845244eac9SBenno Rice /* 14855244eac9SBenno Rice * Create the kernel stack and pcb for a new thread. 14865244eac9SBenno Rice * This routine directly affects the fork perf for a process and 14875244eac9SBenno Rice * create performance for a thread. 14885244eac9SBenno Rice */ 14895244eac9SBenno Rice void 14905244eac9SBenno Rice pmap_new_thread(struct thread *td) 14915244eac9SBenno Rice { 14925244eac9SBenno Rice vm_object_t ksobj; 14935244eac9SBenno Rice vm_offset_t ks; 14945244eac9SBenno Rice vm_page_t m; 14955244eac9SBenno Rice u_int i; 14965244eac9SBenno Rice 14975244eac9SBenno Rice /* 14985244eac9SBenno Rice * Allocate object for the kstack. 14995244eac9SBenno Rice */ 15005244eac9SBenno Rice ksobj = td->td_kstack_obj; 15015244eac9SBenno Rice if (ksobj == NULL) { 15025244eac9SBenno Rice ksobj = vm_object_allocate(OBJT_DEFAULT, KSTACK_PAGES); 15035244eac9SBenno Rice td->td_kstack_obj = ksobj; 15045244eac9SBenno Rice } 15055244eac9SBenno Rice 15065244eac9SBenno Rice /* 15075244eac9SBenno Rice * Get a kernel virtual address for the kstack for this thread. 15085244eac9SBenno Rice */ 15095244eac9SBenno Rice ks = td->td_kstack; 15105244eac9SBenno Rice if (ks == 0) { 15115244eac9SBenno Rice ks = kmem_alloc_nofault(kernel_map, 15125244eac9SBenno Rice (KSTACK_PAGES + KSTACK_GUARD_PAGES) * PAGE_SIZE); 15135244eac9SBenno Rice if (ks == 0) 15145244eac9SBenno Rice panic("pmap_new_thread: kstack allocation failed"); 15155244eac9SBenno Rice TLBIE(ks); 15165244eac9SBenno Rice ks += KSTACK_GUARD_PAGES * PAGE_SIZE; 15175244eac9SBenno Rice td->td_kstack = ks; 15185244eac9SBenno Rice } 15195244eac9SBenno Rice 15205244eac9SBenno Rice for (i = 0; i < KSTACK_PAGES; i++) { 15215244eac9SBenno Rice /* 15225244eac9SBenno Rice * Get a kernel stack page. 15235244eac9SBenno Rice */ 15245244eac9SBenno Rice m = vm_page_grab(ksobj, i, VM_ALLOC_NORMAL | VM_ALLOC_RETRY); 15255244eac9SBenno Rice 15265244eac9SBenno Rice /* 15275244eac9SBenno Rice * Wire the page. 15285244eac9SBenno Rice */ 15295244eac9SBenno Rice m->wire_count++; 15305244eac9SBenno Rice 15315244eac9SBenno Rice /* 15325244eac9SBenno Rice * Enter the page into the kernel address space. 15335244eac9SBenno Rice */ 15345244eac9SBenno Rice pmap_kenter(ks + i * PAGE_SIZE, VM_PAGE_TO_PHYS(m)); 15355244eac9SBenno Rice 15365244eac9SBenno Rice vm_page_wakeup(m); 15375244eac9SBenno Rice vm_page_flag_clear(m, PG_ZERO); 15385244eac9SBenno Rice vm_page_flag_set(m, PG_MAPPED | PG_WRITEABLE); 15395244eac9SBenno Rice m->valid = VM_PAGE_BITS_ALL; 15405244eac9SBenno Rice } 15415244eac9SBenno Rice } 15425244eac9SBenno Rice 15435244eac9SBenno Rice void 15445244eac9SBenno Rice pmap_dispose_proc(struct proc *p) 15455244eac9SBenno Rice { 15465244eac9SBenno Rice TODO; 15475244eac9SBenno Rice } 15485244eac9SBenno Rice 15495244eac9SBenno Rice void 15505244eac9SBenno Rice pmap_dispose_thread(struct thread *td) 15515244eac9SBenno Rice { 15525244eac9SBenno Rice TODO; 15535244eac9SBenno Rice } 15545244eac9SBenno Rice 15555244eac9SBenno Rice void 15565244eac9SBenno Rice pmap_swapin_thread(struct thread *td) 15575244eac9SBenno Rice { 15585244eac9SBenno Rice TODO; 15595244eac9SBenno Rice } 15605244eac9SBenno Rice 15615244eac9SBenno Rice void 15625244eac9SBenno Rice pmap_swapout_thread(struct thread *td) 15635244eac9SBenno Rice { 15645244eac9SBenno Rice TODO; 15655244eac9SBenno Rice } 15665244eac9SBenno Rice 15675244eac9SBenno Rice /* 15685244eac9SBenno Rice * Allocate a physical page of memory directly from the phys_avail map. 15695244eac9SBenno Rice * Can only be called from pmap_bootstrap before avail start and end are 15705244eac9SBenno Rice * calculated. 15715244eac9SBenno Rice */ 15725244eac9SBenno Rice static vm_offset_t 15735244eac9SBenno Rice pmap_bootstrap_alloc(vm_size_t size, u_int align) 15745244eac9SBenno Rice { 15755244eac9SBenno Rice vm_offset_t s, e; 15765244eac9SBenno Rice int i, j; 15775244eac9SBenno Rice 15785244eac9SBenno Rice size = round_page(size); 15795244eac9SBenno Rice for (i = 0; phys_avail[i + 1] != 0; i += 2) { 15805244eac9SBenno Rice if (align != 0) 15815244eac9SBenno Rice s = (phys_avail[i] + align - 1) & ~(align - 1); 15825244eac9SBenno Rice else 15835244eac9SBenno Rice s = phys_avail[i]; 15845244eac9SBenno Rice e = s + size; 15855244eac9SBenno Rice 15865244eac9SBenno Rice if (s < phys_avail[i] || e > phys_avail[i + 1]) 15875244eac9SBenno Rice continue; 15885244eac9SBenno Rice 15895244eac9SBenno Rice if (s == phys_avail[i]) { 15905244eac9SBenno Rice phys_avail[i] += size; 15915244eac9SBenno Rice } else if (e == phys_avail[i + 1]) { 15925244eac9SBenno Rice phys_avail[i + 1] -= size; 15935244eac9SBenno Rice } else { 15945244eac9SBenno Rice for (j = phys_avail_count * 2; j > i; j -= 2) { 15955244eac9SBenno Rice phys_avail[j] = phys_avail[j - 2]; 15965244eac9SBenno Rice phys_avail[j + 1] = phys_avail[j - 1]; 15975244eac9SBenno Rice } 15985244eac9SBenno Rice 15995244eac9SBenno Rice phys_avail[i + 3] = phys_avail[i + 1]; 16005244eac9SBenno Rice phys_avail[i + 1] = s; 16015244eac9SBenno Rice phys_avail[i + 2] = e; 16025244eac9SBenno Rice phys_avail_count++; 16035244eac9SBenno Rice } 16045244eac9SBenno Rice 16055244eac9SBenno Rice return (s); 16065244eac9SBenno Rice } 16075244eac9SBenno Rice panic("pmap_bootstrap_alloc: could not allocate memory"); 16085244eac9SBenno Rice } 16095244eac9SBenno Rice 16105244eac9SBenno Rice /* 16115244eac9SBenno Rice * Return an unmapped pvo for a kernel virtual address. 16125244eac9SBenno Rice * Used by pmap functions that operate on physical pages. 16135244eac9SBenno Rice */ 16145244eac9SBenno Rice static struct pvo_entry * 16155244eac9SBenno Rice pmap_rkva_alloc(void) 16165244eac9SBenno Rice { 16175244eac9SBenno Rice struct pvo_entry *pvo; 16185244eac9SBenno Rice struct pte *pt; 16195244eac9SBenno Rice vm_offset_t kva; 16205244eac9SBenno Rice int pteidx; 16215244eac9SBenno Rice 16225244eac9SBenno Rice if (pmap_rkva_count == 0) 16235244eac9SBenno Rice panic("pmap_rkva_alloc: no more reserved KVAs"); 16245244eac9SBenno Rice 16255244eac9SBenno Rice kva = pmap_rkva_start + (PAGE_SIZE * --pmap_rkva_count); 16265244eac9SBenno Rice pmap_kenter(kva, 0); 16275244eac9SBenno Rice 16285244eac9SBenno Rice pvo = pmap_pvo_find_va(kernel_pmap, kva, &pteidx); 16295244eac9SBenno Rice 16305244eac9SBenno Rice if (pvo == NULL) 16315244eac9SBenno Rice panic("pmap_kva_alloc: pmap_pvo_find_va failed"); 16325244eac9SBenno Rice 16335244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, pteidx); 16345244eac9SBenno Rice 16355244eac9SBenno Rice if (pt == NULL) 16365244eac9SBenno Rice panic("pmap_kva_alloc: pmap_pvo_to_pte failed"); 16375244eac9SBenno Rice 16385244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 16395244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 16405244eac9SBenno Rice 16415244eac9SBenno Rice pmap_pte_overflow++; 16425244eac9SBenno Rice 16435244eac9SBenno Rice return (pvo); 16445244eac9SBenno Rice } 16455244eac9SBenno Rice 16465244eac9SBenno Rice static void 16475244eac9SBenno Rice pmap_pa_map(struct pvo_entry *pvo, vm_offset_t pa, struct pte *saved_pt, 16485244eac9SBenno Rice int *depth_p) 16495244eac9SBenno Rice { 16505244eac9SBenno Rice struct pte *pt; 16515244eac9SBenno Rice 16525244eac9SBenno Rice /* 16535244eac9SBenno Rice * If this pvo already has a valid pte, we need to save it so it can 16545244eac9SBenno Rice * be restored later. We then just reload the new PTE over the old 16555244eac9SBenno Rice * slot. 16565244eac9SBenno Rice */ 16575244eac9SBenno Rice if (saved_pt != NULL) { 16585244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 16595244eac9SBenno Rice 16605244eac9SBenno Rice if (pt != NULL) { 16615244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 16625244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 16635244eac9SBenno Rice pmap_pte_overflow++; 16645244eac9SBenno Rice } 16655244eac9SBenno Rice 16665244eac9SBenno Rice *saved_pt = pvo->pvo_pte; 16675244eac9SBenno Rice 16685244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_RPGN; 16695244eac9SBenno Rice } 16705244eac9SBenno Rice 16715244eac9SBenno Rice pvo->pvo_pte.pte_lo |= pa; 16725244eac9SBenno Rice 16735244eac9SBenno Rice if (!pmap_pte_spill(pvo->pvo_vaddr)) 16745244eac9SBenno Rice panic("pmap_pa_map: could not spill pvo %p", pvo); 16755244eac9SBenno Rice 16765244eac9SBenno Rice if (depth_p != NULL) 16775244eac9SBenno Rice (*depth_p)++; 16785244eac9SBenno Rice } 16795244eac9SBenno Rice 16805244eac9SBenno Rice static void 16815244eac9SBenno Rice pmap_pa_unmap(struct pvo_entry *pvo, struct pte *saved_pt, int *depth_p) 16825244eac9SBenno Rice { 16835244eac9SBenno Rice struct pte *pt; 16845244eac9SBenno Rice 16855244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 16865244eac9SBenno Rice 16875244eac9SBenno Rice if (pt != NULL) { 16885244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 16895244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 16905244eac9SBenno Rice pmap_pte_overflow++; 16915244eac9SBenno Rice } 16925244eac9SBenno Rice 16935244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~PTE_RPGN; 16945244eac9SBenno Rice 16955244eac9SBenno Rice /* 16965244eac9SBenno Rice * If there is a saved PTE and it's valid, restore it and return. 16975244eac9SBenno Rice */ 16985244eac9SBenno Rice if (saved_pt != NULL && (saved_pt->pte_lo & PTE_RPGN) != 0) { 16995244eac9SBenno Rice if (depth_p != NULL && --(*depth_p) == 0) 17005244eac9SBenno Rice panic("pmap_pa_unmap: restoring but depth == 0"); 17015244eac9SBenno Rice 17025244eac9SBenno Rice pvo->pvo_pte = *saved_pt; 17035244eac9SBenno Rice 17045244eac9SBenno Rice if (!pmap_pte_spill(pvo->pvo_vaddr)) 17055244eac9SBenno Rice panic("pmap_pa_unmap: could not spill pvo %p", pvo); 17065244eac9SBenno Rice } 17075244eac9SBenno Rice } 17085244eac9SBenno Rice 17095244eac9SBenno Rice static void 17105244eac9SBenno Rice pmap_syncicache(vm_offset_t pa, vm_size_t len) 17115244eac9SBenno Rice { 17125244eac9SBenno Rice __syncicache((void *)pa, len); 17135244eac9SBenno Rice } 17145244eac9SBenno Rice 17155244eac9SBenno Rice static void 17165244eac9SBenno Rice tlbia(void) 17175244eac9SBenno Rice { 17185244eac9SBenno Rice caddr_t i; 17195244eac9SBenno Rice 17205244eac9SBenno Rice SYNC(); 17215244eac9SBenno Rice for (i = 0; i < (caddr_t)0x00040000; i += 0x00001000) { 17225244eac9SBenno Rice TLBIE(i); 17235244eac9SBenno Rice EIEIO(); 17245244eac9SBenno Rice } 17255244eac9SBenno Rice TLBSYNC(); 17265244eac9SBenno Rice SYNC(); 17275244eac9SBenno Rice } 17285244eac9SBenno Rice 17295244eac9SBenno Rice static int 1730378862a7SJeff Roberson pmap_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head, 17315244eac9SBenno Rice vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags) 17325244eac9SBenno Rice { 17335244eac9SBenno Rice struct pvo_entry *pvo; 17345244eac9SBenno Rice u_int sr; 17355244eac9SBenno Rice int first; 17365244eac9SBenno Rice u_int ptegidx; 17375244eac9SBenno Rice int i; 17385244eac9SBenno Rice 17395244eac9SBenno Rice pmap_pvo_enter_calls++; 17408207b362SBenno Rice first = 0; 17415244eac9SBenno Rice 17425244eac9SBenno Rice /* 17435244eac9SBenno Rice * Compute the PTE Group index. 17445244eac9SBenno Rice */ 17455244eac9SBenno Rice va &= ~ADDR_POFF; 17465244eac9SBenno Rice sr = va_to_sr(pm->pm_sr, va); 17475244eac9SBenno Rice ptegidx = va_to_pteg(sr, va); 17485244eac9SBenno Rice 17495244eac9SBenno Rice /* 17505244eac9SBenno Rice * Remove any existing mapping for this page. Reuse the pvo entry if 17515244eac9SBenno Rice * there is a mapping. 17525244eac9SBenno Rice */ 17535244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) { 17545244eac9SBenno Rice if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) { 1755fafc7362SBenno Rice if ((pvo->pvo_pte.pte_lo & PTE_RPGN) == pa && 1756fafc7362SBenno Rice (pvo->pvo_pte.pte_lo & PTE_PP) == 1757fafc7362SBenno Rice (pte_lo & PTE_PP)) { 175849f8f727SBenno Rice return (0); 1759fafc7362SBenno Rice } 17605244eac9SBenno Rice pmap_pvo_remove(pvo, -1); 17615244eac9SBenno Rice break; 17625244eac9SBenno Rice } 17635244eac9SBenno Rice } 17645244eac9SBenno Rice 17655244eac9SBenno Rice /* 17665244eac9SBenno Rice * If we aren't overwriting a mapping, try to allocate. 17675244eac9SBenno Rice */ 176849f8f727SBenno Rice if (pmap_initialized) { 1769378862a7SJeff Roberson pvo = uma_zalloc(zone, M_NOWAIT); 177049f8f727SBenno Rice } else { 177149f8f727SBenno Rice if (pmap_bpvo_pool_index >= pmap_bpvo_pool_count) { 177249f8f727SBenno Rice pmap_bpvo_pool = (struct pvo_entry *) 177349f8f727SBenno Rice pmap_bootstrap_alloc(PAGE_SIZE, 0); 177449f8f727SBenno Rice pmap_bpvo_pool_index = 0; 177549f8f727SBenno Rice } 177649f8f727SBenno Rice pvo = &pmap_bpvo_pool[pmap_bpvo_pool_index]; 177749f8f727SBenno Rice pmap_bpvo_pool_index++; 177849f8f727SBenno Rice pvo->pvo_vaddr |= PVO_BOOTSTRAP; 177949f8f727SBenno Rice } 17805244eac9SBenno Rice 17815244eac9SBenno Rice if (pvo == NULL) { 17825244eac9SBenno Rice return (ENOMEM); 17835244eac9SBenno Rice } 17845244eac9SBenno Rice 17855244eac9SBenno Rice pmap_pvo_entries++; 17865244eac9SBenno Rice pvo->pvo_vaddr = va; 17875244eac9SBenno Rice pvo->pvo_pmap = pm; 17885244eac9SBenno Rice LIST_INSERT_HEAD(&pmap_pvo_table[ptegidx], pvo, pvo_olink); 17895244eac9SBenno Rice pvo->pvo_vaddr &= ~ADDR_POFF; 17905244eac9SBenno Rice if (flags & VM_PROT_EXECUTE) 17915244eac9SBenno Rice pvo->pvo_vaddr |= PVO_EXECUTABLE; 17925244eac9SBenno Rice if (flags & PVO_WIRED) 17935244eac9SBenno Rice pvo->pvo_vaddr |= PVO_WIRED; 17945244eac9SBenno Rice if (pvo_head != &pmap_pvo_kunmanaged) 17955244eac9SBenno Rice pvo->pvo_vaddr |= PVO_MANAGED; 17965244eac9SBenno Rice pmap_pte_create(&pvo->pvo_pte, sr, va, pa | pte_lo); 17975244eac9SBenno Rice 17985244eac9SBenno Rice /* 17995244eac9SBenno Rice * Remember if the list was empty and therefore will be the first 18005244eac9SBenno Rice * item. 18015244eac9SBenno Rice */ 18028207b362SBenno Rice if (LIST_FIRST(pvo_head) == NULL) 18038207b362SBenno Rice first = 1; 18045244eac9SBenno Rice 18055244eac9SBenno Rice LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink); 18065244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & PVO_WIRED) 18075244eac9SBenno Rice pvo->pvo_pmap->pm_stats.wired_count++; 18085244eac9SBenno Rice pvo->pvo_pmap->pm_stats.resident_count++; 18095244eac9SBenno Rice 18105244eac9SBenno Rice /* 18115244eac9SBenno Rice * We hope this succeeds but it isn't required. 18125244eac9SBenno Rice */ 18135244eac9SBenno Rice i = pmap_pte_insert(ptegidx, &pvo->pvo_pte); 18145244eac9SBenno Rice if (i >= 0) { 18155244eac9SBenno Rice PVO_PTEGIDX_SET(pvo, i); 18165244eac9SBenno Rice } else { 18175244eac9SBenno Rice panic("pmap_pvo_enter: overflow"); 18185244eac9SBenno Rice pmap_pte_overflow++; 18195244eac9SBenno Rice } 18205244eac9SBenno Rice 18215244eac9SBenno Rice return (first ? ENOENT : 0); 18225244eac9SBenno Rice } 18235244eac9SBenno Rice 18245244eac9SBenno Rice static void 18255244eac9SBenno Rice pmap_pvo_remove(struct pvo_entry *pvo, int pteidx) 18265244eac9SBenno Rice { 18275244eac9SBenno Rice struct pte *pt; 18285244eac9SBenno Rice 18295244eac9SBenno Rice /* 18305244eac9SBenno Rice * If there is an active pte entry, we need to deactivate it (and 18315244eac9SBenno Rice * save the ref & cfg bits). 18325244eac9SBenno Rice */ 18335244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, pteidx); 18345244eac9SBenno Rice if (pt != NULL) { 18355244eac9SBenno Rice pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr); 18365244eac9SBenno Rice PVO_PTEGIDX_CLR(pvo); 18375244eac9SBenno Rice } else { 18385244eac9SBenno Rice pmap_pte_overflow--; 18395244eac9SBenno Rice } 18405244eac9SBenno Rice 18415244eac9SBenno Rice /* 18425244eac9SBenno Rice * Update our statistics. 18435244eac9SBenno Rice */ 18445244eac9SBenno Rice pvo->pvo_pmap->pm_stats.resident_count--; 18455244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & PVO_WIRED) 18465244eac9SBenno Rice pvo->pvo_pmap->pm_stats.wired_count--; 18475244eac9SBenno Rice 18485244eac9SBenno Rice /* 18495244eac9SBenno Rice * Save the REF/CHG bits into their cache if the page is managed. 18505244eac9SBenno Rice */ 18515244eac9SBenno Rice if (pvo->pvo_vaddr & PVO_MANAGED) { 18525244eac9SBenno Rice struct vm_page *pg; 18535244eac9SBenno Rice 18548862232dSBenno Rice pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo & PTE_RPGN); 18555244eac9SBenno Rice if (pg != NULL) { 18565244eac9SBenno Rice pmap_attr_save(pg, pvo->pvo_pte.pte_lo & 18575244eac9SBenno Rice (PTE_REF | PTE_CHG)); 18585244eac9SBenno Rice } 18595244eac9SBenno Rice } 18605244eac9SBenno Rice 18615244eac9SBenno Rice /* 18625244eac9SBenno Rice * Remove this PVO from the PV list. 18635244eac9SBenno Rice */ 18645244eac9SBenno Rice LIST_REMOVE(pvo, pvo_vlink); 18655244eac9SBenno Rice 18665244eac9SBenno Rice /* 18675244eac9SBenno Rice * Remove this from the overflow list and return it to the pool 18685244eac9SBenno Rice * if we aren't going to reuse it. 18695244eac9SBenno Rice */ 18705244eac9SBenno Rice LIST_REMOVE(pvo, pvo_olink); 187149f8f727SBenno Rice if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP)) 1872378862a7SJeff Roberson uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? pmap_mpvo_zone : 187349f8f727SBenno Rice pmap_upvo_zone, pvo); 18745244eac9SBenno Rice pmap_pvo_entries--; 18755244eac9SBenno Rice pmap_pvo_remove_calls++; 18765244eac9SBenno Rice } 18775244eac9SBenno Rice 18785244eac9SBenno Rice static __inline int 18795244eac9SBenno Rice pmap_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx) 18805244eac9SBenno Rice { 18815244eac9SBenno Rice int pteidx; 18825244eac9SBenno Rice 18835244eac9SBenno Rice /* 18845244eac9SBenno Rice * We can find the actual pte entry without searching by grabbing 18855244eac9SBenno Rice * the PTEG index from 3 unused bits in pte_lo[11:9] and by 18865244eac9SBenno Rice * noticing the HID bit. 18875244eac9SBenno Rice */ 18885244eac9SBenno Rice pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo); 18895244eac9SBenno Rice if (pvo->pvo_pte.pte_hi & PTE_HID) 18905244eac9SBenno Rice pteidx ^= pmap_pteg_mask * 8; 18915244eac9SBenno Rice 18925244eac9SBenno Rice return (pteidx); 18935244eac9SBenno Rice } 18945244eac9SBenno Rice 18955244eac9SBenno Rice static struct pvo_entry * 18965244eac9SBenno Rice pmap_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p) 18975244eac9SBenno Rice { 18985244eac9SBenno Rice struct pvo_entry *pvo; 18995244eac9SBenno Rice int ptegidx; 19005244eac9SBenno Rice u_int sr; 19015244eac9SBenno Rice 19025244eac9SBenno Rice va &= ~ADDR_POFF; 19035244eac9SBenno Rice sr = va_to_sr(pm->pm_sr, va); 19045244eac9SBenno Rice ptegidx = va_to_pteg(sr, va); 19055244eac9SBenno Rice 19065244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) { 19075244eac9SBenno Rice if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) { 19085244eac9SBenno Rice if (pteidx_p) 19095244eac9SBenno Rice *pteidx_p = pmap_pvo_pte_index(pvo, ptegidx); 19105244eac9SBenno Rice return (pvo); 19115244eac9SBenno Rice } 19125244eac9SBenno Rice } 19135244eac9SBenno Rice 19145244eac9SBenno Rice return (NULL); 19155244eac9SBenno Rice } 19165244eac9SBenno Rice 19175244eac9SBenno Rice static struct pte * 19185244eac9SBenno Rice pmap_pvo_to_pte(const struct pvo_entry *pvo, int pteidx) 19195244eac9SBenno Rice { 19205244eac9SBenno Rice struct pte *pt; 19215244eac9SBenno Rice 19225244eac9SBenno Rice /* 19235244eac9SBenno Rice * If we haven't been supplied the ptegidx, calculate it. 19245244eac9SBenno Rice */ 19255244eac9SBenno Rice if (pteidx == -1) { 19265244eac9SBenno Rice int ptegidx; 19275244eac9SBenno Rice u_int sr; 19285244eac9SBenno Rice 19295244eac9SBenno Rice sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr); 19305244eac9SBenno Rice ptegidx = va_to_pteg(sr, pvo->pvo_vaddr); 19315244eac9SBenno Rice pteidx = pmap_pvo_pte_index(pvo, ptegidx); 19325244eac9SBenno Rice } 19335244eac9SBenno Rice 19345244eac9SBenno Rice pt = &pmap_pteg_table[pteidx >> 3].pt[pteidx & 7]; 19355244eac9SBenno Rice 19365244eac9SBenno Rice if ((pvo->pvo_pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) { 19375244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has valid pte in pvo but no " 19385244eac9SBenno Rice "valid pte index", pvo); 19395244eac9SBenno Rice } 19405244eac9SBenno Rice 19415244eac9SBenno Rice if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) { 19425244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has valid pte index in pvo " 19435244eac9SBenno Rice "pvo but no valid pte", pvo); 19445244eac9SBenno Rice } 19455244eac9SBenno Rice 19465244eac9SBenno Rice if ((pt->pte_hi ^ (pvo->pvo_pte.pte_hi & ~PTE_VALID)) == PTE_VALID) { 19475244eac9SBenno Rice if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0) { 19485244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has valid pte in " 19495244eac9SBenno Rice "pmap_pteg_table %p but invalid in pvo", pvo, pt); 19505244eac9SBenno Rice } 19515244eac9SBenno Rice 19525244eac9SBenno Rice if (((pt->pte_lo ^ pvo->pvo_pte.pte_lo) & ~(PTE_CHG|PTE_REF)) 19535244eac9SBenno Rice != 0) { 19545244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p pte does not match " 19555244eac9SBenno Rice "pte %p in pmap_pteg_table", pvo, pt); 19565244eac9SBenno Rice } 19575244eac9SBenno Rice 19585244eac9SBenno Rice return (pt); 19595244eac9SBenno Rice } 19605244eac9SBenno Rice 19615244eac9SBenno Rice if (pvo->pvo_pte.pte_hi & PTE_VALID) { 19625244eac9SBenno Rice panic("pmap_pvo_to_pte: pvo %p has invalid pte %p in " 19635244eac9SBenno Rice "pmap_pteg_table but valid in pvo", pvo, pt); 19645244eac9SBenno Rice } 19655244eac9SBenno Rice 19665244eac9SBenno Rice return (NULL); 19675244eac9SBenno Rice } 19685244eac9SBenno Rice 19698355f576SJeff Roberson static void * 19708355f576SJeff Roberson pmap_pvo_allocf(uma_zone_t zone, int bytes, u_int8_t *flags, int wait) 19718355f576SJeff Roberson { 19728355f576SJeff Roberson vm_page_t m; 19738355f576SJeff Roberson 19748355f576SJeff Roberson if (bytes != PAGE_SIZE) 19758355f576SJeff Roberson panic("pmap_pvo_allocf: benno was shortsighted. hit him."); 19768355f576SJeff Roberson 19778355f576SJeff Roberson *flags = UMA_SLAB_PRIV; 19788355f576SJeff Roberson m = vm_page_alloc(pmap_pvo_obj, pmap_pvo_count, VM_ALLOC_SYSTEM); 19798355f576SJeff Roberson if (m == NULL) 19808355f576SJeff Roberson return (NULL); 198121d7ec89SBenno Rice pmap_pvo_count++; 19828355f576SJeff Roberson return ((void *)VM_PAGE_TO_PHYS(m)); 19838355f576SJeff Roberson } 19848355f576SJeff Roberson 19855244eac9SBenno Rice /* 19865244eac9SBenno Rice * XXX: THIS STUFF SHOULD BE IN pte.c? 19875244eac9SBenno Rice */ 19885244eac9SBenno Rice int 19895244eac9SBenno Rice pmap_pte_spill(vm_offset_t addr) 19905244eac9SBenno Rice { 19915244eac9SBenno Rice struct pvo_entry *source_pvo, *victim_pvo; 19925244eac9SBenno Rice struct pvo_entry *pvo; 19935244eac9SBenno Rice int ptegidx, i, j; 19945244eac9SBenno Rice u_int sr; 19955244eac9SBenno Rice struct pteg *pteg; 19965244eac9SBenno Rice struct pte *pt; 19975244eac9SBenno Rice 19985244eac9SBenno Rice pmap_pte_spills++; 19995244eac9SBenno Rice 2000d080d5fdSBenno Rice sr = mfsrin(addr); 20015244eac9SBenno Rice ptegidx = va_to_pteg(sr, addr); 20025244eac9SBenno Rice 20035244eac9SBenno Rice /* 20045244eac9SBenno Rice * Have to substitute some entry. Use the primary hash for this. 20055244eac9SBenno Rice * Use low bits of timebase as random generator. 20065244eac9SBenno Rice */ 20075244eac9SBenno Rice pteg = &pmap_pteg_table[ptegidx]; 20085244eac9SBenno Rice __asm __volatile("mftb %0" : "=r"(i)); 20095244eac9SBenno Rice i &= 7; 20105244eac9SBenno Rice pt = &pteg->pt[i]; 20115244eac9SBenno Rice 20125244eac9SBenno Rice source_pvo = NULL; 20135244eac9SBenno Rice victim_pvo = NULL; 20145244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) { 20155244eac9SBenno Rice /* 20165244eac9SBenno Rice * We need to find a pvo entry for this address. 20175244eac9SBenno Rice */ 20185244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 20195244eac9SBenno Rice if (source_pvo == NULL && 20205244eac9SBenno Rice pmap_pte_match(&pvo->pvo_pte, sr, addr, 20215244eac9SBenno Rice pvo->pvo_pte.pte_hi & PTE_HID)) { 20225244eac9SBenno Rice /* 20235244eac9SBenno Rice * Now found an entry to be spilled into the pteg. 20245244eac9SBenno Rice * The PTE is now valid, so we know it's active. 20255244eac9SBenno Rice */ 20265244eac9SBenno Rice j = pmap_pte_insert(ptegidx, &pvo->pvo_pte); 20275244eac9SBenno Rice 20285244eac9SBenno Rice if (j >= 0) { 20295244eac9SBenno Rice PVO_PTEGIDX_SET(pvo, j); 20305244eac9SBenno Rice pmap_pte_overflow--; 20315244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 20325244eac9SBenno Rice return (1); 20335244eac9SBenno Rice } 20345244eac9SBenno Rice 20355244eac9SBenno Rice source_pvo = pvo; 20365244eac9SBenno Rice 20375244eac9SBenno Rice if (victim_pvo != NULL) 20385244eac9SBenno Rice break; 20395244eac9SBenno Rice } 20405244eac9SBenno Rice 20415244eac9SBenno Rice /* 20425244eac9SBenno Rice * We also need the pvo entry of the victim we are replacing 20435244eac9SBenno Rice * so save the R & C bits of the PTE. 20445244eac9SBenno Rice */ 20455244eac9SBenno Rice if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL && 20465244eac9SBenno Rice pmap_pte_compare(pt, &pvo->pvo_pte)) { 20475244eac9SBenno Rice victim_pvo = pvo; 20485244eac9SBenno Rice if (source_pvo != NULL) 20495244eac9SBenno Rice break; 20505244eac9SBenno Rice } 20515244eac9SBenno Rice } 20525244eac9SBenno Rice 20535244eac9SBenno Rice if (source_pvo == NULL) 20545244eac9SBenno Rice return (0); 20555244eac9SBenno Rice 20565244eac9SBenno Rice if (victim_pvo == NULL) { 20575244eac9SBenno Rice if ((pt->pte_hi & PTE_HID) == 0) 20585244eac9SBenno Rice panic("pmap_pte_spill: victim p-pte (%p) has no pvo" 20595244eac9SBenno Rice "entry", pt); 20605244eac9SBenno Rice 20615244eac9SBenno Rice /* 20625244eac9SBenno Rice * If this is a secondary PTE, we need to search it's primary 20635244eac9SBenno Rice * pvo bucket for the matching PVO. 20645244eac9SBenno Rice */ 20655244eac9SBenno Rice LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx ^ pmap_pteg_mask], 20665244eac9SBenno Rice pvo_olink) { 20675244eac9SBenno Rice PMAP_PVO_CHECK(pvo); 20685244eac9SBenno Rice /* 20695244eac9SBenno Rice * We also need the pvo entry of the victim we are 20705244eac9SBenno Rice * replacing so save the R & C bits of the PTE. 20715244eac9SBenno Rice */ 20725244eac9SBenno Rice if (pmap_pte_compare(pt, &pvo->pvo_pte)) { 20735244eac9SBenno Rice victim_pvo = pvo; 20745244eac9SBenno Rice break; 20755244eac9SBenno Rice } 20765244eac9SBenno Rice } 20775244eac9SBenno Rice 20785244eac9SBenno Rice if (victim_pvo == NULL) 20795244eac9SBenno Rice panic("pmap_pte_spill: victim s-pte (%p) has no pvo" 20805244eac9SBenno Rice "entry", pt); 20815244eac9SBenno Rice } 20825244eac9SBenno Rice 20835244eac9SBenno Rice /* 20845244eac9SBenno Rice * We are invalidating the TLB entry for the EA we are replacing even 20855244eac9SBenno Rice * though it's valid. If we don't, we lose any ref/chg bit changes 20865244eac9SBenno Rice * contained in the TLB entry. 20875244eac9SBenno Rice */ 20885244eac9SBenno Rice source_pvo->pvo_pte.pte_hi &= ~PTE_HID; 20895244eac9SBenno Rice 20905244eac9SBenno Rice pmap_pte_unset(pt, &victim_pvo->pvo_pte, victim_pvo->pvo_vaddr); 20915244eac9SBenno Rice pmap_pte_set(pt, &source_pvo->pvo_pte); 20925244eac9SBenno Rice 20935244eac9SBenno Rice PVO_PTEGIDX_CLR(victim_pvo); 20945244eac9SBenno Rice PVO_PTEGIDX_SET(source_pvo, i); 20955244eac9SBenno Rice pmap_pte_replacements++; 20965244eac9SBenno Rice 20975244eac9SBenno Rice PMAP_PVO_CHECK(victim_pvo); 20985244eac9SBenno Rice PMAP_PVO_CHECK(source_pvo); 20995244eac9SBenno Rice 21005244eac9SBenno Rice return (1); 21015244eac9SBenno Rice } 21025244eac9SBenno Rice 21035244eac9SBenno Rice static int 21045244eac9SBenno Rice pmap_pte_insert(u_int ptegidx, struct pte *pvo_pt) 21055244eac9SBenno Rice { 21065244eac9SBenno Rice struct pte *pt; 21075244eac9SBenno Rice int i; 21085244eac9SBenno Rice 21095244eac9SBenno Rice /* 21105244eac9SBenno Rice * First try primary hash. 21115244eac9SBenno Rice */ 21125244eac9SBenno Rice for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) { 21135244eac9SBenno Rice if ((pt->pte_hi & PTE_VALID) == 0) { 21145244eac9SBenno Rice pvo_pt->pte_hi &= ~PTE_HID; 21155244eac9SBenno Rice pmap_pte_set(pt, pvo_pt); 21165244eac9SBenno Rice return (i); 21175244eac9SBenno Rice } 21185244eac9SBenno Rice } 21195244eac9SBenno Rice 21205244eac9SBenno Rice /* 21215244eac9SBenno Rice * Now try secondary hash. 21225244eac9SBenno Rice */ 21235244eac9SBenno Rice ptegidx ^= pmap_pteg_mask; 21245244eac9SBenno Rice ptegidx++; 21255244eac9SBenno Rice for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) { 21265244eac9SBenno Rice if ((pt->pte_hi & PTE_VALID) == 0) { 21275244eac9SBenno Rice pvo_pt->pte_hi |= PTE_HID; 21285244eac9SBenno Rice pmap_pte_set(pt, pvo_pt); 21295244eac9SBenno Rice return (i); 21305244eac9SBenno Rice } 21315244eac9SBenno Rice } 21325244eac9SBenno Rice 21335244eac9SBenno Rice panic("pmap_pte_insert: overflow"); 21345244eac9SBenno Rice return (-1); 21355244eac9SBenno Rice } 21365244eac9SBenno Rice 21375244eac9SBenno Rice static boolean_t 21385244eac9SBenno Rice pmap_query_bit(vm_page_t m, int ptebit) 21395244eac9SBenno Rice { 21405244eac9SBenno Rice struct pvo_entry *pvo; 21415244eac9SBenno Rice struct pte *pt; 21425244eac9SBenno Rice 21435244eac9SBenno Rice if (pmap_attr_fetch(m) & ptebit) 21445244eac9SBenno Rice return (TRUE); 21455244eac9SBenno Rice 21465244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 21475244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 21485244eac9SBenno Rice 21495244eac9SBenno Rice /* 21505244eac9SBenno Rice * See if we saved the bit off. If so, cache it and return 21515244eac9SBenno Rice * success. 21525244eac9SBenno Rice */ 21535244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & ptebit) { 21545244eac9SBenno Rice pmap_attr_save(m, ptebit); 21555244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 21565244eac9SBenno Rice return (TRUE); 21575244eac9SBenno Rice } 21585244eac9SBenno Rice } 21595244eac9SBenno Rice 21605244eac9SBenno Rice /* 21615244eac9SBenno Rice * No luck, now go through the hard part of looking at the PTEs 21625244eac9SBenno Rice * themselves. Sync so that any pending REF/CHG bits are flushed to 21635244eac9SBenno Rice * the PTEs. 21645244eac9SBenno Rice */ 21655244eac9SBenno Rice SYNC(); 21665244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 21675244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 21685244eac9SBenno Rice 21695244eac9SBenno Rice /* 21705244eac9SBenno Rice * See if this pvo has a valid PTE. if so, fetch the 21715244eac9SBenno Rice * REF/CHG bits from the valid PTE. If the appropriate 21725244eac9SBenno Rice * ptebit is set, cache it and return success. 21735244eac9SBenno Rice */ 21745244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 21755244eac9SBenno Rice if (pt != NULL) { 21765244eac9SBenno Rice pmap_pte_synch(pt, &pvo->pvo_pte); 21775244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & ptebit) { 21785244eac9SBenno Rice pmap_attr_save(m, ptebit); 21795244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 21805244eac9SBenno Rice return (TRUE); 21815244eac9SBenno Rice } 21825244eac9SBenno Rice } 21835244eac9SBenno Rice } 21845244eac9SBenno Rice 21855244eac9SBenno Rice return (TRUE); 21865244eac9SBenno Rice } 21875244eac9SBenno Rice 21885244eac9SBenno Rice static boolean_t 21895244eac9SBenno Rice pmap_clear_bit(vm_page_t m, int ptebit) 21905244eac9SBenno Rice { 21915244eac9SBenno Rice struct pvo_entry *pvo; 21925244eac9SBenno Rice struct pte *pt; 21935244eac9SBenno Rice int rv; 21945244eac9SBenno Rice 21955244eac9SBenno Rice /* 21965244eac9SBenno Rice * Clear the cached value. 21975244eac9SBenno Rice */ 21985244eac9SBenno Rice rv = pmap_attr_fetch(m); 21995244eac9SBenno Rice pmap_attr_clear(m, ptebit); 22005244eac9SBenno Rice 22015244eac9SBenno Rice /* 22025244eac9SBenno Rice * Sync so that any pending REF/CHG bits are flushed to the PTEs (so 22035244eac9SBenno Rice * we can reset the right ones). note that since the pvo entries and 22045244eac9SBenno Rice * list heads are accessed via BAT0 and are never placed in the page 22055244eac9SBenno Rice * table, we don't have to worry about further accesses setting the 22065244eac9SBenno Rice * REF/CHG bits. 22075244eac9SBenno Rice */ 22085244eac9SBenno Rice SYNC(); 22095244eac9SBenno Rice 22105244eac9SBenno Rice /* 22115244eac9SBenno Rice * For each pvo entry, clear the pvo's ptebit. If this pvo has a 22125244eac9SBenno Rice * valid pte clear the ptebit from the valid pte. 22135244eac9SBenno Rice */ 22145244eac9SBenno Rice LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) { 22155244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 22165244eac9SBenno Rice pt = pmap_pvo_to_pte(pvo, -1); 22175244eac9SBenno Rice if (pt != NULL) { 22185244eac9SBenno Rice pmap_pte_synch(pt, &pvo->pvo_pte); 22195244eac9SBenno Rice if (pvo->pvo_pte.pte_lo & ptebit) 22205244eac9SBenno Rice pmap_pte_clear(pt, PVO_VADDR(pvo), ptebit); 22215244eac9SBenno Rice } 22225244eac9SBenno Rice rv |= pvo->pvo_pte.pte_lo; 22235244eac9SBenno Rice pvo->pvo_pte.pte_lo &= ~ptebit; 22245244eac9SBenno Rice PMAP_PVO_CHECK(pvo); /* sanity check */ 22255244eac9SBenno Rice } 22265244eac9SBenno Rice 22275244eac9SBenno Rice return ((rv & ptebit) != 0); 2228bdf71f56SBenno Rice } 2229