xref: /freebsd/sys/powerpc/aim/mmu_oea.c (revision 03b6e025513b9f1cbf8ceac4c32cbda45ed63caf)
1f9bac91bSBenno Rice /*
25244eac9SBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
35244eac9SBenno Rice  * All rights reserved.
45244eac9SBenno Rice  *
55244eac9SBenno Rice  * This code is derived from software contributed to The NetBSD Foundation
65244eac9SBenno Rice  * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
75244eac9SBenno Rice  *
85244eac9SBenno Rice  * Redistribution and use in source and binary forms, with or without
95244eac9SBenno Rice  * modification, are permitted provided that the following conditions
105244eac9SBenno Rice  * are met:
115244eac9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
125244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
135244eac9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
145244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
155244eac9SBenno Rice  *    documentation and/or other materials provided with the distribution.
165244eac9SBenno Rice  * 3. All advertising materials mentioning features or use of this software
175244eac9SBenno Rice  *    must display the following acknowledgement:
185244eac9SBenno Rice  *        This product includes software developed by the NetBSD
195244eac9SBenno Rice  *        Foundation, Inc. and its contributors.
205244eac9SBenno Rice  * 4. Neither the name of The NetBSD Foundation nor the names of its
215244eac9SBenno Rice  *    contributors may be used to endorse or promote products derived
225244eac9SBenno Rice  *    from this software without specific prior written permission.
235244eac9SBenno Rice  *
245244eac9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
255244eac9SBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
265244eac9SBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
275244eac9SBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
285244eac9SBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
295244eac9SBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305244eac9SBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315244eac9SBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
325244eac9SBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335244eac9SBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
345244eac9SBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
355244eac9SBenno Rice  */
365244eac9SBenno Rice /*
37f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
38f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
39f9bac91bSBenno Rice  * All rights reserved.
40f9bac91bSBenno Rice  *
41f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
42f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
43f9bac91bSBenno Rice  * are met:
44f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
45f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
46f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
47f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
48f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
49f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
50f9bac91bSBenno Rice  *    must display the following acknowledgement:
51f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
52f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
53f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
54f9bac91bSBenno Rice  *
55f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
56f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
60f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
61f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
62f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
63f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
64f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65f9bac91bSBenno Rice  *
66111c77dcSBenno Rice  * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
67f9bac91bSBenno Rice  */
68f9bac91bSBenno Rice /*
69f9bac91bSBenno Rice  * Copyright (C) 2001 Benno Rice.
70f9bac91bSBenno Rice  * All rights reserved.
71f9bac91bSBenno Rice  *
72f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
73f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
74f9bac91bSBenno Rice  * are met:
75f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
76f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
77f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
78f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
79f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
80f9bac91bSBenno Rice  *
81f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
82f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
83f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
84f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
85f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
86f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
87f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
88f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
89f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
90f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
91f9bac91bSBenno Rice  */
92f9bac91bSBenno Rice 
93f9bac91bSBenno Rice #ifndef lint
94f9bac91bSBenno Rice static const char rcsid[] =
95f9bac91bSBenno Rice    "$FreeBSD$";
96f9bac91bSBenno Rice #endif /* not lint */
97f9bac91bSBenno Rice 
985244eac9SBenno Rice /*
995244eac9SBenno Rice  * Manages physical address maps.
1005244eac9SBenno Rice  *
1015244eac9SBenno Rice  * In addition to hardware address maps, this module is called upon to
1025244eac9SBenno Rice  * provide software-use-only maps which may or may not be stored in the
1035244eac9SBenno Rice  * same form as hardware maps.  These pseudo-maps are used to store
1045244eac9SBenno Rice  * intermediate results from copy operations to and from address spaces.
1055244eac9SBenno Rice  *
1065244eac9SBenno Rice  * Since the information managed by this module is also stored by the
1075244eac9SBenno Rice  * logical address mapping module, this module may throw away valid virtual
1085244eac9SBenno Rice  * to physical mappings at almost any time.  However, invalidations of
1095244eac9SBenno Rice  * mappings must be done as requested.
1105244eac9SBenno Rice  *
1115244eac9SBenno Rice  * In order to cope with hardware architectures which make virtual to
1125244eac9SBenno Rice  * physical map invalidates expensive, this module may delay invalidate
1135244eac9SBenno Rice  * reduced protection operations until such time as they are actually
1145244eac9SBenno Rice  * necessary.  This module is given full information as to which processors
1155244eac9SBenno Rice  * are currently using which maps, and to when physical maps must be made
1165244eac9SBenno Rice  * correct.
1175244eac9SBenno Rice  */
1185244eac9SBenno Rice 
119f9bac91bSBenno Rice #include <sys/param.h>
1200b27d710SPeter Wemm #include <sys/kernel.h>
1215244eac9SBenno Rice #include <sys/ktr.h>
12294e0b85eSMark Peek #include <sys/lock.h>
1235244eac9SBenno Rice #include <sys/msgbuf.h>
124f9bac91bSBenno Rice #include <sys/mutex.h>
1255244eac9SBenno Rice #include <sys/proc.h>
1265244eac9SBenno Rice #include <sys/sysctl.h>
1275244eac9SBenno Rice #include <sys/systm.h>
1285244eac9SBenno Rice #include <sys/vmmeter.h>
1295244eac9SBenno Rice 
1305244eac9SBenno Rice #include <dev/ofw/openfirm.h>
131f9bac91bSBenno Rice 
132f9bac91bSBenno Rice #include <vm/vm.h>
133f9bac91bSBenno Rice #include <vm/vm_param.h>
134f9bac91bSBenno Rice #include <vm/vm_kern.h>
135f9bac91bSBenno Rice #include <vm/vm_page.h>
136f9bac91bSBenno Rice #include <vm/vm_map.h>
137f9bac91bSBenno Rice #include <vm/vm_object.h>
138f9bac91bSBenno Rice #include <vm/vm_extern.h>
139f9bac91bSBenno Rice #include <vm/vm_pageout.h>
140f9bac91bSBenno Rice #include <vm/vm_pager.h>
141378862a7SJeff Roberson #include <vm/uma.h>
142f9bac91bSBenno Rice 
14331c82d03SBenno Rice #include <machine/powerpc.h>
144d699b539SMark Peek #include <machine/bat.h>
1455244eac9SBenno Rice #include <machine/frame.h>
1465244eac9SBenno Rice #include <machine/md_var.h>
1475244eac9SBenno Rice #include <machine/psl.h>
148f9bac91bSBenno Rice #include <machine/pte.h>
1495244eac9SBenno Rice #include <machine/sr.h>
150f9bac91bSBenno Rice 
1515244eac9SBenno Rice #define	PMAP_DEBUG
152f9bac91bSBenno Rice 
1535244eac9SBenno Rice #define TODO	panic("%s: not implemented", __func__);
154f9bac91bSBenno Rice 
1555244eac9SBenno Rice #define	PMAP_LOCK(pm)
1565244eac9SBenno Rice #define	PMAP_UNLOCK(pm)
1575244eac9SBenno Rice 
1585244eac9SBenno Rice #define	TLBIE(va)	__asm __volatile("tlbie %0" :: "r"(va))
1595244eac9SBenno Rice #define	TLBSYNC()	__asm __volatile("tlbsync");
1605244eac9SBenno Rice #define	SYNC()		__asm __volatile("sync");
1615244eac9SBenno Rice #define	EIEIO()		__asm __volatile("eieio");
1625244eac9SBenno Rice 
1635244eac9SBenno Rice #define	VSID_MAKE(sr, hash)	((sr) | (((hash) & 0xfffff) << 4))
1645244eac9SBenno Rice #define	VSID_TO_SR(vsid)	((vsid) & 0xf)
1655244eac9SBenno Rice #define	VSID_TO_HASH(vsid)	(((vsid) >> 4) & 0xfffff)
1665244eac9SBenno Rice 
1675244eac9SBenno Rice #define	PVO_PTEGIDX_MASK	0x0007		/* which PTEG slot */
1685244eac9SBenno Rice #define	PVO_PTEGIDX_VALID	0x0008		/* slot is valid */
1695244eac9SBenno Rice #define	PVO_WIRED		0x0010		/* PVO entry is wired */
1705244eac9SBenno Rice #define	PVO_MANAGED		0x0020		/* PVO entry is managed */
1715244eac9SBenno Rice #define	PVO_EXECUTABLE		0x0040		/* PVO entry is executable */
172a8aaf02cSBenno Rice #define	PVO_BOOTSTRAP		0x0080		/* PVO entry allocated during
17349f8f727SBenno Rice 						   bootstrap */
1745244eac9SBenno Rice #define	PVO_VADDR(pvo)		((pvo)->pvo_vaddr & ~ADDR_POFF)
1755244eac9SBenno Rice #define	PVO_ISEXECUTABLE(pvo)	((pvo)->pvo_vaddr & PVO_EXECUTABLE)
1765244eac9SBenno Rice #define	PVO_PTEGIDX_GET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_MASK)
1775244eac9SBenno Rice #define	PVO_PTEGIDX_ISSET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_VALID)
1785244eac9SBenno Rice #define	PVO_PTEGIDX_CLR(pvo)	\
1795244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr &= ~(PVO_PTEGIDX_VALID|PVO_PTEGIDX_MASK)))
1805244eac9SBenno Rice #define	PVO_PTEGIDX_SET(pvo, i)	\
1815244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr |= (i)|PVO_PTEGIDX_VALID))
1825244eac9SBenno Rice 
1835244eac9SBenno Rice #define	PMAP_PVO_CHECK(pvo)
1845244eac9SBenno Rice 
1855244eac9SBenno Rice struct ofw_map {
1865244eac9SBenno Rice 	vm_offset_t	om_va;
1875244eac9SBenno Rice 	vm_size_t	om_len;
1885244eac9SBenno Rice 	vm_offset_t	om_pa;
1895244eac9SBenno Rice 	u_int		om_mode;
1905244eac9SBenno Rice };
191f9bac91bSBenno Rice 
1925244eac9SBenno Rice int	pmap_bootstrapped = 0;
193f9bac91bSBenno Rice 
1945244eac9SBenno Rice /*
1955244eac9SBenno Rice  * Virtual and physical address of message buffer.
1965244eac9SBenno Rice  */
1975244eac9SBenno Rice struct		msgbuf *msgbufp;
1985244eac9SBenno Rice vm_offset_t	msgbuf_phys;
199f9bac91bSBenno Rice 
2005244eac9SBenno Rice /*
2015244eac9SBenno Rice  * Physical addresses of first and last available physical page.
2025244eac9SBenno Rice  */
203f9bac91bSBenno Rice vm_offset_t avail_start;
204f9bac91bSBenno Rice vm_offset_t avail_end;
2055244eac9SBenno Rice 
20603b6e025SPeter Grehan int pmap_pagedaemon_waken;
20703b6e025SPeter Grehan 
2085244eac9SBenno Rice /*
2095244eac9SBenno Rice  * Map of physical memory regions.
2105244eac9SBenno Rice  */
2115244eac9SBenno Rice vm_offset_t	phys_avail[128];
2125244eac9SBenno Rice u_int		phys_avail_count;
21331c82d03SBenno Rice static struct	mem_region *regions;
21431c82d03SBenno Rice static struct	mem_region *pregions;
21531c82d03SBenno Rice int		regions_sz, pregions_sz;
216aa39961eSBenno Rice static struct	ofw_map *translations;
2175244eac9SBenno Rice 
2185244eac9SBenno Rice /*
2195244eac9SBenno Rice  * First and last available kernel virtual addresses.
2205244eac9SBenno Rice  */
221f9bac91bSBenno Rice vm_offset_t virtual_avail;
222f9bac91bSBenno Rice vm_offset_t virtual_end;
223f9bac91bSBenno Rice vm_offset_t kernel_vm_end;
224f9bac91bSBenno Rice 
2255244eac9SBenno Rice /*
2265244eac9SBenno Rice  * Kernel pmap.
2275244eac9SBenno Rice  */
2285244eac9SBenno Rice struct pmap kernel_pmap_store;
2295244eac9SBenno Rice extern struct pmap ofw_pmap;
230f9bac91bSBenno Rice 
231f9bac91bSBenno Rice /*
2325244eac9SBenno Rice  * PTEG data.
233f9bac91bSBenno Rice  */
2345244eac9SBenno Rice static struct	pteg *pmap_pteg_table;
2355244eac9SBenno Rice u_int		pmap_pteg_count;
2365244eac9SBenno Rice u_int		pmap_pteg_mask;
2375244eac9SBenno Rice 
2385244eac9SBenno Rice /*
2395244eac9SBenno Rice  * PVO data.
2405244eac9SBenno Rice  */
2415244eac9SBenno Rice struct	pvo_head *pmap_pvo_table;		/* pvo entries by pteg index */
2425244eac9SBenno Rice struct	pvo_head pmap_pvo_kunmanaged =
2435244eac9SBenno Rice     LIST_HEAD_INITIALIZER(pmap_pvo_kunmanaged);	/* list of unmanaged pages */
2445244eac9SBenno Rice struct	pvo_head pmap_pvo_unmanaged =
2455244eac9SBenno Rice     LIST_HEAD_INITIALIZER(pmap_pvo_unmanaged);	/* list of unmanaged pages */
2465244eac9SBenno Rice 
247378862a7SJeff Roberson uma_zone_t	pmap_upvo_zone;	/* zone for pvo entries for unmanaged pages */
248378862a7SJeff Roberson uma_zone_t	pmap_mpvo_zone;	/* zone for pvo entries for managed pages */
2495244eac9SBenno Rice struct		vm_object pmap_upvo_zone_obj;
2505244eac9SBenno Rice struct		vm_object pmap_mpvo_zone_obj;
2518355f576SJeff Roberson static vm_object_t	pmap_pvo_obj;
2528355f576SJeff Roberson static u_int		pmap_pvo_count;
2535244eac9SBenno Rice 
2540d290675SBenno Rice #define	BPVO_POOL_SIZE	32768
25549f8f727SBenno Rice static struct	pvo_entry *pmap_bpvo_pool;
2560d290675SBenno Rice static int	pmap_bpvo_pool_index = 0;
2575244eac9SBenno Rice 
2585244eac9SBenno Rice #define	VSID_NBPW	(sizeof(u_int32_t) * 8)
2595244eac9SBenno Rice static u_int	pmap_vsid_bitmap[NPMAPS / VSID_NBPW];
2605244eac9SBenno Rice 
2615244eac9SBenno Rice static boolean_t pmap_initialized = FALSE;
2625244eac9SBenno Rice 
2635244eac9SBenno Rice /*
2645244eac9SBenno Rice  * Statistics.
2655244eac9SBenno Rice  */
2665244eac9SBenno Rice u_int	pmap_pte_valid = 0;
2675244eac9SBenno Rice u_int	pmap_pte_overflow = 0;
2685244eac9SBenno Rice u_int	pmap_pte_replacements = 0;
2695244eac9SBenno Rice u_int	pmap_pvo_entries = 0;
2705244eac9SBenno Rice u_int	pmap_pvo_enter_calls = 0;
2715244eac9SBenno Rice u_int	pmap_pvo_remove_calls = 0;
2725244eac9SBenno Rice u_int	pmap_pte_spills = 0;
2735244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_valid, CTLFLAG_RD, &pmap_pte_valid,
2745244eac9SBenno Rice     0, "");
2755244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_overflow, CTLFLAG_RD,
2765244eac9SBenno Rice     &pmap_pte_overflow, 0, "");
2775244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_replacements, CTLFLAG_RD,
2785244eac9SBenno Rice     &pmap_pte_replacements, 0, "");
2795244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_entries, CTLFLAG_RD, &pmap_pvo_entries,
2805244eac9SBenno Rice     0, "");
2815244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_enter_calls, CTLFLAG_RD,
2825244eac9SBenno Rice     &pmap_pvo_enter_calls, 0, "");
2835244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pvo_remove_calls, CTLFLAG_RD,
2845244eac9SBenno Rice     &pmap_pvo_remove_calls, 0, "");
2855244eac9SBenno Rice SYSCTL_INT(_machdep, OID_AUTO, pmap_pte_spills, CTLFLAG_RD,
2865244eac9SBenno Rice     &pmap_pte_spills, 0, "");
2875244eac9SBenno Rice 
2885244eac9SBenno Rice struct	pvo_entry *pmap_pvo_zeropage;
2895244eac9SBenno Rice 
2905244eac9SBenno Rice vm_offset_t	pmap_rkva_start = VM_MIN_KERNEL_ADDRESS;
2915244eac9SBenno Rice u_int		pmap_rkva_count = 4;
2925244eac9SBenno Rice 
2935244eac9SBenno Rice /*
2945244eac9SBenno Rice  * Allocate physical memory for use in pmap_bootstrap.
2955244eac9SBenno Rice  */
2965244eac9SBenno Rice static vm_offset_t	pmap_bootstrap_alloc(vm_size_t, u_int);
2975244eac9SBenno Rice 
2985244eac9SBenno Rice /*
2995244eac9SBenno Rice  * PTE calls.
3005244eac9SBenno Rice  */
3015244eac9SBenno Rice static int		pmap_pte_insert(u_int, struct pte *);
3025244eac9SBenno Rice 
3035244eac9SBenno Rice /*
3045244eac9SBenno Rice  * PVO calls.
3055244eac9SBenno Rice  */
306378862a7SJeff Roberson static int	pmap_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *,
3075244eac9SBenno Rice 		    vm_offset_t, vm_offset_t, u_int, int);
3085244eac9SBenno Rice static void	pmap_pvo_remove(struct pvo_entry *, int);
3095244eac9SBenno Rice static struct	pvo_entry *pmap_pvo_find_va(pmap_t, vm_offset_t, int *);
3105244eac9SBenno Rice static struct	pte *pmap_pvo_to_pte(const struct pvo_entry *, int);
3115244eac9SBenno Rice 
3125244eac9SBenno Rice /*
3135244eac9SBenno Rice  * Utility routines.
3145244eac9SBenno Rice  */
3158355f576SJeff Roberson static void *		pmap_pvo_allocf(uma_zone_t, int, u_int8_t *, int);
3165244eac9SBenno Rice static struct		pvo_entry *pmap_rkva_alloc(void);
3175244eac9SBenno Rice static void		pmap_pa_map(struct pvo_entry *, vm_offset_t,
3185244eac9SBenno Rice 			    struct pte *, int *);
3195244eac9SBenno Rice static void		pmap_pa_unmap(struct pvo_entry *, struct pte *, int *);
3205244eac9SBenno Rice static void		pmap_syncicache(vm_offset_t, vm_size_t);
3215244eac9SBenno Rice static boolean_t	pmap_query_bit(vm_page_t, int);
32203b6e025SPeter Grehan static u_int		pmap_clear_bit(vm_page_t, int, int *);
3235244eac9SBenno Rice static void		tlbia(void);
3245244eac9SBenno Rice 
3255244eac9SBenno Rice static __inline int
3265244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va)
3275244eac9SBenno Rice {
3285244eac9SBenno Rice 	return (sr[(uintptr_t)va >> ADDR_SR_SHFT]);
3295244eac9SBenno Rice }
3305244eac9SBenno Rice 
3315244eac9SBenno Rice static __inline u_int
3325244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr)
3335244eac9SBenno Rice {
3345244eac9SBenno Rice 	u_int hash;
3355244eac9SBenno Rice 
3365244eac9SBenno Rice 	hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >>
3375244eac9SBenno Rice 	    ADDR_PIDX_SHFT);
3385244eac9SBenno Rice 	return (hash & pmap_pteg_mask);
3395244eac9SBenno Rice }
3405244eac9SBenno Rice 
3415244eac9SBenno Rice static __inline struct pvo_head *
3428207b362SBenno Rice pa_to_pvoh(vm_offset_t pa, vm_page_t *pg_p)
3435244eac9SBenno Rice {
3445244eac9SBenno Rice 	struct	vm_page *pg;
3455244eac9SBenno Rice 
3465244eac9SBenno Rice 	pg = PHYS_TO_VM_PAGE(pa);
3475244eac9SBenno Rice 
3488207b362SBenno Rice 	if (pg_p != NULL)
3498207b362SBenno Rice 		*pg_p = pg;
3508207b362SBenno Rice 
3515244eac9SBenno Rice 	if (pg == NULL)
3525244eac9SBenno Rice 		return (&pmap_pvo_unmanaged);
3535244eac9SBenno Rice 
3545244eac9SBenno Rice 	return (&pg->md.mdpg_pvoh);
3555244eac9SBenno Rice }
3565244eac9SBenno Rice 
3575244eac9SBenno Rice static __inline struct pvo_head *
3585244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m)
359f9bac91bSBenno Rice {
360f9bac91bSBenno Rice 
3615244eac9SBenno Rice 	return (&m->md.mdpg_pvoh);
362f9bac91bSBenno Rice }
363f9bac91bSBenno Rice 
364f9bac91bSBenno Rice static __inline void
3655244eac9SBenno Rice pmap_attr_clear(vm_page_t m, int ptebit)
366f9bac91bSBenno Rice {
367f9bac91bSBenno Rice 
3685244eac9SBenno Rice 	m->md.mdpg_attrs &= ~ptebit;
3695244eac9SBenno Rice }
3705244eac9SBenno Rice 
3715244eac9SBenno Rice static __inline int
3725244eac9SBenno Rice pmap_attr_fetch(vm_page_t m)
3735244eac9SBenno Rice {
3745244eac9SBenno Rice 
3755244eac9SBenno Rice 	return (m->md.mdpg_attrs);
376f9bac91bSBenno Rice }
377f9bac91bSBenno Rice 
378f9bac91bSBenno Rice static __inline void
3795244eac9SBenno Rice pmap_attr_save(vm_page_t m, int ptebit)
380f9bac91bSBenno Rice {
381f9bac91bSBenno Rice 
3825244eac9SBenno Rice 	m->md.mdpg_attrs |= ptebit;
383f9bac91bSBenno Rice }
384f9bac91bSBenno Rice 
385f9bac91bSBenno Rice static __inline int
3865244eac9SBenno Rice pmap_pte_compare(const struct pte *pt, const struct pte *pvo_pt)
387f9bac91bSBenno Rice {
3885244eac9SBenno Rice 	if (pt->pte_hi == pvo_pt->pte_hi)
3895244eac9SBenno Rice 		return (1);
390f9bac91bSBenno Rice 
3915244eac9SBenno Rice 	return (0);
392f9bac91bSBenno Rice }
393f9bac91bSBenno Rice 
394f9bac91bSBenno Rice static __inline int
3955244eac9SBenno Rice pmap_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which)
396f9bac91bSBenno Rice {
3975244eac9SBenno Rice 	return (pt->pte_hi & ~PTE_VALID) ==
3985244eac9SBenno Rice 	    (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
3995244eac9SBenno Rice 	    ((va >> ADDR_API_SHFT) & PTE_API) | which);
400f9bac91bSBenno Rice }
401f9bac91bSBenno Rice 
4025244eac9SBenno Rice static __inline void
4035244eac9SBenno Rice pmap_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo)
404f9bac91bSBenno Rice {
405f9bac91bSBenno Rice 	/*
4065244eac9SBenno Rice 	 * Construct a PTE.  Default to IMB initially.  Valid bit only gets
4075244eac9SBenno Rice 	 * set when the real pte is set in memory.
408f9bac91bSBenno Rice 	 *
409f9bac91bSBenno Rice 	 * Note: Don't set the valid bit for correct operation of tlb update.
410f9bac91bSBenno Rice 	 */
4115244eac9SBenno Rice 	pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
4125244eac9SBenno Rice 	    (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API);
4135244eac9SBenno Rice 	pt->pte_lo = pte_lo;
414f9bac91bSBenno Rice }
415f9bac91bSBenno Rice 
4165244eac9SBenno Rice static __inline void
4175244eac9SBenno Rice pmap_pte_synch(struct pte *pt, struct pte *pvo_pt)
418f9bac91bSBenno Rice {
419f9bac91bSBenno Rice 
4205244eac9SBenno Rice 	pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG);
421f9bac91bSBenno Rice }
422f9bac91bSBenno Rice 
4235244eac9SBenno Rice static __inline void
4245244eac9SBenno Rice pmap_pte_clear(struct pte *pt, vm_offset_t va, int ptebit)
425f9bac91bSBenno Rice {
4265244eac9SBenno Rice 
4275244eac9SBenno Rice 	/*
4285244eac9SBenno Rice 	 * As shown in Section 7.6.3.2.3
4295244eac9SBenno Rice 	 */
4305244eac9SBenno Rice 	pt->pte_lo &= ~ptebit;
4315244eac9SBenno Rice 	TLBIE(va);
4325244eac9SBenno Rice 	EIEIO();
4335244eac9SBenno Rice 	TLBSYNC();
4345244eac9SBenno Rice 	SYNC();
4355244eac9SBenno Rice }
4365244eac9SBenno Rice 
4375244eac9SBenno Rice static __inline void
4385244eac9SBenno Rice pmap_pte_set(struct pte *pt, struct pte *pvo_pt)
4395244eac9SBenno Rice {
4405244eac9SBenno Rice 
4415244eac9SBenno Rice 	pvo_pt->pte_hi |= PTE_VALID;
4425244eac9SBenno Rice 
4435244eac9SBenno Rice 	/*
4445244eac9SBenno Rice 	 * Update the PTE as defined in section 7.6.3.1.
4455244eac9SBenno Rice 	 * Note that the REF/CHG bits are from pvo_pt and thus should havce
4465244eac9SBenno Rice 	 * been saved so this routine can restore them (if desired).
4475244eac9SBenno Rice 	 */
4485244eac9SBenno Rice 	pt->pte_lo = pvo_pt->pte_lo;
4495244eac9SBenno Rice 	EIEIO();
4505244eac9SBenno Rice 	pt->pte_hi = pvo_pt->pte_hi;
4515244eac9SBenno Rice 	SYNC();
4525244eac9SBenno Rice 	pmap_pte_valid++;
4535244eac9SBenno Rice }
4545244eac9SBenno Rice 
4555244eac9SBenno Rice static __inline void
4565244eac9SBenno Rice pmap_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
4575244eac9SBenno Rice {
4585244eac9SBenno Rice 
4595244eac9SBenno Rice 	pvo_pt->pte_hi &= ~PTE_VALID;
4605244eac9SBenno Rice 
4615244eac9SBenno Rice 	/*
4625244eac9SBenno Rice 	 * Force the reg & chg bits back into the PTEs.
4635244eac9SBenno Rice 	 */
4645244eac9SBenno Rice 	SYNC();
4655244eac9SBenno Rice 
4665244eac9SBenno Rice 	/*
4675244eac9SBenno Rice 	 * Invalidate the pte.
4685244eac9SBenno Rice 	 */
4695244eac9SBenno Rice 	pt->pte_hi &= ~PTE_VALID;
4705244eac9SBenno Rice 
4715244eac9SBenno Rice 	SYNC();
4725244eac9SBenno Rice 	TLBIE(va);
4735244eac9SBenno Rice 	EIEIO();
4745244eac9SBenno Rice 	TLBSYNC();
4755244eac9SBenno Rice 	SYNC();
4765244eac9SBenno Rice 
4775244eac9SBenno Rice 	/*
4785244eac9SBenno Rice 	 * Save the reg & chg bits.
4795244eac9SBenno Rice 	 */
4805244eac9SBenno Rice 	pmap_pte_synch(pt, pvo_pt);
4815244eac9SBenno Rice 	pmap_pte_valid--;
4825244eac9SBenno Rice }
4835244eac9SBenno Rice 
4845244eac9SBenno Rice static __inline void
4855244eac9SBenno Rice pmap_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
4865244eac9SBenno Rice {
4875244eac9SBenno Rice 
4885244eac9SBenno Rice 	/*
4895244eac9SBenno Rice 	 * Invalidate the PTE
4905244eac9SBenno Rice 	 */
4915244eac9SBenno Rice 	pmap_pte_unset(pt, pvo_pt, va);
4925244eac9SBenno Rice 	pmap_pte_set(pt, pvo_pt);
493f9bac91bSBenno Rice }
494f9bac91bSBenno Rice 
495f9bac91bSBenno Rice /*
4965244eac9SBenno Rice  * Quick sort callout for comparing memory regions.
497f9bac91bSBenno Rice  */
4985244eac9SBenno Rice static int	mr_cmp(const void *a, const void *b);
4995244eac9SBenno Rice static int	om_cmp(const void *a, const void *b);
5005244eac9SBenno Rice 
5015244eac9SBenno Rice static int
5025244eac9SBenno Rice mr_cmp(const void *a, const void *b)
503f9bac91bSBenno Rice {
5045244eac9SBenno Rice 	const struct	mem_region *regiona;
5055244eac9SBenno Rice 	const struct	mem_region *regionb;
506f9bac91bSBenno Rice 
5075244eac9SBenno Rice 	regiona = a;
5085244eac9SBenno Rice 	regionb = b;
5095244eac9SBenno Rice 	if (regiona->mr_start < regionb->mr_start)
5105244eac9SBenno Rice 		return (-1);
5115244eac9SBenno Rice 	else if (regiona->mr_start > regionb->mr_start)
5125244eac9SBenno Rice 		return (1);
5135244eac9SBenno Rice 	else
514f9bac91bSBenno Rice 		return (0);
515f9bac91bSBenno Rice }
5165244eac9SBenno Rice 
5175244eac9SBenno Rice static int
5185244eac9SBenno Rice om_cmp(const void *a, const void *b)
5195244eac9SBenno Rice {
5205244eac9SBenno Rice 	const struct	ofw_map *mapa;
5215244eac9SBenno Rice 	const struct	ofw_map *mapb;
5225244eac9SBenno Rice 
5235244eac9SBenno Rice 	mapa = a;
5245244eac9SBenno Rice 	mapb = b;
5255244eac9SBenno Rice 	if (mapa->om_pa < mapb->om_pa)
5265244eac9SBenno Rice 		return (-1);
5275244eac9SBenno Rice 	else if (mapa->om_pa > mapb->om_pa)
5285244eac9SBenno Rice 		return (1);
5295244eac9SBenno Rice 	else
5305244eac9SBenno Rice 		return (0);
531f9bac91bSBenno Rice }
532f9bac91bSBenno Rice 
533f9bac91bSBenno Rice void
5345244eac9SBenno Rice pmap_bootstrap(vm_offset_t kernelstart, vm_offset_t kernelend)
535f9bac91bSBenno Rice {
53631c82d03SBenno Rice 	ihandle_t	mmui;
5375244eac9SBenno Rice 	phandle_t	chosen, mmu;
5385244eac9SBenno Rice 	int		sz;
5395244eac9SBenno Rice 	int		i, j;
54032bc7846SPeter Grehan 	int		ofw_mappings;
541d2c1f576SBenno Rice 	vm_size_t	size, physsz;
5425244eac9SBenno Rice 	vm_offset_t	pa, va, off;
5435244eac9SBenno Rice 	u_int		batl, batu;
544f9bac91bSBenno Rice 
545f9bac91bSBenno Rice         /*
54632bc7846SPeter Grehan          * Set up BAT0 to map the lowest 256 MB area
5470d290675SBenno Rice          */
5480d290675SBenno Rice         battable[0x0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
5490d290675SBenno Rice         battable[0x0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
5500d290675SBenno Rice 
5510d290675SBenno Rice         /*
5520d290675SBenno Rice          * Map PCI memory space.
5530d290675SBenno Rice          */
5540d290675SBenno Rice         battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
5550d290675SBenno Rice         battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
5560d290675SBenno Rice 
5570d290675SBenno Rice         battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
5580d290675SBenno Rice         battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
5590d290675SBenno Rice 
5600d290675SBenno Rice         battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW);
5610d290675SBenno Rice         battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs);
5620d290675SBenno Rice 
5630d290675SBenno Rice         battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW);
5640d290675SBenno Rice         battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs);
5650d290675SBenno Rice 
5660d290675SBenno Rice         /*
5670d290675SBenno Rice          * Map obio devices.
5680d290675SBenno Rice          */
5690d290675SBenno Rice         battable[0xf].batl = BATL(0xf0000000, BAT_I|BAT_G, BAT_PP_RW);
5700d290675SBenno Rice         battable[0xf].batu = BATU(0xf0000000, BAT_BL_256M, BAT_Vs);
5710d290675SBenno Rice 
5720d290675SBenno Rice 	/*
5735244eac9SBenno Rice 	 * Use an IBAT and a DBAT to map the bottom segment of memory
5745244eac9SBenno Rice 	 * where we are.
575f9bac91bSBenno Rice 	 */
5765244eac9SBenno Rice 	batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
5775244eac9SBenno Rice 	batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
5785244eac9SBenno Rice 	__asm ("mtibatu 0,%0; mtibatl 0,%1; mtdbatu 0,%0; mtdbatl 0,%1"
5795244eac9SBenno Rice 	    :: "r"(batu), "r"(batl));
5800d290675SBenno Rice 
5815244eac9SBenno Rice #if 0
5820d290675SBenno Rice 	/* map frame buffer */
5830d290675SBenno Rice 	batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
5840d290675SBenno Rice 	batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
5850d290675SBenno Rice 	__asm ("mtdbatu 1,%0; mtdbatl 1,%1"
5860d290675SBenno Rice 	    :: "r"(batu), "r"(batl));
5870d290675SBenno Rice #endif
5880d290675SBenno Rice 
5890d290675SBenno Rice #if 1
5900d290675SBenno Rice 	/* map pci space */
5915244eac9SBenno Rice 	batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
5920d290675SBenno Rice 	batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
5930d290675SBenno Rice 	__asm ("mtdbatu 1,%0; mtdbatl 1,%1"
5945244eac9SBenno Rice 	    :: "r"(batu), "r"(batl));
5955244eac9SBenno Rice #endif
596f9bac91bSBenno Rice 
597f9bac91bSBenno Rice 	/*
5985244eac9SBenno Rice 	 * Set the start and end of kva.
599f9bac91bSBenno Rice 	 */
6005244eac9SBenno Rice 	virtual_avail = VM_MIN_KERNEL_ADDRESS;
6015244eac9SBenno Rice 	virtual_end = VM_MAX_KERNEL_ADDRESS;
602f9bac91bSBenno Rice 
60331c82d03SBenno Rice 	mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
6045244eac9SBenno Rice 	CTR0(KTR_PMAP, "pmap_bootstrap: physical memory");
60531c82d03SBenno Rice 
60631c82d03SBenno Rice 	qsort(pregions, pregions_sz, sizeof(*pregions), mr_cmp);
60731c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
60832bc7846SPeter Grehan 		vm_offset_t pa;
60932bc7846SPeter Grehan 		vm_offset_t end;
61032bc7846SPeter Grehan 
61131c82d03SBenno Rice 		CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)",
61231c82d03SBenno Rice 			pregions[i].mr_start,
61331c82d03SBenno Rice 			pregions[i].mr_start + pregions[i].mr_size,
61431c82d03SBenno Rice 			pregions[i].mr_size);
61532bc7846SPeter Grehan 		/*
61632bc7846SPeter Grehan 		 * Install entries into the BAT table to allow all
61732bc7846SPeter Grehan 		 * of physmem to be convered by on-demand BAT entries.
61832bc7846SPeter Grehan 		 * The loop will sometimes set the same battable element
61932bc7846SPeter Grehan 		 * twice, but that's fine since they won't be used for
62032bc7846SPeter Grehan 		 * a while yet.
62132bc7846SPeter Grehan 		 */
62232bc7846SPeter Grehan 		pa = pregions[i].mr_start & 0xf0000000;
62332bc7846SPeter Grehan 		end = pregions[i].mr_start + pregions[i].mr_size;
62432bc7846SPeter Grehan 		do {
62532bc7846SPeter Grehan                         u_int n = pa >> ADDR_SR_SHFT;
62632bc7846SPeter Grehan 
62732bc7846SPeter Grehan 			battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW);
62832bc7846SPeter Grehan 			battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs);
62932bc7846SPeter Grehan 			pa += SEGMENT_LENGTH;
63032bc7846SPeter Grehan 		} while (pa < end);
63131c82d03SBenno Rice 	}
63231c82d03SBenno Rice 
63331c82d03SBenno Rice 	if (sizeof(phys_avail)/sizeof(phys_avail[0]) < regions_sz)
63431c82d03SBenno Rice 		panic("pmap_bootstrap: phys_avail too small");
63531c82d03SBenno Rice 	qsort(regions, regions_sz, sizeof(*regions), mr_cmp);
6365244eac9SBenno Rice 	phys_avail_count = 0;
637d2c1f576SBenno Rice 	physsz = 0;
63831c82d03SBenno Rice 	for (i = 0, j = 0; i < regions_sz; i++, j += 2) {
6395244eac9SBenno Rice 		CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start,
6405244eac9SBenno Rice 		    regions[i].mr_start + regions[i].mr_size,
6415244eac9SBenno Rice 		    regions[i].mr_size);
6425244eac9SBenno Rice 		phys_avail[j] = regions[i].mr_start;
6435244eac9SBenno Rice 		phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size;
6445244eac9SBenno Rice 		phys_avail_count++;
645d2c1f576SBenno Rice 		physsz += regions[i].mr_size;
646f9bac91bSBenno Rice 	}
647d2c1f576SBenno Rice 	physmem = btoc(physsz);
648f9bac91bSBenno Rice 
649f9bac91bSBenno Rice 	/*
6505244eac9SBenno Rice 	 * Allocate PTEG table.
651f9bac91bSBenno Rice 	 */
6525244eac9SBenno Rice #ifdef PTEGCOUNT
6535244eac9SBenno Rice 	pmap_pteg_count = PTEGCOUNT;
6545244eac9SBenno Rice #else
6555244eac9SBenno Rice 	pmap_pteg_count = 0x1000;
656f9bac91bSBenno Rice 
6575244eac9SBenno Rice 	while (pmap_pteg_count < physmem)
6585244eac9SBenno Rice 		pmap_pteg_count <<= 1;
659f9bac91bSBenno Rice 
6605244eac9SBenno Rice 	pmap_pteg_count >>= 1;
6615244eac9SBenno Rice #endif /* PTEGCOUNT */
662f9bac91bSBenno Rice 
6635244eac9SBenno Rice 	size = pmap_pteg_count * sizeof(struct pteg);
6645244eac9SBenno Rice 	CTR2(KTR_PMAP, "pmap_bootstrap: %d PTEGs, %d bytes", pmap_pteg_count,
6655244eac9SBenno Rice 	    size);
6665244eac9SBenno Rice 	pmap_pteg_table = (struct pteg *)pmap_bootstrap_alloc(size, size);
6675244eac9SBenno Rice 	CTR1(KTR_PMAP, "pmap_bootstrap: PTEG table at %p", pmap_pteg_table);
6685244eac9SBenno Rice 	bzero((void *)pmap_pteg_table, pmap_pteg_count * sizeof(struct pteg));
6695244eac9SBenno Rice 	pmap_pteg_mask = pmap_pteg_count - 1;
670f9bac91bSBenno Rice 
6715244eac9SBenno Rice 	/*
672864bc520SBenno Rice 	 * Allocate pv/overflow lists.
6735244eac9SBenno Rice 	 */
6745244eac9SBenno Rice 	size = sizeof(struct pvo_head) * pmap_pteg_count;
6755244eac9SBenno Rice 	pmap_pvo_table = (struct pvo_head *)pmap_bootstrap_alloc(size,
6765244eac9SBenno Rice 	    PAGE_SIZE);
6775244eac9SBenno Rice 	CTR1(KTR_PMAP, "pmap_bootstrap: PVO table at %p", pmap_pvo_table);
6785244eac9SBenno Rice 	for (i = 0; i < pmap_pteg_count; i++)
6795244eac9SBenno Rice 		LIST_INIT(&pmap_pvo_table[i]);
6805244eac9SBenno Rice 
6815244eac9SBenno Rice 	/*
6825244eac9SBenno Rice 	 * Allocate the message buffer.
6835244eac9SBenno Rice 	 */
6845244eac9SBenno Rice 	msgbuf_phys = pmap_bootstrap_alloc(MSGBUF_SIZE, 0);
6855244eac9SBenno Rice 
6865244eac9SBenno Rice 	/*
6875244eac9SBenno Rice 	 * Initialise the unmanaged pvo pool.
6885244eac9SBenno Rice 	 */
6890d290675SBenno Rice 	pmap_bpvo_pool = (struct pvo_entry *)pmap_bootstrap_alloc(
6900d290675SBenno Rice 		BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0);
69149f8f727SBenno Rice 	pmap_bpvo_pool_index = 0;
6925244eac9SBenno Rice 
6935244eac9SBenno Rice 	/*
6945244eac9SBenno Rice 	 * Make sure kernel vsid is allocated as well as VSID 0.
6955244eac9SBenno Rice 	 */
6965244eac9SBenno Rice 	pmap_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW]
6975244eac9SBenno Rice 		|= 1 << (KERNEL_VSIDBITS % VSID_NBPW);
6985244eac9SBenno Rice 	pmap_vsid_bitmap[0] |= 1;
6995244eac9SBenno Rice 
7005244eac9SBenno Rice 	/*
7015244eac9SBenno Rice 	 * Set up the OpenFirmware pmap and add it's mappings.
7025244eac9SBenno Rice 	 */
7035244eac9SBenno Rice 	pmap_pinit(&ofw_pmap);
7045244eac9SBenno Rice 	ofw_pmap.pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
7055244eac9SBenno Rice 	if ((chosen = OF_finddevice("/chosen")) == -1)
7065244eac9SBenno Rice 		panic("pmap_bootstrap: can't find /chosen");
7075244eac9SBenno Rice 	OF_getprop(chosen, "mmu", &mmui, 4);
7085244eac9SBenno Rice 	if ((mmu = OF_instance_to_package(mmui)) == -1)
7095244eac9SBenno Rice 		panic("pmap_bootstrap: can't get mmu package");
7105244eac9SBenno Rice 	if ((sz = OF_getproplen(mmu, "translations")) == -1)
7115244eac9SBenno Rice 		panic("pmap_bootstrap: can't get ofw translation count");
712aa39961eSBenno Rice 	translations = NULL;
713aa39961eSBenno Rice 	for (i = 0; phys_avail[i + 2] != 0; i += 2) {
714aa39961eSBenno Rice 		if (phys_avail[i + 1] >= sz)
715aa39961eSBenno Rice 			translations = (struct ofw_map *)phys_avail[i];
716aa39961eSBenno Rice 	}
717aa39961eSBenno Rice 	if (translations == NULL)
718aa39961eSBenno Rice 		panic("pmap_bootstrap: no space to copy translations");
7195244eac9SBenno Rice 	bzero(translations, sz);
7205244eac9SBenno Rice 	if (OF_getprop(mmu, "translations", translations, sz) == -1)
7215244eac9SBenno Rice 		panic("pmap_bootstrap: can't get ofw translations");
7225244eac9SBenno Rice 	CTR0(KTR_PMAP, "pmap_bootstrap: translations");
72331c82d03SBenno Rice 	sz /= sizeof(*translations);
7245244eac9SBenno Rice 	qsort(translations, sz, sizeof (*translations), om_cmp);
72532bc7846SPeter Grehan 	for (i = 0, ofw_mappings = 0; i < sz; i++) {
7265244eac9SBenno Rice 		CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x",
7275244eac9SBenno Rice 		    translations[i].om_pa, translations[i].om_va,
7285244eac9SBenno Rice 		    translations[i].om_len);
7295244eac9SBenno Rice 
73032bc7846SPeter Grehan 		/*
73132bc7846SPeter Grehan 		 * If the mapping is 1:1, let the RAM and device on-demand
73232bc7846SPeter Grehan 		 * BAT tables take care of the translation.
73332bc7846SPeter Grehan 		 */
73432bc7846SPeter Grehan 		if (translations[i].om_va == translations[i].om_pa)
73532bc7846SPeter Grehan 			continue;
7365244eac9SBenno Rice 
73732bc7846SPeter Grehan 		/* Enter the pages */
7385244eac9SBenno Rice 		for (off = 0; off < translations[i].om_len; off += PAGE_SIZE) {
7395244eac9SBenno Rice 			struct	vm_page m;
7405244eac9SBenno Rice 
7415244eac9SBenno Rice 			m.phys_addr = translations[i].om_pa + off;
7425244eac9SBenno Rice 			pmap_enter(&ofw_pmap, translations[i].om_va + off, &m,
7435244eac9SBenno Rice 				   VM_PROT_ALL, 1);
74432bc7846SPeter Grehan 			ofw_mappings++;
745f9bac91bSBenno Rice 		}
746f9bac91bSBenno Rice 	}
7475244eac9SBenno Rice #ifdef SMP
7485244eac9SBenno Rice 	TLBSYNC();
7495244eac9SBenno Rice #endif
7505244eac9SBenno Rice 
7515244eac9SBenno Rice 	/*
7525244eac9SBenno Rice 	 * Initialize the kernel pmap (which is statically allocated).
7535244eac9SBenno Rice 	 */
7545244eac9SBenno Rice 	for (i = 0; i < 16; i++) {
7555244eac9SBenno Rice 		kernel_pmap->pm_sr[i] = EMPTY_SEGMENT;
756f9bac91bSBenno Rice 	}
7575244eac9SBenno Rice 	kernel_pmap->pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
7585244eac9SBenno Rice 	kernel_pmap->pm_active = ~0;
7595244eac9SBenno Rice 
7605244eac9SBenno Rice 	/*
7615244eac9SBenno Rice 	 * Allocate a kernel stack with a guard page for thread0 and map it
7625244eac9SBenno Rice 	 * into the kernel page map.
7635244eac9SBenno Rice 	 */
7645244eac9SBenno Rice 	pa = pmap_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, 0);
7655244eac9SBenno Rice 	kstack0_phys = pa;
7665244eac9SBenno Rice 	kstack0 = virtual_avail + (KSTACK_GUARD_PAGES * PAGE_SIZE);
7675244eac9SBenno Rice 	CTR2(KTR_PMAP, "pmap_bootstrap: kstack0 at %#x (%#x)", kstack0_phys,
7685244eac9SBenno Rice 	    kstack0);
7695244eac9SBenno Rice 	virtual_avail += (KSTACK_PAGES + KSTACK_GUARD_PAGES) * PAGE_SIZE;
7705244eac9SBenno Rice 	for (i = 0; i < KSTACK_PAGES; i++) {
7715244eac9SBenno Rice 		pa = kstack0_phys + i * PAGE_SIZE;
7725244eac9SBenno Rice 		va = kstack0 + i * PAGE_SIZE;
7735244eac9SBenno Rice 		pmap_kenter(va, pa);
7745244eac9SBenno Rice 		TLBIE(va);
775f9bac91bSBenno Rice 	}
776f9bac91bSBenno Rice 
777f9bac91bSBenno Rice 	/*
7785244eac9SBenno Rice 	 * Calculate the first and last available physical addresses.
7795244eac9SBenno Rice 	 */
7805244eac9SBenno Rice 	avail_start = phys_avail[0];
7815244eac9SBenno Rice 	for (i = 0; phys_avail[i + 2] != 0; i += 2)
7825244eac9SBenno Rice 		;
7835244eac9SBenno Rice 	avail_end = phys_avail[i + 1];
7845244eac9SBenno Rice 	Maxmem = powerpc_btop(avail_end);
7855244eac9SBenno Rice 
7865244eac9SBenno Rice 	/*
7875244eac9SBenno Rice 	 * Allocate virtual address space for the message buffer.
7885244eac9SBenno Rice 	 */
7895244eac9SBenno Rice 	msgbufp = (struct msgbuf *)virtual_avail;
7905244eac9SBenno Rice 	virtual_avail += round_page(MSGBUF_SIZE);
7915244eac9SBenno Rice 
7925244eac9SBenno Rice 	/*
7935244eac9SBenno Rice 	 * Initialize hardware.
7945244eac9SBenno Rice 	 */
7955244eac9SBenno Rice 	for (i = 0; i < 16; i++) {
796d080d5fdSBenno Rice 		mtsrin(i << ADDR_SR_SHFT, EMPTY_SEGMENT);
7975244eac9SBenno Rice 	}
7985244eac9SBenno Rice 	__asm __volatile ("mtsr %0,%1"
7995244eac9SBenno Rice 	    :: "n"(KERNEL_SR), "r"(KERNEL_SEGMENT));
8005244eac9SBenno Rice 	__asm __volatile ("sync; mtsdr1 %0; isync"
8015244eac9SBenno Rice 	    :: "r"((u_int)pmap_pteg_table | (pmap_pteg_mask >> 10)));
8025244eac9SBenno Rice 	tlbia();
8035244eac9SBenno Rice 
8045244eac9SBenno Rice 	pmap_bootstrapped++;
8055244eac9SBenno Rice }
8065244eac9SBenno Rice 
8075244eac9SBenno Rice /*
8085244eac9SBenno Rice  * Activate a user pmap.  The pmap must be activated before it's address
8095244eac9SBenno Rice  * space can be accessed in any way.
810f9bac91bSBenno Rice  */
811f9bac91bSBenno Rice void
812b40ce416SJulian Elischer pmap_activate(struct thread *td)
813f9bac91bSBenno Rice {
8148207b362SBenno Rice 	pmap_t	pm, pmr;
815f9bac91bSBenno Rice 
816f9bac91bSBenno Rice 	/*
81732bc7846SPeter Grehan 	 * Load all the data we need up front to encourage the compiler to
8185244eac9SBenno Rice 	 * not issue any loads while we have interrupts disabled below.
819f9bac91bSBenno Rice 	 */
8205244eac9SBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
821f9bac91bSBenno Rice 
8228207b362SBenno Rice 	if ((pmr = (pmap_t)pmap_kextract((vm_offset_t)pm)) == NULL)
8238207b362SBenno Rice 		pmr = pm;
8248207b362SBenno Rice 
8255244eac9SBenno Rice 	pm->pm_active |= PCPU_GET(cpumask);
8268207b362SBenno Rice 	PCPU_SET(curpmap, pmr);
827ac6ba8bdSBenno Rice }
828ac6ba8bdSBenno Rice 
829ac6ba8bdSBenno Rice void
830ac6ba8bdSBenno Rice pmap_deactivate(struct thread *td)
831ac6ba8bdSBenno Rice {
832ac6ba8bdSBenno Rice 	pmap_t	pm;
833ac6ba8bdSBenno Rice 
834ac6ba8bdSBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
835ac6ba8bdSBenno Rice 	pm->pm_active &= ~(PCPU_GET(cpumask));
8368207b362SBenno Rice 	PCPU_SET(curpmap, NULL);
837f9bac91bSBenno Rice }
838f9bac91bSBenno Rice 
839f9bac91bSBenno Rice vm_offset_t
8405244eac9SBenno Rice pmap_addr_hint(vm_object_t object, vm_offset_t va, vm_size_t size)
841f9bac91bSBenno Rice {
8420f92104cSBenno Rice 
8430f92104cSBenno Rice 	return (va);
844f9bac91bSBenno Rice }
845f9bac91bSBenno Rice 
846f9bac91bSBenno Rice void
8470f92104cSBenno Rice pmap_change_wiring(pmap_t pm, vm_offset_t va, boolean_t wired)
848f9bac91bSBenno Rice {
8490f92104cSBenno Rice 	struct	pvo_entry *pvo;
8500f92104cSBenno Rice 
8510f92104cSBenno Rice 	pvo = pmap_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
8520f92104cSBenno Rice 
8530f92104cSBenno Rice 	if (pvo != NULL) {
8540f92104cSBenno Rice 		if (wired) {
8550f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) == 0)
8560f92104cSBenno Rice 				pm->pm_stats.wired_count++;
8570f92104cSBenno Rice 			pvo->pvo_vaddr |= PVO_WIRED;
8580f92104cSBenno Rice 		} else {
8590f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
8600f92104cSBenno Rice 				pm->pm_stats.wired_count--;
8610f92104cSBenno Rice 			pvo->pvo_vaddr &= ~PVO_WIRED;
8620f92104cSBenno Rice 		}
8630f92104cSBenno Rice 	}
864f9bac91bSBenno Rice }
865f9bac91bSBenno Rice 
866f9bac91bSBenno Rice void
8675244eac9SBenno Rice pmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr,
8685244eac9SBenno Rice 	  vm_size_t len, vm_offset_t src_addr)
869f9bac91bSBenno Rice {
87025e2288dSBenno Rice 
87125e2288dSBenno Rice 	/*
87225e2288dSBenno Rice 	 * This is not needed as it's mainly an optimisation.
87325e2288dSBenno Rice 	 * It may want to be implemented later though.
87425e2288dSBenno Rice 	 */
875f9bac91bSBenno Rice }
876f9bac91bSBenno Rice 
877f9bac91bSBenno Rice void
87825e2288dSBenno Rice pmap_copy_page(vm_page_t msrc, vm_page_t mdst)
879f9bac91bSBenno Rice {
88025e2288dSBenno Rice 	vm_offset_t	dst;
88125e2288dSBenno Rice 	vm_offset_t	src;
88225e2288dSBenno Rice 
88325e2288dSBenno Rice 	dst = VM_PAGE_TO_PHYS(mdst);
88425e2288dSBenno Rice 	src = VM_PAGE_TO_PHYS(msrc);
88525e2288dSBenno Rice 
88625e2288dSBenno Rice 	kcopy((void *)src, (void *)dst, PAGE_SIZE);
887f9bac91bSBenno Rice }
888111c77dcSBenno Rice 
889111c77dcSBenno Rice /*
8905244eac9SBenno Rice  * Zero a page of physical memory by temporarily mapping it into the tlb.
8915244eac9SBenno Rice  */
8925244eac9SBenno Rice void
8931a87a0daSPeter Wemm pmap_zero_page(vm_page_t m)
8945244eac9SBenno Rice {
8951a87a0daSPeter Wemm 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
8965244eac9SBenno Rice 	caddr_t va;
8975244eac9SBenno Rice 
8985244eac9SBenno Rice 	if (pa < SEGMENT_LENGTH) {
8995244eac9SBenno Rice 		va = (caddr_t) pa;
9005244eac9SBenno Rice 	} else if (pmap_initialized) {
9015244eac9SBenno Rice 		if (pmap_pvo_zeropage == NULL)
9025244eac9SBenno Rice 			pmap_pvo_zeropage = pmap_rkva_alloc();
9035244eac9SBenno Rice 		pmap_pa_map(pmap_pvo_zeropage, pa, NULL, NULL);
9045244eac9SBenno Rice 		va = (caddr_t)PVO_VADDR(pmap_pvo_zeropage);
9055244eac9SBenno Rice 	} else {
9065244eac9SBenno Rice 		panic("pmap_zero_page: can't zero pa %#x", pa);
9075244eac9SBenno Rice 	}
9085244eac9SBenno Rice 
9095244eac9SBenno Rice 	bzero(va, PAGE_SIZE);
9105244eac9SBenno Rice 
9115244eac9SBenno Rice 	if (pa >= SEGMENT_LENGTH)
9125244eac9SBenno Rice 		pmap_pa_unmap(pmap_pvo_zeropage, NULL, NULL);
9135244eac9SBenno Rice }
9145244eac9SBenno Rice 
9155244eac9SBenno Rice void
9161a87a0daSPeter Wemm pmap_zero_page_area(vm_page_t m, int off, int size)
9175244eac9SBenno Rice {
9183495845eSBenno Rice 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
9193495845eSBenno Rice 	caddr_t va;
9203495845eSBenno Rice 
9213495845eSBenno Rice 	if (pa < SEGMENT_LENGTH) {
9223495845eSBenno Rice 		va = (caddr_t) pa;
9233495845eSBenno Rice 	} else if (pmap_initialized) {
9243495845eSBenno Rice 		if (pmap_pvo_zeropage == NULL)
9253495845eSBenno Rice 			pmap_pvo_zeropage = pmap_rkva_alloc();
9263495845eSBenno Rice 		pmap_pa_map(pmap_pvo_zeropage, pa, NULL, NULL);
9273495845eSBenno Rice 		va = (caddr_t)PVO_VADDR(pmap_pvo_zeropage);
9283495845eSBenno Rice 	} else {
9293495845eSBenno Rice 		panic("pmap_zero_page: can't zero pa %#x", pa);
9303495845eSBenno Rice 	}
9313495845eSBenno Rice 
93232bc7846SPeter Grehan 	bzero(va + off, size);
9333495845eSBenno Rice 
9343495845eSBenno Rice 	if (pa >= SEGMENT_LENGTH)
9353495845eSBenno Rice 		pmap_pa_unmap(pmap_pvo_zeropage, NULL, NULL);
9365244eac9SBenno Rice }
9375244eac9SBenno Rice 
938a58b3a68SPeter Wemm void
939a58b3a68SPeter Wemm pmap_zero_page_idle(vm_page_t m)
940a58b3a68SPeter Wemm {
941a58b3a68SPeter Wemm 
942a58b3a68SPeter Wemm 	/* XXX this is called outside of Giant, is pmap_zero_page safe? */
943a58b3a68SPeter Wemm 	/* XXX maybe have a dedicated mapping for this to avoid the problem? */
944a58b3a68SPeter Wemm 	mtx_lock(&Giant);
945a58b3a68SPeter Wemm 	pmap_zero_page(m);
946a58b3a68SPeter Wemm 	mtx_unlock(&Giant);
947a58b3a68SPeter Wemm }
948a58b3a68SPeter Wemm 
9495244eac9SBenno Rice /*
9505244eac9SBenno Rice  * Map the given physical page at the specified virtual address in the
9515244eac9SBenno Rice  * target pmap with the protection requested.  If specified the page
9525244eac9SBenno Rice  * will be wired down.
9535244eac9SBenno Rice  */
9545244eac9SBenno Rice void
9555244eac9SBenno Rice pmap_enter(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
9565244eac9SBenno Rice 	   boolean_t wired)
9575244eac9SBenno Rice {
9585244eac9SBenno Rice 	struct		pvo_head *pvo_head;
959378862a7SJeff Roberson 	uma_zone_t	zone;
9608207b362SBenno Rice 	vm_page_t	pg;
9618207b362SBenno Rice 	u_int		pte_lo, pvo_flags, was_exec, i;
9625244eac9SBenno Rice 	int		error;
9635244eac9SBenno Rice 
9645244eac9SBenno Rice 	if (!pmap_initialized) {
9655244eac9SBenno Rice 		pvo_head = &pmap_pvo_kunmanaged;
9665244eac9SBenno Rice 		zone = pmap_upvo_zone;
9675244eac9SBenno Rice 		pvo_flags = 0;
9688207b362SBenno Rice 		pg = NULL;
9698207b362SBenno Rice 		was_exec = PTE_EXEC;
9705244eac9SBenno Rice 	} else {
97103b6e025SPeter Grehan 		pvo_head = vm_page_to_pvoh(m);
97203b6e025SPeter Grehan 		pg = m;
9735244eac9SBenno Rice 		zone = pmap_mpvo_zone;
9745244eac9SBenno Rice 		pvo_flags = PVO_MANAGED;
9758207b362SBenno Rice 		was_exec = 0;
9765244eac9SBenno Rice 	}
9775244eac9SBenno Rice 
9788207b362SBenno Rice 	/*
9798207b362SBenno Rice 	 * If this is a managed page, and it's the first reference to the page,
9808207b362SBenno Rice 	 * clear the execness of the page.  Otherwise fetch the execness.
9818207b362SBenno Rice 	 */
9828207b362SBenno Rice 	if (pg != NULL) {
9838207b362SBenno Rice 		if (LIST_EMPTY(pvo_head)) {
9848207b362SBenno Rice 			pmap_attr_clear(pg, PTE_EXEC);
9858207b362SBenno Rice 		} else {
9868207b362SBenno Rice 			was_exec = pmap_attr_fetch(pg) & PTE_EXEC;
9878207b362SBenno Rice 		}
9888207b362SBenno Rice 	}
9898207b362SBenno Rice 
9908207b362SBenno Rice 
9918207b362SBenno Rice 	/*
9928207b362SBenno Rice 	 * Assume the page is cache inhibited and access is guarded unless
9938207b362SBenno Rice 	 * it's in our available memory array.
9948207b362SBenno Rice 	 */
9955244eac9SBenno Rice 	pte_lo = PTE_I | PTE_G;
99631c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
99731c82d03SBenno Rice 		if ((VM_PAGE_TO_PHYS(m) >= pregions[i].mr_start) &&
99831c82d03SBenno Rice 		    (VM_PAGE_TO_PHYS(m) <
99931c82d03SBenno Rice 			(pregions[i].mr_start + pregions[i].mr_size))) {
10008207b362SBenno Rice 			pte_lo &= ~(PTE_I | PTE_G);
10018207b362SBenno Rice 			break;
10028207b362SBenno Rice 		}
10038207b362SBenno Rice 	}
10045244eac9SBenno Rice 
10055244eac9SBenno Rice 	if (prot & VM_PROT_WRITE)
10065244eac9SBenno Rice 		pte_lo |= PTE_BW;
10075244eac9SBenno Rice 	else
10085244eac9SBenno Rice 		pte_lo |= PTE_BR;
10095244eac9SBenno Rice 
10108207b362SBenno Rice 	pvo_flags |= (prot & VM_PROT_EXECUTE);
10115244eac9SBenno Rice 
10125244eac9SBenno Rice 	if (wired)
10135244eac9SBenno Rice 		pvo_flags |= PVO_WIRED;
10145244eac9SBenno Rice 
10158207b362SBenno Rice 	error = pmap_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m),
10168207b362SBenno Rice 	    pte_lo, pvo_flags);
10175244eac9SBenno Rice 
10188207b362SBenno Rice 	/*
10198207b362SBenno Rice 	 * Flush the real page from the instruction cache if this page is
10208207b362SBenno Rice 	 * mapped executable and cacheable and was not previously mapped (or
10218207b362SBenno Rice 	 * was not mapped executable).
10228207b362SBenno Rice 	 */
10238207b362SBenno Rice 	if (error == 0 && (pvo_flags & PVO_EXECUTABLE) &&
10248207b362SBenno Rice 	    (pte_lo & PTE_I) == 0 && was_exec == 0) {
10255244eac9SBenno Rice 		/*
10265244eac9SBenno Rice 		 * Flush the real memory from the cache.
10275244eac9SBenno Rice 		 */
10288207b362SBenno Rice 		pmap_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
10298207b362SBenno Rice 		if (pg != NULL)
10308207b362SBenno Rice 			pmap_attr_save(pg, PTE_EXEC);
10315244eac9SBenno Rice 	}
103232bc7846SPeter Grehan 
103332bc7846SPeter Grehan 	/* XXX syncicache always until problems are sorted */
103432bc7846SPeter Grehan 	pmap_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
10355244eac9SBenno Rice }
10365244eac9SBenno Rice 
10375244eac9SBenno Rice vm_offset_t
10380f92104cSBenno Rice pmap_extract(pmap_t pm, vm_offset_t va)
10395244eac9SBenno Rice {
10400f92104cSBenno Rice 	struct	pvo_entry *pvo;
10410f92104cSBenno Rice 
10420f92104cSBenno Rice 	pvo = pmap_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
10430f92104cSBenno Rice 
10440f92104cSBenno Rice 	if (pvo != NULL) {
10450f92104cSBenno Rice 		return ((pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF));
10460f92104cSBenno Rice 	}
10470f92104cSBenno Rice 
10485244eac9SBenno Rice 	return (0);
10495244eac9SBenno Rice }
10505244eac9SBenno Rice 
10515244eac9SBenno Rice /*
10525244eac9SBenno Rice  * Grow the number of kernel page table entries.  Unneeded.
10535244eac9SBenno Rice  */
10545244eac9SBenno Rice void
10555244eac9SBenno Rice pmap_growkernel(vm_offset_t addr)
10565244eac9SBenno Rice {
10575244eac9SBenno Rice }
10585244eac9SBenno Rice 
10595244eac9SBenno Rice void
10605244eac9SBenno Rice pmap_init(vm_offset_t phys_start, vm_offset_t phys_end)
10615244eac9SBenno Rice {
10625244eac9SBenno Rice 
106352a3cde5SBenno Rice 	CTR0(KTR_PMAP, "pmap_init");
10640d290675SBenno Rice 
10650d290675SBenno Rice 	pmap_pvo_obj = vm_object_allocate(OBJT_PHYS, 16);
10660d290675SBenno Rice 	pmap_pvo_count = 0;
10670d290675SBenno Rice 	pmap_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry),
10680d290675SBenno Rice 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR, UMA_ZONE_VM);
10690d290675SBenno Rice 	uma_zone_set_allocf(pmap_upvo_zone, pmap_pvo_allocf);
10700d290675SBenno Rice 	pmap_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry),
10710d290675SBenno Rice 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR, UMA_ZONE_VM);
10720d290675SBenno Rice 	uma_zone_set_allocf(pmap_mpvo_zone, pmap_pvo_allocf);
10730d290675SBenno Rice 	pmap_initialized = TRUE;
10745244eac9SBenno Rice }
10755244eac9SBenno Rice 
10765244eac9SBenno Rice void
10775244eac9SBenno Rice pmap_init2(void)
10785244eac9SBenno Rice {
10795244eac9SBenno Rice 
108052a3cde5SBenno Rice 	CTR0(KTR_PMAP, "pmap_init2");
10815244eac9SBenno Rice }
10825244eac9SBenno Rice 
10835244eac9SBenno Rice boolean_t
10845244eac9SBenno Rice pmap_is_modified(vm_page_t m)
10855244eac9SBenno Rice {
10860f92104cSBenno Rice 
108703b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS |PG_UNMANAGED)) != 0)
10880f92104cSBenno Rice 		return (FALSE);
10890f92104cSBenno Rice 
10900f92104cSBenno Rice 	return (pmap_query_bit(m, PTE_CHG));
10915244eac9SBenno Rice }
10925244eac9SBenno Rice 
10935244eac9SBenno Rice void
10945244eac9SBenno Rice pmap_clear_reference(vm_page_t m)
10955244eac9SBenno Rice {
109603b6e025SPeter Grehan 
109703b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
109803b6e025SPeter Grehan 		return;
109903b6e025SPeter Grehan 	pmap_clear_bit(m, PTE_REF, NULL);
110003b6e025SPeter Grehan }
110103b6e025SPeter Grehan 
110203b6e025SPeter Grehan void
110303b6e025SPeter Grehan pmap_clear_modify(vm_page_t m)
110403b6e025SPeter Grehan {
110503b6e025SPeter Grehan 
110603b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
110703b6e025SPeter Grehan 		return;
110803b6e025SPeter Grehan 	pmap_clear_bit(m, PTE_CHG, NULL);
11095244eac9SBenno Rice }
11105244eac9SBenno Rice 
11117f3a4093SMike Silbersack /*
11127f3a4093SMike Silbersack  *	pmap_ts_referenced:
11137f3a4093SMike Silbersack  *
11147f3a4093SMike Silbersack  *	Return a count of reference bits for a page, clearing those bits.
11157f3a4093SMike Silbersack  *	It is not necessary for every reference bit to be cleared, but it
11167f3a4093SMike Silbersack  *	is necessary that 0 only be returned when there are truly no
11177f3a4093SMike Silbersack  *	reference bits set.
11187f3a4093SMike Silbersack  *
11197f3a4093SMike Silbersack  *	XXX: The exact number of bits to check and clear is a matter that
11207f3a4093SMike Silbersack  *	should be tested and standardized at some point in the future for
11217f3a4093SMike Silbersack  *	optimal aging of shared pages.
11227f3a4093SMike Silbersack  */
11235244eac9SBenno Rice int
11245244eac9SBenno Rice pmap_ts_referenced(vm_page_t m)
11255244eac9SBenno Rice {
112603b6e025SPeter Grehan 	int count;
112703b6e025SPeter Grehan 
112803b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
11295244eac9SBenno Rice 		return (0);
113003b6e025SPeter Grehan 
113103b6e025SPeter Grehan 	count = pmap_clear_bit(m, PTE_REF, NULL);
113203b6e025SPeter Grehan 
113303b6e025SPeter Grehan 	return (count);
11345244eac9SBenno Rice }
11355244eac9SBenno Rice 
11365244eac9SBenno Rice /*
11375244eac9SBenno Rice  * Map a wired page into kernel virtual address space.
11385244eac9SBenno Rice  */
11395244eac9SBenno Rice void
11405244eac9SBenno Rice pmap_kenter(vm_offset_t va, vm_offset_t pa)
11415244eac9SBenno Rice {
11425244eac9SBenno Rice 	u_int		pte_lo;
11435244eac9SBenno Rice 	int		error;
11445244eac9SBenno Rice 	int		i;
11455244eac9SBenno Rice 
11465244eac9SBenno Rice #if 0
11475244eac9SBenno Rice 	if (va < VM_MIN_KERNEL_ADDRESS)
11485244eac9SBenno Rice 		panic("pmap_kenter: attempt to enter non-kernel address %#x",
11495244eac9SBenno Rice 		    va);
11505244eac9SBenno Rice #endif
11515244eac9SBenno Rice 
115232bc7846SPeter Grehan 	pte_lo = PTE_I | PTE_G;
115332bc7846SPeter Grehan 	for (i = 0; i < pregions_sz; i++) {
115432bc7846SPeter Grehan 		if ((pa >= pregions[i].mr_start) &&
115532bc7846SPeter Grehan 		    (pa < (pregions[i].mr_start + pregions[i].mr_size))) {
11565244eac9SBenno Rice 			pte_lo &= ~(PTE_I | PTE_G);
11575244eac9SBenno Rice 			break;
11585244eac9SBenno Rice 		}
11595244eac9SBenno Rice 	}
11605244eac9SBenno Rice 
11615244eac9SBenno Rice 	error = pmap_pvo_enter(kernel_pmap, pmap_upvo_zone,
11625244eac9SBenno Rice 	    &pmap_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED);
11635244eac9SBenno Rice 
11645244eac9SBenno Rice 	if (error != 0 && error != ENOENT)
11655244eac9SBenno Rice 		panic("pmap_kenter: failed to enter va %#x pa %#x: %d", va,
11665244eac9SBenno Rice 		    pa, error);
11675244eac9SBenno Rice 
11685244eac9SBenno Rice 	/*
11695244eac9SBenno Rice 	 * Flush the real memory from the instruction cache.
11705244eac9SBenno Rice 	 */
11715244eac9SBenno Rice 	if ((pte_lo & (PTE_I | PTE_G)) == 0) {
11725244eac9SBenno Rice 		pmap_syncicache(pa, PAGE_SIZE);
11735244eac9SBenno Rice 	}
11745244eac9SBenno Rice }
11755244eac9SBenno Rice 
1176e79f59e8SBenno Rice /*
1177e79f59e8SBenno Rice  * Extract the physical page address associated with the given kernel virtual
1178e79f59e8SBenno Rice  * address.
1179e79f59e8SBenno Rice  */
11805244eac9SBenno Rice vm_offset_t
11815244eac9SBenno Rice pmap_kextract(vm_offset_t va)
11825244eac9SBenno Rice {
1183e79f59e8SBenno Rice 	struct		pvo_entry *pvo;
1184e79f59e8SBenno Rice 
1185e79f59e8SBenno Rice 	pvo = pmap_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
1186e79f59e8SBenno Rice 	if (pvo == NULL) {
11875244eac9SBenno Rice 		return (0);
11885244eac9SBenno Rice 	}
11895244eac9SBenno Rice 
1190e79f59e8SBenno Rice 	return ((pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF));
1191e79f59e8SBenno Rice }
1192e79f59e8SBenno Rice 
119388afb2a3SBenno Rice /*
119488afb2a3SBenno Rice  * Remove a wired page from kernel virtual address space.
119588afb2a3SBenno Rice  */
11965244eac9SBenno Rice void
11975244eac9SBenno Rice pmap_kremove(vm_offset_t va)
11985244eac9SBenno Rice {
119988afb2a3SBenno Rice 
120032bc7846SPeter Grehan 	pmap_remove(kernel_pmap, va, va + PAGE_SIZE);
12015244eac9SBenno Rice }
12025244eac9SBenno Rice 
12035244eac9SBenno Rice /*
12045244eac9SBenno Rice  * Map a range of physical addresses into kernel virtual address space.
12055244eac9SBenno Rice  *
12065244eac9SBenno Rice  * The value passed in *virt is a suggested virtual address for the mapping.
12075244eac9SBenno Rice  * Architectures which can support a direct-mapped physical to virtual region
12085244eac9SBenno Rice  * can return the appropriate address within that region, leaving '*virt'
12095244eac9SBenno Rice  * unchanged.  We cannot and therefore do not; *virt is updated with the
12105244eac9SBenno Rice  * first usable address after the mapped region.
12115244eac9SBenno Rice  */
12125244eac9SBenno Rice vm_offset_t
12135244eac9SBenno Rice pmap_map(vm_offset_t *virt, vm_offset_t pa_start, vm_offset_t pa_end, int prot)
12145244eac9SBenno Rice {
12155244eac9SBenno Rice 	vm_offset_t	sva, va;
12165244eac9SBenno Rice 
12175244eac9SBenno Rice 	sva = *virt;
12185244eac9SBenno Rice 	va = sva;
12195244eac9SBenno Rice 	for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE)
12205244eac9SBenno Rice 		pmap_kenter(va, pa_start);
12215244eac9SBenno Rice 	*virt = va;
12225244eac9SBenno Rice 	return (sva);
12235244eac9SBenno Rice }
12245244eac9SBenno Rice 
12255244eac9SBenno Rice int
12265244eac9SBenno Rice pmap_mincore(pmap_t pmap, vm_offset_t addr)
12275244eac9SBenno Rice {
12285244eac9SBenno Rice 	TODO;
12295244eac9SBenno Rice 	return (0);
12305244eac9SBenno Rice }
12315244eac9SBenno Rice 
12325244eac9SBenno Rice void
1233e79f59e8SBenno Rice pmap_object_init_pt(pmap_t pm, vm_offset_t addr, vm_object_t object,
12345244eac9SBenno Rice 		    vm_pindex_t pindex, vm_size_t size, int limit)
1235bdf71f56SBenno Rice {
1236e79f59e8SBenno Rice 
1237e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
1238e79f59e8SBenno Rice 	    ("pmap_remove_pages: non current pmap"));
1239e79f59e8SBenno Rice 	/* XXX */
1240bdf71f56SBenno Rice }
1241bdf71f56SBenno Rice 
12425244eac9SBenno Rice /*
12435244eac9SBenno Rice  * Lower the permission for all mappings to a given page.
12445244eac9SBenno Rice  */
12455244eac9SBenno Rice void
12465244eac9SBenno Rice pmap_page_protect(vm_page_t m, vm_prot_t prot)
12475244eac9SBenno Rice {
12485244eac9SBenno Rice 	struct	pvo_head *pvo_head;
12495244eac9SBenno Rice 	struct	pvo_entry *pvo, *next_pvo;
12505244eac9SBenno Rice 	struct	pte *pt;
12515244eac9SBenno Rice 
12525244eac9SBenno Rice 	/*
12535244eac9SBenno Rice 	 * Since the routine only downgrades protection, if the
12545244eac9SBenno Rice 	 * maximal protection is desired, there isn't any change
12555244eac9SBenno Rice 	 * to be made.
12565244eac9SBenno Rice 	 */
12575244eac9SBenno Rice 	if ((prot & (VM_PROT_READ|VM_PROT_WRITE)) ==
12585244eac9SBenno Rice 	    (VM_PROT_READ|VM_PROT_WRITE))
12595244eac9SBenno Rice 		return;
12605244eac9SBenno Rice 
12615244eac9SBenno Rice 	pvo_head = vm_page_to_pvoh(m);
12625244eac9SBenno Rice 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
12635244eac9SBenno Rice 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
12645244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
12655244eac9SBenno Rice 
12665244eac9SBenno Rice 		/*
12675244eac9SBenno Rice 		 * Downgrading to no mapping at all, we just remove the entry.
12685244eac9SBenno Rice 		 */
12695244eac9SBenno Rice 		if ((prot & VM_PROT_READ) == 0) {
12705244eac9SBenno Rice 			pmap_pvo_remove(pvo, -1);
12715244eac9SBenno Rice 			continue;
12725244eac9SBenno Rice 		}
12735244eac9SBenno Rice 
12745244eac9SBenno Rice 		/*
12755244eac9SBenno Rice 		 * If EXEC permission is being revoked, just clear the flag
12765244eac9SBenno Rice 		 * in the PVO.
12775244eac9SBenno Rice 		 */
12785244eac9SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
12795244eac9SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
12805244eac9SBenno Rice 
12815244eac9SBenno Rice 		/*
12825244eac9SBenno Rice 		 * If this entry is already RO, don't diddle with the page
12835244eac9SBenno Rice 		 * table.
12845244eac9SBenno Rice 		 */
12855244eac9SBenno Rice 		if ((pvo->pvo_pte.pte_lo & PTE_PP) == PTE_BR) {
12865244eac9SBenno Rice 			PMAP_PVO_CHECK(pvo);
12875244eac9SBenno Rice 			continue;
12885244eac9SBenno Rice 		}
12895244eac9SBenno Rice 
12905244eac9SBenno Rice 		/*
12915244eac9SBenno Rice 		 * Grab the PTE before we diddle the bits so pvo_to_pte can
12925244eac9SBenno Rice 		 * verify the pte contents are as expected.
12935244eac9SBenno Rice 		 */
12945244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
12955244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_PP;
12965244eac9SBenno Rice 		pvo->pvo_pte.pte_lo |= PTE_BR;
12975244eac9SBenno Rice 		if (pt != NULL)
12985244eac9SBenno Rice 			pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
12995244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
13005244eac9SBenno Rice 	}
13015244eac9SBenno Rice }
13025244eac9SBenno Rice 
13035244eac9SBenno Rice /*
13047f3a4093SMike Silbersack  * Returns true if the pmap's pv is one of the first
13057f3a4093SMike Silbersack  * 16 pvs linked to from this page.  This count may
13067f3a4093SMike Silbersack  * be changed upwards or downwards in the future; it
13077f3a4093SMike Silbersack  * is only necessary that true be returned for a small
13087f3a4093SMike Silbersack  * subset of pmaps for proper page aging.
13097f3a4093SMike Silbersack  */
13105244eac9SBenno Rice boolean_t
13117f3a4093SMike Silbersack pmap_page_exists_quick(pmap_t pmap, vm_page_t m)
13125244eac9SBenno Rice {
131303b6e025SPeter Grehan         int loops;
131403b6e025SPeter Grehan 	struct pvo_entry *pvo;
131503b6e025SPeter Grehan 
131603b6e025SPeter Grehan         if (!pmap_initialized || (m->flags & PG_FICTITIOUS))
131703b6e025SPeter Grehan                 return FALSE;
131803b6e025SPeter Grehan 
131903b6e025SPeter Grehan 	loops = 0;
132003b6e025SPeter Grehan 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
132103b6e025SPeter Grehan 		if (pvo->pvo_pmap == pmap)
132203b6e025SPeter Grehan 			return (TRUE);
132303b6e025SPeter Grehan 		if (++loops >= 16)
132403b6e025SPeter Grehan 			break;
132503b6e025SPeter Grehan 	}
132603b6e025SPeter Grehan 
132703b6e025SPeter Grehan 	return (FALSE);
13285244eac9SBenno Rice }
13295244eac9SBenno Rice 
13305244eac9SBenno Rice static u_int	pmap_vsidcontext;
13315244eac9SBenno Rice 
13325244eac9SBenno Rice void
13335244eac9SBenno Rice pmap_pinit(pmap_t pmap)
13345244eac9SBenno Rice {
13355244eac9SBenno Rice 	int	i, mask;
13365244eac9SBenno Rice 	u_int	entropy;
13375244eac9SBenno Rice 
13385244eac9SBenno Rice 	entropy = 0;
13395244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(entropy));
13405244eac9SBenno Rice 
13415244eac9SBenno Rice 	/*
13425244eac9SBenno Rice 	 * Allocate some segment registers for this pmap.
13435244eac9SBenno Rice 	 */
13445244eac9SBenno Rice 	for (i = 0; i < NPMAPS; i += VSID_NBPW) {
13455244eac9SBenno Rice 		u_int	hash, n;
13465244eac9SBenno Rice 
13475244eac9SBenno Rice 		/*
13485244eac9SBenno Rice 		 * Create a new value by mutiplying by a prime and adding in
13495244eac9SBenno Rice 		 * entropy from the timebase register.  This is to make the
13505244eac9SBenno Rice 		 * VSID more random so that the PT hash function collides
13515244eac9SBenno Rice 		 * less often.  (Note that the prime casues gcc to do shifts
13525244eac9SBenno Rice 		 * instead of a multiply.)
13535244eac9SBenno Rice 		 */
13545244eac9SBenno Rice 		pmap_vsidcontext = (pmap_vsidcontext * 0x1105) + entropy;
13555244eac9SBenno Rice 		hash = pmap_vsidcontext & (NPMAPS - 1);
13565244eac9SBenno Rice 		if (hash == 0)		/* 0 is special, avoid it */
13575244eac9SBenno Rice 			continue;
13585244eac9SBenno Rice 		n = hash >> 5;
13595244eac9SBenno Rice 		mask = 1 << (hash & (VSID_NBPW - 1));
13605244eac9SBenno Rice 		hash = (pmap_vsidcontext & 0xfffff);
13615244eac9SBenno Rice 		if (pmap_vsid_bitmap[n] & mask) {	/* collision? */
13625244eac9SBenno Rice 			/* anything free in this bucket? */
13635244eac9SBenno Rice 			if (pmap_vsid_bitmap[n] == 0xffffffff) {
13645244eac9SBenno Rice 				entropy = (pmap_vsidcontext >> 20);
13655244eac9SBenno Rice 				continue;
13665244eac9SBenno Rice 			}
13675244eac9SBenno Rice 			i = ffs(~pmap_vsid_bitmap[i]) - 1;
13685244eac9SBenno Rice 			mask = 1 << i;
13695244eac9SBenno Rice 			hash &= 0xfffff & ~(VSID_NBPW - 1);
13705244eac9SBenno Rice 			hash |= i;
13715244eac9SBenno Rice 		}
13725244eac9SBenno Rice 		pmap_vsid_bitmap[n] |= mask;
13735244eac9SBenno Rice 		for (i = 0; i < 16; i++)
13745244eac9SBenno Rice 			pmap->pm_sr[i] = VSID_MAKE(i, hash);
13755244eac9SBenno Rice 		return;
13765244eac9SBenno Rice 	}
13775244eac9SBenno Rice 
13785244eac9SBenno Rice 	panic("pmap_pinit: out of segments");
13795244eac9SBenno Rice }
13805244eac9SBenno Rice 
13815244eac9SBenno Rice /*
13825244eac9SBenno Rice  * Initialize the pmap associated with process 0.
13835244eac9SBenno Rice  */
13845244eac9SBenno Rice void
13855244eac9SBenno Rice pmap_pinit0(pmap_t pm)
13865244eac9SBenno Rice {
13875244eac9SBenno Rice 
13885244eac9SBenno Rice 	pmap_pinit(pm);
13895244eac9SBenno Rice 	bzero(&pm->pm_stats, sizeof(pm->pm_stats));
13905244eac9SBenno Rice }
13915244eac9SBenno Rice 
13925244eac9SBenno Rice void
13935244eac9SBenno Rice pmap_pinit2(pmap_t pmap)
13945244eac9SBenno Rice {
13955244eac9SBenno Rice 	/* XXX: Remove this stub when no longer called */
13965244eac9SBenno Rice }
13975244eac9SBenno Rice 
13985244eac9SBenno Rice void
13993e440943SBenno Rice pmap_prefault(pmap_t pm, vm_offset_t va, vm_map_entry_t entry)
14005244eac9SBenno Rice {
14013e440943SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
14023e440943SBenno Rice 	    ("pmap_prefault: non current pmap"));
14033e440943SBenno Rice 	/* XXX */
14045244eac9SBenno Rice }
14055244eac9SBenno Rice 
1406e79f59e8SBenno Rice /*
1407e79f59e8SBenno Rice  * Set the physical protection on the specified range of this map as requested.
1408e79f59e8SBenno Rice  */
14095244eac9SBenno Rice void
1410e79f59e8SBenno Rice pmap_protect(pmap_t pm, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot)
14115244eac9SBenno Rice {
1412e79f59e8SBenno Rice 	struct	pvo_entry *pvo;
1413e79f59e8SBenno Rice 	struct	pte *pt;
1414e79f59e8SBenno Rice 	int	pteidx;
1415e79f59e8SBenno Rice 
1416e79f59e8SBenno Rice 	CTR4(KTR_PMAP, "pmap_protect: pm=%p sva=%#x eva=%#x prot=%#x", pm, sva,
1417e79f59e8SBenno Rice 	    eva, prot);
1418e79f59e8SBenno Rice 
1419e79f59e8SBenno Rice 
1420e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
1421e79f59e8SBenno Rice 	    ("pmap_protect: non current pmap"));
1422e79f59e8SBenno Rice 
1423e79f59e8SBenno Rice 	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
1424e79f59e8SBenno Rice 		pmap_remove(pm, sva, eva);
1425e79f59e8SBenno Rice 		return;
1426e79f59e8SBenno Rice 	}
1427e79f59e8SBenno Rice 
1428e79f59e8SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
1429e79f59e8SBenno Rice 		pvo = pmap_pvo_find_va(pm, sva, &pteidx);
1430e79f59e8SBenno Rice 		if (pvo == NULL)
1431e79f59e8SBenno Rice 			continue;
1432e79f59e8SBenno Rice 
1433e79f59e8SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
1434e79f59e8SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
1435e79f59e8SBenno Rice 
1436e79f59e8SBenno Rice 		/*
1437e79f59e8SBenno Rice 		 * Grab the PTE pointer before we diddle with the cached PTE
1438e79f59e8SBenno Rice 		 * copy.
1439e79f59e8SBenno Rice 		 */
1440e79f59e8SBenno Rice 		pt = pmap_pvo_to_pte(pvo, pteidx);
1441e79f59e8SBenno Rice 		/*
1442e79f59e8SBenno Rice 		 * Change the protection of the page.
1443e79f59e8SBenno Rice 		 */
1444e79f59e8SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_PP;
1445e79f59e8SBenno Rice 		pvo->pvo_pte.pte_lo |= PTE_BR;
1446e79f59e8SBenno Rice 
1447e79f59e8SBenno Rice 		/*
1448e79f59e8SBenno Rice 		 * If the PVO is in the page table, update that pte as well.
1449e79f59e8SBenno Rice 		 */
1450e79f59e8SBenno Rice 		if (pt != NULL)
1451e79f59e8SBenno Rice 			pmap_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
1452e79f59e8SBenno Rice 	}
14535244eac9SBenno Rice }
14545244eac9SBenno Rice 
14555244eac9SBenno Rice vm_offset_t
14565244eac9SBenno Rice pmap_phys_address(int ppn)
14575244eac9SBenno Rice {
14585244eac9SBenno Rice 	TODO;
14595244eac9SBenno Rice 	return (0);
14605244eac9SBenno Rice }
14615244eac9SBenno Rice 
146288afb2a3SBenno Rice /*
146388afb2a3SBenno Rice  * Map a list of wired pages into kernel virtual address space.  This is
146488afb2a3SBenno Rice  * intended for temporary mappings which do not need page modification or
146588afb2a3SBenno Rice  * references recorded.  Existing mappings in the region are overwritten.
146688afb2a3SBenno Rice  */
14675244eac9SBenno Rice void
146803b6e025SPeter Grehan pmap_qenter(vm_offset_t sva, vm_page_t *m, int count)
14695244eac9SBenno Rice {
147003b6e025SPeter Grehan 	vm_offset_t va;
14715244eac9SBenno Rice 
147203b6e025SPeter Grehan 	va = sva;
147303b6e025SPeter Grehan 	while (count-- > 0) {
147403b6e025SPeter Grehan 		pmap_kenter(va, VM_PAGE_TO_PHYS(*m));
147503b6e025SPeter Grehan 		va += PAGE_SIZE;
147603b6e025SPeter Grehan 		m++;
147703b6e025SPeter Grehan 	}
14785244eac9SBenno Rice }
14795244eac9SBenno Rice 
148088afb2a3SBenno Rice /*
148188afb2a3SBenno Rice  * Remove page mappings from kernel virtual address space.  Intended for
148288afb2a3SBenno Rice  * temporary mappings entered by pmap_qenter.
148388afb2a3SBenno Rice  */
14845244eac9SBenno Rice void
148503b6e025SPeter Grehan pmap_qremove(vm_offset_t sva, int count)
14865244eac9SBenno Rice {
148703b6e025SPeter Grehan 	vm_offset_t va;
148888afb2a3SBenno Rice 
148903b6e025SPeter Grehan 	va = sva;
149003b6e025SPeter Grehan 	while (count-- > 0) {
149188afb2a3SBenno Rice 		pmap_kremove(va);
149203b6e025SPeter Grehan 		va += PAGE_SIZE;
149303b6e025SPeter Grehan 	}
14945244eac9SBenno Rice }
14955244eac9SBenno Rice 
14965244eac9SBenno Rice void
14975244eac9SBenno Rice pmap_release(pmap_t pmap)
14985244eac9SBenno Rice {
149932bc7846SPeter Grehan         int idx, mask;
150032bc7846SPeter Grehan 
150132bc7846SPeter Grehan 	/*
150232bc7846SPeter Grehan 	 * Free segment register's VSID
150332bc7846SPeter Grehan 	 */
150432bc7846SPeter Grehan         if (pmap->pm_sr[0] == 0)
150532bc7846SPeter Grehan                 panic("pmap_release");
150632bc7846SPeter Grehan 
150732bc7846SPeter Grehan         idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1);
150832bc7846SPeter Grehan         mask = 1 << (idx % VSID_NBPW);
150932bc7846SPeter Grehan         idx /= VSID_NBPW;
151032bc7846SPeter Grehan         pmap_vsid_bitmap[idx] &= ~mask;
15115244eac9SBenno Rice }
15125244eac9SBenno Rice 
151388afb2a3SBenno Rice /*
151488afb2a3SBenno Rice  * Remove the given range of addresses from the specified map.
151588afb2a3SBenno Rice  */
15165244eac9SBenno Rice void
151788afb2a3SBenno Rice pmap_remove(pmap_t pm, vm_offset_t sva, vm_offset_t eva)
15185244eac9SBenno Rice {
151988afb2a3SBenno Rice 	struct	pvo_entry *pvo;
152088afb2a3SBenno Rice 	int	pteidx;
152188afb2a3SBenno Rice 
152288afb2a3SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
152388afb2a3SBenno Rice 		pvo = pmap_pvo_find_va(pm, sva, &pteidx);
152488afb2a3SBenno Rice 		if (pvo != NULL) {
152588afb2a3SBenno Rice 			pmap_pvo_remove(pvo, pteidx);
152688afb2a3SBenno Rice 		}
152788afb2a3SBenno Rice 	}
15285244eac9SBenno Rice }
15295244eac9SBenno Rice 
1530e79f59e8SBenno Rice /*
153103b6e025SPeter Grehan  * Remove physical page from all pmaps in which it resides. pmap_pvo_remove()
153203b6e025SPeter Grehan  * will reflect changes in pte's back to the vm_page.
153303b6e025SPeter Grehan  */
153403b6e025SPeter Grehan void
153503b6e025SPeter Grehan pmap_remove_all(vm_page_t m)
153603b6e025SPeter Grehan {
153703b6e025SPeter Grehan 	struct  pvo_head *pvo_head;
153803b6e025SPeter Grehan 	struct	pvo_entry *pvo, *next_pvo;
153903b6e025SPeter Grehan 
154003b6e025SPeter Grehan 	KASSERT((m->flags & (PG_FICTITIOUS|PG_UNMANAGED)) == 0,
154103b6e025SPeter Grehan 	    ("pv_remove_all: illegal for unmanaged page %#x",
154203b6e025SPeter Grehan 	    VM_PAGE_TO_PHYS(m)));
154303b6e025SPeter Grehan 
154403b6e025SPeter Grehan 	pvo_head = vm_page_to_pvoh(m);
154503b6e025SPeter Grehan 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
154603b6e025SPeter Grehan 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
154703b6e025SPeter Grehan 
154803b6e025SPeter Grehan 		PMAP_PVO_CHECK(pvo);	/* sanity check */
154903b6e025SPeter Grehan 		pmap_pvo_remove(pvo, -1);
155003b6e025SPeter Grehan 	}
155103b6e025SPeter Grehan 	vm_page_flag_clear(m, PG_WRITEABLE);
155203b6e025SPeter Grehan }
155303b6e025SPeter Grehan 
155403b6e025SPeter Grehan /*
1555e79f59e8SBenno Rice  * Remove all pages from specified address space, this aids process exit
1556e79f59e8SBenno Rice  * speeds.  This is much faster than pmap_remove in the case of running down
1557e79f59e8SBenno Rice  * an entire address space.  Only works for the current pmap.
1558e79f59e8SBenno Rice  */
15595244eac9SBenno Rice void
1560e79f59e8SBenno Rice pmap_remove_pages(pmap_t pm, vm_offset_t sva, vm_offset_t eva)
15615244eac9SBenno Rice {
1562e79f59e8SBenno Rice 
1563e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
1564e79f59e8SBenno Rice 	    ("pmap_remove_pages: non current pmap"));
1565e79f59e8SBenno Rice 	pmap_remove(pm, sva, eva);
15665244eac9SBenno Rice }
15675244eac9SBenno Rice 
1568316ec49aSScott Long #ifndef KSTACK_MAX_PAGES
1569316ec49aSScott Long #define KSTACK_MAX_PAGES 32
1570316ec49aSScott Long #endif
1571316ec49aSScott Long 
15725244eac9SBenno Rice /*
15735244eac9SBenno Rice  * Create the kernel stack and pcb for a new thread.
15745244eac9SBenno Rice  * This routine directly affects the fork perf for a process and
15755244eac9SBenno Rice  * create performance for a thread.
15765244eac9SBenno Rice  */
15775244eac9SBenno Rice void
1578316ec49aSScott Long pmap_new_thread(struct thread *td, int pages)
15795244eac9SBenno Rice {
158024a4e806SPeter Grehan 	vm_page_t	ma[KSTACK_MAX_PAGES];
15815244eac9SBenno Rice 	vm_object_t	ksobj;
15825244eac9SBenno Rice 	vm_offset_t	ks;
15835244eac9SBenno Rice 	vm_page_t	m;
15845244eac9SBenno Rice 	u_int		i;
15855244eac9SBenno Rice 
158624a4e806SPeter Grehan 	/* Bounds check */
158724a4e806SPeter Grehan 	if (pages <= 1)
158824a4e806SPeter Grehan 		pages = KSTACK_PAGES;
158924a4e806SPeter Grehan 	else if (pages > KSTACK_MAX_PAGES)
159024a4e806SPeter Grehan 		pages = KSTACK_MAX_PAGES;
159124a4e806SPeter Grehan 
15925244eac9SBenno Rice 	/*
15935244eac9SBenno Rice 	 * Allocate object for the kstack.
15945244eac9SBenno Rice 	 */
1595316ec49aSScott Long 	ksobj = vm_object_allocate(OBJT_DEFAULT, pages);
15965244eac9SBenno Rice 	td->td_kstack_obj = ksobj;
15975244eac9SBenno Rice 
15985244eac9SBenno Rice 	/*
15995244eac9SBenno Rice 	 * Get a kernel virtual address for the kstack for this thread.
16005244eac9SBenno Rice 	 */
16015244eac9SBenno Rice 	ks = kmem_alloc_nofault(kernel_map,
1602316ec49aSScott Long 	    (pages + KSTACK_GUARD_PAGES) * PAGE_SIZE);
16035244eac9SBenno Rice 	if (ks == 0)
16045244eac9SBenno Rice 		panic("pmap_new_thread: kstack allocation failed");
16055244eac9SBenno Rice 	TLBIE(ks);
16065244eac9SBenno Rice 	ks += KSTACK_GUARD_PAGES * PAGE_SIZE;
16075244eac9SBenno Rice 	td->td_kstack = ks;
16085244eac9SBenno Rice 
1609316ec49aSScott Long 	/*
1610316ec49aSScott Long 	 * Knowing the number of pages allocated is useful when you
1611316ec49aSScott Long 	 * want to deallocate them.
1612316ec49aSScott Long 	 */
1613316ec49aSScott Long 	td->td_kstack_pages = pages;
1614316ec49aSScott Long 
1615316ec49aSScott Long 	for (i = 0; i < pages; i++) {
16165244eac9SBenno Rice 		/*
16175244eac9SBenno Rice 		 * Get a kernel stack page.
16185244eac9SBenno Rice 		 */
16197ffcf9ecSAlan Cox 		m = vm_page_grab(ksobj, i,
16207ffcf9ecSAlan Cox 		    VM_ALLOC_NORMAL | VM_ALLOC_RETRY | VM_ALLOC_WIRED);
162124a4e806SPeter Grehan 		ma[i] = m;
16225244eac9SBenno Rice 
162303b6e025SPeter Grehan                 vm_page_lock_queues();
16245244eac9SBenno Rice 		vm_page_wakeup(m);
16255244eac9SBenno Rice 		vm_page_flag_clear(m, PG_ZERO);
16265244eac9SBenno Rice 		m->valid = VM_PAGE_BITS_ALL;
162703b6e025SPeter Grehan 		vm_page_unlock_queues();
16285244eac9SBenno Rice 	}
162924a4e806SPeter Grehan 
163024a4e806SPeter Grehan 	/*
163124a4e806SPeter Grehan 	 * Enter the page into the kernel address space
163224a4e806SPeter Grehan 	 */
163324a4e806SPeter Grehan 	pmap_qenter(ks, ma, pages);
16345244eac9SBenno Rice }
16355244eac9SBenno Rice 
16365244eac9SBenno Rice void
16375244eac9SBenno Rice pmap_dispose_thread(struct thread *td)
16385244eac9SBenno Rice {
163924a4e806SPeter Grehan 	vm_object_t ksobj;
164024a4e806SPeter Grehan 	vm_offset_t ks;
164124a4e806SPeter Grehan 	vm_page_t m;
164224a4e806SPeter Grehan 	int i;
164324a4e806SPeter Grehan 	int pages;
164424a4e806SPeter Grehan 
164524a4e806SPeter Grehan 	pages = td->td_kstack_pages;
164624a4e806SPeter Grehan 	ksobj = td->td_kstack_obj;
164724a4e806SPeter Grehan 	ks = td->td_kstack;
164824a4e806SPeter Grehan 	for (i = 0; i < pages ; i++) {
164924a4e806SPeter Grehan 		m = vm_page_lookup(ksobj, i);
165024a4e806SPeter Grehan 		if (m == NULL)
165124a4e806SPeter Grehan 			panic("pmap_dispose_thread: kstack already missing?");
165224a4e806SPeter Grehan 		vm_page_lock_queues();
165324a4e806SPeter Grehan 		vm_page_busy(m);
165424a4e806SPeter Grehan 		vm_page_unwire(m, 0);
165524a4e806SPeter Grehan 		vm_page_free(m);
165624a4e806SPeter Grehan 		vm_page_unlock_queues();
165724a4e806SPeter Grehan 	}
165824a4e806SPeter Grehan 	pmap_qremove(ks, pages);
165924a4e806SPeter Grehan 	kmem_free(kernel_map, ks - (KSTACK_GUARD_PAGES * PAGE_SIZE),
166024a4e806SPeter Grehan 	   (pages + KSTACK_GUARD_PAGES) * PAGE_SIZE);
166124a4e806SPeter Grehan 	vm_object_deallocate(ksobj);
16625244eac9SBenno Rice }
16635244eac9SBenno Rice 
16645244eac9SBenno Rice void
1665316ec49aSScott Long pmap_new_altkstack(struct thread *td, int pages)
1666316ec49aSScott Long {
166724a4e806SPeter Grehan 	/* shuffle the original stack */
166824a4e806SPeter Grehan 	td->td_altkstack_obj = td->td_kstack_obj;
166924a4e806SPeter Grehan 	td->td_altkstack = td->td_kstack;
167024a4e806SPeter Grehan 	td->td_altkstack_pages = td->td_kstack_pages;
167124a4e806SPeter Grehan 
167224a4e806SPeter Grehan 	pmap_new_thread(td, pages);
1673316ec49aSScott Long }
1674316ec49aSScott Long 
1675316ec49aSScott Long void
1676316ec49aSScott Long pmap_dispose_altkstack(struct thread *td)
1677316ec49aSScott Long {
167824a4e806SPeter Grehan 	pmap_dispose_thread(td);
167924a4e806SPeter Grehan 
168024a4e806SPeter Grehan 	/* restore the original kstack */
168124a4e806SPeter Grehan 	td->td_kstack = td->td_altkstack;
168224a4e806SPeter Grehan 	td->td_kstack_obj = td->td_altkstack_obj;
168324a4e806SPeter Grehan 	td->td_kstack_pages = td->td_altkstack_pages;
168424a4e806SPeter Grehan 	td->td_altkstack = 0;
168524a4e806SPeter Grehan 	td->td_altkstack_obj = NULL;
168624a4e806SPeter Grehan 	td->td_altkstack_pages = 0;
1687316ec49aSScott Long }
1688316ec49aSScott Long 
1689316ec49aSScott Long void
16905244eac9SBenno Rice pmap_swapin_thread(struct thread *td)
16915244eac9SBenno Rice {
169224a4e806SPeter Grehan 	vm_page_t ma[KSTACK_MAX_PAGES];
169324a4e806SPeter Grehan 	vm_object_t ksobj;
169424a4e806SPeter Grehan 	vm_offset_t ks;
169524a4e806SPeter Grehan 	vm_page_t m;
169624a4e806SPeter Grehan 	int rv;
169724a4e806SPeter Grehan 	int i;
169824a4e806SPeter Grehan 	int pages;
169924a4e806SPeter Grehan 
170024a4e806SPeter Grehan 	pages = td->td_kstack_pages;
170124a4e806SPeter Grehan 	ksobj = td->td_kstack_obj;
170224a4e806SPeter Grehan 	ks = td->td_kstack;
170324a4e806SPeter Grehan 	for (i = 0; i < pages; i++) {
170424a4e806SPeter Grehan 		m = vm_page_grab(ksobj, i, VM_ALLOC_NORMAL | VM_ALLOC_RETRY);
170524a4e806SPeter Grehan 		if (m->valid != VM_PAGE_BITS_ALL) {
170624a4e806SPeter Grehan 			rv = vm_pager_get_pages(ksobj, &m, 1, 0);
170724a4e806SPeter Grehan 			if (rv != VM_PAGER_OK)
170824a4e806SPeter Grehan 				panic("pmap_swapin_thread: cannot get kstack");
170924a4e806SPeter Grehan 			m = vm_page_lookup(ksobj, i);
171024a4e806SPeter Grehan 			m->valid = VM_PAGE_BITS_ALL;
17115244eac9SBenno Rice 		}
171224a4e806SPeter Grehan 		ma[i] = m;
171324a4e806SPeter Grehan 		vm_page_lock_queues();
171424a4e806SPeter Grehan 		vm_page_wire(m);
171524a4e806SPeter Grehan 		vm_page_wakeup(m);
171624a4e806SPeter Grehan 		vm_page_unlock_queues();
171724a4e806SPeter Grehan 	}
171824a4e806SPeter Grehan 	pmap_qenter(ks, ma, pages);
171924a4e806SPeter Grehan }
172024a4e806SPeter Grehan 
17215244eac9SBenno Rice 
17225244eac9SBenno Rice void
17235244eac9SBenno Rice pmap_swapout_thread(struct thread *td)
17245244eac9SBenno Rice {
172524a4e806SPeter Grehan 	vm_object_t ksobj;
172624a4e806SPeter Grehan 	vm_offset_t ks;
172724a4e806SPeter Grehan 	vm_page_t m;
172824a4e806SPeter Grehan 	int i;
172924a4e806SPeter Grehan 	int pages;
173024a4e806SPeter Grehan 
173124a4e806SPeter Grehan 	pages = td->td_kstack_pages;
173224a4e806SPeter Grehan 	ksobj = td->td_kstack_obj;
173324a4e806SPeter Grehan 	ks = (vm_offset_t)td->td_kstack;
173424a4e806SPeter Grehan 	for (i = 0; i < pages; i++) {
173524a4e806SPeter Grehan 		m = vm_page_lookup(ksobj, i);
173624a4e806SPeter Grehan 		if (m == NULL)
173724a4e806SPeter Grehan 			panic("pmap_swapout_thread: kstack already missing?");
173824a4e806SPeter Grehan 		vm_page_lock_queues();
173924a4e806SPeter Grehan 		vm_page_dirty(m);
174024a4e806SPeter Grehan 		vm_page_unwire(m, 0);
174124a4e806SPeter Grehan 		vm_page_unlock_queues();
174224a4e806SPeter Grehan 	}
174324a4e806SPeter Grehan 	pmap_qremove(ks, pages);
17445244eac9SBenno Rice }
17455244eac9SBenno Rice 
17465244eac9SBenno Rice /*
17475244eac9SBenno Rice  * Allocate a physical page of memory directly from the phys_avail map.
17485244eac9SBenno Rice  * Can only be called from pmap_bootstrap before avail start and end are
17495244eac9SBenno Rice  * calculated.
17505244eac9SBenno Rice  */
17515244eac9SBenno Rice static vm_offset_t
17525244eac9SBenno Rice pmap_bootstrap_alloc(vm_size_t size, u_int align)
17535244eac9SBenno Rice {
17545244eac9SBenno Rice 	vm_offset_t	s, e;
17555244eac9SBenno Rice 	int		i, j;
17565244eac9SBenno Rice 
17575244eac9SBenno Rice 	size = round_page(size);
17585244eac9SBenno Rice 	for (i = 0; phys_avail[i + 1] != 0; i += 2) {
17595244eac9SBenno Rice 		if (align != 0)
17605244eac9SBenno Rice 			s = (phys_avail[i] + align - 1) & ~(align - 1);
17615244eac9SBenno Rice 		else
17625244eac9SBenno Rice 			s = phys_avail[i];
17635244eac9SBenno Rice 		e = s + size;
17645244eac9SBenno Rice 
17655244eac9SBenno Rice 		if (s < phys_avail[i] || e > phys_avail[i + 1])
17665244eac9SBenno Rice 			continue;
17675244eac9SBenno Rice 
17685244eac9SBenno Rice 		if (s == phys_avail[i]) {
17695244eac9SBenno Rice 			phys_avail[i] += size;
17705244eac9SBenno Rice 		} else if (e == phys_avail[i + 1]) {
17715244eac9SBenno Rice 			phys_avail[i + 1] -= size;
17725244eac9SBenno Rice 		} else {
17735244eac9SBenno Rice 			for (j = phys_avail_count * 2; j > i; j -= 2) {
17745244eac9SBenno Rice 				phys_avail[j] = phys_avail[j - 2];
17755244eac9SBenno Rice 				phys_avail[j + 1] = phys_avail[j - 1];
17765244eac9SBenno Rice 			}
17775244eac9SBenno Rice 
17785244eac9SBenno Rice 			phys_avail[i + 3] = phys_avail[i + 1];
17795244eac9SBenno Rice 			phys_avail[i + 1] = s;
17805244eac9SBenno Rice 			phys_avail[i + 2] = e;
17815244eac9SBenno Rice 			phys_avail_count++;
17825244eac9SBenno Rice 		}
17835244eac9SBenno Rice 
17845244eac9SBenno Rice 		return (s);
17855244eac9SBenno Rice 	}
17865244eac9SBenno Rice 	panic("pmap_bootstrap_alloc: could not allocate memory");
17875244eac9SBenno Rice }
17885244eac9SBenno Rice 
17895244eac9SBenno Rice /*
17905244eac9SBenno Rice  * Return an unmapped pvo for a kernel virtual address.
17915244eac9SBenno Rice  * Used by pmap functions that operate on physical pages.
17925244eac9SBenno Rice  */
17935244eac9SBenno Rice static struct pvo_entry *
17945244eac9SBenno Rice pmap_rkva_alloc(void)
17955244eac9SBenno Rice {
17965244eac9SBenno Rice 	struct		pvo_entry *pvo;
17975244eac9SBenno Rice 	struct		pte *pt;
17985244eac9SBenno Rice 	vm_offset_t	kva;
17995244eac9SBenno Rice 	int		pteidx;
18005244eac9SBenno Rice 
18015244eac9SBenno Rice 	if (pmap_rkva_count == 0)
18025244eac9SBenno Rice 		panic("pmap_rkva_alloc: no more reserved KVAs");
18035244eac9SBenno Rice 
18045244eac9SBenno Rice 	kva = pmap_rkva_start + (PAGE_SIZE * --pmap_rkva_count);
18055244eac9SBenno Rice 	pmap_kenter(kva, 0);
18065244eac9SBenno Rice 
18075244eac9SBenno Rice 	pvo = pmap_pvo_find_va(kernel_pmap, kva, &pteidx);
18085244eac9SBenno Rice 
18095244eac9SBenno Rice 	if (pvo == NULL)
18105244eac9SBenno Rice 		panic("pmap_kva_alloc: pmap_pvo_find_va failed");
18115244eac9SBenno Rice 
18125244eac9SBenno Rice 	pt = pmap_pvo_to_pte(pvo, pteidx);
18135244eac9SBenno Rice 
18145244eac9SBenno Rice 	if (pt == NULL)
18155244eac9SBenno Rice 		panic("pmap_kva_alloc: pmap_pvo_to_pte failed");
18165244eac9SBenno Rice 
18175244eac9SBenno Rice 	pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
18185244eac9SBenno Rice 	PVO_PTEGIDX_CLR(pvo);
18195244eac9SBenno Rice 
18205244eac9SBenno Rice 	pmap_pte_overflow++;
18215244eac9SBenno Rice 
18225244eac9SBenno Rice 	return (pvo);
18235244eac9SBenno Rice }
18245244eac9SBenno Rice 
18255244eac9SBenno Rice static void
18265244eac9SBenno Rice pmap_pa_map(struct pvo_entry *pvo, vm_offset_t pa, struct pte *saved_pt,
18275244eac9SBenno Rice     int *depth_p)
18285244eac9SBenno Rice {
18295244eac9SBenno Rice 	struct	pte *pt;
18305244eac9SBenno Rice 
18315244eac9SBenno Rice 	/*
18325244eac9SBenno Rice 	 * If this pvo already has a valid pte, we need to save it so it can
18335244eac9SBenno Rice 	 * be restored later.  We then just reload the new PTE over the old
18345244eac9SBenno Rice 	 * slot.
18355244eac9SBenno Rice 	 */
18365244eac9SBenno Rice 	if (saved_pt != NULL) {
18375244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
18385244eac9SBenno Rice 
18395244eac9SBenno Rice 		if (pt != NULL) {
18405244eac9SBenno Rice 			pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
18415244eac9SBenno Rice 			PVO_PTEGIDX_CLR(pvo);
18425244eac9SBenno Rice 			pmap_pte_overflow++;
18435244eac9SBenno Rice 		}
18445244eac9SBenno Rice 
18455244eac9SBenno Rice 		*saved_pt = pvo->pvo_pte;
18465244eac9SBenno Rice 
18475244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_RPGN;
18485244eac9SBenno Rice 	}
18495244eac9SBenno Rice 
18505244eac9SBenno Rice 	pvo->pvo_pte.pte_lo |= pa;
18515244eac9SBenno Rice 
18525244eac9SBenno Rice 	if (!pmap_pte_spill(pvo->pvo_vaddr))
18535244eac9SBenno Rice 		panic("pmap_pa_map: could not spill pvo %p", pvo);
18545244eac9SBenno Rice 
18555244eac9SBenno Rice 	if (depth_p != NULL)
18565244eac9SBenno Rice 		(*depth_p)++;
18575244eac9SBenno Rice }
18585244eac9SBenno Rice 
18595244eac9SBenno Rice static void
18605244eac9SBenno Rice pmap_pa_unmap(struct pvo_entry *pvo, struct pte *saved_pt, int *depth_p)
18615244eac9SBenno Rice {
18625244eac9SBenno Rice 	struct	pte *pt;
18635244eac9SBenno Rice 
18645244eac9SBenno Rice 	pt = pmap_pvo_to_pte(pvo, -1);
18655244eac9SBenno Rice 
18665244eac9SBenno Rice 	if (pt != NULL) {
18675244eac9SBenno Rice 		pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
18685244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
18695244eac9SBenno Rice 		pmap_pte_overflow++;
18705244eac9SBenno Rice 	}
18715244eac9SBenno Rice 
18725244eac9SBenno Rice 	pvo->pvo_pte.pte_lo &= ~PTE_RPGN;
18735244eac9SBenno Rice 
18745244eac9SBenno Rice 	/*
18755244eac9SBenno Rice 	 * If there is a saved PTE and it's valid, restore it and return.
18765244eac9SBenno Rice 	 */
18775244eac9SBenno Rice 	if (saved_pt != NULL && (saved_pt->pte_lo & PTE_RPGN) != 0) {
18785244eac9SBenno Rice 		if (depth_p != NULL && --(*depth_p) == 0)
18795244eac9SBenno Rice 			panic("pmap_pa_unmap: restoring but depth == 0");
18805244eac9SBenno Rice 
18815244eac9SBenno Rice 		pvo->pvo_pte = *saved_pt;
18825244eac9SBenno Rice 
18835244eac9SBenno Rice 		if (!pmap_pte_spill(pvo->pvo_vaddr))
18845244eac9SBenno Rice 			panic("pmap_pa_unmap: could not spill pvo %p", pvo);
18855244eac9SBenno Rice 	}
18865244eac9SBenno Rice }
18875244eac9SBenno Rice 
18885244eac9SBenno Rice static void
18895244eac9SBenno Rice pmap_syncicache(vm_offset_t pa, vm_size_t len)
18905244eac9SBenno Rice {
18915244eac9SBenno Rice 	__syncicache((void *)pa, len);
18925244eac9SBenno Rice }
18935244eac9SBenno Rice 
18945244eac9SBenno Rice static void
18955244eac9SBenno Rice tlbia(void)
18965244eac9SBenno Rice {
18975244eac9SBenno Rice 	caddr_t	i;
18985244eac9SBenno Rice 
18995244eac9SBenno Rice 	SYNC();
19005244eac9SBenno Rice 	for (i = 0; i < (caddr_t)0x00040000; i += 0x00001000) {
19015244eac9SBenno Rice 		TLBIE(i);
19025244eac9SBenno Rice 		EIEIO();
19035244eac9SBenno Rice 	}
19045244eac9SBenno Rice 	TLBSYNC();
19055244eac9SBenno Rice 	SYNC();
19065244eac9SBenno Rice }
19075244eac9SBenno Rice 
19085244eac9SBenno Rice static int
1909378862a7SJeff Roberson pmap_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head,
19105244eac9SBenno Rice     vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags)
19115244eac9SBenno Rice {
19125244eac9SBenno Rice 	struct	pvo_entry *pvo;
19135244eac9SBenno Rice 	u_int	sr;
19145244eac9SBenno Rice 	int	first;
19155244eac9SBenno Rice 	u_int	ptegidx;
19165244eac9SBenno Rice 	int	i;
191732bc7846SPeter Grehan 	int     bootstrap;
19185244eac9SBenno Rice 
19195244eac9SBenno Rice 	pmap_pvo_enter_calls++;
19208207b362SBenno Rice 	first = 0;
19215244eac9SBenno Rice 
192232bc7846SPeter Grehan 	bootstrap = 0;
192332bc7846SPeter Grehan 
19245244eac9SBenno Rice 	/*
19255244eac9SBenno Rice 	 * Compute the PTE Group index.
19265244eac9SBenno Rice 	 */
19275244eac9SBenno Rice 	va &= ~ADDR_POFF;
19285244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
19295244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
19305244eac9SBenno Rice 
19315244eac9SBenno Rice 	/*
19325244eac9SBenno Rice 	 * Remove any existing mapping for this page.  Reuse the pvo entry if
19335244eac9SBenno Rice 	 * there is a mapping.
19345244eac9SBenno Rice 	 */
19355244eac9SBenno Rice 	LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) {
19365244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
1937fafc7362SBenno Rice 			if ((pvo->pvo_pte.pte_lo & PTE_RPGN) == pa &&
1938fafc7362SBenno Rice 			    (pvo->pvo_pte.pte_lo & PTE_PP) ==
1939fafc7362SBenno Rice 			    (pte_lo & PTE_PP)) {
194049f8f727SBenno Rice 				return (0);
1941fafc7362SBenno Rice 			}
19425244eac9SBenno Rice 			pmap_pvo_remove(pvo, -1);
19435244eac9SBenno Rice 			break;
19445244eac9SBenno Rice 		}
19455244eac9SBenno Rice 	}
19465244eac9SBenno Rice 
19475244eac9SBenno Rice 	/*
19485244eac9SBenno Rice 	 * If we aren't overwriting a mapping, try to allocate.
19495244eac9SBenno Rice 	 */
195049f8f727SBenno Rice 	if (pmap_initialized) {
1951378862a7SJeff Roberson 		pvo = uma_zalloc(zone, M_NOWAIT);
195249f8f727SBenno Rice 	} else {
19530d290675SBenno Rice 		if (pmap_bpvo_pool_index >= BPVO_POOL_SIZE) {
19540d290675SBenno Rice 			panic("pmap_enter: bpvo pool exhausted, %d, %d, %d",
19550d290675SBenno Rice 			      pmap_bpvo_pool_index, BPVO_POOL_SIZE,
19560d290675SBenno Rice 			      BPVO_POOL_SIZE * sizeof(struct pvo_entry));
195749f8f727SBenno Rice 		}
195849f8f727SBenno Rice 		pvo = &pmap_bpvo_pool[pmap_bpvo_pool_index];
195949f8f727SBenno Rice 		pmap_bpvo_pool_index++;
196032bc7846SPeter Grehan 		bootstrap = 1;
196149f8f727SBenno Rice 	}
19625244eac9SBenno Rice 
19635244eac9SBenno Rice 	if (pvo == NULL) {
19645244eac9SBenno Rice 		return (ENOMEM);
19655244eac9SBenno Rice 	}
19665244eac9SBenno Rice 
19675244eac9SBenno Rice 	pmap_pvo_entries++;
19685244eac9SBenno Rice 	pvo->pvo_vaddr = va;
19695244eac9SBenno Rice 	pvo->pvo_pmap = pm;
19705244eac9SBenno Rice 	LIST_INSERT_HEAD(&pmap_pvo_table[ptegidx], pvo, pvo_olink);
19715244eac9SBenno Rice 	pvo->pvo_vaddr &= ~ADDR_POFF;
19725244eac9SBenno Rice 	if (flags & VM_PROT_EXECUTE)
19735244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_EXECUTABLE;
19745244eac9SBenno Rice 	if (flags & PVO_WIRED)
19755244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_WIRED;
19765244eac9SBenno Rice 	if (pvo_head != &pmap_pvo_kunmanaged)
19775244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_MANAGED;
197832bc7846SPeter Grehan 	if (bootstrap)
197932bc7846SPeter Grehan 		pvo->pvo_vaddr |= PVO_BOOTSTRAP;
19805244eac9SBenno Rice 	pmap_pte_create(&pvo->pvo_pte, sr, va, pa | pte_lo);
19815244eac9SBenno Rice 
19825244eac9SBenno Rice 	/*
19835244eac9SBenno Rice 	 * Remember if the list was empty and therefore will be the first
19845244eac9SBenno Rice 	 * item.
19855244eac9SBenno Rice 	 */
19868207b362SBenno Rice 	if (LIST_FIRST(pvo_head) == NULL)
19878207b362SBenno Rice 		first = 1;
19885244eac9SBenno Rice 
19895244eac9SBenno Rice 	LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink);
19905244eac9SBenno Rice 	if (pvo->pvo_pte.pte_lo & PVO_WIRED)
19915244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count++;
19925244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count++;
19935244eac9SBenno Rice 
19945244eac9SBenno Rice 	/*
19955244eac9SBenno Rice 	 * We hope this succeeds but it isn't required.
19965244eac9SBenno Rice 	 */
19975244eac9SBenno Rice 	i = pmap_pte_insert(ptegidx, &pvo->pvo_pte);
19985244eac9SBenno Rice 	if (i >= 0) {
19995244eac9SBenno Rice 		PVO_PTEGIDX_SET(pvo, i);
20005244eac9SBenno Rice 	} else {
20015244eac9SBenno Rice 		panic("pmap_pvo_enter: overflow");
20025244eac9SBenno Rice 		pmap_pte_overflow++;
20035244eac9SBenno Rice 	}
20045244eac9SBenno Rice 
20055244eac9SBenno Rice 	return (first ? ENOENT : 0);
20065244eac9SBenno Rice }
20075244eac9SBenno Rice 
20085244eac9SBenno Rice static void
20095244eac9SBenno Rice pmap_pvo_remove(struct pvo_entry *pvo, int pteidx)
20105244eac9SBenno Rice {
20115244eac9SBenno Rice 	struct	pte *pt;
20125244eac9SBenno Rice 
20135244eac9SBenno Rice 	/*
20145244eac9SBenno Rice 	 * If there is an active pte entry, we need to deactivate it (and
20155244eac9SBenno Rice 	 * save the ref & cfg bits).
20165244eac9SBenno Rice 	 */
20175244eac9SBenno Rice 	pt = pmap_pvo_to_pte(pvo, pteidx);
20185244eac9SBenno Rice 	if (pt != NULL) {
20195244eac9SBenno Rice 		pmap_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
20205244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
20215244eac9SBenno Rice 	} else {
20225244eac9SBenno Rice 		pmap_pte_overflow--;
20235244eac9SBenno Rice 	}
20245244eac9SBenno Rice 
20255244eac9SBenno Rice 	/*
20265244eac9SBenno Rice 	 * Update our statistics.
20275244eac9SBenno Rice 	 */
20285244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count--;
20295244eac9SBenno Rice 	if (pvo->pvo_pte.pte_lo & PVO_WIRED)
20305244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count--;
20315244eac9SBenno Rice 
20325244eac9SBenno Rice 	/*
20335244eac9SBenno Rice 	 * Save the REF/CHG bits into their cache if the page is managed.
20345244eac9SBenno Rice 	 */
20355244eac9SBenno Rice 	if (pvo->pvo_vaddr & PVO_MANAGED) {
20365244eac9SBenno Rice 		struct	vm_page *pg;
20375244eac9SBenno Rice 
20388862232dSBenno Rice 		pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo & PTE_RPGN);
20395244eac9SBenno Rice 		if (pg != NULL) {
20405244eac9SBenno Rice 			pmap_attr_save(pg, pvo->pvo_pte.pte_lo &
20415244eac9SBenno Rice 			    (PTE_REF | PTE_CHG));
20425244eac9SBenno Rice 		}
20435244eac9SBenno Rice 	}
20445244eac9SBenno Rice 
20455244eac9SBenno Rice 	/*
20465244eac9SBenno Rice 	 * Remove this PVO from the PV list.
20475244eac9SBenno Rice 	 */
20485244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_vlink);
20495244eac9SBenno Rice 
20505244eac9SBenno Rice 	/*
20515244eac9SBenno Rice 	 * Remove this from the overflow list and return it to the pool
20525244eac9SBenno Rice 	 * if we aren't going to reuse it.
20535244eac9SBenno Rice 	 */
20545244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_olink);
205549f8f727SBenno Rice 	if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP))
2056378862a7SJeff Roberson 		uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? pmap_mpvo_zone :
205749f8f727SBenno Rice 		    pmap_upvo_zone, pvo);
20585244eac9SBenno Rice 	pmap_pvo_entries--;
20595244eac9SBenno Rice 	pmap_pvo_remove_calls++;
20605244eac9SBenno Rice }
20615244eac9SBenno Rice 
20625244eac9SBenno Rice static __inline int
20635244eac9SBenno Rice pmap_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx)
20645244eac9SBenno Rice {
20655244eac9SBenno Rice 	int	pteidx;
20665244eac9SBenno Rice 
20675244eac9SBenno Rice 	/*
20685244eac9SBenno Rice 	 * We can find the actual pte entry without searching by grabbing
20695244eac9SBenno Rice 	 * the PTEG index from 3 unused bits in pte_lo[11:9] and by
20705244eac9SBenno Rice 	 * noticing the HID bit.
20715244eac9SBenno Rice 	 */
20725244eac9SBenno Rice 	pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo);
20735244eac9SBenno Rice 	if (pvo->pvo_pte.pte_hi & PTE_HID)
20745244eac9SBenno Rice 		pteidx ^= pmap_pteg_mask * 8;
20755244eac9SBenno Rice 
20765244eac9SBenno Rice 	return (pteidx);
20775244eac9SBenno Rice }
20785244eac9SBenno Rice 
20795244eac9SBenno Rice static struct pvo_entry *
20805244eac9SBenno Rice pmap_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p)
20815244eac9SBenno Rice {
20825244eac9SBenno Rice 	struct	pvo_entry *pvo;
20835244eac9SBenno Rice 	int	ptegidx;
20845244eac9SBenno Rice 	u_int	sr;
20855244eac9SBenno Rice 
20865244eac9SBenno Rice 	va &= ~ADDR_POFF;
20875244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
20885244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
20895244eac9SBenno Rice 
20905244eac9SBenno Rice 	LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) {
20915244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
20925244eac9SBenno Rice 			if (pteidx_p)
20935244eac9SBenno Rice 				*pteidx_p = pmap_pvo_pte_index(pvo, ptegidx);
20945244eac9SBenno Rice 			return (pvo);
20955244eac9SBenno Rice 		}
20965244eac9SBenno Rice 	}
20975244eac9SBenno Rice 
20985244eac9SBenno Rice 	return (NULL);
20995244eac9SBenno Rice }
21005244eac9SBenno Rice 
21015244eac9SBenno Rice static struct pte *
21025244eac9SBenno Rice pmap_pvo_to_pte(const struct pvo_entry *pvo, int pteidx)
21035244eac9SBenno Rice {
21045244eac9SBenno Rice 	struct	pte *pt;
21055244eac9SBenno Rice 
21065244eac9SBenno Rice 	/*
21075244eac9SBenno Rice 	 * If we haven't been supplied the ptegidx, calculate it.
21085244eac9SBenno Rice 	 */
21095244eac9SBenno Rice 	if (pteidx == -1) {
21105244eac9SBenno Rice 		int	ptegidx;
21115244eac9SBenno Rice 		u_int	sr;
21125244eac9SBenno Rice 
21135244eac9SBenno Rice 		sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr);
21145244eac9SBenno Rice 		ptegidx = va_to_pteg(sr, pvo->pvo_vaddr);
21155244eac9SBenno Rice 		pteidx = pmap_pvo_pte_index(pvo, ptegidx);
21165244eac9SBenno Rice 	}
21175244eac9SBenno Rice 
21185244eac9SBenno Rice 	pt = &pmap_pteg_table[pteidx >> 3].pt[pteidx & 7];
21195244eac9SBenno Rice 
21205244eac9SBenno Rice 	if ((pvo->pvo_pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) {
21215244eac9SBenno Rice 		panic("pmap_pvo_to_pte: pvo %p has valid pte in pvo but no "
21225244eac9SBenno Rice 		    "valid pte index", pvo);
21235244eac9SBenno Rice 	}
21245244eac9SBenno Rice 
21255244eac9SBenno Rice 	if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) {
21265244eac9SBenno Rice 		panic("pmap_pvo_to_pte: pvo %p has valid pte index in pvo "
21275244eac9SBenno Rice 		    "pvo but no valid pte", pvo);
21285244eac9SBenno Rice 	}
21295244eac9SBenno Rice 
21305244eac9SBenno Rice 	if ((pt->pte_hi ^ (pvo->pvo_pte.pte_hi & ~PTE_VALID)) == PTE_VALID) {
21315244eac9SBenno Rice 		if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0) {
21325244eac9SBenno Rice 			panic("pmap_pvo_to_pte: pvo %p has valid pte in "
21335244eac9SBenno Rice 			    "pmap_pteg_table %p but invalid in pvo", pvo, pt);
21345244eac9SBenno Rice 		}
21355244eac9SBenno Rice 
21365244eac9SBenno Rice 		if (((pt->pte_lo ^ pvo->pvo_pte.pte_lo) & ~(PTE_CHG|PTE_REF))
21375244eac9SBenno Rice 		    != 0) {
21385244eac9SBenno Rice 			panic("pmap_pvo_to_pte: pvo %p pte does not match "
21395244eac9SBenno Rice 			    "pte %p in pmap_pteg_table", pvo, pt);
21405244eac9SBenno Rice 		}
21415244eac9SBenno Rice 
21425244eac9SBenno Rice 		return (pt);
21435244eac9SBenno Rice 	}
21445244eac9SBenno Rice 
21455244eac9SBenno Rice 	if (pvo->pvo_pte.pte_hi & PTE_VALID) {
21465244eac9SBenno Rice 		panic("pmap_pvo_to_pte: pvo %p has invalid pte %p in "
21475244eac9SBenno Rice 		    "pmap_pteg_table but valid in pvo", pvo, pt);
21485244eac9SBenno Rice 	}
21495244eac9SBenno Rice 
21505244eac9SBenno Rice 	return (NULL);
21515244eac9SBenno Rice }
21525244eac9SBenno Rice 
21538355f576SJeff Roberson static void *
21548355f576SJeff Roberson pmap_pvo_allocf(uma_zone_t zone, int bytes, u_int8_t *flags, int wait)
21558355f576SJeff Roberson {
21568355f576SJeff Roberson 	vm_page_t	m;
21578355f576SJeff Roberson 
21588355f576SJeff Roberson 	if (bytes != PAGE_SIZE)
21598355f576SJeff Roberson 		panic("pmap_pvo_allocf: benno was shortsighted.  hit him.");
21608355f576SJeff Roberson 
21618355f576SJeff Roberson 	*flags = UMA_SLAB_PRIV;
21628355f576SJeff Roberson 	m = vm_page_alloc(pmap_pvo_obj, pmap_pvo_count, VM_ALLOC_SYSTEM);
21638355f576SJeff Roberson 	if (m == NULL)
21648355f576SJeff Roberson 		return (NULL);
216521d7ec89SBenno Rice 	pmap_pvo_count++;
21668355f576SJeff Roberson 	return ((void *)VM_PAGE_TO_PHYS(m));
21678355f576SJeff Roberson }
21688355f576SJeff Roberson 
21695244eac9SBenno Rice /*
21705244eac9SBenno Rice  * XXX: THIS STUFF SHOULD BE IN pte.c?
21715244eac9SBenno Rice  */
21725244eac9SBenno Rice int
21735244eac9SBenno Rice pmap_pte_spill(vm_offset_t addr)
21745244eac9SBenno Rice {
21755244eac9SBenno Rice 	struct	pvo_entry *source_pvo, *victim_pvo;
21765244eac9SBenno Rice 	struct	pvo_entry *pvo;
21775244eac9SBenno Rice 	int	ptegidx, i, j;
21785244eac9SBenno Rice 	u_int	sr;
21795244eac9SBenno Rice 	struct	pteg *pteg;
21805244eac9SBenno Rice 	struct	pte *pt;
21815244eac9SBenno Rice 
21825244eac9SBenno Rice 	pmap_pte_spills++;
21835244eac9SBenno Rice 
2184d080d5fdSBenno Rice 	sr = mfsrin(addr);
21855244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, addr);
21865244eac9SBenno Rice 
21875244eac9SBenno Rice 	/*
21885244eac9SBenno Rice 	 * Have to substitute some entry.  Use the primary hash for this.
21895244eac9SBenno Rice 	 * Use low bits of timebase as random generator.
21905244eac9SBenno Rice 	 */
21915244eac9SBenno Rice 	pteg = &pmap_pteg_table[ptegidx];
21925244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(i));
21935244eac9SBenno Rice 	i &= 7;
21945244eac9SBenno Rice 	pt = &pteg->pt[i];
21955244eac9SBenno Rice 
21965244eac9SBenno Rice 	source_pvo = NULL;
21975244eac9SBenno Rice 	victim_pvo = NULL;
21985244eac9SBenno Rice 	LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx], pvo_olink) {
21995244eac9SBenno Rice 		/*
22005244eac9SBenno Rice 		 * We need to find a pvo entry for this address.
22015244eac9SBenno Rice 		 */
22025244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);
22035244eac9SBenno Rice 		if (source_pvo == NULL &&
22045244eac9SBenno Rice 		    pmap_pte_match(&pvo->pvo_pte, sr, addr,
22055244eac9SBenno Rice 		    pvo->pvo_pte.pte_hi & PTE_HID)) {
22065244eac9SBenno Rice 			/*
22075244eac9SBenno Rice 			 * Now found an entry to be spilled into the pteg.
22085244eac9SBenno Rice 			 * The PTE is now valid, so we know it's active.
22095244eac9SBenno Rice 			 */
22105244eac9SBenno Rice 			j = pmap_pte_insert(ptegidx, &pvo->pvo_pte);
22115244eac9SBenno Rice 
22125244eac9SBenno Rice 			if (j >= 0) {
22135244eac9SBenno Rice 				PVO_PTEGIDX_SET(pvo, j);
22145244eac9SBenno Rice 				pmap_pte_overflow--;
22155244eac9SBenno Rice 				PMAP_PVO_CHECK(pvo);
22165244eac9SBenno Rice 				return (1);
22175244eac9SBenno Rice 			}
22185244eac9SBenno Rice 
22195244eac9SBenno Rice 			source_pvo = pvo;
22205244eac9SBenno Rice 
22215244eac9SBenno Rice 			if (victim_pvo != NULL)
22225244eac9SBenno Rice 				break;
22235244eac9SBenno Rice 		}
22245244eac9SBenno Rice 
22255244eac9SBenno Rice 		/*
22265244eac9SBenno Rice 		 * We also need the pvo entry of the victim we are replacing
22275244eac9SBenno Rice 		 * so save the R & C bits of the PTE.
22285244eac9SBenno Rice 		 */
22295244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL &&
22305244eac9SBenno Rice 		    pmap_pte_compare(pt, &pvo->pvo_pte)) {
22315244eac9SBenno Rice 			victim_pvo = pvo;
22325244eac9SBenno Rice 			if (source_pvo != NULL)
22335244eac9SBenno Rice 				break;
22345244eac9SBenno Rice 		}
22355244eac9SBenno Rice 	}
22365244eac9SBenno Rice 
22375244eac9SBenno Rice 	if (source_pvo == NULL)
22385244eac9SBenno Rice 		return (0);
22395244eac9SBenno Rice 
22405244eac9SBenno Rice 	if (victim_pvo == NULL) {
22415244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0)
22425244eac9SBenno Rice 			panic("pmap_pte_spill: victim p-pte (%p) has no pvo"
22435244eac9SBenno Rice 			    "entry", pt);
22445244eac9SBenno Rice 
22455244eac9SBenno Rice 		/*
22465244eac9SBenno Rice 		 * If this is a secondary PTE, we need to search it's primary
22475244eac9SBenno Rice 		 * pvo bucket for the matching PVO.
22485244eac9SBenno Rice 		 */
22495244eac9SBenno Rice 		LIST_FOREACH(pvo, &pmap_pvo_table[ptegidx ^ pmap_pteg_mask],
22505244eac9SBenno Rice 		    pvo_olink) {
22515244eac9SBenno Rice 			PMAP_PVO_CHECK(pvo);
22525244eac9SBenno Rice 			/*
22535244eac9SBenno Rice 			 * We also need the pvo entry of the victim we are
22545244eac9SBenno Rice 			 * replacing so save the R & C bits of the PTE.
22555244eac9SBenno Rice 			 */
22565244eac9SBenno Rice 			if (pmap_pte_compare(pt, &pvo->pvo_pte)) {
22575244eac9SBenno Rice 				victim_pvo = pvo;
22585244eac9SBenno Rice 				break;
22595244eac9SBenno Rice 			}
22605244eac9SBenno Rice 		}
22615244eac9SBenno Rice 
22625244eac9SBenno Rice 		if (victim_pvo == NULL)
22635244eac9SBenno Rice 			panic("pmap_pte_spill: victim s-pte (%p) has no pvo"
22645244eac9SBenno Rice 			    "entry", pt);
22655244eac9SBenno Rice 	}
22665244eac9SBenno Rice 
22675244eac9SBenno Rice 	/*
22685244eac9SBenno Rice 	 * We are invalidating the TLB entry for the EA we are replacing even
22695244eac9SBenno Rice 	 * though it's valid.  If we don't, we lose any ref/chg bit changes
22705244eac9SBenno Rice 	 * contained in the TLB entry.
22715244eac9SBenno Rice 	 */
22725244eac9SBenno Rice 	source_pvo->pvo_pte.pte_hi &= ~PTE_HID;
22735244eac9SBenno Rice 
22745244eac9SBenno Rice 	pmap_pte_unset(pt, &victim_pvo->pvo_pte, victim_pvo->pvo_vaddr);
22755244eac9SBenno Rice 	pmap_pte_set(pt, &source_pvo->pvo_pte);
22765244eac9SBenno Rice 
22775244eac9SBenno Rice 	PVO_PTEGIDX_CLR(victim_pvo);
22785244eac9SBenno Rice 	PVO_PTEGIDX_SET(source_pvo, i);
22795244eac9SBenno Rice 	pmap_pte_replacements++;
22805244eac9SBenno Rice 
22815244eac9SBenno Rice 	PMAP_PVO_CHECK(victim_pvo);
22825244eac9SBenno Rice 	PMAP_PVO_CHECK(source_pvo);
22835244eac9SBenno Rice 
22845244eac9SBenno Rice 	return (1);
22855244eac9SBenno Rice }
22865244eac9SBenno Rice 
22875244eac9SBenno Rice static int
22885244eac9SBenno Rice pmap_pte_insert(u_int ptegidx, struct pte *pvo_pt)
22895244eac9SBenno Rice {
22905244eac9SBenno Rice 	struct	pte *pt;
22915244eac9SBenno Rice 	int	i;
22925244eac9SBenno Rice 
22935244eac9SBenno Rice 	/*
22945244eac9SBenno Rice 	 * First try primary hash.
22955244eac9SBenno Rice 	 */
22965244eac9SBenno Rice 	for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
22975244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
22985244eac9SBenno Rice 			pvo_pt->pte_hi &= ~PTE_HID;
22995244eac9SBenno Rice 			pmap_pte_set(pt, pvo_pt);
23005244eac9SBenno Rice 			return (i);
23015244eac9SBenno Rice 		}
23025244eac9SBenno Rice 	}
23035244eac9SBenno Rice 
23045244eac9SBenno Rice 	/*
23055244eac9SBenno Rice 	 * Now try secondary hash.
23065244eac9SBenno Rice 	 */
23075244eac9SBenno Rice 	ptegidx ^= pmap_pteg_mask;
23085244eac9SBenno Rice 	ptegidx++;
23095244eac9SBenno Rice 	for (pt = pmap_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
23105244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
23115244eac9SBenno Rice 			pvo_pt->pte_hi |= PTE_HID;
23125244eac9SBenno Rice 			pmap_pte_set(pt, pvo_pt);
23135244eac9SBenno Rice 			return (i);
23145244eac9SBenno Rice 		}
23155244eac9SBenno Rice 	}
23165244eac9SBenno Rice 
23175244eac9SBenno Rice 	panic("pmap_pte_insert: overflow");
23185244eac9SBenno Rice 	return (-1);
23195244eac9SBenno Rice }
23205244eac9SBenno Rice 
23215244eac9SBenno Rice static boolean_t
23225244eac9SBenno Rice pmap_query_bit(vm_page_t m, int ptebit)
23235244eac9SBenno Rice {
23245244eac9SBenno Rice 	struct	pvo_entry *pvo;
23255244eac9SBenno Rice 	struct	pte *pt;
23265244eac9SBenno Rice 
23275244eac9SBenno Rice 	if (pmap_attr_fetch(m) & ptebit)
23285244eac9SBenno Rice 		return (TRUE);
23295244eac9SBenno Rice 
23305244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
23315244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
23325244eac9SBenno Rice 
23335244eac9SBenno Rice 		/*
23345244eac9SBenno Rice 		 * See if we saved the bit off.  If so, cache it and return
23355244eac9SBenno Rice 		 * success.
23365244eac9SBenno Rice 		 */
23375244eac9SBenno Rice 		if (pvo->pvo_pte.pte_lo & ptebit) {
23385244eac9SBenno Rice 			pmap_attr_save(m, ptebit);
23395244eac9SBenno Rice 			PMAP_PVO_CHECK(pvo);	/* sanity check */
23405244eac9SBenno Rice 			return (TRUE);
23415244eac9SBenno Rice 		}
23425244eac9SBenno Rice 	}
23435244eac9SBenno Rice 
23445244eac9SBenno Rice 	/*
23455244eac9SBenno Rice 	 * No luck, now go through the hard part of looking at the PTEs
23465244eac9SBenno Rice 	 * themselves.  Sync so that any pending REF/CHG bits are flushed to
23475244eac9SBenno Rice 	 * the PTEs.
23485244eac9SBenno Rice 	 */
23495244eac9SBenno Rice 	SYNC();
23505244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
23515244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
23525244eac9SBenno Rice 
23535244eac9SBenno Rice 		/*
23545244eac9SBenno Rice 		 * See if this pvo has a valid PTE.  if so, fetch the
23555244eac9SBenno Rice 		 * REF/CHG bits from the valid PTE.  If the appropriate
23565244eac9SBenno Rice 		 * ptebit is set, cache it and return success.
23575244eac9SBenno Rice 		 */
23585244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
23595244eac9SBenno Rice 		if (pt != NULL) {
23605244eac9SBenno Rice 			pmap_pte_synch(pt, &pvo->pvo_pte);
23615244eac9SBenno Rice 			if (pvo->pvo_pte.pte_lo & ptebit) {
23625244eac9SBenno Rice 				pmap_attr_save(m, ptebit);
23635244eac9SBenno Rice 				PMAP_PVO_CHECK(pvo);	/* sanity check */
23645244eac9SBenno Rice 				return (TRUE);
23655244eac9SBenno Rice 			}
23665244eac9SBenno Rice 		}
23675244eac9SBenno Rice 	}
23685244eac9SBenno Rice 
23695244eac9SBenno Rice 	return (TRUE);
23705244eac9SBenno Rice }
23715244eac9SBenno Rice 
237203b6e025SPeter Grehan static u_int
237303b6e025SPeter Grehan pmap_clear_bit(vm_page_t m, int ptebit, int *origbit)
23745244eac9SBenno Rice {
237503b6e025SPeter Grehan 	u_int	count;
23765244eac9SBenno Rice 	struct	pvo_entry *pvo;
23775244eac9SBenno Rice 	struct	pte *pt;
23785244eac9SBenno Rice 	int	rv;
23795244eac9SBenno Rice 
23805244eac9SBenno Rice 	/*
23815244eac9SBenno Rice 	 * Clear the cached value.
23825244eac9SBenno Rice 	 */
23835244eac9SBenno Rice 	rv = pmap_attr_fetch(m);
23845244eac9SBenno Rice 	pmap_attr_clear(m, ptebit);
23855244eac9SBenno Rice 
23865244eac9SBenno Rice 	/*
23875244eac9SBenno Rice 	 * Sync so that any pending REF/CHG bits are flushed to the PTEs (so
23885244eac9SBenno Rice 	 * we can reset the right ones).  note that since the pvo entries and
23895244eac9SBenno Rice 	 * list heads are accessed via BAT0 and are never placed in the page
23905244eac9SBenno Rice 	 * table, we don't have to worry about further accesses setting the
23915244eac9SBenno Rice 	 * REF/CHG bits.
23925244eac9SBenno Rice 	 */
23935244eac9SBenno Rice 	SYNC();
23945244eac9SBenno Rice 
23955244eac9SBenno Rice 	/*
23965244eac9SBenno Rice 	 * For each pvo entry, clear the pvo's ptebit.  If this pvo has a
23975244eac9SBenno Rice 	 * valid pte clear the ptebit from the valid pte.
23985244eac9SBenno Rice 	 */
239903b6e025SPeter Grehan 	count = 0;
24005244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
24015244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
24025244eac9SBenno Rice 		pt = pmap_pvo_to_pte(pvo, -1);
24035244eac9SBenno Rice 		if (pt != NULL) {
24045244eac9SBenno Rice 			pmap_pte_synch(pt, &pvo->pvo_pte);
240503b6e025SPeter Grehan 			if (pvo->pvo_pte.pte_lo & ptebit) {
240603b6e025SPeter Grehan 				count++;
24075244eac9SBenno Rice 				pmap_pte_clear(pt, PVO_VADDR(pvo), ptebit);
24085244eac9SBenno Rice 			}
240903b6e025SPeter Grehan 		}
24105244eac9SBenno Rice 		rv |= pvo->pvo_pte.pte_lo;
24115244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~ptebit;
24125244eac9SBenno Rice 		PMAP_PVO_CHECK(pvo);	/* sanity check */
24135244eac9SBenno Rice 	}
24145244eac9SBenno Rice 
241503b6e025SPeter Grehan 	if (origbit != NULL) {
241603b6e025SPeter Grehan 		*origbit = rv;
241703b6e025SPeter Grehan 	}
241803b6e025SPeter Grehan 
241903b6e025SPeter Grehan 	return (count);
2420bdf71f56SBenno Rice }
24218bbfa33aSBenno Rice 
24228bbfa33aSBenno Rice /*
242332bc7846SPeter Grehan  * Return true if the physical range is encompassed by the battable[idx]
242432bc7846SPeter Grehan  */
242532bc7846SPeter Grehan static int
242632bc7846SPeter Grehan pmap_bat_mapped(int idx, vm_offset_t pa, vm_size_t size)
242732bc7846SPeter Grehan {
242832bc7846SPeter Grehan 	u_int prot;
242932bc7846SPeter Grehan 	u_int32_t start;
243032bc7846SPeter Grehan 	u_int32_t end;
243132bc7846SPeter Grehan 	u_int32_t bat_ble;
243232bc7846SPeter Grehan 
243332bc7846SPeter Grehan 	/*
243432bc7846SPeter Grehan 	 * Return immediately if not a valid mapping
243532bc7846SPeter Grehan 	 */
243632bc7846SPeter Grehan 	if (!battable[idx].batu & BAT_Vs)
243732bc7846SPeter Grehan 		return (EINVAL);
243832bc7846SPeter Grehan 
243932bc7846SPeter Grehan 	/*
244032bc7846SPeter Grehan 	 * The BAT entry must be cache-inhibited, guarded, and r/w
244132bc7846SPeter Grehan 	 * so it can function as an i/o page
244232bc7846SPeter Grehan 	 */
244332bc7846SPeter Grehan 	prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW);
244432bc7846SPeter Grehan 	if (prot != (BAT_I|BAT_G|BAT_PP_RW))
244532bc7846SPeter Grehan 		return (EPERM);
244632bc7846SPeter Grehan 
244732bc7846SPeter Grehan 	/*
244832bc7846SPeter Grehan 	 * The address should be within the BAT range. Assume that the
244932bc7846SPeter Grehan 	 * start address in the BAT has the correct alignment (thus
245032bc7846SPeter Grehan 	 * not requiring masking)
245132bc7846SPeter Grehan 	 */
245232bc7846SPeter Grehan 	start = battable[idx].batl & BAT_PBS;
245332bc7846SPeter Grehan 	bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03;
245432bc7846SPeter Grehan 	end = start | (bat_ble << 15) | 0x7fff;
245532bc7846SPeter Grehan 
245632bc7846SPeter Grehan 	if ((pa < start) || ((pa + size) > end))
245732bc7846SPeter Grehan 		return (ERANGE);
245832bc7846SPeter Grehan 
245932bc7846SPeter Grehan 	return (0);
246032bc7846SPeter Grehan }
246132bc7846SPeter Grehan 
246232bc7846SPeter Grehan 
246332bc7846SPeter Grehan /*
24648bbfa33aSBenno Rice  * Map a set of physical memory pages into the kernel virtual
24658bbfa33aSBenno Rice  * address space. Return a pointer to where it is mapped. This
24668bbfa33aSBenno Rice  * routine is intended to be used for mapping device memory,
24678bbfa33aSBenno Rice  * NOT real memory.
24688bbfa33aSBenno Rice  */
24698bbfa33aSBenno Rice void *
24708bbfa33aSBenno Rice pmap_mapdev(vm_offset_t pa, vm_size_t size)
24718bbfa33aSBenno Rice {
247232bc7846SPeter Grehan 	vm_offset_t va, tmpva, ppa, offset;
247332bc7846SPeter Grehan 	int i;
24748bbfa33aSBenno Rice 
247532bc7846SPeter Grehan 	ppa = trunc_page(pa);
24768bbfa33aSBenno Rice 	offset = pa & PAGE_MASK;
24778bbfa33aSBenno Rice 	size = roundup(offset + size, PAGE_SIZE);
24788bbfa33aSBenno Rice 
24798bbfa33aSBenno Rice 	GIANT_REQUIRED;
24808bbfa33aSBenno Rice 
248132bc7846SPeter Grehan 	/*
248232bc7846SPeter Grehan 	 * If the physical address lies within a valid BAT table entry,
248332bc7846SPeter Grehan 	 * return the 1:1 mapping. This currently doesn't work
248432bc7846SPeter Grehan 	 * for regions that overlap 256M BAT segments.
248532bc7846SPeter Grehan 	 */
248632bc7846SPeter Grehan 	for (i = 0; i < 16; i++) {
248732bc7846SPeter Grehan 		if (pmap_bat_mapped(i, pa, size) == 0)
248832bc7846SPeter Grehan 			return ((void *) pa);
248932bc7846SPeter Grehan 	}
249032bc7846SPeter Grehan 
24918bbfa33aSBenno Rice 	va = kmem_alloc_pageable(kernel_map, size);
24928bbfa33aSBenno Rice 	if (!va)
24938bbfa33aSBenno Rice 		panic("pmap_mapdev: Couldn't alloc kernel virtual memory");
24948bbfa33aSBenno Rice 
24958bbfa33aSBenno Rice 	for (tmpva = va; size > 0;) {
249632bc7846SPeter Grehan 		pmap_kenter(tmpva, ppa);
24978bbfa33aSBenno Rice 		TLBIE(tmpva); /* XXX or should it be invalidate-all ? */
24988bbfa33aSBenno Rice 		size -= PAGE_SIZE;
24998bbfa33aSBenno Rice 		tmpva += PAGE_SIZE;
250032bc7846SPeter Grehan 		ppa += PAGE_SIZE;
25018bbfa33aSBenno Rice 	}
25028bbfa33aSBenno Rice 
25038bbfa33aSBenno Rice 	return ((void *)(va + offset));
25048bbfa33aSBenno Rice }
25058bbfa33aSBenno Rice 
25068bbfa33aSBenno Rice void
25078bbfa33aSBenno Rice pmap_unmapdev(vm_offset_t va, vm_size_t size)
25088bbfa33aSBenno Rice {
25098bbfa33aSBenno Rice 	vm_offset_t base, offset;
25108bbfa33aSBenno Rice 
251132bc7846SPeter Grehan 	/*
251232bc7846SPeter Grehan 	 * If this is outside kernel virtual space, then it's a
251332bc7846SPeter Grehan 	 * battable entry and doesn't require unmapping
251432bc7846SPeter Grehan 	 */
251532bc7846SPeter Grehan 	if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= VM_MAX_KERNEL_ADDRESS)) {
25168bbfa33aSBenno Rice 		base = trunc_page(va);
25178bbfa33aSBenno Rice 		offset = va & PAGE_MASK;
25188bbfa33aSBenno Rice 		size = roundup(offset + size, PAGE_SIZE);
25198bbfa33aSBenno Rice 		kmem_free(kernel_map, base, size);
25208bbfa33aSBenno Rice 	}
252132bc7846SPeter Grehan }
2522