xref: /freebsd/sys/powerpc/aim/mmu_oea.c (revision 01d8aa0d313b65da017576cec02a8b411e5eae59)
160727d8bSWarner Losh /*-
25244eac9SBenno Rice  * Copyright (c) 2001 The NetBSD Foundation, Inc.
35244eac9SBenno Rice  * All rights reserved.
45244eac9SBenno Rice  *
55244eac9SBenno Rice  * This code is derived from software contributed to The NetBSD Foundation
65244eac9SBenno Rice  * by Matt Thomas <matt@3am-software.com> of Allegro Networks, Inc.
75244eac9SBenno Rice  *
85244eac9SBenno Rice  * Redistribution and use in source and binary forms, with or without
95244eac9SBenno Rice  * modification, are permitted provided that the following conditions
105244eac9SBenno Rice  * are met:
115244eac9SBenno Rice  * 1. Redistributions of source code must retain the above copyright
125244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer.
135244eac9SBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
145244eac9SBenno Rice  *    notice, this list of conditions and the following disclaimer in the
155244eac9SBenno Rice  *    documentation and/or other materials provided with the distribution.
165244eac9SBenno Rice  * 3. All advertising materials mentioning features or use of this software
175244eac9SBenno Rice  *    must display the following acknowledgement:
185244eac9SBenno Rice  *        This product includes software developed by the NetBSD
195244eac9SBenno Rice  *        Foundation, Inc. and its contributors.
205244eac9SBenno Rice  * 4. Neither the name of The NetBSD Foundation nor the names of its
215244eac9SBenno Rice  *    contributors may be used to endorse or promote products derived
225244eac9SBenno Rice  *    from this software without specific prior written permission.
235244eac9SBenno Rice  *
245244eac9SBenno Rice  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
255244eac9SBenno Rice  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
265244eac9SBenno Rice  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
275244eac9SBenno Rice  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
285244eac9SBenno Rice  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
295244eac9SBenno Rice  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305244eac9SBenno Rice  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315244eac9SBenno Rice  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
325244eac9SBenno Rice  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335244eac9SBenno Rice  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
345244eac9SBenno Rice  * POSSIBILITY OF SUCH DAMAGE.
355244eac9SBenno Rice  */
3660727d8bSWarner Losh /*-
37f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
38f9bac91bSBenno Rice  * Copyright (C) 1995, 1996 TooLs GmbH.
39f9bac91bSBenno Rice  * All rights reserved.
40f9bac91bSBenno Rice  *
41f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
42f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
43f9bac91bSBenno Rice  * are met:
44f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
45f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
46f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
47f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
48f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
49f9bac91bSBenno Rice  * 3. All advertising materials mentioning features or use of this software
50f9bac91bSBenno Rice  *    must display the following acknowledgement:
51f9bac91bSBenno Rice  *	This product includes software developed by TooLs GmbH.
52f9bac91bSBenno Rice  * 4. The name of TooLs GmbH may not be used to endorse or promote products
53f9bac91bSBenno Rice  *    derived from this software without specific prior written permission.
54f9bac91bSBenno Rice  *
55f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
56f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
60f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
61f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
62f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
63f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
64f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65f9bac91bSBenno Rice  *
66111c77dcSBenno Rice  * $NetBSD: pmap.c,v 1.28 2000/03/26 20:42:36 kleink Exp $
67f9bac91bSBenno Rice  */
6860727d8bSWarner Losh /*-
69f9bac91bSBenno Rice  * Copyright (C) 2001 Benno Rice.
70f9bac91bSBenno Rice  * All rights reserved.
71f9bac91bSBenno Rice  *
72f9bac91bSBenno Rice  * Redistribution and use in source and binary forms, with or without
73f9bac91bSBenno Rice  * modification, are permitted provided that the following conditions
74f9bac91bSBenno Rice  * are met:
75f9bac91bSBenno Rice  * 1. Redistributions of source code must retain the above copyright
76f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer.
77f9bac91bSBenno Rice  * 2. Redistributions in binary form must reproduce the above copyright
78f9bac91bSBenno Rice  *    notice, this list of conditions and the following disclaimer in the
79f9bac91bSBenno Rice  *    documentation and/or other materials provided with the distribution.
80f9bac91bSBenno Rice  *
81f9bac91bSBenno Rice  * THIS SOFTWARE IS PROVIDED BY Benno Rice ``AS IS'' AND ANY EXPRESS OR
82f9bac91bSBenno Rice  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
83f9bac91bSBenno Rice  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
84f9bac91bSBenno Rice  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
85f9bac91bSBenno Rice  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
86f9bac91bSBenno Rice  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
87f9bac91bSBenno Rice  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
88f9bac91bSBenno Rice  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
89f9bac91bSBenno Rice  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
90f9bac91bSBenno Rice  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
91f9bac91bSBenno Rice  */
92f9bac91bSBenno Rice 
938368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
948368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
95f9bac91bSBenno Rice 
965244eac9SBenno Rice /*
975244eac9SBenno Rice  * Manages physical address maps.
985244eac9SBenno Rice  *
995244eac9SBenno Rice  * In addition to hardware address maps, this module is called upon to
1005244eac9SBenno Rice  * provide software-use-only maps which may or may not be stored in the
1015244eac9SBenno Rice  * same form as hardware maps.  These pseudo-maps are used to store
1025244eac9SBenno Rice  * intermediate results from copy operations to and from address spaces.
1035244eac9SBenno Rice  *
1045244eac9SBenno Rice  * Since the information managed by this module is also stored by the
1055244eac9SBenno Rice  * logical address mapping module, this module may throw away valid virtual
1065244eac9SBenno Rice  * to physical mappings at almost any time.  However, invalidations of
1075244eac9SBenno Rice  * mappings must be done as requested.
1085244eac9SBenno Rice  *
1095244eac9SBenno Rice  * In order to cope with hardware architectures which make virtual to
1105244eac9SBenno Rice  * physical map invalidates expensive, this module may delay invalidate
1115244eac9SBenno Rice  * reduced protection operations until such time as they are actually
1125244eac9SBenno Rice  * necessary.  This module is given full information as to which processors
1135244eac9SBenno Rice  * are currently using which maps, and to when physical maps must be made
1145244eac9SBenno Rice  * correct.
1155244eac9SBenno Rice  */
1165244eac9SBenno Rice 
117ad7a226fSPeter Wemm #include "opt_kstack_pages.h"
118ad7a226fSPeter Wemm 
119f9bac91bSBenno Rice #include <sys/param.h>
1200b27d710SPeter Wemm #include <sys/kernel.h>
1215244eac9SBenno Rice #include <sys/ktr.h>
12294e0b85eSMark Peek #include <sys/lock.h>
1235244eac9SBenno Rice #include <sys/msgbuf.h>
124f9bac91bSBenno Rice #include <sys/mutex.h>
1255244eac9SBenno Rice #include <sys/proc.h>
1265244eac9SBenno Rice #include <sys/sysctl.h>
1275244eac9SBenno Rice #include <sys/systm.h>
1285244eac9SBenno Rice #include <sys/vmmeter.h>
1295244eac9SBenno Rice 
1305244eac9SBenno Rice #include <dev/ofw/openfirm.h>
131f9bac91bSBenno Rice 
132f9bac91bSBenno Rice #include <vm/vm.h>
133f9bac91bSBenno Rice #include <vm/vm_param.h>
134f9bac91bSBenno Rice #include <vm/vm_kern.h>
135f9bac91bSBenno Rice #include <vm/vm_page.h>
136f9bac91bSBenno Rice #include <vm/vm_map.h>
137f9bac91bSBenno Rice #include <vm/vm_object.h>
138f9bac91bSBenno Rice #include <vm/vm_extern.h>
139f9bac91bSBenno Rice #include <vm/vm_pageout.h>
140f9bac91bSBenno Rice #include <vm/vm_pager.h>
141378862a7SJeff Roberson #include <vm/uma.h>
142f9bac91bSBenno Rice 
1437c277971SPeter Grehan #include <machine/cpu.h>
14431c82d03SBenno Rice #include <machine/powerpc.h>
145d699b539SMark Peek #include <machine/bat.h>
1465244eac9SBenno Rice #include <machine/frame.h>
1475244eac9SBenno Rice #include <machine/md_var.h>
1485244eac9SBenno Rice #include <machine/psl.h>
149f9bac91bSBenno Rice #include <machine/pte.h>
15012640815SMarcel Moolenaar #include <machine/smp.h>
1515244eac9SBenno Rice #include <machine/sr.h>
15259276937SPeter Grehan #include <machine/mmuvar.h>
153f9bac91bSBenno Rice 
15459276937SPeter Grehan #include "mmu_if.h"
15559276937SPeter Grehan 
15659276937SPeter Grehan #define	MOEA_DEBUG
157f9bac91bSBenno Rice 
1585244eac9SBenno Rice #define TODO	panic("%s: not implemented", __func__);
159f9bac91bSBenno Rice 
1605244eac9SBenno Rice #define	TLBIE(va)	__asm __volatile("tlbie %0" :: "r"(va))
1615244eac9SBenno Rice #define	TLBSYNC()	__asm __volatile("tlbsync");
1625244eac9SBenno Rice #define	SYNC()		__asm __volatile("sync");
1635244eac9SBenno Rice #define	EIEIO()		__asm __volatile("eieio");
1645244eac9SBenno Rice 
1655244eac9SBenno Rice #define	VSID_MAKE(sr, hash)	((sr) | (((hash) & 0xfffff) << 4))
1665244eac9SBenno Rice #define	VSID_TO_SR(vsid)	((vsid) & 0xf)
1675244eac9SBenno Rice #define	VSID_TO_HASH(vsid)	(((vsid) >> 4) & 0xfffff)
1685244eac9SBenno Rice 
1694dba5df1SPeter Grehan #define	PVO_PTEGIDX_MASK	0x007		/* which PTEG slot */
1704dba5df1SPeter Grehan #define	PVO_PTEGIDX_VALID	0x008		/* slot is valid */
1714dba5df1SPeter Grehan #define	PVO_WIRED		0x010		/* PVO entry is wired */
1724dba5df1SPeter Grehan #define	PVO_MANAGED		0x020		/* PVO entry is managed */
1734dba5df1SPeter Grehan #define	PVO_EXECUTABLE		0x040		/* PVO entry is executable */
1744dba5df1SPeter Grehan #define	PVO_BOOTSTRAP		0x080		/* PVO entry allocated during
17549f8f727SBenno Rice 						   bootstrap */
1764dba5df1SPeter Grehan #define PVO_FAKE		0x100		/* fictitious phys page */
1775244eac9SBenno Rice #define	PVO_VADDR(pvo)		((pvo)->pvo_vaddr & ~ADDR_POFF)
1785244eac9SBenno Rice #define	PVO_ISEXECUTABLE(pvo)	((pvo)->pvo_vaddr & PVO_EXECUTABLE)
1794dba5df1SPeter Grehan #define PVO_ISFAKE(pvo)		((pvo)->pvo_vaddr & PVO_FAKE)
1805244eac9SBenno Rice #define	PVO_PTEGIDX_GET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_MASK)
1815244eac9SBenno Rice #define	PVO_PTEGIDX_ISSET(pvo)	((pvo)->pvo_vaddr & PVO_PTEGIDX_VALID)
1825244eac9SBenno Rice #define	PVO_PTEGIDX_CLR(pvo)	\
1835244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr &= ~(PVO_PTEGIDX_VALID|PVO_PTEGIDX_MASK)))
1845244eac9SBenno Rice #define	PVO_PTEGIDX_SET(pvo, i)	\
1855244eac9SBenno Rice 	((void)((pvo)->pvo_vaddr |= (i)|PVO_PTEGIDX_VALID))
1865244eac9SBenno Rice 
18759276937SPeter Grehan #define	MOEA_PVO_CHECK(pvo)
1885244eac9SBenno Rice 
1895244eac9SBenno Rice struct ofw_map {
1905244eac9SBenno Rice 	vm_offset_t	om_va;
1915244eac9SBenno Rice 	vm_size_t	om_len;
1925244eac9SBenno Rice 	vm_offset_t	om_pa;
1935244eac9SBenno Rice 	u_int		om_mode;
1945244eac9SBenno Rice };
195f9bac91bSBenno Rice 
1965244eac9SBenno Rice /*
1975244eac9SBenno Rice  * Map of physical memory regions.
1985244eac9SBenno Rice  */
19931c82d03SBenno Rice static struct	mem_region *regions;
20031c82d03SBenno Rice static struct	mem_region *pregions;
20159276937SPeter Grehan u_int           phys_avail_count;
20231c82d03SBenno Rice int		regions_sz, pregions_sz;
203aa39961eSBenno Rice static struct	ofw_map *translations;
2045244eac9SBenno Rice 
2055244eac9SBenno Rice extern struct pmap ofw_pmap;
206f9bac91bSBenno Rice 
207f9bac91bSBenno Rice /*
208f489bf21SAlan Cox  * Lock for the pteg and pvo tables.
209f489bf21SAlan Cox  */
21059276937SPeter Grehan struct mtx	moea_table_mutex;
211f489bf21SAlan Cox 
212f489bf21SAlan Cox /*
2135244eac9SBenno Rice  * PTEG data.
214f9bac91bSBenno Rice  */
21559276937SPeter Grehan static struct	pteg *moea_pteg_table;
21659276937SPeter Grehan u_int		moea_pteg_count;
21759276937SPeter Grehan u_int		moea_pteg_mask;
2185244eac9SBenno Rice 
2195244eac9SBenno Rice /*
2205244eac9SBenno Rice  * PVO data.
2215244eac9SBenno Rice  */
22259276937SPeter Grehan struct	pvo_head *moea_pvo_table;		/* pvo entries by pteg index */
22359276937SPeter Grehan struct	pvo_head moea_pvo_kunmanaged =
22459276937SPeter Grehan     LIST_HEAD_INITIALIZER(moea_pvo_kunmanaged);	/* list of unmanaged pages */
22559276937SPeter Grehan struct	pvo_head moea_pvo_unmanaged =
22659276937SPeter Grehan     LIST_HEAD_INITIALIZER(moea_pvo_unmanaged);	/* list of unmanaged pages */
2275244eac9SBenno Rice 
22859276937SPeter Grehan uma_zone_t	moea_upvo_zone;	/* zone for pvo entries for unmanaged pages */
22959276937SPeter Grehan uma_zone_t	moea_mpvo_zone;	/* zone for pvo entries for managed pages */
2305244eac9SBenno Rice 
2310d290675SBenno Rice #define	BPVO_POOL_SIZE	32768
23259276937SPeter Grehan static struct	pvo_entry *moea_bpvo_pool;
23359276937SPeter Grehan static int	moea_bpvo_pool_index = 0;
2345244eac9SBenno Rice 
2355244eac9SBenno Rice #define	VSID_NBPW	(sizeof(u_int32_t) * 8)
23659276937SPeter Grehan static u_int	moea_vsid_bitmap[NPMAPS / VSID_NBPW];
2375244eac9SBenno Rice 
23859276937SPeter Grehan static boolean_t moea_initialized = FALSE;
2395244eac9SBenno Rice 
2405244eac9SBenno Rice /*
2415244eac9SBenno Rice  * Statistics.
2425244eac9SBenno Rice  */
24359276937SPeter Grehan u_int	moea_pte_valid = 0;
24459276937SPeter Grehan u_int	moea_pte_overflow = 0;
24559276937SPeter Grehan u_int	moea_pte_replacements = 0;
24659276937SPeter Grehan u_int	moea_pvo_entries = 0;
24759276937SPeter Grehan u_int	moea_pvo_enter_calls = 0;
24859276937SPeter Grehan u_int	moea_pvo_remove_calls = 0;
24959276937SPeter Grehan u_int	moea_pte_spills = 0;
25059276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_valid, CTLFLAG_RD, &moea_pte_valid,
2515244eac9SBenno Rice     0, "");
25259276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_overflow, CTLFLAG_RD,
25359276937SPeter Grehan     &moea_pte_overflow, 0, "");
25459276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_replacements, CTLFLAG_RD,
25559276937SPeter Grehan     &moea_pte_replacements, 0, "");
25659276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_entries, CTLFLAG_RD, &moea_pvo_entries,
2575244eac9SBenno Rice     0, "");
25859276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_enter_calls, CTLFLAG_RD,
25959276937SPeter Grehan     &moea_pvo_enter_calls, 0, "");
26059276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pvo_remove_calls, CTLFLAG_RD,
26159276937SPeter Grehan     &moea_pvo_remove_calls, 0, "");
26259276937SPeter Grehan SYSCTL_INT(_machdep, OID_AUTO, moea_pte_spills, CTLFLAG_RD,
26359276937SPeter Grehan     &moea_pte_spills, 0, "");
2645244eac9SBenno Rice 
2655244eac9SBenno Rice /*
26659276937SPeter Grehan  * Allocate physical memory for use in moea_bootstrap.
2675244eac9SBenno Rice  */
26859276937SPeter Grehan static vm_offset_t	moea_bootstrap_alloc(vm_size_t, u_int);
2695244eac9SBenno Rice 
2705244eac9SBenno Rice /*
2715244eac9SBenno Rice  * PTE calls.
2725244eac9SBenno Rice  */
27359276937SPeter Grehan static int		moea_pte_insert(u_int, struct pte *);
2745244eac9SBenno Rice 
2755244eac9SBenno Rice /*
2765244eac9SBenno Rice  * PVO calls.
2775244eac9SBenno Rice  */
27859276937SPeter Grehan static int	moea_pvo_enter(pmap_t, uma_zone_t, struct pvo_head *,
2795244eac9SBenno Rice 		    vm_offset_t, vm_offset_t, u_int, int);
28059276937SPeter Grehan static void	moea_pvo_remove(struct pvo_entry *, int);
28159276937SPeter Grehan static struct	pvo_entry *moea_pvo_find_va(pmap_t, vm_offset_t, int *);
28259276937SPeter Grehan static struct	pte *moea_pvo_to_pte(const struct pvo_entry *, int);
2835244eac9SBenno Rice 
2845244eac9SBenno Rice /*
2855244eac9SBenno Rice  * Utility routines.
2865244eac9SBenno Rice  */
287ce142d9eSAlan Cox static void		moea_enter_locked(pmap_t, vm_offset_t, vm_page_t,
288ce142d9eSAlan Cox 			    vm_prot_t, boolean_t);
28959276937SPeter Grehan static void		moea_syncicache(vm_offset_t, vm_size_t);
29059276937SPeter Grehan static boolean_t	moea_query_bit(vm_page_t, int);
29159276937SPeter Grehan static u_int		moea_clear_bit(vm_page_t, int, int *);
29259276937SPeter Grehan static void		moea_kremove(mmu_t, vm_offset_t);
2935244eac9SBenno Rice static void		tlbia(void);
29459276937SPeter Grehan int		moea_pte_spill(vm_offset_t);
29559276937SPeter Grehan 
29659276937SPeter Grehan /*
29759276937SPeter Grehan  * Kernel MMU interface
29859276937SPeter Grehan  */
29959276937SPeter Grehan void moea_change_wiring(mmu_t, pmap_t, vm_offset_t, boolean_t);
30059276937SPeter Grehan void moea_clear_modify(mmu_t, vm_page_t);
30159276937SPeter Grehan void moea_clear_reference(mmu_t, vm_page_t);
30259276937SPeter Grehan void moea_copy_page(mmu_t, vm_page_t, vm_page_t);
30359276937SPeter Grehan void moea_enter(mmu_t, pmap_t, vm_offset_t, vm_page_t, vm_prot_t, boolean_t);
304ce142d9eSAlan Cox void moea_enter_object(mmu_t, pmap_t, vm_offset_t, vm_offset_t, vm_page_t,
305ce142d9eSAlan Cox     vm_prot_t);
3062053c127SStephan Uphoff void moea_enter_quick(mmu_t, pmap_t, vm_offset_t, vm_page_t, vm_prot_t);
30759276937SPeter Grehan vm_paddr_t moea_extract(mmu_t, pmap_t, vm_offset_t);
30859276937SPeter Grehan vm_page_t moea_extract_and_hold(mmu_t, pmap_t, vm_offset_t, vm_prot_t);
30959276937SPeter Grehan void moea_init(mmu_t);
31059276937SPeter Grehan boolean_t moea_is_modified(mmu_t, vm_page_t);
31159276937SPeter Grehan boolean_t moea_ts_referenced(mmu_t, vm_page_t);
31259276937SPeter Grehan vm_offset_t moea_map(mmu_t, vm_offset_t *, vm_offset_t, vm_offset_t, int);
31359276937SPeter Grehan boolean_t moea_page_exists_quick(mmu_t, pmap_t, vm_page_t);
31459677d3cSAlan Cox int moea_page_wired_mappings(mmu_t, vm_page_t);
31559276937SPeter Grehan void moea_pinit(mmu_t, pmap_t);
31659276937SPeter Grehan void moea_pinit0(mmu_t, pmap_t);
31759276937SPeter Grehan void moea_protect(mmu_t, pmap_t, vm_offset_t, vm_offset_t, vm_prot_t);
31859276937SPeter Grehan void moea_qenter(mmu_t, vm_offset_t, vm_page_t *, int);
31959276937SPeter Grehan void moea_qremove(mmu_t, vm_offset_t, int);
32059276937SPeter Grehan void moea_release(mmu_t, pmap_t);
32159276937SPeter Grehan void moea_remove(mmu_t, pmap_t, vm_offset_t, vm_offset_t);
32259276937SPeter Grehan void moea_remove_all(mmu_t, vm_page_t);
32378985e42SAlan Cox void moea_remove_write(mmu_t, vm_page_t);
32459276937SPeter Grehan void moea_zero_page(mmu_t, vm_page_t);
32559276937SPeter Grehan void moea_zero_page_area(mmu_t, vm_page_t, int, int);
32659276937SPeter Grehan void moea_zero_page_idle(mmu_t, vm_page_t);
32759276937SPeter Grehan void moea_activate(mmu_t, struct thread *);
32859276937SPeter Grehan void moea_deactivate(mmu_t, struct thread *);
32959276937SPeter Grehan void moea_bootstrap(mmu_t, vm_offset_t, vm_offset_t);
33059276937SPeter Grehan void *moea_mapdev(mmu_t, vm_offset_t, vm_size_t);
33159276937SPeter Grehan void moea_unmapdev(mmu_t, vm_offset_t, vm_size_t);
33259276937SPeter Grehan vm_offset_t moea_kextract(mmu_t, vm_offset_t);
33359276937SPeter Grehan void moea_kenter(mmu_t, vm_offset_t, vm_offset_t);
33459276937SPeter Grehan boolean_t moea_dev_direct_mapped(mmu_t, vm_offset_t, vm_size_t);
3356e4f008cSPeter Grehan boolean_t moea_page_executable(mmu_t, vm_page_t);
33659276937SPeter Grehan 
33759276937SPeter Grehan static mmu_method_t moea_methods[] = {
33859276937SPeter Grehan 	MMUMETHOD(mmu_change_wiring,	moea_change_wiring),
33959276937SPeter Grehan 	MMUMETHOD(mmu_clear_modify,	moea_clear_modify),
34059276937SPeter Grehan 	MMUMETHOD(mmu_clear_reference,	moea_clear_reference),
34159276937SPeter Grehan 	MMUMETHOD(mmu_copy_page,	moea_copy_page),
34259276937SPeter Grehan 	MMUMETHOD(mmu_enter,		moea_enter),
343ce142d9eSAlan Cox 	MMUMETHOD(mmu_enter_object,	moea_enter_object),
34459276937SPeter Grehan 	MMUMETHOD(mmu_enter_quick,	moea_enter_quick),
34559276937SPeter Grehan 	MMUMETHOD(mmu_extract,		moea_extract),
34659276937SPeter Grehan 	MMUMETHOD(mmu_extract_and_hold,	moea_extract_and_hold),
34759276937SPeter Grehan 	MMUMETHOD(mmu_init,		moea_init),
34859276937SPeter Grehan 	MMUMETHOD(mmu_is_modified,	moea_is_modified),
34959276937SPeter Grehan 	MMUMETHOD(mmu_ts_referenced,	moea_ts_referenced),
35059276937SPeter Grehan 	MMUMETHOD(mmu_map,     		moea_map),
35159276937SPeter Grehan 	MMUMETHOD(mmu_page_exists_quick,moea_page_exists_quick),
35259677d3cSAlan Cox 	MMUMETHOD(mmu_page_wired_mappings,moea_page_wired_mappings),
35359276937SPeter Grehan 	MMUMETHOD(mmu_pinit,		moea_pinit),
35459276937SPeter Grehan 	MMUMETHOD(mmu_pinit0,		moea_pinit0),
35559276937SPeter Grehan 	MMUMETHOD(mmu_protect,		moea_protect),
35659276937SPeter Grehan 	MMUMETHOD(mmu_qenter,		moea_qenter),
35759276937SPeter Grehan 	MMUMETHOD(mmu_qremove,		moea_qremove),
35859276937SPeter Grehan 	MMUMETHOD(mmu_release,		moea_release),
35959276937SPeter Grehan 	MMUMETHOD(mmu_remove,		moea_remove),
36059276937SPeter Grehan 	MMUMETHOD(mmu_remove_all,      	moea_remove_all),
36178985e42SAlan Cox 	MMUMETHOD(mmu_remove_write,	moea_remove_write),
36259276937SPeter Grehan 	MMUMETHOD(mmu_zero_page,       	moea_zero_page),
36359276937SPeter Grehan 	MMUMETHOD(mmu_zero_page_area,	moea_zero_page_area),
36459276937SPeter Grehan 	MMUMETHOD(mmu_zero_page_idle,	moea_zero_page_idle),
36559276937SPeter Grehan 	MMUMETHOD(mmu_activate,		moea_activate),
36659276937SPeter Grehan 	MMUMETHOD(mmu_deactivate,      	moea_deactivate),
36759276937SPeter Grehan 
36859276937SPeter Grehan 	/* Internal interfaces */
36959276937SPeter Grehan 	MMUMETHOD(mmu_bootstrap,       	moea_bootstrap),
37059276937SPeter Grehan 	MMUMETHOD(mmu_mapdev,		moea_mapdev),
37159276937SPeter Grehan 	MMUMETHOD(mmu_unmapdev,		moea_unmapdev),
37259276937SPeter Grehan 	MMUMETHOD(mmu_kextract,		moea_kextract),
37359276937SPeter Grehan 	MMUMETHOD(mmu_kenter,		moea_kenter),
37459276937SPeter Grehan 	MMUMETHOD(mmu_dev_direct_mapped,moea_dev_direct_mapped),
3756e4f008cSPeter Grehan 	MMUMETHOD(mmu_page_executable,	moea_page_executable),
37659276937SPeter Grehan 
37759276937SPeter Grehan 	{ 0, 0 }
37859276937SPeter Grehan };
37959276937SPeter Grehan 
38059276937SPeter Grehan static mmu_def_t oea_mmu = {
38159276937SPeter Grehan 	MMU_TYPE_OEA,
38259276937SPeter Grehan 	moea_methods,
38359276937SPeter Grehan 	0
38459276937SPeter Grehan };
38559276937SPeter Grehan MMU_DEF(oea_mmu);
38659276937SPeter Grehan 
3875244eac9SBenno Rice 
3885244eac9SBenno Rice static __inline int
3895244eac9SBenno Rice va_to_sr(u_int *sr, vm_offset_t va)
3905244eac9SBenno Rice {
3915244eac9SBenno Rice 	return (sr[(uintptr_t)va >> ADDR_SR_SHFT]);
3925244eac9SBenno Rice }
3935244eac9SBenno Rice 
3945244eac9SBenno Rice static __inline u_int
3955244eac9SBenno Rice va_to_pteg(u_int sr, vm_offset_t addr)
3965244eac9SBenno Rice {
3975244eac9SBenno Rice 	u_int hash;
3985244eac9SBenno Rice 
3995244eac9SBenno Rice 	hash = (sr & SR_VSID_MASK) ^ (((u_int)addr & ADDR_PIDX) >>
4005244eac9SBenno Rice 	    ADDR_PIDX_SHFT);
40159276937SPeter Grehan 	return (hash & moea_pteg_mask);
4025244eac9SBenno Rice }
4035244eac9SBenno Rice 
4045244eac9SBenno Rice static __inline struct pvo_head *
4058207b362SBenno Rice pa_to_pvoh(vm_offset_t pa, vm_page_t *pg_p)
4065244eac9SBenno Rice {
4075244eac9SBenno Rice 	struct	vm_page *pg;
4085244eac9SBenno Rice 
4095244eac9SBenno Rice 	pg = PHYS_TO_VM_PAGE(pa);
4105244eac9SBenno Rice 
4118207b362SBenno Rice 	if (pg_p != NULL)
4128207b362SBenno Rice 		*pg_p = pg;
4138207b362SBenno Rice 
4145244eac9SBenno Rice 	if (pg == NULL)
41559276937SPeter Grehan 		return (&moea_pvo_unmanaged);
4165244eac9SBenno Rice 
4175244eac9SBenno Rice 	return (&pg->md.mdpg_pvoh);
4185244eac9SBenno Rice }
4195244eac9SBenno Rice 
4205244eac9SBenno Rice static __inline struct pvo_head *
4215244eac9SBenno Rice vm_page_to_pvoh(vm_page_t m)
422f9bac91bSBenno Rice {
423f9bac91bSBenno Rice 
4245244eac9SBenno Rice 	return (&m->md.mdpg_pvoh);
425f9bac91bSBenno Rice }
426f9bac91bSBenno Rice 
427f9bac91bSBenno Rice static __inline void
42859276937SPeter Grehan moea_attr_clear(vm_page_t m, int ptebit)
429f9bac91bSBenno Rice {
430f9bac91bSBenno Rice 
431d644a0b7SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
4325244eac9SBenno Rice 	m->md.mdpg_attrs &= ~ptebit;
4335244eac9SBenno Rice }
4345244eac9SBenno Rice 
4355244eac9SBenno Rice static __inline int
43659276937SPeter Grehan moea_attr_fetch(vm_page_t m)
4375244eac9SBenno Rice {
4385244eac9SBenno Rice 
4395244eac9SBenno Rice 	return (m->md.mdpg_attrs);
440f9bac91bSBenno Rice }
441f9bac91bSBenno Rice 
442f9bac91bSBenno Rice static __inline void
44359276937SPeter Grehan moea_attr_save(vm_page_t m, int ptebit)
444f9bac91bSBenno Rice {
445f9bac91bSBenno Rice 
446d644a0b7SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
4475244eac9SBenno Rice 	m->md.mdpg_attrs |= ptebit;
448f9bac91bSBenno Rice }
449f9bac91bSBenno Rice 
450f9bac91bSBenno Rice static __inline int
45159276937SPeter Grehan moea_pte_compare(const struct pte *pt, const struct pte *pvo_pt)
452f9bac91bSBenno Rice {
4535244eac9SBenno Rice 	if (pt->pte_hi == pvo_pt->pte_hi)
4545244eac9SBenno Rice 		return (1);
455f9bac91bSBenno Rice 
4565244eac9SBenno Rice 	return (0);
457f9bac91bSBenno Rice }
458f9bac91bSBenno Rice 
459f9bac91bSBenno Rice static __inline int
46059276937SPeter Grehan moea_pte_match(struct pte *pt, u_int sr, vm_offset_t va, int which)
461f9bac91bSBenno Rice {
4625244eac9SBenno Rice 	return (pt->pte_hi & ~PTE_VALID) ==
4635244eac9SBenno Rice 	    (((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
4645244eac9SBenno Rice 	    ((va >> ADDR_API_SHFT) & PTE_API) | which);
465f9bac91bSBenno Rice }
466f9bac91bSBenno Rice 
4675244eac9SBenno Rice static __inline void
46859276937SPeter Grehan moea_pte_create(struct pte *pt, u_int sr, vm_offset_t va, u_int pte_lo)
469f9bac91bSBenno Rice {
470d644a0b7SAlan Cox 
471d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
472d644a0b7SAlan Cox 
473f9bac91bSBenno Rice 	/*
4745244eac9SBenno Rice 	 * Construct a PTE.  Default to IMB initially.  Valid bit only gets
4755244eac9SBenno Rice 	 * set when the real pte is set in memory.
476f9bac91bSBenno Rice 	 *
477f9bac91bSBenno Rice 	 * Note: Don't set the valid bit for correct operation of tlb update.
478f9bac91bSBenno Rice 	 */
4795244eac9SBenno Rice 	pt->pte_hi = ((sr & SR_VSID_MASK) << PTE_VSID_SHFT) |
4805244eac9SBenno Rice 	    (((va & ADDR_PIDX) >> ADDR_API_SHFT) & PTE_API);
4815244eac9SBenno Rice 	pt->pte_lo = pte_lo;
482f9bac91bSBenno Rice }
483f9bac91bSBenno Rice 
4845244eac9SBenno Rice static __inline void
48559276937SPeter Grehan moea_pte_synch(struct pte *pt, struct pte *pvo_pt)
486f9bac91bSBenno Rice {
487f9bac91bSBenno Rice 
488d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
4895244eac9SBenno Rice 	pvo_pt->pte_lo |= pt->pte_lo & (PTE_REF | PTE_CHG);
490f9bac91bSBenno Rice }
491f9bac91bSBenno Rice 
4925244eac9SBenno Rice static __inline void
49359276937SPeter Grehan moea_pte_clear(struct pte *pt, vm_offset_t va, int ptebit)
494f9bac91bSBenno Rice {
4955244eac9SBenno Rice 
496d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
497d644a0b7SAlan Cox 
4985244eac9SBenno Rice 	/*
4995244eac9SBenno Rice 	 * As shown in Section 7.6.3.2.3
5005244eac9SBenno Rice 	 */
5015244eac9SBenno Rice 	pt->pte_lo &= ~ptebit;
5025244eac9SBenno Rice 	TLBIE(va);
5035244eac9SBenno Rice 	EIEIO();
5045244eac9SBenno Rice 	TLBSYNC();
5055244eac9SBenno Rice 	SYNC();
5065244eac9SBenno Rice }
5075244eac9SBenno Rice 
5085244eac9SBenno Rice static __inline void
50959276937SPeter Grehan moea_pte_set(struct pte *pt, struct pte *pvo_pt)
5105244eac9SBenno Rice {
5115244eac9SBenno Rice 
512d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5135244eac9SBenno Rice 	pvo_pt->pte_hi |= PTE_VALID;
5145244eac9SBenno Rice 
5155244eac9SBenno Rice 	/*
5165244eac9SBenno Rice 	 * Update the PTE as defined in section 7.6.3.1.
5175244eac9SBenno Rice 	 * Note that the REF/CHG bits are from pvo_pt and thus should havce
5185244eac9SBenno Rice 	 * been saved so this routine can restore them (if desired).
5195244eac9SBenno Rice 	 */
5205244eac9SBenno Rice 	pt->pte_lo = pvo_pt->pte_lo;
5215244eac9SBenno Rice 	EIEIO();
5225244eac9SBenno Rice 	pt->pte_hi = pvo_pt->pte_hi;
5235244eac9SBenno Rice 	SYNC();
52459276937SPeter Grehan 	moea_pte_valid++;
5255244eac9SBenno Rice }
5265244eac9SBenno Rice 
5275244eac9SBenno Rice static __inline void
52859276937SPeter Grehan moea_pte_unset(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5295244eac9SBenno Rice {
5305244eac9SBenno Rice 
531d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
5325244eac9SBenno Rice 	pvo_pt->pte_hi &= ~PTE_VALID;
5335244eac9SBenno Rice 
5345244eac9SBenno Rice 	/*
5355244eac9SBenno Rice 	 * Force the reg & chg bits back into the PTEs.
5365244eac9SBenno Rice 	 */
5375244eac9SBenno Rice 	SYNC();
5385244eac9SBenno Rice 
5395244eac9SBenno Rice 	/*
5405244eac9SBenno Rice 	 * Invalidate the pte.
5415244eac9SBenno Rice 	 */
5425244eac9SBenno Rice 	pt->pte_hi &= ~PTE_VALID;
5435244eac9SBenno Rice 
5445244eac9SBenno Rice 	SYNC();
5455244eac9SBenno Rice 	TLBIE(va);
5465244eac9SBenno Rice 	EIEIO();
5475244eac9SBenno Rice 	TLBSYNC();
5485244eac9SBenno Rice 	SYNC();
5495244eac9SBenno Rice 
5505244eac9SBenno Rice 	/*
5515244eac9SBenno Rice 	 * Save the reg & chg bits.
5525244eac9SBenno Rice 	 */
55359276937SPeter Grehan 	moea_pte_synch(pt, pvo_pt);
55459276937SPeter Grehan 	moea_pte_valid--;
5555244eac9SBenno Rice }
5565244eac9SBenno Rice 
5575244eac9SBenno Rice static __inline void
55859276937SPeter Grehan moea_pte_change(struct pte *pt, struct pte *pvo_pt, vm_offset_t va)
5595244eac9SBenno Rice {
5605244eac9SBenno Rice 
5615244eac9SBenno Rice 	/*
5625244eac9SBenno Rice 	 * Invalidate the PTE
5635244eac9SBenno Rice 	 */
56459276937SPeter Grehan 	moea_pte_unset(pt, pvo_pt, va);
56559276937SPeter Grehan 	moea_pte_set(pt, pvo_pt);
566f9bac91bSBenno Rice }
567f9bac91bSBenno Rice 
568f9bac91bSBenno Rice /*
5695244eac9SBenno Rice  * Quick sort callout for comparing memory regions.
570f9bac91bSBenno Rice  */
5715244eac9SBenno Rice static int	mr_cmp(const void *a, const void *b);
5725244eac9SBenno Rice static int	om_cmp(const void *a, const void *b);
5735244eac9SBenno Rice 
5745244eac9SBenno Rice static int
5755244eac9SBenno Rice mr_cmp(const void *a, const void *b)
576f9bac91bSBenno Rice {
5775244eac9SBenno Rice 	const struct	mem_region *regiona;
5785244eac9SBenno Rice 	const struct	mem_region *regionb;
579f9bac91bSBenno Rice 
5805244eac9SBenno Rice 	regiona = a;
5815244eac9SBenno Rice 	regionb = b;
5825244eac9SBenno Rice 	if (regiona->mr_start < regionb->mr_start)
5835244eac9SBenno Rice 		return (-1);
5845244eac9SBenno Rice 	else if (regiona->mr_start > regionb->mr_start)
5855244eac9SBenno Rice 		return (1);
5865244eac9SBenno Rice 	else
587f9bac91bSBenno Rice 		return (0);
588f9bac91bSBenno Rice }
5895244eac9SBenno Rice 
5905244eac9SBenno Rice static int
5915244eac9SBenno Rice om_cmp(const void *a, const void *b)
5925244eac9SBenno Rice {
5935244eac9SBenno Rice 	const struct	ofw_map *mapa;
5945244eac9SBenno Rice 	const struct	ofw_map *mapb;
5955244eac9SBenno Rice 
5965244eac9SBenno Rice 	mapa = a;
5975244eac9SBenno Rice 	mapb = b;
5985244eac9SBenno Rice 	if (mapa->om_pa < mapb->om_pa)
5995244eac9SBenno Rice 		return (-1);
6005244eac9SBenno Rice 	else if (mapa->om_pa > mapb->om_pa)
6015244eac9SBenno Rice 		return (1);
6025244eac9SBenno Rice 	else
6035244eac9SBenno Rice 		return (0);
604f9bac91bSBenno Rice }
605f9bac91bSBenno Rice 
606f9bac91bSBenno Rice void
60712640815SMarcel Moolenaar pmap_cpu_bootstrap(volatile uint32_t *trcp, int ap)
60812640815SMarcel Moolenaar {
60912640815SMarcel Moolenaar 	u_int sdr;
61012640815SMarcel Moolenaar 	int i;
61112640815SMarcel Moolenaar 
61212640815SMarcel Moolenaar 	trcp[0] = 0x1000;
61312640815SMarcel Moolenaar 	trcp[1] = (uint32_t)&pmap_cpu_bootstrap;
61412640815SMarcel Moolenaar 
61512640815SMarcel Moolenaar 	if (ap) {
61612640815SMarcel Moolenaar 		__asm __volatile("mtdbatu 0,%0" :: "r"(battable[0].batu));
61712640815SMarcel Moolenaar 		__asm __volatile("mtdbatl 0,%0" :: "r"(battable[0].batl));
61812640815SMarcel Moolenaar 		isync();
61912640815SMarcel Moolenaar 		__asm __volatile("mtibatu 0,%0" :: "r"(battable[0].batu));
62012640815SMarcel Moolenaar 		__asm __volatile("mtibatl 0,%0" :: "r"(battable[0].batl));
62112640815SMarcel Moolenaar 		isync();
62212640815SMarcel Moolenaar 	}
62312640815SMarcel Moolenaar 
62412640815SMarcel Moolenaar 	trcp[0] = 0x1001;
62512640815SMarcel Moolenaar 
62601d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
62701d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
62812640815SMarcel Moolenaar 	isync();
62912640815SMarcel Moolenaar 
63012640815SMarcel Moolenaar 	trcp[0] = 0x1002;
63112640815SMarcel Moolenaar 
63201d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 1,%0" :: "r"(0));
63301d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 2,%0" :: "r"(0));
63401d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 2,%0" :: "r"(0));
63501d8aa0dSMarcel Moolenaar 	__asm __volatile("mtdbatu 3,%0" :: "r"(0));
63601d8aa0dSMarcel Moolenaar 	__asm __volatile("mtibatu 3,%0" :: "r"(0));
63712640815SMarcel Moolenaar 	isync();
63812640815SMarcel Moolenaar 
63912640815SMarcel Moolenaar 	trcp[0] = 0x1003;
64012640815SMarcel Moolenaar 
64112640815SMarcel Moolenaar 	for (i = 0; i < 16; i++)
64212640815SMarcel Moolenaar 		mtsrin(i << ADDR_SR_SHFT, EMPTY_SEGMENT);
64312640815SMarcel Moolenaar 
64412640815SMarcel Moolenaar 	trcp[0] = 0x1004;
64512640815SMarcel Moolenaar 
64612640815SMarcel Moolenaar 	__asm __volatile("mtsr %0,%1" :: "n"(KERNEL_SR), "r"(KERNEL_SEGMENT));
64712640815SMarcel Moolenaar 	__asm __volatile("mtsr %0,%1" :: "n"(KERNEL2_SR), "r"(KERNEL2_SEGMENT));
64812640815SMarcel Moolenaar 	__asm __volatile("sync");
64912640815SMarcel Moolenaar 
65012640815SMarcel Moolenaar 	trcp[0] = 0x1005;
65112640815SMarcel Moolenaar 
65212640815SMarcel Moolenaar 	sdr = (u_int)moea_pteg_table | (moea_pteg_mask >> 10);
65312640815SMarcel Moolenaar 	__asm __volatile("mtsdr1 %0" :: "r"(sdr));
65412640815SMarcel Moolenaar 	isync();
65512640815SMarcel Moolenaar 
65612640815SMarcel Moolenaar 	trcp[0] = 0x1006;
65712640815SMarcel Moolenaar 	trcp[1] = sdr;
65812640815SMarcel Moolenaar }
65912640815SMarcel Moolenaar 
66012640815SMarcel Moolenaar void
66159276937SPeter Grehan moea_bootstrap(mmu_t mmup, vm_offset_t kernelstart, vm_offset_t kernelend)
662f9bac91bSBenno Rice {
66331c82d03SBenno Rice 	ihandle_t	mmui;
6645244eac9SBenno Rice 	phandle_t	chosen, mmu;
6655244eac9SBenno Rice 	int		sz;
6665244eac9SBenno Rice 	int		i, j;
66732bc7846SPeter Grehan 	int		ofw_mappings;
66812640815SMarcel Moolenaar 	uint32_t	trace[2];
669e2f6d6e2SPeter Grehan 	vm_size_t	size, physsz, hwphyssz;
6705244eac9SBenno Rice 	vm_offset_t	pa, va, off;
671f9bac91bSBenno Rice 
672f9bac91bSBenno Rice         /*
67332bc7846SPeter Grehan          * Set up BAT0 to map the lowest 256 MB area
6740d290675SBenno Rice          */
6750d290675SBenno Rice         battable[0x0].batl = BATL(0x00000000, BAT_M, BAT_PP_RW);
6760d290675SBenno Rice         battable[0x0].batu = BATU(0x00000000, BAT_BL_256M, BAT_Vs);
6770d290675SBenno Rice 
6780d290675SBenno Rice         /*
6790d290675SBenno Rice          * Map PCI memory space.
6800d290675SBenno Rice          */
6810d290675SBenno Rice         battable[0x8].batl = BATL(0x80000000, BAT_I|BAT_G, BAT_PP_RW);
6820d290675SBenno Rice         battable[0x8].batu = BATU(0x80000000, BAT_BL_256M, BAT_Vs);
6830d290675SBenno Rice 
6840d290675SBenno Rice         battable[0x9].batl = BATL(0x90000000, BAT_I|BAT_G, BAT_PP_RW);
6850d290675SBenno Rice         battable[0x9].batu = BATU(0x90000000, BAT_BL_256M, BAT_Vs);
6860d290675SBenno Rice 
6870d290675SBenno Rice         battable[0xa].batl = BATL(0xa0000000, BAT_I|BAT_G, BAT_PP_RW);
6880d290675SBenno Rice         battable[0xa].batu = BATU(0xa0000000, BAT_BL_256M, BAT_Vs);
6890d290675SBenno Rice 
6900d290675SBenno Rice         battable[0xb].batl = BATL(0xb0000000, BAT_I|BAT_G, BAT_PP_RW);
6910d290675SBenno Rice         battable[0xb].batu = BATU(0xb0000000, BAT_BL_256M, BAT_Vs);
6920d290675SBenno Rice 
6930d290675SBenno Rice         /*
6940d290675SBenno Rice          * Map obio devices.
6950d290675SBenno Rice          */
6960d290675SBenno Rice         battable[0xf].batl = BATL(0xf0000000, BAT_I|BAT_G, BAT_PP_RW);
6970d290675SBenno Rice         battable[0xf].batu = BATU(0xf0000000, BAT_BL_256M, BAT_Vs);
6980d290675SBenno Rice 
6990d290675SBenno Rice 	/*
7005244eac9SBenno Rice 	 * Use an IBAT and a DBAT to map the bottom segment of memory
7015244eac9SBenno Rice 	 * where we are.
702f9bac91bSBenno Rice 	 */
70359276937SPeter Grehan 	__asm (".balign 32; \n"
70472ed3108SPeter Grehan 	       "mtibatu 0,%0; mtibatl 0,%1; isync; \n"
7055d64cf91SPeter Grehan 	       "mtdbatu 0,%0; mtdbatl 0,%1; isync"
70612640815SMarcel Moolenaar 	    :: "r"(battable[0].batu), "r"(battable[0].batl));
7070d290675SBenno Rice 
7080d290675SBenno Rice 	/* map pci space */
70912640815SMarcel Moolenaar 	__asm __volatile("mtdbatu 1,%0" :: "r"(battable[8].batu));
71012640815SMarcel Moolenaar 	__asm __volatile("mtdbatl 1,%0" :: "r"(battable[8].batl));
71112640815SMarcel Moolenaar 	isync();
712f9bac91bSBenno Rice 
71331c82d03SBenno Rice 	mem_regions(&pregions, &pregions_sz, &regions, &regions_sz);
71459276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_bootstrap: physical memory");
71531c82d03SBenno Rice 
71631c82d03SBenno Rice 	qsort(pregions, pregions_sz, sizeof(*pregions), mr_cmp);
71731c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
71832bc7846SPeter Grehan 		vm_offset_t pa;
71932bc7846SPeter Grehan 		vm_offset_t end;
72032bc7846SPeter Grehan 
72131c82d03SBenno Rice 		CTR3(KTR_PMAP, "physregion: %#x - %#x (%#x)",
72231c82d03SBenno Rice 			pregions[i].mr_start,
72331c82d03SBenno Rice 			pregions[i].mr_start + pregions[i].mr_size,
72431c82d03SBenno Rice 			pregions[i].mr_size);
72532bc7846SPeter Grehan 		/*
72632bc7846SPeter Grehan 		 * Install entries into the BAT table to allow all
72732bc7846SPeter Grehan 		 * of physmem to be convered by on-demand BAT entries.
72832bc7846SPeter Grehan 		 * The loop will sometimes set the same battable element
72932bc7846SPeter Grehan 		 * twice, but that's fine since they won't be used for
73032bc7846SPeter Grehan 		 * a while yet.
73132bc7846SPeter Grehan 		 */
73232bc7846SPeter Grehan 		pa = pregions[i].mr_start & 0xf0000000;
73332bc7846SPeter Grehan 		end = pregions[i].mr_start + pregions[i].mr_size;
73432bc7846SPeter Grehan 		do {
73532bc7846SPeter Grehan                         u_int n = pa >> ADDR_SR_SHFT;
73632bc7846SPeter Grehan 
73732bc7846SPeter Grehan 			battable[n].batl = BATL(pa, BAT_M, BAT_PP_RW);
73832bc7846SPeter Grehan 			battable[n].batu = BATU(pa, BAT_BL_256M, BAT_Vs);
73932bc7846SPeter Grehan 			pa += SEGMENT_LENGTH;
74032bc7846SPeter Grehan 		} while (pa < end);
74131c82d03SBenno Rice 	}
74231c82d03SBenno Rice 
74331c82d03SBenno Rice 	if (sizeof(phys_avail)/sizeof(phys_avail[0]) < regions_sz)
74459276937SPeter Grehan 		panic("moea_bootstrap: phys_avail too small");
74531c82d03SBenno Rice 	qsort(regions, regions_sz, sizeof(*regions), mr_cmp);
7465244eac9SBenno Rice 	phys_avail_count = 0;
747d2c1f576SBenno Rice 	physsz = 0;
748b0c21309SPeter Grehan 	hwphyssz = 0;
749b0c21309SPeter Grehan 	TUNABLE_ULONG_FETCH("hw.physmem", (u_long *) &hwphyssz);
75031c82d03SBenno Rice 	for (i = 0, j = 0; i < regions_sz; i++, j += 2) {
7515244eac9SBenno Rice 		CTR3(KTR_PMAP, "region: %#x - %#x (%#x)", regions[i].mr_start,
7525244eac9SBenno Rice 		    regions[i].mr_start + regions[i].mr_size,
7535244eac9SBenno Rice 		    regions[i].mr_size);
754e2f6d6e2SPeter Grehan 		if (hwphyssz != 0 &&
755e2f6d6e2SPeter Grehan 		    (physsz + regions[i].mr_size) >= hwphyssz) {
756e2f6d6e2SPeter Grehan 			if (physsz < hwphyssz) {
757e2f6d6e2SPeter Grehan 				phys_avail[j] = regions[i].mr_start;
758e2f6d6e2SPeter Grehan 				phys_avail[j + 1] = regions[i].mr_start +
759e2f6d6e2SPeter Grehan 				    hwphyssz - physsz;
760e2f6d6e2SPeter Grehan 				physsz = hwphyssz;
761e2f6d6e2SPeter Grehan 				phys_avail_count++;
762e2f6d6e2SPeter Grehan 			}
763e2f6d6e2SPeter Grehan 			break;
764e2f6d6e2SPeter Grehan 		}
7655244eac9SBenno Rice 		phys_avail[j] = regions[i].mr_start;
7665244eac9SBenno Rice 		phys_avail[j + 1] = regions[i].mr_start + regions[i].mr_size;
7675244eac9SBenno Rice 		phys_avail_count++;
768d2c1f576SBenno Rice 		physsz += regions[i].mr_size;
769f9bac91bSBenno Rice 	}
770d2c1f576SBenno Rice 	physmem = btoc(physsz);
771f9bac91bSBenno Rice 
772f9bac91bSBenno Rice 	/*
7735244eac9SBenno Rice 	 * Allocate PTEG table.
774f9bac91bSBenno Rice 	 */
7755244eac9SBenno Rice #ifdef PTEGCOUNT
77659276937SPeter Grehan 	moea_pteg_count = PTEGCOUNT;
7775244eac9SBenno Rice #else
77859276937SPeter Grehan 	moea_pteg_count = 0x1000;
779f9bac91bSBenno Rice 
78059276937SPeter Grehan 	while (moea_pteg_count < physmem)
78159276937SPeter Grehan 		moea_pteg_count <<= 1;
782f9bac91bSBenno Rice 
78359276937SPeter Grehan 	moea_pteg_count >>= 1;
7845244eac9SBenno Rice #endif /* PTEGCOUNT */
785f9bac91bSBenno Rice 
78659276937SPeter Grehan 	size = moea_pteg_count * sizeof(struct pteg);
78759276937SPeter Grehan 	CTR2(KTR_PMAP, "moea_bootstrap: %d PTEGs, %d bytes", moea_pteg_count,
7885244eac9SBenno Rice 	    size);
78959276937SPeter Grehan 	moea_pteg_table = (struct pteg *)moea_bootstrap_alloc(size, size);
79059276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PTEG table at %p", moea_pteg_table);
79159276937SPeter Grehan 	bzero((void *)moea_pteg_table, moea_pteg_count * sizeof(struct pteg));
79259276937SPeter Grehan 	moea_pteg_mask = moea_pteg_count - 1;
793f9bac91bSBenno Rice 
7945244eac9SBenno Rice 	/*
795864bc520SBenno Rice 	 * Allocate pv/overflow lists.
7965244eac9SBenno Rice 	 */
79759276937SPeter Grehan 	size = sizeof(struct pvo_head) * moea_pteg_count;
79859276937SPeter Grehan 	moea_pvo_table = (struct pvo_head *)moea_bootstrap_alloc(size,
7995244eac9SBenno Rice 	    PAGE_SIZE);
80059276937SPeter Grehan 	CTR1(KTR_PMAP, "moea_bootstrap: PVO table at %p", moea_pvo_table);
80159276937SPeter Grehan 	for (i = 0; i < moea_pteg_count; i++)
80259276937SPeter Grehan 		LIST_INIT(&moea_pvo_table[i]);
8035244eac9SBenno Rice 
8045244eac9SBenno Rice 	/*
805f489bf21SAlan Cox 	 * Initialize the lock that synchronizes access to the pteg and pvo
806f489bf21SAlan Cox 	 * tables.
807f489bf21SAlan Cox 	 */
808d644a0b7SAlan Cox 	mtx_init(&moea_table_mutex, "pmap table", NULL, MTX_DEF |
809d644a0b7SAlan Cox 	    MTX_RECURSE);
810f489bf21SAlan Cox 
811f489bf21SAlan Cox 	/*
8125244eac9SBenno Rice 	 * Initialise the unmanaged pvo pool.
8135244eac9SBenno Rice 	 */
81459276937SPeter Grehan 	moea_bpvo_pool = (struct pvo_entry *)moea_bootstrap_alloc(
8150d290675SBenno Rice 		BPVO_POOL_SIZE*sizeof(struct pvo_entry), 0);
81659276937SPeter Grehan 	moea_bpvo_pool_index = 0;
8175244eac9SBenno Rice 
8185244eac9SBenno Rice 	/*
8195244eac9SBenno Rice 	 * Make sure kernel vsid is allocated as well as VSID 0.
8205244eac9SBenno Rice 	 */
82159276937SPeter Grehan 	moea_vsid_bitmap[(KERNEL_VSIDBITS & (NPMAPS - 1)) / VSID_NBPW]
8225244eac9SBenno Rice 		|= 1 << (KERNEL_VSIDBITS % VSID_NBPW);
82359276937SPeter Grehan 	moea_vsid_bitmap[0] |= 1;
8245244eac9SBenno Rice 
8255244eac9SBenno Rice 	/*
8265244eac9SBenno Rice 	 * Set up the Open Firmware pmap and add it's mappings.
8275244eac9SBenno Rice 	 */
82859276937SPeter Grehan 	moea_pinit(mmup, &ofw_pmap);
8295244eac9SBenno Rice 	ofw_pmap.pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
8304daf20b2SPeter Grehan 	ofw_pmap.pm_sr[KERNEL2_SR] = KERNEL2_SEGMENT;
8315244eac9SBenno Rice 	if ((chosen = OF_finddevice("/chosen")) == -1)
83259276937SPeter Grehan 		panic("moea_bootstrap: can't find /chosen");
8335244eac9SBenno Rice 	OF_getprop(chosen, "mmu", &mmui, 4);
8345244eac9SBenno Rice 	if ((mmu = OF_instance_to_package(mmui)) == -1)
83559276937SPeter Grehan 		panic("moea_bootstrap: can't get mmu package");
8365244eac9SBenno Rice 	if ((sz = OF_getproplen(mmu, "translations")) == -1)
83759276937SPeter Grehan 		panic("moea_bootstrap: can't get ofw translation count");
838aa39961eSBenno Rice 	translations = NULL;
8396cc1cdf4SPeter Grehan 	for (i = 0; phys_avail[i] != 0; i += 2) {
8406cc1cdf4SPeter Grehan 		if (phys_avail[i + 1] >= sz) {
841aa39961eSBenno Rice 			translations = (struct ofw_map *)phys_avail[i];
8426cc1cdf4SPeter Grehan 			break;
8436cc1cdf4SPeter Grehan 		}
844aa39961eSBenno Rice 	}
845aa39961eSBenno Rice 	if (translations == NULL)
84659276937SPeter Grehan 		panic("moea_bootstrap: no space to copy translations");
8475244eac9SBenno Rice 	bzero(translations, sz);
8485244eac9SBenno Rice 	if (OF_getprop(mmu, "translations", translations, sz) == -1)
84959276937SPeter Grehan 		panic("moea_bootstrap: can't get ofw translations");
85059276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_bootstrap: translations");
85131c82d03SBenno Rice 	sz /= sizeof(*translations);
8525244eac9SBenno Rice 	qsort(translations, sz, sizeof (*translations), om_cmp);
85332bc7846SPeter Grehan 	for (i = 0, ofw_mappings = 0; i < sz; i++) {
8545244eac9SBenno Rice 		CTR3(KTR_PMAP, "translation: pa=%#x va=%#x len=%#x",
8555244eac9SBenno Rice 		    translations[i].om_pa, translations[i].om_va,
8565244eac9SBenno Rice 		    translations[i].om_len);
8575244eac9SBenno Rice 
85832bc7846SPeter Grehan 		/*
85932bc7846SPeter Grehan 		 * If the mapping is 1:1, let the RAM and device on-demand
86032bc7846SPeter Grehan 		 * BAT tables take care of the translation.
86132bc7846SPeter Grehan 		 */
86232bc7846SPeter Grehan 		if (translations[i].om_va == translations[i].om_pa)
86332bc7846SPeter Grehan 			continue;
8645244eac9SBenno Rice 
86532bc7846SPeter Grehan 		/* Enter the pages */
8665244eac9SBenno Rice 		for (off = 0; off < translations[i].om_len; off += PAGE_SIZE) {
8675244eac9SBenno Rice 			struct	vm_page m;
8685244eac9SBenno Rice 
8695244eac9SBenno Rice 			m.phys_addr = translations[i].om_pa + off;
8705ce609a3SRink Springer 			PMAP_LOCK(&ofw_pmap);
871ce142d9eSAlan Cox 			moea_enter_locked(&ofw_pmap,
87259276937SPeter Grehan 				   translations[i].om_va + off, &m,
8735244eac9SBenno Rice 				   VM_PROT_ALL, 1);
8745ce609a3SRink Springer 			PMAP_UNLOCK(&ofw_pmap);
87532bc7846SPeter Grehan 			ofw_mappings++;
876f9bac91bSBenno Rice 		}
877f9bac91bSBenno Rice 	}
878014ffa99SMarcel Moolenaar 
879014ffa99SMarcel Moolenaar 	/*
880014ffa99SMarcel Moolenaar 	 * Calculate the last available physical address.
881014ffa99SMarcel Moolenaar 	 */
882014ffa99SMarcel Moolenaar 	for (i = 0; phys_avail[i + 2] != 0; i += 2)
883014ffa99SMarcel Moolenaar 		;
884014ffa99SMarcel Moolenaar 	Maxmem = powerpc_btop(phys_avail[i + 1]);
8855244eac9SBenno Rice 
8865244eac9SBenno Rice 	/*
8875244eac9SBenno Rice 	 * Initialize the kernel pmap (which is statically allocated).
8885244eac9SBenno Rice 	 */
88948d0b1a0SAlan Cox 	PMAP_LOCK_INIT(kernel_pmap);
8905244eac9SBenno Rice 	for (i = 0; i < 16; i++) {
8915244eac9SBenno Rice 		kernel_pmap->pm_sr[i] = EMPTY_SEGMENT;
892f9bac91bSBenno Rice 	}
8935244eac9SBenno Rice 	kernel_pmap->pm_sr[KERNEL_SR] = KERNEL_SEGMENT;
89422f2fe59SPeter Grehan 	kernel_pmap->pm_sr[KERNEL2_SR] = KERNEL2_SEGMENT;
8955244eac9SBenno Rice 	kernel_pmap->pm_active = ~0;
8965244eac9SBenno Rice 
89712640815SMarcel Moolenaar 	pmap_cpu_bootstrap(trace, 0);
8985244eac9SBenno Rice 	tlbia();
8995244eac9SBenno Rice 
9005244eac9SBenno Rice 	pmap_bootstrapped++;
901014ffa99SMarcel Moolenaar 
902014ffa99SMarcel Moolenaar 	/*
903014ffa99SMarcel Moolenaar 	 * Set the start and end of kva.
904014ffa99SMarcel Moolenaar 	 */
905014ffa99SMarcel Moolenaar 	virtual_avail = VM_MIN_KERNEL_ADDRESS;
906014ffa99SMarcel Moolenaar 	virtual_end = VM_MAX_KERNEL_ADDRESS;
907014ffa99SMarcel Moolenaar 
908014ffa99SMarcel Moolenaar 	/*
909014ffa99SMarcel Moolenaar 	 * Allocate a kernel stack with a guard page for thread0 and map it
910014ffa99SMarcel Moolenaar 	 * into the kernel page map.
911014ffa99SMarcel Moolenaar 	 */
912014ffa99SMarcel Moolenaar 	pa = moea_bootstrap_alloc(KSTACK_PAGES * PAGE_SIZE, PAGE_SIZE);
913014ffa99SMarcel Moolenaar 	va = virtual_avail + KSTACK_GUARD_PAGES * PAGE_SIZE;
914014ffa99SMarcel Moolenaar 	virtual_avail = va + KSTACK_PAGES * PAGE_SIZE;
915014ffa99SMarcel Moolenaar 	CTR2(KTR_PMAP, "moea_bootstrap: kstack0 at %#x (%#x)", pa, va);
916014ffa99SMarcel Moolenaar 	thread0.td_kstack = va;
917014ffa99SMarcel Moolenaar 	thread0.td_kstack_pages = KSTACK_PAGES;
918014ffa99SMarcel Moolenaar 	for (i = 0; i < KSTACK_PAGES; i++) {
919014ffa99SMarcel Moolenaar 		moea_kenter(mmup, va, pa);;
920014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
921014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
922014ffa99SMarcel Moolenaar 	}
923014ffa99SMarcel Moolenaar 
924014ffa99SMarcel Moolenaar 	/*
925014ffa99SMarcel Moolenaar 	 * Allocate virtual address space for the message buffer.
926014ffa99SMarcel Moolenaar 	 */
927014ffa99SMarcel Moolenaar 	pa = msgbuf_phys = moea_bootstrap_alloc(MSGBUF_SIZE, PAGE_SIZE);
928014ffa99SMarcel Moolenaar 	msgbufp = (struct msgbuf *)virtual_avail;
929014ffa99SMarcel Moolenaar 	va = virtual_avail;
930014ffa99SMarcel Moolenaar 	virtual_avail += round_page(MSGBUF_SIZE);
931014ffa99SMarcel Moolenaar 	while (va < virtual_avail) {
932014ffa99SMarcel Moolenaar 		moea_kenter(mmup, va, pa);;
933014ffa99SMarcel Moolenaar 		pa += PAGE_SIZE;
934014ffa99SMarcel Moolenaar 		va += PAGE_SIZE;
935014ffa99SMarcel Moolenaar 	}
9365244eac9SBenno Rice }
9375244eac9SBenno Rice 
9385244eac9SBenno Rice /*
9395244eac9SBenno Rice  * Activate a user pmap.  The pmap must be activated before it's address
9405244eac9SBenno Rice  * space can be accessed in any way.
941f9bac91bSBenno Rice  */
942f9bac91bSBenno Rice void
94359276937SPeter Grehan moea_activate(mmu_t mmu, struct thread *td)
944f9bac91bSBenno Rice {
9458207b362SBenno Rice 	pmap_t	pm, pmr;
946f9bac91bSBenno Rice 
947f9bac91bSBenno Rice 	/*
94832bc7846SPeter Grehan 	 * Load all the data we need up front to encourage the compiler to
9495244eac9SBenno Rice 	 * not issue any loads while we have interrupts disabled below.
950f9bac91bSBenno Rice 	 */
9515244eac9SBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
952f9bac91bSBenno Rice 
95359276937SPeter Grehan 	if ((pmr = (pmap_t)moea_kextract(mmu, (vm_offset_t)pm)) == NULL)
9548207b362SBenno Rice 		pmr = pm;
9558207b362SBenno Rice 
9565244eac9SBenno Rice 	pm->pm_active |= PCPU_GET(cpumask);
9578207b362SBenno Rice 	PCPU_SET(curpmap, pmr);
958ac6ba8bdSBenno Rice }
959ac6ba8bdSBenno Rice 
960ac6ba8bdSBenno Rice void
96159276937SPeter Grehan moea_deactivate(mmu_t mmu, struct thread *td)
962ac6ba8bdSBenno Rice {
963ac6ba8bdSBenno Rice 	pmap_t	pm;
964ac6ba8bdSBenno Rice 
965ac6ba8bdSBenno Rice 	pm = &td->td_proc->p_vmspace->vm_pmap;
966ac6ba8bdSBenno Rice 	pm->pm_active &= ~(PCPU_GET(cpumask));
9678207b362SBenno Rice 	PCPU_SET(curpmap, NULL);
968f9bac91bSBenno Rice }
969f9bac91bSBenno Rice 
970f9bac91bSBenno Rice void
97159276937SPeter Grehan moea_change_wiring(mmu_t mmu, pmap_t pm, vm_offset_t va, boolean_t wired)
972f9bac91bSBenno Rice {
9730f92104cSBenno Rice 	struct	pvo_entry *pvo;
9740f92104cSBenno Rice 
97548d0b1a0SAlan Cox 	PMAP_LOCK(pm);
97659276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
9770f92104cSBenno Rice 
9780f92104cSBenno Rice 	if (pvo != NULL) {
9790f92104cSBenno Rice 		if (wired) {
9800f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) == 0)
9810f92104cSBenno Rice 				pm->pm_stats.wired_count++;
9820f92104cSBenno Rice 			pvo->pvo_vaddr |= PVO_WIRED;
9830f92104cSBenno Rice 		} else {
9840f92104cSBenno Rice 			if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
9850f92104cSBenno Rice 				pm->pm_stats.wired_count--;
9860f92104cSBenno Rice 			pvo->pvo_vaddr &= ~PVO_WIRED;
9870f92104cSBenno Rice 		}
9880f92104cSBenno Rice 	}
98948d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
990f9bac91bSBenno Rice }
991f9bac91bSBenno Rice 
992f9bac91bSBenno Rice void
99359276937SPeter Grehan moea_copy_page(mmu_t mmu, vm_page_t msrc, vm_page_t mdst)
994f9bac91bSBenno Rice {
99525e2288dSBenno Rice 	vm_offset_t	dst;
99625e2288dSBenno Rice 	vm_offset_t	src;
99725e2288dSBenno Rice 
99825e2288dSBenno Rice 	dst = VM_PAGE_TO_PHYS(mdst);
99925e2288dSBenno Rice 	src = VM_PAGE_TO_PHYS(msrc);
100025e2288dSBenno Rice 
100125e2288dSBenno Rice 	kcopy((void *)src, (void *)dst, PAGE_SIZE);
1002f9bac91bSBenno Rice }
1003111c77dcSBenno Rice 
1004111c77dcSBenno Rice /*
10055244eac9SBenno Rice  * Zero a page of physical memory by temporarily mapping it into the tlb.
10065244eac9SBenno Rice  */
10075244eac9SBenno Rice void
100859276937SPeter Grehan moea_zero_page(mmu_t mmu, vm_page_t m)
10095244eac9SBenno Rice {
10101a87a0daSPeter Wemm 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10115b43c63dSMarcel Moolenaar 	void *va = (void *)pa;
10125244eac9SBenno Rice 
10135244eac9SBenno Rice 	bzero(va, PAGE_SIZE);
10145244eac9SBenno Rice }
10155244eac9SBenno Rice 
10165244eac9SBenno Rice void
101759276937SPeter Grehan moea_zero_page_area(mmu_t mmu, vm_page_t m, int off, int size)
10185244eac9SBenno Rice {
10193495845eSBenno Rice 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10205b43c63dSMarcel Moolenaar 	void *va = (void *)(pa + off);
10213495845eSBenno Rice 
10225b43c63dSMarcel Moolenaar 	bzero(va, size);
10235244eac9SBenno Rice }
10245244eac9SBenno Rice 
1025a58b3a68SPeter Wemm void
102659276937SPeter Grehan moea_zero_page_idle(mmu_t mmu, vm_page_t m)
1027a58b3a68SPeter Wemm {
10285b43c63dSMarcel Moolenaar 	vm_offset_t pa = VM_PAGE_TO_PHYS(m);
10295b43c63dSMarcel Moolenaar 	void *va = (void *)pa;
1030a58b3a68SPeter Wemm 
10315b43c63dSMarcel Moolenaar 	bzero(va, PAGE_SIZE);
1032a58b3a68SPeter Wemm }
1033a58b3a68SPeter Wemm 
10345244eac9SBenno Rice /*
10355244eac9SBenno Rice  * Map the given physical page at the specified virtual address in the
10365244eac9SBenno Rice  * target pmap with the protection requested.  If specified the page
10375244eac9SBenno Rice  * will be wired down.
10385244eac9SBenno Rice  */
10395244eac9SBenno Rice void
104059276937SPeter Grehan moea_enter(mmu_t mmu, pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
10415244eac9SBenno Rice 	   boolean_t wired)
10425244eac9SBenno Rice {
1043ce142d9eSAlan Cox 
1044ce142d9eSAlan Cox 	vm_page_lock_queues();
1045ce142d9eSAlan Cox 	PMAP_LOCK(pmap);
104667c867eeSAlan Cox 	moea_enter_locked(pmap, va, m, prot, wired);
1047ce142d9eSAlan Cox 	vm_page_unlock_queues();
1048ce142d9eSAlan Cox 	PMAP_UNLOCK(pmap);
1049ce142d9eSAlan Cox }
1050ce142d9eSAlan Cox 
1051ce142d9eSAlan Cox /*
1052ce142d9eSAlan Cox  * Map the given physical page at the specified virtual address in the
1053ce142d9eSAlan Cox  * target pmap with the protection requested.  If specified the page
1054ce142d9eSAlan Cox  * will be wired down.
1055ce142d9eSAlan Cox  *
1056ce142d9eSAlan Cox  * The page queues and pmap must be locked.
1057ce142d9eSAlan Cox  */
1058ce142d9eSAlan Cox static void
1059ce142d9eSAlan Cox moea_enter_locked(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot,
1060ce142d9eSAlan Cox     boolean_t wired)
1061ce142d9eSAlan Cox {
10625244eac9SBenno Rice 	struct		pvo_head *pvo_head;
1063378862a7SJeff Roberson 	uma_zone_t	zone;
10648207b362SBenno Rice 	vm_page_t	pg;
10658207b362SBenno Rice 	u_int		pte_lo, pvo_flags, was_exec, i;
10665244eac9SBenno Rice 	int		error;
10675244eac9SBenno Rice 
106859276937SPeter Grehan 	if (!moea_initialized) {
106959276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
107059276937SPeter Grehan 		zone = moea_upvo_zone;
10715244eac9SBenno Rice 		pvo_flags = 0;
10728207b362SBenno Rice 		pg = NULL;
10738207b362SBenno Rice 		was_exec = PTE_EXEC;
10745244eac9SBenno Rice 	} else {
107503b6e025SPeter Grehan 		pvo_head = vm_page_to_pvoh(m);
107603b6e025SPeter Grehan 		pg = m;
107759276937SPeter Grehan 		zone = moea_mpvo_zone;
10785244eac9SBenno Rice 		pvo_flags = PVO_MANAGED;
10798207b362SBenno Rice 		was_exec = 0;
10805244eac9SBenno Rice 	}
1081f489bf21SAlan Cox 	if (pmap_bootstrapped)
1082ce142d9eSAlan Cox 		mtx_assert(&vm_page_queue_mtx, MA_OWNED);
1083ce142d9eSAlan Cox 	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
10845244eac9SBenno Rice 
10854dba5df1SPeter Grehan 	/* XXX change the pvo head for fake pages */
10864dba5df1SPeter Grehan 	if ((m->flags & PG_FICTITIOUS) == PG_FICTITIOUS)
108759276937SPeter Grehan 		pvo_head = &moea_pvo_kunmanaged;
10884dba5df1SPeter Grehan 
10898207b362SBenno Rice 	/*
10908207b362SBenno Rice 	 * If this is a managed page, and it's the first reference to the page,
10918207b362SBenno Rice 	 * clear the execness of the page.  Otherwise fetch the execness.
10928207b362SBenno Rice 	 */
10934dba5df1SPeter Grehan 	if ((pg != NULL) && ((m->flags & PG_FICTITIOUS) == 0)) {
10948207b362SBenno Rice 		if (LIST_EMPTY(pvo_head)) {
109559276937SPeter Grehan 			moea_attr_clear(pg, PTE_EXEC);
10968207b362SBenno Rice 		} else {
109759276937SPeter Grehan 			was_exec = moea_attr_fetch(pg) & PTE_EXEC;
10988207b362SBenno Rice 		}
10998207b362SBenno Rice 	}
11008207b362SBenno Rice 
11018207b362SBenno Rice 	/*
11028207b362SBenno Rice 	 * Assume the page is cache inhibited and access is guarded unless
11038207b362SBenno Rice 	 * it's in our available memory array.
11048207b362SBenno Rice 	 */
11055244eac9SBenno Rice 	pte_lo = PTE_I | PTE_G;
110631c82d03SBenno Rice 	for (i = 0; i < pregions_sz; i++) {
110731c82d03SBenno Rice 		if ((VM_PAGE_TO_PHYS(m) >= pregions[i].mr_start) &&
110831c82d03SBenno Rice 		    (VM_PAGE_TO_PHYS(m) <
110931c82d03SBenno Rice 			(pregions[i].mr_start + pregions[i].mr_size))) {
11108207b362SBenno Rice 			pte_lo &= ~(PTE_I | PTE_G);
11118207b362SBenno Rice 			break;
11128207b362SBenno Rice 		}
11138207b362SBenno Rice 	}
11145244eac9SBenno Rice 
111544b8bd66SAlan Cox 	if (prot & VM_PROT_WRITE) {
11165244eac9SBenno Rice 		pte_lo |= PTE_BW;
11179955cf96SPeter Grehan 		if (pmap_bootstrapped)
111844b8bd66SAlan Cox 			vm_page_flag_set(m, PG_WRITEABLE);
111944b8bd66SAlan Cox 	} else
11205244eac9SBenno Rice 		pte_lo |= PTE_BR;
11215244eac9SBenno Rice 
11224dba5df1SPeter Grehan 	if (prot & VM_PROT_EXECUTE)
11234dba5df1SPeter Grehan 		pvo_flags |= PVO_EXECUTABLE;
11245244eac9SBenno Rice 
11255244eac9SBenno Rice 	if (wired)
11265244eac9SBenno Rice 		pvo_flags |= PVO_WIRED;
11275244eac9SBenno Rice 
11284dba5df1SPeter Grehan 	if ((m->flags & PG_FICTITIOUS) != 0)
11294dba5df1SPeter Grehan 		pvo_flags |= PVO_FAKE;
11304dba5df1SPeter Grehan 
113159276937SPeter Grehan 	error = moea_pvo_enter(pmap, zone, pvo_head, va, VM_PAGE_TO_PHYS(m),
11328207b362SBenno Rice 	    pte_lo, pvo_flags);
11335244eac9SBenno Rice 
11348207b362SBenno Rice 	/*
11358207b362SBenno Rice 	 * Flush the real page from the instruction cache if this page is
11368207b362SBenno Rice 	 * mapped executable and cacheable and was not previously mapped (or
11378207b362SBenno Rice 	 * was not mapped executable).
11388207b362SBenno Rice 	 */
11398207b362SBenno Rice 	if (error == 0 && (pvo_flags & PVO_EXECUTABLE) &&
11408207b362SBenno Rice 	    (pte_lo & PTE_I) == 0 && was_exec == 0) {
11415244eac9SBenno Rice 		/*
11425244eac9SBenno Rice 		 * Flush the real memory from the cache.
11435244eac9SBenno Rice 		 */
114459276937SPeter Grehan 		moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
11458207b362SBenno Rice 		if (pg != NULL)
114659276937SPeter Grehan 			moea_attr_save(pg, PTE_EXEC);
11475244eac9SBenno Rice 	}
114832bc7846SPeter Grehan 
114932bc7846SPeter Grehan 	/* XXX syncicache always until problems are sorted */
115059276937SPeter Grehan 	moea_syncicache(VM_PAGE_TO_PHYS(m), PAGE_SIZE);
1151ce142d9eSAlan Cox }
1152ce142d9eSAlan Cox 
1153ce142d9eSAlan Cox /*
1154ce142d9eSAlan Cox  * Maps a sequence of resident pages belonging to the same object.
1155ce142d9eSAlan Cox  * The sequence begins with the given page m_start.  This page is
1156ce142d9eSAlan Cox  * mapped at the given virtual address start.  Each subsequent page is
1157ce142d9eSAlan Cox  * mapped at a virtual address that is offset from start by the same
1158ce142d9eSAlan Cox  * amount as the page is offset from m_start within the object.  The
1159ce142d9eSAlan Cox  * last page in the sequence is the page with the largest offset from
1160ce142d9eSAlan Cox  * m_start that can be mapped at a virtual address less than the given
1161ce142d9eSAlan Cox  * virtual address end.  Not every virtual page between start and end
1162ce142d9eSAlan Cox  * is mapped; only those for which a resident page exists with the
1163ce142d9eSAlan Cox  * corresponding offset from m_start are mapped.
1164ce142d9eSAlan Cox  */
1165ce142d9eSAlan Cox void
1166ce142d9eSAlan Cox moea_enter_object(mmu_t mmu, pmap_t pm, vm_offset_t start, vm_offset_t end,
1167ce142d9eSAlan Cox     vm_page_t m_start, vm_prot_t prot)
1168ce142d9eSAlan Cox {
1169ce142d9eSAlan Cox 	vm_page_t m;
1170ce142d9eSAlan Cox 	vm_pindex_t diff, psize;
1171ce142d9eSAlan Cox 
1172ce142d9eSAlan Cox 	psize = atop(end - start);
1173ce142d9eSAlan Cox 	m = m_start;
1174ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1175ce142d9eSAlan Cox 	while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) {
1176ce142d9eSAlan Cox 		moea_enter_locked(pm, start + ptoa(diff), m, prot &
1177ce142d9eSAlan Cox 		    (VM_PROT_READ | VM_PROT_EXECUTE), FALSE);
1178ce142d9eSAlan Cox 		m = TAILQ_NEXT(m, listq);
1179ce142d9eSAlan Cox 	}
1180ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
11815244eac9SBenno Rice }
11825244eac9SBenno Rice 
11832053c127SStephan Uphoff void
118459276937SPeter Grehan moea_enter_quick(mmu_t mmu, pmap_t pm, vm_offset_t va, vm_page_t m,
11852053c127SStephan Uphoff     vm_prot_t prot)
1186dca96f1aSAlan Cox {
1187dca96f1aSAlan Cox 
1188ce142d9eSAlan Cox 	PMAP_LOCK(pm);
1189ce142d9eSAlan Cox 	moea_enter_locked(pm, va, m, prot & (VM_PROT_READ | VM_PROT_EXECUTE),
119059276937SPeter Grehan 	    FALSE);
1191ce142d9eSAlan Cox 	PMAP_UNLOCK(pm);
11922053c127SStephan Uphoff 
1193dca96f1aSAlan Cox }
1194dca96f1aSAlan Cox 
119556b09388SAlan Cox vm_paddr_t
119659276937SPeter Grehan moea_extract(mmu_t mmu, pmap_t pm, vm_offset_t va)
11975244eac9SBenno Rice {
11980f92104cSBenno Rice 	struct	pvo_entry *pvo;
119948d0b1a0SAlan Cox 	vm_paddr_t pa;
12000f92104cSBenno Rice 
120148d0b1a0SAlan Cox 	PMAP_LOCK(pm);
120259276937SPeter Grehan 	pvo = moea_pvo_find_va(pm, va & ~ADDR_POFF, NULL);
120348d0b1a0SAlan Cox 	if (pvo == NULL)
120448d0b1a0SAlan Cox 		pa = 0;
120548d0b1a0SAlan Cox 	else
120648d0b1a0SAlan Cox 		pa = (pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
120748d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
120848d0b1a0SAlan Cox 	return (pa);
12095244eac9SBenno Rice }
12105244eac9SBenno Rice 
12115244eac9SBenno Rice /*
121284792e72SPeter Grehan  * Atomically extract and hold the physical page with the given
121384792e72SPeter Grehan  * pmap and virtual address pair if that mapping permits the given
121484792e72SPeter Grehan  * protection.
121584792e72SPeter Grehan  */
121684792e72SPeter Grehan vm_page_t
121759276937SPeter Grehan moea_extract_and_hold(mmu_t mmu, pmap_t pmap, vm_offset_t va, vm_prot_t prot)
121884792e72SPeter Grehan {
1219ab50a262SAlan Cox 	struct	pvo_entry *pvo;
122084792e72SPeter Grehan 	vm_page_t m;
122184792e72SPeter Grehan 
122284792e72SPeter Grehan 	m = NULL;
122348d0b1a0SAlan Cox 	vm_page_lock_queues();
122448d0b1a0SAlan Cox 	PMAP_LOCK(pmap);
122559276937SPeter Grehan 	pvo = moea_pvo_find_va(pmap, va & ~ADDR_POFF, NULL);
1226ab50a262SAlan Cox 	if (pvo != NULL && (pvo->pvo_pte.pte_hi & PTE_VALID) &&
1227ab50a262SAlan Cox 	    ((pvo->pvo_pte.pte_lo & PTE_PP) == PTE_RW ||
1228ab50a262SAlan Cox 	     (prot & VM_PROT_WRITE) == 0)) {
1229ab50a262SAlan Cox 		m = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo & PTE_RPGN);
123084792e72SPeter Grehan 		vm_page_hold(m);
123184792e72SPeter Grehan 	}
123248d0b1a0SAlan Cox 	vm_page_unlock_queues();
123348d0b1a0SAlan Cox 	PMAP_UNLOCK(pmap);
123484792e72SPeter Grehan 	return (m);
123584792e72SPeter Grehan }
123684792e72SPeter Grehan 
12375244eac9SBenno Rice void
123859276937SPeter Grehan moea_init(mmu_t mmu)
12395244eac9SBenno Rice {
12405244eac9SBenno Rice 
124159276937SPeter Grehan 	CTR0(KTR_PMAP, "moea_init");
12420d290675SBenno Rice 
124359276937SPeter Grehan 	moea_upvo_zone = uma_zcreate("UPVO entry", sizeof (struct pvo_entry),
12440ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12450ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
124659276937SPeter Grehan 	moea_mpvo_zone = uma_zcreate("MPVO entry", sizeof(struct pvo_entry),
12470ee6dbd7SPeter Grehan 	    NULL, NULL, NULL, NULL, UMA_ALIGN_PTR,
12480ee6dbd7SPeter Grehan 	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
124959276937SPeter Grehan 	moea_initialized = TRUE;
12505244eac9SBenno Rice }
12515244eac9SBenno Rice 
12525244eac9SBenno Rice boolean_t
125359276937SPeter Grehan moea_is_modified(mmu_t mmu, vm_page_t m)
12545244eac9SBenno Rice {
12550f92104cSBenno Rice 
125603b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS |PG_UNMANAGED)) != 0)
12570f92104cSBenno Rice 		return (FALSE);
12580f92104cSBenno Rice 
125959276937SPeter Grehan 	return (moea_query_bit(m, PTE_CHG));
1260566526a9SAlan Cox }
1261566526a9SAlan Cox 
12625244eac9SBenno Rice void
126359276937SPeter Grehan moea_clear_reference(mmu_t mmu, vm_page_t m)
12645244eac9SBenno Rice {
126503b6e025SPeter Grehan 
126603b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
126703b6e025SPeter Grehan 		return;
126859276937SPeter Grehan 	moea_clear_bit(m, PTE_REF, NULL);
126903b6e025SPeter Grehan }
127003b6e025SPeter Grehan 
127103b6e025SPeter Grehan void
127259276937SPeter Grehan moea_clear_modify(mmu_t mmu, vm_page_t m)
127303b6e025SPeter Grehan {
127403b6e025SPeter Grehan 
127503b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
127603b6e025SPeter Grehan 		return;
127759276937SPeter Grehan 	moea_clear_bit(m, PTE_CHG, NULL);
12785244eac9SBenno Rice }
12795244eac9SBenno Rice 
12807f3a4093SMike Silbersack /*
128178985e42SAlan Cox  * Clear the write and modified bits in each of the given page's mappings.
128278985e42SAlan Cox  */
128378985e42SAlan Cox void
128478985e42SAlan Cox moea_remove_write(mmu_t mmu, vm_page_t m)
128578985e42SAlan Cox {
128678985e42SAlan Cox 	struct	pvo_entry *pvo;
128778985e42SAlan Cox 	struct	pte *pt;
128878985e42SAlan Cox 	pmap_t	pmap;
128978985e42SAlan Cox 	u_int	lo;
129078985e42SAlan Cox 
129178985e42SAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
129278985e42SAlan Cox 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0 ||
129378985e42SAlan Cox 	    (m->flags & PG_WRITEABLE) == 0)
129478985e42SAlan Cox 		return;
129578985e42SAlan Cox 	lo = moea_attr_fetch(m);
129678985e42SAlan Cox 	SYNC();
129778985e42SAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
129878985e42SAlan Cox 		pmap = pvo->pvo_pmap;
129978985e42SAlan Cox 		PMAP_LOCK(pmap);
130078985e42SAlan Cox 		if ((pvo->pvo_pte.pte_lo & PTE_PP) != PTE_BR) {
130178985e42SAlan Cox 			pt = moea_pvo_to_pte(pvo, -1);
130278985e42SAlan Cox 			pvo->pvo_pte.pte_lo &= ~PTE_PP;
130378985e42SAlan Cox 			pvo->pvo_pte.pte_lo |= PTE_BR;
130478985e42SAlan Cox 			if (pt != NULL) {
130578985e42SAlan Cox 				moea_pte_synch(pt, &pvo->pvo_pte);
130678985e42SAlan Cox 				lo |= pvo->pvo_pte.pte_lo;
130778985e42SAlan Cox 				pvo->pvo_pte.pte_lo &= ~PTE_CHG;
130878985e42SAlan Cox 				moea_pte_change(pt, &pvo->pvo_pte,
130978985e42SAlan Cox 				    pvo->pvo_vaddr);
131078985e42SAlan Cox 				mtx_unlock(&moea_table_mutex);
131178985e42SAlan Cox 			}
131278985e42SAlan Cox 		}
131378985e42SAlan Cox 		PMAP_UNLOCK(pmap);
131478985e42SAlan Cox 	}
131578985e42SAlan Cox 	if ((lo & PTE_CHG) != 0) {
131678985e42SAlan Cox 		moea_attr_clear(m, PTE_CHG);
131778985e42SAlan Cox 		vm_page_dirty(m);
131878985e42SAlan Cox 	}
131978985e42SAlan Cox 	vm_page_flag_clear(m, PG_WRITEABLE);
132078985e42SAlan Cox }
132178985e42SAlan Cox 
132278985e42SAlan Cox /*
132359276937SPeter Grehan  *	moea_ts_referenced:
13247f3a4093SMike Silbersack  *
13257f3a4093SMike Silbersack  *	Return a count of reference bits for a page, clearing those bits.
13267f3a4093SMike Silbersack  *	It is not necessary for every reference bit to be cleared, but it
13277f3a4093SMike Silbersack  *	is necessary that 0 only be returned when there are truly no
13287f3a4093SMike Silbersack  *	reference bits set.
13297f3a4093SMike Silbersack  *
13307f3a4093SMike Silbersack  *	XXX: The exact number of bits to check and clear is a matter that
13317f3a4093SMike Silbersack  *	should be tested and standardized at some point in the future for
13327f3a4093SMike Silbersack  *	optimal aging of shared pages.
13337f3a4093SMike Silbersack  */
133459276937SPeter Grehan boolean_t
133559276937SPeter Grehan moea_ts_referenced(mmu_t mmu, vm_page_t m)
13365244eac9SBenno Rice {
133703b6e025SPeter Grehan 	int count;
133803b6e025SPeter Grehan 
133903b6e025SPeter Grehan 	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
13405244eac9SBenno Rice 		return (0);
134103b6e025SPeter Grehan 
134259276937SPeter Grehan 	count = moea_clear_bit(m, PTE_REF, NULL);
134303b6e025SPeter Grehan 
134403b6e025SPeter Grehan 	return (count);
13455244eac9SBenno Rice }
13465244eac9SBenno Rice 
13475244eac9SBenno Rice /*
13485244eac9SBenno Rice  * Map a wired page into kernel virtual address space.
13495244eac9SBenno Rice  */
13505244eac9SBenno Rice void
135159276937SPeter Grehan moea_kenter(mmu_t mmu, vm_offset_t va, vm_offset_t pa)
13525244eac9SBenno Rice {
13535244eac9SBenno Rice 	u_int		pte_lo;
13545244eac9SBenno Rice 	int		error;
13555244eac9SBenno Rice 	int		i;
13565244eac9SBenno Rice 
13575244eac9SBenno Rice #if 0
13585244eac9SBenno Rice 	if (va < VM_MIN_KERNEL_ADDRESS)
135959276937SPeter Grehan 		panic("moea_kenter: attempt to enter non-kernel address %#x",
13605244eac9SBenno Rice 		    va);
13615244eac9SBenno Rice #endif
13625244eac9SBenno Rice 
136332bc7846SPeter Grehan 	pte_lo = PTE_I | PTE_G;
136432bc7846SPeter Grehan 	for (i = 0; i < pregions_sz; i++) {
136532bc7846SPeter Grehan 		if ((pa >= pregions[i].mr_start) &&
136632bc7846SPeter Grehan 		    (pa < (pregions[i].mr_start + pregions[i].mr_size))) {
13675244eac9SBenno Rice 			pte_lo &= ~(PTE_I | PTE_G);
13685244eac9SBenno Rice 			break;
13695244eac9SBenno Rice 		}
13705244eac9SBenno Rice 	}
13715244eac9SBenno Rice 
13724711f8d7SAlan Cox 	PMAP_LOCK(kernel_pmap);
137359276937SPeter Grehan 	error = moea_pvo_enter(kernel_pmap, moea_upvo_zone,
137459276937SPeter Grehan 	    &moea_pvo_kunmanaged, va, pa, pte_lo, PVO_WIRED);
13755244eac9SBenno Rice 
13765244eac9SBenno Rice 	if (error != 0 && error != ENOENT)
137759276937SPeter Grehan 		panic("moea_kenter: failed to enter va %#x pa %#x: %d", va,
13785244eac9SBenno Rice 		    pa, error);
13795244eac9SBenno Rice 
13805244eac9SBenno Rice 	/*
13815244eac9SBenno Rice 	 * Flush the real memory from the instruction cache.
13825244eac9SBenno Rice 	 */
13835244eac9SBenno Rice 	if ((pte_lo & (PTE_I | PTE_G)) == 0) {
138459276937SPeter Grehan 		moea_syncicache(pa, PAGE_SIZE);
13855244eac9SBenno Rice 	}
13864711f8d7SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
13875244eac9SBenno Rice }
13885244eac9SBenno Rice 
1389e79f59e8SBenno Rice /*
1390e79f59e8SBenno Rice  * Extract the physical page address associated with the given kernel virtual
1391e79f59e8SBenno Rice  * address.
1392e79f59e8SBenno Rice  */
13935244eac9SBenno Rice vm_offset_t
139459276937SPeter Grehan moea_kextract(mmu_t mmu, vm_offset_t va)
13955244eac9SBenno Rice {
1396e79f59e8SBenno Rice 	struct		pvo_entry *pvo;
139748d0b1a0SAlan Cox 	vm_paddr_t pa;
1398e79f59e8SBenno Rice 
13990efd0097SPeter Grehan #ifdef UMA_MD_SMALL_ALLOC
14000efd0097SPeter Grehan 	/*
14010efd0097SPeter Grehan 	 * Allow direct mappings
14020efd0097SPeter Grehan 	 */
14030efd0097SPeter Grehan 	if (va < VM_MIN_KERNEL_ADDRESS) {
14040efd0097SPeter Grehan 		return (va);
14050efd0097SPeter Grehan 	}
14060efd0097SPeter Grehan #endif
14070efd0097SPeter Grehan 
140848d0b1a0SAlan Cox 	PMAP_LOCK(kernel_pmap);
140959276937SPeter Grehan 	pvo = moea_pvo_find_va(kernel_pmap, va & ~ADDR_POFF, NULL);
141059276937SPeter Grehan 	KASSERT(pvo != NULL, ("moea_kextract: no addr found"));
141148d0b1a0SAlan Cox 	pa = (pvo->pvo_pte.pte_lo & PTE_RPGN) | (va & ADDR_POFF);
141248d0b1a0SAlan Cox 	PMAP_UNLOCK(kernel_pmap);
141348d0b1a0SAlan Cox 	return (pa);
1414e79f59e8SBenno Rice }
1415e79f59e8SBenno Rice 
141688afb2a3SBenno Rice /*
141788afb2a3SBenno Rice  * Remove a wired page from kernel virtual address space.
141888afb2a3SBenno Rice  */
14195244eac9SBenno Rice void
142059276937SPeter Grehan moea_kremove(mmu_t mmu, vm_offset_t va)
14215244eac9SBenno Rice {
142288afb2a3SBenno Rice 
142359276937SPeter Grehan 	moea_remove(mmu, kernel_pmap, va, va + PAGE_SIZE);
14245244eac9SBenno Rice }
14255244eac9SBenno Rice 
14265244eac9SBenno Rice /*
14275244eac9SBenno Rice  * Map a range of physical addresses into kernel virtual address space.
14285244eac9SBenno Rice  *
14295244eac9SBenno Rice  * The value passed in *virt is a suggested virtual address for the mapping.
14305244eac9SBenno Rice  * Architectures which can support a direct-mapped physical to virtual region
14315244eac9SBenno Rice  * can return the appropriate address within that region, leaving '*virt'
14325244eac9SBenno Rice  * unchanged.  We cannot and therefore do not; *virt is updated with the
14335244eac9SBenno Rice  * first usable address after the mapped region.
14345244eac9SBenno Rice  */
14355244eac9SBenno Rice vm_offset_t
143659276937SPeter Grehan moea_map(mmu_t mmu, vm_offset_t *virt, vm_offset_t pa_start,
143759276937SPeter Grehan     vm_offset_t pa_end, int prot)
14385244eac9SBenno Rice {
14395244eac9SBenno Rice 	vm_offset_t	sva, va;
14405244eac9SBenno Rice 
14415244eac9SBenno Rice 	sva = *virt;
14425244eac9SBenno Rice 	va = sva;
14435244eac9SBenno Rice 	for (; pa_start < pa_end; pa_start += PAGE_SIZE, va += PAGE_SIZE)
144459276937SPeter Grehan 		moea_kenter(mmu, va, pa_start);
14455244eac9SBenno Rice 	*virt = va;
14465244eac9SBenno Rice 	return (sva);
14475244eac9SBenno Rice }
14485244eac9SBenno Rice 
14495244eac9SBenno Rice /*
14507f3a4093SMike Silbersack  * Returns true if the pmap's pv is one of the first
14517f3a4093SMike Silbersack  * 16 pvs linked to from this page.  This count may
14527f3a4093SMike Silbersack  * be changed upwards or downwards in the future; it
14537f3a4093SMike Silbersack  * is only necessary that true be returned for a small
14547f3a4093SMike Silbersack  * subset of pmaps for proper page aging.
14557f3a4093SMike Silbersack  */
14565244eac9SBenno Rice boolean_t
145759276937SPeter Grehan moea_page_exists_quick(mmu_t mmu, pmap_t pmap, vm_page_t m)
14585244eac9SBenno Rice {
145903b6e025SPeter Grehan         int loops;
146003b6e025SPeter Grehan 	struct pvo_entry *pvo;
146103b6e025SPeter Grehan 
146259276937SPeter Grehan         if (!moea_initialized || (m->flags & PG_FICTITIOUS))
146303b6e025SPeter Grehan                 return FALSE;
146403b6e025SPeter Grehan 
146503b6e025SPeter Grehan 	loops = 0;
146603b6e025SPeter Grehan 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
146703b6e025SPeter Grehan 		if (pvo->pvo_pmap == pmap)
146803b6e025SPeter Grehan 			return (TRUE);
146903b6e025SPeter Grehan 		if (++loops >= 16)
147003b6e025SPeter Grehan 			break;
147103b6e025SPeter Grehan 	}
147203b6e025SPeter Grehan 
147303b6e025SPeter Grehan 	return (FALSE);
14745244eac9SBenno Rice }
14755244eac9SBenno Rice 
147659677d3cSAlan Cox /*
147759677d3cSAlan Cox  * Return the number of managed mappings to the given physical page
147859677d3cSAlan Cox  * that are wired.
147959677d3cSAlan Cox  */
148059677d3cSAlan Cox int
148159677d3cSAlan Cox moea_page_wired_mappings(mmu_t mmu, vm_page_t m)
148259677d3cSAlan Cox {
148359677d3cSAlan Cox 	struct pvo_entry *pvo;
148459677d3cSAlan Cox 	int count;
148559677d3cSAlan Cox 
148659677d3cSAlan Cox 	count = 0;
148759677d3cSAlan Cox 	if (!moea_initialized || (m->flags & PG_FICTITIOUS) != 0)
148859677d3cSAlan Cox 		return (count);
148959677d3cSAlan Cox 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
149059677d3cSAlan Cox 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink)
149159677d3cSAlan Cox 		if ((pvo->pvo_vaddr & PVO_WIRED) != 0)
149259677d3cSAlan Cox 			count++;
149359677d3cSAlan Cox 	return (count);
149459677d3cSAlan Cox }
149559677d3cSAlan Cox 
149659276937SPeter Grehan static u_int	moea_vsidcontext;
14975244eac9SBenno Rice 
14985244eac9SBenno Rice void
149959276937SPeter Grehan moea_pinit(mmu_t mmu, pmap_t pmap)
15005244eac9SBenno Rice {
15015244eac9SBenno Rice 	int	i, mask;
15025244eac9SBenno Rice 	u_int	entropy;
15035244eac9SBenno Rice 
150459276937SPeter Grehan 	KASSERT((int)pmap < VM_MIN_KERNEL_ADDRESS, ("moea_pinit: virt pmap"));
150548d0b1a0SAlan Cox 	PMAP_LOCK_INIT(pmap);
15064daf20b2SPeter Grehan 
15075244eac9SBenno Rice 	entropy = 0;
15085244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(entropy));
15095244eac9SBenno Rice 
15105244eac9SBenno Rice 	/*
15115244eac9SBenno Rice 	 * Allocate some segment registers for this pmap.
15125244eac9SBenno Rice 	 */
15135244eac9SBenno Rice 	for (i = 0; i < NPMAPS; i += VSID_NBPW) {
15145244eac9SBenno Rice 		u_int	hash, n;
15155244eac9SBenno Rice 
15165244eac9SBenno Rice 		/*
15175244eac9SBenno Rice 		 * Create a new value by mutiplying by a prime and adding in
15185244eac9SBenno Rice 		 * entropy from the timebase register.  This is to make the
15195244eac9SBenno Rice 		 * VSID more random so that the PT hash function collides
15205244eac9SBenno Rice 		 * less often.  (Note that the prime casues gcc to do shifts
15215244eac9SBenno Rice 		 * instead of a multiply.)
15225244eac9SBenno Rice 		 */
152359276937SPeter Grehan 		moea_vsidcontext = (moea_vsidcontext * 0x1105) + entropy;
152459276937SPeter Grehan 		hash = moea_vsidcontext & (NPMAPS - 1);
15255244eac9SBenno Rice 		if (hash == 0)		/* 0 is special, avoid it */
15265244eac9SBenno Rice 			continue;
15275244eac9SBenno Rice 		n = hash >> 5;
15285244eac9SBenno Rice 		mask = 1 << (hash & (VSID_NBPW - 1));
152959276937SPeter Grehan 		hash = (moea_vsidcontext & 0xfffff);
153059276937SPeter Grehan 		if (moea_vsid_bitmap[n] & mask) {	/* collision? */
15315244eac9SBenno Rice 			/* anything free in this bucket? */
153259276937SPeter Grehan 			if (moea_vsid_bitmap[n] == 0xffffffff) {
153359276937SPeter Grehan 				entropy = (moea_vsidcontext >> 20);
15345244eac9SBenno Rice 				continue;
15355244eac9SBenno Rice 			}
153659276937SPeter Grehan 			i = ffs(~moea_vsid_bitmap[i]) - 1;
15375244eac9SBenno Rice 			mask = 1 << i;
15385244eac9SBenno Rice 			hash &= 0xfffff & ~(VSID_NBPW - 1);
15395244eac9SBenno Rice 			hash |= i;
15405244eac9SBenno Rice 		}
154159276937SPeter Grehan 		moea_vsid_bitmap[n] |= mask;
15425244eac9SBenno Rice 		for (i = 0; i < 16; i++)
15435244eac9SBenno Rice 			pmap->pm_sr[i] = VSID_MAKE(i, hash);
15445244eac9SBenno Rice 		return;
15455244eac9SBenno Rice 	}
15465244eac9SBenno Rice 
154759276937SPeter Grehan 	panic("moea_pinit: out of segments");
15485244eac9SBenno Rice }
15495244eac9SBenno Rice 
15505244eac9SBenno Rice /*
15515244eac9SBenno Rice  * Initialize the pmap associated with process 0.
15525244eac9SBenno Rice  */
15535244eac9SBenno Rice void
155459276937SPeter Grehan moea_pinit0(mmu_t mmu, pmap_t pm)
15555244eac9SBenno Rice {
15565244eac9SBenno Rice 
155759276937SPeter Grehan 	moea_pinit(mmu, pm);
15585244eac9SBenno Rice 	bzero(&pm->pm_stats, sizeof(pm->pm_stats));
15595244eac9SBenno Rice }
15605244eac9SBenno Rice 
1561e79f59e8SBenno Rice /*
1562e79f59e8SBenno Rice  * Set the physical protection on the specified range of this map as requested.
1563e79f59e8SBenno Rice  */
15645244eac9SBenno Rice void
156559276937SPeter Grehan moea_protect(mmu_t mmu, pmap_t pm, vm_offset_t sva, vm_offset_t eva,
156659276937SPeter Grehan     vm_prot_t prot)
15675244eac9SBenno Rice {
1568e79f59e8SBenno Rice 	struct	pvo_entry *pvo;
1569e79f59e8SBenno Rice 	struct	pte *pt;
1570e79f59e8SBenno Rice 	int	pteidx;
1571e79f59e8SBenno Rice 
157259276937SPeter Grehan 	CTR4(KTR_PMAP, "moea_protect: pm=%p sva=%#x eva=%#x prot=%#x", pm, sva,
1573e79f59e8SBenno Rice 	    eva, prot);
1574e79f59e8SBenno Rice 
1575e79f59e8SBenno Rice 
1576e79f59e8SBenno Rice 	KASSERT(pm == &curproc->p_vmspace->vm_pmap || pm == kernel_pmap,
157759276937SPeter Grehan 	    ("moea_protect: non current pmap"));
1578e79f59e8SBenno Rice 
1579e79f59e8SBenno Rice 	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
158059276937SPeter Grehan 		moea_remove(mmu, pm, sva, eva);
1581e79f59e8SBenno Rice 		return;
1582e79f59e8SBenno Rice 	}
1583e79f59e8SBenno Rice 
15843d2e54c3SAlan Cox 	vm_page_lock_queues();
158548d0b1a0SAlan Cox 	PMAP_LOCK(pm);
1586e79f59e8SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
158759276937SPeter Grehan 		pvo = moea_pvo_find_va(pm, sva, &pteidx);
1588e79f59e8SBenno Rice 		if (pvo == NULL)
1589e79f59e8SBenno Rice 			continue;
1590e79f59e8SBenno Rice 
1591e79f59e8SBenno Rice 		if ((prot & VM_PROT_EXECUTE) == 0)
1592e79f59e8SBenno Rice 			pvo->pvo_vaddr &= ~PVO_EXECUTABLE;
1593e79f59e8SBenno Rice 
1594e79f59e8SBenno Rice 		/*
1595e79f59e8SBenno Rice 		 * Grab the PTE pointer before we diddle with the cached PTE
1596e79f59e8SBenno Rice 		 * copy.
1597e79f59e8SBenno Rice 		 */
159859276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, pteidx);
1599e79f59e8SBenno Rice 		/*
1600e79f59e8SBenno Rice 		 * Change the protection of the page.
1601e79f59e8SBenno Rice 		 */
1602e79f59e8SBenno Rice 		pvo->pvo_pte.pte_lo &= ~PTE_PP;
1603e79f59e8SBenno Rice 		pvo->pvo_pte.pte_lo |= PTE_BR;
1604e79f59e8SBenno Rice 
1605e79f59e8SBenno Rice 		/*
1606e79f59e8SBenno Rice 		 * If the PVO is in the page table, update that pte as well.
1607e79f59e8SBenno Rice 		 */
1608d644a0b7SAlan Cox 		if (pt != NULL) {
160959276937SPeter Grehan 			moea_pte_change(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
1610d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
1611d644a0b7SAlan Cox 		}
1612e79f59e8SBenno Rice 	}
16133d2e54c3SAlan Cox 	vm_page_unlock_queues();
161448d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
16155244eac9SBenno Rice }
16165244eac9SBenno Rice 
161788afb2a3SBenno Rice /*
161888afb2a3SBenno Rice  * Map a list of wired pages into kernel virtual address space.  This is
161988afb2a3SBenno Rice  * intended for temporary mappings which do not need page modification or
162088afb2a3SBenno Rice  * references recorded.  Existing mappings in the region are overwritten.
162188afb2a3SBenno Rice  */
16225244eac9SBenno Rice void
162359276937SPeter Grehan moea_qenter(mmu_t mmu, vm_offset_t sva, vm_page_t *m, int count)
16245244eac9SBenno Rice {
162503b6e025SPeter Grehan 	vm_offset_t va;
16265244eac9SBenno Rice 
162703b6e025SPeter Grehan 	va = sva;
162803b6e025SPeter Grehan 	while (count-- > 0) {
162959276937SPeter Grehan 		moea_kenter(mmu, va, VM_PAGE_TO_PHYS(*m));
163003b6e025SPeter Grehan 		va += PAGE_SIZE;
163103b6e025SPeter Grehan 		m++;
163203b6e025SPeter Grehan 	}
16335244eac9SBenno Rice }
16345244eac9SBenno Rice 
163588afb2a3SBenno Rice /*
163688afb2a3SBenno Rice  * Remove page mappings from kernel virtual address space.  Intended for
163759276937SPeter Grehan  * temporary mappings entered by moea_qenter.
163888afb2a3SBenno Rice  */
16395244eac9SBenno Rice void
164059276937SPeter Grehan moea_qremove(mmu_t mmu, vm_offset_t sva, int count)
16415244eac9SBenno Rice {
164203b6e025SPeter Grehan 	vm_offset_t va;
164388afb2a3SBenno Rice 
164403b6e025SPeter Grehan 	va = sva;
164503b6e025SPeter Grehan 	while (count-- > 0) {
164659276937SPeter Grehan 		moea_kremove(mmu, va);
164703b6e025SPeter Grehan 		va += PAGE_SIZE;
164803b6e025SPeter Grehan 	}
16495244eac9SBenno Rice }
16505244eac9SBenno Rice 
16515244eac9SBenno Rice void
165259276937SPeter Grehan moea_release(mmu_t mmu, pmap_t pmap)
16535244eac9SBenno Rice {
165432bc7846SPeter Grehan         int idx, mask;
165532bc7846SPeter Grehan 
165632bc7846SPeter Grehan 	/*
165732bc7846SPeter Grehan 	 * Free segment register's VSID
165832bc7846SPeter Grehan 	 */
165932bc7846SPeter Grehan         if (pmap->pm_sr[0] == 0)
166059276937SPeter Grehan                 panic("moea_release");
166132bc7846SPeter Grehan 
166232bc7846SPeter Grehan         idx = VSID_TO_HASH(pmap->pm_sr[0]) & (NPMAPS-1);
166332bc7846SPeter Grehan         mask = 1 << (idx % VSID_NBPW);
166432bc7846SPeter Grehan         idx /= VSID_NBPW;
166559276937SPeter Grehan         moea_vsid_bitmap[idx] &= ~mask;
166648d0b1a0SAlan Cox 	PMAP_LOCK_DESTROY(pmap);
16675244eac9SBenno Rice }
16685244eac9SBenno Rice 
166988afb2a3SBenno Rice /*
167088afb2a3SBenno Rice  * Remove the given range of addresses from the specified map.
167188afb2a3SBenno Rice  */
16725244eac9SBenno Rice void
167359276937SPeter Grehan moea_remove(mmu_t mmu, pmap_t pm, vm_offset_t sva, vm_offset_t eva)
16745244eac9SBenno Rice {
167588afb2a3SBenno Rice 	struct	pvo_entry *pvo;
167688afb2a3SBenno Rice 	int	pteidx;
167788afb2a3SBenno Rice 
16783d2e54c3SAlan Cox 	vm_page_lock_queues();
167948d0b1a0SAlan Cox 	PMAP_LOCK(pm);
168088afb2a3SBenno Rice 	for (; sva < eva; sva += PAGE_SIZE) {
168159276937SPeter Grehan 		pvo = moea_pvo_find_va(pm, sva, &pteidx);
168288afb2a3SBenno Rice 		if (pvo != NULL) {
168359276937SPeter Grehan 			moea_pvo_remove(pvo, pteidx);
168488afb2a3SBenno Rice 		}
168588afb2a3SBenno Rice 	}
168648d0b1a0SAlan Cox 	PMAP_UNLOCK(pm);
168794aa7aecSPeter Grehan 	vm_page_unlock_queues();
16885244eac9SBenno Rice }
16895244eac9SBenno Rice 
1690e79f59e8SBenno Rice /*
169159276937SPeter Grehan  * Remove physical page from all pmaps in which it resides. moea_pvo_remove()
169203b6e025SPeter Grehan  * will reflect changes in pte's back to the vm_page.
169303b6e025SPeter Grehan  */
169403b6e025SPeter Grehan void
169559276937SPeter Grehan moea_remove_all(mmu_t mmu, vm_page_t m)
169603b6e025SPeter Grehan {
169703b6e025SPeter Grehan 	struct  pvo_head *pvo_head;
169803b6e025SPeter Grehan 	struct	pvo_entry *pvo, *next_pvo;
169948d0b1a0SAlan Cox 	pmap_t	pmap;
170003b6e025SPeter Grehan 
170184792e72SPeter Grehan 	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
170203b6e025SPeter Grehan 
170303b6e025SPeter Grehan 	pvo_head = vm_page_to_pvoh(m);
170403b6e025SPeter Grehan 	for (pvo = LIST_FIRST(pvo_head); pvo != NULL; pvo = next_pvo) {
170503b6e025SPeter Grehan 		next_pvo = LIST_NEXT(pvo, pvo_vlink);
170603b6e025SPeter Grehan 
170759276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
170848d0b1a0SAlan Cox 		pmap = pvo->pvo_pmap;
170948d0b1a0SAlan Cox 		PMAP_LOCK(pmap);
171059276937SPeter Grehan 		moea_pvo_remove(pvo, -1);
171148d0b1a0SAlan Cox 		PMAP_UNLOCK(pmap);
171203b6e025SPeter Grehan 	}
171303b6e025SPeter Grehan 	vm_page_flag_clear(m, PG_WRITEABLE);
171403b6e025SPeter Grehan }
171503b6e025SPeter Grehan 
171603b6e025SPeter Grehan /*
17175244eac9SBenno Rice  * Allocate a physical page of memory directly from the phys_avail map.
171859276937SPeter Grehan  * Can only be called from moea_bootstrap before avail start and end are
17195244eac9SBenno Rice  * calculated.
17205244eac9SBenno Rice  */
17215244eac9SBenno Rice static vm_offset_t
172259276937SPeter Grehan moea_bootstrap_alloc(vm_size_t size, u_int align)
17235244eac9SBenno Rice {
17245244eac9SBenno Rice 	vm_offset_t	s, e;
17255244eac9SBenno Rice 	int		i, j;
17265244eac9SBenno Rice 
17275244eac9SBenno Rice 	size = round_page(size);
17285244eac9SBenno Rice 	for (i = 0; phys_avail[i + 1] != 0; i += 2) {
17295244eac9SBenno Rice 		if (align != 0)
17305244eac9SBenno Rice 			s = (phys_avail[i] + align - 1) & ~(align - 1);
17315244eac9SBenno Rice 		else
17325244eac9SBenno Rice 			s = phys_avail[i];
17335244eac9SBenno Rice 		e = s + size;
17345244eac9SBenno Rice 
17355244eac9SBenno Rice 		if (s < phys_avail[i] || e > phys_avail[i + 1])
17365244eac9SBenno Rice 			continue;
17375244eac9SBenno Rice 
17385244eac9SBenno Rice 		if (s == phys_avail[i]) {
17395244eac9SBenno Rice 			phys_avail[i] += size;
17405244eac9SBenno Rice 		} else if (e == phys_avail[i + 1]) {
17415244eac9SBenno Rice 			phys_avail[i + 1] -= size;
17425244eac9SBenno Rice 		} else {
17435244eac9SBenno Rice 			for (j = phys_avail_count * 2; j > i; j -= 2) {
17445244eac9SBenno Rice 				phys_avail[j] = phys_avail[j - 2];
17455244eac9SBenno Rice 				phys_avail[j + 1] = phys_avail[j - 1];
17465244eac9SBenno Rice 			}
17475244eac9SBenno Rice 
17485244eac9SBenno Rice 			phys_avail[i + 3] = phys_avail[i + 1];
17495244eac9SBenno Rice 			phys_avail[i + 1] = s;
17505244eac9SBenno Rice 			phys_avail[i + 2] = e;
17515244eac9SBenno Rice 			phys_avail_count++;
17525244eac9SBenno Rice 		}
17535244eac9SBenno Rice 
17545244eac9SBenno Rice 		return (s);
17555244eac9SBenno Rice 	}
175659276937SPeter Grehan 	panic("moea_bootstrap_alloc: could not allocate memory");
17575244eac9SBenno Rice }
17585244eac9SBenno Rice 
17595244eac9SBenno Rice static void
176059276937SPeter Grehan moea_syncicache(vm_offset_t pa, vm_size_t len)
17615244eac9SBenno Rice {
17625244eac9SBenno Rice 	__syncicache((void *)pa, len);
17635244eac9SBenno Rice }
17645244eac9SBenno Rice 
17655244eac9SBenno Rice static void
17665244eac9SBenno Rice tlbia(void)
17675244eac9SBenno Rice {
17685244eac9SBenno Rice 	caddr_t	i;
17695244eac9SBenno Rice 
17705244eac9SBenno Rice 	SYNC();
17715244eac9SBenno Rice 	for (i = 0; i < (caddr_t)0x00040000; i += 0x00001000) {
17725244eac9SBenno Rice 		TLBIE(i);
17735244eac9SBenno Rice 		EIEIO();
17745244eac9SBenno Rice 	}
17755244eac9SBenno Rice 	TLBSYNC();
17765244eac9SBenno Rice 	SYNC();
17775244eac9SBenno Rice }
17785244eac9SBenno Rice 
17795244eac9SBenno Rice static int
178059276937SPeter Grehan moea_pvo_enter(pmap_t pm, uma_zone_t zone, struct pvo_head *pvo_head,
17815244eac9SBenno Rice     vm_offset_t va, vm_offset_t pa, u_int pte_lo, int flags)
17825244eac9SBenno Rice {
17835244eac9SBenno Rice 	struct	pvo_entry *pvo;
17845244eac9SBenno Rice 	u_int	sr;
17855244eac9SBenno Rice 	int	first;
17865244eac9SBenno Rice 	u_int	ptegidx;
17875244eac9SBenno Rice 	int	i;
178832bc7846SPeter Grehan 	int     bootstrap;
17895244eac9SBenno Rice 
179059276937SPeter Grehan 	moea_pvo_enter_calls++;
17918207b362SBenno Rice 	first = 0;
179232bc7846SPeter Grehan 	bootstrap = 0;
179332bc7846SPeter Grehan 
17945244eac9SBenno Rice 	/*
17955244eac9SBenno Rice 	 * Compute the PTE Group index.
17965244eac9SBenno Rice 	 */
17975244eac9SBenno Rice 	va &= ~ADDR_POFF;
17985244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
17995244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
18005244eac9SBenno Rice 
18015244eac9SBenno Rice 	/*
18025244eac9SBenno Rice 	 * Remove any existing mapping for this page.  Reuse the pvo entry if
18035244eac9SBenno Rice 	 * there is a mapping.
18045244eac9SBenno Rice 	 */
180559276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
180659276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
18075244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
1808fafc7362SBenno Rice 			if ((pvo->pvo_pte.pte_lo & PTE_RPGN) == pa &&
1809fafc7362SBenno Rice 			    (pvo->pvo_pte.pte_lo & PTE_PP) ==
1810fafc7362SBenno Rice 			    (pte_lo & PTE_PP)) {
181159276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
181249f8f727SBenno Rice 				return (0);
1813fafc7362SBenno Rice 			}
181459276937SPeter Grehan 			moea_pvo_remove(pvo, -1);
18155244eac9SBenno Rice 			break;
18165244eac9SBenno Rice 		}
18175244eac9SBenno Rice 	}
18185244eac9SBenno Rice 
18195244eac9SBenno Rice 	/*
18205244eac9SBenno Rice 	 * If we aren't overwriting a mapping, try to allocate.
18215244eac9SBenno Rice 	 */
182259276937SPeter Grehan 	if (moea_initialized) {
1823378862a7SJeff Roberson 		pvo = uma_zalloc(zone, M_NOWAIT);
182449f8f727SBenno Rice 	} else {
182559276937SPeter Grehan 		if (moea_bpvo_pool_index >= BPVO_POOL_SIZE) {
182659276937SPeter Grehan 			panic("moea_enter: bpvo pool exhausted, %d, %d, %d",
182759276937SPeter Grehan 			      moea_bpvo_pool_index, BPVO_POOL_SIZE,
18280d290675SBenno Rice 			      BPVO_POOL_SIZE * sizeof(struct pvo_entry));
182949f8f727SBenno Rice 		}
183059276937SPeter Grehan 		pvo = &moea_bpvo_pool[moea_bpvo_pool_index];
183159276937SPeter Grehan 		moea_bpvo_pool_index++;
183232bc7846SPeter Grehan 		bootstrap = 1;
183349f8f727SBenno Rice 	}
18345244eac9SBenno Rice 
18355244eac9SBenno Rice 	if (pvo == NULL) {
183659276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
18375244eac9SBenno Rice 		return (ENOMEM);
18385244eac9SBenno Rice 	}
18395244eac9SBenno Rice 
184059276937SPeter Grehan 	moea_pvo_entries++;
18415244eac9SBenno Rice 	pvo->pvo_vaddr = va;
18425244eac9SBenno Rice 	pvo->pvo_pmap = pm;
184359276937SPeter Grehan 	LIST_INSERT_HEAD(&moea_pvo_table[ptegidx], pvo, pvo_olink);
18445244eac9SBenno Rice 	pvo->pvo_vaddr &= ~ADDR_POFF;
18455244eac9SBenno Rice 	if (flags & VM_PROT_EXECUTE)
18465244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_EXECUTABLE;
18475244eac9SBenno Rice 	if (flags & PVO_WIRED)
18485244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_WIRED;
184959276937SPeter Grehan 	if (pvo_head != &moea_pvo_kunmanaged)
18505244eac9SBenno Rice 		pvo->pvo_vaddr |= PVO_MANAGED;
185132bc7846SPeter Grehan 	if (bootstrap)
185232bc7846SPeter Grehan 		pvo->pvo_vaddr |= PVO_BOOTSTRAP;
18534dba5df1SPeter Grehan 	if (flags & PVO_FAKE)
18544dba5df1SPeter Grehan 		pvo->pvo_vaddr |= PVO_FAKE;
18554dba5df1SPeter Grehan 
185659276937SPeter Grehan 	moea_pte_create(&pvo->pvo_pte, sr, va, pa | pte_lo);
18575244eac9SBenno Rice 
18585244eac9SBenno Rice 	/*
18595244eac9SBenno Rice 	 * Remember if the list was empty and therefore will be the first
18605244eac9SBenno Rice 	 * item.
18615244eac9SBenno Rice 	 */
18628207b362SBenno Rice 	if (LIST_FIRST(pvo_head) == NULL)
18638207b362SBenno Rice 		first = 1;
18645244eac9SBenno Rice 	LIST_INSERT_HEAD(pvo_head, pvo, pvo_vlink);
18654dba5df1SPeter Grehan 
18665244eac9SBenno Rice 	if (pvo->pvo_pte.pte_lo & PVO_WIRED)
1867c3d11d22SAlan Cox 		pm->pm_stats.wired_count++;
1868c3d11d22SAlan Cox 	pm->pm_stats.resident_count++;
18695244eac9SBenno Rice 
18705244eac9SBenno Rice 	/*
18715244eac9SBenno Rice 	 * We hope this succeeds but it isn't required.
18725244eac9SBenno Rice 	 */
187359276937SPeter Grehan 	i = moea_pte_insert(ptegidx, &pvo->pvo_pte);
18745244eac9SBenno Rice 	if (i >= 0) {
18755244eac9SBenno Rice 		PVO_PTEGIDX_SET(pvo, i);
18765244eac9SBenno Rice 	} else {
187759276937SPeter Grehan 		panic("moea_pvo_enter: overflow");
187859276937SPeter Grehan 		moea_pte_overflow++;
18795244eac9SBenno Rice 	}
188059276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
18814dba5df1SPeter Grehan 
18825244eac9SBenno Rice 	return (first ? ENOENT : 0);
18835244eac9SBenno Rice }
18845244eac9SBenno Rice 
18855244eac9SBenno Rice static void
188659276937SPeter Grehan moea_pvo_remove(struct pvo_entry *pvo, int pteidx)
18875244eac9SBenno Rice {
18885244eac9SBenno Rice 	struct	pte *pt;
18895244eac9SBenno Rice 
18905244eac9SBenno Rice 	/*
18915244eac9SBenno Rice 	 * If there is an active pte entry, we need to deactivate it (and
18925244eac9SBenno Rice 	 * save the ref & cfg bits).
18935244eac9SBenno Rice 	 */
189459276937SPeter Grehan 	pt = moea_pvo_to_pte(pvo, pteidx);
18955244eac9SBenno Rice 	if (pt != NULL) {
189659276937SPeter Grehan 		moea_pte_unset(pt, &pvo->pvo_pte, pvo->pvo_vaddr);
1897d644a0b7SAlan Cox 		mtx_unlock(&moea_table_mutex);
18985244eac9SBenno Rice 		PVO_PTEGIDX_CLR(pvo);
18995244eac9SBenno Rice 	} else {
190059276937SPeter Grehan 		moea_pte_overflow--;
19015244eac9SBenno Rice 	}
19025244eac9SBenno Rice 
19035244eac9SBenno Rice 	/*
19045244eac9SBenno Rice 	 * Update our statistics.
19055244eac9SBenno Rice 	 */
19065244eac9SBenno Rice 	pvo->pvo_pmap->pm_stats.resident_count--;
19075244eac9SBenno Rice 	if (pvo->pvo_pte.pte_lo & PVO_WIRED)
19085244eac9SBenno Rice 		pvo->pvo_pmap->pm_stats.wired_count--;
19095244eac9SBenno Rice 
19105244eac9SBenno Rice 	/*
19115244eac9SBenno Rice 	 * Save the REF/CHG bits into their cache if the page is managed.
19125244eac9SBenno Rice 	 */
19134dba5df1SPeter Grehan 	if ((pvo->pvo_vaddr & (PVO_MANAGED|PVO_FAKE)) == PVO_MANAGED) {
19145244eac9SBenno Rice 		struct	vm_page *pg;
19155244eac9SBenno Rice 
19168862232dSBenno Rice 		pg = PHYS_TO_VM_PAGE(pvo->pvo_pte.pte_lo & PTE_RPGN);
19175244eac9SBenno Rice 		if (pg != NULL) {
191859276937SPeter Grehan 			moea_attr_save(pg, pvo->pvo_pte.pte_lo &
19195244eac9SBenno Rice 			    (PTE_REF | PTE_CHG));
19205244eac9SBenno Rice 		}
19215244eac9SBenno Rice 	}
19225244eac9SBenno Rice 
19235244eac9SBenno Rice 	/*
19245244eac9SBenno Rice 	 * Remove this PVO from the PV list.
19255244eac9SBenno Rice 	 */
19265244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_vlink);
19275244eac9SBenno Rice 
19285244eac9SBenno Rice 	/*
19295244eac9SBenno Rice 	 * Remove this from the overflow list and return it to the pool
19305244eac9SBenno Rice 	 * if we aren't going to reuse it.
19315244eac9SBenno Rice 	 */
19325244eac9SBenno Rice 	LIST_REMOVE(pvo, pvo_olink);
193349f8f727SBenno Rice 	if (!(pvo->pvo_vaddr & PVO_BOOTSTRAP))
193459276937SPeter Grehan 		uma_zfree(pvo->pvo_vaddr & PVO_MANAGED ? moea_mpvo_zone :
193559276937SPeter Grehan 		    moea_upvo_zone, pvo);
193659276937SPeter Grehan 	moea_pvo_entries--;
193759276937SPeter Grehan 	moea_pvo_remove_calls++;
19385244eac9SBenno Rice }
19395244eac9SBenno Rice 
19405244eac9SBenno Rice static __inline int
194159276937SPeter Grehan moea_pvo_pte_index(const struct pvo_entry *pvo, int ptegidx)
19425244eac9SBenno Rice {
19435244eac9SBenno Rice 	int	pteidx;
19445244eac9SBenno Rice 
19455244eac9SBenno Rice 	/*
19465244eac9SBenno Rice 	 * We can find the actual pte entry without searching by grabbing
19475244eac9SBenno Rice 	 * the PTEG index from 3 unused bits in pte_lo[11:9] and by
19485244eac9SBenno Rice 	 * noticing the HID bit.
19495244eac9SBenno Rice 	 */
19505244eac9SBenno Rice 	pteidx = ptegidx * 8 + PVO_PTEGIDX_GET(pvo);
19515244eac9SBenno Rice 	if (pvo->pvo_pte.pte_hi & PTE_HID)
195259276937SPeter Grehan 		pteidx ^= moea_pteg_mask * 8;
19535244eac9SBenno Rice 
19545244eac9SBenno Rice 	return (pteidx);
19555244eac9SBenno Rice }
19565244eac9SBenno Rice 
19575244eac9SBenno Rice static struct pvo_entry *
195859276937SPeter Grehan moea_pvo_find_va(pmap_t pm, vm_offset_t va, int *pteidx_p)
19595244eac9SBenno Rice {
19605244eac9SBenno Rice 	struct	pvo_entry *pvo;
19615244eac9SBenno Rice 	int	ptegidx;
19625244eac9SBenno Rice 	u_int	sr;
19635244eac9SBenno Rice 
19645244eac9SBenno Rice 	va &= ~ADDR_POFF;
19655244eac9SBenno Rice 	sr = va_to_sr(pm->pm_sr, va);
19665244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, va);
19675244eac9SBenno Rice 
196859276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
196959276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
19705244eac9SBenno Rice 		if (pvo->pvo_pmap == pm && PVO_VADDR(pvo) == va) {
19715244eac9SBenno Rice 			if (pteidx_p)
197259276937SPeter Grehan 				*pteidx_p = moea_pvo_pte_index(pvo, ptegidx);
1973f489bf21SAlan Cox 			break;
19745244eac9SBenno Rice 		}
19755244eac9SBenno Rice 	}
197659276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
19775244eac9SBenno Rice 
1978f489bf21SAlan Cox 	return (pvo);
19795244eac9SBenno Rice }
19805244eac9SBenno Rice 
19815244eac9SBenno Rice static struct pte *
198259276937SPeter Grehan moea_pvo_to_pte(const struct pvo_entry *pvo, int pteidx)
19835244eac9SBenno Rice {
19845244eac9SBenno Rice 	struct	pte *pt;
19855244eac9SBenno Rice 
19865244eac9SBenno Rice 	/*
19875244eac9SBenno Rice 	 * If we haven't been supplied the ptegidx, calculate it.
19885244eac9SBenno Rice 	 */
19895244eac9SBenno Rice 	if (pteidx == -1) {
19905244eac9SBenno Rice 		int	ptegidx;
19915244eac9SBenno Rice 		u_int	sr;
19925244eac9SBenno Rice 
19935244eac9SBenno Rice 		sr = va_to_sr(pvo->pvo_pmap->pm_sr, pvo->pvo_vaddr);
19945244eac9SBenno Rice 		ptegidx = va_to_pteg(sr, pvo->pvo_vaddr);
199559276937SPeter Grehan 		pteidx = moea_pvo_pte_index(pvo, ptegidx);
19965244eac9SBenno Rice 	}
19975244eac9SBenno Rice 
199859276937SPeter Grehan 	pt = &moea_pteg_table[pteidx >> 3].pt[pteidx & 7];
1999d644a0b7SAlan Cox 	mtx_lock(&moea_table_mutex);
20005244eac9SBenno Rice 
20015244eac9SBenno Rice 	if ((pvo->pvo_pte.pte_hi & PTE_VALID) && !PVO_PTEGIDX_ISSET(pvo)) {
200259276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte in pvo but no "
20035244eac9SBenno Rice 		    "valid pte index", pvo);
20045244eac9SBenno Rice 	}
20055244eac9SBenno Rice 
20065244eac9SBenno Rice 	if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0 && PVO_PTEGIDX_ISSET(pvo)) {
200759276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has valid pte index in pvo "
20085244eac9SBenno Rice 		    "pvo but no valid pte", pvo);
20095244eac9SBenno Rice 	}
20105244eac9SBenno Rice 
20115244eac9SBenno Rice 	if ((pt->pte_hi ^ (pvo->pvo_pte.pte_hi & ~PTE_VALID)) == PTE_VALID) {
20125244eac9SBenno Rice 		if ((pvo->pvo_pte.pte_hi & PTE_VALID) == 0) {
201359276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p has valid pte in "
201459276937SPeter Grehan 			    "moea_pteg_table %p but invalid in pvo", pvo, pt);
20155244eac9SBenno Rice 		}
20165244eac9SBenno Rice 
20175244eac9SBenno Rice 		if (((pt->pte_lo ^ pvo->pvo_pte.pte_lo) & ~(PTE_CHG|PTE_REF))
20185244eac9SBenno Rice 		    != 0) {
201959276937SPeter Grehan 			panic("moea_pvo_to_pte: pvo %p pte does not match "
202059276937SPeter Grehan 			    "pte %p in moea_pteg_table", pvo, pt);
20215244eac9SBenno Rice 		}
20225244eac9SBenno Rice 
2023d644a0b7SAlan Cox 		mtx_assert(&moea_table_mutex, MA_OWNED);
20245244eac9SBenno Rice 		return (pt);
20255244eac9SBenno Rice 	}
20265244eac9SBenno Rice 
20275244eac9SBenno Rice 	if (pvo->pvo_pte.pte_hi & PTE_VALID) {
202859276937SPeter Grehan 		panic("moea_pvo_to_pte: pvo %p has invalid pte %p in "
202959276937SPeter Grehan 		    "moea_pteg_table but valid in pvo", pvo, pt);
20305244eac9SBenno Rice 	}
20315244eac9SBenno Rice 
2032d644a0b7SAlan Cox 	mtx_unlock(&moea_table_mutex);
20335244eac9SBenno Rice 	return (NULL);
20345244eac9SBenno Rice }
20355244eac9SBenno Rice 
20365244eac9SBenno Rice /*
20375244eac9SBenno Rice  * XXX: THIS STUFF SHOULD BE IN pte.c?
20385244eac9SBenno Rice  */
20395244eac9SBenno Rice int
204059276937SPeter Grehan moea_pte_spill(vm_offset_t addr)
20415244eac9SBenno Rice {
20425244eac9SBenno Rice 	struct	pvo_entry *source_pvo, *victim_pvo;
20435244eac9SBenno Rice 	struct	pvo_entry *pvo;
20445244eac9SBenno Rice 	int	ptegidx, i, j;
20455244eac9SBenno Rice 	u_int	sr;
20465244eac9SBenno Rice 	struct	pteg *pteg;
20475244eac9SBenno Rice 	struct	pte *pt;
20485244eac9SBenno Rice 
204959276937SPeter Grehan 	moea_pte_spills++;
20505244eac9SBenno Rice 
2051d080d5fdSBenno Rice 	sr = mfsrin(addr);
20525244eac9SBenno Rice 	ptegidx = va_to_pteg(sr, addr);
20535244eac9SBenno Rice 
20545244eac9SBenno Rice 	/*
20555244eac9SBenno Rice 	 * Have to substitute some entry.  Use the primary hash for this.
20565244eac9SBenno Rice 	 * Use low bits of timebase as random generator.
20575244eac9SBenno Rice 	 */
205859276937SPeter Grehan 	pteg = &moea_pteg_table[ptegidx];
205959276937SPeter Grehan 	mtx_lock(&moea_table_mutex);
20605244eac9SBenno Rice 	__asm __volatile("mftb %0" : "=r"(i));
20615244eac9SBenno Rice 	i &= 7;
20625244eac9SBenno Rice 	pt = &pteg->pt[i];
20635244eac9SBenno Rice 
20645244eac9SBenno Rice 	source_pvo = NULL;
20655244eac9SBenno Rice 	victim_pvo = NULL;
206659276937SPeter Grehan 	LIST_FOREACH(pvo, &moea_pvo_table[ptegidx], pvo_olink) {
20675244eac9SBenno Rice 		/*
20685244eac9SBenno Rice 		 * We need to find a pvo entry for this address.
20695244eac9SBenno Rice 		 */
207059276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);
20715244eac9SBenno Rice 		if (source_pvo == NULL &&
207259276937SPeter Grehan 		    moea_pte_match(&pvo->pvo_pte, sr, addr,
20735244eac9SBenno Rice 		    pvo->pvo_pte.pte_hi & PTE_HID)) {
20745244eac9SBenno Rice 			/*
20755244eac9SBenno Rice 			 * Now found an entry to be spilled into the pteg.
20765244eac9SBenno Rice 			 * The PTE is now valid, so we know it's active.
20775244eac9SBenno Rice 			 */
207859276937SPeter Grehan 			j = moea_pte_insert(ptegidx, &pvo->pvo_pte);
20795244eac9SBenno Rice 
20805244eac9SBenno Rice 			if (j >= 0) {
20815244eac9SBenno Rice 				PVO_PTEGIDX_SET(pvo, j);
208259276937SPeter Grehan 				moea_pte_overflow--;
208359276937SPeter Grehan 				MOEA_PVO_CHECK(pvo);
208459276937SPeter Grehan 				mtx_unlock(&moea_table_mutex);
20855244eac9SBenno Rice 				return (1);
20865244eac9SBenno Rice 			}
20875244eac9SBenno Rice 
20885244eac9SBenno Rice 			source_pvo = pvo;
20895244eac9SBenno Rice 
20905244eac9SBenno Rice 			if (victim_pvo != NULL)
20915244eac9SBenno Rice 				break;
20925244eac9SBenno Rice 		}
20935244eac9SBenno Rice 
20945244eac9SBenno Rice 		/*
20955244eac9SBenno Rice 		 * We also need the pvo entry of the victim we are replacing
20965244eac9SBenno Rice 		 * so save the R & C bits of the PTE.
20975244eac9SBenno Rice 		 */
20985244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0 && victim_pvo == NULL &&
209959276937SPeter Grehan 		    moea_pte_compare(pt, &pvo->pvo_pte)) {
21005244eac9SBenno Rice 			victim_pvo = pvo;
21015244eac9SBenno Rice 			if (source_pvo != NULL)
21025244eac9SBenno Rice 				break;
21035244eac9SBenno Rice 		}
21045244eac9SBenno Rice 	}
21055244eac9SBenno Rice 
2106f489bf21SAlan Cox 	if (source_pvo == NULL) {
210759276937SPeter Grehan 		mtx_unlock(&moea_table_mutex);
21085244eac9SBenno Rice 		return (0);
2109f489bf21SAlan Cox 	}
21105244eac9SBenno Rice 
21115244eac9SBenno Rice 	if (victim_pvo == NULL) {
21125244eac9SBenno Rice 		if ((pt->pte_hi & PTE_HID) == 0)
211359276937SPeter Grehan 			panic("moea_pte_spill: victim p-pte (%p) has no pvo"
21145244eac9SBenno Rice 			    "entry", pt);
21155244eac9SBenno Rice 
21165244eac9SBenno Rice 		/*
21175244eac9SBenno Rice 		 * If this is a secondary PTE, we need to search it's primary
21185244eac9SBenno Rice 		 * pvo bucket for the matching PVO.
21195244eac9SBenno Rice 		 */
212059276937SPeter Grehan 		LIST_FOREACH(pvo, &moea_pvo_table[ptegidx ^ moea_pteg_mask],
21215244eac9SBenno Rice 		    pvo_olink) {
212259276937SPeter Grehan 			MOEA_PVO_CHECK(pvo);
21235244eac9SBenno Rice 			/*
21245244eac9SBenno Rice 			 * We also need the pvo entry of the victim we are
21255244eac9SBenno Rice 			 * replacing so save the R & C bits of the PTE.
21265244eac9SBenno Rice 			 */
212759276937SPeter Grehan 			if (moea_pte_compare(pt, &pvo->pvo_pte)) {
21285244eac9SBenno Rice 				victim_pvo = pvo;
21295244eac9SBenno Rice 				break;
21305244eac9SBenno Rice 			}
21315244eac9SBenno Rice 		}
21325244eac9SBenno Rice 
21335244eac9SBenno Rice 		if (victim_pvo == NULL)
213459276937SPeter Grehan 			panic("moea_pte_spill: victim s-pte (%p) has no pvo"
21355244eac9SBenno Rice 			    "entry", pt);
21365244eac9SBenno Rice 	}
21375244eac9SBenno Rice 
21385244eac9SBenno Rice 	/*
21395244eac9SBenno Rice 	 * We are invalidating the TLB entry for the EA we are replacing even
21405244eac9SBenno Rice 	 * though it's valid.  If we don't, we lose any ref/chg bit changes
21415244eac9SBenno Rice 	 * contained in the TLB entry.
21425244eac9SBenno Rice 	 */
21435244eac9SBenno Rice 	source_pvo->pvo_pte.pte_hi &= ~PTE_HID;
21445244eac9SBenno Rice 
214559276937SPeter Grehan 	moea_pte_unset(pt, &victim_pvo->pvo_pte, victim_pvo->pvo_vaddr);
214659276937SPeter Grehan 	moea_pte_set(pt, &source_pvo->pvo_pte);
21475244eac9SBenno Rice 
21485244eac9SBenno Rice 	PVO_PTEGIDX_CLR(victim_pvo);
21495244eac9SBenno Rice 	PVO_PTEGIDX_SET(source_pvo, i);
215059276937SPeter Grehan 	moea_pte_replacements++;
21515244eac9SBenno Rice 
215259276937SPeter Grehan 	MOEA_PVO_CHECK(victim_pvo);
215359276937SPeter Grehan 	MOEA_PVO_CHECK(source_pvo);
21545244eac9SBenno Rice 
215559276937SPeter Grehan 	mtx_unlock(&moea_table_mutex);
21565244eac9SBenno Rice 	return (1);
21575244eac9SBenno Rice }
21585244eac9SBenno Rice 
21595244eac9SBenno Rice static int
216059276937SPeter Grehan moea_pte_insert(u_int ptegidx, struct pte *pvo_pt)
21615244eac9SBenno Rice {
21625244eac9SBenno Rice 	struct	pte *pt;
21635244eac9SBenno Rice 	int	i;
21645244eac9SBenno Rice 
2165d644a0b7SAlan Cox 	mtx_assert(&moea_table_mutex, MA_OWNED);
2166d644a0b7SAlan Cox 
21675244eac9SBenno Rice 	/*
21685244eac9SBenno Rice 	 * First try primary hash.
21695244eac9SBenno Rice 	 */
217059276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
21715244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
21725244eac9SBenno Rice 			pvo_pt->pte_hi &= ~PTE_HID;
217359276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
21745244eac9SBenno Rice 			return (i);
21755244eac9SBenno Rice 		}
21765244eac9SBenno Rice 	}
21775244eac9SBenno Rice 
21785244eac9SBenno Rice 	/*
21795244eac9SBenno Rice 	 * Now try secondary hash.
21805244eac9SBenno Rice 	 */
218159276937SPeter Grehan 	ptegidx ^= moea_pteg_mask;
2182bd8e6f87SPeter Grehan 
218359276937SPeter Grehan 	for (pt = moea_pteg_table[ptegidx].pt, i = 0; i < 8; i++, pt++) {
21845244eac9SBenno Rice 		if ((pt->pte_hi & PTE_VALID) == 0) {
21855244eac9SBenno Rice 			pvo_pt->pte_hi |= PTE_HID;
218659276937SPeter Grehan 			moea_pte_set(pt, pvo_pt);
21875244eac9SBenno Rice 			return (i);
21885244eac9SBenno Rice 		}
21895244eac9SBenno Rice 	}
21905244eac9SBenno Rice 
219159276937SPeter Grehan 	panic("moea_pte_insert: overflow");
21925244eac9SBenno Rice 	return (-1);
21935244eac9SBenno Rice }
21945244eac9SBenno Rice 
21955244eac9SBenno Rice static boolean_t
219659276937SPeter Grehan moea_query_bit(vm_page_t m, int ptebit)
21975244eac9SBenno Rice {
21985244eac9SBenno Rice 	struct	pvo_entry *pvo;
21995244eac9SBenno Rice 	struct	pte *pt;
22005244eac9SBenno Rice 
22017b33c6efSPeter Grehan #if 0
220259276937SPeter Grehan 	if (moea_attr_fetch(m) & ptebit)
22035244eac9SBenno Rice 		return (TRUE);
22047b33c6efSPeter Grehan #endif
22055244eac9SBenno Rice 
22065244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
220759276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
22085244eac9SBenno Rice 
22095244eac9SBenno Rice 		/*
22105244eac9SBenno Rice 		 * See if we saved the bit off.  If so, cache it and return
22115244eac9SBenno Rice 		 * success.
22125244eac9SBenno Rice 		 */
22135244eac9SBenno Rice 		if (pvo->pvo_pte.pte_lo & ptebit) {
221459276937SPeter Grehan 			moea_attr_save(m, ptebit);
221559276937SPeter Grehan 			MOEA_PVO_CHECK(pvo);	/* sanity check */
22165244eac9SBenno Rice 			return (TRUE);
22175244eac9SBenno Rice 		}
22185244eac9SBenno Rice 	}
22195244eac9SBenno Rice 
22205244eac9SBenno Rice 	/*
22215244eac9SBenno Rice 	 * No luck, now go through the hard part of looking at the PTEs
22225244eac9SBenno Rice 	 * themselves.  Sync so that any pending REF/CHG bits are flushed to
22235244eac9SBenno Rice 	 * the PTEs.
22245244eac9SBenno Rice 	 */
22255244eac9SBenno Rice 	SYNC();
22265244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
222759276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
22285244eac9SBenno Rice 
22295244eac9SBenno Rice 		/*
22305244eac9SBenno Rice 		 * See if this pvo has a valid PTE.  if so, fetch the
22315244eac9SBenno Rice 		 * REF/CHG bits from the valid PTE.  If the appropriate
22325244eac9SBenno Rice 		 * ptebit is set, cache it and return success.
22335244eac9SBenno Rice 		 */
223459276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
22355244eac9SBenno Rice 		if (pt != NULL) {
223659276937SPeter Grehan 			moea_pte_synch(pt, &pvo->pvo_pte);
2237d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
22385244eac9SBenno Rice 			if (pvo->pvo_pte.pte_lo & ptebit) {
223959276937SPeter Grehan 				moea_attr_save(m, ptebit);
224059276937SPeter Grehan 				MOEA_PVO_CHECK(pvo);	/* sanity check */
22415244eac9SBenno Rice 				return (TRUE);
22425244eac9SBenno Rice 			}
22435244eac9SBenno Rice 		}
22445244eac9SBenno Rice 	}
22455244eac9SBenno Rice 
22464f7daed0SAndrew Gallatin 	return (FALSE);
22475244eac9SBenno Rice }
22485244eac9SBenno Rice 
224903b6e025SPeter Grehan static u_int
225059276937SPeter Grehan moea_clear_bit(vm_page_t m, int ptebit, int *origbit)
22515244eac9SBenno Rice {
225203b6e025SPeter Grehan 	u_int	count;
22535244eac9SBenno Rice 	struct	pvo_entry *pvo;
22545244eac9SBenno Rice 	struct	pte *pt;
22555244eac9SBenno Rice 	int	rv;
22565244eac9SBenno Rice 
22575244eac9SBenno Rice 	/*
22585244eac9SBenno Rice 	 * Clear the cached value.
22595244eac9SBenno Rice 	 */
226059276937SPeter Grehan 	rv = moea_attr_fetch(m);
226159276937SPeter Grehan 	moea_attr_clear(m, ptebit);
22625244eac9SBenno Rice 
22635244eac9SBenno Rice 	/*
22645244eac9SBenno Rice 	 * Sync so that any pending REF/CHG bits are flushed to the PTEs (so
22655244eac9SBenno Rice 	 * we can reset the right ones).  note that since the pvo entries and
22665244eac9SBenno Rice 	 * list heads are accessed via BAT0 and are never placed in the page
22675244eac9SBenno Rice 	 * table, we don't have to worry about further accesses setting the
22685244eac9SBenno Rice 	 * REF/CHG bits.
22695244eac9SBenno Rice 	 */
22705244eac9SBenno Rice 	SYNC();
22715244eac9SBenno Rice 
22725244eac9SBenno Rice 	/*
22735244eac9SBenno Rice 	 * For each pvo entry, clear the pvo's ptebit.  If this pvo has a
22745244eac9SBenno Rice 	 * valid pte clear the ptebit from the valid pte.
22755244eac9SBenno Rice 	 */
227603b6e025SPeter Grehan 	count = 0;
22775244eac9SBenno Rice 	LIST_FOREACH(pvo, vm_page_to_pvoh(m), pvo_vlink) {
227859276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
227959276937SPeter Grehan 		pt = moea_pvo_to_pte(pvo, -1);
22805244eac9SBenno Rice 		if (pt != NULL) {
228159276937SPeter Grehan 			moea_pte_synch(pt, &pvo->pvo_pte);
228203b6e025SPeter Grehan 			if (pvo->pvo_pte.pte_lo & ptebit) {
228303b6e025SPeter Grehan 				count++;
228459276937SPeter Grehan 				moea_pte_clear(pt, PVO_VADDR(pvo), ptebit);
22855244eac9SBenno Rice 			}
2286d644a0b7SAlan Cox 			mtx_unlock(&moea_table_mutex);
228703b6e025SPeter Grehan 		}
22885244eac9SBenno Rice 		rv |= pvo->pvo_pte.pte_lo;
22895244eac9SBenno Rice 		pvo->pvo_pte.pte_lo &= ~ptebit;
229059276937SPeter Grehan 		MOEA_PVO_CHECK(pvo);	/* sanity check */
22915244eac9SBenno Rice 	}
22925244eac9SBenno Rice 
229303b6e025SPeter Grehan 	if (origbit != NULL) {
229403b6e025SPeter Grehan 		*origbit = rv;
229503b6e025SPeter Grehan 	}
229603b6e025SPeter Grehan 
229703b6e025SPeter Grehan 	return (count);
2298bdf71f56SBenno Rice }
22998bbfa33aSBenno Rice 
23008bbfa33aSBenno Rice /*
230132bc7846SPeter Grehan  * Return true if the physical range is encompassed by the battable[idx]
230232bc7846SPeter Grehan  */
230332bc7846SPeter Grehan static int
230459276937SPeter Grehan moea_bat_mapped(int idx, vm_offset_t pa, vm_size_t size)
230532bc7846SPeter Grehan {
230632bc7846SPeter Grehan 	u_int prot;
230732bc7846SPeter Grehan 	u_int32_t start;
230832bc7846SPeter Grehan 	u_int32_t end;
230932bc7846SPeter Grehan 	u_int32_t bat_ble;
231032bc7846SPeter Grehan 
231132bc7846SPeter Grehan 	/*
231232bc7846SPeter Grehan 	 * Return immediately if not a valid mapping
231332bc7846SPeter Grehan 	 */
231432bc7846SPeter Grehan 	if (!battable[idx].batu & BAT_Vs)
231532bc7846SPeter Grehan 		return (EINVAL);
231632bc7846SPeter Grehan 
231732bc7846SPeter Grehan 	/*
231832bc7846SPeter Grehan 	 * The BAT entry must be cache-inhibited, guarded, and r/w
231932bc7846SPeter Grehan 	 * so it can function as an i/o page
232032bc7846SPeter Grehan 	 */
232132bc7846SPeter Grehan 	prot = battable[idx].batl & (BAT_I|BAT_G|BAT_PP_RW);
232232bc7846SPeter Grehan 	if (prot != (BAT_I|BAT_G|BAT_PP_RW))
232332bc7846SPeter Grehan 		return (EPERM);
232432bc7846SPeter Grehan 
232532bc7846SPeter Grehan 	/*
232632bc7846SPeter Grehan 	 * The address should be within the BAT range. Assume that the
232732bc7846SPeter Grehan 	 * start address in the BAT has the correct alignment (thus
232832bc7846SPeter Grehan 	 * not requiring masking)
232932bc7846SPeter Grehan 	 */
233032bc7846SPeter Grehan 	start = battable[idx].batl & BAT_PBS;
233132bc7846SPeter Grehan 	bat_ble = (battable[idx].batu & ~(BAT_EBS)) | 0x03;
233232bc7846SPeter Grehan 	end = start | (bat_ble << 15) | 0x7fff;
233332bc7846SPeter Grehan 
233432bc7846SPeter Grehan 	if ((pa < start) || ((pa + size) > end))
233532bc7846SPeter Grehan 		return (ERANGE);
233632bc7846SPeter Grehan 
233732bc7846SPeter Grehan 	return (0);
233832bc7846SPeter Grehan }
233932bc7846SPeter Grehan 
234059276937SPeter Grehan boolean_t
234159276937SPeter Grehan moea_dev_direct_mapped(mmu_t mmu, vm_offset_t pa, vm_size_t size)
2342c0763d37SSuleiman Souhlal {
2343c0763d37SSuleiman Souhlal 	int i;
2344c0763d37SSuleiman Souhlal 
2345c0763d37SSuleiman Souhlal 	/*
2346c0763d37SSuleiman Souhlal 	 * This currently does not work for entries that
2347c0763d37SSuleiman Souhlal 	 * overlap 256M BAT segments.
2348c0763d37SSuleiman Souhlal 	 */
2349c0763d37SSuleiman Souhlal 
2350c0763d37SSuleiman Souhlal 	for(i = 0; i < 16; i++)
235159276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
2352c0763d37SSuleiman Souhlal 			return (0);
2353c0763d37SSuleiman Souhlal 
2354c0763d37SSuleiman Souhlal 	return (EFAULT);
2355c0763d37SSuleiman Souhlal }
235632bc7846SPeter Grehan 
23576e4f008cSPeter Grehan boolean_t
23586e4f008cSPeter Grehan moea_page_executable(mmu_t mmu, vm_page_t pg)
23596e4f008cSPeter Grehan {
23606e4f008cSPeter Grehan 	return ((moea_attr_fetch(pg) & PTE_EXEC) == PTE_EXEC);
23616e4f008cSPeter Grehan }
23626e4f008cSPeter Grehan 
236332bc7846SPeter Grehan /*
23648bbfa33aSBenno Rice  * Map a set of physical memory pages into the kernel virtual
23658bbfa33aSBenno Rice  * address space. Return a pointer to where it is mapped. This
23668bbfa33aSBenno Rice  * routine is intended to be used for mapping device memory,
23678bbfa33aSBenno Rice  * NOT real memory.
23688bbfa33aSBenno Rice  */
23698bbfa33aSBenno Rice void *
237059276937SPeter Grehan moea_mapdev(mmu_t mmu, vm_offset_t pa, vm_size_t size)
23718bbfa33aSBenno Rice {
237232bc7846SPeter Grehan 	vm_offset_t va, tmpva, ppa, offset;
237332bc7846SPeter Grehan 	int i;
23748bbfa33aSBenno Rice 
237532bc7846SPeter Grehan 	ppa = trunc_page(pa);
23768bbfa33aSBenno Rice 	offset = pa & PAGE_MASK;
23778bbfa33aSBenno Rice 	size = roundup(offset + size, PAGE_SIZE);
23788bbfa33aSBenno Rice 
23798bbfa33aSBenno Rice 	GIANT_REQUIRED;
23808bbfa33aSBenno Rice 
238132bc7846SPeter Grehan 	/*
238232bc7846SPeter Grehan 	 * If the physical address lies within a valid BAT table entry,
238332bc7846SPeter Grehan 	 * return the 1:1 mapping. This currently doesn't work
238432bc7846SPeter Grehan 	 * for regions that overlap 256M BAT segments.
238532bc7846SPeter Grehan 	 */
238632bc7846SPeter Grehan 	for (i = 0; i < 16; i++) {
238759276937SPeter Grehan 		if (moea_bat_mapped(i, pa, size) == 0)
238832bc7846SPeter Grehan 			return ((void *) pa);
238932bc7846SPeter Grehan 	}
239032bc7846SPeter Grehan 
2391e53f32acSAlan Cox 	va = kmem_alloc_nofault(kernel_map, size);
23928bbfa33aSBenno Rice 	if (!va)
239359276937SPeter Grehan 		panic("moea_mapdev: Couldn't alloc kernel virtual memory");
23948bbfa33aSBenno Rice 
23958bbfa33aSBenno Rice 	for (tmpva = va; size > 0;) {
239659276937SPeter Grehan 		moea_kenter(mmu, tmpva, ppa);
23978bbfa33aSBenno Rice 		TLBIE(tmpva); /* XXX or should it be invalidate-all ? */
23988bbfa33aSBenno Rice 		size -= PAGE_SIZE;
23998bbfa33aSBenno Rice 		tmpva += PAGE_SIZE;
240032bc7846SPeter Grehan 		ppa += PAGE_SIZE;
24018bbfa33aSBenno Rice 	}
24028bbfa33aSBenno Rice 
24038bbfa33aSBenno Rice 	return ((void *)(va + offset));
24048bbfa33aSBenno Rice }
24058bbfa33aSBenno Rice 
24068bbfa33aSBenno Rice void
240759276937SPeter Grehan moea_unmapdev(mmu_t mmu, vm_offset_t va, vm_size_t size)
24088bbfa33aSBenno Rice {
24098bbfa33aSBenno Rice 	vm_offset_t base, offset;
24108bbfa33aSBenno Rice 
241132bc7846SPeter Grehan 	/*
241232bc7846SPeter Grehan 	 * If this is outside kernel virtual space, then it's a
241332bc7846SPeter Grehan 	 * battable entry and doesn't require unmapping
241432bc7846SPeter Grehan 	 */
241532bc7846SPeter Grehan 	if ((va >= VM_MIN_KERNEL_ADDRESS) && (va <= VM_MAX_KERNEL_ADDRESS)) {
24168bbfa33aSBenno Rice 		base = trunc_page(va);
24178bbfa33aSBenno Rice 		offset = va & PAGE_MASK;
24188bbfa33aSBenno Rice 		size = roundup(offset + size, PAGE_SIZE);
24198bbfa33aSBenno Rice 		kmem_free(kernel_map, base, size);
24208bbfa33aSBenno Rice 	}
242132bc7846SPeter Grehan }
2422