12b3ad188SAdrian Chadd /*- 2bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Svatopluk Kraus 3bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Michal Meloun 42b3ad188SAdrian Chadd * All rights reserved. 5*fae8755fSJessica Clarke * Copyright (c) 2015-2016 The FreeBSD Foundation 6*fae8755fSJessica Clarke * Copyright (c) 2021 Jessica Clarke <jrtc27@FreeBSD.org> 7*fae8755fSJessica Clarke * 8*fae8755fSJessica Clarke * Portions of this software were developed by Andrew Turner under 9*fae8755fSJessica Clarke * sponsorship from the FreeBSD Foundation. 102b3ad188SAdrian Chadd * 112b3ad188SAdrian Chadd * Redistribution and use in source and binary forms, with or without 122b3ad188SAdrian Chadd * modification, are permitted provided that the following conditions 132b3ad188SAdrian Chadd * are met: 142b3ad188SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 152b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer. 162b3ad188SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 172b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 182b3ad188SAdrian Chadd * documentation and/or other materials provided with the distribution. 192b3ad188SAdrian Chadd * 202b3ad188SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 212b3ad188SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 222b3ad188SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 232b3ad188SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 242b3ad188SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 252b3ad188SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 262b3ad188SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 272b3ad188SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 282b3ad188SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 292b3ad188SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 302b3ad188SAdrian Chadd * SUCH DAMAGE. 312b3ad188SAdrian Chadd */ 322b3ad188SAdrian Chadd 332b3ad188SAdrian Chadd #include <sys/cdefs.h> 342b3ad188SAdrian Chadd /* 352b3ad188SAdrian Chadd * New-style Interrupt Framework 362b3ad188SAdrian Chadd * 37895c8b1cSMichal Meloun * TODO: - add support for disconnected PICs. 38895c8b1cSMichal Meloun * - to support IPI (PPI) enabling on other CPUs if already started. 39895c8b1cSMichal Meloun * - to complete things for removable PICs. 402b3ad188SAdrian Chadd */ 412b3ad188SAdrian Chadd 422b3ad188SAdrian Chadd #include "opt_ddb.h" 43df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h" 44e707c8beSRuslan Bukin #include "opt_iommu.h" 452b3ad188SAdrian Chadd 462b3ad188SAdrian Chadd #include <sys/param.h> 472b3ad188SAdrian Chadd #include <sys/systm.h> 4889c52f9dSKyle Evans #include <sys/asan.h> 4928137bdbSMitchell Horne #include <sys/bitstring.h> 502b3ad188SAdrian Chadd #include <sys/bus.h> 512b3ad188SAdrian Chadd #include <sys/conf.h> 522b3ad188SAdrian Chadd #include <sys/cpuset.h> 5382e846dfSMitchell Horne #include <sys/interrupt.h> 5482e846dfSMitchell Horne #include <sys/kernel.h> 5582e846dfSMitchell Horne #include <sys/lock.h> 5682e846dfSMitchell Horne #include <sys/malloc.h> 5782e846dfSMitchell Horne #include <sys/mutex.h> 5882e846dfSMitchell Horne #include <sys/proc.h> 5982e846dfSMitchell Horne #include <sys/queue.h> 606b42a1f4SAndrew Turner #include <sys/rman.h> 612b3ad188SAdrian Chadd #include <sys/sched.h> 622b3ad188SAdrian Chadd #include <sys/smp.h> 63248f0cabSOleksandr Tymoshenko #include <sys/sysctl.h> 6482e846dfSMitchell Horne #include <sys/syslog.h> 6582e846dfSMitchell Horne #include <sys/taskqueue.h> 6682e846dfSMitchell Horne #include <sys/tree.h> 679ed01c32SGleb Smirnoff #include <sys/vmmeter.h> 68df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 69df7a2251SAndrew Turner #include <sys/pmckern.h> 70df7a2251SAndrew Turner #endif 71df7a2251SAndrew Turner 722b3ad188SAdrian Chadd #include <machine/atomic.h> 732b3ad188SAdrian Chadd #include <machine/cpu.h> 7482e846dfSMitchell Horne #include <machine/intr.h> 752b3ad188SAdrian Chadd #include <machine/smp.h> 762b3ad188SAdrian Chadd #include <machine/stdarg.h> 772b3ad188SAdrian Chadd 782b3ad188SAdrian Chadd #ifdef DDB 792b3ad188SAdrian Chadd #include <ddb/ddb.h> 802b3ad188SAdrian Chadd #endif 812b3ad188SAdrian Chadd 82e707c8beSRuslan Bukin #ifdef IOMMU 83e707c8beSRuslan Bukin #include <dev/iommu/iommu_msi.h> 84e707c8beSRuslan Bukin #endif 85e707c8beSRuslan Bukin 862b3ad188SAdrian Chadd #include "pic_if.h" 873fc155dcSAndrew Turner #include "msi_if.h" 882b3ad188SAdrian Chadd 892b3ad188SAdrian Chadd #define INTRNAME_LEN (2*MAXCOMLEN + 1) 902b3ad188SAdrian Chadd 912b3ad188SAdrian Chadd #ifdef DEBUG 922b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__); \ 932b3ad188SAdrian Chadd printf(fmt,##args); } while (0) 942b3ad188SAdrian Chadd #else 952b3ad188SAdrian Chadd #define debugf(fmt, args...) 962b3ad188SAdrian Chadd #endif 972b3ad188SAdrian Chadd 982b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG); 992b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling"); 1002b3ad188SAdrian Chadd 1012b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */ 1022b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf); 1032b3ad188SAdrian Chadd 1042b3ad188SAdrian Chadd /* Root interrupt controller stuff. */ 1055b70c08cSSvatopluk Kraus device_t intr_irq_root_dev; 1062b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter; 1072b3ad188SAdrian Chadd static void *irq_root_arg; 1082b3ad188SAdrian Chadd 109d1605cdaSAndrew Turner struct intr_pic_child { 110d1605cdaSAndrew Turner SLIST_ENTRY(intr_pic_child) pc_next; 111d1605cdaSAndrew Turner struct intr_pic *pc_pic; 112d1605cdaSAndrew Turner intr_child_irq_filter_t *pc_filter; 113d1605cdaSAndrew Turner void *pc_filter_arg; 114d1605cdaSAndrew Turner uintptr_t pc_start; 115d1605cdaSAndrew Turner uintptr_t pc_length; 116d1605cdaSAndrew Turner }; 117d1605cdaSAndrew Turner 1182b3ad188SAdrian Chadd /* Interrupt controller definition. */ 1192b3ad188SAdrian Chadd struct intr_pic { 1202b3ad188SAdrian Chadd SLIST_ENTRY(intr_pic) pic_next; 1212b3ad188SAdrian Chadd intptr_t pic_xref; /* hardware identification */ 1222b3ad188SAdrian Chadd device_t pic_dev; 123c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */ 1243fc155dcSAndrew Turner #define FLAG_PIC (1 << 0) 1253fc155dcSAndrew Turner #define FLAG_MSI (1 << 1) 126c0d52370SAndrew Turner #define FLAG_TYPE_MASK (FLAG_PIC | FLAG_MSI) 1273fc155dcSAndrew Turner u_int pic_flags; 128d1605cdaSAndrew Turner struct mtx pic_child_lock; 129d1605cdaSAndrew Turner SLIST_HEAD(, intr_pic_child) pic_children; 1302b3ad188SAdrian Chadd }; 1312b3ad188SAdrian Chadd 132*fae8755fSJessica Clarke #ifdef SMP 133*fae8755fSJessica Clarke #define INTR_IPI_NAMELEN (MAXCOMLEN + 1) 134*fae8755fSJessica Clarke 135*fae8755fSJessica Clarke struct intr_ipi { 136*fae8755fSJessica Clarke intr_ipi_handler_t *ii_handler; 137*fae8755fSJessica Clarke void *ii_handler_arg; 138*fae8755fSJessica Clarke struct intr_irqsrc *ii_isrc; 139*fae8755fSJessica Clarke char ii_name[INTR_IPI_NAMELEN]; 140*fae8755fSJessica Clarke u_long *ii_count; 141*fae8755fSJessica Clarke }; 142*fae8755fSJessica Clarke #endif 143*fae8755fSJessica Clarke 1442b3ad188SAdrian Chadd static struct mtx pic_list_lock; 1452b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list; 1462b3ad188SAdrian Chadd 147c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags); 1482b3ad188SAdrian Chadd 1492b3ad188SAdrian Chadd /* Interrupt source definition. */ 1502b3ad188SAdrian Chadd static struct mtx isrc_table_lock; 151248f0cabSOleksandr Tymoshenko static struct intr_irqsrc **irq_sources; 1521e0ba9d4SAndrew Turner static u_int irq_next_free; 1532b3ad188SAdrian Chadd 1542b3ad188SAdrian Chadd #ifdef SMP 155dc425090SMitchell Horne #ifdef EARLY_AP_STARTUP 156dc425090SMitchell Horne static bool irq_assign_cpu = true; 157dc425090SMitchell Horne #else 158dc425090SMitchell Horne static bool irq_assign_cpu = false; 159dc425090SMitchell Horne #endif 160*fae8755fSJessica Clarke 161*fae8755fSJessica Clarke static struct intr_ipi ipi_sources[INTR_IPI_COUNT]; 1622b3ad188SAdrian Chadd #endif 1632b3ad188SAdrian Chadd 164a3c7da3dSElliott Mitchell u_int intr_nirq = NIRQ; 165248f0cabSOleksandr Tymoshenko SYSCTL_UINT(_machdep, OID_AUTO, nirq, CTLFLAG_RDTUN, &intr_nirq, 0, 166248f0cabSOleksandr Tymoshenko "Number of IRQs"); 1672b3ad188SAdrian Chadd 1682b3ad188SAdrian Chadd /* Data for MI statistics reporting. */ 169248f0cabSOleksandr Tymoshenko u_long *intrcnt; 170248f0cabSOleksandr Tymoshenko char *intrnames; 171248f0cabSOleksandr Tymoshenko size_t sintrcnt; 172248f0cabSOleksandr Tymoshenko size_t sintrnames; 17328137bdbSMitchell Horne int nintrcnt; 17428137bdbSMitchell Horne static bitstr_t *intrcnt_bitmap; 1752b3ad188SAdrian Chadd 176895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id); 177895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc); 178609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id); 179895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref, 180895c8b1cSMichal Meloun struct intr_map_data **data); 181895c8b1cSMichal Meloun 1822b3ad188SAdrian Chadd /* 1832b3ad188SAdrian Chadd * Interrupt framework initialization routine. 1842b3ad188SAdrian Chadd */ 1852b3ad188SAdrian Chadd static void 1862b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused) 1872b3ad188SAdrian Chadd { 1882b3ad188SAdrian Chadd 1892b3ad188SAdrian Chadd SLIST_INIT(&pic_list); 1902b3ad188SAdrian Chadd mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF); 1913fc155dcSAndrew Turner 1922b3ad188SAdrian Chadd mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF); 193248f0cabSOleksandr Tymoshenko 194248f0cabSOleksandr Tymoshenko /* 195248f0cabSOleksandr Tymoshenko * - 2 counters for each I/O interrupt. 1962f0b059eSElliott Mitchell * - mp_maxid + 1 counters for each IPI counters for SMP. 197248f0cabSOleksandr Tymoshenko */ 19828137bdbSMitchell Horne nintrcnt = intr_nirq * 2; 199248f0cabSOleksandr Tymoshenko #ifdef SMP 2002f0b059eSElliott Mitchell nintrcnt += INTR_IPI_COUNT * (mp_maxid + 1); 201248f0cabSOleksandr Tymoshenko #endif 202248f0cabSOleksandr Tymoshenko 20328137bdbSMitchell Horne intrcnt = mallocarray(nintrcnt, sizeof(u_long), M_INTRNG, 204248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 20528137bdbSMitchell Horne intrnames = mallocarray(nintrcnt, INTRNAME_LEN, M_INTRNG, 206248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 20728137bdbSMitchell Horne sintrcnt = nintrcnt * sizeof(u_long); 20828137bdbSMitchell Horne sintrnames = nintrcnt * INTRNAME_LEN; 20928137bdbSMitchell Horne 21028137bdbSMitchell Horne /* Allocate the bitmap tracking counter allocations. */ 21128137bdbSMitchell Horne intrcnt_bitmap = bit_alloc(nintrcnt, M_INTRNG, M_WAITOK | M_ZERO); 21228137bdbSMitchell Horne 213248f0cabSOleksandr Tymoshenko irq_sources = mallocarray(intr_nirq, sizeof(struct intr_irqsrc*), 214248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 2152b3ad188SAdrian Chadd } 2162b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL); 2172b3ad188SAdrian Chadd 2182b3ad188SAdrian Chadd static void 2192b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index) 2202b3ad188SAdrian Chadd { 2212b3ad188SAdrian Chadd 2222b3ad188SAdrian Chadd snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s", 2232b3ad188SAdrian Chadd INTRNAME_LEN - 1, name); 2242b3ad188SAdrian Chadd } 2252b3ad188SAdrian Chadd 2262b3ad188SAdrian Chadd /* 2272b3ad188SAdrian Chadd * Update name for interrupt source with interrupt event. 2282b3ad188SAdrian Chadd */ 2292b3ad188SAdrian Chadd static void 2302b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc) 2312b3ad188SAdrian Chadd { 2322b3ad188SAdrian Chadd 2332b3ad188SAdrian Chadd /* QQQ: What about stray counter name? */ 2342b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2352b3ad188SAdrian Chadd intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index); 2362b3ad188SAdrian Chadd } 2372b3ad188SAdrian Chadd 2382b3ad188SAdrian Chadd /* 2392b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counter increment. 2402b3ad188SAdrian Chadd */ 2412b3ad188SAdrian Chadd static inline void 2422b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc) 2432b3ad188SAdrian Chadd { 2442b3ad188SAdrian Chadd 245bff6be3eSSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_PPI) 246bff6be3eSSvatopluk Kraus atomic_add_long(&isrc->isrc_count[0], 1); 247bff6be3eSSvatopluk Kraus else 2482b3ad188SAdrian Chadd isrc->isrc_count[0]++; 2492b3ad188SAdrian Chadd } 2502b3ad188SAdrian Chadd 2512b3ad188SAdrian Chadd /* 2522b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt stray counter increment. 2532b3ad188SAdrian Chadd */ 2542b3ad188SAdrian Chadd static inline void 2552b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc) 2562b3ad188SAdrian Chadd { 2572b3ad188SAdrian Chadd 2582b3ad188SAdrian Chadd isrc->isrc_count[1]++; 2592b3ad188SAdrian Chadd } 2602b3ad188SAdrian Chadd 2612b3ad188SAdrian Chadd /* 2622b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt name update. 2632b3ad188SAdrian Chadd */ 2642b3ad188SAdrian Chadd static void 2652b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name) 2662b3ad188SAdrian Chadd { 2672b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 2682b3ad188SAdrian Chadd 2692b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2702b3ad188SAdrian Chadd 2712b3ad188SAdrian Chadd if (name != NULL) { 2722b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name); 2732b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2742b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name, 2752b3ad188SAdrian Chadd name); 2762b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2772b3ad188SAdrian Chadd } else { 2782b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name); 2792b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2802b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name); 2812b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2822b3ad188SAdrian Chadd } 2832b3ad188SAdrian Chadd } 2842b3ad188SAdrian Chadd 2852b3ad188SAdrian Chadd /* 2862b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counters setup. 2872b3ad188SAdrian Chadd */ 2882b3ad188SAdrian Chadd static void 2892b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc) 2902b3ad188SAdrian Chadd { 29128137bdbSMitchell Horne int index; 29228137bdbSMitchell Horne 29328137bdbSMitchell Horne mtx_assert(&isrc_table_lock, MA_OWNED); 2942b3ad188SAdrian Chadd 2952b3ad188SAdrian Chadd /* 29628137bdbSMitchell Horne * Allocate two counter values, the second tracking "stray" interrupts. 2972b3ad188SAdrian Chadd */ 29828137bdbSMitchell Horne bit_ffc_area(intrcnt_bitmap, nintrcnt, 2, &index); 29928137bdbSMitchell Horne if (index == -1) 30028137bdbSMitchell Horne panic("Failed to allocate 2 counters. Array exhausted?"); 30128137bdbSMitchell Horne bit_nset(intrcnt_bitmap, index, index + 1); 3022b3ad188SAdrian Chadd isrc->isrc_index = index; 3032b3ad188SAdrian Chadd isrc->isrc_count = &intrcnt[index]; 3042b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 3052b3ad188SAdrian Chadd } 3062b3ad188SAdrian Chadd 307bff6be3eSSvatopluk Kraus /* 308bff6be3eSSvatopluk Kraus * Virtualization for interrupt source interrupt counters release. 309bff6be3eSSvatopluk Kraus */ 310bff6be3eSSvatopluk Kraus static void 311bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc) 312bff6be3eSSvatopluk Kraus { 31328137bdbSMitchell Horne int idx = isrc->isrc_index; 314bff6be3eSSvatopluk Kraus 31528137bdbSMitchell Horne mtx_assert(&isrc_table_lock, MA_OWNED); 31628137bdbSMitchell Horne 31728137bdbSMitchell Horne bit_nclear(intrcnt_bitmap, idx, idx + 1); 318bff6be3eSSvatopluk Kraus } 319bff6be3eSSvatopluk Kraus 3202b3ad188SAdrian Chadd /* 3212b3ad188SAdrian Chadd * Main interrupt dispatch handler. It's called straight 3222b3ad188SAdrian Chadd * from the assembler, where CPU interrupt is served. 3232b3ad188SAdrian Chadd */ 3242b3ad188SAdrian Chadd void 3252b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf) 3262b3ad188SAdrian Chadd { 3272b3ad188SAdrian Chadd struct trapframe * oldframe; 3282b3ad188SAdrian Chadd struct thread * td; 3292b3ad188SAdrian Chadd 3302b3ad188SAdrian Chadd KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__)); 3312b3ad188SAdrian Chadd 33289c52f9dSKyle Evans kasan_mark(tf, sizeof(*tf), sizeof(*tf), 0); 33389c52f9dSKyle Evans 33483c9dea1SGleb Smirnoff VM_CNT_INC(v_intr); 3352b3ad188SAdrian Chadd critical_enter(); 3362b3ad188SAdrian Chadd td = curthread; 3372b3ad188SAdrian Chadd oldframe = td->td_intr_frame; 3382b3ad188SAdrian Chadd td->td_intr_frame = tf; 3392b3ad188SAdrian Chadd irq_root_filter(irq_root_arg); 3402b3ad188SAdrian Chadd td->td_intr_frame = oldframe; 3412b3ad188SAdrian Chadd critical_exit(); 342df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 343974692e3SAndrew Turner if (pmc_hook && TRAPF_USERMODE(tf) && 344974692e3SAndrew Turner (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN)) 345df7a2251SAndrew Turner pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf); 346df7a2251SAndrew Turner #endif 3472b3ad188SAdrian Chadd } 3482b3ad188SAdrian Chadd 349d1605cdaSAndrew Turner int 350d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq) 351d1605cdaSAndrew Turner { 352d1605cdaSAndrew Turner struct intr_pic_child *child; 353d1605cdaSAndrew Turner bool found; 354d1605cdaSAndrew Turner 355d1605cdaSAndrew Turner found = false; 356d1605cdaSAndrew Turner mtx_lock_spin(&parent->pic_child_lock); 357d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent->pic_children, pc_next) { 358d1605cdaSAndrew Turner if (child->pc_start <= irq && 359d1605cdaSAndrew Turner irq < (child->pc_start + child->pc_length)) { 360d1605cdaSAndrew Turner found = true; 361d1605cdaSAndrew Turner break; 362d1605cdaSAndrew Turner } 363d1605cdaSAndrew Turner } 364d1605cdaSAndrew Turner mtx_unlock_spin(&parent->pic_child_lock); 365d1605cdaSAndrew Turner 366d1605cdaSAndrew Turner if (found) 367d1605cdaSAndrew Turner return (child->pc_filter(child->pc_filter_arg, irq)); 368d1605cdaSAndrew Turner 369d1605cdaSAndrew Turner return (FILTER_STRAY); 370d1605cdaSAndrew Turner } 371d1605cdaSAndrew Turner 3722b3ad188SAdrian Chadd /* 3732b3ad188SAdrian Chadd * interrupt controller dispatch function for interrupts. It should 3742b3ad188SAdrian Chadd * be called straight from the interrupt controller, when associated interrupt 3752b3ad188SAdrian Chadd * source is learned. 3762b3ad188SAdrian Chadd */ 377bff6be3eSSvatopluk Kraus int 378bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf) 3792b3ad188SAdrian Chadd { 3802b3ad188SAdrian Chadd 3812b3ad188SAdrian Chadd KASSERT(isrc != NULL, ("%s: no source", __func__)); 3822b3ad188SAdrian Chadd 3832b3ad188SAdrian Chadd isrc_increment_count(isrc); 3842b3ad188SAdrian Chadd 3852b3ad188SAdrian Chadd #ifdef INTR_SOLO 3862b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 3872b3ad188SAdrian Chadd int error; 3882b3ad188SAdrian Chadd error = isrc->isrc_filter(isrc->isrc_arg, tf); 3892b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 3902b3ad188SAdrian Chadd if (error == FILTER_HANDLED) 391bff6be3eSSvatopluk Kraus return (0); 3922b3ad188SAdrian Chadd } else 3932b3ad188SAdrian Chadd #endif 3942b3ad188SAdrian Chadd if (isrc->isrc_event != NULL) { 3952b3ad188SAdrian Chadd if (intr_event_handle(isrc->isrc_event, tf) == 0) 396bff6be3eSSvatopluk Kraus return (0); 3972b3ad188SAdrian Chadd } 3982b3ad188SAdrian Chadd 3992b3ad188SAdrian Chadd isrc_increment_straycount(isrc); 400bff6be3eSSvatopluk Kraus return (EINVAL); 4012b3ad188SAdrian Chadd } 4022b3ad188SAdrian Chadd 4032b3ad188SAdrian Chadd /* 4042b3ad188SAdrian Chadd * Alloc unique interrupt number (resource handle) for interrupt source. 4052b3ad188SAdrian Chadd * 4062b3ad188SAdrian Chadd * There could be various strategies how to allocate free interrupt number 4072b3ad188SAdrian Chadd * (resource handle) for new interrupt source. 4082b3ad188SAdrian Chadd * 4092b3ad188SAdrian Chadd * 1. Handles are always allocated forward, so handles are not recycled 4102b3ad188SAdrian Chadd * immediately. However, if only one free handle left which is reused 4112b3ad188SAdrian Chadd * constantly... 4122b3ad188SAdrian Chadd */ 413bff6be3eSSvatopluk Kraus static inline int 414bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc) 4152b3ad188SAdrian Chadd { 416e88c3b1bSMichal Meloun u_int irq; 4172b3ad188SAdrian Chadd 4182b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 4192b3ad188SAdrian Chadd 420e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4212b3ad188SAdrian Chadd return (ENOSPC); 4222b3ad188SAdrian Chadd 423e88c3b1bSMichal Meloun for (irq = irq_next_free; irq < intr_nirq; irq++) { 4242b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4252b3ad188SAdrian Chadd goto found; 4262b3ad188SAdrian Chadd } 4272b3ad188SAdrian Chadd for (irq = 0; irq < irq_next_free; irq++) { 4282b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4292b3ad188SAdrian Chadd goto found; 4302b3ad188SAdrian Chadd } 4312b3ad188SAdrian Chadd 432e88c3b1bSMichal Meloun irq_next_free = intr_nirq; 4332b3ad188SAdrian Chadd return (ENOSPC); 4342b3ad188SAdrian Chadd 4352b3ad188SAdrian Chadd found: 4362b3ad188SAdrian Chadd isrc->isrc_irq = irq; 4372b3ad188SAdrian Chadd irq_sources[irq] = isrc; 4382b3ad188SAdrian Chadd 4392b3ad188SAdrian Chadd irq_next_free = irq + 1; 440e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4412b3ad188SAdrian Chadd irq_next_free = 0; 4422b3ad188SAdrian Chadd return (0); 4432b3ad188SAdrian Chadd } 444bff6be3eSSvatopluk Kraus 4452b3ad188SAdrian Chadd /* 4462b3ad188SAdrian Chadd * Free unique interrupt number (resource handle) from interrupt source. 4472b3ad188SAdrian Chadd */ 448bff6be3eSSvatopluk Kraus static inline int 4492b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc) 4502b3ad188SAdrian Chadd { 4512b3ad188SAdrian Chadd 452bff6be3eSSvatopluk Kraus mtx_assert(&isrc_table_lock, MA_OWNED); 4532b3ad188SAdrian Chadd 454248f0cabSOleksandr Tymoshenko if (isrc->isrc_irq >= intr_nirq) 4552b3ad188SAdrian Chadd return (EINVAL); 456bff6be3eSSvatopluk Kraus if (irq_sources[isrc->isrc_irq] != isrc) 4572b3ad188SAdrian Chadd return (EINVAL); 4582b3ad188SAdrian Chadd 4592b3ad188SAdrian Chadd irq_sources[isrc->isrc_irq] = NULL; 4608442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 461a49f208dSMichal Meloun 462a49f208dSMichal Meloun /* 463a49f208dSMichal Meloun * If we are recovering from the state irq_sources table is full, 464a49f208dSMichal Meloun * then the following allocation should check the entire table. This 465a49f208dSMichal Meloun * will ensure maximum separation of allocation order from release 466a49f208dSMichal Meloun * order. 467a49f208dSMichal Meloun */ 468a49f208dSMichal Meloun if (irq_next_free >= intr_nirq) 469a49f208dSMichal Meloun irq_next_free = 0; 470a49f208dSMichal Meloun 4712b3ad188SAdrian Chadd return (0); 4722b3ad188SAdrian Chadd } 473bff6be3eSSvatopluk Kraus 4742b3ad188SAdrian Chadd /* 475bff6be3eSSvatopluk Kraus * Initialize interrupt source and register it into global interrupt table. 4762b3ad188SAdrian Chadd */ 477bff6be3eSSvatopluk Kraus int 478bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags, 479bff6be3eSSvatopluk Kraus const char *fmt, ...) 4802b3ad188SAdrian Chadd { 481bff6be3eSSvatopluk Kraus int error; 482bff6be3eSSvatopluk Kraus va_list ap; 4832b3ad188SAdrian Chadd 484bff6be3eSSvatopluk Kraus bzero(isrc, sizeof(struct intr_irqsrc)); 485bff6be3eSSvatopluk Kraus isrc->isrc_dev = dev; 4868442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 487bff6be3eSSvatopluk Kraus isrc->isrc_flags = flags; 4882b3ad188SAdrian Chadd 489bff6be3eSSvatopluk Kraus va_start(ap, fmt); 490bff6be3eSSvatopluk Kraus vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap); 491bff6be3eSSvatopluk Kraus va_end(ap); 492bff6be3eSSvatopluk Kraus 493bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 494bff6be3eSSvatopluk Kraus error = isrc_alloc_irq(isrc); 495bff6be3eSSvatopluk Kraus if (error != 0) { 496bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 497bff6be3eSSvatopluk Kraus return (error); 4982b3ad188SAdrian Chadd } 499bff6be3eSSvatopluk Kraus /* 500bff6be3eSSvatopluk Kraus * Setup interrupt counters, but not for IPI sources. Those are setup 501bff6be3eSSvatopluk Kraus * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust 502bff6be3eSSvatopluk Kraus * our counter pool. 503bff6be3eSSvatopluk Kraus */ 504bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 505bff6be3eSSvatopluk Kraus isrc_setup_counters(isrc); 506bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 507bff6be3eSSvatopluk Kraus return (0); 5082b3ad188SAdrian Chadd } 5092b3ad188SAdrian Chadd 5102b3ad188SAdrian Chadd /* 511bff6be3eSSvatopluk Kraus * Deregister interrupt source from global interrupt table. 512bff6be3eSSvatopluk Kraus */ 513bff6be3eSSvatopluk Kraus int 514bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc) 515bff6be3eSSvatopluk Kraus { 516bff6be3eSSvatopluk Kraus int error; 517bff6be3eSSvatopluk Kraus 518bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 519bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 520bff6be3eSSvatopluk Kraus isrc_release_counters(isrc); 521bff6be3eSSvatopluk Kraus error = isrc_free_irq(isrc); 522bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 523bff6be3eSSvatopluk Kraus return (error); 524bff6be3eSSvatopluk Kraus } 525bff6be3eSSvatopluk Kraus 5265b613c19SSvatopluk Kraus #ifdef SMP 5275b613c19SSvatopluk Kraus /* 5285b613c19SSvatopluk Kraus * A support function for a PIC to decide if provided ISRC should be inited 5295b613c19SSvatopluk Kraus * on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of 5305b613c19SSvatopluk Kraus * struct intr_irqsrc is the following: 5315b613c19SSvatopluk Kraus * 5325b613c19SSvatopluk Kraus * If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus 5335b613c19SSvatopluk Kraus * set in isrc_cpu. If not, the ISRC should be inited on every cpu and 5345b613c19SSvatopluk Kraus * isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct. 5355b613c19SSvatopluk Kraus */ 5365b613c19SSvatopluk Kraus bool 5375b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu) 5385b613c19SSvatopluk Kraus { 5395b613c19SSvatopluk Kraus 5405b613c19SSvatopluk Kraus if (isrc->isrc_handlers == 0) 5415b613c19SSvatopluk Kraus return (false); 5425b613c19SSvatopluk Kraus if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0) 5435b613c19SSvatopluk Kraus return (false); 5445b613c19SSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_BOUND) 5455b613c19SSvatopluk Kraus return (CPU_ISSET(cpu, &isrc->isrc_cpu)); 5465b613c19SSvatopluk Kraus 5475b613c19SSvatopluk Kraus CPU_SET(cpu, &isrc->isrc_cpu); 5485b613c19SSvatopluk Kraus return (true); 5495b613c19SSvatopluk Kraus } 5505b613c19SSvatopluk Kraus #endif 5515b613c19SSvatopluk Kraus 5522b3ad188SAdrian Chadd #ifdef INTR_SOLO 5532b3ad188SAdrian Chadd /* 5542b3ad188SAdrian Chadd * Setup filter into interrupt source. 5552b3ad188SAdrian Chadd */ 5562b3ad188SAdrian Chadd static int 5572b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name, 5582b3ad188SAdrian Chadd intr_irq_filter_t *filter, void *arg, void **cookiep) 5592b3ad188SAdrian Chadd { 5602b3ad188SAdrian Chadd 5612b3ad188SAdrian Chadd if (filter == NULL) 5622b3ad188SAdrian Chadd return (EINVAL); 5632b3ad188SAdrian Chadd 5642b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 5652b3ad188SAdrian Chadd /* 5662b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 5672b3ad188SAdrian Chadd * how we handle interrupt sources. 5682b3ad188SAdrian Chadd */ 5692b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 5702b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5712b3ad188SAdrian Chadd return (EBUSY); 5722b3ad188SAdrian Chadd } 5732b3ad188SAdrian Chadd isrc->isrc_filter = filter; 5742b3ad188SAdrian Chadd isrc->isrc_arg = arg; 5752b3ad188SAdrian Chadd isrc_update_name(isrc, name); 5762b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5772b3ad188SAdrian Chadd 5782b3ad188SAdrian Chadd *cookiep = isrc; 5792b3ad188SAdrian Chadd return (0); 5802b3ad188SAdrian Chadd } 5812b3ad188SAdrian Chadd #endif 5822b3ad188SAdrian Chadd 5832b3ad188SAdrian Chadd /* 5842b3ad188SAdrian Chadd * Interrupt source pre_ithread method for MI interrupt framework. 5852b3ad188SAdrian Chadd */ 5862b3ad188SAdrian Chadd static void 5872b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg) 5882b3ad188SAdrian Chadd { 5892b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5902b3ad188SAdrian Chadd 5912b3ad188SAdrian Chadd PIC_PRE_ITHREAD(isrc->isrc_dev, isrc); 5922b3ad188SAdrian Chadd } 5932b3ad188SAdrian Chadd 5942b3ad188SAdrian Chadd /* 5952b3ad188SAdrian Chadd * Interrupt source post_ithread method for MI interrupt framework. 5962b3ad188SAdrian Chadd */ 5972b3ad188SAdrian Chadd static void 5982b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg) 5992b3ad188SAdrian Chadd { 6002b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6012b3ad188SAdrian Chadd 6022b3ad188SAdrian Chadd PIC_POST_ITHREAD(isrc->isrc_dev, isrc); 6032b3ad188SAdrian Chadd } 6042b3ad188SAdrian Chadd 6052b3ad188SAdrian Chadd /* 6062b3ad188SAdrian Chadd * Interrupt source post_filter method for MI interrupt framework. 6072b3ad188SAdrian Chadd */ 6082b3ad188SAdrian Chadd static void 6092b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg) 6102b3ad188SAdrian Chadd { 6112b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6122b3ad188SAdrian Chadd 6132b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 6142b3ad188SAdrian Chadd } 6152b3ad188SAdrian Chadd 6162b3ad188SAdrian Chadd /* 6172b3ad188SAdrian Chadd * Interrupt source assign_cpu method for MI interrupt framework. 6182b3ad188SAdrian Chadd */ 6192b3ad188SAdrian Chadd static int 6202b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu) 6212b3ad188SAdrian Chadd { 6222b3ad188SAdrian Chadd #ifdef SMP 6232b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6242b3ad188SAdrian Chadd int error; 6252b3ad188SAdrian Chadd 6262b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6272b3ad188SAdrian Chadd if (cpu == NOCPU) { 6282b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6292b3ad188SAdrian Chadd isrc->isrc_flags &= ~INTR_ISRCF_BOUND; 6302b3ad188SAdrian Chadd } else { 6312b3ad188SAdrian Chadd CPU_SETOF(cpu, &isrc->isrc_cpu); 6322b3ad188SAdrian Chadd isrc->isrc_flags |= INTR_ISRCF_BOUND; 6332b3ad188SAdrian Chadd } 6342b3ad188SAdrian Chadd 6352b3ad188SAdrian Chadd /* 6362b3ad188SAdrian Chadd * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or 6372b3ad188SAdrian Chadd * re-balance it to another CPU or enable it on more CPUs. However, 6382b3ad188SAdrian Chadd * PIC is expected to change isrc_cpu appropriately to keep us well 639e3043798SPedro F. Giffuni * informed if the call is successful. 6402b3ad188SAdrian Chadd */ 6412b3ad188SAdrian Chadd if (irq_assign_cpu) { 642bff6be3eSSvatopluk Kraus error = PIC_BIND_INTR(isrc->isrc_dev, isrc); 6432b3ad188SAdrian Chadd if (error) { 6442b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6452b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6462b3ad188SAdrian Chadd return (error); 6472b3ad188SAdrian Chadd } 6482b3ad188SAdrian Chadd } 6492b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6502b3ad188SAdrian Chadd return (0); 6512b3ad188SAdrian Chadd #else 6522b3ad188SAdrian Chadd return (EOPNOTSUPP); 6532b3ad188SAdrian Chadd #endif 6542b3ad188SAdrian Chadd } 6552b3ad188SAdrian Chadd 6562b3ad188SAdrian Chadd /* 6572b3ad188SAdrian Chadd * Create interrupt event for interrupt source. 6582b3ad188SAdrian Chadd */ 6592b3ad188SAdrian Chadd static int 6602b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc) 6612b3ad188SAdrian Chadd { 6622b3ad188SAdrian Chadd struct intr_event *ie; 6632b3ad188SAdrian Chadd int error; 6642b3ad188SAdrian Chadd 6652b3ad188SAdrian Chadd error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq, 6662b3ad188SAdrian Chadd intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter, 6672b3ad188SAdrian Chadd intr_isrc_assign_cpu, "%s:", isrc->isrc_name); 6682b3ad188SAdrian Chadd if (error) 6692b3ad188SAdrian Chadd return (error); 6702b3ad188SAdrian Chadd 6712b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6722b3ad188SAdrian Chadd /* 6732b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 6742b3ad188SAdrian Chadd * how we handle interrupt sources. Let contested event wins. 6752b3ad188SAdrian Chadd */ 676169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 6772b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 678169e6abdSSvatopluk Kraus #else 679169e6abdSSvatopluk Kraus if (isrc->isrc_event != NULL) { 680169e6abdSSvatopluk Kraus #endif 6812b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6822b3ad188SAdrian Chadd intr_event_destroy(ie); 6832b3ad188SAdrian Chadd return (isrc->isrc_event != NULL ? EBUSY : 0); 6842b3ad188SAdrian Chadd } 6852b3ad188SAdrian Chadd isrc->isrc_event = ie; 6862b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6872b3ad188SAdrian Chadd 6882b3ad188SAdrian Chadd return (0); 6892b3ad188SAdrian Chadd } 6902b3ad188SAdrian Chadd #ifdef notyet 6912b3ad188SAdrian Chadd /* 6922b3ad188SAdrian Chadd * Destroy interrupt event for interrupt source. 6932b3ad188SAdrian Chadd */ 6942b3ad188SAdrian Chadd static void 6952b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc) 6962b3ad188SAdrian Chadd { 6972b3ad188SAdrian Chadd struct intr_event *ie; 6982b3ad188SAdrian Chadd 6992b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7002b3ad188SAdrian Chadd ie = isrc->isrc_event; 7012b3ad188SAdrian Chadd isrc->isrc_event = NULL; 7022b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7032b3ad188SAdrian Chadd 7042b3ad188SAdrian Chadd if (ie != NULL) 7052b3ad188SAdrian Chadd intr_event_destroy(ie); 7062b3ad188SAdrian Chadd } 7072b3ad188SAdrian Chadd #endif 7082b3ad188SAdrian Chadd /* 7092b3ad188SAdrian Chadd * Add handler to interrupt source. 7102b3ad188SAdrian Chadd */ 7112b3ad188SAdrian Chadd static int 7122b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name, 7132b3ad188SAdrian Chadd driver_filter_t filter, driver_intr_t handler, void *arg, 7142b3ad188SAdrian Chadd enum intr_type flags, void **cookiep) 7152b3ad188SAdrian Chadd { 7162b3ad188SAdrian Chadd int error; 7172b3ad188SAdrian Chadd 7182b3ad188SAdrian Chadd if (isrc->isrc_event == NULL) { 7192b3ad188SAdrian Chadd error = isrc_event_create(isrc); 7202b3ad188SAdrian Chadd if (error) 7212b3ad188SAdrian Chadd return (error); 7222b3ad188SAdrian Chadd } 7232b3ad188SAdrian Chadd 7242b3ad188SAdrian Chadd error = intr_event_add_handler(isrc->isrc_event, name, filter, handler, 7252b3ad188SAdrian Chadd arg, intr_priority(flags), flags, cookiep); 7262b3ad188SAdrian Chadd if (error == 0) { 7272b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7282b3ad188SAdrian Chadd intrcnt_updatename(isrc); 7292b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7302b3ad188SAdrian Chadd } 7312b3ad188SAdrian Chadd 7322b3ad188SAdrian Chadd return (error); 7332b3ad188SAdrian Chadd } 7342b3ad188SAdrian Chadd 7352b3ad188SAdrian Chadd /* 7362b3ad188SAdrian Chadd * Lookup interrupt controller locked. 7372b3ad188SAdrian Chadd */ 738bff6be3eSSvatopluk Kraus static inline struct intr_pic * 739c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags) 7402b3ad188SAdrian Chadd { 7412b3ad188SAdrian Chadd struct intr_pic *pic; 7422b3ad188SAdrian Chadd 7432b3ad188SAdrian Chadd mtx_assert(&pic_list_lock, MA_OWNED); 7442b3ad188SAdrian Chadd 7454be58cbaSSvatopluk Kraus if (dev == NULL && xref == 0) 7464be58cbaSSvatopluk Kraus return (NULL); 7474be58cbaSSvatopluk Kraus 7484be58cbaSSvatopluk Kraus /* Note that pic->pic_dev is never NULL on registered PIC. */ 7492b3ad188SAdrian Chadd SLIST_FOREACH(pic, &pic_list, pic_next) { 750c0d52370SAndrew Turner if ((pic->pic_flags & FLAG_TYPE_MASK) != 751c0d52370SAndrew Turner (flags & FLAG_TYPE_MASK)) 752c0d52370SAndrew Turner continue; 753c0d52370SAndrew Turner 7544be58cbaSSvatopluk Kraus if (dev == NULL) { 7554be58cbaSSvatopluk Kraus if (xref == pic->pic_xref) 7564be58cbaSSvatopluk Kraus return (pic); 7574be58cbaSSvatopluk Kraus } else if (xref == 0 || pic->pic_xref == 0) { 7584be58cbaSSvatopluk Kraus if (dev == pic->pic_dev) 7594be58cbaSSvatopluk Kraus return (pic); 7604be58cbaSSvatopluk Kraus } else if (xref == pic->pic_xref && dev == pic->pic_dev) 7612b3ad188SAdrian Chadd return (pic); 7622b3ad188SAdrian Chadd } 7632b3ad188SAdrian Chadd return (NULL); 7642b3ad188SAdrian Chadd } 7652b3ad188SAdrian Chadd 7662b3ad188SAdrian Chadd /* 7672b3ad188SAdrian Chadd * Lookup interrupt controller. 7682b3ad188SAdrian Chadd */ 7692b3ad188SAdrian Chadd static struct intr_pic * 770c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags) 7712b3ad188SAdrian Chadd { 7722b3ad188SAdrian Chadd struct intr_pic *pic; 7732b3ad188SAdrian Chadd 7742b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 775c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7762b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7772b3ad188SAdrian Chadd return (pic); 7782b3ad188SAdrian Chadd } 7792b3ad188SAdrian Chadd 7802b3ad188SAdrian Chadd /* 7812b3ad188SAdrian Chadd * Create interrupt controller. 7822b3ad188SAdrian Chadd */ 7832b3ad188SAdrian Chadd static struct intr_pic * 784c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags) 7852b3ad188SAdrian Chadd { 7862b3ad188SAdrian Chadd struct intr_pic *pic; 7872b3ad188SAdrian Chadd 7882b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 789c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7902b3ad188SAdrian Chadd if (pic != NULL) { 7912b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7922b3ad188SAdrian Chadd return (pic); 7932b3ad188SAdrian Chadd } 7942b3ad188SAdrian Chadd pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO); 795b48c6083SAndrew Turner if (pic == NULL) { 796b48c6083SAndrew Turner mtx_unlock(&pic_list_lock); 797b48c6083SAndrew Turner return (NULL); 798b48c6083SAndrew Turner } 7992b3ad188SAdrian Chadd pic->pic_xref = xref; 8002b3ad188SAdrian Chadd pic->pic_dev = dev; 801c0d52370SAndrew Turner pic->pic_flags = flags; 802d1605cdaSAndrew Turner mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN); 8032b3ad188SAdrian Chadd SLIST_INSERT_HEAD(&pic_list, pic, pic_next); 8042b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8052b3ad188SAdrian Chadd 8062b3ad188SAdrian Chadd return (pic); 8072b3ad188SAdrian Chadd } 8082b3ad188SAdrian Chadd #ifdef notyet 8092b3ad188SAdrian Chadd /* 8102b3ad188SAdrian Chadd * Destroy interrupt controller. 8112b3ad188SAdrian Chadd */ 8122b3ad188SAdrian Chadd static void 813c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags) 8142b3ad188SAdrian Chadd { 8152b3ad188SAdrian Chadd struct intr_pic *pic; 8162b3ad188SAdrian Chadd 8172b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 818c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 8192b3ad188SAdrian Chadd if (pic == NULL) { 8202b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8212b3ad188SAdrian Chadd return; 8222b3ad188SAdrian Chadd } 8232b3ad188SAdrian Chadd SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next); 8242b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8252b3ad188SAdrian Chadd 8262b3ad188SAdrian Chadd free(pic, M_INTRNG); 8272b3ad188SAdrian Chadd } 8282b3ad188SAdrian Chadd #endif 8292b3ad188SAdrian Chadd /* 8302b3ad188SAdrian Chadd * Register interrupt controller. 8312b3ad188SAdrian Chadd */ 8329346e913SAndrew Turner struct intr_pic * 8332b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref) 8342b3ad188SAdrian Chadd { 8352b3ad188SAdrian Chadd struct intr_pic *pic; 8362b3ad188SAdrian Chadd 8374be58cbaSSvatopluk Kraus if (dev == NULL) 8389346e913SAndrew Turner return (NULL); 839c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_PIC); 8402b3ad188SAdrian Chadd if (pic == NULL) 8419346e913SAndrew Turner return (NULL); 8422b3ad188SAdrian Chadd 843cff33fa8SEd Maste debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 844cff33fa8SEd Maste device_get_nameunit(dev), dev, (uintmax_t)xref); 8459346e913SAndrew Turner return (pic); 8462b3ad188SAdrian Chadd } 8472b3ad188SAdrian Chadd 8482b3ad188SAdrian Chadd /* 8492b3ad188SAdrian Chadd * Unregister interrupt controller. 8502b3ad188SAdrian Chadd */ 8512b3ad188SAdrian Chadd int 852bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref) 8532b3ad188SAdrian Chadd { 8542b3ad188SAdrian Chadd 8552b3ad188SAdrian Chadd panic("%s: not implemented", __func__); 8562b3ad188SAdrian Chadd } 8572b3ad188SAdrian Chadd 8582b3ad188SAdrian Chadd /* 8592b3ad188SAdrian Chadd * Mark interrupt controller (itself) as a root one. 8602b3ad188SAdrian Chadd * 8612b3ad188SAdrian Chadd * Note that only an interrupt controller can really know its position 8622b3ad188SAdrian Chadd * in interrupt controller's tree. So root PIC must claim itself as a root. 8632b3ad188SAdrian Chadd * 8642b3ad188SAdrian Chadd * In FDT case, according to ePAPR approved version 1.1 from 08 April 2011, 8652b3ad188SAdrian Chadd * page 30: 8662b3ad188SAdrian Chadd * "The root of the interrupt tree is determined when traversal 8672b3ad188SAdrian Chadd * of the interrupt tree reaches an interrupt controller node without 8682b3ad188SAdrian Chadd * an interrupts property and thus no explicit interrupt parent." 8692b3ad188SAdrian Chadd */ 8702b3ad188SAdrian Chadd int 8712b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter, 872e06afdb2SJessica Clarke void *arg) 8732b3ad188SAdrian Chadd { 8743fc155dcSAndrew Turner struct intr_pic *pic; 8752b3ad188SAdrian Chadd 876c0d52370SAndrew Turner pic = pic_lookup(dev, xref, FLAG_PIC); 8773fc155dcSAndrew Turner if (pic == NULL) { 8782b3ad188SAdrian Chadd device_printf(dev, "not registered\n"); 8792b3ad188SAdrian Chadd return (EINVAL); 8802b3ad188SAdrian Chadd } 8813fc155dcSAndrew Turner 882c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 8833fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 8843fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 8853fc155dcSAndrew Turner 8862b3ad188SAdrian Chadd if (filter == NULL) { 8872b3ad188SAdrian Chadd device_printf(dev, "filter missing\n"); 8882b3ad188SAdrian Chadd return (EINVAL); 8892b3ad188SAdrian Chadd } 8902b3ad188SAdrian Chadd 8912b3ad188SAdrian Chadd /* 8922b3ad188SAdrian Chadd * Only one interrupt controllers could be on the root for now. 8932b3ad188SAdrian Chadd * Note that we further suppose that there is not threaded interrupt 8942b3ad188SAdrian Chadd * routine (handler) on the root. See intr_irq_handler(). 8952b3ad188SAdrian Chadd */ 8965b70c08cSSvatopluk Kraus if (intr_irq_root_dev != NULL) { 8972b3ad188SAdrian Chadd device_printf(dev, "another root already set\n"); 8982b3ad188SAdrian Chadd return (EBUSY); 8992b3ad188SAdrian Chadd } 9002b3ad188SAdrian Chadd 9015b70c08cSSvatopluk Kraus intr_irq_root_dev = dev; 9022b3ad188SAdrian Chadd irq_root_filter = filter; 9032b3ad188SAdrian Chadd irq_root_arg = arg; 9042b3ad188SAdrian Chadd 9052b3ad188SAdrian Chadd debugf("irq root set to %s\n", device_get_nameunit(dev)); 9062b3ad188SAdrian Chadd return (0); 9072b3ad188SAdrian Chadd } 9082b3ad188SAdrian Chadd 909d1605cdaSAndrew Turner /* 910d1605cdaSAndrew Turner * Add a handler to manage a sub range of a parents interrupts. 911d1605cdaSAndrew Turner */ 912a3e828c9SJessica Clarke int 913d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic, 914d1605cdaSAndrew Turner intr_child_irq_filter_t *filter, void *arg, uintptr_t start, 915d1605cdaSAndrew Turner uintptr_t length) 916d1605cdaSAndrew Turner { 917d1605cdaSAndrew Turner struct intr_pic *parent_pic; 918d1605cdaSAndrew Turner struct intr_pic_child *newchild; 919d1605cdaSAndrew Turner #ifdef INVARIANTS 920d1605cdaSAndrew Turner struct intr_pic_child *child; 921d1605cdaSAndrew Turner #endif 922d1605cdaSAndrew Turner 923c0d52370SAndrew Turner /* Find the parent PIC */ 924c0d52370SAndrew Turner parent_pic = pic_lookup(parent, 0, FLAG_PIC); 925d1605cdaSAndrew Turner if (parent_pic == NULL) 926a3e828c9SJessica Clarke return (ENXIO); 927d1605cdaSAndrew Turner 928d1605cdaSAndrew Turner newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO); 929d1605cdaSAndrew Turner newchild->pc_pic = pic; 930d1605cdaSAndrew Turner newchild->pc_filter = filter; 931d1605cdaSAndrew Turner newchild->pc_filter_arg = arg; 932d1605cdaSAndrew Turner newchild->pc_start = start; 933d1605cdaSAndrew Turner newchild->pc_length = length; 934d1605cdaSAndrew Turner 935d1605cdaSAndrew Turner mtx_lock_spin(&parent_pic->pic_child_lock); 936d1605cdaSAndrew Turner #ifdef INVARIANTS 937d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) { 938d1605cdaSAndrew Turner KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice", 939d1605cdaSAndrew Turner __func__)); 940d1605cdaSAndrew Turner } 941d1605cdaSAndrew Turner #endif 942d1605cdaSAndrew Turner SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next); 943d1605cdaSAndrew Turner mtx_unlock_spin(&parent_pic->pic_child_lock); 944d1605cdaSAndrew Turner 945a3e828c9SJessica Clarke return (0); 946d1605cdaSAndrew Turner } 947d1605cdaSAndrew Turner 948895c8b1cSMichal Meloun static int 949895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data, 950895c8b1cSMichal Meloun struct intr_irqsrc **isrc) 9512b3ad188SAdrian Chadd { 952bff6be3eSSvatopluk Kraus struct intr_pic *pic; 953895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 954bff6be3eSSvatopluk Kraus 955bff6be3eSSvatopluk Kraus if (data == NULL) 956bff6be3eSSvatopluk Kraus return (EINVAL); 957bff6be3eSSvatopluk Kraus 958c0d52370SAndrew Turner pic = pic_lookup(dev, xref, 959c0d52370SAndrew Turner (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC); 96015adccc6SSvatopluk Kraus if (pic == NULL) 961bff6be3eSSvatopluk Kraus return (ESRCH); 962bff6be3eSSvatopluk Kraus 963895c8b1cSMichal Meloun switch (data->type) { 964895c8b1cSMichal Meloun case INTR_MAP_DATA_MSI: 965c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 966895c8b1cSMichal Meloun ("%s: Found a non-MSI controller: %s", __func__, 967895c8b1cSMichal Meloun device_get_name(pic->pic_dev))); 968895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)data; 969895c8b1cSMichal Meloun *isrc = msi->isrc; 970895c8b1cSMichal Meloun return (0); 971895c8b1cSMichal Meloun 972895c8b1cSMichal Meloun default: 973c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 9743fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 9753fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 976895c8b1cSMichal Meloun return (PIC_MAP_INTR(pic->pic_dev, data, isrc)); 977895c8b1cSMichal Meloun } 978895c8b1cSMichal Meloun } 979895c8b1cSMichal Meloun 980eb20867fSMichal Meloun bool 981eb20867fSMichal Meloun intr_is_per_cpu(struct resource *res) 982eb20867fSMichal Meloun { 983eb20867fSMichal Meloun u_int res_id; 984eb20867fSMichal Meloun struct intr_irqsrc *isrc; 985eb20867fSMichal Meloun 986eb20867fSMichal Meloun res_id = (u_int)rman_get_start(res); 987eb20867fSMichal Meloun isrc = intr_map_get_isrc(res_id); 988eb20867fSMichal Meloun 989eb20867fSMichal Meloun if (isrc == NULL) 990eb20867fSMichal Meloun panic("Attempt to get isrc for non-active resource id: %u\n", 991eb20867fSMichal Meloun res_id); 992eb20867fSMichal Meloun return ((isrc->isrc_flags & INTR_ISRCF_PPI) != 0); 993eb20867fSMichal Meloun } 994eb20867fSMichal Meloun 995895c8b1cSMichal Meloun int 996895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res) 997895c8b1cSMichal Meloun { 998895c8b1cSMichal Meloun device_t map_dev; 999895c8b1cSMichal Meloun intptr_t map_xref; 1000895c8b1cSMichal Meloun struct intr_map_data *data; 1001895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1002895c8b1cSMichal Meloun u_int res_id; 1003895c8b1cSMichal Meloun int error; 1004895c8b1cSMichal Meloun 1005895c8b1cSMichal Meloun KASSERT(rman_get_start(res) == rman_get_end(res), 1006895c8b1cSMichal Meloun ("%s: more interrupts in resource", __func__)); 1007895c8b1cSMichal Meloun 1008895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1009895c8b1cSMichal Meloun if (intr_map_get_isrc(res_id) != NULL) 1010895c8b1cSMichal Meloun panic("Attempt to double activation of resource id: %u\n", 1011895c8b1cSMichal Meloun res_id); 1012895c8b1cSMichal Meloun intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data); 1013895c8b1cSMichal Meloun error = intr_resolve_irq(map_dev, map_xref, data, &isrc); 1014895c8b1cSMichal Meloun if (error != 0) { 1015895c8b1cSMichal Meloun free(data, M_INTRNG); 1016895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1017895c8b1cSMichal Meloun /* if (error == EINVAL) return(0); */ 1018bff6be3eSSvatopluk Kraus return (error); 1019bff6be3eSSvatopluk Kraus } 1020895c8b1cSMichal Meloun intr_map_set_isrc(res_id, isrc); 1021895c8b1cSMichal Meloun rman_set_virtual(res, data); 1022895c8b1cSMichal Meloun return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data)); 1023bff6be3eSSvatopluk Kraus } 1024bff6be3eSSvatopluk Kraus 1025bff6be3eSSvatopluk Kraus int 1026895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res) 1027bff6be3eSSvatopluk Kraus { 1028bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1029bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1030895c8b1cSMichal Meloun u_int res_id; 1031895c8b1cSMichal Meloun int error; 1032bff6be3eSSvatopluk Kraus 1033bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1034bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1035bff6be3eSSvatopluk Kraus 1036895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1037895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1038bff6be3eSSvatopluk Kraus if (isrc == NULL) 1039895c8b1cSMichal Meloun panic("Attempt to deactivate non-active resource id: %u\n", 1040895c8b1cSMichal Meloun res_id); 1041bff6be3eSSvatopluk Kraus 1042c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1043895c8b1cSMichal Meloun error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data); 1044895c8b1cSMichal Meloun intr_map_set_isrc(res_id, NULL); 1045895c8b1cSMichal Meloun rman_set_virtual(res, NULL); 1046895c8b1cSMichal Meloun free(data, M_INTRNG); 1047895c8b1cSMichal Meloun return (error); 1048bff6be3eSSvatopluk Kraus } 1049bff6be3eSSvatopluk Kraus 1050bff6be3eSSvatopluk Kraus int 1051bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt, 1052bff6be3eSSvatopluk Kraus driver_intr_t hand, void *arg, int flags, void **cookiep) 1053bff6be3eSSvatopluk Kraus { 1054bff6be3eSSvatopluk Kraus int error; 1055bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1056bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1057bff6be3eSSvatopluk Kraus const char *name; 1058895c8b1cSMichal Meloun u_int res_id; 1059bff6be3eSSvatopluk Kraus 1060bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1061bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1062bff6be3eSSvatopluk Kraus 1063895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1064895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1065895c8b1cSMichal Meloun if (isrc == NULL) { 1066895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1067bff6be3eSSvatopluk Kraus return (EINVAL); 1068895c8b1cSMichal Meloun } 10692b3ad188SAdrian Chadd 1070c4263292SSvatopluk Kraus data = rman_get_virtual(res); 10712b3ad188SAdrian Chadd name = device_get_nameunit(dev); 10722b3ad188SAdrian Chadd 10732b3ad188SAdrian Chadd #ifdef INTR_SOLO 10742b3ad188SAdrian Chadd /* 1075e3043798SPedro F. Giffuni * Standard handling is done through MI interrupt framework. However, 10762b3ad188SAdrian Chadd * some interrupts could request solely own special handling. This 10772b3ad188SAdrian Chadd * non standard handling can be used for interrupt controllers without 10782b3ad188SAdrian Chadd * handler (filter only), so in case that interrupt controllers are 10792b3ad188SAdrian Chadd * chained, MI interrupt framework is called only in leaf controller. 10802b3ad188SAdrian Chadd * 10812b3ad188SAdrian Chadd * Note that root interrupt controller routine is served as well, 10822b3ad188SAdrian Chadd * however in intr_irq_handler(), i.e. main system dispatch routine. 10832b3ad188SAdrian Chadd */ 10842b3ad188SAdrian Chadd if (flags & INTR_SOLO && hand != NULL) { 10852b3ad188SAdrian Chadd debugf("irq %u cannot solo on %s\n", irq, name); 10862b3ad188SAdrian Chadd return (EINVAL); 10872b3ad188SAdrian Chadd } 10882b3ad188SAdrian Chadd 10892b3ad188SAdrian Chadd if (flags & INTR_SOLO) { 10902b3ad188SAdrian Chadd error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt, 10912b3ad188SAdrian Chadd arg, cookiep); 1092ce44a736SIan Lepore debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error, 10932b3ad188SAdrian Chadd name); 10942b3ad188SAdrian Chadd } else 10952b3ad188SAdrian Chadd #endif 10962b3ad188SAdrian Chadd { 10972b3ad188SAdrian Chadd error = isrc_add_handler(isrc, name, filt, hand, arg, flags, 10982b3ad188SAdrian Chadd cookiep); 1099ce44a736SIan Lepore debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name); 11002b3ad188SAdrian Chadd } 11012b3ad188SAdrian Chadd if (error != 0) 11022b3ad188SAdrian Chadd return (error); 11032b3ad188SAdrian Chadd 11042b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1105bff6be3eSSvatopluk Kraus error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data); 1106bff6be3eSSvatopluk Kraus if (error == 0) { 11072b3ad188SAdrian Chadd isrc->isrc_handlers++; 1108bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 1) 11092b3ad188SAdrian Chadd PIC_ENABLE_INTR(isrc->isrc_dev, isrc); 11102b3ad188SAdrian Chadd } 11112b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 1112bff6be3eSSvatopluk Kraus if (error != 0) 1113bff6be3eSSvatopluk Kraus intr_event_remove_handler(*cookiep); 1114bff6be3eSSvatopluk Kraus return (error); 11152b3ad188SAdrian Chadd } 11162b3ad188SAdrian Chadd 11172b3ad188SAdrian Chadd int 1118bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie) 11192b3ad188SAdrian Chadd { 11202b3ad188SAdrian Chadd int error; 1121bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1122bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1123895c8b1cSMichal Meloun u_int res_id; 11242b3ad188SAdrian Chadd 1125bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1126bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1127bff6be3eSSvatopluk Kraus 1128895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1129895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11302b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11312b3ad188SAdrian Chadd return (EINVAL); 1132bff6be3eSSvatopluk Kraus 1133c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1134c4263292SSvatopluk Kraus 1135169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11362b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11372b3ad188SAdrian Chadd if (isrc != cookie) 11382b3ad188SAdrian Chadd return (EINVAL); 11392b3ad188SAdrian Chadd 11402b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11412b3ad188SAdrian Chadd isrc->isrc_filter = NULL; 11422b3ad188SAdrian Chadd isrc->isrc_arg = NULL; 11432b3ad188SAdrian Chadd isrc->isrc_handlers = 0; 11442b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1145bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11462b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 11472b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11482b3ad188SAdrian Chadd return (0); 11492b3ad188SAdrian Chadd } 1150169e6abdSSvatopluk Kraus #endif 11512b3ad188SAdrian Chadd if (isrc != intr_handler_source(cookie)) 11522b3ad188SAdrian Chadd return (EINVAL); 11532b3ad188SAdrian Chadd 11542b3ad188SAdrian Chadd error = intr_event_remove_handler(cookie); 11552b3ad188SAdrian Chadd if (error == 0) { 11562b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11572b3ad188SAdrian Chadd isrc->isrc_handlers--; 1158bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 0) 11592b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1160bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11612b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11622b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11632b3ad188SAdrian Chadd } 11642b3ad188SAdrian Chadd return (error); 11652b3ad188SAdrian Chadd } 11662b3ad188SAdrian Chadd 11672b3ad188SAdrian Chadd int 1168bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie, 1169bff6be3eSSvatopluk Kraus const char *descr) 11702b3ad188SAdrian Chadd { 11712b3ad188SAdrian Chadd int error; 1172bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1173895c8b1cSMichal Meloun u_int res_id; 11742b3ad188SAdrian Chadd 1175bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1176bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1177bff6be3eSSvatopluk Kraus 1178895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1179895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11802b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11812b3ad188SAdrian Chadd return (EINVAL); 1182169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11832b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11842b3ad188SAdrian Chadd if (isrc != cookie) 11852b3ad188SAdrian Chadd return (EINVAL); 11862b3ad188SAdrian Chadd 11872b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11882b3ad188SAdrian Chadd isrc_update_name(isrc, descr); 11892b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11902b3ad188SAdrian Chadd return (0); 11912b3ad188SAdrian Chadd } 1192169e6abdSSvatopluk Kraus #endif 11932b3ad188SAdrian Chadd error = intr_event_describe_handler(isrc->isrc_event, cookie, descr); 11942b3ad188SAdrian Chadd if (error == 0) { 11952b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11962b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11972b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11982b3ad188SAdrian Chadd } 11992b3ad188SAdrian Chadd return (error); 12002b3ad188SAdrian Chadd } 12012b3ad188SAdrian Chadd 12022b3ad188SAdrian Chadd #ifdef SMP 12032b3ad188SAdrian Chadd int 1204bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu) 12052b3ad188SAdrian Chadd { 12062b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 1207895c8b1cSMichal Meloun u_int res_id; 12082b3ad188SAdrian Chadd 1209bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1210bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1211bff6be3eSSvatopluk Kraus 1212895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1213895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 12142b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 12152b3ad188SAdrian Chadd return (EINVAL); 1216169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 12172b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) 12182b3ad188SAdrian Chadd return (intr_isrc_assign_cpu(isrc, cpu)); 1219169e6abdSSvatopluk Kraus #endif 12202b3ad188SAdrian Chadd return (intr_event_bind(isrc->isrc_event, cpu)); 12212b3ad188SAdrian Chadd } 12222b3ad188SAdrian Chadd 12232b3ad188SAdrian Chadd /* 12242b3ad188SAdrian Chadd * Return the CPU that the next interrupt source should use. 12252b3ad188SAdrian Chadd * For now just returns the next CPU according to round-robin. 12262b3ad188SAdrian Chadd */ 12272b3ad188SAdrian Chadd u_int 12282b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask) 12292b3ad188SAdrian Chadd { 1230a92a2f00SAndrew Turner u_int cpu; 12312b3ad188SAdrian Chadd 1232a92a2f00SAndrew Turner KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__)); 1233a92a2f00SAndrew Turner if (!irq_assign_cpu || mp_ncpus == 1) { 1234a92a2f00SAndrew Turner cpu = PCPU_GET(cpuid); 1235a92a2f00SAndrew Turner 1236a92a2f00SAndrew Turner if (CPU_ISSET(cpu, cpumask)) 1237a92a2f00SAndrew Turner return (curcpu); 1238a92a2f00SAndrew Turner 1239a92a2f00SAndrew Turner return (CPU_FFS(cpumask) - 1); 1240a92a2f00SAndrew Turner } 12412b3ad188SAdrian Chadd 12422b3ad188SAdrian Chadd do { 12432b3ad188SAdrian Chadd last_cpu++; 12442b3ad188SAdrian Chadd if (last_cpu > mp_maxid) 12452b3ad188SAdrian Chadd last_cpu = 0; 12462b3ad188SAdrian Chadd } while (!CPU_ISSET(last_cpu, cpumask)); 12472b3ad188SAdrian Chadd return (last_cpu); 12482b3ad188SAdrian Chadd } 12492b3ad188SAdrian Chadd 1250dc425090SMitchell Horne #ifndef EARLY_AP_STARTUP 12512b3ad188SAdrian Chadd /* 12522b3ad188SAdrian Chadd * Distribute all the interrupt sources among the available 12532b3ad188SAdrian Chadd * CPUs once the AP's have been launched. 12542b3ad188SAdrian Chadd */ 12552b3ad188SAdrian Chadd static void 12562b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused) 12572b3ad188SAdrian Chadd { 12582b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 12592b3ad188SAdrian Chadd u_int i; 12602b3ad188SAdrian Chadd 12612b3ad188SAdrian Chadd if (mp_ncpus == 1) 12622b3ad188SAdrian Chadd return; 12632b3ad188SAdrian Chadd 12642b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1265dc425090SMitchell Horne irq_assign_cpu = true; 1266248f0cabSOleksandr Tymoshenko for (i = 0; i < intr_nirq; i++) { 12672b3ad188SAdrian Chadd isrc = irq_sources[i]; 12682b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0 || 1269cf55df9fSSvatopluk Kraus isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) 12702b3ad188SAdrian Chadd continue; 12712b3ad188SAdrian Chadd 12722b3ad188SAdrian Chadd if (isrc->isrc_event != NULL && 12732b3ad188SAdrian Chadd isrc->isrc_flags & INTR_ISRCF_BOUND && 12742b3ad188SAdrian Chadd isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1) 12752b3ad188SAdrian Chadd panic("%s: CPU inconsistency", __func__); 12762b3ad188SAdrian Chadd 12772b3ad188SAdrian Chadd if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0) 12782b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); /* start again */ 12792b3ad188SAdrian Chadd 12802b3ad188SAdrian Chadd /* 12812b3ad188SAdrian Chadd * We are in wicked position here if the following call fails 12822b3ad188SAdrian Chadd * for bound ISRC. The best thing we can do is to clear 12832b3ad188SAdrian Chadd * isrc_cpu so inconsistency with ie_cpu will be detectable. 12842b3ad188SAdrian Chadd */ 1285bff6be3eSSvatopluk Kraus if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0) 12862b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 12872b3ad188SAdrian Chadd } 12882b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12892b3ad188SAdrian Chadd } 12902b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL); 1291dc425090SMitchell Horne #endif /* !EARLY_AP_STARTUP */ 12922b3ad188SAdrian Chadd 12932b3ad188SAdrian Chadd #else 12942b3ad188SAdrian Chadd u_int 12952b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask) 12962b3ad188SAdrian Chadd { 12972b3ad188SAdrian Chadd 12982b3ad188SAdrian Chadd return (PCPU_GET(cpuid)); 12992b3ad188SAdrian Chadd } 1300dc425090SMitchell Horne #endif /* SMP */ 13012b3ad188SAdrian Chadd 13023fc155dcSAndrew Turner /* 1303895c8b1cSMichal Meloun * Allocate memory for new intr_map_data structure. 1304895c8b1cSMichal Meloun * Initialize common fields. 1305895c8b1cSMichal Meloun */ 1306895c8b1cSMichal Meloun struct intr_map_data * 1307895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags) 1308895c8b1cSMichal Meloun { 1309895c8b1cSMichal Meloun struct intr_map_data *data; 1310895c8b1cSMichal Meloun 1311895c8b1cSMichal Meloun data = malloc(len, M_INTRNG, flags); 1312895c8b1cSMichal Meloun data->type = type; 1313895c8b1cSMichal Meloun data->len = len; 1314895c8b1cSMichal Meloun return (data); 1315895c8b1cSMichal Meloun } 1316895c8b1cSMichal Meloun 1317895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data) 1318895c8b1cSMichal Meloun { 1319895c8b1cSMichal Meloun 1320895c8b1cSMichal Meloun free(data, M_INTRNG); 1321895c8b1cSMichal Meloun } 1322895c8b1cSMichal Meloun 1323895c8b1cSMichal Meloun /* 13243fc155dcSAndrew Turner * Register a MSI/MSI-X interrupt controller 13253fc155dcSAndrew Turner */ 13263fc155dcSAndrew Turner int 13273fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref) 13283fc155dcSAndrew Turner { 13293fc155dcSAndrew Turner struct intr_pic *pic; 13303fc155dcSAndrew Turner 13313fc155dcSAndrew Turner if (dev == NULL) 13323fc155dcSAndrew Turner return (EINVAL); 1333c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_MSI); 13343fc155dcSAndrew Turner if (pic == NULL) 13353fc155dcSAndrew Turner return (ENOMEM); 13363fc155dcSAndrew Turner 13373fc155dcSAndrew Turner debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 13383fc155dcSAndrew Turner device_get_nameunit(dev), dev, (uintmax_t)xref); 13393fc155dcSAndrew Turner return (0); 13403fc155dcSAndrew Turner } 13413fc155dcSAndrew Turner 13423fc155dcSAndrew Turner int 13433fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count, 13443fc155dcSAndrew Turner int maxcount, int *irqs) 13453fc155dcSAndrew Turner { 1346e707c8beSRuslan Bukin struct iommu_domain *domain; 13473fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13483fc155dcSAndrew Turner struct intr_pic *pic; 13493fc155dcSAndrew Turner device_t pdev; 1350895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 13513fc155dcSAndrew Turner int err, i; 13523fc155dcSAndrew Turner 1353c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13543fc155dcSAndrew Turner if (pic == NULL) 13553fc155dcSAndrew Turner return (ESRCH); 13563fc155dcSAndrew Turner 1357c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13583fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13593fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13603fc155dcSAndrew Turner 1361e707c8beSRuslan Bukin /* 1362e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1363e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1364e707c8beSRuslan Bukin */ 1365e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1366e707c8beSRuslan Bukin if (err != 0) 1367e707c8beSRuslan Bukin return (err); 1368e707c8beSRuslan Bukin 13693fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 13703fc155dcSAndrew Turner err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc); 1371895c8b1cSMichal Meloun if (err != 0) { 1372895c8b1cSMichal Meloun free(isrc, M_INTRNG); 1373895c8b1cSMichal Meloun return (err); 13743fc155dcSAndrew Turner } 13753fc155dcSAndrew Turner 1376895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1377e707c8beSRuslan Bukin isrc[i]->isrc_iommu = domain; 1378895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1379895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1380895c8b1cSMichal Meloun msi-> isrc = isrc[i]; 1381e707c8beSRuslan Bukin 1382895c8b1cSMichal Meloun irqs[i] = intr_map_irq(pic->pic_dev, xref, 1383895c8b1cSMichal Meloun (struct intr_map_data *)msi); 1384895c8b1cSMichal Meloun } 13853fc155dcSAndrew Turner free(isrc, M_INTRNG); 13863fc155dcSAndrew Turner 13873fc155dcSAndrew Turner return (err); 13883fc155dcSAndrew Turner } 13893fc155dcSAndrew Turner 13903fc155dcSAndrew Turner int 13913fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count, 13923fc155dcSAndrew Turner int *irqs) 13933fc155dcSAndrew Turner { 13943fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13953fc155dcSAndrew Turner struct intr_pic *pic; 1396609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 13973fc155dcSAndrew Turner int i, err; 13983fc155dcSAndrew Turner 1399c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14003fc155dcSAndrew Turner if (pic == NULL) 14013fc155dcSAndrew Turner return (ESRCH); 14023fc155dcSAndrew Turner 1403c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14043fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14053fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14063fc155dcSAndrew Turner 14073fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 14083fc155dcSAndrew Turner 1409609b0fe9SOleksandr Tymoshenko for (i = 0; i < count; i++) { 1410609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1411609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irqs[i]); 1412609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1413609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1414609b0fe9SOleksandr Tymoshenko irqs[i])); 1415609b0fe9SOleksandr Tymoshenko isrc[i] = msi->isrc; 1416609b0fe9SOleksandr Tymoshenko } 14173fc155dcSAndrew Turner 1418f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1419f32f0095SRuslan Bukin 14203fc155dcSAndrew Turner err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc); 1421895c8b1cSMichal Meloun 1422895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1423895c8b1cSMichal Meloun if (isrc[i] != NULL) 1424895c8b1cSMichal Meloun intr_unmap_irq(irqs[i]); 1425895c8b1cSMichal Meloun } 1426895c8b1cSMichal Meloun 14273fc155dcSAndrew Turner free(isrc, M_INTRNG); 14283fc155dcSAndrew Turner return (err); 14293fc155dcSAndrew Turner } 14303fc155dcSAndrew Turner 14313fc155dcSAndrew Turner int 14323fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq) 14333fc155dcSAndrew Turner { 1434e707c8beSRuslan Bukin struct iommu_domain *domain; 14353fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14363fc155dcSAndrew Turner struct intr_pic *pic; 14373fc155dcSAndrew Turner device_t pdev; 1438895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 14393fc155dcSAndrew Turner int err; 14403fc155dcSAndrew Turner 1441c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14423fc155dcSAndrew Turner if (pic == NULL) 14433fc155dcSAndrew Turner return (ESRCH); 14443fc155dcSAndrew Turner 1445c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14463fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14473fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14483fc155dcSAndrew Turner 1449e707c8beSRuslan Bukin /* 1450e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1451e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1452e707c8beSRuslan Bukin */ 1453e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1454e707c8beSRuslan Bukin if (err != 0) 1455e707c8beSRuslan Bukin return (err); 1456e707c8beSRuslan Bukin 14573fc155dcSAndrew Turner err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc); 14583fc155dcSAndrew Turner if (err != 0) 14593fc155dcSAndrew Turner return (err); 14603fc155dcSAndrew Turner 1461e707c8beSRuslan Bukin isrc->isrc_iommu = domain; 1462895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1463895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1464895c8b1cSMichal Meloun msi->isrc = isrc; 1465895c8b1cSMichal Meloun *irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi); 14663fc155dcSAndrew Turner return (0); 14673fc155dcSAndrew Turner } 14683fc155dcSAndrew Turner 14693fc155dcSAndrew Turner int 14703fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq) 14713fc155dcSAndrew Turner { 14723fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14733fc155dcSAndrew Turner struct intr_pic *pic; 1474609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 14753fc155dcSAndrew Turner int err; 14763fc155dcSAndrew Turner 1477c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14783fc155dcSAndrew Turner if (pic == NULL) 14793fc155dcSAndrew Turner return (ESRCH); 14803fc155dcSAndrew Turner 1481c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14823fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14833fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14843fc155dcSAndrew Turner 1485609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1486609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irq); 1487609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1488609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1489609b0fe9SOleksandr Tymoshenko irq)); 1490609b0fe9SOleksandr Tymoshenko isrc = msi->isrc; 1491895c8b1cSMichal Meloun if (isrc == NULL) { 1492895c8b1cSMichal Meloun intr_unmap_irq(irq); 14933fc155dcSAndrew Turner return (EINVAL); 1494895c8b1cSMichal Meloun } 14953fc155dcSAndrew Turner 1496f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1497f32f0095SRuslan Bukin 14983fc155dcSAndrew Turner err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc); 1499895c8b1cSMichal Meloun intr_unmap_irq(irq); 1500895c8b1cSMichal Meloun 15013fc155dcSAndrew Turner return (err); 15023fc155dcSAndrew Turner } 15033fc155dcSAndrew Turner 15043fc155dcSAndrew Turner int 15053fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq, 15063fc155dcSAndrew Turner uint64_t *addr, uint32_t *data) 15073fc155dcSAndrew Turner { 15083fc155dcSAndrew Turner struct intr_irqsrc *isrc; 15093fc155dcSAndrew Turner struct intr_pic *pic; 15103fc155dcSAndrew Turner int err; 15113fc155dcSAndrew Turner 1512c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 15133fc155dcSAndrew Turner if (pic == NULL) 15143fc155dcSAndrew Turner return (ESRCH); 15153fc155dcSAndrew Turner 1516c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 15173fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 15183fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 15193fc155dcSAndrew Turner 1520895c8b1cSMichal Meloun isrc = intr_map_get_isrc(irq); 15213fc155dcSAndrew Turner if (isrc == NULL) 15223fc155dcSAndrew Turner return (EINVAL); 15233fc155dcSAndrew Turner 15243fc155dcSAndrew Turner err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data); 1525e707c8beSRuslan Bukin 1526e707c8beSRuslan Bukin #ifdef IOMMU 1527e707c8beSRuslan Bukin if (isrc->isrc_iommu != NULL) 1528e707c8beSRuslan Bukin iommu_translate_msi(isrc->isrc_iommu, addr); 1529e707c8beSRuslan Bukin #endif 1530e707c8beSRuslan Bukin 15313fc155dcSAndrew Turner return (err); 15323fc155dcSAndrew Turner } 15333fc155dcSAndrew Turner 15342b3ad188SAdrian Chadd void dosoftints(void); 15352b3ad188SAdrian Chadd void 15362b3ad188SAdrian Chadd dosoftints(void) 15372b3ad188SAdrian Chadd { 15382b3ad188SAdrian Chadd } 15392b3ad188SAdrian Chadd 15402b3ad188SAdrian Chadd #ifdef SMP 15412b3ad188SAdrian Chadd /* 15422b3ad188SAdrian Chadd * Init interrupt controller on another CPU. 15432b3ad188SAdrian Chadd */ 15442b3ad188SAdrian Chadd void 15452b3ad188SAdrian Chadd intr_pic_init_secondary(void) 15462b3ad188SAdrian Chadd { 15472b3ad188SAdrian Chadd 15482b3ad188SAdrian Chadd /* 15492b3ad188SAdrian Chadd * QQQ: Only root PIC is aware of other CPUs ??? 15502b3ad188SAdrian Chadd */ 15515b70c08cSSvatopluk Kraus KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 15522b3ad188SAdrian Chadd 15532b3ad188SAdrian Chadd //mtx_lock(&isrc_table_lock); 15545b70c08cSSvatopluk Kraus PIC_INIT_SECONDARY(intr_irq_root_dev); 15552b3ad188SAdrian Chadd //mtx_unlock(&isrc_table_lock); 15562b3ad188SAdrian Chadd } 15572b3ad188SAdrian Chadd #endif 15582b3ad188SAdrian Chadd 15592b3ad188SAdrian Chadd #ifdef DDB 1560c84c5e00SMitchell Horne DB_SHOW_COMMAND_FLAGS(irqs, db_show_irqs, DB_CMD_MEMSAFE) 15612b3ad188SAdrian Chadd { 15622b3ad188SAdrian Chadd u_int i, irqsum; 1563bff6be3eSSvatopluk Kraus u_long num; 15642b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 15652b3ad188SAdrian Chadd 1566248f0cabSOleksandr Tymoshenko for (irqsum = 0, i = 0; i < intr_nirq; i++) { 15672b3ad188SAdrian Chadd isrc = irq_sources[i]; 15682b3ad188SAdrian Chadd if (isrc == NULL) 15692b3ad188SAdrian Chadd continue; 15702b3ad188SAdrian Chadd 1571bff6be3eSSvatopluk Kraus num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0; 15722b3ad188SAdrian Chadd db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i, 15732b3ad188SAdrian Chadd isrc->isrc_name, isrc->isrc_cpu.__bits[0], 1574bff6be3eSSvatopluk Kraus isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num); 1575bff6be3eSSvatopluk Kraus irqsum += num; 15762b3ad188SAdrian Chadd } 15772b3ad188SAdrian Chadd db_printf("irq total %u\n", irqsum); 15782b3ad188SAdrian Chadd } 15792b3ad188SAdrian Chadd #endif 1580895c8b1cSMichal Meloun 1581895c8b1cSMichal Meloun /* 1582895c8b1cSMichal Meloun * Interrupt mapping table functions. 1583895c8b1cSMichal Meloun * 1584895c8b1cSMichal Meloun * Please, keep this part separately, it can be transformed to 1585895c8b1cSMichal Meloun * extension of standard resources. 1586895c8b1cSMichal Meloun */ 1587895c8b1cSMichal Meloun struct intr_map_entry 1588895c8b1cSMichal Meloun { 1589895c8b1cSMichal Meloun device_t dev; 1590895c8b1cSMichal Meloun intptr_t xref; 1591895c8b1cSMichal Meloun struct intr_map_data *map_data; 1592895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1593895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1594895c8b1cSMichal Meloun /*int flags */ 1595895c8b1cSMichal Meloun }; 1596895c8b1cSMichal Meloun 1597895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */ 1598248f0cabSOleksandr Tymoshenko static struct intr_map_entry **irq_map; 1599a3c7da3dSElliott Mitchell static u_int irq_map_count; 1600a3c7da3dSElliott Mitchell static u_int irq_map_first_free_idx; 1601895c8b1cSMichal Meloun static struct mtx irq_map_lock; 1602895c8b1cSMichal Meloun 1603895c8b1cSMichal Meloun static struct intr_irqsrc * 1604895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id) 1605895c8b1cSMichal Meloun { 1606895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1607895c8b1cSMichal Meloun 1608ecc8ccb4SAndrew Turner isrc = NULL; 1609895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1610ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1611895c8b1cSMichal Meloun isrc = irq_map[res_id]->isrc; 1612895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1613ecc8ccb4SAndrew Turner 1614895c8b1cSMichal Meloun return (isrc); 1615895c8b1cSMichal Meloun } 1616895c8b1cSMichal Meloun 1617895c8b1cSMichal Meloun static void 1618895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc) 1619895c8b1cSMichal Meloun { 1620895c8b1cSMichal Meloun 1621895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1622ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1623895c8b1cSMichal Meloun irq_map[res_id]->isrc = isrc; 1624895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1625895c8b1cSMichal Meloun } 1626895c8b1cSMichal Meloun 1627895c8b1cSMichal Meloun /* 1628895c8b1cSMichal Meloun * Get a copy of intr_map_entry data 1629895c8b1cSMichal Meloun */ 1630609b0fe9SOleksandr Tymoshenko static struct intr_map_data * 1631609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id) 1632609b0fe9SOleksandr Tymoshenko { 1633609b0fe9SOleksandr Tymoshenko struct intr_map_data *data; 1634609b0fe9SOleksandr Tymoshenko 1635609b0fe9SOleksandr Tymoshenko data = NULL; 1636609b0fe9SOleksandr Tymoshenko mtx_lock(&irq_map_lock); 1637609b0fe9SOleksandr Tymoshenko if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1638609b0fe9SOleksandr Tymoshenko panic("Attempt to copy invalid resource id: %u\n", res_id); 1639609b0fe9SOleksandr Tymoshenko data = irq_map[res_id]->map_data; 1640609b0fe9SOleksandr Tymoshenko mtx_unlock(&irq_map_lock); 1641609b0fe9SOleksandr Tymoshenko 1642609b0fe9SOleksandr Tymoshenko return (data); 1643609b0fe9SOleksandr Tymoshenko } 1644609b0fe9SOleksandr Tymoshenko 1645609b0fe9SOleksandr Tymoshenko /* 1646609b0fe9SOleksandr Tymoshenko * Get a copy of intr_map_entry data 1647609b0fe9SOleksandr Tymoshenko */ 1648895c8b1cSMichal Meloun static void 1649895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref, 1650895c8b1cSMichal Meloun struct intr_map_data **data) 1651895c8b1cSMichal Meloun { 1652895c8b1cSMichal Meloun size_t len; 1653895c8b1cSMichal Meloun 1654895c8b1cSMichal Meloun len = 0; 1655895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1656895c8b1cSMichal Meloun if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1657895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1658895c8b1cSMichal Meloun if (irq_map[res_id]->map_data != NULL) 1659895c8b1cSMichal Meloun len = irq_map[res_id]->map_data->len; 1660895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1661895c8b1cSMichal Meloun 1662895c8b1cSMichal Meloun if (len == 0) 1663895c8b1cSMichal Meloun *data = NULL; 1664895c8b1cSMichal Meloun else 1665895c8b1cSMichal Meloun *data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO); 1666895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1667895c8b1cSMichal Meloun if (irq_map[res_id] == NULL) 1668895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1669895c8b1cSMichal Meloun if (len != 0) { 1670895c8b1cSMichal Meloun if (len != irq_map[res_id]->map_data->len) 1671895c8b1cSMichal Meloun panic("Resource id: %u has changed.\n", res_id); 1672895c8b1cSMichal Meloun memcpy(*data, irq_map[res_id]->map_data, len); 1673895c8b1cSMichal Meloun } 1674895c8b1cSMichal Meloun *map_dev = irq_map[res_id]->dev; 1675895c8b1cSMichal Meloun *map_xref = irq_map[res_id]->xref; 1676895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1677895c8b1cSMichal Meloun } 1678895c8b1cSMichal Meloun 1679895c8b1cSMichal Meloun /* 1680895c8b1cSMichal Meloun * Allocate and fill new entry in irq_map table. 1681895c8b1cSMichal Meloun */ 1682895c8b1cSMichal Meloun u_int 1683895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data) 1684895c8b1cSMichal Meloun { 1685895c8b1cSMichal Meloun u_int i; 1686895c8b1cSMichal Meloun struct intr_map_entry *entry; 1687895c8b1cSMichal Meloun 1688895c8b1cSMichal Meloun /* Prepare new entry first. */ 1689895c8b1cSMichal Meloun entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO); 1690895c8b1cSMichal Meloun 1691895c8b1cSMichal Meloun entry->dev = dev; 1692895c8b1cSMichal Meloun entry->xref = xref; 1693895c8b1cSMichal Meloun entry->map_data = data; 1694895c8b1cSMichal Meloun entry->isrc = NULL; 1695895c8b1cSMichal Meloun 1696895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1697895c8b1cSMichal Meloun for (i = irq_map_first_free_idx; i < irq_map_count; i++) { 1698895c8b1cSMichal Meloun if (irq_map[i] == NULL) { 1699895c8b1cSMichal Meloun irq_map[i] = entry; 1700895c8b1cSMichal Meloun irq_map_first_free_idx = i + 1; 1701895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1702895c8b1cSMichal Meloun return (i); 1703895c8b1cSMichal Meloun } 1704895c8b1cSMichal Meloun } 17059beb195fSAndrew Turner for (i = 0; i < irq_map_first_free_idx; i++) { 17069beb195fSAndrew Turner if (irq_map[i] == NULL) { 17079beb195fSAndrew Turner irq_map[i] = entry; 17089beb195fSAndrew Turner irq_map_first_free_idx = i + 1; 17099beb195fSAndrew Turner mtx_unlock(&irq_map_lock); 17109beb195fSAndrew Turner return (i); 17119beb195fSAndrew Turner } 17129beb195fSAndrew Turner } 1713895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1714895c8b1cSMichal Meloun 1715895c8b1cSMichal Meloun /* XXX Expand irq_map table */ 1716895c8b1cSMichal Meloun panic("IRQ mapping table is full."); 1717895c8b1cSMichal Meloun } 1718895c8b1cSMichal Meloun 1719895c8b1cSMichal Meloun /* 1720895c8b1cSMichal Meloun * Remove and free mapping entry. 1721895c8b1cSMichal Meloun */ 1722895c8b1cSMichal Meloun void 1723895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id) 1724895c8b1cSMichal Meloun { 1725895c8b1cSMichal Meloun struct intr_map_entry *entry; 1726895c8b1cSMichal Meloun 1727895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1728895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) 1729895c8b1cSMichal Meloun panic("Attempt to unmap invalid resource id: %u\n", res_id); 1730895c8b1cSMichal Meloun entry = irq_map[res_id]; 1731895c8b1cSMichal Meloun irq_map[res_id] = NULL; 1732895c8b1cSMichal Meloun irq_map_first_free_idx = res_id; 1733895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1734895c8b1cSMichal Meloun intr_free_intr_map_data(entry->map_data); 1735895c8b1cSMichal Meloun free(entry, M_INTRNG); 1736895c8b1cSMichal Meloun } 1737895c8b1cSMichal Meloun 1738895c8b1cSMichal Meloun /* 1739895c8b1cSMichal Meloun * Clone mapping entry. 1740895c8b1cSMichal Meloun */ 1741895c8b1cSMichal Meloun u_int 1742895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id) 1743895c8b1cSMichal Meloun { 1744895c8b1cSMichal Meloun device_t map_dev; 1745895c8b1cSMichal Meloun intptr_t map_xref; 1746895c8b1cSMichal Meloun struct intr_map_data *data; 1747895c8b1cSMichal Meloun 1748895c8b1cSMichal Meloun intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data); 1749895c8b1cSMichal Meloun return (intr_map_irq(map_dev, map_xref, data)); 1750895c8b1cSMichal Meloun } 1751895c8b1cSMichal Meloun 1752895c8b1cSMichal Meloun static void 1753895c8b1cSMichal Meloun intr_map_init(void *dummy __unused) 1754895c8b1cSMichal Meloun { 1755895c8b1cSMichal Meloun 1756895c8b1cSMichal Meloun mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF); 1757248f0cabSOleksandr Tymoshenko 1758248f0cabSOleksandr Tymoshenko irq_map_count = 2 * intr_nirq; 1759248f0cabSOleksandr Tymoshenko irq_map = mallocarray(irq_map_count, sizeof(struct intr_map_entry*), 1760248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 1761895c8b1cSMichal Meloun } 1762895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL); 1763*fae8755fSJessica Clarke 1764*fae8755fSJessica Clarke #ifdef SMP 1765*fae8755fSJessica Clarke /* Virtualization for interrupt source IPI counter increment. */ 1766*fae8755fSJessica Clarke static inline void 1767*fae8755fSJessica Clarke intr_ipi_increment_count(u_long *counter, u_int cpu) 1768*fae8755fSJessica Clarke { 1769*fae8755fSJessica Clarke 1770*fae8755fSJessica Clarke KASSERT(cpu < mp_maxid + 1, ("%s: too big cpu %u", __func__, cpu)); 1771*fae8755fSJessica Clarke counter[cpu]++; 1772*fae8755fSJessica Clarke } 1773*fae8755fSJessica Clarke 1774*fae8755fSJessica Clarke /* 1775*fae8755fSJessica Clarke * Virtualization for interrupt source IPI counters setup. 1776*fae8755fSJessica Clarke */ 1777*fae8755fSJessica Clarke static u_long * 1778*fae8755fSJessica Clarke intr_ipi_setup_counters(const char *name) 1779*fae8755fSJessica Clarke { 1780*fae8755fSJessica Clarke u_int index, i; 1781*fae8755fSJessica Clarke char str[INTRNAME_LEN]; 1782*fae8755fSJessica Clarke 1783*fae8755fSJessica Clarke mtx_lock(&isrc_table_lock); 1784*fae8755fSJessica Clarke 1785*fae8755fSJessica Clarke /* 1786*fae8755fSJessica Clarke * We should never have a problem finding mp_maxid + 1 contiguous 1787*fae8755fSJessica Clarke * counters, in practice. Interrupts will be allocated sequentially 1788*fae8755fSJessica Clarke * during boot, so the array should fill from low to high index. Once 1789*fae8755fSJessica Clarke * reserved, the IPI counters will never be released. Similarly, we 1790*fae8755fSJessica Clarke * will not need to allocate more IPIs once the system is running. 1791*fae8755fSJessica Clarke */ 1792*fae8755fSJessica Clarke bit_ffc_area(intrcnt_bitmap, nintrcnt, mp_maxid + 1, &index); 1793*fae8755fSJessica Clarke if (index == -1) 1794*fae8755fSJessica Clarke panic("Failed to allocate %d counters. Array exhausted?", 1795*fae8755fSJessica Clarke mp_maxid + 1); 1796*fae8755fSJessica Clarke bit_nset(intrcnt_bitmap, index, index + mp_maxid); 1797*fae8755fSJessica Clarke for (i = 0; i < mp_maxid + 1; i++) { 1798*fae8755fSJessica Clarke snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name); 1799*fae8755fSJessica Clarke intrcnt_setname(str, index + i); 1800*fae8755fSJessica Clarke } 1801*fae8755fSJessica Clarke mtx_unlock(&isrc_table_lock); 1802*fae8755fSJessica Clarke return (&intrcnt[index]); 1803*fae8755fSJessica Clarke } 1804*fae8755fSJessica Clarke 1805*fae8755fSJessica Clarke /* 1806*fae8755fSJessica Clarke * Lookup IPI source. 1807*fae8755fSJessica Clarke */ 1808*fae8755fSJessica Clarke static struct intr_ipi * 1809*fae8755fSJessica Clarke intr_ipi_lookup(u_int ipi) 1810*fae8755fSJessica Clarke { 1811*fae8755fSJessica Clarke 1812*fae8755fSJessica Clarke if (ipi >= INTR_IPI_COUNT) 1813*fae8755fSJessica Clarke panic("%s: no such IPI %u", __func__, ipi); 1814*fae8755fSJessica Clarke 1815*fae8755fSJessica Clarke return (&ipi_sources[ipi]); 1816*fae8755fSJessica Clarke } 1817*fae8755fSJessica Clarke 1818*fae8755fSJessica Clarke /* 1819*fae8755fSJessica Clarke * Setup IPI handler on interrupt controller. 1820*fae8755fSJessica Clarke * 1821*fae8755fSJessica Clarke * Not SMP coherent. 1822*fae8755fSJessica Clarke */ 1823*fae8755fSJessica Clarke void 1824*fae8755fSJessica Clarke intr_ipi_setup(u_int ipi, const char *name, intr_ipi_handler_t *hand, 1825*fae8755fSJessica Clarke void *arg) 1826*fae8755fSJessica Clarke { 1827*fae8755fSJessica Clarke struct intr_irqsrc *isrc; 1828*fae8755fSJessica Clarke struct intr_ipi *ii; 1829*fae8755fSJessica Clarke int error; 1830*fae8755fSJessica Clarke 1831*fae8755fSJessica Clarke KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 1832*fae8755fSJessica Clarke KASSERT(hand != NULL, ("%s: ipi %u no handler", __func__, ipi)); 1833*fae8755fSJessica Clarke 1834*fae8755fSJessica Clarke error = PIC_IPI_SETUP(intr_irq_root_dev, ipi, &isrc); 1835*fae8755fSJessica Clarke if (error != 0) 1836*fae8755fSJessica Clarke return; 1837*fae8755fSJessica Clarke 1838*fae8755fSJessica Clarke isrc->isrc_handlers++; 1839*fae8755fSJessica Clarke 1840*fae8755fSJessica Clarke ii = intr_ipi_lookup(ipi); 1841*fae8755fSJessica Clarke KASSERT(ii->ii_count == NULL, ("%s: ipi %u reused", __func__, ipi)); 1842*fae8755fSJessica Clarke 1843*fae8755fSJessica Clarke ii->ii_handler = hand; 1844*fae8755fSJessica Clarke ii->ii_handler_arg = arg; 1845*fae8755fSJessica Clarke ii->ii_isrc = isrc; 1846*fae8755fSJessica Clarke strlcpy(ii->ii_name, name, INTR_IPI_NAMELEN); 1847*fae8755fSJessica Clarke ii->ii_count = intr_ipi_setup_counters(name); 1848*fae8755fSJessica Clarke 1849*fae8755fSJessica Clarke PIC_ENABLE_INTR(intr_irq_root_dev, isrc); 1850*fae8755fSJessica Clarke } 1851*fae8755fSJessica Clarke 1852*fae8755fSJessica Clarke void 1853*fae8755fSJessica Clarke intr_ipi_send(cpuset_t cpus, u_int ipi) 1854*fae8755fSJessica Clarke { 1855*fae8755fSJessica Clarke struct intr_ipi *ii; 1856*fae8755fSJessica Clarke 1857*fae8755fSJessica Clarke KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 1858*fae8755fSJessica Clarke 1859*fae8755fSJessica Clarke ii = intr_ipi_lookup(ipi); 1860*fae8755fSJessica Clarke if (ii->ii_count == NULL) 1861*fae8755fSJessica Clarke panic("%s: not setup IPI %u", __func__, ipi); 1862*fae8755fSJessica Clarke 1863*fae8755fSJessica Clarke /* 1864*fae8755fSJessica Clarke * XXX: Surely needed on other architectures too? Either way should be 1865*fae8755fSJessica Clarke * some kind of MI hook defined in an MD header, or the responsibility 1866*fae8755fSJessica Clarke * of the MD caller if not widespread. 1867*fae8755fSJessica Clarke */ 1868*fae8755fSJessica Clarke #ifdef __aarch64__ 1869*fae8755fSJessica Clarke /* 1870*fae8755fSJessica Clarke * Ensure that this CPU's stores will be visible to IPI 1871*fae8755fSJessica Clarke * recipients before starting to send the interrupts. 1872*fae8755fSJessica Clarke */ 1873*fae8755fSJessica Clarke dsb(ishst); 1874*fae8755fSJessica Clarke #endif 1875*fae8755fSJessica Clarke 1876*fae8755fSJessica Clarke PIC_IPI_SEND(intr_irq_root_dev, ii->ii_isrc, cpus, ipi); 1877*fae8755fSJessica Clarke } 1878*fae8755fSJessica Clarke 1879*fae8755fSJessica Clarke /* 1880*fae8755fSJessica Clarke * interrupt controller dispatch function for IPIs. It should 1881*fae8755fSJessica Clarke * be called straight from the interrupt controller, when associated 1882*fae8755fSJessica Clarke * interrupt source is learned. Or from anybody who has an interrupt 1883*fae8755fSJessica Clarke * source mapped. 1884*fae8755fSJessica Clarke */ 1885*fae8755fSJessica Clarke void 1886*fae8755fSJessica Clarke intr_ipi_dispatch(u_int ipi) 1887*fae8755fSJessica Clarke { 1888*fae8755fSJessica Clarke struct intr_ipi *ii; 1889*fae8755fSJessica Clarke 1890*fae8755fSJessica Clarke ii = intr_ipi_lookup(ipi); 1891*fae8755fSJessica Clarke if (ii->ii_count == NULL) 1892*fae8755fSJessica Clarke panic("%s: not setup IPI %u", __func__, ipi); 1893*fae8755fSJessica Clarke 1894*fae8755fSJessica Clarke intr_ipi_increment_count(ii->ii_count, PCPU_GET(cpuid)); 1895*fae8755fSJessica Clarke 1896*fae8755fSJessica Clarke ii->ii_handler(ii->ii_handler_arg); 1897*fae8755fSJessica Clarke } 1898*fae8755fSJessica Clarke #endif 1899