xref: /freebsd/sys/kern/subr_intr.c (revision cff33fa8c8eabe89398d860d07804091ec72b10d)
12b3ad188SAdrian Chadd /*-
2bff6be3eSSvatopluk Kraus  * Copyright (c) 2015-2016 Svatopluk Kraus
3bff6be3eSSvatopluk Kraus  * Copyright (c) 2015-2016 Michal Meloun
42b3ad188SAdrian Chadd  * All rights reserved.
52b3ad188SAdrian Chadd  *
62b3ad188SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
72b3ad188SAdrian Chadd  * modification, are permitted provided that the following conditions
82b3ad188SAdrian Chadd  * are met:
92b3ad188SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
102b3ad188SAdrian Chadd  *    notice, this list of conditions and the following disclaimer.
112b3ad188SAdrian Chadd  * 2. Redistributions in binary form must reproduce the above copyright
122b3ad188SAdrian Chadd  *    notice, this list of conditions and the following disclaimer in the
132b3ad188SAdrian Chadd  *    documentation and/or other materials provided with the distribution.
142b3ad188SAdrian Chadd  *
152b3ad188SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
162b3ad188SAdrian Chadd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
172b3ad188SAdrian Chadd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
182b3ad188SAdrian Chadd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
192b3ad188SAdrian Chadd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
202b3ad188SAdrian Chadd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
212b3ad188SAdrian Chadd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
222b3ad188SAdrian Chadd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
232b3ad188SAdrian Chadd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
242b3ad188SAdrian Chadd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
252b3ad188SAdrian Chadd  * SUCH DAMAGE.
262b3ad188SAdrian Chadd  */
272b3ad188SAdrian Chadd 
282b3ad188SAdrian Chadd #include <sys/cdefs.h>
292b3ad188SAdrian Chadd __FBSDID("$FreeBSD$");
302b3ad188SAdrian Chadd 
312b3ad188SAdrian Chadd /*
322b3ad188SAdrian Chadd  *	New-style Interrupt Framework
332b3ad188SAdrian Chadd  *
34895c8b1cSMichal Meloun  *  TODO: - add support for disconnected PICs.
35895c8b1cSMichal Meloun  *        - to support IPI (PPI) enabling on other CPUs if already started.
36895c8b1cSMichal Meloun  *        - to complete things for removable PICs.
372b3ad188SAdrian Chadd  */
382b3ad188SAdrian Chadd 
392b3ad188SAdrian Chadd #include "opt_ddb.h"
40df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h"
412b3ad188SAdrian Chadd 
422b3ad188SAdrian Chadd #include <sys/param.h>
432b3ad188SAdrian Chadd #include <sys/systm.h>
442b3ad188SAdrian Chadd #include <sys/kernel.h>
45e2e050c8SConrad Meyer #include <sys/lock.h>
46e2e050c8SConrad Meyer #include <sys/mutex.h>
472b3ad188SAdrian Chadd #include <sys/syslog.h>
482b3ad188SAdrian Chadd #include <sys/malloc.h>
492b3ad188SAdrian Chadd #include <sys/proc.h>
502b3ad188SAdrian Chadd #include <sys/queue.h>
512b3ad188SAdrian Chadd #include <sys/bus.h>
522b3ad188SAdrian Chadd #include <sys/interrupt.h>
532b3ad188SAdrian Chadd #include <sys/conf.h>
542b3ad188SAdrian Chadd #include <sys/cpuset.h>
556b42a1f4SAndrew Turner #include <sys/rman.h>
562b3ad188SAdrian Chadd #include <sys/sched.h>
572b3ad188SAdrian Chadd #include <sys/smp.h>
589ed01c32SGleb Smirnoff #include <sys/vmmeter.h>
59df7a2251SAndrew Turner #ifdef HWPMC_HOOKS
60df7a2251SAndrew Turner #include <sys/pmckern.h>
61df7a2251SAndrew Turner #endif
62df7a2251SAndrew Turner 
632b3ad188SAdrian Chadd #include <machine/atomic.h>
642b3ad188SAdrian Chadd #include <machine/intr.h>
652b3ad188SAdrian Chadd #include <machine/cpu.h>
662b3ad188SAdrian Chadd #include <machine/smp.h>
672b3ad188SAdrian Chadd #include <machine/stdarg.h>
682b3ad188SAdrian Chadd 
692b3ad188SAdrian Chadd #ifdef DDB
702b3ad188SAdrian Chadd #include <ddb/ddb.h>
712b3ad188SAdrian Chadd #endif
722b3ad188SAdrian Chadd 
732b3ad188SAdrian Chadd #include "pic_if.h"
743fc155dcSAndrew Turner #include "msi_if.h"
752b3ad188SAdrian Chadd 
762b3ad188SAdrian Chadd #define	INTRNAME_LEN	(2*MAXCOMLEN + 1)
772b3ad188SAdrian Chadd 
782b3ad188SAdrian Chadd #ifdef DEBUG
792b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__);	\
802b3ad188SAdrian Chadd     printf(fmt,##args); } while (0)
812b3ad188SAdrian Chadd #else
822b3ad188SAdrian Chadd #define debugf(fmt, args...)
832b3ad188SAdrian Chadd #endif
842b3ad188SAdrian Chadd 
852b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG);
862b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling");
872b3ad188SAdrian Chadd 
882b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */
892b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf);
902b3ad188SAdrian Chadd 
912b3ad188SAdrian Chadd /* Root interrupt controller stuff. */
925b70c08cSSvatopluk Kraus device_t intr_irq_root_dev;
932b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter;
942b3ad188SAdrian Chadd static void *irq_root_arg;
952b3ad188SAdrian Chadd static u_int irq_root_ipicount;
962b3ad188SAdrian Chadd 
97d1605cdaSAndrew Turner struct intr_pic_child {
98d1605cdaSAndrew Turner 	SLIST_ENTRY(intr_pic_child)	 pc_next;
99d1605cdaSAndrew Turner 	struct intr_pic			*pc_pic;
100d1605cdaSAndrew Turner 	intr_child_irq_filter_t		*pc_filter;
101d1605cdaSAndrew Turner 	void				*pc_filter_arg;
102d1605cdaSAndrew Turner 	uintptr_t			 pc_start;
103d1605cdaSAndrew Turner 	uintptr_t			 pc_length;
104d1605cdaSAndrew Turner };
105d1605cdaSAndrew Turner 
1062b3ad188SAdrian Chadd /* Interrupt controller definition. */
1072b3ad188SAdrian Chadd struct intr_pic {
1082b3ad188SAdrian Chadd 	SLIST_ENTRY(intr_pic)	pic_next;
1092b3ad188SAdrian Chadd 	intptr_t		pic_xref;	/* hardware identification */
1102b3ad188SAdrian Chadd 	device_t		pic_dev;
111c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */
1123fc155dcSAndrew Turner #define	FLAG_PIC	(1 << 0)
1133fc155dcSAndrew Turner #define	FLAG_MSI	(1 << 1)
114c0d52370SAndrew Turner #define	FLAG_TYPE_MASK	(FLAG_PIC | FLAG_MSI)
1153fc155dcSAndrew Turner 	u_int			pic_flags;
116d1605cdaSAndrew Turner 	struct mtx		pic_child_lock;
117d1605cdaSAndrew Turner 	SLIST_HEAD(, intr_pic_child) pic_children;
1182b3ad188SAdrian Chadd };
1192b3ad188SAdrian Chadd 
1202b3ad188SAdrian Chadd static struct mtx pic_list_lock;
1212b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list;
1222b3ad188SAdrian Chadd 
123c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags);
1242b3ad188SAdrian Chadd 
1252b3ad188SAdrian Chadd /* Interrupt source definition. */
1262b3ad188SAdrian Chadd static struct mtx isrc_table_lock;
1272b3ad188SAdrian Chadd static struct intr_irqsrc *irq_sources[NIRQ];
1282b3ad188SAdrian Chadd u_int irq_next_free;
1292b3ad188SAdrian Chadd 
1302b3ad188SAdrian Chadd #ifdef SMP
1312b3ad188SAdrian Chadd static boolean_t irq_assign_cpu = FALSE;
1322b3ad188SAdrian Chadd #endif
1332b3ad188SAdrian Chadd 
1342b3ad188SAdrian Chadd /*
1352b3ad188SAdrian Chadd  * - 2 counters for each I/O interrupt.
1362b3ad188SAdrian Chadd  * - MAXCPU counters for each IPI counters for SMP.
1372b3ad188SAdrian Chadd  */
1382b3ad188SAdrian Chadd #ifdef SMP
1392b3ad188SAdrian Chadd #define INTRCNT_COUNT   (NIRQ * 2 + INTR_IPI_COUNT * MAXCPU)
1402b3ad188SAdrian Chadd #else
1412b3ad188SAdrian Chadd #define INTRCNT_COUNT   (NIRQ * 2)
1422b3ad188SAdrian Chadd #endif
1432b3ad188SAdrian Chadd 
1442b3ad188SAdrian Chadd /* Data for MI statistics reporting. */
1452b3ad188SAdrian Chadd u_long intrcnt[INTRCNT_COUNT];
1462b3ad188SAdrian Chadd char intrnames[INTRCNT_COUNT * INTRNAME_LEN];
1472b3ad188SAdrian Chadd size_t sintrcnt = sizeof(intrcnt);
1482b3ad188SAdrian Chadd size_t sintrnames = sizeof(intrnames);
1492b3ad188SAdrian Chadd static u_int intrcnt_index;
1502b3ad188SAdrian Chadd 
151895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id);
152895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc);
153609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id);
154895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref,
155895c8b1cSMichal Meloun     struct intr_map_data **data);
156895c8b1cSMichal Meloun 
1572b3ad188SAdrian Chadd /*
1582b3ad188SAdrian Chadd  *  Interrupt framework initialization routine.
1592b3ad188SAdrian Chadd  */
1602b3ad188SAdrian Chadd static void
1612b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused)
1622b3ad188SAdrian Chadd {
1632b3ad188SAdrian Chadd 
1642b3ad188SAdrian Chadd 	SLIST_INIT(&pic_list);
1652b3ad188SAdrian Chadd 	mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF);
1663fc155dcSAndrew Turner 
1672b3ad188SAdrian Chadd 	mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF);
1682b3ad188SAdrian Chadd }
1692b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL);
1702b3ad188SAdrian Chadd 
1712b3ad188SAdrian Chadd static void
1722b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index)
1732b3ad188SAdrian Chadd {
1742b3ad188SAdrian Chadd 
1752b3ad188SAdrian Chadd 	snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s",
1762b3ad188SAdrian Chadd 	    INTRNAME_LEN - 1, name);
1772b3ad188SAdrian Chadd }
1782b3ad188SAdrian Chadd 
1792b3ad188SAdrian Chadd /*
1802b3ad188SAdrian Chadd  *  Update name for interrupt source with interrupt event.
1812b3ad188SAdrian Chadd  */
1822b3ad188SAdrian Chadd static void
1832b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc)
1842b3ad188SAdrian Chadd {
1852b3ad188SAdrian Chadd 
1862b3ad188SAdrian Chadd 	/* QQQ: What about stray counter name? */
1872b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
1882b3ad188SAdrian Chadd 	intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index);
1892b3ad188SAdrian Chadd }
1902b3ad188SAdrian Chadd 
1912b3ad188SAdrian Chadd /*
1922b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt counter increment.
1932b3ad188SAdrian Chadd  */
1942b3ad188SAdrian Chadd static inline void
1952b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc)
1962b3ad188SAdrian Chadd {
1972b3ad188SAdrian Chadd 
198bff6be3eSSvatopluk Kraus 	if (isrc->isrc_flags & INTR_ISRCF_PPI)
199bff6be3eSSvatopluk Kraus 		atomic_add_long(&isrc->isrc_count[0], 1);
200bff6be3eSSvatopluk Kraus 	else
2012b3ad188SAdrian Chadd 		isrc->isrc_count[0]++;
2022b3ad188SAdrian Chadd }
2032b3ad188SAdrian Chadd 
2042b3ad188SAdrian Chadd /*
2052b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt stray counter increment.
2062b3ad188SAdrian Chadd  */
2072b3ad188SAdrian Chadd static inline void
2082b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc)
2092b3ad188SAdrian Chadd {
2102b3ad188SAdrian Chadd 
2112b3ad188SAdrian Chadd 	isrc->isrc_count[1]++;
2122b3ad188SAdrian Chadd }
2132b3ad188SAdrian Chadd 
2142b3ad188SAdrian Chadd /*
2152b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt name update.
2162b3ad188SAdrian Chadd  */
2172b3ad188SAdrian Chadd static void
2182b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name)
2192b3ad188SAdrian Chadd {
2202b3ad188SAdrian Chadd 	char str[INTRNAME_LEN];
2212b3ad188SAdrian Chadd 
2222b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
2232b3ad188SAdrian Chadd 
2242b3ad188SAdrian Chadd 	if (name != NULL) {
2252b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name);
2262b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index);
2272b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name,
2282b3ad188SAdrian Chadd 		    name);
2292b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index + 1);
2302b3ad188SAdrian Chadd 	} else {
2312b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name);
2322b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index);
2332b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name);
2342b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index + 1);
2352b3ad188SAdrian Chadd 	}
2362b3ad188SAdrian Chadd }
2372b3ad188SAdrian Chadd 
2382b3ad188SAdrian Chadd /*
2392b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt counters setup.
2402b3ad188SAdrian Chadd  */
2412b3ad188SAdrian Chadd static void
2422b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc)
2432b3ad188SAdrian Chadd {
2442b3ad188SAdrian Chadd 	u_int index;
2452b3ad188SAdrian Chadd 
2462b3ad188SAdrian Chadd 	/*
2472b3ad188SAdrian Chadd 	 *  XXX - it does not work well with removable controllers and
2482b3ad188SAdrian Chadd 	 *        interrupt sources !!!
2492b3ad188SAdrian Chadd 	 */
2502b3ad188SAdrian Chadd 	index = atomic_fetchadd_int(&intrcnt_index, 2);
2512b3ad188SAdrian Chadd 	isrc->isrc_index = index;
2522b3ad188SAdrian Chadd 	isrc->isrc_count = &intrcnt[index];
2532b3ad188SAdrian Chadd 	isrc_update_name(isrc, NULL);
2542b3ad188SAdrian Chadd }
2552b3ad188SAdrian Chadd 
256bff6be3eSSvatopluk Kraus /*
257bff6be3eSSvatopluk Kraus  *  Virtualization for interrupt source interrupt counters release.
258bff6be3eSSvatopluk Kraus  */
259bff6be3eSSvatopluk Kraus static void
260bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc)
261bff6be3eSSvatopluk Kraus {
262bff6be3eSSvatopluk Kraus 
263bff6be3eSSvatopluk Kraus 	panic("%s: not implemented", __func__);
264bff6be3eSSvatopluk Kraus }
265bff6be3eSSvatopluk Kraus 
2662b3ad188SAdrian Chadd #ifdef SMP
2672b3ad188SAdrian Chadd /*
2682b3ad188SAdrian Chadd  *  Virtualization for interrupt source IPI counters setup.
2692b3ad188SAdrian Chadd  */
2705b70c08cSSvatopluk Kraus u_long *
2715b70c08cSSvatopluk Kraus intr_ipi_setup_counters(const char *name)
2722b3ad188SAdrian Chadd {
2732b3ad188SAdrian Chadd 	u_int index, i;
2742b3ad188SAdrian Chadd 	char str[INTRNAME_LEN];
2752b3ad188SAdrian Chadd 
2762b3ad188SAdrian Chadd 	index = atomic_fetchadd_int(&intrcnt_index, MAXCPU);
2772b3ad188SAdrian Chadd 	for (i = 0; i < MAXCPU; i++) {
2782b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name);
2792b3ad188SAdrian Chadd 		intrcnt_setname(str, index + i);
2802b3ad188SAdrian Chadd 	}
2815b70c08cSSvatopluk Kraus 	return (&intrcnt[index]);
2822b3ad188SAdrian Chadd }
2832b3ad188SAdrian Chadd #endif
2842b3ad188SAdrian Chadd 
2852b3ad188SAdrian Chadd /*
2862b3ad188SAdrian Chadd  *  Main interrupt dispatch handler. It's called straight
2872b3ad188SAdrian Chadd  *  from the assembler, where CPU interrupt is served.
2882b3ad188SAdrian Chadd  */
2892b3ad188SAdrian Chadd void
2902b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf)
2912b3ad188SAdrian Chadd {
2922b3ad188SAdrian Chadd 	struct trapframe * oldframe;
2932b3ad188SAdrian Chadd 	struct thread * td;
2942b3ad188SAdrian Chadd 
2952b3ad188SAdrian Chadd 	KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__));
2962b3ad188SAdrian Chadd 
29783c9dea1SGleb Smirnoff 	VM_CNT_INC(v_intr);
2982b3ad188SAdrian Chadd 	critical_enter();
2992b3ad188SAdrian Chadd 	td = curthread;
3002b3ad188SAdrian Chadd 	oldframe = td->td_intr_frame;
3012b3ad188SAdrian Chadd 	td->td_intr_frame = tf;
3022b3ad188SAdrian Chadd 	irq_root_filter(irq_root_arg);
3032b3ad188SAdrian Chadd 	td->td_intr_frame = oldframe;
3042b3ad188SAdrian Chadd 	critical_exit();
305df7a2251SAndrew Turner #ifdef HWPMC_HOOKS
306974692e3SAndrew Turner 	if (pmc_hook && TRAPF_USERMODE(tf) &&
307974692e3SAndrew Turner 	    (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN))
308df7a2251SAndrew Turner 		pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf);
309df7a2251SAndrew Turner #endif
3102b3ad188SAdrian Chadd }
3112b3ad188SAdrian Chadd 
312d1605cdaSAndrew Turner int
313d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq)
314d1605cdaSAndrew Turner {
315d1605cdaSAndrew Turner 	struct intr_pic_child *child;
316d1605cdaSAndrew Turner 	bool found;
317d1605cdaSAndrew Turner 
318d1605cdaSAndrew Turner 	found = false;
319d1605cdaSAndrew Turner 	mtx_lock_spin(&parent->pic_child_lock);
320d1605cdaSAndrew Turner 	SLIST_FOREACH(child, &parent->pic_children, pc_next) {
321d1605cdaSAndrew Turner 		if (child->pc_start <= irq &&
322d1605cdaSAndrew Turner 		    irq < (child->pc_start + child->pc_length)) {
323d1605cdaSAndrew Turner 			found = true;
324d1605cdaSAndrew Turner 			break;
325d1605cdaSAndrew Turner 		}
326d1605cdaSAndrew Turner 	}
327d1605cdaSAndrew Turner 	mtx_unlock_spin(&parent->pic_child_lock);
328d1605cdaSAndrew Turner 
329d1605cdaSAndrew Turner 	if (found)
330d1605cdaSAndrew Turner 		return (child->pc_filter(child->pc_filter_arg, irq));
331d1605cdaSAndrew Turner 
332d1605cdaSAndrew Turner 	return (FILTER_STRAY);
333d1605cdaSAndrew Turner }
334d1605cdaSAndrew Turner 
3352b3ad188SAdrian Chadd /*
3362b3ad188SAdrian Chadd  *  interrupt controller dispatch function for interrupts. It should
3372b3ad188SAdrian Chadd  *  be called straight from the interrupt controller, when associated interrupt
3382b3ad188SAdrian Chadd  *  source is learned.
3392b3ad188SAdrian Chadd  */
340bff6be3eSSvatopluk Kraus int
341bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf)
3422b3ad188SAdrian Chadd {
3432b3ad188SAdrian Chadd 
3442b3ad188SAdrian Chadd 	KASSERT(isrc != NULL, ("%s: no source", __func__));
3452b3ad188SAdrian Chadd 
3462b3ad188SAdrian Chadd 	isrc_increment_count(isrc);
3472b3ad188SAdrian Chadd 
3482b3ad188SAdrian Chadd #ifdef INTR_SOLO
3492b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
3502b3ad188SAdrian Chadd 		int error;
3512b3ad188SAdrian Chadd 		error = isrc->isrc_filter(isrc->isrc_arg, tf);
3522b3ad188SAdrian Chadd 		PIC_POST_FILTER(isrc->isrc_dev, isrc);
3532b3ad188SAdrian Chadd 		if (error == FILTER_HANDLED)
354bff6be3eSSvatopluk Kraus 			return (0);
3552b3ad188SAdrian Chadd 	} else
3562b3ad188SAdrian Chadd #endif
3572b3ad188SAdrian Chadd 	if (isrc->isrc_event != NULL) {
3582b3ad188SAdrian Chadd 		if (intr_event_handle(isrc->isrc_event, tf) == 0)
359bff6be3eSSvatopluk Kraus 			return (0);
3602b3ad188SAdrian Chadd 	}
3612b3ad188SAdrian Chadd 
3622b3ad188SAdrian Chadd 	isrc_increment_straycount(isrc);
363bff6be3eSSvatopluk Kraus 	return (EINVAL);
3642b3ad188SAdrian Chadd }
3652b3ad188SAdrian Chadd 
3662b3ad188SAdrian Chadd /*
3672b3ad188SAdrian Chadd  *  Alloc unique interrupt number (resource handle) for interrupt source.
3682b3ad188SAdrian Chadd  *
3692b3ad188SAdrian Chadd  *  There could be various strategies how to allocate free interrupt number
3702b3ad188SAdrian Chadd  *  (resource handle) for new interrupt source.
3712b3ad188SAdrian Chadd  *
3722b3ad188SAdrian Chadd  *  1. Handles are always allocated forward, so handles are not recycled
3732b3ad188SAdrian Chadd  *     immediately. However, if only one free handle left which is reused
3742b3ad188SAdrian Chadd  *     constantly...
3752b3ad188SAdrian Chadd  */
376bff6be3eSSvatopluk Kraus static inline int
377bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc)
3782b3ad188SAdrian Chadd {
3792b3ad188SAdrian Chadd 	u_int maxirqs, irq;
3802b3ad188SAdrian Chadd 
3812b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
3822b3ad188SAdrian Chadd 
3832b3ad188SAdrian Chadd 	maxirqs = nitems(irq_sources);
3842b3ad188SAdrian Chadd 	if (irq_next_free >= maxirqs)
3852b3ad188SAdrian Chadd 		return (ENOSPC);
3862b3ad188SAdrian Chadd 
3872b3ad188SAdrian Chadd 	for (irq = irq_next_free; irq < maxirqs; irq++) {
3882b3ad188SAdrian Chadd 		if (irq_sources[irq] == NULL)
3892b3ad188SAdrian Chadd 			goto found;
3902b3ad188SAdrian Chadd 	}
3912b3ad188SAdrian Chadd 	for (irq = 0; irq < irq_next_free; irq++) {
3922b3ad188SAdrian Chadd 		if (irq_sources[irq] == NULL)
3932b3ad188SAdrian Chadd 			goto found;
3942b3ad188SAdrian Chadd 	}
3952b3ad188SAdrian Chadd 
3962b3ad188SAdrian Chadd 	irq_next_free = maxirqs;
3972b3ad188SAdrian Chadd 	return (ENOSPC);
3982b3ad188SAdrian Chadd 
3992b3ad188SAdrian Chadd found:
4002b3ad188SAdrian Chadd 	isrc->isrc_irq = irq;
4012b3ad188SAdrian Chadd 	irq_sources[irq] = isrc;
4022b3ad188SAdrian Chadd 
4032b3ad188SAdrian Chadd 	irq_next_free = irq + 1;
4042b3ad188SAdrian Chadd 	if (irq_next_free >= maxirqs)
4052b3ad188SAdrian Chadd 		irq_next_free = 0;
4062b3ad188SAdrian Chadd 	return (0);
4072b3ad188SAdrian Chadd }
408bff6be3eSSvatopluk Kraus 
4092b3ad188SAdrian Chadd /*
4102b3ad188SAdrian Chadd  *  Free unique interrupt number (resource handle) from interrupt source.
4112b3ad188SAdrian Chadd  */
412bff6be3eSSvatopluk Kraus static inline int
4132b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc)
4142b3ad188SAdrian Chadd {
4152b3ad188SAdrian Chadd 
416bff6be3eSSvatopluk Kraus 	mtx_assert(&isrc_table_lock, MA_OWNED);
4172b3ad188SAdrian Chadd 
418bff6be3eSSvatopluk Kraus 	if (isrc->isrc_irq >= nitems(irq_sources))
4192b3ad188SAdrian Chadd 		return (EINVAL);
420bff6be3eSSvatopluk Kraus 	if (irq_sources[isrc->isrc_irq] != isrc)
4212b3ad188SAdrian Chadd 		return (EINVAL);
4222b3ad188SAdrian Chadd 
4232b3ad188SAdrian Chadd 	irq_sources[isrc->isrc_irq] = NULL;
4248442087fSMichal Meloun 	isrc->isrc_irq = INTR_IRQ_INVALID;	/* just to be safe */
4252b3ad188SAdrian Chadd 	return (0);
4262b3ad188SAdrian Chadd }
427bff6be3eSSvatopluk Kraus 
4282b3ad188SAdrian Chadd /*
429bff6be3eSSvatopluk Kraus  *  Initialize interrupt source and register it into global interrupt table.
4302b3ad188SAdrian Chadd  */
431bff6be3eSSvatopluk Kraus int
432bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags,
433bff6be3eSSvatopluk Kraus     const char *fmt, ...)
4342b3ad188SAdrian Chadd {
435bff6be3eSSvatopluk Kraus 	int error;
436bff6be3eSSvatopluk Kraus 	va_list ap;
4372b3ad188SAdrian Chadd 
438bff6be3eSSvatopluk Kraus 	bzero(isrc, sizeof(struct intr_irqsrc));
439bff6be3eSSvatopluk Kraus 	isrc->isrc_dev = dev;
4408442087fSMichal Meloun 	isrc->isrc_irq = INTR_IRQ_INVALID;	/* just to be safe */
441bff6be3eSSvatopluk Kraus 	isrc->isrc_flags = flags;
4422b3ad188SAdrian Chadd 
443bff6be3eSSvatopluk Kraus 	va_start(ap, fmt);
444bff6be3eSSvatopluk Kraus 	vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap);
445bff6be3eSSvatopluk Kraus 	va_end(ap);
446bff6be3eSSvatopluk Kraus 
447bff6be3eSSvatopluk Kraus 	mtx_lock(&isrc_table_lock);
448bff6be3eSSvatopluk Kraus 	error = isrc_alloc_irq(isrc);
449bff6be3eSSvatopluk Kraus 	if (error != 0) {
450bff6be3eSSvatopluk Kraus 		mtx_unlock(&isrc_table_lock);
451bff6be3eSSvatopluk Kraus 		return (error);
4522b3ad188SAdrian Chadd 	}
453bff6be3eSSvatopluk Kraus 	/*
454bff6be3eSSvatopluk Kraus 	 * Setup interrupt counters, but not for IPI sources. Those are setup
455bff6be3eSSvatopluk Kraus 	 * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust
456bff6be3eSSvatopluk Kraus 	 * our counter pool.
457bff6be3eSSvatopluk Kraus 	 */
458bff6be3eSSvatopluk Kraus 	if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0)
459bff6be3eSSvatopluk Kraus 		isrc_setup_counters(isrc);
460bff6be3eSSvatopluk Kraus 	mtx_unlock(&isrc_table_lock);
461bff6be3eSSvatopluk Kraus 	return (0);
4622b3ad188SAdrian Chadd }
4632b3ad188SAdrian Chadd 
4642b3ad188SAdrian Chadd /*
465bff6be3eSSvatopluk Kraus  *  Deregister interrupt source from global interrupt table.
466bff6be3eSSvatopluk Kraus  */
467bff6be3eSSvatopluk Kraus int
468bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc)
469bff6be3eSSvatopluk Kraus {
470bff6be3eSSvatopluk Kraus 	int error;
471bff6be3eSSvatopluk Kraus 
472bff6be3eSSvatopluk Kraus 	mtx_lock(&isrc_table_lock);
473bff6be3eSSvatopluk Kraus 	if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0)
474bff6be3eSSvatopluk Kraus 		isrc_release_counters(isrc);
475bff6be3eSSvatopluk Kraus 	error = isrc_free_irq(isrc);
476bff6be3eSSvatopluk Kraus 	mtx_unlock(&isrc_table_lock);
477bff6be3eSSvatopluk Kraus 	return (error);
478bff6be3eSSvatopluk Kraus }
479bff6be3eSSvatopluk Kraus 
4805b613c19SSvatopluk Kraus #ifdef SMP
4815b613c19SSvatopluk Kraus /*
4825b613c19SSvatopluk Kraus  *  A support function for a PIC to decide if provided ISRC should be inited
4835b613c19SSvatopluk Kraus  *  on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of
4845b613c19SSvatopluk Kraus  *  struct intr_irqsrc is the following:
4855b613c19SSvatopluk Kraus  *
4865b613c19SSvatopluk Kraus  *     If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus
4875b613c19SSvatopluk Kraus  *     set in isrc_cpu. If not, the ISRC should be inited on every cpu and
4885b613c19SSvatopluk Kraus  *     isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct.
4895b613c19SSvatopluk Kraus  */
4905b613c19SSvatopluk Kraus bool
4915b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu)
4925b613c19SSvatopluk Kraus {
4935b613c19SSvatopluk Kraus 
4945b613c19SSvatopluk Kraus 	if (isrc->isrc_handlers == 0)
4955b613c19SSvatopluk Kraus 		return (false);
4965b613c19SSvatopluk Kraus 	if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0)
4975b613c19SSvatopluk Kraus 		return (false);
4985b613c19SSvatopluk Kraus 	if (isrc->isrc_flags & INTR_ISRCF_BOUND)
4995b613c19SSvatopluk Kraus 		return (CPU_ISSET(cpu, &isrc->isrc_cpu));
5005b613c19SSvatopluk Kraus 
5015b613c19SSvatopluk Kraus 	CPU_SET(cpu, &isrc->isrc_cpu);
5025b613c19SSvatopluk Kraus 	return (true);
5035b613c19SSvatopluk Kraus }
5045b613c19SSvatopluk Kraus #endif
5055b613c19SSvatopluk Kraus 
5062b3ad188SAdrian Chadd #ifdef INTR_SOLO
5072b3ad188SAdrian Chadd /*
5082b3ad188SAdrian Chadd  *  Setup filter into interrupt source.
5092b3ad188SAdrian Chadd  */
5102b3ad188SAdrian Chadd static int
5112b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name,
5122b3ad188SAdrian Chadd     intr_irq_filter_t *filter, void *arg, void **cookiep)
5132b3ad188SAdrian Chadd {
5142b3ad188SAdrian Chadd 
5152b3ad188SAdrian Chadd 	if (filter == NULL)
5162b3ad188SAdrian Chadd 		return (EINVAL);
5172b3ad188SAdrian Chadd 
5182b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
5192b3ad188SAdrian Chadd 	/*
5202b3ad188SAdrian Chadd 	 * Make sure that we do not mix the two ways
5212b3ad188SAdrian Chadd 	 * how we handle interrupt sources.
5222b3ad188SAdrian Chadd 	 */
5232b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) {
5242b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
5252b3ad188SAdrian Chadd 		return (EBUSY);
5262b3ad188SAdrian Chadd 	}
5272b3ad188SAdrian Chadd 	isrc->isrc_filter = filter;
5282b3ad188SAdrian Chadd 	isrc->isrc_arg = arg;
5292b3ad188SAdrian Chadd 	isrc_update_name(isrc, name);
5302b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
5312b3ad188SAdrian Chadd 
5322b3ad188SAdrian Chadd 	*cookiep = isrc;
5332b3ad188SAdrian Chadd 	return (0);
5342b3ad188SAdrian Chadd }
5352b3ad188SAdrian Chadd #endif
5362b3ad188SAdrian Chadd 
5372b3ad188SAdrian Chadd /*
5382b3ad188SAdrian Chadd  *  Interrupt source pre_ithread method for MI interrupt framework.
5392b3ad188SAdrian Chadd  */
5402b3ad188SAdrian Chadd static void
5412b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg)
5422b3ad188SAdrian Chadd {
5432b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
5442b3ad188SAdrian Chadd 
5452b3ad188SAdrian Chadd 	PIC_PRE_ITHREAD(isrc->isrc_dev, isrc);
5462b3ad188SAdrian Chadd }
5472b3ad188SAdrian Chadd 
5482b3ad188SAdrian Chadd /*
5492b3ad188SAdrian Chadd  *  Interrupt source post_ithread method for MI interrupt framework.
5502b3ad188SAdrian Chadd  */
5512b3ad188SAdrian Chadd static void
5522b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg)
5532b3ad188SAdrian Chadd {
5542b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
5552b3ad188SAdrian Chadd 
5562b3ad188SAdrian Chadd 	PIC_POST_ITHREAD(isrc->isrc_dev, isrc);
5572b3ad188SAdrian Chadd }
5582b3ad188SAdrian Chadd 
5592b3ad188SAdrian Chadd /*
5602b3ad188SAdrian Chadd  *  Interrupt source post_filter method for MI interrupt framework.
5612b3ad188SAdrian Chadd  */
5622b3ad188SAdrian Chadd static void
5632b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg)
5642b3ad188SAdrian Chadd {
5652b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
5662b3ad188SAdrian Chadd 
5672b3ad188SAdrian Chadd 	PIC_POST_FILTER(isrc->isrc_dev, isrc);
5682b3ad188SAdrian Chadd }
5692b3ad188SAdrian Chadd 
5702b3ad188SAdrian Chadd /*
5712b3ad188SAdrian Chadd  *  Interrupt source assign_cpu method for MI interrupt framework.
5722b3ad188SAdrian Chadd  */
5732b3ad188SAdrian Chadd static int
5742b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu)
5752b3ad188SAdrian Chadd {
5762b3ad188SAdrian Chadd #ifdef SMP
5772b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
5782b3ad188SAdrian Chadd 	int error;
5792b3ad188SAdrian Chadd 
5805b70c08cSSvatopluk Kraus 	if (isrc->isrc_dev != intr_irq_root_dev)
5812b3ad188SAdrian Chadd 		return (EINVAL);
5822b3ad188SAdrian Chadd 
5832b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
5842b3ad188SAdrian Chadd 	if (cpu == NOCPU) {
5852b3ad188SAdrian Chadd 		CPU_ZERO(&isrc->isrc_cpu);
5862b3ad188SAdrian Chadd 		isrc->isrc_flags &= ~INTR_ISRCF_BOUND;
5872b3ad188SAdrian Chadd 	} else {
5882b3ad188SAdrian Chadd 		CPU_SETOF(cpu, &isrc->isrc_cpu);
5892b3ad188SAdrian Chadd 		isrc->isrc_flags |= INTR_ISRCF_BOUND;
5902b3ad188SAdrian Chadd 	}
5912b3ad188SAdrian Chadd 
5922b3ad188SAdrian Chadd 	/*
5932b3ad188SAdrian Chadd 	 * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or
5942b3ad188SAdrian Chadd 	 * re-balance it to another CPU or enable it on more CPUs. However,
5952b3ad188SAdrian Chadd 	 * PIC is expected to change isrc_cpu appropriately to keep us well
596e3043798SPedro F. Giffuni 	 * informed if the call is successful.
5972b3ad188SAdrian Chadd 	 */
5982b3ad188SAdrian Chadd 	if (irq_assign_cpu) {
599bff6be3eSSvatopluk Kraus 		error = PIC_BIND_INTR(isrc->isrc_dev, isrc);
6002b3ad188SAdrian Chadd 		if (error) {
6012b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu);
6022b3ad188SAdrian Chadd 			mtx_unlock(&isrc_table_lock);
6032b3ad188SAdrian Chadd 			return (error);
6042b3ad188SAdrian Chadd 		}
6052b3ad188SAdrian Chadd 	}
6062b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6072b3ad188SAdrian Chadd 	return (0);
6082b3ad188SAdrian Chadd #else
6092b3ad188SAdrian Chadd 	return (EOPNOTSUPP);
6102b3ad188SAdrian Chadd #endif
6112b3ad188SAdrian Chadd }
6122b3ad188SAdrian Chadd 
6132b3ad188SAdrian Chadd /*
6142b3ad188SAdrian Chadd  *  Create interrupt event for interrupt source.
6152b3ad188SAdrian Chadd  */
6162b3ad188SAdrian Chadd static int
6172b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc)
6182b3ad188SAdrian Chadd {
6192b3ad188SAdrian Chadd 	struct intr_event *ie;
6202b3ad188SAdrian Chadd 	int error;
6212b3ad188SAdrian Chadd 
6222b3ad188SAdrian Chadd 	error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq,
6232b3ad188SAdrian Chadd 	    intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter,
6242b3ad188SAdrian Chadd 	    intr_isrc_assign_cpu, "%s:", isrc->isrc_name);
6252b3ad188SAdrian Chadd 	if (error)
6262b3ad188SAdrian Chadd 		return (error);
6272b3ad188SAdrian Chadd 
6282b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6292b3ad188SAdrian Chadd 	/*
6302b3ad188SAdrian Chadd 	 * Make sure that we do not mix the two ways
6312b3ad188SAdrian Chadd 	 * how we handle interrupt sources. Let contested event wins.
6322b3ad188SAdrian Chadd 	 */
633169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
6342b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) {
635169e6abdSSvatopluk Kraus #else
636169e6abdSSvatopluk Kraus 	if (isrc->isrc_event != NULL) {
637169e6abdSSvatopluk Kraus #endif
6382b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
6392b3ad188SAdrian Chadd 		intr_event_destroy(ie);
6402b3ad188SAdrian Chadd 		return (isrc->isrc_event != NULL ? EBUSY : 0);
6412b3ad188SAdrian Chadd 	}
6422b3ad188SAdrian Chadd 	isrc->isrc_event = ie;
6432b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6442b3ad188SAdrian Chadd 
6452b3ad188SAdrian Chadd 	return (0);
6462b3ad188SAdrian Chadd }
6472b3ad188SAdrian Chadd #ifdef notyet
6482b3ad188SAdrian Chadd /*
6492b3ad188SAdrian Chadd  *  Destroy interrupt event for interrupt source.
6502b3ad188SAdrian Chadd  */
6512b3ad188SAdrian Chadd static void
6522b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc)
6532b3ad188SAdrian Chadd {
6542b3ad188SAdrian Chadd 	struct intr_event *ie;
6552b3ad188SAdrian Chadd 
6562b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6572b3ad188SAdrian Chadd 	ie = isrc->isrc_event;
6582b3ad188SAdrian Chadd 	isrc->isrc_event = NULL;
6592b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6602b3ad188SAdrian Chadd 
6612b3ad188SAdrian Chadd 	if (ie != NULL)
6622b3ad188SAdrian Chadd 		intr_event_destroy(ie);
6632b3ad188SAdrian Chadd }
6642b3ad188SAdrian Chadd #endif
6652b3ad188SAdrian Chadd /*
6662b3ad188SAdrian Chadd  *  Add handler to interrupt source.
6672b3ad188SAdrian Chadd  */
6682b3ad188SAdrian Chadd static int
6692b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name,
6702b3ad188SAdrian Chadd     driver_filter_t filter, driver_intr_t handler, void *arg,
6712b3ad188SAdrian Chadd     enum intr_type flags, void **cookiep)
6722b3ad188SAdrian Chadd {
6732b3ad188SAdrian Chadd 	int error;
6742b3ad188SAdrian Chadd 
6752b3ad188SAdrian Chadd 	if (isrc->isrc_event == NULL) {
6762b3ad188SAdrian Chadd 		error = isrc_event_create(isrc);
6772b3ad188SAdrian Chadd 		if (error)
6782b3ad188SAdrian Chadd 			return (error);
6792b3ad188SAdrian Chadd 	}
6802b3ad188SAdrian Chadd 
6812b3ad188SAdrian Chadd 	error = intr_event_add_handler(isrc->isrc_event, name, filter, handler,
6822b3ad188SAdrian Chadd 	    arg, intr_priority(flags), flags, cookiep);
6832b3ad188SAdrian Chadd 	if (error == 0) {
6842b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
6852b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
6862b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
6872b3ad188SAdrian Chadd 	}
6882b3ad188SAdrian Chadd 
6892b3ad188SAdrian Chadd 	return (error);
6902b3ad188SAdrian Chadd }
6912b3ad188SAdrian Chadd 
6922b3ad188SAdrian Chadd /*
6932b3ad188SAdrian Chadd  *  Lookup interrupt controller locked.
6942b3ad188SAdrian Chadd  */
695bff6be3eSSvatopluk Kraus static inline struct intr_pic *
696c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags)
6972b3ad188SAdrian Chadd {
6982b3ad188SAdrian Chadd 	struct intr_pic *pic;
6992b3ad188SAdrian Chadd 
7002b3ad188SAdrian Chadd 	mtx_assert(&pic_list_lock, MA_OWNED);
7012b3ad188SAdrian Chadd 
7024be58cbaSSvatopluk Kraus 	if (dev == NULL && xref == 0)
7034be58cbaSSvatopluk Kraus 		return (NULL);
7044be58cbaSSvatopluk Kraus 
7054be58cbaSSvatopluk Kraus 	/* Note that pic->pic_dev is never NULL on registered PIC. */
7062b3ad188SAdrian Chadd 	SLIST_FOREACH(pic, &pic_list, pic_next) {
707c0d52370SAndrew Turner 		if ((pic->pic_flags & FLAG_TYPE_MASK) !=
708c0d52370SAndrew Turner 		    (flags & FLAG_TYPE_MASK))
709c0d52370SAndrew Turner 			continue;
710c0d52370SAndrew Turner 
7114be58cbaSSvatopluk Kraus 		if (dev == NULL) {
7124be58cbaSSvatopluk Kraus 			if (xref == pic->pic_xref)
7134be58cbaSSvatopluk Kraus 				return (pic);
7144be58cbaSSvatopluk Kraus 		} else if (xref == 0 || pic->pic_xref == 0) {
7154be58cbaSSvatopluk Kraus 			if (dev == pic->pic_dev)
7164be58cbaSSvatopluk Kraus 				return (pic);
7174be58cbaSSvatopluk Kraus 		} else if (xref == pic->pic_xref && dev == pic->pic_dev)
7182b3ad188SAdrian Chadd 				return (pic);
7192b3ad188SAdrian Chadd 	}
7202b3ad188SAdrian Chadd 	return (NULL);
7212b3ad188SAdrian Chadd }
7222b3ad188SAdrian Chadd 
7232b3ad188SAdrian Chadd /*
7242b3ad188SAdrian Chadd  *  Lookup interrupt controller.
7252b3ad188SAdrian Chadd  */
7262b3ad188SAdrian Chadd static struct intr_pic *
727c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags)
7282b3ad188SAdrian Chadd {
7292b3ad188SAdrian Chadd 	struct intr_pic *pic;
7302b3ad188SAdrian Chadd 
7312b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
732c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
7332b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
7342b3ad188SAdrian Chadd 	return (pic);
7352b3ad188SAdrian Chadd }
7362b3ad188SAdrian Chadd 
7372b3ad188SAdrian Chadd /*
7382b3ad188SAdrian Chadd  *  Create interrupt controller.
7392b3ad188SAdrian Chadd  */
7402b3ad188SAdrian Chadd static struct intr_pic *
741c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags)
7422b3ad188SAdrian Chadd {
7432b3ad188SAdrian Chadd 	struct intr_pic *pic;
7442b3ad188SAdrian Chadd 
7452b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
746c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
7472b3ad188SAdrian Chadd 	if (pic != NULL) {
7482b3ad188SAdrian Chadd 		mtx_unlock(&pic_list_lock);
7492b3ad188SAdrian Chadd 		return (pic);
7502b3ad188SAdrian Chadd 	}
7512b3ad188SAdrian Chadd 	pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO);
752b48c6083SAndrew Turner 	if (pic == NULL) {
753b48c6083SAndrew Turner 		mtx_unlock(&pic_list_lock);
754b48c6083SAndrew Turner 		return (NULL);
755b48c6083SAndrew Turner 	}
7562b3ad188SAdrian Chadd 	pic->pic_xref = xref;
7572b3ad188SAdrian Chadd 	pic->pic_dev = dev;
758c0d52370SAndrew Turner 	pic->pic_flags = flags;
759d1605cdaSAndrew Turner 	mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN);
7602b3ad188SAdrian Chadd 	SLIST_INSERT_HEAD(&pic_list, pic, pic_next);
7612b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
7622b3ad188SAdrian Chadd 
7632b3ad188SAdrian Chadd 	return (pic);
7642b3ad188SAdrian Chadd }
7652b3ad188SAdrian Chadd #ifdef notyet
7662b3ad188SAdrian Chadd /*
7672b3ad188SAdrian Chadd  *  Destroy interrupt controller.
7682b3ad188SAdrian Chadd  */
7692b3ad188SAdrian Chadd static void
770c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags)
7712b3ad188SAdrian Chadd {
7722b3ad188SAdrian Chadd 	struct intr_pic *pic;
7732b3ad188SAdrian Chadd 
7742b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
775c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
7762b3ad188SAdrian Chadd 	if (pic == NULL) {
7772b3ad188SAdrian Chadd 		mtx_unlock(&pic_list_lock);
7782b3ad188SAdrian Chadd 		return;
7792b3ad188SAdrian Chadd 	}
7802b3ad188SAdrian Chadd 	SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next);
7812b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
7822b3ad188SAdrian Chadd 
7832b3ad188SAdrian Chadd 	free(pic, M_INTRNG);
7842b3ad188SAdrian Chadd }
7852b3ad188SAdrian Chadd #endif
7862b3ad188SAdrian Chadd /*
7872b3ad188SAdrian Chadd  *  Register interrupt controller.
7882b3ad188SAdrian Chadd  */
7899346e913SAndrew Turner struct intr_pic *
7902b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref)
7912b3ad188SAdrian Chadd {
7922b3ad188SAdrian Chadd 	struct intr_pic *pic;
7932b3ad188SAdrian Chadd 
7944be58cbaSSvatopluk Kraus 	if (dev == NULL)
7959346e913SAndrew Turner 		return (NULL);
796c0d52370SAndrew Turner 	pic = pic_create(dev, xref, FLAG_PIC);
7972b3ad188SAdrian Chadd 	if (pic == NULL)
7989346e913SAndrew Turner 		return (NULL);
7992b3ad188SAdrian Chadd 
800*cff33fa8SEd Maste 	debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic,
801*cff33fa8SEd Maste 	    device_get_nameunit(dev), dev, (uintmax_t)xref);
8029346e913SAndrew Turner 	return (pic);
8032b3ad188SAdrian Chadd }
8042b3ad188SAdrian Chadd 
8052b3ad188SAdrian Chadd /*
8062b3ad188SAdrian Chadd  *  Unregister interrupt controller.
8072b3ad188SAdrian Chadd  */
8082b3ad188SAdrian Chadd int
809bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref)
8102b3ad188SAdrian Chadd {
8112b3ad188SAdrian Chadd 
8122b3ad188SAdrian Chadd 	panic("%s: not implemented", __func__);
8132b3ad188SAdrian Chadd }
8142b3ad188SAdrian Chadd 
8152b3ad188SAdrian Chadd /*
8162b3ad188SAdrian Chadd  *  Mark interrupt controller (itself) as a root one.
8172b3ad188SAdrian Chadd  *
8182b3ad188SAdrian Chadd  *  Note that only an interrupt controller can really know its position
8192b3ad188SAdrian Chadd  *  in interrupt controller's tree. So root PIC must claim itself as a root.
8202b3ad188SAdrian Chadd  *
8212b3ad188SAdrian Chadd  *  In FDT case, according to ePAPR approved version 1.1 from 08 April 2011,
8222b3ad188SAdrian Chadd  *  page 30:
8232b3ad188SAdrian Chadd  *    "The root of the interrupt tree is determined when traversal
8242b3ad188SAdrian Chadd  *     of the interrupt tree reaches an interrupt controller node without
8252b3ad188SAdrian Chadd  *     an interrupts property and thus no explicit interrupt parent."
8262b3ad188SAdrian Chadd  */
8272b3ad188SAdrian Chadd int
8282b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter,
8292b3ad188SAdrian Chadd     void *arg, u_int ipicount)
8302b3ad188SAdrian Chadd {
8313fc155dcSAndrew Turner 	struct intr_pic *pic;
8322b3ad188SAdrian Chadd 
833c0d52370SAndrew Turner 	pic = pic_lookup(dev, xref, FLAG_PIC);
8343fc155dcSAndrew Turner 	if (pic == NULL) {
8352b3ad188SAdrian Chadd 		device_printf(dev, "not registered\n");
8362b3ad188SAdrian Chadd 		return (EINVAL);
8372b3ad188SAdrian Chadd 	}
8383fc155dcSAndrew Turner 
839c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC,
8403fc155dcSAndrew Turner 	    ("%s: Found a non-PIC controller: %s", __func__,
8413fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
8423fc155dcSAndrew Turner 
8432b3ad188SAdrian Chadd 	if (filter == NULL) {
8442b3ad188SAdrian Chadd 		device_printf(dev, "filter missing\n");
8452b3ad188SAdrian Chadd 		return (EINVAL);
8462b3ad188SAdrian Chadd 	}
8472b3ad188SAdrian Chadd 
8482b3ad188SAdrian Chadd 	/*
8492b3ad188SAdrian Chadd 	 * Only one interrupt controllers could be on the root for now.
8502b3ad188SAdrian Chadd 	 * Note that we further suppose that there is not threaded interrupt
8512b3ad188SAdrian Chadd 	 * routine (handler) on the root. See intr_irq_handler().
8522b3ad188SAdrian Chadd 	 */
8535b70c08cSSvatopluk Kraus 	if (intr_irq_root_dev != NULL) {
8542b3ad188SAdrian Chadd 		device_printf(dev, "another root already set\n");
8552b3ad188SAdrian Chadd 		return (EBUSY);
8562b3ad188SAdrian Chadd 	}
8572b3ad188SAdrian Chadd 
8585b70c08cSSvatopluk Kraus 	intr_irq_root_dev = dev;
8592b3ad188SAdrian Chadd 	irq_root_filter = filter;
8602b3ad188SAdrian Chadd 	irq_root_arg = arg;
8612b3ad188SAdrian Chadd 	irq_root_ipicount = ipicount;
8622b3ad188SAdrian Chadd 
8632b3ad188SAdrian Chadd 	debugf("irq root set to %s\n", device_get_nameunit(dev));
8642b3ad188SAdrian Chadd 	return (0);
8652b3ad188SAdrian Chadd }
8662b3ad188SAdrian Chadd 
867d1605cdaSAndrew Turner /*
868d1605cdaSAndrew Turner  * Add a handler to manage a sub range of a parents interrupts.
869d1605cdaSAndrew Turner  */
870d1605cdaSAndrew Turner struct intr_pic *
871d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic,
872d1605cdaSAndrew Turner     intr_child_irq_filter_t *filter, void *arg, uintptr_t start,
873d1605cdaSAndrew Turner     uintptr_t length)
874d1605cdaSAndrew Turner {
875d1605cdaSAndrew Turner 	struct intr_pic *parent_pic;
876d1605cdaSAndrew Turner 	struct intr_pic_child *newchild;
877d1605cdaSAndrew Turner #ifdef INVARIANTS
878d1605cdaSAndrew Turner 	struct intr_pic_child *child;
879d1605cdaSAndrew Turner #endif
880d1605cdaSAndrew Turner 
881c0d52370SAndrew Turner 	/* Find the parent PIC */
882c0d52370SAndrew Turner 	parent_pic = pic_lookup(parent, 0, FLAG_PIC);
883d1605cdaSAndrew Turner 	if (parent_pic == NULL)
884d1605cdaSAndrew Turner 		return (NULL);
885d1605cdaSAndrew Turner 
886d1605cdaSAndrew Turner 	newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO);
887d1605cdaSAndrew Turner 	newchild->pc_pic = pic;
888d1605cdaSAndrew Turner 	newchild->pc_filter = filter;
889d1605cdaSAndrew Turner 	newchild->pc_filter_arg = arg;
890d1605cdaSAndrew Turner 	newchild->pc_start = start;
891d1605cdaSAndrew Turner 	newchild->pc_length = length;
892d1605cdaSAndrew Turner 
893d1605cdaSAndrew Turner 	mtx_lock_spin(&parent_pic->pic_child_lock);
894d1605cdaSAndrew Turner #ifdef INVARIANTS
895d1605cdaSAndrew Turner 	SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) {
896d1605cdaSAndrew Turner 		KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice",
897d1605cdaSAndrew Turner 		    __func__));
898d1605cdaSAndrew Turner 	}
899d1605cdaSAndrew Turner #endif
900d1605cdaSAndrew Turner 	SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next);
901d1605cdaSAndrew Turner 	mtx_unlock_spin(&parent_pic->pic_child_lock);
902d1605cdaSAndrew Turner 
903d1605cdaSAndrew Turner 	return (pic);
904d1605cdaSAndrew Turner }
905d1605cdaSAndrew Turner 
906895c8b1cSMichal Meloun static int
907895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data,
908895c8b1cSMichal Meloun     struct intr_irqsrc **isrc)
9092b3ad188SAdrian Chadd {
910bff6be3eSSvatopluk Kraus 	struct intr_pic *pic;
911895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
912bff6be3eSSvatopluk Kraus 
913bff6be3eSSvatopluk Kraus 	if (data == NULL)
914bff6be3eSSvatopluk Kraus 		return (EINVAL);
915bff6be3eSSvatopluk Kraus 
916c0d52370SAndrew Turner 	pic = pic_lookup(dev, xref,
917c0d52370SAndrew Turner 	    (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC);
91815adccc6SSvatopluk Kraus 	if (pic == NULL)
919bff6be3eSSvatopluk Kraus 		return (ESRCH);
920bff6be3eSSvatopluk Kraus 
921895c8b1cSMichal Meloun 	switch (data->type) {
922895c8b1cSMichal Meloun 	case INTR_MAP_DATA_MSI:
923c0d52370SAndrew Turner 		KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
924895c8b1cSMichal Meloun 		    ("%s: Found a non-MSI controller: %s", __func__,
925895c8b1cSMichal Meloun 		     device_get_name(pic->pic_dev)));
926895c8b1cSMichal Meloun 		msi = (struct intr_map_data_msi *)data;
927895c8b1cSMichal Meloun 		*isrc = msi->isrc;
928895c8b1cSMichal Meloun 		return (0);
929895c8b1cSMichal Meloun 
930895c8b1cSMichal Meloun 	default:
931c0d52370SAndrew Turner 		KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC,
9323fc155dcSAndrew Turner 		    ("%s: Found a non-PIC controller: %s", __func__,
9333fc155dcSAndrew Turner 		     device_get_name(pic->pic_dev)));
934895c8b1cSMichal Meloun 		return (PIC_MAP_INTR(pic->pic_dev, data, isrc));
9353fc155dcSAndrew Turner 
936895c8b1cSMichal Meloun 	}
937895c8b1cSMichal Meloun }
938895c8b1cSMichal Meloun 
939895c8b1cSMichal Meloun int
940895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res)
941895c8b1cSMichal Meloun {
942895c8b1cSMichal Meloun 	device_t map_dev;
943895c8b1cSMichal Meloun 	intptr_t map_xref;
944895c8b1cSMichal Meloun 	struct intr_map_data *data;
945895c8b1cSMichal Meloun 	struct intr_irqsrc *isrc;
946895c8b1cSMichal Meloun 	u_int res_id;
947895c8b1cSMichal Meloun 	int error;
948895c8b1cSMichal Meloun 
949895c8b1cSMichal Meloun 	KASSERT(rman_get_start(res) == rman_get_end(res),
950895c8b1cSMichal Meloun 	    ("%s: more interrupts in resource", __func__));
951895c8b1cSMichal Meloun 
952895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
953895c8b1cSMichal Meloun 	if (intr_map_get_isrc(res_id) != NULL)
954895c8b1cSMichal Meloun 		panic("Attempt to double activation of resource id: %u\n",
955895c8b1cSMichal Meloun 		    res_id);
956895c8b1cSMichal Meloun 	intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data);
957895c8b1cSMichal Meloun 	error = intr_resolve_irq(map_dev, map_xref, data, &isrc);
958895c8b1cSMichal Meloun 	if (error != 0) {
959895c8b1cSMichal Meloun 		free(data, M_INTRNG);
960895c8b1cSMichal Meloun 		/* XXX TODO DISCONECTED PICs */
961895c8b1cSMichal Meloun 		/* if (error == EINVAL) return(0); */
962bff6be3eSSvatopluk Kraus 		return (error);
963bff6be3eSSvatopluk Kraus 	}
964895c8b1cSMichal Meloun 	intr_map_set_isrc(res_id, isrc);
965895c8b1cSMichal Meloun 	rman_set_virtual(res, data);
966895c8b1cSMichal Meloun 	return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data));
967bff6be3eSSvatopluk Kraus }
968bff6be3eSSvatopluk Kraus 
969bff6be3eSSvatopluk Kraus int
970895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res)
971bff6be3eSSvatopluk Kraus {
972bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
973bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
974895c8b1cSMichal Meloun 	u_int res_id;
975895c8b1cSMichal Meloun 	int error;
976bff6be3eSSvatopluk Kraus 
977bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
978bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
979bff6be3eSSvatopluk Kraus 
980895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
981895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
982bff6be3eSSvatopluk Kraus 	if (isrc == NULL)
983895c8b1cSMichal Meloun 		panic("Attempt to deactivate non-active resource id: %u\n",
984895c8b1cSMichal Meloun 		    res_id);
985bff6be3eSSvatopluk Kraus 
986c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
987895c8b1cSMichal Meloun 	error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data);
988895c8b1cSMichal Meloun 	intr_map_set_isrc(res_id, NULL);
989895c8b1cSMichal Meloun 	rman_set_virtual(res, NULL);
990895c8b1cSMichal Meloun 	free(data, M_INTRNG);
991895c8b1cSMichal Meloun 	return (error);
992bff6be3eSSvatopluk Kraus }
993bff6be3eSSvatopluk Kraus 
994bff6be3eSSvatopluk Kraus int
995bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt,
996bff6be3eSSvatopluk Kraus     driver_intr_t hand, void *arg, int flags, void **cookiep)
997bff6be3eSSvatopluk Kraus {
998bff6be3eSSvatopluk Kraus 	int error;
999bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1000bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1001bff6be3eSSvatopluk Kraus 	const char *name;
1002895c8b1cSMichal Meloun 	u_int res_id;
1003bff6be3eSSvatopluk Kraus 
1004bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1005bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1006bff6be3eSSvatopluk Kraus 
1007895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1008895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
1009895c8b1cSMichal Meloun 	if (isrc == NULL) {
1010895c8b1cSMichal Meloun 		/* XXX TODO DISCONECTED PICs */
1011bff6be3eSSvatopluk Kraus 		return (EINVAL);
1012895c8b1cSMichal Meloun 	}
10132b3ad188SAdrian Chadd 
1014c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
10152b3ad188SAdrian Chadd 	name = device_get_nameunit(dev);
10162b3ad188SAdrian Chadd 
10172b3ad188SAdrian Chadd #ifdef INTR_SOLO
10182b3ad188SAdrian Chadd 	/*
1019e3043798SPedro F. Giffuni 	 * Standard handling is done through MI interrupt framework. However,
10202b3ad188SAdrian Chadd 	 * some interrupts could request solely own special handling. This
10212b3ad188SAdrian Chadd 	 * non standard handling can be used for interrupt controllers without
10222b3ad188SAdrian Chadd 	 * handler (filter only), so in case that interrupt controllers are
10232b3ad188SAdrian Chadd 	 * chained, MI interrupt framework is called only in leaf controller.
10242b3ad188SAdrian Chadd 	 *
10252b3ad188SAdrian Chadd 	 * Note that root interrupt controller routine is served as well,
10262b3ad188SAdrian Chadd 	 * however in intr_irq_handler(), i.e. main system dispatch routine.
10272b3ad188SAdrian Chadd 	 */
10282b3ad188SAdrian Chadd 	if (flags & INTR_SOLO && hand != NULL) {
10292b3ad188SAdrian Chadd 		debugf("irq %u cannot solo on %s\n", irq, name);
10302b3ad188SAdrian Chadd 		return (EINVAL);
10312b3ad188SAdrian Chadd 	}
10322b3ad188SAdrian Chadd 
10332b3ad188SAdrian Chadd 	if (flags & INTR_SOLO) {
10342b3ad188SAdrian Chadd 		error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt,
10352b3ad188SAdrian Chadd 		    arg, cookiep);
1036ce44a736SIan Lepore 		debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error,
10372b3ad188SAdrian Chadd 		    name);
10382b3ad188SAdrian Chadd 	} else
10392b3ad188SAdrian Chadd #endif
10402b3ad188SAdrian Chadd 		{
10412b3ad188SAdrian Chadd 		error = isrc_add_handler(isrc, name, filt, hand, arg, flags,
10422b3ad188SAdrian Chadd 		    cookiep);
1043ce44a736SIan Lepore 		debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name);
10442b3ad188SAdrian Chadd 	}
10452b3ad188SAdrian Chadd 	if (error != 0)
10462b3ad188SAdrian Chadd 		return (error);
10472b3ad188SAdrian Chadd 
10482b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
1049bff6be3eSSvatopluk Kraus 	error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data);
1050bff6be3eSSvatopluk Kraus 	if (error == 0) {
10512b3ad188SAdrian Chadd 		isrc->isrc_handlers++;
1052bff6be3eSSvatopluk Kraus 		if (isrc->isrc_handlers == 1)
10532b3ad188SAdrian Chadd 			PIC_ENABLE_INTR(isrc->isrc_dev, isrc);
10542b3ad188SAdrian Chadd 	}
10552b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
1056bff6be3eSSvatopluk Kraus 	if (error != 0)
1057bff6be3eSSvatopluk Kraus 		intr_event_remove_handler(*cookiep);
1058bff6be3eSSvatopluk Kraus 	return (error);
10592b3ad188SAdrian Chadd }
10602b3ad188SAdrian Chadd 
10612b3ad188SAdrian Chadd int
1062bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie)
10632b3ad188SAdrian Chadd {
10642b3ad188SAdrian Chadd 	int error;
1065bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1066bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1067895c8b1cSMichal Meloun 	u_int res_id;
10682b3ad188SAdrian Chadd 
1069bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1070bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1071bff6be3eSSvatopluk Kraus 
1072895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1073895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
10742b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
10752b3ad188SAdrian Chadd 		return (EINVAL);
1076bff6be3eSSvatopluk Kraus 
1077c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
1078c4263292SSvatopluk Kraus 
1079169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
10802b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
10812b3ad188SAdrian Chadd 		if (isrc != cookie)
10822b3ad188SAdrian Chadd 			return (EINVAL);
10832b3ad188SAdrian Chadd 
10842b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
10852b3ad188SAdrian Chadd 		isrc->isrc_filter = NULL;
10862b3ad188SAdrian Chadd 		isrc->isrc_arg = NULL;
10872b3ad188SAdrian Chadd 		isrc->isrc_handlers = 0;
10882b3ad188SAdrian Chadd 		PIC_DISABLE_INTR(isrc->isrc_dev, isrc);
1089bff6be3eSSvatopluk Kraus 		PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data);
10902b3ad188SAdrian Chadd 		isrc_update_name(isrc, NULL);
10912b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
10922b3ad188SAdrian Chadd 		return (0);
10932b3ad188SAdrian Chadd 	}
1094169e6abdSSvatopluk Kraus #endif
10952b3ad188SAdrian Chadd 	if (isrc != intr_handler_source(cookie))
10962b3ad188SAdrian Chadd 		return (EINVAL);
10972b3ad188SAdrian Chadd 
10982b3ad188SAdrian Chadd 	error = intr_event_remove_handler(cookie);
10992b3ad188SAdrian Chadd 	if (error == 0) {
11002b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11012b3ad188SAdrian Chadd 		isrc->isrc_handlers--;
1102bff6be3eSSvatopluk Kraus 		if (isrc->isrc_handlers == 0)
11032b3ad188SAdrian Chadd 			PIC_DISABLE_INTR(isrc->isrc_dev, isrc);
1104bff6be3eSSvatopluk Kraus 		PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data);
11052b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
11062b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11072b3ad188SAdrian Chadd 	}
11082b3ad188SAdrian Chadd 	return (error);
11092b3ad188SAdrian Chadd }
11102b3ad188SAdrian Chadd 
11112b3ad188SAdrian Chadd int
1112bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie,
1113bff6be3eSSvatopluk Kraus     const char *descr)
11142b3ad188SAdrian Chadd {
11152b3ad188SAdrian Chadd 	int error;
1116bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1117895c8b1cSMichal Meloun 	u_int res_id;
11182b3ad188SAdrian Chadd 
1119bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1120bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1121bff6be3eSSvatopluk Kraus 
1122895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1123895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
11242b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
11252b3ad188SAdrian Chadd 		return (EINVAL);
1126169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
11272b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
11282b3ad188SAdrian Chadd 		if (isrc != cookie)
11292b3ad188SAdrian Chadd 			return (EINVAL);
11302b3ad188SAdrian Chadd 
11312b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11322b3ad188SAdrian Chadd 		isrc_update_name(isrc, descr);
11332b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11342b3ad188SAdrian Chadd 		return (0);
11352b3ad188SAdrian Chadd 	}
1136169e6abdSSvatopluk Kraus #endif
11372b3ad188SAdrian Chadd 	error = intr_event_describe_handler(isrc->isrc_event, cookie, descr);
11382b3ad188SAdrian Chadd 	if (error == 0) {
11392b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11402b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
11412b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11422b3ad188SAdrian Chadd 	}
11432b3ad188SAdrian Chadd 	return (error);
11442b3ad188SAdrian Chadd }
11452b3ad188SAdrian Chadd 
11462b3ad188SAdrian Chadd #ifdef SMP
11472b3ad188SAdrian Chadd int
1148bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu)
11492b3ad188SAdrian Chadd {
11502b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
1151895c8b1cSMichal Meloun 	u_int res_id;
11522b3ad188SAdrian Chadd 
1153bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1154bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1155bff6be3eSSvatopluk Kraus 
1156895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1157895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
11582b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
11592b3ad188SAdrian Chadd 		return (EINVAL);
1160169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
11612b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL)
11622b3ad188SAdrian Chadd 		return (intr_isrc_assign_cpu(isrc, cpu));
1163169e6abdSSvatopluk Kraus #endif
11642b3ad188SAdrian Chadd 	return (intr_event_bind(isrc->isrc_event, cpu));
11652b3ad188SAdrian Chadd }
11662b3ad188SAdrian Chadd 
11672b3ad188SAdrian Chadd /*
11682b3ad188SAdrian Chadd  * Return the CPU that the next interrupt source should use.
11692b3ad188SAdrian Chadd  * For now just returns the next CPU according to round-robin.
11702b3ad188SAdrian Chadd  */
11712b3ad188SAdrian Chadd u_int
11722b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask)
11732b3ad188SAdrian Chadd {
1174a92a2f00SAndrew Turner 	u_int cpu;
11752b3ad188SAdrian Chadd 
1176a92a2f00SAndrew Turner 	KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__));
1177a92a2f00SAndrew Turner 	if (!irq_assign_cpu || mp_ncpus == 1) {
1178a92a2f00SAndrew Turner 		cpu = PCPU_GET(cpuid);
1179a92a2f00SAndrew Turner 
1180a92a2f00SAndrew Turner 		if (CPU_ISSET(cpu, cpumask))
1181a92a2f00SAndrew Turner 			return (curcpu);
1182a92a2f00SAndrew Turner 
1183a92a2f00SAndrew Turner 		return (CPU_FFS(cpumask) - 1);
1184a92a2f00SAndrew Turner 	}
11852b3ad188SAdrian Chadd 
11862b3ad188SAdrian Chadd 	do {
11872b3ad188SAdrian Chadd 		last_cpu++;
11882b3ad188SAdrian Chadd 		if (last_cpu > mp_maxid)
11892b3ad188SAdrian Chadd 			last_cpu = 0;
11902b3ad188SAdrian Chadd 	} while (!CPU_ISSET(last_cpu, cpumask));
11912b3ad188SAdrian Chadd 	return (last_cpu);
11922b3ad188SAdrian Chadd }
11932b3ad188SAdrian Chadd 
11942b3ad188SAdrian Chadd /*
11952b3ad188SAdrian Chadd  *  Distribute all the interrupt sources among the available
11962b3ad188SAdrian Chadd  *  CPUs once the AP's have been launched.
11972b3ad188SAdrian Chadd  */
11982b3ad188SAdrian Chadd static void
11992b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused)
12002b3ad188SAdrian Chadd {
12012b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
12022b3ad188SAdrian Chadd 	u_int i;
12032b3ad188SAdrian Chadd 
12042b3ad188SAdrian Chadd 	if (mp_ncpus == 1)
12052b3ad188SAdrian Chadd 		return;
12062b3ad188SAdrian Chadd 
12072b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
12082b3ad188SAdrian Chadd 	irq_assign_cpu = TRUE;
12092b3ad188SAdrian Chadd 	for (i = 0; i < NIRQ; i++) {
12102b3ad188SAdrian Chadd 		isrc = irq_sources[i];
12112b3ad188SAdrian Chadd 		if (isrc == NULL || isrc->isrc_handlers == 0 ||
1212cf55df9fSSvatopluk Kraus 		    isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI))
12132b3ad188SAdrian Chadd 			continue;
12142b3ad188SAdrian Chadd 
12152b3ad188SAdrian Chadd 		if (isrc->isrc_event != NULL &&
12162b3ad188SAdrian Chadd 		    isrc->isrc_flags & INTR_ISRCF_BOUND &&
12172b3ad188SAdrian Chadd 		    isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1)
12182b3ad188SAdrian Chadd 			panic("%s: CPU inconsistency", __func__);
12192b3ad188SAdrian Chadd 
12202b3ad188SAdrian Chadd 		if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0)
12212b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu); /* start again */
12222b3ad188SAdrian Chadd 
12232b3ad188SAdrian Chadd 		/*
12242b3ad188SAdrian Chadd 		 * We are in wicked position here if the following call fails
12252b3ad188SAdrian Chadd 		 * for bound ISRC. The best thing we can do is to clear
12262b3ad188SAdrian Chadd 		 * isrc_cpu so inconsistency with ie_cpu will be detectable.
12272b3ad188SAdrian Chadd 		 */
1228bff6be3eSSvatopluk Kraus 		if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0)
12292b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu);
12302b3ad188SAdrian Chadd 	}
12312b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
12322b3ad188SAdrian Chadd }
12332b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL);
12342b3ad188SAdrian Chadd 
12352b3ad188SAdrian Chadd #else
12362b3ad188SAdrian Chadd u_int
12372b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask)
12382b3ad188SAdrian Chadd {
12392b3ad188SAdrian Chadd 
12402b3ad188SAdrian Chadd 	return (PCPU_GET(cpuid));
12412b3ad188SAdrian Chadd }
12422b3ad188SAdrian Chadd #endif
12432b3ad188SAdrian Chadd 
12443fc155dcSAndrew Turner /*
1245895c8b1cSMichal Meloun  * Allocate memory for new intr_map_data structure.
1246895c8b1cSMichal Meloun  * Initialize common fields.
1247895c8b1cSMichal Meloun  */
1248895c8b1cSMichal Meloun struct intr_map_data *
1249895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags)
1250895c8b1cSMichal Meloun {
1251895c8b1cSMichal Meloun 	struct intr_map_data *data;
1252895c8b1cSMichal Meloun 
1253895c8b1cSMichal Meloun 	data = malloc(len, M_INTRNG, flags);
1254895c8b1cSMichal Meloun 	data->type = type;
1255895c8b1cSMichal Meloun 	data->len = len;
1256895c8b1cSMichal Meloun 	return (data);
1257895c8b1cSMichal Meloun }
1258895c8b1cSMichal Meloun 
1259895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data)
1260895c8b1cSMichal Meloun {
1261895c8b1cSMichal Meloun 
1262895c8b1cSMichal Meloun 	free(data, M_INTRNG);
1263895c8b1cSMichal Meloun }
1264895c8b1cSMichal Meloun 
1265895c8b1cSMichal Meloun /*
12663fc155dcSAndrew Turner  *  Register a MSI/MSI-X interrupt controller
12673fc155dcSAndrew Turner  */
12683fc155dcSAndrew Turner int
12693fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref)
12703fc155dcSAndrew Turner {
12713fc155dcSAndrew Turner 	struct intr_pic *pic;
12723fc155dcSAndrew Turner 
12733fc155dcSAndrew Turner 	if (dev == NULL)
12743fc155dcSAndrew Turner 		return (EINVAL);
1275c0d52370SAndrew Turner 	pic = pic_create(dev, xref, FLAG_MSI);
12763fc155dcSAndrew Turner 	if (pic == NULL)
12773fc155dcSAndrew Turner 		return (ENOMEM);
12783fc155dcSAndrew Turner 
12793fc155dcSAndrew Turner 	debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic,
12803fc155dcSAndrew Turner 	    device_get_nameunit(dev), dev, (uintmax_t)xref);
12813fc155dcSAndrew Turner 	return (0);
12823fc155dcSAndrew Turner }
12833fc155dcSAndrew Turner 
12843fc155dcSAndrew Turner int
12853fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count,
12863fc155dcSAndrew Turner     int maxcount, int *irqs)
12873fc155dcSAndrew Turner {
12883fc155dcSAndrew Turner 	struct intr_irqsrc **isrc;
12893fc155dcSAndrew Turner 	struct intr_pic *pic;
12903fc155dcSAndrew Turner 	device_t pdev;
1291895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
12923fc155dcSAndrew Turner 	int err, i;
12933fc155dcSAndrew Turner 
1294c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
12953fc155dcSAndrew Turner 	if (pic == NULL)
12963fc155dcSAndrew Turner 		return (ESRCH);
12973fc155dcSAndrew Turner 
1298c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
12993fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
13003fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
13013fc155dcSAndrew Turner 
13023fc155dcSAndrew Turner 	isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK);
13033fc155dcSAndrew Turner 	err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc);
1304895c8b1cSMichal Meloun 	if (err != 0) {
1305895c8b1cSMichal Meloun 		free(isrc, M_INTRNG);
1306895c8b1cSMichal Meloun 		return (err);
13073fc155dcSAndrew Turner 	}
13083fc155dcSAndrew Turner 
1309895c8b1cSMichal Meloun 	for (i = 0; i < count; i++) {
1310895c8b1cSMichal Meloun 		msi = (struct intr_map_data_msi *)intr_alloc_map_data(
1311895c8b1cSMichal Meloun 		    INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO);
1312895c8b1cSMichal Meloun 		msi-> isrc = isrc[i];
1313895c8b1cSMichal Meloun 		irqs[i] = intr_map_irq(pic->pic_dev, xref,
1314895c8b1cSMichal Meloun 		    (struct intr_map_data *)msi);
1315895c8b1cSMichal Meloun 
1316895c8b1cSMichal Meloun 	}
13173fc155dcSAndrew Turner 	free(isrc, M_INTRNG);
13183fc155dcSAndrew Turner 
13193fc155dcSAndrew Turner 	return (err);
13203fc155dcSAndrew Turner }
13213fc155dcSAndrew Turner 
13223fc155dcSAndrew Turner int
13233fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count,
13243fc155dcSAndrew Turner     int *irqs)
13253fc155dcSAndrew Turner {
13263fc155dcSAndrew Turner 	struct intr_irqsrc **isrc;
13273fc155dcSAndrew Turner 	struct intr_pic *pic;
1328609b0fe9SOleksandr Tymoshenko 	struct intr_map_data_msi *msi;
13293fc155dcSAndrew Turner 	int i, err;
13303fc155dcSAndrew Turner 
1331c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
13323fc155dcSAndrew Turner 	if (pic == NULL)
13333fc155dcSAndrew Turner 		return (ESRCH);
13343fc155dcSAndrew Turner 
1335c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
13363fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
13373fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
13383fc155dcSAndrew Turner 
13393fc155dcSAndrew Turner 	isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK);
13403fc155dcSAndrew Turner 
1341609b0fe9SOleksandr Tymoshenko 	for (i = 0; i < count; i++) {
1342609b0fe9SOleksandr Tymoshenko 		msi = (struct intr_map_data_msi *)
1343609b0fe9SOleksandr Tymoshenko 		    intr_map_get_map_data(irqs[i]);
1344609b0fe9SOleksandr Tymoshenko 		KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI,
1345609b0fe9SOleksandr Tymoshenko 		    ("%s: irq %d map data is not MSI", __func__,
1346609b0fe9SOleksandr Tymoshenko 		    irqs[i]));
1347609b0fe9SOleksandr Tymoshenko 		isrc[i] = msi->isrc;
1348609b0fe9SOleksandr Tymoshenko 	}
13493fc155dcSAndrew Turner 
13503fc155dcSAndrew Turner 	err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc);
1351895c8b1cSMichal Meloun 
1352895c8b1cSMichal Meloun 	for (i = 0; i < count; i++) {
1353895c8b1cSMichal Meloun 		if (isrc[i] != NULL)
1354895c8b1cSMichal Meloun 			intr_unmap_irq(irqs[i]);
1355895c8b1cSMichal Meloun 	}
1356895c8b1cSMichal Meloun 
13573fc155dcSAndrew Turner 	free(isrc, M_INTRNG);
13583fc155dcSAndrew Turner 	return (err);
13593fc155dcSAndrew Turner }
13603fc155dcSAndrew Turner 
13613fc155dcSAndrew Turner int
13623fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq)
13633fc155dcSAndrew Turner {
13643fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
13653fc155dcSAndrew Turner 	struct intr_pic *pic;
13663fc155dcSAndrew Turner 	device_t pdev;
1367895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
13683fc155dcSAndrew Turner 	int err;
13693fc155dcSAndrew Turner 
1370c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
13713fc155dcSAndrew Turner 	if (pic == NULL)
13723fc155dcSAndrew Turner 		return (ESRCH);
13733fc155dcSAndrew Turner 
1374c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
13753fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
13763fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
13773fc155dcSAndrew Turner 
13783fc155dcSAndrew Turner 	err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc);
13793fc155dcSAndrew Turner 	if (err != 0)
13803fc155dcSAndrew Turner 		return (err);
13813fc155dcSAndrew Turner 
1382895c8b1cSMichal Meloun 	msi = (struct intr_map_data_msi *)intr_alloc_map_data(
1383895c8b1cSMichal Meloun 		    INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO);
1384895c8b1cSMichal Meloun 	msi->isrc = isrc;
1385895c8b1cSMichal Meloun 	*irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi);
13863fc155dcSAndrew Turner 	return (0);
13873fc155dcSAndrew Turner }
13883fc155dcSAndrew Turner 
13893fc155dcSAndrew Turner int
13903fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq)
13913fc155dcSAndrew Turner {
13923fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
13933fc155dcSAndrew Turner 	struct intr_pic *pic;
1394609b0fe9SOleksandr Tymoshenko 	struct intr_map_data_msi *msi;
13953fc155dcSAndrew Turner 	int err;
13963fc155dcSAndrew Turner 
1397c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
13983fc155dcSAndrew Turner 	if (pic == NULL)
13993fc155dcSAndrew Turner 		return (ESRCH);
14003fc155dcSAndrew Turner 
1401c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14023fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14033fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14043fc155dcSAndrew Turner 
1405609b0fe9SOleksandr Tymoshenko 	msi = (struct intr_map_data_msi *)
1406609b0fe9SOleksandr Tymoshenko 	    intr_map_get_map_data(irq);
1407609b0fe9SOleksandr Tymoshenko 	KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI,
1408609b0fe9SOleksandr Tymoshenko 	    ("%s: irq %d map data is not MSI", __func__,
1409609b0fe9SOleksandr Tymoshenko 	    irq));
1410609b0fe9SOleksandr Tymoshenko 	isrc = msi->isrc;
1411895c8b1cSMichal Meloun 	if (isrc == NULL) {
1412895c8b1cSMichal Meloun 		intr_unmap_irq(irq);
14133fc155dcSAndrew Turner 		return (EINVAL);
1414895c8b1cSMichal Meloun 	}
14153fc155dcSAndrew Turner 
14163fc155dcSAndrew Turner 	err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc);
1417895c8b1cSMichal Meloun 	intr_unmap_irq(irq);
1418895c8b1cSMichal Meloun 
14193fc155dcSAndrew Turner 	return (err);
14203fc155dcSAndrew Turner }
14213fc155dcSAndrew Turner 
14223fc155dcSAndrew Turner int
14233fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq,
14243fc155dcSAndrew Turner     uint64_t *addr, uint32_t *data)
14253fc155dcSAndrew Turner {
14263fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
14273fc155dcSAndrew Turner 	struct intr_pic *pic;
14283fc155dcSAndrew Turner 	int err;
14293fc155dcSAndrew Turner 
1430c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
14313fc155dcSAndrew Turner 	if (pic == NULL)
14323fc155dcSAndrew Turner 		return (ESRCH);
14333fc155dcSAndrew Turner 
1434c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14353fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14363fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14373fc155dcSAndrew Turner 
1438895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(irq);
14393fc155dcSAndrew Turner 	if (isrc == NULL)
14403fc155dcSAndrew Turner 		return (EINVAL);
14413fc155dcSAndrew Turner 
14423fc155dcSAndrew Turner 	err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data);
14433fc155dcSAndrew Turner 	return (err);
14443fc155dcSAndrew Turner }
14453fc155dcSAndrew Turner 
14462b3ad188SAdrian Chadd void dosoftints(void);
14472b3ad188SAdrian Chadd void
14482b3ad188SAdrian Chadd dosoftints(void)
14492b3ad188SAdrian Chadd {
14502b3ad188SAdrian Chadd }
14512b3ad188SAdrian Chadd 
14522b3ad188SAdrian Chadd #ifdef SMP
14532b3ad188SAdrian Chadd /*
14542b3ad188SAdrian Chadd  *  Init interrupt controller on another CPU.
14552b3ad188SAdrian Chadd  */
14562b3ad188SAdrian Chadd void
14572b3ad188SAdrian Chadd intr_pic_init_secondary(void)
14582b3ad188SAdrian Chadd {
14592b3ad188SAdrian Chadd 
14602b3ad188SAdrian Chadd 	/*
14612b3ad188SAdrian Chadd 	 * QQQ: Only root PIC is aware of other CPUs ???
14622b3ad188SAdrian Chadd 	 */
14635b70c08cSSvatopluk Kraus 	KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__));
14642b3ad188SAdrian Chadd 
14652b3ad188SAdrian Chadd 	//mtx_lock(&isrc_table_lock);
14665b70c08cSSvatopluk Kraus 	PIC_INIT_SECONDARY(intr_irq_root_dev);
14672b3ad188SAdrian Chadd 	//mtx_unlock(&isrc_table_lock);
14682b3ad188SAdrian Chadd }
14692b3ad188SAdrian Chadd #endif
14702b3ad188SAdrian Chadd 
14712b3ad188SAdrian Chadd #ifdef DDB
14722b3ad188SAdrian Chadd DB_SHOW_COMMAND(irqs, db_show_irqs)
14732b3ad188SAdrian Chadd {
14742b3ad188SAdrian Chadd 	u_int i, irqsum;
1475bff6be3eSSvatopluk Kraus 	u_long num;
14762b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
14772b3ad188SAdrian Chadd 
14782b3ad188SAdrian Chadd 	for (irqsum = 0, i = 0; i < NIRQ; i++) {
14792b3ad188SAdrian Chadd 		isrc = irq_sources[i];
14802b3ad188SAdrian Chadd 		if (isrc == NULL)
14812b3ad188SAdrian Chadd 			continue;
14822b3ad188SAdrian Chadd 
1483bff6be3eSSvatopluk Kraus 		num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0;
14842b3ad188SAdrian Chadd 		db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i,
14852b3ad188SAdrian Chadd 		    isrc->isrc_name, isrc->isrc_cpu.__bits[0],
1486bff6be3eSSvatopluk Kraus 		    isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num);
1487bff6be3eSSvatopluk Kraus 		irqsum += num;
14882b3ad188SAdrian Chadd 	}
14892b3ad188SAdrian Chadd 	db_printf("irq total %u\n", irqsum);
14902b3ad188SAdrian Chadd }
14912b3ad188SAdrian Chadd #endif
1492895c8b1cSMichal Meloun 
1493895c8b1cSMichal Meloun /*
1494895c8b1cSMichal Meloun  * Interrupt mapping table functions.
1495895c8b1cSMichal Meloun  *
1496895c8b1cSMichal Meloun  * Please, keep this part separately, it can be transformed to
1497895c8b1cSMichal Meloun  * extension of standard resources.
1498895c8b1cSMichal Meloun  */
1499895c8b1cSMichal Meloun struct intr_map_entry
1500895c8b1cSMichal Meloun {
1501895c8b1cSMichal Meloun 	device_t 		dev;
1502895c8b1cSMichal Meloun 	intptr_t 		xref;
1503895c8b1cSMichal Meloun 	struct intr_map_data 	*map_data;
1504895c8b1cSMichal Meloun 	struct intr_irqsrc 	*isrc;
1505895c8b1cSMichal Meloun 	/* XXX TODO DISCONECTED PICs */
1506895c8b1cSMichal Meloun 	/*int			flags */
1507895c8b1cSMichal Meloun };
1508895c8b1cSMichal Meloun 
1509895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */
1510895c8b1cSMichal Meloun static struct intr_map_entry *irq_map[2 * NIRQ];
1511895c8b1cSMichal Meloun static int irq_map_count = nitems(irq_map);
1512895c8b1cSMichal Meloun static int irq_map_first_free_idx;
1513895c8b1cSMichal Meloun static struct mtx irq_map_lock;
1514895c8b1cSMichal Meloun 
1515895c8b1cSMichal Meloun static struct intr_irqsrc *
1516895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id)
1517895c8b1cSMichal Meloun {
1518895c8b1cSMichal Meloun 	struct intr_irqsrc *isrc;
1519895c8b1cSMichal Meloun 
1520895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1521895c8b1cSMichal Meloun 	if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) {
1522895c8b1cSMichal Meloun 		mtx_unlock(&irq_map_lock);
1523895c8b1cSMichal Meloun 		return (NULL);
1524895c8b1cSMichal Meloun 	}
1525895c8b1cSMichal Meloun 	isrc = irq_map[res_id]->isrc;
1526895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1527895c8b1cSMichal Meloun 	return (isrc);
1528895c8b1cSMichal Meloun }
1529895c8b1cSMichal Meloun 
1530895c8b1cSMichal Meloun static void
1531895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc)
1532895c8b1cSMichal Meloun {
1533895c8b1cSMichal Meloun 
1534895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1535895c8b1cSMichal Meloun 	if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) {
1536895c8b1cSMichal Meloun 		mtx_unlock(&irq_map_lock);
1537895c8b1cSMichal Meloun 		return;
1538895c8b1cSMichal Meloun 	}
1539895c8b1cSMichal Meloun 	irq_map[res_id]->isrc = isrc;
1540895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1541895c8b1cSMichal Meloun }
1542895c8b1cSMichal Meloun 
1543895c8b1cSMichal Meloun /*
1544895c8b1cSMichal Meloun  * Get a copy of intr_map_entry data
1545895c8b1cSMichal Meloun  */
1546609b0fe9SOleksandr Tymoshenko static struct intr_map_data *
1547609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id)
1548609b0fe9SOleksandr Tymoshenko {
1549609b0fe9SOleksandr Tymoshenko 	struct intr_map_data *data;
1550609b0fe9SOleksandr Tymoshenko 
1551609b0fe9SOleksandr Tymoshenko 	data = NULL;
1552609b0fe9SOleksandr Tymoshenko 	mtx_lock(&irq_map_lock);
1553609b0fe9SOleksandr Tymoshenko 	if (res_id >= irq_map_count || irq_map[res_id] == NULL)
1554609b0fe9SOleksandr Tymoshenko 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1555609b0fe9SOleksandr Tymoshenko 	data = irq_map[res_id]->map_data;
1556609b0fe9SOleksandr Tymoshenko 	mtx_unlock(&irq_map_lock);
1557609b0fe9SOleksandr Tymoshenko 
1558609b0fe9SOleksandr Tymoshenko 	return (data);
1559609b0fe9SOleksandr Tymoshenko }
1560609b0fe9SOleksandr Tymoshenko 
1561609b0fe9SOleksandr Tymoshenko /*
1562609b0fe9SOleksandr Tymoshenko  * Get a copy of intr_map_entry data
1563609b0fe9SOleksandr Tymoshenko  */
1564895c8b1cSMichal Meloun static void
1565895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref,
1566895c8b1cSMichal Meloun     struct intr_map_data **data)
1567895c8b1cSMichal Meloun {
1568895c8b1cSMichal Meloun 	size_t len;
1569895c8b1cSMichal Meloun 
1570895c8b1cSMichal Meloun 	len = 0;
1571895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1572895c8b1cSMichal Meloun 	if (res_id >= irq_map_count || irq_map[res_id] == NULL)
1573895c8b1cSMichal Meloun 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1574895c8b1cSMichal Meloun 	if (irq_map[res_id]->map_data != NULL)
1575895c8b1cSMichal Meloun 		len = irq_map[res_id]->map_data->len;
1576895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1577895c8b1cSMichal Meloun 
1578895c8b1cSMichal Meloun 	if (len == 0)
1579895c8b1cSMichal Meloun 		*data = NULL;
1580895c8b1cSMichal Meloun 	else
1581895c8b1cSMichal Meloun 		*data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO);
1582895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1583895c8b1cSMichal Meloun 	if (irq_map[res_id] == NULL)
1584895c8b1cSMichal Meloun 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1585895c8b1cSMichal Meloun 	if (len != 0) {
1586895c8b1cSMichal Meloun 		if (len != irq_map[res_id]->map_data->len)
1587895c8b1cSMichal Meloun 			panic("Resource id: %u has changed.\n", res_id);
1588895c8b1cSMichal Meloun 		memcpy(*data, irq_map[res_id]->map_data, len);
1589895c8b1cSMichal Meloun 	}
1590895c8b1cSMichal Meloun 	*map_dev = irq_map[res_id]->dev;
1591895c8b1cSMichal Meloun 	*map_xref = irq_map[res_id]->xref;
1592895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1593895c8b1cSMichal Meloun }
1594895c8b1cSMichal Meloun 
1595895c8b1cSMichal Meloun /*
1596895c8b1cSMichal Meloun  * Allocate and fill new entry in irq_map table.
1597895c8b1cSMichal Meloun  */
1598895c8b1cSMichal Meloun u_int
1599895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data)
1600895c8b1cSMichal Meloun {
1601895c8b1cSMichal Meloun 	u_int i;
1602895c8b1cSMichal Meloun 	struct intr_map_entry *entry;
1603895c8b1cSMichal Meloun 
1604895c8b1cSMichal Meloun 	/* Prepare new entry first. */
1605895c8b1cSMichal Meloun 	entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO);
1606895c8b1cSMichal Meloun 
1607895c8b1cSMichal Meloun 	entry->dev = dev;
1608895c8b1cSMichal Meloun 	entry->xref = xref;
1609895c8b1cSMichal Meloun 	entry->map_data = data;
1610895c8b1cSMichal Meloun 	entry->isrc = NULL;
1611895c8b1cSMichal Meloun 
1612895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1613895c8b1cSMichal Meloun 	for (i = irq_map_first_free_idx; i < irq_map_count; i++) {
1614895c8b1cSMichal Meloun 		if (irq_map[i] == NULL) {
1615895c8b1cSMichal Meloun 			irq_map[i] = entry;
1616895c8b1cSMichal Meloun 			irq_map_first_free_idx = i + 1;
1617895c8b1cSMichal Meloun 			mtx_unlock(&irq_map_lock);
1618895c8b1cSMichal Meloun 			return (i);
1619895c8b1cSMichal Meloun 		}
1620895c8b1cSMichal Meloun 	}
1621895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1622895c8b1cSMichal Meloun 
1623895c8b1cSMichal Meloun 	/* XXX Expand irq_map table */
1624895c8b1cSMichal Meloun 	panic("IRQ mapping table is full.");
1625895c8b1cSMichal Meloun }
1626895c8b1cSMichal Meloun 
1627895c8b1cSMichal Meloun /*
1628895c8b1cSMichal Meloun  * Remove and free mapping entry.
1629895c8b1cSMichal Meloun  */
1630895c8b1cSMichal Meloun void
1631895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id)
1632895c8b1cSMichal Meloun {
1633895c8b1cSMichal Meloun 	struct intr_map_entry *entry;
1634895c8b1cSMichal Meloun 
1635895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1636895c8b1cSMichal Meloun 	if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL))
1637895c8b1cSMichal Meloun 		panic("Attempt to unmap invalid resource id: %u\n", res_id);
1638895c8b1cSMichal Meloun 	entry = irq_map[res_id];
1639895c8b1cSMichal Meloun 	irq_map[res_id] = NULL;
1640895c8b1cSMichal Meloun 	irq_map_first_free_idx = res_id;
1641895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1642895c8b1cSMichal Meloun 	intr_free_intr_map_data(entry->map_data);
1643895c8b1cSMichal Meloun 	free(entry, M_INTRNG);
1644895c8b1cSMichal Meloun }
1645895c8b1cSMichal Meloun 
1646895c8b1cSMichal Meloun /*
1647895c8b1cSMichal Meloun  * Clone mapping entry.
1648895c8b1cSMichal Meloun  */
1649895c8b1cSMichal Meloun u_int
1650895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id)
1651895c8b1cSMichal Meloun {
1652895c8b1cSMichal Meloun 	device_t map_dev;
1653895c8b1cSMichal Meloun 	intptr_t map_xref;
1654895c8b1cSMichal Meloun 	struct intr_map_data *data;
1655895c8b1cSMichal Meloun 
1656895c8b1cSMichal Meloun 	intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data);
1657895c8b1cSMichal Meloun 	return (intr_map_irq(map_dev, map_xref, data));
1658895c8b1cSMichal Meloun }
1659895c8b1cSMichal Meloun 
1660895c8b1cSMichal Meloun static void
1661895c8b1cSMichal Meloun intr_map_init(void *dummy __unused)
1662895c8b1cSMichal Meloun {
1663895c8b1cSMichal Meloun 
1664895c8b1cSMichal Meloun 	mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF);
1665895c8b1cSMichal Meloun }
1666895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL);
1667