12b3ad188SAdrian Chadd /*- 2bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Svatopluk Kraus 3bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Michal Meloun 42b3ad188SAdrian Chadd * All rights reserved. 5fae8755fSJessica Clarke * Copyright (c) 2015-2016 The FreeBSD Foundation 6fae8755fSJessica Clarke * Copyright (c) 2021 Jessica Clarke <jrtc27@FreeBSD.org> 7fae8755fSJessica Clarke * 8fae8755fSJessica Clarke * Portions of this software were developed by Andrew Turner under 9fae8755fSJessica Clarke * sponsorship from the FreeBSD Foundation. 102b3ad188SAdrian Chadd * 112b3ad188SAdrian Chadd * Redistribution and use in source and binary forms, with or without 122b3ad188SAdrian Chadd * modification, are permitted provided that the following conditions 132b3ad188SAdrian Chadd * are met: 142b3ad188SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 152b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer. 162b3ad188SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 172b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 182b3ad188SAdrian Chadd * documentation and/or other materials provided with the distribution. 192b3ad188SAdrian Chadd * 202b3ad188SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 212b3ad188SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 222b3ad188SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 232b3ad188SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 242b3ad188SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 252b3ad188SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 262b3ad188SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 272b3ad188SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 282b3ad188SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 292b3ad188SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 302b3ad188SAdrian Chadd * SUCH DAMAGE. 312b3ad188SAdrian Chadd */ 322b3ad188SAdrian Chadd 332b3ad188SAdrian Chadd #include <sys/cdefs.h> 342b3ad188SAdrian Chadd /* 352b3ad188SAdrian Chadd * New-style Interrupt Framework 362b3ad188SAdrian Chadd * 37895c8b1cSMichal Meloun * TODO: - add support for disconnected PICs. 38895c8b1cSMichal Meloun * - to support IPI (PPI) enabling on other CPUs if already started. 39895c8b1cSMichal Meloun * - to complete things for removable PICs. 402b3ad188SAdrian Chadd */ 412b3ad188SAdrian Chadd 422b3ad188SAdrian Chadd #include "opt_ddb.h" 43df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h" 44e707c8beSRuslan Bukin #include "opt_iommu.h" 452b3ad188SAdrian Chadd 462b3ad188SAdrian Chadd #include <sys/param.h> 472b3ad188SAdrian Chadd #include <sys/systm.h> 4889c52f9dSKyle Evans #include <sys/asan.h> 4928137bdbSMitchell Horne #include <sys/bitstring.h> 502b3ad188SAdrian Chadd #include <sys/bus.h> 512b3ad188SAdrian Chadd #include <sys/conf.h> 522b3ad188SAdrian Chadd #include <sys/cpuset.h> 5382e846dfSMitchell Horne #include <sys/interrupt.h> 5482e846dfSMitchell Horne #include <sys/kernel.h> 5582e846dfSMitchell Horne #include <sys/lock.h> 5682e846dfSMitchell Horne #include <sys/malloc.h> 57*c05d7bdaSMark Johnston #include <sys/msan.h> 5882e846dfSMitchell Horne #include <sys/mutex.h> 5982e846dfSMitchell Horne #include <sys/proc.h> 6082e846dfSMitchell Horne #include <sys/queue.h> 616b42a1f4SAndrew Turner #include <sys/rman.h> 622b3ad188SAdrian Chadd #include <sys/sched.h> 632b3ad188SAdrian Chadd #include <sys/smp.h> 64248f0cabSOleksandr Tymoshenko #include <sys/sysctl.h> 6582e846dfSMitchell Horne #include <sys/syslog.h> 6682e846dfSMitchell Horne #include <sys/taskqueue.h> 6782e846dfSMitchell Horne #include <sys/tree.h> 689ed01c32SGleb Smirnoff #include <sys/vmmeter.h> 69df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 70df7a2251SAndrew Turner #include <sys/pmckern.h> 71df7a2251SAndrew Turner #endif 72df7a2251SAndrew Turner 732b3ad188SAdrian Chadd #include <machine/atomic.h> 742b3ad188SAdrian Chadd #include <machine/cpu.h> 7582e846dfSMitchell Horne #include <machine/intr.h> 762b3ad188SAdrian Chadd #include <machine/smp.h> 772b3ad188SAdrian Chadd #include <machine/stdarg.h> 782b3ad188SAdrian Chadd 792b3ad188SAdrian Chadd #ifdef DDB 802b3ad188SAdrian Chadd #include <ddb/ddb.h> 812b3ad188SAdrian Chadd #endif 822b3ad188SAdrian Chadd 83e707c8beSRuslan Bukin #ifdef IOMMU 84e707c8beSRuslan Bukin #include <dev/iommu/iommu_msi.h> 85e707c8beSRuslan Bukin #endif 86e707c8beSRuslan Bukin 872b3ad188SAdrian Chadd #include "pic_if.h" 883fc155dcSAndrew Turner #include "msi_if.h" 892b3ad188SAdrian Chadd 902b3ad188SAdrian Chadd #define INTRNAME_LEN (2*MAXCOMLEN + 1) 912b3ad188SAdrian Chadd 922b3ad188SAdrian Chadd #ifdef DEBUG 932b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__); \ 942b3ad188SAdrian Chadd printf(fmt,##args); } while (0) 952b3ad188SAdrian Chadd #else 962b3ad188SAdrian Chadd #define debugf(fmt, args...) 972b3ad188SAdrian Chadd #endif 982b3ad188SAdrian Chadd 992b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG); 1002b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling"); 1012b3ad188SAdrian Chadd 1022b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */ 1032b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf); 1042b3ad188SAdrian Chadd 1052b3ad188SAdrian Chadd /* Root interrupt controller stuff. */ 1065b70c08cSSvatopluk Kraus device_t intr_irq_root_dev; 1072b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter; 1082b3ad188SAdrian Chadd static void *irq_root_arg; 1092b3ad188SAdrian Chadd 110d1605cdaSAndrew Turner struct intr_pic_child { 111d1605cdaSAndrew Turner SLIST_ENTRY(intr_pic_child) pc_next; 112d1605cdaSAndrew Turner struct intr_pic *pc_pic; 113d1605cdaSAndrew Turner intr_child_irq_filter_t *pc_filter; 114d1605cdaSAndrew Turner void *pc_filter_arg; 115d1605cdaSAndrew Turner uintptr_t pc_start; 116d1605cdaSAndrew Turner uintptr_t pc_length; 117d1605cdaSAndrew Turner }; 118d1605cdaSAndrew Turner 1192b3ad188SAdrian Chadd /* Interrupt controller definition. */ 1202b3ad188SAdrian Chadd struct intr_pic { 1212b3ad188SAdrian Chadd SLIST_ENTRY(intr_pic) pic_next; 1222b3ad188SAdrian Chadd intptr_t pic_xref; /* hardware identification */ 1232b3ad188SAdrian Chadd device_t pic_dev; 124c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */ 1253fc155dcSAndrew Turner #define FLAG_PIC (1 << 0) 1263fc155dcSAndrew Turner #define FLAG_MSI (1 << 1) 127c0d52370SAndrew Turner #define FLAG_TYPE_MASK (FLAG_PIC | FLAG_MSI) 1283fc155dcSAndrew Turner u_int pic_flags; 129d1605cdaSAndrew Turner struct mtx pic_child_lock; 130d1605cdaSAndrew Turner SLIST_HEAD(, intr_pic_child) pic_children; 1312b3ad188SAdrian Chadd }; 1322b3ad188SAdrian Chadd 133fae8755fSJessica Clarke #ifdef SMP 134fae8755fSJessica Clarke #define INTR_IPI_NAMELEN (MAXCOMLEN + 1) 135fae8755fSJessica Clarke 136fae8755fSJessica Clarke struct intr_ipi { 137fae8755fSJessica Clarke intr_ipi_handler_t *ii_handler; 138fae8755fSJessica Clarke void *ii_handler_arg; 139fae8755fSJessica Clarke struct intr_irqsrc *ii_isrc; 140fae8755fSJessica Clarke char ii_name[INTR_IPI_NAMELEN]; 141fae8755fSJessica Clarke u_long *ii_count; 142fae8755fSJessica Clarke }; 143103d39efSJessica Clarke 144103d39efSJessica Clarke static device_t intr_ipi_dev; 145103d39efSJessica Clarke static u_int intr_ipi_dev_priority; 146103d39efSJessica Clarke static bool intr_ipi_dev_frozen; 147fae8755fSJessica Clarke #endif 148fae8755fSJessica Clarke 1492b3ad188SAdrian Chadd static struct mtx pic_list_lock; 1502b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list; 1512b3ad188SAdrian Chadd 152c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags); 1532b3ad188SAdrian Chadd 1542b3ad188SAdrian Chadd /* Interrupt source definition. */ 1552b3ad188SAdrian Chadd static struct mtx isrc_table_lock; 156248f0cabSOleksandr Tymoshenko static struct intr_irqsrc **irq_sources; 1571e0ba9d4SAndrew Turner static u_int irq_next_free; 1582b3ad188SAdrian Chadd 1592b3ad188SAdrian Chadd #ifdef SMP 160dc425090SMitchell Horne #ifdef EARLY_AP_STARTUP 161dc425090SMitchell Horne static bool irq_assign_cpu = true; 162dc425090SMitchell Horne #else 163dc425090SMitchell Horne static bool irq_assign_cpu = false; 164dc425090SMitchell Horne #endif 165fae8755fSJessica Clarke 166fae8755fSJessica Clarke static struct intr_ipi ipi_sources[INTR_IPI_COUNT]; 1672b3ad188SAdrian Chadd #endif 1682b3ad188SAdrian Chadd 169a3c7da3dSElliott Mitchell u_int intr_nirq = NIRQ; 170248f0cabSOleksandr Tymoshenko SYSCTL_UINT(_machdep, OID_AUTO, nirq, CTLFLAG_RDTUN, &intr_nirq, 0, 171248f0cabSOleksandr Tymoshenko "Number of IRQs"); 1722b3ad188SAdrian Chadd 1732b3ad188SAdrian Chadd /* Data for MI statistics reporting. */ 174248f0cabSOleksandr Tymoshenko u_long *intrcnt; 175248f0cabSOleksandr Tymoshenko char *intrnames; 176248f0cabSOleksandr Tymoshenko size_t sintrcnt; 177248f0cabSOleksandr Tymoshenko size_t sintrnames; 17828137bdbSMitchell Horne int nintrcnt; 17928137bdbSMitchell Horne static bitstr_t *intrcnt_bitmap; 1802b3ad188SAdrian Chadd 181895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id); 182895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc); 183609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id); 184895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref, 185895c8b1cSMichal Meloun struct intr_map_data **data); 186895c8b1cSMichal Meloun 1872b3ad188SAdrian Chadd /* 1882b3ad188SAdrian Chadd * Interrupt framework initialization routine. 1892b3ad188SAdrian Chadd */ 1902b3ad188SAdrian Chadd static void 1912b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused) 1922b3ad188SAdrian Chadd { 1932b3ad188SAdrian Chadd 1942b3ad188SAdrian Chadd SLIST_INIT(&pic_list); 1952b3ad188SAdrian Chadd mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF); 1963fc155dcSAndrew Turner 1972b3ad188SAdrian Chadd mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF); 198248f0cabSOleksandr Tymoshenko 199248f0cabSOleksandr Tymoshenko /* 200248f0cabSOleksandr Tymoshenko * - 2 counters for each I/O interrupt. 2012f0b059eSElliott Mitchell * - mp_maxid + 1 counters for each IPI counters for SMP. 202248f0cabSOleksandr Tymoshenko */ 20328137bdbSMitchell Horne nintrcnt = intr_nirq * 2; 204248f0cabSOleksandr Tymoshenko #ifdef SMP 2052f0b059eSElliott Mitchell nintrcnt += INTR_IPI_COUNT * (mp_maxid + 1); 206248f0cabSOleksandr Tymoshenko #endif 207248f0cabSOleksandr Tymoshenko 20828137bdbSMitchell Horne intrcnt = mallocarray(nintrcnt, sizeof(u_long), M_INTRNG, 209248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 21028137bdbSMitchell Horne intrnames = mallocarray(nintrcnt, INTRNAME_LEN, M_INTRNG, 211248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 21228137bdbSMitchell Horne sintrcnt = nintrcnt * sizeof(u_long); 21328137bdbSMitchell Horne sintrnames = nintrcnt * INTRNAME_LEN; 21428137bdbSMitchell Horne 21528137bdbSMitchell Horne /* Allocate the bitmap tracking counter allocations. */ 21628137bdbSMitchell Horne intrcnt_bitmap = bit_alloc(nintrcnt, M_INTRNG, M_WAITOK | M_ZERO); 21728137bdbSMitchell Horne 218248f0cabSOleksandr Tymoshenko irq_sources = mallocarray(intr_nirq, sizeof(struct intr_irqsrc*), 219248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 2202b3ad188SAdrian Chadd } 2212b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL); 2222b3ad188SAdrian Chadd 2232b3ad188SAdrian Chadd static void 2242b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index) 2252b3ad188SAdrian Chadd { 2262b3ad188SAdrian Chadd 2272b3ad188SAdrian Chadd snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s", 2282b3ad188SAdrian Chadd INTRNAME_LEN - 1, name); 2292b3ad188SAdrian Chadd } 2302b3ad188SAdrian Chadd 2312b3ad188SAdrian Chadd /* 2322b3ad188SAdrian Chadd * Update name for interrupt source with interrupt event. 2332b3ad188SAdrian Chadd */ 2342b3ad188SAdrian Chadd static void 2352b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc) 2362b3ad188SAdrian Chadd { 2372b3ad188SAdrian Chadd 2382b3ad188SAdrian Chadd /* QQQ: What about stray counter name? */ 2392b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2402b3ad188SAdrian Chadd intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index); 2412b3ad188SAdrian Chadd } 2422b3ad188SAdrian Chadd 2432b3ad188SAdrian Chadd /* 2442b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counter increment. 2452b3ad188SAdrian Chadd */ 2462b3ad188SAdrian Chadd static inline void 2472b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc) 2482b3ad188SAdrian Chadd { 2492b3ad188SAdrian Chadd 250bff6be3eSSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_PPI) 251bff6be3eSSvatopluk Kraus atomic_add_long(&isrc->isrc_count[0], 1); 252bff6be3eSSvatopluk Kraus else 2532b3ad188SAdrian Chadd isrc->isrc_count[0]++; 2542b3ad188SAdrian Chadd } 2552b3ad188SAdrian Chadd 2562b3ad188SAdrian Chadd /* 2572b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt stray counter increment. 2582b3ad188SAdrian Chadd */ 2592b3ad188SAdrian Chadd static inline void 2602b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc) 2612b3ad188SAdrian Chadd { 2622b3ad188SAdrian Chadd 2632b3ad188SAdrian Chadd isrc->isrc_count[1]++; 2642b3ad188SAdrian Chadd } 2652b3ad188SAdrian Chadd 2662b3ad188SAdrian Chadd /* 2672b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt name update. 2682b3ad188SAdrian Chadd */ 2692b3ad188SAdrian Chadd static void 2702b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name) 2712b3ad188SAdrian Chadd { 2722b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 2732b3ad188SAdrian Chadd 2742b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2752b3ad188SAdrian Chadd 2762b3ad188SAdrian Chadd if (name != NULL) { 2772b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name); 2782b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2792b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name, 2802b3ad188SAdrian Chadd name); 2812b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2822b3ad188SAdrian Chadd } else { 2832b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name); 2842b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2852b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name); 2862b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2872b3ad188SAdrian Chadd } 2882b3ad188SAdrian Chadd } 2892b3ad188SAdrian Chadd 2902b3ad188SAdrian Chadd /* 2912b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counters setup. 2922b3ad188SAdrian Chadd */ 2932b3ad188SAdrian Chadd static void 2942b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc) 2952b3ad188SAdrian Chadd { 29628137bdbSMitchell Horne int index; 29728137bdbSMitchell Horne 29828137bdbSMitchell Horne mtx_assert(&isrc_table_lock, MA_OWNED); 2992b3ad188SAdrian Chadd 3002b3ad188SAdrian Chadd /* 30128137bdbSMitchell Horne * Allocate two counter values, the second tracking "stray" interrupts. 3022b3ad188SAdrian Chadd */ 30328137bdbSMitchell Horne bit_ffc_area(intrcnt_bitmap, nintrcnt, 2, &index); 30428137bdbSMitchell Horne if (index == -1) 30528137bdbSMitchell Horne panic("Failed to allocate 2 counters. Array exhausted?"); 30628137bdbSMitchell Horne bit_nset(intrcnt_bitmap, index, index + 1); 3072b3ad188SAdrian Chadd isrc->isrc_index = index; 3082b3ad188SAdrian Chadd isrc->isrc_count = &intrcnt[index]; 3092b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 3102b3ad188SAdrian Chadd } 3112b3ad188SAdrian Chadd 312bff6be3eSSvatopluk Kraus /* 313bff6be3eSSvatopluk Kraus * Virtualization for interrupt source interrupt counters release. 314bff6be3eSSvatopluk Kraus */ 315bff6be3eSSvatopluk Kraus static void 316bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc) 317bff6be3eSSvatopluk Kraus { 31828137bdbSMitchell Horne int idx = isrc->isrc_index; 319bff6be3eSSvatopluk Kraus 32028137bdbSMitchell Horne mtx_assert(&isrc_table_lock, MA_OWNED); 32128137bdbSMitchell Horne 32228137bdbSMitchell Horne bit_nclear(intrcnt_bitmap, idx, idx + 1); 323bff6be3eSSvatopluk Kraus } 324bff6be3eSSvatopluk Kraus 3252b3ad188SAdrian Chadd /* 3262b3ad188SAdrian Chadd * Main interrupt dispatch handler. It's called straight 3272b3ad188SAdrian Chadd * from the assembler, where CPU interrupt is served. 3282b3ad188SAdrian Chadd */ 3292b3ad188SAdrian Chadd void 3302b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf) 3312b3ad188SAdrian Chadd { 3322b3ad188SAdrian Chadd struct trapframe * oldframe; 3332b3ad188SAdrian Chadd struct thread * td; 3342b3ad188SAdrian Chadd 3352b3ad188SAdrian Chadd KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__)); 3362b3ad188SAdrian Chadd 33789c52f9dSKyle Evans kasan_mark(tf, sizeof(*tf), sizeof(*tf), 0); 338*c05d7bdaSMark Johnston kmsan_mark(tf, sizeof(*tf), KMSAN_STATE_INITED); 33989c52f9dSKyle Evans 34083c9dea1SGleb Smirnoff VM_CNT_INC(v_intr); 3412b3ad188SAdrian Chadd critical_enter(); 3422b3ad188SAdrian Chadd td = curthread; 3432b3ad188SAdrian Chadd oldframe = td->td_intr_frame; 3442b3ad188SAdrian Chadd td->td_intr_frame = tf; 3452b3ad188SAdrian Chadd irq_root_filter(irq_root_arg); 3462b3ad188SAdrian Chadd td->td_intr_frame = oldframe; 3472b3ad188SAdrian Chadd critical_exit(); 348df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 349974692e3SAndrew Turner if (pmc_hook && TRAPF_USERMODE(tf) && 350974692e3SAndrew Turner (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN)) 351df7a2251SAndrew Turner pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf); 352df7a2251SAndrew Turner #endif 3532b3ad188SAdrian Chadd } 3542b3ad188SAdrian Chadd 355d1605cdaSAndrew Turner int 356d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq) 357d1605cdaSAndrew Turner { 358d1605cdaSAndrew Turner struct intr_pic_child *child; 359d1605cdaSAndrew Turner bool found; 360d1605cdaSAndrew Turner 361d1605cdaSAndrew Turner found = false; 362d1605cdaSAndrew Turner mtx_lock_spin(&parent->pic_child_lock); 363d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent->pic_children, pc_next) { 364d1605cdaSAndrew Turner if (child->pc_start <= irq && 365d1605cdaSAndrew Turner irq < (child->pc_start + child->pc_length)) { 366d1605cdaSAndrew Turner found = true; 367d1605cdaSAndrew Turner break; 368d1605cdaSAndrew Turner } 369d1605cdaSAndrew Turner } 370d1605cdaSAndrew Turner mtx_unlock_spin(&parent->pic_child_lock); 371d1605cdaSAndrew Turner 372d1605cdaSAndrew Turner if (found) 373d1605cdaSAndrew Turner return (child->pc_filter(child->pc_filter_arg, irq)); 374d1605cdaSAndrew Turner 375d1605cdaSAndrew Turner return (FILTER_STRAY); 376d1605cdaSAndrew Turner } 377d1605cdaSAndrew Turner 3782b3ad188SAdrian Chadd /* 3792b3ad188SAdrian Chadd * interrupt controller dispatch function for interrupts. It should 3802b3ad188SAdrian Chadd * be called straight from the interrupt controller, when associated interrupt 3812b3ad188SAdrian Chadd * source is learned. 3822b3ad188SAdrian Chadd */ 383bff6be3eSSvatopluk Kraus int 384bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf) 3852b3ad188SAdrian Chadd { 3862b3ad188SAdrian Chadd 3872b3ad188SAdrian Chadd KASSERT(isrc != NULL, ("%s: no source", __func__)); 3882b3ad188SAdrian Chadd 389103d39efSJessica Clarke if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 3902b3ad188SAdrian Chadd isrc_increment_count(isrc); 3912b3ad188SAdrian Chadd 3922b3ad188SAdrian Chadd #ifdef INTR_SOLO 3932b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 3942b3ad188SAdrian Chadd int error; 3952b3ad188SAdrian Chadd error = isrc->isrc_filter(isrc->isrc_arg, tf); 3962b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 3972b3ad188SAdrian Chadd if (error == FILTER_HANDLED) 398bff6be3eSSvatopluk Kraus return (0); 3992b3ad188SAdrian Chadd } else 4002b3ad188SAdrian Chadd #endif 4012b3ad188SAdrian Chadd if (isrc->isrc_event != NULL) { 4022b3ad188SAdrian Chadd if (intr_event_handle(isrc->isrc_event, tf) == 0) 403bff6be3eSSvatopluk Kraus return (0); 4042b3ad188SAdrian Chadd } 4052b3ad188SAdrian Chadd 406103d39efSJessica Clarke if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 4072b3ad188SAdrian Chadd isrc_increment_straycount(isrc); 408bff6be3eSSvatopluk Kraus return (EINVAL); 4092b3ad188SAdrian Chadd } 4102b3ad188SAdrian Chadd 4112b3ad188SAdrian Chadd /* 4122b3ad188SAdrian Chadd * Alloc unique interrupt number (resource handle) for interrupt source. 4132b3ad188SAdrian Chadd * 4142b3ad188SAdrian Chadd * There could be various strategies how to allocate free interrupt number 4152b3ad188SAdrian Chadd * (resource handle) for new interrupt source. 4162b3ad188SAdrian Chadd * 4172b3ad188SAdrian Chadd * 1. Handles are always allocated forward, so handles are not recycled 4182b3ad188SAdrian Chadd * immediately. However, if only one free handle left which is reused 4192b3ad188SAdrian Chadd * constantly... 4202b3ad188SAdrian Chadd */ 421bff6be3eSSvatopluk Kraus static inline int 422bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc) 4232b3ad188SAdrian Chadd { 424e88c3b1bSMichal Meloun u_int irq; 4252b3ad188SAdrian Chadd 4262b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 4272b3ad188SAdrian Chadd 428e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4292b3ad188SAdrian Chadd return (ENOSPC); 4302b3ad188SAdrian Chadd 431e88c3b1bSMichal Meloun for (irq = irq_next_free; irq < intr_nirq; irq++) { 4322b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4332b3ad188SAdrian Chadd goto found; 4342b3ad188SAdrian Chadd } 4352b3ad188SAdrian Chadd for (irq = 0; irq < irq_next_free; irq++) { 4362b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4372b3ad188SAdrian Chadd goto found; 4382b3ad188SAdrian Chadd } 4392b3ad188SAdrian Chadd 440e88c3b1bSMichal Meloun irq_next_free = intr_nirq; 4412b3ad188SAdrian Chadd return (ENOSPC); 4422b3ad188SAdrian Chadd 4432b3ad188SAdrian Chadd found: 4442b3ad188SAdrian Chadd isrc->isrc_irq = irq; 4452b3ad188SAdrian Chadd irq_sources[irq] = isrc; 4462b3ad188SAdrian Chadd 4472b3ad188SAdrian Chadd irq_next_free = irq + 1; 448e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4492b3ad188SAdrian Chadd irq_next_free = 0; 4502b3ad188SAdrian Chadd return (0); 4512b3ad188SAdrian Chadd } 452bff6be3eSSvatopluk Kraus 4532b3ad188SAdrian Chadd /* 4542b3ad188SAdrian Chadd * Free unique interrupt number (resource handle) from interrupt source. 4552b3ad188SAdrian Chadd */ 456bff6be3eSSvatopluk Kraus static inline int 4572b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc) 4582b3ad188SAdrian Chadd { 4592b3ad188SAdrian Chadd 460bff6be3eSSvatopluk Kraus mtx_assert(&isrc_table_lock, MA_OWNED); 4612b3ad188SAdrian Chadd 462248f0cabSOleksandr Tymoshenko if (isrc->isrc_irq >= intr_nirq) 4632b3ad188SAdrian Chadd return (EINVAL); 464bff6be3eSSvatopluk Kraus if (irq_sources[isrc->isrc_irq] != isrc) 4652b3ad188SAdrian Chadd return (EINVAL); 4662b3ad188SAdrian Chadd 4672b3ad188SAdrian Chadd irq_sources[isrc->isrc_irq] = NULL; 4688442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 469a49f208dSMichal Meloun 470a49f208dSMichal Meloun /* 471a49f208dSMichal Meloun * If we are recovering from the state irq_sources table is full, 472a49f208dSMichal Meloun * then the following allocation should check the entire table. This 473a49f208dSMichal Meloun * will ensure maximum separation of allocation order from release 474a49f208dSMichal Meloun * order. 475a49f208dSMichal Meloun */ 476a49f208dSMichal Meloun if (irq_next_free >= intr_nirq) 477a49f208dSMichal Meloun irq_next_free = 0; 478a49f208dSMichal Meloun 4792b3ad188SAdrian Chadd return (0); 4802b3ad188SAdrian Chadd } 481bff6be3eSSvatopluk Kraus 4822b3ad188SAdrian Chadd /* 483bff6be3eSSvatopluk Kraus * Initialize interrupt source and register it into global interrupt table. 4842b3ad188SAdrian Chadd */ 485bff6be3eSSvatopluk Kraus int 486bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags, 487bff6be3eSSvatopluk Kraus const char *fmt, ...) 4882b3ad188SAdrian Chadd { 489bff6be3eSSvatopluk Kraus int error; 490bff6be3eSSvatopluk Kraus va_list ap; 4912b3ad188SAdrian Chadd 492bff6be3eSSvatopluk Kraus bzero(isrc, sizeof(struct intr_irqsrc)); 493bff6be3eSSvatopluk Kraus isrc->isrc_dev = dev; 4948442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 495bff6be3eSSvatopluk Kraus isrc->isrc_flags = flags; 4962b3ad188SAdrian Chadd 497bff6be3eSSvatopluk Kraus va_start(ap, fmt); 498bff6be3eSSvatopluk Kraus vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap); 499bff6be3eSSvatopluk Kraus va_end(ap); 500bff6be3eSSvatopluk Kraus 501bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 502bff6be3eSSvatopluk Kraus error = isrc_alloc_irq(isrc); 503bff6be3eSSvatopluk Kraus if (error != 0) { 504bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 505bff6be3eSSvatopluk Kraus return (error); 5062b3ad188SAdrian Chadd } 507bff6be3eSSvatopluk Kraus /* 508bff6be3eSSvatopluk Kraus * Setup interrupt counters, but not for IPI sources. Those are setup 509bff6be3eSSvatopluk Kraus * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust 510bff6be3eSSvatopluk Kraus * our counter pool. 511bff6be3eSSvatopluk Kraus */ 512bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 513bff6be3eSSvatopluk Kraus isrc_setup_counters(isrc); 514bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 515bff6be3eSSvatopluk Kraus return (0); 5162b3ad188SAdrian Chadd } 5172b3ad188SAdrian Chadd 5182b3ad188SAdrian Chadd /* 519bff6be3eSSvatopluk Kraus * Deregister interrupt source from global interrupt table. 520bff6be3eSSvatopluk Kraus */ 521bff6be3eSSvatopluk Kraus int 522bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc) 523bff6be3eSSvatopluk Kraus { 524bff6be3eSSvatopluk Kraus int error; 525bff6be3eSSvatopluk Kraus 526bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 527bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 528bff6be3eSSvatopluk Kraus isrc_release_counters(isrc); 529bff6be3eSSvatopluk Kraus error = isrc_free_irq(isrc); 530bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 531bff6be3eSSvatopluk Kraus return (error); 532bff6be3eSSvatopluk Kraus } 533bff6be3eSSvatopluk Kraus 5345b613c19SSvatopluk Kraus #ifdef SMP 5355b613c19SSvatopluk Kraus /* 5365b613c19SSvatopluk Kraus * A support function for a PIC to decide if provided ISRC should be inited 5375b613c19SSvatopluk Kraus * on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of 5385b613c19SSvatopluk Kraus * struct intr_irqsrc is the following: 5395b613c19SSvatopluk Kraus * 5405b613c19SSvatopluk Kraus * If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus 5415b613c19SSvatopluk Kraus * set in isrc_cpu. If not, the ISRC should be inited on every cpu and 5425b613c19SSvatopluk Kraus * isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct. 5435b613c19SSvatopluk Kraus */ 5445b613c19SSvatopluk Kraus bool 5455b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu) 5465b613c19SSvatopluk Kraus { 5475b613c19SSvatopluk Kraus 5485b613c19SSvatopluk Kraus if (isrc->isrc_handlers == 0) 5495b613c19SSvatopluk Kraus return (false); 5505b613c19SSvatopluk Kraus if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0) 5515b613c19SSvatopluk Kraus return (false); 5525b613c19SSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_BOUND) 5535b613c19SSvatopluk Kraus return (CPU_ISSET(cpu, &isrc->isrc_cpu)); 5545b613c19SSvatopluk Kraus 5555b613c19SSvatopluk Kraus CPU_SET(cpu, &isrc->isrc_cpu); 5565b613c19SSvatopluk Kraus return (true); 5575b613c19SSvatopluk Kraus } 5585b613c19SSvatopluk Kraus #endif 5595b613c19SSvatopluk Kraus 5602b3ad188SAdrian Chadd #ifdef INTR_SOLO 5612b3ad188SAdrian Chadd /* 5622b3ad188SAdrian Chadd * Setup filter into interrupt source. 5632b3ad188SAdrian Chadd */ 5642b3ad188SAdrian Chadd static int 5652b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name, 5662b3ad188SAdrian Chadd intr_irq_filter_t *filter, void *arg, void **cookiep) 5672b3ad188SAdrian Chadd { 5682b3ad188SAdrian Chadd 5692b3ad188SAdrian Chadd if (filter == NULL) 5702b3ad188SAdrian Chadd return (EINVAL); 5712b3ad188SAdrian Chadd 5722b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 5732b3ad188SAdrian Chadd /* 5742b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 5752b3ad188SAdrian Chadd * how we handle interrupt sources. 5762b3ad188SAdrian Chadd */ 5772b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 5782b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5792b3ad188SAdrian Chadd return (EBUSY); 5802b3ad188SAdrian Chadd } 5812b3ad188SAdrian Chadd isrc->isrc_filter = filter; 5822b3ad188SAdrian Chadd isrc->isrc_arg = arg; 5832b3ad188SAdrian Chadd isrc_update_name(isrc, name); 5842b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5852b3ad188SAdrian Chadd 5862b3ad188SAdrian Chadd *cookiep = isrc; 5872b3ad188SAdrian Chadd return (0); 5882b3ad188SAdrian Chadd } 5892b3ad188SAdrian Chadd #endif 5902b3ad188SAdrian Chadd 5912b3ad188SAdrian Chadd /* 5922b3ad188SAdrian Chadd * Interrupt source pre_ithread method for MI interrupt framework. 5932b3ad188SAdrian Chadd */ 5942b3ad188SAdrian Chadd static void 5952b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg) 5962b3ad188SAdrian Chadd { 5972b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5982b3ad188SAdrian Chadd 5992b3ad188SAdrian Chadd PIC_PRE_ITHREAD(isrc->isrc_dev, isrc); 6002b3ad188SAdrian Chadd } 6012b3ad188SAdrian Chadd 6022b3ad188SAdrian Chadd /* 6032b3ad188SAdrian Chadd * Interrupt source post_ithread method for MI interrupt framework. 6042b3ad188SAdrian Chadd */ 6052b3ad188SAdrian Chadd static void 6062b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg) 6072b3ad188SAdrian Chadd { 6082b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6092b3ad188SAdrian Chadd 6102b3ad188SAdrian Chadd PIC_POST_ITHREAD(isrc->isrc_dev, isrc); 6112b3ad188SAdrian Chadd } 6122b3ad188SAdrian Chadd 6132b3ad188SAdrian Chadd /* 6142b3ad188SAdrian Chadd * Interrupt source post_filter method for MI interrupt framework. 6152b3ad188SAdrian Chadd */ 6162b3ad188SAdrian Chadd static void 6172b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg) 6182b3ad188SAdrian Chadd { 6192b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6202b3ad188SAdrian Chadd 6212b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 6222b3ad188SAdrian Chadd } 6232b3ad188SAdrian Chadd 6242b3ad188SAdrian Chadd /* 6252b3ad188SAdrian Chadd * Interrupt source assign_cpu method for MI interrupt framework. 6262b3ad188SAdrian Chadd */ 6272b3ad188SAdrian Chadd static int 6282b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu) 6292b3ad188SAdrian Chadd { 6302b3ad188SAdrian Chadd #ifdef SMP 6312b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6322b3ad188SAdrian Chadd int error; 6332b3ad188SAdrian Chadd 6342b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6352b3ad188SAdrian Chadd if (cpu == NOCPU) { 6362b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6372b3ad188SAdrian Chadd isrc->isrc_flags &= ~INTR_ISRCF_BOUND; 6382b3ad188SAdrian Chadd } else { 6392b3ad188SAdrian Chadd CPU_SETOF(cpu, &isrc->isrc_cpu); 6402b3ad188SAdrian Chadd isrc->isrc_flags |= INTR_ISRCF_BOUND; 6412b3ad188SAdrian Chadd } 6422b3ad188SAdrian Chadd 6432b3ad188SAdrian Chadd /* 6442b3ad188SAdrian Chadd * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or 6452b3ad188SAdrian Chadd * re-balance it to another CPU or enable it on more CPUs. However, 6462b3ad188SAdrian Chadd * PIC is expected to change isrc_cpu appropriately to keep us well 647e3043798SPedro F. Giffuni * informed if the call is successful. 6482b3ad188SAdrian Chadd */ 6492b3ad188SAdrian Chadd if (irq_assign_cpu) { 650bff6be3eSSvatopluk Kraus error = PIC_BIND_INTR(isrc->isrc_dev, isrc); 6512b3ad188SAdrian Chadd if (error) { 6522b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6532b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6542b3ad188SAdrian Chadd return (error); 6552b3ad188SAdrian Chadd } 6562b3ad188SAdrian Chadd } 6572b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6582b3ad188SAdrian Chadd return (0); 6592b3ad188SAdrian Chadd #else 6602b3ad188SAdrian Chadd return (EOPNOTSUPP); 6612b3ad188SAdrian Chadd #endif 6622b3ad188SAdrian Chadd } 6632b3ad188SAdrian Chadd 6642b3ad188SAdrian Chadd /* 6652b3ad188SAdrian Chadd * Create interrupt event for interrupt source. 6662b3ad188SAdrian Chadd */ 6672b3ad188SAdrian Chadd static int 6682b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc) 6692b3ad188SAdrian Chadd { 6702b3ad188SAdrian Chadd struct intr_event *ie; 6712b3ad188SAdrian Chadd int error; 6722b3ad188SAdrian Chadd 6732b3ad188SAdrian Chadd error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq, 6742b3ad188SAdrian Chadd intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter, 6752b3ad188SAdrian Chadd intr_isrc_assign_cpu, "%s:", isrc->isrc_name); 6762b3ad188SAdrian Chadd if (error) 6772b3ad188SAdrian Chadd return (error); 6782b3ad188SAdrian Chadd 6792b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6802b3ad188SAdrian Chadd /* 6812b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 6822b3ad188SAdrian Chadd * how we handle interrupt sources. Let contested event wins. 6832b3ad188SAdrian Chadd */ 684169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 6852b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 686169e6abdSSvatopluk Kraus #else 687169e6abdSSvatopluk Kraus if (isrc->isrc_event != NULL) { 688169e6abdSSvatopluk Kraus #endif 6892b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6902b3ad188SAdrian Chadd intr_event_destroy(ie); 6912b3ad188SAdrian Chadd return (isrc->isrc_event != NULL ? EBUSY : 0); 6922b3ad188SAdrian Chadd } 6932b3ad188SAdrian Chadd isrc->isrc_event = ie; 6942b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6952b3ad188SAdrian Chadd 6962b3ad188SAdrian Chadd return (0); 6972b3ad188SAdrian Chadd } 6982b3ad188SAdrian Chadd #ifdef notyet 6992b3ad188SAdrian Chadd /* 7002b3ad188SAdrian Chadd * Destroy interrupt event for interrupt source. 7012b3ad188SAdrian Chadd */ 7022b3ad188SAdrian Chadd static void 7032b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc) 7042b3ad188SAdrian Chadd { 7052b3ad188SAdrian Chadd struct intr_event *ie; 7062b3ad188SAdrian Chadd 7072b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7082b3ad188SAdrian Chadd ie = isrc->isrc_event; 7092b3ad188SAdrian Chadd isrc->isrc_event = NULL; 7102b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7112b3ad188SAdrian Chadd 7122b3ad188SAdrian Chadd if (ie != NULL) 7132b3ad188SAdrian Chadd intr_event_destroy(ie); 7142b3ad188SAdrian Chadd } 7152b3ad188SAdrian Chadd #endif 7162b3ad188SAdrian Chadd /* 7172b3ad188SAdrian Chadd * Add handler to interrupt source. 7182b3ad188SAdrian Chadd */ 7192b3ad188SAdrian Chadd static int 7202b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name, 7212b3ad188SAdrian Chadd driver_filter_t filter, driver_intr_t handler, void *arg, 7222b3ad188SAdrian Chadd enum intr_type flags, void **cookiep) 7232b3ad188SAdrian Chadd { 7242b3ad188SAdrian Chadd int error; 7252b3ad188SAdrian Chadd 7262b3ad188SAdrian Chadd if (isrc->isrc_event == NULL) { 7272b3ad188SAdrian Chadd error = isrc_event_create(isrc); 7282b3ad188SAdrian Chadd if (error) 7292b3ad188SAdrian Chadd return (error); 7302b3ad188SAdrian Chadd } 7312b3ad188SAdrian Chadd 7322b3ad188SAdrian Chadd error = intr_event_add_handler(isrc->isrc_event, name, filter, handler, 7332b3ad188SAdrian Chadd arg, intr_priority(flags), flags, cookiep); 7342b3ad188SAdrian Chadd if (error == 0) { 7352b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7362b3ad188SAdrian Chadd intrcnt_updatename(isrc); 7372b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7382b3ad188SAdrian Chadd } 7392b3ad188SAdrian Chadd 7402b3ad188SAdrian Chadd return (error); 7412b3ad188SAdrian Chadd } 7422b3ad188SAdrian Chadd 7432b3ad188SAdrian Chadd /* 7442b3ad188SAdrian Chadd * Lookup interrupt controller locked. 7452b3ad188SAdrian Chadd */ 746bff6be3eSSvatopluk Kraus static inline struct intr_pic * 747c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags) 7482b3ad188SAdrian Chadd { 7492b3ad188SAdrian Chadd struct intr_pic *pic; 7502b3ad188SAdrian Chadd 7512b3ad188SAdrian Chadd mtx_assert(&pic_list_lock, MA_OWNED); 7522b3ad188SAdrian Chadd 7534be58cbaSSvatopluk Kraus if (dev == NULL && xref == 0) 7544be58cbaSSvatopluk Kraus return (NULL); 7554be58cbaSSvatopluk Kraus 7564be58cbaSSvatopluk Kraus /* Note that pic->pic_dev is never NULL on registered PIC. */ 7572b3ad188SAdrian Chadd SLIST_FOREACH(pic, &pic_list, pic_next) { 758c0d52370SAndrew Turner if ((pic->pic_flags & FLAG_TYPE_MASK) != 759c0d52370SAndrew Turner (flags & FLAG_TYPE_MASK)) 760c0d52370SAndrew Turner continue; 761c0d52370SAndrew Turner 7624be58cbaSSvatopluk Kraus if (dev == NULL) { 7634be58cbaSSvatopluk Kraus if (xref == pic->pic_xref) 7644be58cbaSSvatopluk Kraus return (pic); 7654be58cbaSSvatopluk Kraus } else if (xref == 0 || pic->pic_xref == 0) { 7664be58cbaSSvatopluk Kraus if (dev == pic->pic_dev) 7674be58cbaSSvatopluk Kraus return (pic); 7684be58cbaSSvatopluk Kraus } else if (xref == pic->pic_xref && dev == pic->pic_dev) 7692b3ad188SAdrian Chadd return (pic); 7702b3ad188SAdrian Chadd } 7712b3ad188SAdrian Chadd return (NULL); 7722b3ad188SAdrian Chadd } 7732b3ad188SAdrian Chadd 7742b3ad188SAdrian Chadd /* 7752b3ad188SAdrian Chadd * Lookup interrupt controller. 7762b3ad188SAdrian Chadd */ 7772b3ad188SAdrian Chadd static struct intr_pic * 778c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags) 7792b3ad188SAdrian Chadd { 7802b3ad188SAdrian Chadd struct intr_pic *pic; 7812b3ad188SAdrian Chadd 7822b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 783c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7842b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7852b3ad188SAdrian Chadd return (pic); 7862b3ad188SAdrian Chadd } 7872b3ad188SAdrian Chadd 7882b3ad188SAdrian Chadd /* 7892b3ad188SAdrian Chadd * Create interrupt controller. 7902b3ad188SAdrian Chadd */ 7912b3ad188SAdrian Chadd static struct intr_pic * 792c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags) 7932b3ad188SAdrian Chadd { 7942b3ad188SAdrian Chadd struct intr_pic *pic; 7952b3ad188SAdrian Chadd 7962b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 797c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7982b3ad188SAdrian Chadd if (pic != NULL) { 7992b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8002b3ad188SAdrian Chadd return (pic); 8012b3ad188SAdrian Chadd } 8022b3ad188SAdrian Chadd pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO); 803b48c6083SAndrew Turner if (pic == NULL) { 804b48c6083SAndrew Turner mtx_unlock(&pic_list_lock); 805b48c6083SAndrew Turner return (NULL); 806b48c6083SAndrew Turner } 8072b3ad188SAdrian Chadd pic->pic_xref = xref; 8082b3ad188SAdrian Chadd pic->pic_dev = dev; 809c0d52370SAndrew Turner pic->pic_flags = flags; 810d1605cdaSAndrew Turner mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN); 8112b3ad188SAdrian Chadd SLIST_INSERT_HEAD(&pic_list, pic, pic_next); 8122b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8132b3ad188SAdrian Chadd 8142b3ad188SAdrian Chadd return (pic); 8152b3ad188SAdrian Chadd } 8162b3ad188SAdrian Chadd #ifdef notyet 8172b3ad188SAdrian Chadd /* 8182b3ad188SAdrian Chadd * Destroy interrupt controller. 8192b3ad188SAdrian Chadd */ 8202b3ad188SAdrian Chadd static void 821c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags) 8222b3ad188SAdrian Chadd { 8232b3ad188SAdrian Chadd struct intr_pic *pic; 8242b3ad188SAdrian Chadd 8252b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 826c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 8272b3ad188SAdrian Chadd if (pic == NULL) { 8282b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8292b3ad188SAdrian Chadd return; 8302b3ad188SAdrian Chadd } 8312b3ad188SAdrian Chadd SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next); 8322b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8332b3ad188SAdrian Chadd 8342b3ad188SAdrian Chadd free(pic, M_INTRNG); 8352b3ad188SAdrian Chadd } 8362b3ad188SAdrian Chadd #endif 8372b3ad188SAdrian Chadd /* 8382b3ad188SAdrian Chadd * Register interrupt controller. 8392b3ad188SAdrian Chadd */ 8409346e913SAndrew Turner struct intr_pic * 8412b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref) 8422b3ad188SAdrian Chadd { 8432b3ad188SAdrian Chadd struct intr_pic *pic; 8442b3ad188SAdrian Chadd 8454be58cbaSSvatopluk Kraus if (dev == NULL) 8469346e913SAndrew Turner return (NULL); 847c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_PIC); 8482b3ad188SAdrian Chadd if (pic == NULL) 8499346e913SAndrew Turner return (NULL); 8502b3ad188SAdrian Chadd 851cff33fa8SEd Maste debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 852cff33fa8SEd Maste device_get_nameunit(dev), dev, (uintmax_t)xref); 8539346e913SAndrew Turner return (pic); 8542b3ad188SAdrian Chadd } 8552b3ad188SAdrian Chadd 8562b3ad188SAdrian Chadd /* 8572b3ad188SAdrian Chadd * Unregister interrupt controller. 8582b3ad188SAdrian Chadd */ 8592b3ad188SAdrian Chadd int 860bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref) 8612b3ad188SAdrian Chadd { 8622b3ad188SAdrian Chadd 8632b3ad188SAdrian Chadd panic("%s: not implemented", __func__); 8642b3ad188SAdrian Chadd } 8652b3ad188SAdrian Chadd 8662b3ad188SAdrian Chadd /* 8672b3ad188SAdrian Chadd * Mark interrupt controller (itself) as a root one. 8682b3ad188SAdrian Chadd * 8692b3ad188SAdrian Chadd * Note that only an interrupt controller can really know its position 8702b3ad188SAdrian Chadd * in interrupt controller's tree. So root PIC must claim itself as a root. 8712b3ad188SAdrian Chadd * 8722b3ad188SAdrian Chadd * In FDT case, according to ePAPR approved version 1.1 from 08 April 2011, 8732b3ad188SAdrian Chadd * page 30: 8742b3ad188SAdrian Chadd * "The root of the interrupt tree is determined when traversal 8752b3ad188SAdrian Chadd * of the interrupt tree reaches an interrupt controller node without 8762b3ad188SAdrian Chadd * an interrupts property and thus no explicit interrupt parent." 8772b3ad188SAdrian Chadd */ 8782b3ad188SAdrian Chadd int 8792b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter, 880e06afdb2SJessica Clarke void *arg) 8812b3ad188SAdrian Chadd { 8823fc155dcSAndrew Turner struct intr_pic *pic; 8832b3ad188SAdrian Chadd 884c0d52370SAndrew Turner pic = pic_lookup(dev, xref, FLAG_PIC); 8853fc155dcSAndrew Turner if (pic == NULL) { 8862b3ad188SAdrian Chadd device_printf(dev, "not registered\n"); 8872b3ad188SAdrian Chadd return (EINVAL); 8882b3ad188SAdrian Chadd } 8893fc155dcSAndrew Turner 890c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 8913fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 8923fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 8933fc155dcSAndrew Turner 8942b3ad188SAdrian Chadd if (filter == NULL) { 8952b3ad188SAdrian Chadd device_printf(dev, "filter missing\n"); 8962b3ad188SAdrian Chadd return (EINVAL); 8972b3ad188SAdrian Chadd } 8982b3ad188SAdrian Chadd 8992b3ad188SAdrian Chadd /* 9002b3ad188SAdrian Chadd * Only one interrupt controllers could be on the root for now. 9012b3ad188SAdrian Chadd * Note that we further suppose that there is not threaded interrupt 9022b3ad188SAdrian Chadd * routine (handler) on the root. See intr_irq_handler(). 9032b3ad188SAdrian Chadd */ 9045b70c08cSSvatopluk Kraus if (intr_irq_root_dev != NULL) { 9052b3ad188SAdrian Chadd device_printf(dev, "another root already set\n"); 9062b3ad188SAdrian Chadd return (EBUSY); 9072b3ad188SAdrian Chadd } 9082b3ad188SAdrian Chadd 9095b70c08cSSvatopluk Kraus intr_irq_root_dev = dev; 9102b3ad188SAdrian Chadd irq_root_filter = filter; 9112b3ad188SAdrian Chadd irq_root_arg = arg; 9122b3ad188SAdrian Chadd 9132b3ad188SAdrian Chadd debugf("irq root set to %s\n", device_get_nameunit(dev)); 9142b3ad188SAdrian Chadd return (0); 9152b3ad188SAdrian Chadd } 9162b3ad188SAdrian Chadd 917d1605cdaSAndrew Turner /* 918d1605cdaSAndrew Turner * Add a handler to manage a sub range of a parents interrupts. 919d1605cdaSAndrew Turner */ 920a3e828c9SJessica Clarke int 921d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic, 922d1605cdaSAndrew Turner intr_child_irq_filter_t *filter, void *arg, uintptr_t start, 923d1605cdaSAndrew Turner uintptr_t length) 924d1605cdaSAndrew Turner { 925d1605cdaSAndrew Turner struct intr_pic *parent_pic; 926d1605cdaSAndrew Turner struct intr_pic_child *newchild; 927d1605cdaSAndrew Turner #ifdef INVARIANTS 928d1605cdaSAndrew Turner struct intr_pic_child *child; 929d1605cdaSAndrew Turner #endif 930d1605cdaSAndrew Turner 931c0d52370SAndrew Turner /* Find the parent PIC */ 932c0d52370SAndrew Turner parent_pic = pic_lookup(parent, 0, FLAG_PIC); 933d1605cdaSAndrew Turner if (parent_pic == NULL) 934a3e828c9SJessica Clarke return (ENXIO); 935d1605cdaSAndrew Turner 936d1605cdaSAndrew Turner newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO); 937d1605cdaSAndrew Turner newchild->pc_pic = pic; 938d1605cdaSAndrew Turner newchild->pc_filter = filter; 939d1605cdaSAndrew Turner newchild->pc_filter_arg = arg; 940d1605cdaSAndrew Turner newchild->pc_start = start; 941d1605cdaSAndrew Turner newchild->pc_length = length; 942d1605cdaSAndrew Turner 943d1605cdaSAndrew Turner mtx_lock_spin(&parent_pic->pic_child_lock); 944d1605cdaSAndrew Turner #ifdef INVARIANTS 945d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) { 946d1605cdaSAndrew Turner KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice", 947d1605cdaSAndrew Turner __func__)); 948d1605cdaSAndrew Turner } 949d1605cdaSAndrew Turner #endif 950d1605cdaSAndrew Turner SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next); 951d1605cdaSAndrew Turner mtx_unlock_spin(&parent_pic->pic_child_lock); 952d1605cdaSAndrew Turner 953a3e828c9SJessica Clarke return (0); 954d1605cdaSAndrew Turner } 955d1605cdaSAndrew Turner 956895c8b1cSMichal Meloun static int 957895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data, 958895c8b1cSMichal Meloun struct intr_irqsrc **isrc) 9592b3ad188SAdrian Chadd { 960bff6be3eSSvatopluk Kraus struct intr_pic *pic; 961895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 962bff6be3eSSvatopluk Kraus 963bff6be3eSSvatopluk Kraus if (data == NULL) 964bff6be3eSSvatopluk Kraus return (EINVAL); 965bff6be3eSSvatopluk Kraus 966c0d52370SAndrew Turner pic = pic_lookup(dev, xref, 967c0d52370SAndrew Turner (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC); 96815adccc6SSvatopluk Kraus if (pic == NULL) 969bff6be3eSSvatopluk Kraus return (ESRCH); 970bff6be3eSSvatopluk Kraus 971895c8b1cSMichal Meloun switch (data->type) { 972895c8b1cSMichal Meloun case INTR_MAP_DATA_MSI: 973c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 974895c8b1cSMichal Meloun ("%s: Found a non-MSI controller: %s", __func__, 975895c8b1cSMichal Meloun device_get_name(pic->pic_dev))); 976895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)data; 977895c8b1cSMichal Meloun *isrc = msi->isrc; 978895c8b1cSMichal Meloun return (0); 979895c8b1cSMichal Meloun 980895c8b1cSMichal Meloun default: 981c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 9823fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 9833fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 984895c8b1cSMichal Meloun return (PIC_MAP_INTR(pic->pic_dev, data, isrc)); 985895c8b1cSMichal Meloun } 986895c8b1cSMichal Meloun } 987895c8b1cSMichal Meloun 988eb20867fSMichal Meloun bool 989eb20867fSMichal Meloun intr_is_per_cpu(struct resource *res) 990eb20867fSMichal Meloun { 991eb20867fSMichal Meloun u_int res_id; 992eb20867fSMichal Meloun struct intr_irqsrc *isrc; 993eb20867fSMichal Meloun 994eb20867fSMichal Meloun res_id = (u_int)rman_get_start(res); 995eb20867fSMichal Meloun isrc = intr_map_get_isrc(res_id); 996eb20867fSMichal Meloun 997eb20867fSMichal Meloun if (isrc == NULL) 998eb20867fSMichal Meloun panic("Attempt to get isrc for non-active resource id: %u\n", 999eb20867fSMichal Meloun res_id); 1000eb20867fSMichal Meloun return ((isrc->isrc_flags & INTR_ISRCF_PPI) != 0); 1001eb20867fSMichal Meloun } 1002eb20867fSMichal Meloun 1003895c8b1cSMichal Meloun int 1004895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res) 1005895c8b1cSMichal Meloun { 1006895c8b1cSMichal Meloun device_t map_dev; 1007895c8b1cSMichal Meloun intptr_t map_xref; 1008895c8b1cSMichal Meloun struct intr_map_data *data; 1009895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1010895c8b1cSMichal Meloun u_int res_id; 1011895c8b1cSMichal Meloun int error; 1012895c8b1cSMichal Meloun 1013895c8b1cSMichal Meloun KASSERT(rman_get_start(res) == rman_get_end(res), 1014895c8b1cSMichal Meloun ("%s: more interrupts in resource", __func__)); 1015895c8b1cSMichal Meloun 1016895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1017895c8b1cSMichal Meloun if (intr_map_get_isrc(res_id) != NULL) 1018895c8b1cSMichal Meloun panic("Attempt to double activation of resource id: %u\n", 1019895c8b1cSMichal Meloun res_id); 1020895c8b1cSMichal Meloun intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data); 1021895c8b1cSMichal Meloun error = intr_resolve_irq(map_dev, map_xref, data, &isrc); 1022895c8b1cSMichal Meloun if (error != 0) { 1023895c8b1cSMichal Meloun free(data, M_INTRNG); 1024895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1025895c8b1cSMichal Meloun /* if (error == EINVAL) return(0); */ 1026bff6be3eSSvatopluk Kraus return (error); 1027bff6be3eSSvatopluk Kraus } 1028895c8b1cSMichal Meloun intr_map_set_isrc(res_id, isrc); 1029895c8b1cSMichal Meloun rman_set_virtual(res, data); 1030895c8b1cSMichal Meloun return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data)); 1031bff6be3eSSvatopluk Kraus } 1032bff6be3eSSvatopluk Kraus 1033bff6be3eSSvatopluk Kraus int 1034895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res) 1035bff6be3eSSvatopluk Kraus { 1036bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1037bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1038895c8b1cSMichal Meloun u_int res_id; 1039895c8b1cSMichal Meloun int error; 1040bff6be3eSSvatopluk Kraus 1041bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1042bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1043bff6be3eSSvatopluk Kraus 1044895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1045895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1046bff6be3eSSvatopluk Kraus if (isrc == NULL) 1047895c8b1cSMichal Meloun panic("Attempt to deactivate non-active resource id: %u\n", 1048895c8b1cSMichal Meloun res_id); 1049bff6be3eSSvatopluk Kraus 1050c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1051895c8b1cSMichal Meloun error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data); 1052895c8b1cSMichal Meloun intr_map_set_isrc(res_id, NULL); 1053895c8b1cSMichal Meloun rman_set_virtual(res, NULL); 1054895c8b1cSMichal Meloun free(data, M_INTRNG); 1055895c8b1cSMichal Meloun return (error); 1056bff6be3eSSvatopluk Kraus } 1057bff6be3eSSvatopluk Kraus 1058bff6be3eSSvatopluk Kraus int 1059bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt, 1060bff6be3eSSvatopluk Kraus driver_intr_t hand, void *arg, int flags, void **cookiep) 1061bff6be3eSSvatopluk Kraus { 1062bff6be3eSSvatopluk Kraus int error; 1063bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1064bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1065bff6be3eSSvatopluk Kraus const char *name; 1066895c8b1cSMichal Meloun u_int res_id; 1067bff6be3eSSvatopluk Kraus 1068bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1069bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1070bff6be3eSSvatopluk Kraus 1071895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1072895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1073895c8b1cSMichal Meloun if (isrc == NULL) { 1074895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1075bff6be3eSSvatopluk Kraus return (EINVAL); 1076895c8b1cSMichal Meloun } 10772b3ad188SAdrian Chadd 1078c4263292SSvatopluk Kraus data = rman_get_virtual(res); 10792b3ad188SAdrian Chadd name = device_get_nameunit(dev); 10802b3ad188SAdrian Chadd 10812b3ad188SAdrian Chadd #ifdef INTR_SOLO 10822b3ad188SAdrian Chadd /* 1083e3043798SPedro F. Giffuni * Standard handling is done through MI interrupt framework. However, 10842b3ad188SAdrian Chadd * some interrupts could request solely own special handling. This 10852b3ad188SAdrian Chadd * non standard handling can be used for interrupt controllers without 10862b3ad188SAdrian Chadd * handler (filter only), so in case that interrupt controllers are 10872b3ad188SAdrian Chadd * chained, MI interrupt framework is called only in leaf controller. 10882b3ad188SAdrian Chadd * 10892b3ad188SAdrian Chadd * Note that root interrupt controller routine is served as well, 10902b3ad188SAdrian Chadd * however in intr_irq_handler(), i.e. main system dispatch routine. 10912b3ad188SAdrian Chadd */ 10922b3ad188SAdrian Chadd if (flags & INTR_SOLO && hand != NULL) { 10932b3ad188SAdrian Chadd debugf("irq %u cannot solo on %s\n", irq, name); 10942b3ad188SAdrian Chadd return (EINVAL); 10952b3ad188SAdrian Chadd } 10962b3ad188SAdrian Chadd 10972b3ad188SAdrian Chadd if (flags & INTR_SOLO) { 10982b3ad188SAdrian Chadd error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt, 10992b3ad188SAdrian Chadd arg, cookiep); 1100ce44a736SIan Lepore debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error, 11012b3ad188SAdrian Chadd name); 11022b3ad188SAdrian Chadd } else 11032b3ad188SAdrian Chadd #endif 11042b3ad188SAdrian Chadd { 11052b3ad188SAdrian Chadd error = isrc_add_handler(isrc, name, filt, hand, arg, flags, 11062b3ad188SAdrian Chadd cookiep); 1107ce44a736SIan Lepore debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name); 11082b3ad188SAdrian Chadd } 11092b3ad188SAdrian Chadd if (error != 0) 11102b3ad188SAdrian Chadd return (error); 11112b3ad188SAdrian Chadd 11122b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1113bff6be3eSSvatopluk Kraus error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data); 1114bff6be3eSSvatopluk Kraus if (error == 0) { 11152b3ad188SAdrian Chadd isrc->isrc_handlers++; 1116bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 1) 11172b3ad188SAdrian Chadd PIC_ENABLE_INTR(isrc->isrc_dev, isrc); 11182b3ad188SAdrian Chadd } 11192b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 1120bff6be3eSSvatopluk Kraus if (error != 0) 1121bff6be3eSSvatopluk Kraus intr_event_remove_handler(*cookiep); 1122bff6be3eSSvatopluk Kraus return (error); 11232b3ad188SAdrian Chadd } 11242b3ad188SAdrian Chadd 11252b3ad188SAdrian Chadd int 1126bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie) 11272b3ad188SAdrian Chadd { 11282b3ad188SAdrian Chadd int error; 1129bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1130bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1131895c8b1cSMichal Meloun u_int res_id; 11322b3ad188SAdrian Chadd 1133bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1134bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1135bff6be3eSSvatopluk Kraus 1136895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1137895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11382b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11392b3ad188SAdrian Chadd return (EINVAL); 1140bff6be3eSSvatopluk Kraus 1141c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1142c4263292SSvatopluk Kraus 1143169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11442b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11452b3ad188SAdrian Chadd if (isrc != cookie) 11462b3ad188SAdrian Chadd return (EINVAL); 11472b3ad188SAdrian Chadd 11482b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11492b3ad188SAdrian Chadd isrc->isrc_filter = NULL; 11502b3ad188SAdrian Chadd isrc->isrc_arg = NULL; 11512b3ad188SAdrian Chadd isrc->isrc_handlers = 0; 11522b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1153bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11542b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 11552b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11562b3ad188SAdrian Chadd return (0); 11572b3ad188SAdrian Chadd } 1158169e6abdSSvatopluk Kraus #endif 11592b3ad188SAdrian Chadd if (isrc != intr_handler_source(cookie)) 11602b3ad188SAdrian Chadd return (EINVAL); 11612b3ad188SAdrian Chadd 11622b3ad188SAdrian Chadd error = intr_event_remove_handler(cookie); 11632b3ad188SAdrian Chadd if (error == 0) { 11642b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11652b3ad188SAdrian Chadd isrc->isrc_handlers--; 1166bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 0) 11672b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1168bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11692b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11702b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11712b3ad188SAdrian Chadd } 11722b3ad188SAdrian Chadd return (error); 11732b3ad188SAdrian Chadd } 11742b3ad188SAdrian Chadd 11752b3ad188SAdrian Chadd int 1176bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie, 1177bff6be3eSSvatopluk Kraus const char *descr) 11782b3ad188SAdrian Chadd { 11792b3ad188SAdrian Chadd int error; 1180bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1181895c8b1cSMichal Meloun u_int res_id; 11822b3ad188SAdrian Chadd 1183bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1184bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1185bff6be3eSSvatopluk Kraus 1186895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1187895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11882b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11892b3ad188SAdrian Chadd return (EINVAL); 1190169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11912b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11922b3ad188SAdrian Chadd if (isrc != cookie) 11932b3ad188SAdrian Chadd return (EINVAL); 11942b3ad188SAdrian Chadd 11952b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11962b3ad188SAdrian Chadd isrc_update_name(isrc, descr); 11972b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11982b3ad188SAdrian Chadd return (0); 11992b3ad188SAdrian Chadd } 1200169e6abdSSvatopluk Kraus #endif 12012b3ad188SAdrian Chadd error = intr_event_describe_handler(isrc->isrc_event, cookie, descr); 12022b3ad188SAdrian Chadd if (error == 0) { 12032b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 12042b3ad188SAdrian Chadd intrcnt_updatename(isrc); 12052b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12062b3ad188SAdrian Chadd } 12072b3ad188SAdrian Chadd return (error); 12082b3ad188SAdrian Chadd } 12092b3ad188SAdrian Chadd 12102b3ad188SAdrian Chadd #ifdef SMP 12112b3ad188SAdrian Chadd int 1212bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu) 12132b3ad188SAdrian Chadd { 12142b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 1215895c8b1cSMichal Meloun u_int res_id; 12162b3ad188SAdrian Chadd 1217bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1218bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1219bff6be3eSSvatopluk Kraus 1220895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1221895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 12222b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 12232b3ad188SAdrian Chadd return (EINVAL); 1224169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 12252b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) 12262b3ad188SAdrian Chadd return (intr_isrc_assign_cpu(isrc, cpu)); 1227169e6abdSSvatopluk Kraus #endif 12282b3ad188SAdrian Chadd return (intr_event_bind(isrc->isrc_event, cpu)); 12292b3ad188SAdrian Chadd } 12302b3ad188SAdrian Chadd 12312b3ad188SAdrian Chadd /* 12322b3ad188SAdrian Chadd * Return the CPU that the next interrupt source should use. 12332b3ad188SAdrian Chadd * For now just returns the next CPU according to round-robin. 12342b3ad188SAdrian Chadd */ 12352b3ad188SAdrian Chadd u_int 12362b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask) 12372b3ad188SAdrian Chadd { 1238a92a2f00SAndrew Turner u_int cpu; 12392b3ad188SAdrian Chadd 1240a92a2f00SAndrew Turner KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__)); 1241a92a2f00SAndrew Turner if (!irq_assign_cpu || mp_ncpus == 1) { 1242a92a2f00SAndrew Turner cpu = PCPU_GET(cpuid); 1243a92a2f00SAndrew Turner 1244a92a2f00SAndrew Turner if (CPU_ISSET(cpu, cpumask)) 1245a92a2f00SAndrew Turner return (curcpu); 1246a92a2f00SAndrew Turner 1247a92a2f00SAndrew Turner return (CPU_FFS(cpumask) - 1); 1248a92a2f00SAndrew Turner } 12492b3ad188SAdrian Chadd 12502b3ad188SAdrian Chadd do { 12512b3ad188SAdrian Chadd last_cpu++; 12522b3ad188SAdrian Chadd if (last_cpu > mp_maxid) 12532b3ad188SAdrian Chadd last_cpu = 0; 12542b3ad188SAdrian Chadd } while (!CPU_ISSET(last_cpu, cpumask)); 12552b3ad188SAdrian Chadd return (last_cpu); 12562b3ad188SAdrian Chadd } 12572b3ad188SAdrian Chadd 1258dc425090SMitchell Horne #ifndef EARLY_AP_STARTUP 12592b3ad188SAdrian Chadd /* 12602b3ad188SAdrian Chadd * Distribute all the interrupt sources among the available 12612b3ad188SAdrian Chadd * CPUs once the AP's have been launched. 12622b3ad188SAdrian Chadd */ 12632b3ad188SAdrian Chadd static void 12642b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused) 12652b3ad188SAdrian Chadd { 12662b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 12672b3ad188SAdrian Chadd u_int i; 12682b3ad188SAdrian Chadd 12692b3ad188SAdrian Chadd if (mp_ncpus == 1) 12702b3ad188SAdrian Chadd return; 12712b3ad188SAdrian Chadd 12722b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1273dc425090SMitchell Horne irq_assign_cpu = true; 1274248f0cabSOleksandr Tymoshenko for (i = 0; i < intr_nirq; i++) { 12752b3ad188SAdrian Chadd isrc = irq_sources[i]; 12762b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0 || 1277cf55df9fSSvatopluk Kraus isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) 12782b3ad188SAdrian Chadd continue; 12792b3ad188SAdrian Chadd 12802b3ad188SAdrian Chadd if (isrc->isrc_event != NULL && 12812b3ad188SAdrian Chadd isrc->isrc_flags & INTR_ISRCF_BOUND && 12822b3ad188SAdrian Chadd isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1) 12832b3ad188SAdrian Chadd panic("%s: CPU inconsistency", __func__); 12842b3ad188SAdrian Chadd 12852b3ad188SAdrian Chadd if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0) 12862b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); /* start again */ 12872b3ad188SAdrian Chadd 12882b3ad188SAdrian Chadd /* 12892b3ad188SAdrian Chadd * We are in wicked position here if the following call fails 12902b3ad188SAdrian Chadd * for bound ISRC. The best thing we can do is to clear 12912b3ad188SAdrian Chadd * isrc_cpu so inconsistency with ie_cpu will be detectable. 12922b3ad188SAdrian Chadd */ 1293bff6be3eSSvatopluk Kraus if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0) 12942b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 12952b3ad188SAdrian Chadd } 12962b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12972b3ad188SAdrian Chadd } 12982b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL); 1299dc425090SMitchell Horne #endif /* !EARLY_AP_STARTUP */ 13002b3ad188SAdrian Chadd 13012b3ad188SAdrian Chadd #else 13022b3ad188SAdrian Chadd u_int 13032b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask) 13042b3ad188SAdrian Chadd { 13052b3ad188SAdrian Chadd 13062b3ad188SAdrian Chadd return (PCPU_GET(cpuid)); 13072b3ad188SAdrian Chadd } 1308dc425090SMitchell Horne #endif /* SMP */ 13092b3ad188SAdrian Chadd 13103fc155dcSAndrew Turner /* 1311895c8b1cSMichal Meloun * Allocate memory for new intr_map_data structure. 1312895c8b1cSMichal Meloun * Initialize common fields. 1313895c8b1cSMichal Meloun */ 1314895c8b1cSMichal Meloun struct intr_map_data * 1315895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags) 1316895c8b1cSMichal Meloun { 1317895c8b1cSMichal Meloun struct intr_map_data *data; 1318895c8b1cSMichal Meloun 1319895c8b1cSMichal Meloun data = malloc(len, M_INTRNG, flags); 1320895c8b1cSMichal Meloun data->type = type; 1321895c8b1cSMichal Meloun data->len = len; 1322895c8b1cSMichal Meloun return (data); 1323895c8b1cSMichal Meloun } 1324895c8b1cSMichal Meloun 1325895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data) 1326895c8b1cSMichal Meloun { 1327895c8b1cSMichal Meloun 1328895c8b1cSMichal Meloun free(data, M_INTRNG); 1329895c8b1cSMichal Meloun } 1330895c8b1cSMichal Meloun 1331895c8b1cSMichal Meloun /* 13323fc155dcSAndrew Turner * Register a MSI/MSI-X interrupt controller 13333fc155dcSAndrew Turner */ 13343fc155dcSAndrew Turner int 13353fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref) 13363fc155dcSAndrew Turner { 13373fc155dcSAndrew Turner struct intr_pic *pic; 13383fc155dcSAndrew Turner 13393fc155dcSAndrew Turner if (dev == NULL) 13403fc155dcSAndrew Turner return (EINVAL); 1341c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_MSI); 13423fc155dcSAndrew Turner if (pic == NULL) 13433fc155dcSAndrew Turner return (ENOMEM); 13443fc155dcSAndrew Turner 13453fc155dcSAndrew Turner debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 13463fc155dcSAndrew Turner device_get_nameunit(dev), dev, (uintmax_t)xref); 13473fc155dcSAndrew Turner return (0); 13483fc155dcSAndrew Turner } 13493fc155dcSAndrew Turner 13503fc155dcSAndrew Turner int 13513fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count, 13523fc155dcSAndrew Turner int maxcount, int *irqs) 13533fc155dcSAndrew Turner { 1354e707c8beSRuslan Bukin struct iommu_domain *domain; 13553fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13563fc155dcSAndrew Turner struct intr_pic *pic; 13573fc155dcSAndrew Turner device_t pdev; 1358895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 13593fc155dcSAndrew Turner int err, i; 13603fc155dcSAndrew Turner 1361c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13623fc155dcSAndrew Turner if (pic == NULL) 13633fc155dcSAndrew Turner return (ESRCH); 13643fc155dcSAndrew Turner 1365c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13663fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13673fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13683fc155dcSAndrew Turner 1369e707c8beSRuslan Bukin /* 1370e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1371e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1372e707c8beSRuslan Bukin */ 1373e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1374e707c8beSRuslan Bukin if (err != 0) 1375e707c8beSRuslan Bukin return (err); 1376e707c8beSRuslan Bukin 13773fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 13783fc155dcSAndrew Turner err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc); 1379895c8b1cSMichal Meloun if (err != 0) { 1380895c8b1cSMichal Meloun free(isrc, M_INTRNG); 1381895c8b1cSMichal Meloun return (err); 13823fc155dcSAndrew Turner } 13833fc155dcSAndrew Turner 1384895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1385e707c8beSRuslan Bukin isrc[i]->isrc_iommu = domain; 1386895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1387895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1388895c8b1cSMichal Meloun msi-> isrc = isrc[i]; 1389e707c8beSRuslan Bukin 1390895c8b1cSMichal Meloun irqs[i] = intr_map_irq(pic->pic_dev, xref, 1391895c8b1cSMichal Meloun (struct intr_map_data *)msi); 1392895c8b1cSMichal Meloun } 13933fc155dcSAndrew Turner free(isrc, M_INTRNG); 13943fc155dcSAndrew Turner 13953fc155dcSAndrew Turner return (err); 13963fc155dcSAndrew Turner } 13973fc155dcSAndrew Turner 13983fc155dcSAndrew Turner int 13993fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count, 14003fc155dcSAndrew Turner int *irqs) 14013fc155dcSAndrew Turner { 14023fc155dcSAndrew Turner struct intr_irqsrc **isrc; 14033fc155dcSAndrew Turner struct intr_pic *pic; 1404609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 14053fc155dcSAndrew Turner int i, err; 14063fc155dcSAndrew Turner 1407c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14083fc155dcSAndrew Turner if (pic == NULL) 14093fc155dcSAndrew Turner return (ESRCH); 14103fc155dcSAndrew Turner 1411c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14123fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14133fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14143fc155dcSAndrew Turner 14153fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 14163fc155dcSAndrew Turner 1417609b0fe9SOleksandr Tymoshenko for (i = 0; i < count; i++) { 1418609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1419609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irqs[i]); 1420609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1421609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1422609b0fe9SOleksandr Tymoshenko irqs[i])); 1423609b0fe9SOleksandr Tymoshenko isrc[i] = msi->isrc; 1424609b0fe9SOleksandr Tymoshenko } 14253fc155dcSAndrew Turner 1426f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1427f32f0095SRuslan Bukin 14283fc155dcSAndrew Turner err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc); 1429895c8b1cSMichal Meloun 1430895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1431895c8b1cSMichal Meloun if (isrc[i] != NULL) 1432895c8b1cSMichal Meloun intr_unmap_irq(irqs[i]); 1433895c8b1cSMichal Meloun } 1434895c8b1cSMichal Meloun 14353fc155dcSAndrew Turner free(isrc, M_INTRNG); 14363fc155dcSAndrew Turner return (err); 14373fc155dcSAndrew Turner } 14383fc155dcSAndrew Turner 14393fc155dcSAndrew Turner int 14403fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq) 14413fc155dcSAndrew Turner { 1442e707c8beSRuslan Bukin struct iommu_domain *domain; 14433fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14443fc155dcSAndrew Turner struct intr_pic *pic; 14453fc155dcSAndrew Turner device_t pdev; 1446895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 14473fc155dcSAndrew Turner int err; 14483fc155dcSAndrew Turner 1449c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14503fc155dcSAndrew Turner if (pic == NULL) 14513fc155dcSAndrew Turner return (ESRCH); 14523fc155dcSAndrew Turner 1453c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14543fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14553fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14563fc155dcSAndrew Turner 1457e707c8beSRuslan Bukin /* 1458e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1459e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1460e707c8beSRuslan Bukin */ 1461e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1462e707c8beSRuslan Bukin if (err != 0) 1463e707c8beSRuslan Bukin return (err); 1464e707c8beSRuslan Bukin 14653fc155dcSAndrew Turner err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc); 14663fc155dcSAndrew Turner if (err != 0) 14673fc155dcSAndrew Turner return (err); 14683fc155dcSAndrew Turner 1469e707c8beSRuslan Bukin isrc->isrc_iommu = domain; 1470895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1471895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1472895c8b1cSMichal Meloun msi->isrc = isrc; 1473895c8b1cSMichal Meloun *irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi); 14743fc155dcSAndrew Turner return (0); 14753fc155dcSAndrew Turner } 14763fc155dcSAndrew Turner 14773fc155dcSAndrew Turner int 14783fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq) 14793fc155dcSAndrew Turner { 14803fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14813fc155dcSAndrew Turner struct intr_pic *pic; 1482609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 14833fc155dcSAndrew Turner int err; 14843fc155dcSAndrew Turner 1485c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14863fc155dcSAndrew Turner if (pic == NULL) 14873fc155dcSAndrew Turner return (ESRCH); 14883fc155dcSAndrew Turner 1489c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14903fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14913fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14923fc155dcSAndrew Turner 1493609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1494609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irq); 1495609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1496609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1497609b0fe9SOleksandr Tymoshenko irq)); 1498609b0fe9SOleksandr Tymoshenko isrc = msi->isrc; 1499895c8b1cSMichal Meloun if (isrc == NULL) { 1500895c8b1cSMichal Meloun intr_unmap_irq(irq); 15013fc155dcSAndrew Turner return (EINVAL); 1502895c8b1cSMichal Meloun } 15033fc155dcSAndrew Turner 1504f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1505f32f0095SRuslan Bukin 15063fc155dcSAndrew Turner err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc); 1507895c8b1cSMichal Meloun intr_unmap_irq(irq); 1508895c8b1cSMichal Meloun 15093fc155dcSAndrew Turner return (err); 15103fc155dcSAndrew Turner } 15113fc155dcSAndrew Turner 15123fc155dcSAndrew Turner int 15133fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq, 15143fc155dcSAndrew Turner uint64_t *addr, uint32_t *data) 15153fc155dcSAndrew Turner { 15163fc155dcSAndrew Turner struct intr_irqsrc *isrc; 15173fc155dcSAndrew Turner struct intr_pic *pic; 15183fc155dcSAndrew Turner int err; 15193fc155dcSAndrew Turner 1520c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 15213fc155dcSAndrew Turner if (pic == NULL) 15223fc155dcSAndrew Turner return (ESRCH); 15233fc155dcSAndrew Turner 1524c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 15253fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 15263fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 15273fc155dcSAndrew Turner 1528895c8b1cSMichal Meloun isrc = intr_map_get_isrc(irq); 15293fc155dcSAndrew Turner if (isrc == NULL) 15303fc155dcSAndrew Turner return (EINVAL); 15313fc155dcSAndrew Turner 15323fc155dcSAndrew Turner err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data); 1533e707c8beSRuslan Bukin 1534e707c8beSRuslan Bukin #ifdef IOMMU 1535e707c8beSRuslan Bukin if (isrc->isrc_iommu != NULL) 1536e707c8beSRuslan Bukin iommu_translate_msi(isrc->isrc_iommu, addr); 1537e707c8beSRuslan Bukin #endif 1538e707c8beSRuslan Bukin 15393fc155dcSAndrew Turner return (err); 15403fc155dcSAndrew Turner } 15413fc155dcSAndrew Turner 15422b3ad188SAdrian Chadd void dosoftints(void); 15432b3ad188SAdrian Chadd void 15442b3ad188SAdrian Chadd dosoftints(void) 15452b3ad188SAdrian Chadd { 15462b3ad188SAdrian Chadd } 15472b3ad188SAdrian Chadd 15482b3ad188SAdrian Chadd #ifdef SMP 15492b3ad188SAdrian Chadd /* 15502b3ad188SAdrian Chadd * Init interrupt controller on another CPU. 15512b3ad188SAdrian Chadd */ 15522b3ad188SAdrian Chadd void 15532b3ad188SAdrian Chadd intr_pic_init_secondary(void) 15542b3ad188SAdrian Chadd { 15552b3ad188SAdrian Chadd 15562b3ad188SAdrian Chadd /* 15572b3ad188SAdrian Chadd * QQQ: Only root PIC is aware of other CPUs ??? 15582b3ad188SAdrian Chadd */ 15595b70c08cSSvatopluk Kraus KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 15602b3ad188SAdrian Chadd 15612b3ad188SAdrian Chadd //mtx_lock(&isrc_table_lock); 15625b70c08cSSvatopluk Kraus PIC_INIT_SECONDARY(intr_irq_root_dev); 15632b3ad188SAdrian Chadd //mtx_unlock(&isrc_table_lock); 15642b3ad188SAdrian Chadd } 15652b3ad188SAdrian Chadd #endif 15662b3ad188SAdrian Chadd 15672b3ad188SAdrian Chadd #ifdef DDB 1568c84c5e00SMitchell Horne DB_SHOW_COMMAND_FLAGS(irqs, db_show_irqs, DB_CMD_MEMSAFE) 15692b3ad188SAdrian Chadd { 15702b3ad188SAdrian Chadd u_int i, irqsum; 1571bff6be3eSSvatopluk Kraus u_long num; 15722b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 15732b3ad188SAdrian Chadd 1574248f0cabSOleksandr Tymoshenko for (irqsum = 0, i = 0; i < intr_nirq; i++) { 15752b3ad188SAdrian Chadd isrc = irq_sources[i]; 15762b3ad188SAdrian Chadd if (isrc == NULL) 15772b3ad188SAdrian Chadd continue; 15782b3ad188SAdrian Chadd 1579bff6be3eSSvatopluk Kraus num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0; 15802b3ad188SAdrian Chadd db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i, 15812b3ad188SAdrian Chadd isrc->isrc_name, isrc->isrc_cpu.__bits[0], 1582bff6be3eSSvatopluk Kraus isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num); 1583bff6be3eSSvatopluk Kraus irqsum += num; 15842b3ad188SAdrian Chadd } 15852b3ad188SAdrian Chadd db_printf("irq total %u\n", irqsum); 15862b3ad188SAdrian Chadd } 15872b3ad188SAdrian Chadd #endif 1588895c8b1cSMichal Meloun 1589895c8b1cSMichal Meloun /* 1590895c8b1cSMichal Meloun * Interrupt mapping table functions. 1591895c8b1cSMichal Meloun * 1592895c8b1cSMichal Meloun * Please, keep this part separately, it can be transformed to 1593895c8b1cSMichal Meloun * extension of standard resources. 1594895c8b1cSMichal Meloun */ 1595895c8b1cSMichal Meloun struct intr_map_entry 1596895c8b1cSMichal Meloun { 1597895c8b1cSMichal Meloun device_t dev; 1598895c8b1cSMichal Meloun intptr_t xref; 1599895c8b1cSMichal Meloun struct intr_map_data *map_data; 1600895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1601895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1602895c8b1cSMichal Meloun /*int flags */ 1603895c8b1cSMichal Meloun }; 1604895c8b1cSMichal Meloun 1605895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */ 1606248f0cabSOleksandr Tymoshenko static struct intr_map_entry **irq_map; 1607a3c7da3dSElliott Mitchell static u_int irq_map_count; 1608a3c7da3dSElliott Mitchell static u_int irq_map_first_free_idx; 1609895c8b1cSMichal Meloun static struct mtx irq_map_lock; 1610895c8b1cSMichal Meloun 1611895c8b1cSMichal Meloun static struct intr_irqsrc * 1612895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id) 1613895c8b1cSMichal Meloun { 1614895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1615895c8b1cSMichal Meloun 1616ecc8ccb4SAndrew Turner isrc = NULL; 1617895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1618ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1619895c8b1cSMichal Meloun isrc = irq_map[res_id]->isrc; 1620895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1621ecc8ccb4SAndrew Turner 1622895c8b1cSMichal Meloun return (isrc); 1623895c8b1cSMichal Meloun } 1624895c8b1cSMichal Meloun 1625895c8b1cSMichal Meloun static void 1626895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc) 1627895c8b1cSMichal Meloun { 1628895c8b1cSMichal Meloun 1629895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1630ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1631895c8b1cSMichal Meloun irq_map[res_id]->isrc = isrc; 1632895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1633895c8b1cSMichal Meloun } 1634895c8b1cSMichal Meloun 1635895c8b1cSMichal Meloun /* 1636895c8b1cSMichal Meloun * Get a copy of intr_map_entry data 1637895c8b1cSMichal Meloun */ 1638609b0fe9SOleksandr Tymoshenko static struct intr_map_data * 1639609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id) 1640609b0fe9SOleksandr Tymoshenko { 1641609b0fe9SOleksandr Tymoshenko struct intr_map_data *data; 1642609b0fe9SOleksandr Tymoshenko 1643609b0fe9SOleksandr Tymoshenko data = NULL; 1644609b0fe9SOleksandr Tymoshenko mtx_lock(&irq_map_lock); 1645609b0fe9SOleksandr Tymoshenko if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1646609b0fe9SOleksandr Tymoshenko panic("Attempt to copy invalid resource id: %u\n", res_id); 1647609b0fe9SOleksandr Tymoshenko data = irq_map[res_id]->map_data; 1648609b0fe9SOleksandr Tymoshenko mtx_unlock(&irq_map_lock); 1649609b0fe9SOleksandr Tymoshenko 1650609b0fe9SOleksandr Tymoshenko return (data); 1651609b0fe9SOleksandr Tymoshenko } 1652609b0fe9SOleksandr Tymoshenko 1653609b0fe9SOleksandr Tymoshenko /* 1654609b0fe9SOleksandr Tymoshenko * Get a copy of intr_map_entry data 1655609b0fe9SOleksandr Tymoshenko */ 1656895c8b1cSMichal Meloun static void 1657895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref, 1658895c8b1cSMichal Meloun struct intr_map_data **data) 1659895c8b1cSMichal Meloun { 1660895c8b1cSMichal Meloun size_t len; 1661895c8b1cSMichal Meloun 1662895c8b1cSMichal Meloun len = 0; 1663895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1664895c8b1cSMichal Meloun if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1665895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1666895c8b1cSMichal Meloun if (irq_map[res_id]->map_data != NULL) 1667895c8b1cSMichal Meloun len = irq_map[res_id]->map_data->len; 1668895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1669895c8b1cSMichal Meloun 1670895c8b1cSMichal Meloun if (len == 0) 1671895c8b1cSMichal Meloun *data = NULL; 1672895c8b1cSMichal Meloun else 1673895c8b1cSMichal Meloun *data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO); 1674895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1675895c8b1cSMichal Meloun if (irq_map[res_id] == NULL) 1676895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1677895c8b1cSMichal Meloun if (len != 0) { 1678895c8b1cSMichal Meloun if (len != irq_map[res_id]->map_data->len) 1679895c8b1cSMichal Meloun panic("Resource id: %u has changed.\n", res_id); 1680895c8b1cSMichal Meloun memcpy(*data, irq_map[res_id]->map_data, len); 1681895c8b1cSMichal Meloun } 1682895c8b1cSMichal Meloun *map_dev = irq_map[res_id]->dev; 1683895c8b1cSMichal Meloun *map_xref = irq_map[res_id]->xref; 1684895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1685895c8b1cSMichal Meloun } 1686895c8b1cSMichal Meloun 1687895c8b1cSMichal Meloun /* 1688895c8b1cSMichal Meloun * Allocate and fill new entry in irq_map table. 1689895c8b1cSMichal Meloun */ 1690895c8b1cSMichal Meloun u_int 1691895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data) 1692895c8b1cSMichal Meloun { 1693895c8b1cSMichal Meloun u_int i; 1694895c8b1cSMichal Meloun struct intr_map_entry *entry; 1695895c8b1cSMichal Meloun 1696895c8b1cSMichal Meloun /* Prepare new entry first. */ 1697895c8b1cSMichal Meloun entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO); 1698895c8b1cSMichal Meloun 1699895c8b1cSMichal Meloun entry->dev = dev; 1700895c8b1cSMichal Meloun entry->xref = xref; 1701895c8b1cSMichal Meloun entry->map_data = data; 1702895c8b1cSMichal Meloun entry->isrc = NULL; 1703895c8b1cSMichal Meloun 1704895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1705895c8b1cSMichal Meloun for (i = irq_map_first_free_idx; i < irq_map_count; i++) { 1706895c8b1cSMichal Meloun if (irq_map[i] == NULL) { 1707895c8b1cSMichal Meloun irq_map[i] = entry; 1708895c8b1cSMichal Meloun irq_map_first_free_idx = i + 1; 1709895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1710895c8b1cSMichal Meloun return (i); 1711895c8b1cSMichal Meloun } 1712895c8b1cSMichal Meloun } 17139beb195fSAndrew Turner for (i = 0; i < irq_map_first_free_idx; i++) { 17149beb195fSAndrew Turner if (irq_map[i] == NULL) { 17159beb195fSAndrew Turner irq_map[i] = entry; 17169beb195fSAndrew Turner irq_map_first_free_idx = i + 1; 17179beb195fSAndrew Turner mtx_unlock(&irq_map_lock); 17189beb195fSAndrew Turner return (i); 17199beb195fSAndrew Turner } 17209beb195fSAndrew Turner } 1721895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1722895c8b1cSMichal Meloun 1723895c8b1cSMichal Meloun /* XXX Expand irq_map table */ 1724895c8b1cSMichal Meloun panic("IRQ mapping table is full."); 1725895c8b1cSMichal Meloun } 1726895c8b1cSMichal Meloun 1727895c8b1cSMichal Meloun /* 1728895c8b1cSMichal Meloun * Remove and free mapping entry. 1729895c8b1cSMichal Meloun */ 1730895c8b1cSMichal Meloun void 1731895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id) 1732895c8b1cSMichal Meloun { 1733895c8b1cSMichal Meloun struct intr_map_entry *entry; 1734895c8b1cSMichal Meloun 1735895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1736895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) 1737895c8b1cSMichal Meloun panic("Attempt to unmap invalid resource id: %u\n", res_id); 1738895c8b1cSMichal Meloun entry = irq_map[res_id]; 1739895c8b1cSMichal Meloun irq_map[res_id] = NULL; 1740895c8b1cSMichal Meloun irq_map_first_free_idx = res_id; 1741895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1742895c8b1cSMichal Meloun intr_free_intr_map_data(entry->map_data); 1743895c8b1cSMichal Meloun free(entry, M_INTRNG); 1744895c8b1cSMichal Meloun } 1745895c8b1cSMichal Meloun 1746895c8b1cSMichal Meloun /* 1747895c8b1cSMichal Meloun * Clone mapping entry. 1748895c8b1cSMichal Meloun */ 1749895c8b1cSMichal Meloun u_int 1750895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id) 1751895c8b1cSMichal Meloun { 1752895c8b1cSMichal Meloun device_t map_dev; 1753895c8b1cSMichal Meloun intptr_t map_xref; 1754895c8b1cSMichal Meloun struct intr_map_data *data; 1755895c8b1cSMichal Meloun 1756895c8b1cSMichal Meloun intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data); 1757895c8b1cSMichal Meloun return (intr_map_irq(map_dev, map_xref, data)); 1758895c8b1cSMichal Meloun } 1759895c8b1cSMichal Meloun 1760895c8b1cSMichal Meloun static void 1761895c8b1cSMichal Meloun intr_map_init(void *dummy __unused) 1762895c8b1cSMichal Meloun { 1763895c8b1cSMichal Meloun 1764895c8b1cSMichal Meloun mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF); 1765248f0cabSOleksandr Tymoshenko 1766248f0cabSOleksandr Tymoshenko irq_map_count = 2 * intr_nirq; 1767248f0cabSOleksandr Tymoshenko irq_map = mallocarray(irq_map_count, sizeof(struct intr_map_entry*), 1768248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 1769895c8b1cSMichal Meloun } 1770895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL); 1771fae8755fSJessica Clarke 1772fae8755fSJessica Clarke #ifdef SMP 1773fae8755fSJessica Clarke /* Virtualization for interrupt source IPI counter increment. */ 1774fae8755fSJessica Clarke static inline void 1775fae8755fSJessica Clarke intr_ipi_increment_count(u_long *counter, u_int cpu) 1776fae8755fSJessica Clarke { 1777fae8755fSJessica Clarke 1778fae8755fSJessica Clarke KASSERT(cpu < mp_maxid + 1, ("%s: too big cpu %u", __func__, cpu)); 1779fae8755fSJessica Clarke counter[cpu]++; 1780fae8755fSJessica Clarke } 1781fae8755fSJessica Clarke 1782fae8755fSJessica Clarke /* 1783fae8755fSJessica Clarke * Virtualization for interrupt source IPI counters setup. 1784fae8755fSJessica Clarke */ 1785fae8755fSJessica Clarke static u_long * 1786fae8755fSJessica Clarke intr_ipi_setup_counters(const char *name) 1787fae8755fSJessica Clarke { 1788fae8755fSJessica Clarke u_int index, i; 1789fae8755fSJessica Clarke char str[INTRNAME_LEN]; 1790fae8755fSJessica Clarke 1791fae8755fSJessica Clarke mtx_lock(&isrc_table_lock); 1792fae8755fSJessica Clarke 1793fae8755fSJessica Clarke /* 1794fae8755fSJessica Clarke * We should never have a problem finding mp_maxid + 1 contiguous 1795fae8755fSJessica Clarke * counters, in practice. Interrupts will be allocated sequentially 1796fae8755fSJessica Clarke * during boot, so the array should fill from low to high index. Once 1797fae8755fSJessica Clarke * reserved, the IPI counters will never be released. Similarly, we 1798fae8755fSJessica Clarke * will not need to allocate more IPIs once the system is running. 1799fae8755fSJessica Clarke */ 1800fae8755fSJessica Clarke bit_ffc_area(intrcnt_bitmap, nintrcnt, mp_maxid + 1, &index); 1801fae8755fSJessica Clarke if (index == -1) 1802fae8755fSJessica Clarke panic("Failed to allocate %d counters. Array exhausted?", 1803fae8755fSJessica Clarke mp_maxid + 1); 1804fae8755fSJessica Clarke bit_nset(intrcnt_bitmap, index, index + mp_maxid); 1805fae8755fSJessica Clarke for (i = 0; i < mp_maxid + 1; i++) { 1806fae8755fSJessica Clarke snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name); 1807fae8755fSJessica Clarke intrcnt_setname(str, index + i); 1808fae8755fSJessica Clarke } 1809fae8755fSJessica Clarke mtx_unlock(&isrc_table_lock); 1810fae8755fSJessica Clarke return (&intrcnt[index]); 1811fae8755fSJessica Clarke } 1812fae8755fSJessica Clarke 1813fae8755fSJessica Clarke /* 1814fae8755fSJessica Clarke * Lookup IPI source. 1815fae8755fSJessica Clarke */ 1816fae8755fSJessica Clarke static struct intr_ipi * 1817fae8755fSJessica Clarke intr_ipi_lookup(u_int ipi) 1818fae8755fSJessica Clarke { 1819fae8755fSJessica Clarke 1820fae8755fSJessica Clarke if (ipi >= INTR_IPI_COUNT) 1821fae8755fSJessica Clarke panic("%s: no such IPI %u", __func__, ipi); 1822fae8755fSJessica Clarke 1823fae8755fSJessica Clarke return (&ipi_sources[ipi]); 1824fae8755fSJessica Clarke } 1825fae8755fSJessica Clarke 1826103d39efSJessica Clarke int 1827103d39efSJessica Clarke intr_ipi_pic_register(device_t dev, u_int priority) 1828103d39efSJessica Clarke { 1829103d39efSJessica Clarke if (intr_ipi_dev_frozen) { 1830103d39efSJessica Clarke device_printf(dev, "IPI device already frozen"); 1831103d39efSJessica Clarke return (EBUSY); 1832103d39efSJessica Clarke } 1833103d39efSJessica Clarke 1834103d39efSJessica Clarke if (intr_ipi_dev == NULL || priority > intr_ipi_dev_priority) 1835103d39efSJessica Clarke intr_ipi_dev = dev; 1836103d39efSJessica Clarke 1837103d39efSJessica Clarke return (0); 1838103d39efSJessica Clarke } 1839103d39efSJessica Clarke 1840fae8755fSJessica Clarke /* 1841fae8755fSJessica Clarke * Setup IPI handler on interrupt controller. 1842fae8755fSJessica Clarke * 1843fae8755fSJessica Clarke * Not SMP coherent. 1844fae8755fSJessica Clarke */ 1845fae8755fSJessica Clarke void 1846fae8755fSJessica Clarke intr_ipi_setup(u_int ipi, const char *name, intr_ipi_handler_t *hand, 1847fae8755fSJessica Clarke void *arg) 1848fae8755fSJessica Clarke { 1849fae8755fSJessica Clarke struct intr_irqsrc *isrc; 1850fae8755fSJessica Clarke struct intr_ipi *ii; 1851fae8755fSJessica Clarke int error; 1852fae8755fSJessica Clarke 1853103d39efSJessica Clarke if (!intr_ipi_dev_frozen) { 1854103d39efSJessica Clarke if (intr_ipi_dev == NULL) 1855103d39efSJessica Clarke panic("%s: no IPI PIC attached", __func__); 1856103d39efSJessica Clarke 1857103d39efSJessica Clarke intr_ipi_dev_frozen = true; 1858103d39efSJessica Clarke device_printf(intr_ipi_dev, "using for IPIs\n"); 1859103d39efSJessica Clarke } 1860103d39efSJessica Clarke 1861fae8755fSJessica Clarke KASSERT(hand != NULL, ("%s: ipi %u no handler", __func__, ipi)); 1862fae8755fSJessica Clarke 1863103d39efSJessica Clarke error = PIC_IPI_SETUP(intr_ipi_dev, ipi, &isrc); 1864fae8755fSJessica Clarke if (error != 0) 1865fae8755fSJessica Clarke return; 1866fae8755fSJessica Clarke 1867fae8755fSJessica Clarke isrc->isrc_handlers++; 1868fae8755fSJessica Clarke 1869fae8755fSJessica Clarke ii = intr_ipi_lookup(ipi); 1870fae8755fSJessica Clarke KASSERT(ii->ii_count == NULL, ("%s: ipi %u reused", __func__, ipi)); 1871fae8755fSJessica Clarke 1872fae8755fSJessica Clarke ii->ii_handler = hand; 1873fae8755fSJessica Clarke ii->ii_handler_arg = arg; 1874fae8755fSJessica Clarke ii->ii_isrc = isrc; 1875fae8755fSJessica Clarke strlcpy(ii->ii_name, name, INTR_IPI_NAMELEN); 1876fae8755fSJessica Clarke ii->ii_count = intr_ipi_setup_counters(name); 1877fae8755fSJessica Clarke 1878103d39efSJessica Clarke PIC_ENABLE_INTR(intr_ipi_dev, isrc); 1879fae8755fSJessica Clarke } 1880fae8755fSJessica Clarke 1881fae8755fSJessica Clarke void 1882fae8755fSJessica Clarke intr_ipi_send(cpuset_t cpus, u_int ipi) 1883fae8755fSJessica Clarke { 1884fae8755fSJessica Clarke struct intr_ipi *ii; 1885fae8755fSJessica Clarke 1886103d39efSJessica Clarke KASSERT(intr_ipi_dev_frozen, 1887103d39efSJessica Clarke ("%s: IPI device not yet frozen", __func__)); 1888fae8755fSJessica Clarke 1889fae8755fSJessica Clarke ii = intr_ipi_lookup(ipi); 1890fae8755fSJessica Clarke if (ii->ii_count == NULL) 1891fae8755fSJessica Clarke panic("%s: not setup IPI %u", __func__, ipi); 1892fae8755fSJessica Clarke 1893fae8755fSJessica Clarke /* 1894fae8755fSJessica Clarke * XXX: Surely needed on other architectures too? Either way should be 1895fae8755fSJessica Clarke * some kind of MI hook defined in an MD header, or the responsibility 1896fae8755fSJessica Clarke * of the MD caller if not widespread. 1897fae8755fSJessica Clarke */ 1898fae8755fSJessica Clarke #ifdef __aarch64__ 1899fae8755fSJessica Clarke /* 1900fae8755fSJessica Clarke * Ensure that this CPU's stores will be visible to IPI 1901fae8755fSJessica Clarke * recipients before starting to send the interrupts. 1902fae8755fSJessica Clarke */ 1903fae8755fSJessica Clarke dsb(ishst); 1904fae8755fSJessica Clarke #endif 1905fae8755fSJessica Clarke 1906103d39efSJessica Clarke PIC_IPI_SEND(intr_ipi_dev, ii->ii_isrc, cpus, ipi); 1907fae8755fSJessica Clarke } 1908fae8755fSJessica Clarke 1909fae8755fSJessica Clarke /* 1910fae8755fSJessica Clarke * interrupt controller dispatch function for IPIs. It should 1911fae8755fSJessica Clarke * be called straight from the interrupt controller, when associated 1912fae8755fSJessica Clarke * interrupt source is learned. Or from anybody who has an interrupt 1913fae8755fSJessica Clarke * source mapped. 1914fae8755fSJessica Clarke */ 1915fae8755fSJessica Clarke void 1916fae8755fSJessica Clarke intr_ipi_dispatch(u_int ipi) 1917fae8755fSJessica Clarke { 1918fae8755fSJessica Clarke struct intr_ipi *ii; 1919fae8755fSJessica Clarke 1920fae8755fSJessica Clarke ii = intr_ipi_lookup(ipi); 1921fae8755fSJessica Clarke if (ii->ii_count == NULL) 1922fae8755fSJessica Clarke panic("%s: not setup IPI %u", __func__, ipi); 1923fae8755fSJessica Clarke 1924fae8755fSJessica Clarke intr_ipi_increment_count(ii->ii_count, PCPU_GET(cpuid)); 1925fae8755fSJessica Clarke 1926fae8755fSJessica Clarke ii->ii_handler(ii->ii_handler_arg); 1927fae8755fSJessica Clarke } 1928fae8755fSJessica Clarke #endif 1929