xref: /freebsd/sys/kern/subr_intr.c (revision a49f208d94b873b2187adbfe1d785b3bc8bdc598)
12b3ad188SAdrian Chadd /*-
2bff6be3eSSvatopluk Kraus  * Copyright (c) 2015-2016 Svatopluk Kraus
3bff6be3eSSvatopluk Kraus  * Copyright (c) 2015-2016 Michal Meloun
42b3ad188SAdrian Chadd  * All rights reserved.
52b3ad188SAdrian Chadd  *
62b3ad188SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
72b3ad188SAdrian Chadd  * modification, are permitted provided that the following conditions
82b3ad188SAdrian Chadd  * are met:
92b3ad188SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
102b3ad188SAdrian Chadd  *    notice, this list of conditions and the following disclaimer.
112b3ad188SAdrian Chadd  * 2. Redistributions in binary form must reproduce the above copyright
122b3ad188SAdrian Chadd  *    notice, this list of conditions and the following disclaimer in the
132b3ad188SAdrian Chadd  *    documentation and/or other materials provided with the distribution.
142b3ad188SAdrian Chadd  *
152b3ad188SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
162b3ad188SAdrian Chadd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
172b3ad188SAdrian Chadd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
182b3ad188SAdrian Chadd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
192b3ad188SAdrian Chadd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
202b3ad188SAdrian Chadd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
212b3ad188SAdrian Chadd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
222b3ad188SAdrian Chadd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
232b3ad188SAdrian Chadd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
242b3ad188SAdrian Chadd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
252b3ad188SAdrian Chadd  * SUCH DAMAGE.
262b3ad188SAdrian Chadd  */
272b3ad188SAdrian Chadd 
282b3ad188SAdrian Chadd #include <sys/cdefs.h>
292b3ad188SAdrian Chadd __FBSDID("$FreeBSD$");
302b3ad188SAdrian Chadd 
312b3ad188SAdrian Chadd /*
322b3ad188SAdrian Chadd  *	New-style Interrupt Framework
332b3ad188SAdrian Chadd  *
34895c8b1cSMichal Meloun  *  TODO: - add support for disconnected PICs.
35895c8b1cSMichal Meloun  *        - to support IPI (PPI) enabling on other CPUs if already started.
36895c8b1cSMichal Meloun  *        - to complete things for removable PICs.
372b3ad188SAdrian Chadd  */
382b3ad188SAdrian Chadd 
392b3ad188SAdrian Chadd #include "opt_ddb.h"
40df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h"
41e707c8beSRuslan Bukin #include "opt_iommu.h"
422b3ad188SAdrian Chadd 
432b3ad188SAdrian Chadd #include <sys/param.h>
442b3ad188SAdrian Chadd #include <sys/systm.h>
452b3ad188SAdrian Chadd #include <sys/kernel.h>
46e2e050c8SConrad Meyer #include <sys/lock.h>
47e2e050c8SConrad Meyer #include <sys/mutex.h>
482b3ad188SAdrian Chadd #include <sys/syslog.h>
492b3ad188SAdrian Chadd #include <sys/malloc.h>
502b3ad188SAdrian Chadd #include <sys/proc.h>
512b3ad188SAdrian Chadd #include <sys/queue.h>
522b3ad188SAdrian Chadd #include <sys/bus.h>
532b3ad188SAdrian Chadd #include <sys/interrupt.h>
54e707c8beSRuslan Bukin #include <sys/taskqueue.h>
55e707c8beSRuslan Bukin #include <sys/tree.h>
562b3ad188SAdrian Chadd #include <sys/conf.h>
572b3ad188SAdrian Chadd #include <sys/cpuset.h>
586b42a1f4SAndrew Turner #include <sys/rman.h>
592b3ad188SAdrian Chadd #include <sys/sched.h>
602b3ad188SAdrian Chadd #include <sys/smp.h>
61248f0cabSOleksandr Tymoshenko #include <sys/sysctl.h>
629ed01c32SGleb Smirnoff #include <sys/vmmeter.h>
63df7a2251SAndrew Turner #ifdef HWPMC_HOOKS
64df7a2251SAndrew Turner #include <sys/pmckern.h>
65df7a2251SAndrew Turner #endif
66df7a2251SAndrew Turner 
672b3ad188SAdrian Chadd #include <machine/atomic.h>
682b3ad188SAdrian Chadd #include <machine/intr.h>
692b3ad188SAdrian Chadd #include <machine/cpu.h>
702b3ad188SAdrian Chadd #include <machine/smp.h>
712b3ad188SAdrian Chadd #include <machine/stdarg.h>
722b3ad188SAdrian Chadd 
732b3ad188SAdrian Chadd #ifdef DDB
742b3ad188SAdrian Chadd #include <ddb/ddb.h>
752b3ad188SAdrian Chadd #endif
762b3ad188SAdrian Chadd 
77e707c8beSRuslan Bukin #ifdef IOMMU
78e707c8beSRuslan Bukin #include <dev/iommu/iommu_msi.h>
79e707c8beSRuslan Bukin #endif
80e707c8beSRuslan Bukin 
812b3ad188SAdrian Chadd #include "pic_if.h"
823fc155dcSAndrew Turner #include "msi_if.h"
832b3ad188SAdrian Chadd 
842b3ad188SAdrian Chadd #define	INTRNAME_LEN	(2*MAXCOMLEN + 1)
852b3ad188SAdrian Chadd 
862b3ad188SAdrian Chadd #ifdef DEBUG
872b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__);	\
882b3ad188SAdrian Chadd     printf(fmt,##args); } while (0)
892b3ad188SAdrian Chadd #else
902b3ad188SAdrian Chadd #define debugf(fmt, args...)
912b3ad188SAdrian Chadd #endif
922b3ad188SAdrian Chadd 
932b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG);
942b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling");
952b3ad188SAdrian Chadd 
962b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */
972b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf);
982b3ad188SAdrian Chadd 
992b3ad188SAdrian Chadd /* Root interrupt controller stuff. */
1005b70c08cSSvatopluk Kraus device_t intr_irq_root_dev;
1012b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter;
1022b3ad188SAdrian Chadd static void *irq_root_arg;
1032b3ad188SAdrian Chadd static u_int irq_root_ipicount;
1042b3ad188SAdrian Chadd 
105d1605cdaSAndrew Turner struct intr_pic_child {
106d1605cdaSAndrew Turner 	SLIST_ENTRY(intr_pic_child)	 pc_next;
107d1605cdaSAndrew Turner 	struct intr_pic			*pc_pic;
108d1605cdaSAndrew Turner 	intr_child_irq_filter_t		*pc_filter;
109d1605cdaSAndrew Turner 	void				*pc_filter_arg;
110d1605cdaSAndrew Turner 	uintptr_t			 pc_start;
111d1605cdaSAndrew Turner 	uintptr_t			 pc_length;
112d1605cdaSAndrew Turner };
113d1605cdaSAndrew Turner 
1142b3ad188SAdrian Chadd /* Interrupt controller definition. */
1152b3ad188SAdrian Chadd struct intr_pic {
1162b3ad188SAdrian Chadd 	SLIST_ENTRY(intr_pic)	pic_next;
1172b3ad188SAdrian Chadd 	intptr_t		pic_xref;	/* hardware identification */
1182b3ad188SAdrian Chadd 	device_t		pic_dev;
119c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */
1203fc155dcSAndrew Turner #define	FLAG_PIC	(1 << 0)
1213fc155dcSAndrew Turner #define	FLAG_MSI	(1 << 1)
122c0d52370SAndrew Turner #define	FLAG_TYPE_MASK	(FLAG_PIC | FLAG_MSI)
1233fc155dcSAndrew Turner 	u_int			pic_flags;
124d1605cdaSAndrew Turner 	struct mtx		pic_child_lock;
125d1605cdaSAndrew Turner 	SLIST_HEAD(, intr_pic_child) pic_children;
1262b3ad188SAdrian Chadd };
1272b3ad188SAdrian Chadd 
1282b3ad188SAdrian Chadd static struct mtx pic_list_lock;
1292b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list;
1302b3ad188SAdrian Chadd 
131c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags);
1322b3ad188SAdrian Chadd 
1332b3ad188SAdrian Chadd /* Interrupt source definition. */
1342b3ad188SAdrian Chadd static struct mtx isrc_table_lock;
135248f0cabSOleksandr Tymoshenko static struct intr_irqsrc **irq_sources;
1362b3ad188SAdrian Chadd u_int irq_next_free;
1372b3ad188SAdrian Chadd 
1382b3ad188SAdrian Chadd #ifdef SMP
139dc425090SMitchell Horne #ifdef EARLY_AP_STARTUP
140dc425090SMitchell Horne static bool irq_assign_cpu = true;
141dc425090SMitchell Horne #else
142dc425090SMitchell Horne static bool irq_assign_cpu = false;
143dc425090SMitchell Horne #endif
1442b3ad188SAdrian Chadd #endif
1452b3ad188SAdrian Chadd 
146a3c7da3dSElliott Mitchell u_int intr_nirq = NIRQ;
147248f0cabSOleksandr Tymoshenko SYSCTL_UINT(_machdep, OID_AUTO, nirq, CTLFLAG_RDTUN, &intr_nirq, 0,
148248f0cabSOleksandr Tymoshenko     "Number of IRQs");
1492b3ad188SAdrian Chadd 
1502b3ad188SAdrian Chadd /* Data for MI statistics reporting. */
151248f0cabSOleksandr Tymoshenko u_long *intrcnt;
152248f0cabSOleksandr Tymoshenko char *intrnames;
153248f0cabSOleksandr Tymoshenko size_t sintrcnt;
154248f0cabSOleksandr Tymoshenko size_t sintrnames;
1552b3ad188SAdrian Chadd static u_int intrcnt_index;
1562b3ad188SAdrian Chadd 
157895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id);
158895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc);
159609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id);
160895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref,
161895c8b1cSMichal Meloun     struct intr_map_data **data);
162895c8b1cSMichal Meloun 
1632b3ad188SAdrian Chadd /*
1642b3ad188SAdrian Chadd  *  Interrupt framework initialization routine.
1652b3ad188SAdrian Chadd  */
1662b3ad188SAdrian Chadd static void
1672b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused)
1682b3ad188SAdrian Chadd {
169a3c7da3dSElliott Mitchell 	u_int intrcnt_count;
1702b3ad188SAdrian Chadd 
1712b3ad188SAdrian Chadd 	SLIST_INIT(&pic_list);
1722b3ad188SAdrian Chadd 	mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF);
1733fc155dcSAndrew Turner 
1742b3ad188SAdrian Chadd 	mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF);
175248f0cabSOleksandr Tymoshenko 
176248f0cabSOleksandr Tymoshenko 	/*
177248f0cabSOleksandr Tymoshenko 	 * - 2 counters for each I/O interrupt.
178248f0cabSOleksandr Tymoshenko 	 * - MAXCPU counters for each IPI counters for SMP.
179248f0cabSOleksandr Tymoshenko 	 */
180248f0cabSOleksandr Tymoshenko 	intrcnt_count = intr_nirq * 2;
181248f0cabSOleksandr Tymoshenko #ifdef SMP
182248f0cabSOleksandr Tymoshenko 	intrcnt_count += INTR_IPI_COUNT * MAXCPU;
183248f0cabSOleksandr Tymoshenko #endif
184248f0cabSOleksandr Tymoshenko 
185248f0cabSOleksandr Tymoshenko 	intrcnt = mallocarray(intrcnt_count, sizeof(u_long), M_INTRNG,
186248f0cabSOleksandr Tymoshenko 	    M_WAITOK | M_ZERO);
187248f0cabSOleksandr Tymoshenko 	intrnames = mallocarray(intrcnt_count, INTRNAME_LEN, M_INTRNG,
188248f0cabSOleksandr Tymoshenko 	    M_WAITOK | M_ZERO);
189248f0cabSOleksandr Tymoshenko 	sintrcnt = intrcnt_count * sizeof(u_long);
190248f0cabSOleksandr Tymoshenko 	sintrnames = intrcnt_count * INTRNAME_LEN;
191248f0cabSOleksandr Tymoshenko 	irq_sources = mallocarray(intr_nirq, sizeof(struct intr_irqsrc*),
192248f0cabSOleksandr Tymoshenko 	    M_INTRNG, M_WAITOK | M_ZERO);
1932b3ad188SAdrian Chadd }
1942b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL);
1952b3ad188SAdrian Chadd 
1962b3ad188SAdrian Chadd static void
1972b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index)
1982b3ad188SAdrian Chadd {
1992b3ad188SAdrian Chadd 
2002b3ad188SAdrian Chadd 	snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s",
2012b3ad188SAdrian Chadd 	    INTRNAME_LEN - 1, name);
2022b3ad188SAdrian Chadd }
2032b3ad188SAdrian Chadd 
2042b3ad188SAdrian Chadd /*
2052b3ad188SAdrian Chadd  *  Update name for interrupt source with interrupt event.
2062b3ad188SAdrian Chadd  */
2072b3ad188SAdrian Chadd static void
2082b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc)
2092b3ad188SAdrian Chadd {
2102b3ad188SAdrian Chadd 
2112b3ad188SAdrian Chadd 	/* QQQ: What about stray counter name? */
2122b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
2132b3ad188SAdrian Chadd 	intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index);
2142b3ad188SAdrian Chadd }
2152b3ad188SAdrian Chadd 
2162b3ad188SAdrian Chadd /*
2172b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt counter increment.
2182b3ad188SAdrian Chadd  */
2192b3ad188SAdrian Chadd static inline void
2202b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc)
2212b3ad188SAdrian Chadd {
2222b3ad188SAdrian Chadd 
223bff6be3eSSvatopluk Kraus 	if (isrc->isrc_flags & INTR_ISRCF_PPI)
224bff6be3eSSvatopluk Kraus 		atomic_add_long(&isrc->isrc_count[0], 1);
225bff6be3eSSvatopluk Kraus 	else
2262b3ad188SAdrian Chadd 		isrc->isrc_count[0]++;
2272b3ad188SAdrian Chadd }
2282b3ad188SAdrian Chadd 
2292b3ad188SAdrian Chadd /*
2302b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt stray counter increment.
2312b3ad188SAdrian Chadd  */
2322b3ad188SAdrian Chadd static inline void
2332b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc)
2342b3ad188SAdrian Chadd {
2352b3ad188SAdrian Chadd 
2362b3ad188SAdrian Chadd 	isrc->isrc_count[1]++;
2372b3ad188SAdrian Chadd }
2382b3ad188SAdrian Chadd 
2392b3ad188SAdrian Chadd /*
2402b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt name update.
2412b3ad188SAdrian Chadd  */
2422b3ad188SAdrian Chadd static void
2432b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name)
2442b3ad188SAdrian Chadd {
2452b3ad188SAdrian Chadd 	char str[INTRNAME_LEN];
2462b3ad188SAdrian Chadd 
2472b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
2482b3ad188SAdrian Chadd 
2492b3ad188SAdrian Chadd 	if (name != NULL) {
2502b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name);
2512b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index);
2522b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name,
2532b3ad188SAdrian Chadd 		    name);
2542b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index + 1);
2552b3ad188SAdrian Chadd 	} else {
2562b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name);
2572b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index);
2582b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name);
2592b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index + 1);
2602b3ad188SAdrian Chadd 	}
2612b3ad188SAdrian Chadd }
2622b3ad188SAdrian Chadd 
2632b3ad188SAdrian Chadd /*
2642b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt counters setup.
2652b3ad188SAdrian Chadd  */
2662b3ad188SAdrian Chadd static void
2672b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc)
2682b3ad188SAdrian Chadd {
2692b3ad188SAdrian Chadd 	u_int index;
2702b3ad188SAdrian Chadd 
2712b3ad188SAdrian Chadd 	/*
2722b3ad188SAdrian Chadd 	 *  XXX - it does not work well with removable controllers and
2732b3ad188SAdrian Chadd 	 *        interrupt sources !!!
2742b3ad188SAdrian Chadd 	 */
2752b3ad188SAdrian Chadd 	index = atomic_fetchadd_int(&intrcnt_index, 2);
2762b3ad188SAdrian Chadd 	isrc->isrc_index = index;
2772b3ad188SAdrian Chadd 	isrc->isrc_count = &intrcnt[index];
2782b3ad188SAdrian Chadd 	isrc_update_name(isrc, NULL);
2792b3ad188SAdrian Chadd }
2802b3ad188SAdrian Chadd 
281bff6be3eSSvatopluk Kraus /*
282bff6be3eSSvatopluk Kraus  *  Virtualization for interrupt source interrupt counters release.
283bff6be3eSSvatopluk Kraus  */
284bff6be3eSSvatopluk Kraus static void
285bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc)
286bff6be3eSSvatopluk Kraus {
287bff6be3eSSvatopluk Kraus 
288bff6be3eSSvatopluk Kraus 	panic("%s: not implemented", __func__);
289bff6be3eSSvatopluk Kraus }
290bff6be3eSSvatopluk Kraus 
2912b3ad188SAdrian Chadd #ifdef SMP
2922b3ad188SAdrian Chadd /*
2932b3ad188SAdrian Chadd  *  Virtualization for interrupt source IPI counters setup.
2942b3ad188SAdrian Chadd  */
2955b70c08cSSvatopluk Kraus u_long *
2965b70c08cSSvatopluk Kraus intr_ipi_setup_counters(const char *name)
2972b3ad188SAdrian Chadd {
2982b3ad188SAdrian Chadd 	u_int index, i;
2992b3ad188SAdrian Chadd 	char str[INTRNAME_LEN];
3002b3ad188SAdrian Chadd 
3012b3ad188SAdrian Chadd 	index = atomic_fetchadd_int(&intrcnt_index, MAXCPU);
3022b3ad188SAdrian Chadd 	for (i = 0; i < MAXCPU; i++) {
3032b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name);
3042b3ad188SAdrian Chadd 		intrcnt_setname(str, index + i);
3052b3ad188SAdrian Chadd 	}
3065b70c08cSSvatopluk Kraus 	return (&intrcnt[index]);
3072b3ad188SAdrian Chadd }
3082b3ad188SAdrian Chadd #endif
3092b3ad188SAdrian Chadd 
3102b3ad188SAdrian Chadd /*
3112b3ad188SAdrian Chadd  *  Main interrupt dispatch handler. It's called straight
3122b3ad188SAdrian Chadd  *  from the assembler, where CPU interrupt is served.
3132b3ad188SAdrian Chadd  */
3142b3ad188SAdrian Chadd void
3152b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf)
3162b3ad188SAdrian Chadd {
3172b3ad188SAdrian Chadd 	struct trapframe * oldframe;
3182b3ad188SAdrian Chadd 	struct thread * td;
3192b3ad188SAdrian Chadd 
3202b3ad188SAdrian Chadd 	KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__));
3212b3ad188SAdrian Chadd 
32283c9dea1SGleb Smirnoff 	VM_CNT_INC(v_intr);
3232b3ad188SAdrian Chadd 	critical_enter();
3242b3ad188SAdrian Chadd 	td = curthread;
3252b3ad188SAdrian Chadd 	oldframe = td->td_intr_frame;
3262b3ad188SAdrian Chadd 	td->td_intr_frame = tf;
3272b3ad188SAdrian Chadd 	irq_root_filter(irq_root_arg);
3282b3ad188SAdrian Chadd 	td->td_intr_frame = oldframe;
3292b3ad188SAdrian Chadd 	critical_exit();
330df7a2251SAndrew Turner #ifdef HWPMC_HOOKS
331974692e3SAndrew Turner 	if (pmc_hook && TRAPF_USERMODE(tf) &&
332974692e3SAndrew Turner 	    (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN))
333df7a2251SAndrew Turner 		pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf);
334df7a2251SAndrew Turner #endif
3352b3ad188SAdrian Chadd }
3362b3ad188SAdrian Chadd 
337d1605cdaSAndrew Turner int
338d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq)
339d1605cdaSAndrew Turner {
340d1605cdaSAndrew Turner 	struct intr_pic_child *child;
341d1605cdaSAndrew Turner 	bool found;
342d1605cdaSAndrew Turner 
343d1605cdaSAndrew Turner 	found = false;
344d1605cdaSAndrew Turner 	mtx_lock_spin(&parent->pic_child_lock);
345d1605cdaSAndrew Turner 	SLIST_FOREACH(child, &parent->pic_children, pc_next) {
346d1605cdaSAndrew Turner 		if (child->pc_start <= irq &&
347d1605cdaSAndrew Turner 		    irq < (child->pc_start + child->pc_length)) {
348d1605cdaSAndrew Turner 			found = true;
349d1605cdaSAndrew Turner 			break;
350d1605cdaSAndrew Turner 		}
351d1605cdaSAndrew Turner 	}
352d1605cdaSAndrew Turner 	mtx_unlock_spin(&parent->pic_child_lock);
353d1605cdaSAndrew Turner 
354d1605cdaSAndrew Turner 	if (found)
355d1605cdaSAndrew Turner 		return (child->pc_filter(child->pc_filter_arg, irq));
356d1605cdaSAndrew Turner 
357d1605cdaSAndrew Turner 	return (FILTER_STRAY);
358d1605cdaSAndrew Turner }
359d1605cdaSAndrew Turner 
3602b3ad188SAdrian Chadd /*
3612b3ad188SAdrian Chadd  *  interrupt controller dispatch function for interrupts. It should
3622b3ad188SAdrian Chadd  *  be called straight from the interrupt controller, when associated interrupt
3632b3ad188SAdrian Chadd  *  source is learned.
3642b3ad188SAdrian Chadd  */
365bff6be3eSSvatopluk Kraus int
366bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf)
3672b3ad188SAdrian Chadd {
3682b3ad188SAdrian Chadd 
3692b3ad188SAdrian Chadd 	KASSERT(isrc != NULL, ("%s: no source", __func__));
3702b3ad188SAdrian Chadd 
3712b3ad188SAdrian Chadd 	isrc_increment_count(isrc);
3722b3ad188SAdrian Chadd 
3732b3ad188SAdrian Chadd #ifdef INTR_SOLO
3742b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
3752b3ad188SAdrian Chadd 		int error;
3762b3ad188SAdrian Chadd 		error = isrc->isrc_filter(isrc->isrc_arg, tf);
3772b3ad188SAdrian Chadd 		PIC_POST_FILTER(isrc->isrc_dev, isrc);
3782b3ad188SAdrian Chadd 		if (error == FILTER_HANDLED)
379bff6be3eSSvatopluk Kraus 			return (0);
3802b3ad188SAdrian Chadd 	} else
3812b3ad188SAdrian Chadd #endif
3822b3ad188SAdrian Chadd 	if (isrc->isrc_event != NULL) {
3832b3ad188SAdrian Chadd 		if (intr_event_handle(isrc->isrc_event, tf) == 0)
384bff6be3eSSvatopluk Kraus 			return (0);
3852b3ad188SAdrian Chadd 	}
3862b3ad188SAdrian Chadd 
3872b3ad188SAdrian Chadd 	isrc_increment_straycount(isrc);
388bff6be3eSSvatopluk Kraus 	return (EINVAL);
3892b3ad188SAdrian Chadd }
3902b3ad188SAdrian Chadd 
3912b3ad188SAdrian Chadd /*
3922b3ad188SAdrian Chadd  *  Alloc unique interrupt number (resource handle) for interrupt source.
3932b3ad188SAdrian Chadd  *
3942b3ad188SAdrian Chadd  *  There could be various strategies how to allocate free interrupt number
3952b3ad188SAdrian Chadd  *  (resource handle) for new interrupt source.
3962b3ad188SAdrian Chadd  *
3972b3ad188SAdrian Chadd  *  1. Handles are always allocated forward, so handles are not recycled
3982b3ad188SAdrian Chadd  *     immediately. However, if only one free handle left which is reused
3992b3ad188SAdrian Chadd  *     constantly...
4002b3ad188SAdrian Chadd  */
401bff6be3eSSvatopluk Kraus static inline int
402bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc)
4032b3ad188SAdrian Chadd {
4042b3ad188SAdrian Chadd 	u_int maxirqs, irq;
4052b3ad188SAdrian Chadd 
4062b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
4072b3ad188SAdrian Chadd 
408248f0cabSOleksandr Tymoshenko 	maxirqs = intr_nirq;
4092b3ad188SAdrian Chadd 	if (irq_next_free >= maxirqs)
4102b3ad188SAdrian Chadd 		return (ENOSPC);
4112b3ad188SAdrian Chadd 
4122b3ad188SAdrian Chadd 	for (irq = irq_next_free; irq < maxirqs; irq++) {
4132b3ad188SAdrian Chadd 		if (irq_sources[irq] == NULL)
4142b3ad188SAdrian Chadd 			goto found;
4152b3ad188SAdrian Chadd 	}
4162b3ad188SAdrian Chadd 	for (irq = 0; irq < irq_next_free; irq++) {
4172b3ad188SAdrian Chadd 		if (irq_sources[irq] == NULL)
4182b3ad188SAdrian Chadd 			goto found;
4192b3ad188SAdrian Chadd 	}
4202b3ad188SAdrian Chadd 
4212b3ad188SAdrian Chadd 	irq_next_free = maxirqs;
4222b3ad188SAdrian Chadd 	return (ENOSPC);
4232b3ad188SAdrian Chadd 
4242b3ad188SAdrian Chadd found:
4252b3ad188SAdrian Chadd 	isrc->isrc_irq = irq;
4262b3ad188SAdrian Chadd 	irq_sources[irq] = isrc;
4272b3ad188SAdrian Chadd 
4282b3ad188SAdrian Chadd 	irq_next_free = irq + 1;
4292b3ad188SAdrian Chadd 	if (irq_next_free >= maxirqs)
4302b3ad188SAdrian Chadd 		irq_next_free = 0;
4312b3ad188SAdrian Chadd 	return (0);
4322b3ad188SAdrian Chadd }
433bff6be3eSSvatopluk Kraus 
4342b3ad188SAdrian Chadd /*
4352b3ad188SAdrian Chadd  *  Free unique interrupt number (resource handle) from interrupt source.
4362b3ad188SAdrian Chadd  */
437bff6be3eSSvatopluk Kraus static inline int
4382b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc)
4392b3ad188SAdrian Chadd {
4402b3ad188SAdrian Chadd 
441bff6be3eSSvatopluk Kraus 	mtx_assert(&isrc_table_lock, MA_OWNED);
4422b3ad188SAdrian Chadd 
443248f0cabSOleksandr Tymoshenko 	if (isrc->isrc_irq >= intr_nirq)
4442b3ad188SAdrian Chadd 		return (EINVAL);
445bff6be3eSSvatopluk Kraus 	if (irq_sources[isrc->isrc_irq] != isrc)
4462b3ad188SAdrian Chadd 		return (EINVAL);
4472b3ad188SAdrian Chadd 
4482b3ad188SAdrian Chadd 	irq_sources[isrc->isrc_irq] = NULL;
4498442087fSMichal Meloun 	isrc->isrc_irq = INTR_IRQ_INVALID;	/* just to be safe */
450*a49f208dSMichal Meloun 
451*a49f208dSMichal Meloun 	/*
452*a49f208dSMichal Meloun 	 * If we are recovering from the state irq_sources table is full,
453*a49f208dSMichal Meloun 	 * then the following allocation should check the entire table. This
454*a49f208dSMichal Meloun 	 * will ensure maximum separation of allocation order from release
455*a49f208dSMichal Meloun 	 * order.
456*a49f208dSMichal Meloun 	 */
457*a49f208dSMichal Meloun 	if (irq_next_free >= intr_nirq)
458*a49f208dSMichal Meloun 		irq_next_free = 0;
459*a49f208dSMichal Meloun 
4602b3ad188SAdrian Chadd 	return (0);
4612b3ad188SAdrian Chadd }
462bff6be3eSSvatopluk Kraus 
4632b3ad188SAdrian Chadd /*
464bff6be3eSSvatopluk Kraus  *  Initialize interrupt source and register it into global interrupt table.
4652b3ad188SAdrian Chadd  */
466bff6be3eSSvatopluk Kraus int
467bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags,
468bff6be3eSSvatopluk Kraus     const char *fmt, ...)
4692b3ad188SAdrian Chadd {
470bff6be3eSSvatopluk Kraus 	int error;
471bff6be3eSSvatopluk Kraus 	va_list ap;
4722b3ad188SAdrian Chadd 
473bff6be3eSSvatopluk Kraus 	bzero(isrc, sizeof(struct intr_irqsrc));
474bff6be3eSSvatopluk Kraus 	isrc->isrc_dev = dev;
4758442087fSMichal Meloun 	isrc->isrc_irq = INTR_IRQ_INVALID;	/* just to be safe */
476bff6be3eSSvatopluk Kraus 	isrc->isrc_flags = flags;
4772b3ad188SAdrian Chadd 
478bff6be3eSSvatopluk Kraus 	va_start(ap, fmt);
479bff6be3eSSvatopluk Kraus 	vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap);
480bff6be3eSSvatopluk Kraus 	va_end(ap);
481bff6be3eSSvatopluk Kraus 
482bff6be3eSSvatopluk Kraus 	mtx_lock(&isrc_table_lock);
483bff6be3eSSvatopluk Kraus 	error = isrc_alloc_irq(isrc);
484bff6be3eSSvatopluk Kraus 	if (error != 0) {
485bff6be3eSSvatopluk Kraus 		mtx_unlock(&isrc_table_lock);
486bff6be3eSSvatopluk Kraus 		return (error);
4872b3ad188SAdrian Chadd 	}
488bff6be3eSSvatopluk Kraus 	/*
489bff6be3eSSvatopluk Kraus 	 * Setup interrupt counters, but not for IPI sources. Those are setup
490bff6be3eSSvatopluk Kraus 	 * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust
491bff6be3eSSvatopluk Kraus 	 * our counter pool.
492bff6be3eSSvatopluk Kraus 	 */
493bff6be3eSSvatopluk Kraus 	if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0)
494bff6be3eSSvatopluk Kraus 		isrc_setup_counters(isrc);
495bff6be3eSSvatopluk Kraus 	mtx_unlock(&isrc_table_lock);
496bff6be3eSSvatopluk Kraus 	return (0);
4972b3ad188SAdrian Chadd }
4982b3ad188SAdrian Chadd 
4992b3ad188SAdrian Chadd /*
500bff6be3eSSvatopluk Kraus  *  Deregister interrupt source from global interrupt table.
501bff6be3eSSvatopluk Kraus  */
502bff6be3eSSvatopluk Kraus int
503bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc)
504bff6be3eSSvatopluk Kraus {
505bff6be3eSSvatopluk Kraus 	int error;
506bff6be3eSSvatopluk Kraus 
507bff6be3eSSvatopluk Kraus 	mtx_lock(&isrc_table_lock);
508bff6be3eSSvatopluk Kraus 	if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0)
509bff6be3eSSvatopluk Kraus 		isrc_release_counters(isrc);
510bff6be3eSSvatopluk Kraus 	error = isrc_free_irq(isrc);
511bff6be3eSSvatopluk Kraus 	mtx_unlock(&isrc_table_lock);
512bff6be3eSSvatopluk Kraus 	return (error);
513bff6be3eSSvatopluk Kraus }
514bff6be3eSSvatopluk Kraus 
5155b613c19SSvatopluk Kraus #ifdef SMP
5165b613c19SSvatopluk Kraus /*
5175b613c19SSvatopluk Kraus  *  A support function for a PIC to decide if provided ISRC should be inited
5185b613c19SSvatopluk Kraus  *  on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of
5195b613c19SSvatopluk Kraus  *  struct intr_irqsrc is the following:
5205b613c19SSvatopluk Kraus  *
5215b613c19SSvatopluk Kraus  *     If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus
5225b613c19SSvatopluk Kraus  *     set in isrc_cpu. If not, the ISRC should be inited on every cpu and
5235b613c19SSvatopluk Kraus  *     isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct.
5245b613c19SSvatopluk Kraus  */
5255b613c19SSvatopluk Kraus bool
5265b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu)
5275b613c19SSvatopluk Kraus {
5285b613c19SSvatopluk Kraus 
5295b613c19SSvatopluk Kraus 	if (isrc->isrc_handlers == 0)
5305b613c19SSvatopluk Kraus 		return (false);
5315b613c19SSvatopluk Kraus 	if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0)
5325b613c19SSvatopluk Kraus 		return (false);
5335b613c19SSvatopluk Kraus 	if (isrc->isrc_flags & INTR_ISRCF_BOUND)
5345b613c19SSvatopluk Kraus 		return (CPU_ISSET(cpu, &isrc->isrc_cpu));
5355b613c19SSvatopluk Kraus 
5365b613c19SSvatopluk Kraus 	CPU_SET(cpu, &isrc->isrc_cpu);
5375b613c19SSvatopluk Kraus 	return (true);
5385b613c19SSvatopluk Kraus }
5395b613c19SSvatopluk Kraus #endif
5405b613c19SSvatopluk Kraus 
5412b3ad188SAdrian Chadd #ifdef INTR_SOLO
5422b3ad188SAdrian Chadd /*
5432b3ad188SAdrian Chadd  *  Setup filter into interrupt source.
5442b3ad188SAdrian Chadd  */
5452b3ad188SAdrian Chadd static int
5462b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name,
5472b3ad188SAdrian Chadd     intr_irq_filter_t *filter, void *arg, void **cookiep)
5482b3ad188SAdrian Chadd {
5492b3ad188SAdrian Chadd 
5502b3ad188SAdrian Chadd 	if (filter == NULL)
5512b3ad188SAdrian Chadd 		return (EINVAL);
5522b3ad188SAdrian Chadd 
5532b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
5542b3ad188SAdrian Chadd 	/*
5552b3ad188SAdrian Chadd 	 * Make sure that we do not mix the two ways
5562b3ad188SAdrian Chadd 	 * how we handle interrupt sources.
5572b3ad188SAdrian Chadd 	 */
5582b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) {
5592b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
5602b3ad188SAdrian Chadd 		return (EBUSY);
5612b3ad188SAdrian Chadd 	}
5622b3ad188SAdrian Chadd 	isrc->isrc_filter = filter;
5632b3ad188SAdrian Chadd 	isrc->isrc_arg = arg;
5642b3ad188SAdrian Chadd 	isrc_update_name(isrc, name);
5652b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
5662b3ad188SAdrian Chadd 
5672b3ad188SAdrian Chadd 	*cookiep = isrc;
5682b3ad188SAdrian Chadd 	return (0);
5692b3ad188SAdrian Chadd }
5702b3ad188SAdrian Chadd #endif
5712b3ad188SAdrian Chadd 
5722b3ad188SAdrian Chadd /*
5732b3ad188SAdrian Chadd  *  Interrupt source pre_ithread method for MI interrupt framework.
5742b3ad188SAdrian Chadd  */
5752b3ad188SAdrian Chadd static void
5762b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg)
5772b3ad188SAdrian Chadd {
5782b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
5792b3ad188SAdrian Chadd 
5802b3ad188SAdrian Chadd 	PIC_PRE_ITHREAD(isrc->isrc_dev, isrc);
5812b3ad188SAdrian Chadd }
5822b3ad188SAdrian Chadd 
5832b3ad188SAdrian Chadd /*
5842b3ad188SAdrian Chadd  *  Interrupt source post_ithread method for MI interrupt framework.
5852b3ad188SAdrian Chadd  */
5862b3ad188SAdrian Chadd static void
5872b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg)
5882b3ad188SAdrian Chadd {
5892b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
5902b3ad188SAdrian Chadd 
5912b3ad188SAdrian Chadd 	PIC_POST_ITHREAD(isrc->isrc_dev, isrc);
5922b3ad188SAdrian Chadd }
5932b3ad188SAdrian Chadd 
5942b3ad188SAdrian Chadd /*
5952b3ad188SAdrian Chadd  *  Interrupt source post_filter method for MI interrupt framework.
5962b3ad188SAdrian Chadd  */
5972b3ad188SAdrian Chadd static void
5982b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg)
5992b3ad188SAdrian Chadd {
6002b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
6012b3ad188SAdrian Chadd 
6022b3ad188SAdrian Chadd 	PIC_POST_FILTER(isrc->isrc_dev, isrc);
6032b3ad188SAdrian Chadd }
6042b3ad188SAdrian Chadd 
6052b3ad188SAdrian Chadd /*
6062b3ad188SAdrian Chadd  *  Interrupt source assign_cpu method for MI interrupt framework.
6072b3ad188SAdrian Chadd  */
6082b3ad188SAdrian Chadd static int
6092b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu)
6102b3ad188SAdrian Chadd {
6112b3ad188SAdrian Chadd #ifdef SMP
6122b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
6132b3ad188SAdrian Chadd 	int error;
6142b3ad188SAdrian Chadd 
6152b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6162b3ad188SAdrian Chadd 	if (cpu == NOCPU) {
6172b3ad188SAdrian Chadd 		CPU_ZERO(&isrc->isrc_cpu);
6182b3ad188SAdrian Chadd 		isrc->isrc_flags &= ~INTR_ISRCF_BOUND;
6192b3ad188SAdrian Chadd 	} else {
6202b3ad188SAdrian Chadd 		CPU_SETOF(cpu, &isrc->isrc_cpu);
6212b3ad188SAdrian Chadd 		isrc->isrc_flags |= INTR_ISRCF_BOUND;
6222b3ad188SAdrian Chadd 	}
6232b3ad188SAdrian Chadd 
6242b3ad188SAdrian Chadd 	/*
6252b3ad188SAdrian Chadd 	 * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or
6262b3ad188SAdrian Chadd 	 * re-balance it to another CPU or enable it on more CPUs. However,
6272b3ad188SAdrian Chadd 	 * PIC is expected to change isrc_cpu appropriately to keep us well
628e3043798SPedro F. Giffuni 	 * informed if the call is successful.
6292b3ad188SAdrian Chadd 	 */
6302b3ad188SAdrian Chadd 	if (irq_assign_cpu) {
631bff6be3eSSvatopluk Kraus 		error = PIC_BIND_INTR(isrc->isrc_dev, isrc);
6322b3ad188SAdrian Chadd 		if (error) {
6332b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu);
6342b3ad188SAdrian Chadd 			mtx_unlock(&isrc_table_lock);
6352b3ad188SAdrian Chadd 			return (error);
6362b3ad188SAdrian Chadd 		}
6372b3ad188SAdrian Chadd 	}
6382b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6392b3ad188SAdrian Chadd 	return (0);
6402b3ad188SAdrian Chadd #else
6412b3ad188SAdrian Chadd 	return (EOPNOTSUPP);
6422b3ad188SAdrian Chadd #endif
6432b3ad188SAdrian Chadd }
6442b3ad188SAdrian Chadd 
6452b3ad188SAdrian Chadd /*
6462b3ad188SAdrian Chadd  *  Create interrupt event for interrupt source.
6472b3ad188SAdrian Chadd  */
6482b3ad188SAdrian Chadd static int
6492b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc)
6502b3ad188SAdrian Chadd {
6512b3ad188SAdrian Chadd 	struct intr_event *ie;
6522b3ad188SAdrian Chadd 	int error;
6532b3ad188SAdrian Chadd 
6542b3ad188SAdrian Chadd 	error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq,
6552b3ad188SAdrian Chadd 	    intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter,
6562b3ad188SAdrian Chadd 	    intr_isrc_assign_cpu, "%s:", isrc->isrc_name);
6572b3ad188SAdrian Chadd 	if (error)
6582b3ad188SAdrian Chadd 		return (error);
6592b3ad188SAdrian Chadd 
6602b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6612b3ad188SAdrian Chadd 	/*
6622b3ad188SAdrian Chadd 	 * Make sure that we do not mix the two ways
6632b3ad188SAdrian Chadd 	 * how we handle interrupt sources. Let contested event wins.
6642b3ad188SAdrian Chadd 	 */
665169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
6662b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) {
667169e6abdSSvatopluk Kraus #else
668169e6abdSSvatopluk Kraus 	if (isrc->isrc_event != NULL) {
669169e6abdSSvatopluk Kraus #endif
6702b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
6712b3ad188SAdrian Chadd 		intr_event_destroy(ie);
6722b3ad188SAdrian Chadd 		return (isrc->isrc_event != NULL ? EBUSY : 0);
6732b3ad188SAdrian Chadd 	}
6742b3ad188SAdrian Chadd 	isrc->isrc_event = ie;
6752b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6762b3ad188SAdrian Chadd 
6772b3ad188SAdrian Chadd 	return (0);
6782b3ad188SAdrian Chadd }
6792b3ad188SAdrian Chadd #ifdef notyet
6802b3ad188SAdrian Chadd /*
6812b3ad188SAdrian Chadd  *  Destroy interrupt event for interrupt source.
6822b3ad188SAdrian Chadd  */
6832b3ad188SAdrian Chadd static void
6842b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc)
6852b3ad188SAdrian Chadd {
6862b3ad188SAdrian Chadd 	struct intr_event *ie;
6872b3ad188SAdrian Chadd 
6882b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6892b3ad188SAdrian Chadd 	ie = isrc->isrc_event;
6902b3ad188SAdrian Chadd 	isrc->isrc_event = NULL;
6912b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6922b3ad188SAdrian Chadd 
6932b3ad188SAdrian Chadd 	if (ie != NULL)
6942b3ad188SAdrian Chadd 		intr_event_destroy(ie);
6952b3ad188SAdrian Chadd }
6962b3ad188SAdrian Chadd #endif
6972b3ad188SAdrian Chadd /*
6982b3ad188SAdrian Chadd  *  Add handler to interrupt source.
6992b3ad188SAdrian Chadd  */
7002b3ad188SAdrian Chadd static int
7012b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name,
7022b3ad188SAdrian Chadd     driver_filter_t filter, driver_intr_t handler, void *arg,
7032b3ad188SAdrian Chadd     enum intr_type flags, void **cookiep)
7042b3ad188SAdrian Chadd {
7052b3ad188SAdrian Chadd 	int error;
7062b3ad188SAdrian Chadd 
7072b3ad188SAdrian Chadd 	if (isrc->isrc_event == NULL) {
7082b3ad188SAdrian Chadd 		error = isrc_event_create(isrc);
7092b3ad188SAdrian Chadd 		if (error)
7102b3ad188SAdrian Chadd 			return (error);
7112b3ad188SAdrian Chadd 	}
7122b3ad188SAdrian Chadd 
7132b3ad188SAdrian Chadd 	error = intr_event_add_handler(isrc->isrc_event, name, filter, handler,
7142b3ad188SAdrian Chadd 	    arg, intr_priority(flags), flags, cookiep);
7152b3ad188SAdrian Chadd 	if (error == 0) {
7162b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
7172b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
7182b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
7192b3ad188SAdrian Chadd 	}
7202b3ad188SAdrian Chadd 
7212b3ad188SAdrian Chadd 	return (error);
7222b3ad188SAdrian Chadd }
7232b3ad188SAdrian Chadd 
7242b3ad188SAdrian Chadd /*
7252b3ad188SAdrian Chadd  *  Lookup interrupt controller locked.
7262b3ad188SAdrian Chadd  */
727bff6be3eSSvatopluk Kraus static inline struct intr_pic *
728c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags)
7292b3ad188SAdrian Chadd {
7302b3ad188SAdrian Chadd 	struct intr_pic *pic;
7312b3ad188SAdrian Chadd 
7322b3ad188SAdrian Chadd 	mtx_assert(&pic_list_lock, MA_OWNED);
7332b3ad188SAdrian Chadd 
7344be58cbaSSvatopluk Kraus 	if (dev == NULL && xref == 0)
7354be58cbaSSvatopluk Kraus 		return (NULL);
7364be58cbaSSvatopluk Kraus 
7374be58cbaSSvatopluk Kraus 	/* Note that pic->pic_dev is never NULL on registered PIC. */
7382b3ad188SAdrian Chadd 	SLIST_FOREACH(pic, &pic_list, pic_next) {
739c0d52370SAndrew Turner 		if ((pic->pic_flags & FLAG_TYPE_MASK) !=
740c0d52370SAndrew Turner 		    (flags & FLAG_TYPE_MASK))
741c0d52370SAndrew Turner 			continue;
742c0d52370SAndrew Turner 
7434be58cbaSSvatopluk Kraus 		if (dev == NULL) {
7444be58cbaSSvatopluk Kraus 			if (xref == pic->pic_xref)
7454be58cbaSSvatopluk Kraus 				return (pic);
7464be58cbaSSvatopluk Kraus 		} else if (xref == 0 || pic->pic_xref == 0) {
7474be58cbaSSvatopluk Kraus 			if (dev == pic->pic_dev)
7484be58cbaSSvatopluk Kraus 				return (pic);
7494be58cbaSSvatopluk Kraus 		} else if (xref == pic->pic_xref && dev == pic->pic_dev)
7502b3ad188SAdrian Chadd 				return (pic);
7512b3ad188SAdrian Chadd 	}
7522b3ad188SAdrian Chadd 	return (NULL);
7532b3ad188SAdrian Chadd }
7542b3ad188SAdrian Chadd 
7552b3ad188SAdrian Chadd /*
7562b3ad188SAdrian Chadd  *  Lookup interrupt controller.
7572b3ad188SAdrian Chadd  */
7582b3ad188SAdrian Chadd static struct intr_pic *
759c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags)
7602b3ad188SAdrian Chadd {
7612b3ad188SAdrian Chadd 	struct intr_pic *pic;
7622b3ad188SAdrian Chadd 
7632b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
764c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
7652b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
7662b3ad188SAdrian Chadd 	return (pic);
7672b3ad188SAdrian Chadd }
7682b3ad188SAdrian Chadd 
7692b3ad188SAdrian Chadd /*
7702b3ad188SAdrian Chadd  *  Create interrupt controller.
7712b3ad188SAdrian Chadd  */
7722b3ad188SAdrian Chadd static struct intr_pic *
773c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags)
7742b3ad188SAdrian Chadd {
7752b3ad188SAdrian Chadd 	struct intr_pic *pic;
7762b3ad188SAdrian Chadd 
7772b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
778c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
7792b3ad188SAdrian Chadd 	if (pic != NULL) {
7802b3ad188SAdrian Chadd 		mtx_unlock(&pic_list_lock);
7812b3ad188SAdrian Chadd 		return (pic);
7822b3ad188SAdrian Chadd 	}
7832b3ad188SAdrian Chadd 	pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO);
784b48c6083SAndrew Turner 	if (pic == NULL) {
785b48c6083SAndrew Turner 		mtx_unlock(&pic_list_lock);
786b48c6083SAndrew Turner 		return (NULL);
787b48c6083SAndrew Turner 	}
7882b3ad188SAdrian Chadd 	pic->pic_xref = xref;
7892b3ad188SAdrian Chadd 	pic->pic_dev = dev;
790c0d52370SAndrew Turner 	pic->pic_flags = flags;
791d1605cdaSAndrew Turner 	mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN);
7922b3ad188SAdrian Chadd 	SLIST_INSERT_HEAD(&pic_list, pic, pic_next);
7932b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
7942b3ad188SAdrian Chadd 
7952b3ad188SAdrian Chadd 	return (pic);
7962b3ad188SAdrian Chadd }
7972b3ad188SAdrian Chadd #ifdef notyet
7982b3ad188SAdrian Chadd /*
7992b3ad188SAdrian Chadd  *  Destroy interrupt controller.
8002b3ad188SAdrian Chadd  */
8012b3ad188SAdrian Chadd static void
802c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags)
8032b3ad188SAdrian Chadd {
8042b3ad188SAdrian Chadd 	struct intr_pic *pic;
8052b3ad188SAdrian Chadd 
8062b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
807c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
8082b3ad188SAdrian Chadd 	if (pic == NULL) {
8092b3ad188SAdrian Chadd 		mtx_unlock(&pic_list_lock);
8102b3ad188SAdrian Chadd 		return;
8112b3ad188SAdrian Chadd 	}
8122b3ad188SAdrian Chadd 	SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next);
8132b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
8142b3ad188SAdrian Chadd 
8152b3ad188SAdrian Chadd 	free(pic, M_INTRNG);
8162b3ad188SAdrian Chadd }
8172b3ad188SAdrian Chadd #endif
8182b3ad188SAdrian Chadd /*
8192b3ad188SAdrian Chadd  *  Register interrupt controller.
8202b3ad188SAdrian Chadd  */
8219346e913SAndrew Turner struct intr_pic *
8222b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref)
8232b3ad188SAdrian Chadd {
8242b3ad188SAdrian Chadd 	struct intr_pic *pic;
8252b3ad188SAdrian Chadd 
8264be58cbaSSvatopluk Kraus 	if (dev == NULL)
8279346e913SAndrew Turner 		return (NULL);
828c0d52370SAndrew Turner 	pic = pic_create(dev, xref, FLAG_PIC);
8292b3ad188SAdrian Chadd 	if (pic == NULL)
8309346e913SAndrew Turner 		return (NULL);
8312b3ad188SAdrian Chadd 
832cff33fa8SEd Maste 	debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic,
833cff33fa8SEd Maste 	    device_get_nameunit(dev), dev, (uintmax_t)xref);
8349346e913SAndrew Turner 	return (pic);
8352b3ad188SAdrian Chadd }
8362b3ad188SAdrian Chadd 
8372b3ad188SAdrian Chadd /*
8382b3ad188SAdrian Chadd  *  Unregister interrupt controller.
8392b3ad188SAdrian Chadd  */
8402b3ad188SAdrian Chadd int
841bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref)
8422b3ad188SAdrian Chadd {
8432b3ad188SAdrian Chadd 
8442b3ad188SAdrian Chadd 	panic("%s: not implemented", __func__);
8452b3ad188SAdrian Chadd }
8462b3ad188SAdrian Chadd 
8472b3ad188SAdrian Chadd /*
8482b3ad188SAdrian Chadd  *  Mark interrupt controller (itself) as a root one.
8492b3ad188SAdrian Chadd  *
8502b3ad188SAdrian Chadd  *  Note that only an interrupt controller can really know its position
8512b3ad188SAdrian Chadd  *  in interrupt controller's tree. So root PIC must claim itself as a root.
8522b3ad188SAdrian Chadd  *
8532b3ad188SAdrian Chadd  *  In FDT case, according to ePAPR approved version 1.1 from 08 April 2011,
8542b3ad188SAdrian Chadd  *  page 30:
8552b3ad188SAdrian Chadd  *    "The root of the interrupt tree is determined when traversal
8562b3ad188SAdrian Chadd  *     of the interrupt tree reaches an interrupt controller node without
8572b3ad188SAdrian Chadd  *     an interrupts property and thus no explicit interrupt parent."
8582b3ad188SAdrian Chadd  */
8592b3ad188SAdrian Chadd int
8602b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter,
8612b3ad188SAdrian Chadd     void *arg, u_int ipicount)
8622b3ad188SAdrian Chadd {
8633fc155dcSAndrew Turner 	struct intr_pic *pic;
8642b3ad188SAdrian Chadd 
865c0d52370SAndrew Turner 	pic = pic_lookup(dev, xref, FLAG_PIC);
8663fc155dcSAndrew Turner 	if (pic == NULL) {
8672b3ad188SAdrian Chadd 		device_printf(dev, "not registered\n");
8682b3ad188SAdrian Chadd 		return (EINVAL);
8692b3ad188SAdrian Chadd 	}
8703fc155dcSAndrew Turner 
871c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC,
8723fc155dcSAndrew Turner 	    ("%s: Found a non-PIC controller: %s", __func__,
8733fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
8743fc155dcSAndrew Turner 
8752b3ad188SAdrian Chadd 	if (filter == NULL) {
8762b3ad188SAdrian Chadd 		device_printf(dev, "filter missing\n");
8772b3ad188SAdrian Chadd 		return (EINVAL);
8782b3ad188SAdrian Chadd 	}
8792b3ad188SAdrian Chadd 
8802b3ad188SAdrian Chadd 	/*
8812b3ad188SAdrian Chadd 	 * Only one interrupt controllers could be on the root for now.
8822b3ad188SAdrian Chadd 	 * Note that we further suppose that there is not threaded interrupt
8832b3ad188SAdrian Chadd 	 * routine (handler) on the root. See intr_irq_handler().
8842b3ad188SAdrian Chadd 	 */
8855b70c08cSSvatopluk Kraus 	if (intr_irq_root_dev != NULL) {
8862b3ad188SAdrian Chadd 		device_printf(dev, "another root already set\n");
8872b3ad188SAdrian Chadd 		return (EBUSY);
8882b3ad188SAdrian Chadd 	}
8892b3ad188SAdrian Chadd 
8905b70c08cSSvatopluk Kraus 	intr_irq_root_dev = dev;
8912b3ad188SAdrian Chadd 	irq_root_filter = filter;
8922b3ad188SAdrian Chadd 	irq_root_arg = arg;
8932b3ad188SAdrian Chadd 	irq_root_ipicount = ipicount;
8942b3ad188SAdrian Chadd 
8952b3ad188SAdrian Chadd 	debugf("irq root set to %s\n", device_get_nameunit(dev));
8962b3ad188SAdrian Chadd 	return (0);
8972b3ad188SAdrian Chadd }
8982b3ad188SAdrian Chadd 
899d1605cdaSAndrew Turner /*
900d1605cdaSAndrew Turner  * Add a handler to manage a sub range of a parents interrupts.
901d1605cdaSAndrew Turner  */
902d1605cdaSAndrew Turner struct intr_pic *
903d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic,
904d1605cdaSAndrew Turner     intr_child_irq_filter_t *filter, void *arg, uintptr_t start,
905d1605cdaSAndrew Turner     uintptr_t length)
906d1605cdaSAndrew Turner {
907d1605cdaSAndrew Turner 	struct intr_pic *parent_pic;
908d1605cdaSAndrew Turner 	struct intr_pic_child *newchild;
909d1605cdaSAndrew Turner #ifdef INVARIANTS
910d1605cdaSAndrew Turner 	struct intr_pic_child *child;
911d1605cdaSAndrew Turner #endif
912d1605cdaSAndrew Turner 
913c0d52370SAndrew Turner 	/* Find the parent PIC */
914c0d52370SAndrew Turner 	parent_pic = pic_lookup(parent, 0, FLAG_PIC);
915d1605cdaSAndrew Turner 	if (parent_pic == NULL)
916d1605cdaSAndrew Turner 		return (NULL);
917d1605cdaSAndrew Turner 
918d1605cdaSAndrew Turner 	newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO);
919d1605cdaSAndrew Turner 	newchild->pc_pic = pic;
920d1605cdaSAndrew Turner 	newchild->pc_filter = filter;
921d1605cdaSAndrew Turner 	newchild->pc_filter_arg = arg;
922d1605cdaSAndrew Turner 	newchild->pc_start = start;
923d1605cdaSAndrew Turner 	newchild->pc_length = length;
924d1605cdaSAndrew Turner 
925d1605cdaSAndrew Turner 	mtx_lock_spin(&parent_pic->pic_child_lock);
926d1605cdaSAndrew Turner #ifdef INVARIANTS
927d1605cdaSAndrew Turner 	SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) {
928d1605cdaSAndrew Turner 		KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice",
929d1605cdaSAndrew Turner 		    __func__));
930d1605cdaSAndrew Turner 	}
931d1605cdaSAndrew Turner #endif
932d1605cdaSAndrew Turner 	SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next);
933d1605cdaSAndrew Turner 	mtx_unlock_spin(&parent_pic->pic_child_lock);
934d1605cdaSAndrew Turner 
935d1605cdaSAndrew Turner 	return (pic);
936d1605cdaSAndrew Turner }
937d1605cdaSAndrew Turner 
938895c8b1cSMichal Meloun static int
939895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data,
940895c8b1cSMichal Meloun     struct intr_irqsrc **isrc)
9412b3ad188SAdrian Chadd {
942bff6be3eSSvatopluk Kraus 	struct intr_pic *pic;
943895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
944bff6be3eSSvatopluk Kraus 
945bff6be3eSSvatopluk Kraus 	if (data == NULL)
946bff6be3eSSvatopluk Kraus 		return (EINVAL);
947bff6be3eSSvatopluk Kraus 
948c0d52370SAndrew Turner 	pic = pic_lookup(dev, xref,
949c0d52370SAndrew Turner 	    (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC);
95015adccc6SSvatopluk Kraus 	if (pic == NULL)
951bff6be3eSSvatopluk Kraus 		return (ESRCH);
952bff6be3eSSvatopluk Kraus 
953895c8b1cSMichal Meloun 	switch (data->type) {
954895c8b1cSMichal Meloun 	case INTR_MAP_DATA_MSI:
955c0d52370SAndrew Turner 		KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
956895c8b1cSMichal Meloun 		    ("%s: Found a non-MSI controller: %s", __func__,
957895c8b1cSMichal Meloun 		     device_get_name(pic->pic_dev)));
958895c8b1cSMichal Meloun 		msi = (struct intr_map_data_msi *)data;
959895c8b1cSMichal Meloun 		*isrc = msi->isrc;
960895c8b1cSMichal Meloun 		return (0);
961895c8b1cSMichal Meloun 
962895c8b1cSMichal Meloun 	default:
963c0d52370SAndrew Turner 		KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC,
9643fc155dcSAndrew Turner 		    ("%s: Found a non-PIC controller: %s", __func__,
9653fc155dcSAndrew Turner 		     device_get_name(pic->pic_dev)));
966895c8b1cSMichal Meloun 		return (PIC_MAP_INTR(pic->pic_dev, data, isrc));
967895c8b1cSMichal Meloun 	}
968895c8b1cSMichal Meloun }
969895c8b1cSMichal Meloun 
970eb20867fSMichal Meloun bool
971eb20867fSMichal Meloun intr_is_per_cpu(struct resource *res)
972eb20867fSMichal Meloun {
973eb20867fSMichal Meloun 	u_int res_id;
974eb20867fSMichal Meloun 	struct intr_irqsrc *isrc;
975eb20867fSMichal Meloun 
976eb20867fSMichal Meloun 	res_id = (u_int)rman_get_start(res);
977eb20867fSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
978eb20867fSMichal Meloun 
979eb20867fSMichal Meloun 	if (isrc == NULL)
980eb20867fSMichal Meloun 		panic("Attempt to get isrc for non-active resource id: %u\n",
981eb20867fSMichal Meloun 		    res_id);
982eb20867fSMichal Meloun 	return ((isrc->isrc_flags & INTR_ISRCF_PPI) != 0);
983eb20867fSMichal Meloun }
984eb20867fSMichal Meloun 
985895c8b1cSMichal Meloun int
986895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res)
987895c8b1cSMichal Meloun {
988895c8b1cSMichal Meloun 	device_t map_dev;
989895c8b1cSMichal Meloun 	intptr_t map_xref;
990895c8b1cSMichal Meloun 	struct intr_map_data *data;
991895c8b1cSMichal Meloun 	struct intr_irqsrc *isrc;
992895c8b1cSMichal Meloun 	u_int res_id;
993895c8b1cSMichal Meloun 	int error;
994895c8b1cSMichal Meloun 
995895c8b1cSMichal Meloun 	KASSERT(rman_get_start(res) == rman_get_end(res),
996895c8b1cSMichal Meloun 	    ("%s: more interrupts in resource", __func__));
997895c8b1cSMichal Meloun 
998895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
999895c8b1cSMichal Meloun 	if (intr_map_get_isrc(res_id) != NULL)
1000895c8b1cSMichal Meloun 		panic("Attempt to double activation of resource id: %u\n",
1001895c8b1cSMichal Meloun 		    res_id);
1002895c8b1cSMichal Meloun 	intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data);
1003895c8b1cSMichal Meloun 	error = intr_resolve_irq(map_dev, map_xref, data, &isrc);
1004895c8b1cSMichal Meloun 	if (error != 0) {
1005895c8b1cSMichal Meloun 		free(data, M_INTRNG);
1006895c8b1cSMichal Meloun 		/* XXX TODO DISCONECTED PICs */
1007895c8b1cSMichal Meloun 		/* if (error == EINVAL) return(0); */
1008bff6be3eSSvatopluk Kraus 		return (error);
1009bff6be3eSSvatopluk Kraus 	}
1010895c8b1cSMichal Meloun 	intr_map_set_isrc(res_id, isrc);
1011895c8b1cSMichal Meloun 	rman_set_virtual(res, data);
1012895c8b1cSMichal Meloun 	return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data));
1013bff6be3eSSvatopluk Kraus }
1014bff6be3eSSvatopluk Kraus 
1015bff6be3eSSvatopluk Kraus int
1016895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res)
1017bff6be3eSSvatopluk Kraus {
1018bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1019bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1020895c8b1cSMichal Meloun 	u_int res_id;
1021895c8b1cSMichal Meloun 	int error;
1022bff6be3eSSvatopluk Kraus 
1023bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1024bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1025bff6be3eSSvatopluk Kraus 
1026895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1027895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
1028bff6be3eSSvatopluk Kraus 	if (isrc == NULL)
1029895c8b1cSMichal Meloun 		panic("Attempt to deactivate non-active resource id: %u\n",
1030895c8b1cSMichal Meloun 		    res_id);
1031bff6be3eSSvatopluk Kraus 
1032c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
1033895c8b1cSMichal Meloun 	error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data);
1034895c8b1cSMichal Meloun 	intr_map_set_isrc(res_id, NULL);
1035895c8b1cSMichal Meloun 	rman_set_virtual(res, NULL);
1036895c8b1cSMichal Meloun 	free(data, M_INTRNG);
1037895c8b1cSMichal Meloun 	return (error);
1038bff6be3eSSvatopluk Kraus }
1039bff6be3eSSvatopluk Kraus 
1040bff6be3eSSvatopluk Kraus int
1041bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt,
1042bff6be3eSSvatopluk Kraus     driver_intr_t hand, void *arg, int flags, void **cookiep)
1043bff6be3eSSvatopluk Kraus {
1044bff6be3eSSvatopluk Kraus 	int error;
1045bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1046bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1047bff6be3eSSvatopluk Kraus 	const char *name;
1048895c8b1cSMichal Meloun 	u_int res_id;
1049bff6be3eSSvatopluk Kraus 
1050bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1051bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1052bff6be3eSSvatopluk Kraus 
1053895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1054895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
1055895c8b1cSMichal Meloun 	if (isrc == NULL) {
1056895c8b1cSMichal Meloun 		/* XXX TODO DISCONECTED PICs */
1057bff6be3eSSvatopluk Kraus 		return (EINVAL);
1058895c8b1cSMichal Meloun 	}
10592b3ad188SAdrian Chadd 
1060c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
10612b3ad188SAdrian Chadd 	name = device_get_nameunit(dev);
10622b3ad188SAdrian Chadd 
10632b3ad188SAdrian Chadd #ifdef INTR_SOLO
10642b3ad188SAdrian Chadd 	/*
1065e3043798SPedro F. Giffuni 	 * Standard handling is done through MI interrupt framework. However,
10662b3ad188SAdrian Chadd 	 * some interrupts could request solely own special handling. This
10672b3ad188SAdrian Chadd 	 * non standard handling can be used for interrupt controllers without
10682b3ad188SAdrian Chadd 	 * handler (filter only), so in case that interrupt controllers are
10692b3ad188SAdrian Chadd 	 * chained, MI interrupt framework is called only in leaf controller.
10702b3ad188SAdrian Chadd 	 *
10712b3ad188SAdrian Chadd 	 * Note that root interrupt controller routine is served as well,
10722b3ad188SAdrian Chadd 	 * however in intr_irq_handler(), i.e. main system dispatch routine.
10732b3ad188SAdrian Chadd 	 */
10742b3ad188SAdrian Chadd 	if (flags & INTR_SOLO && hand != NULL) {
10752b3ad188SAdrian Chadd 		debugf("irq %u cannot solo on %s\n", irq, name);
10762b3ad188SAdrian Chadd 		return (EINVAL);
10772b3ad188SAdrian Chadd 	}
10782b3ad188SAdrian Chadd 
10792b3ad188SAdrian Chadd 	if (flags & INTR_SOLO) {
10802b3ad188SAdrian Chadd 		error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt,
10812b3ad188SAdrian Chadd 		    arg, cookiep);
1082ce44a736SIan Lepore 		debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error,
10832b3ad188SAdrian Chadd 		    name);
10842b3ad188SAdrian Chadd 	} else
10852b3ad188SAdrian Chadd #endif
10862b3ad188SAdrian Chadd 		{
10872b3ad188SAdrian Chadd 		error = isrc_add_handler(isrc, name, filt, hand, arg, flags,
10882b3ad188SAdrian Chadd 		    cookiep);
1089ce44a736SIan Lepore 		debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name);
10902b3ad188SAdrian Chadd 	}
10912b3ad188SAdrian Chadd 	if (error != 0)
10922b3ad188SAdrian Chadd 		return (error);
10932b3ad188SAdrian Chadd 
10942b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
1095bff6be3eSSvatopluk Kraus 	error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data);
1096bff6be3eSSvatopluk Kraus 	if (error == 0) {
10972b3ad188SAdrian Chadd 		isrc->isrc_handlers++;
1098bff6be3eSSvatopluk Kraus 		if (isrc->isrc_handlers == 1)
10992b3ad188SAdrian Chadd 			PIC_ENABLE_INTR(isrc->isrc_dev, isrc);
11002b3ad188SAdrian Chadd 	}
11012b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
1102bff6be3eSSvatopluk Kraus 	if (error != 0)
1103bff6be3eSSvatopluk Kraus 		intr_event_remove_handler(*cookiep);
1104bff6be3eSSvatopluk Kraus 	return (error);
11052b3ad188SAdrian Chadd }
11062b3ad188SAdrian Chadd 
11072b3ad188SAdrian Chadd int
1108bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie)
11092b3ad188SAdrian Chadd {
11102b3ad188SAdrian Chadd 	int error;
1111bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1112bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1113895c8b1cSMichal Meloun 	u_int res_id;
11142b3ad188SAdrian Chadd 
1115bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1116bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1117bff6be3eSSvatopluk Kraus 
1118895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1119895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
11202b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
11212b3ad188SAdrian Chadd 		return (EINVAL);
1122bff6be3eSSvatopluk Kraus 
1123c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
1124c4263292SSvatopluk Kraus 
1125169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
11262b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
11272b3ad188SAdrian Chadd 		if (isrc != cookie)
11282b3ad188SAdrian Chadd 			return (EINVAL);
11292b3ad188SAdrian Chadd 
11302b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11312b3ad188SAdrian Chadd 		isrc->isrc_filter = NULL;
11322b3ad188SAdrian Chadd 		isrc->isrc_arg = NULL;
11332b3ad188SAdrian Chadd 		isrc->isrc_handlers = 0;
11342b3ad188SAdrian Chadd 		PIC_DISABLE_INTR(isrc->isrc_dev, isrc);
1135bff6be3eSSvatopluk Kraus 		PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data);
11362b3ad188SAdrian Chadd 		isrc_update_name(isrc, NULL);
11372b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11382b3ad188SAdrian Chadd 		return (0);
11392b3ad188SAdrian Chadd 	}
1140169e6abdSSvatopluk Kraus #endif
11412b3ad188SAdrian Chadd 	if (isrc != intr_handler_source(cookie))
11422b3ad188SAdrian Chadd 		return (EINVAL);
11432b3ad188SAdrian Chadd 
11442b3ad188SAdrian Chadd 	error = intr_event_remove_handler(cookie);
11452b3ad188SAdrian Chadd 	if (error == 0) {
11462b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11472b3ad188SAdrian Chadd 		isrc->isrc_handlers--;
1148bff6be3eSSvatopluk Kraus 		if (isrc->isrc_handlers == 0)
11492b3ad188SAdrian Chadd 			PIC_DISABLE_INTR(isrc->isrc_dev, isrc);
1150bff6be3eSSvatopluk Kraus 		PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data);
11512b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
11522b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11532b3ad188SAdrian Chadd 	}
11542b3ad188SAdrian Chadd 	return (error);
11552b3ad188SAdrian Chadd }
11562b3ad188SAdrian Chadd 
11572b3ad188SAdrian Chadd int
1158bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie,
1159bff6be3eSSvatopluk Kraus     const char *descr)
11602b3ad188SAdrian Chadd {
11612b3ad188SAdrian Chadd 	int error;
1162bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1163895c8b1cSMichal Meloun 	u_int res_id;
11642b3ad188SAdrian Chadd 
1165bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1166bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1167bff6be3eSSvatopluk Kraus 
1168895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1169895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
11702b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
11712b3ad188SAdrian Chadd 		return (EINVAL);
1172169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
11732b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
11742b3ad188SAdrian Chadd 		if (isrc != cookie)
11752b3ad188SAdrian Chadd 			return (EINVAL);
11762b3ad188SAdrian Chadd 
11772b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11782b3ad188SAdrian Chadd 		isrc_update_name(isrc, descr);
11792b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11802b3ad188SAdrian Chadd 		return (0);
11812b3ad188SAdrian Chadd 	}
1182169e6abdSSvatopluk Kraus #endif
11832b3ad188SAdrian Chadd 	error = intr_event_describe_handler(isrc->isrc_event, cookie, descr);
11842b3ad188SAdrian Chadd 	if (error == 0) {
11852b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11862b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
11872b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11882b3ad188SAdrian Chadd 	}
11892b3ad188SAdrian Chadd 	return (error);
11902b3ad188SAdrian Chadd }
11912b3ad188SAdrian Chadd 
11922b3ad188SAdrian Chadd #ifdef SMP
11932b3ad188SAdrian Chadd int
1194bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu)
11952b3ad188SAdrian Chadd {
11962b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
1197895c8b1cSMichal Meloun 	u_int res_id;
11982b3ad188SAdrian Chadd 
1199bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1200bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1201bff6be3eSSvatopluk Kraus 
1202895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1203895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
12042b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
12052b3ad188SAdrian Chadd 		return (EINVAL);
1206169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
12072b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL)
12082b3ad188SAdrian Chadd 		return (intr_isrc_assign_cpu(isrc, cpu));
1209169e6abdSSvatopluk Kraus #endif
12102b3ad188SAdrian Chadd 	return (intr_event_bind(isrc->isrc_event, cpu));
12112b3ad188SAdrian Chadd }
12122b3ad188SAdrian Chadd 
12132b3ad188SAdrian Chadd /*
12142b3ad188SAdrian Chadd  * Return the CPU that the next interrupt source should use.
12152b3ad188SAdrian Chadd  * For now just returns the next CPU according to round-robin.
12162b3ad188SAdrian Chadd  */
12172b3ad188SAdrian Chadd u_int
12182b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask)
12192b3ad188SAdrian Chadd {
1220a92a2f00SAndrew Turner 	u_int cpu;
12212b3ad188SAdrian Chadd 
1222a92a2f00SAndrew Turner 	KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__));
1223a92a2f00SAndrew Turner 	if (!irq_assign_cpu || mp_ncpus == 1) {
1224a92a2f00SAndrew Turner 		cpu = PCPU_GET(cpuid);
1225a92a2f00SAndrew Turner 
1226a92a2f00SAndrew Turner 		if (CPU_ISSET(cpu, cpumask))
1227a92a2f00SAndrew Turner 			return (curcpu);
1228a92a2f00SAndrew Turner 
1229a92a2f00SAndrew Turner 		return (CPU_FFS(cpumask) - 1);
1230a92a2f00SAndrew Turner 	}
12312b3ad188SAdrian Chadd 
12322b3ad188SAdrian Chadd 	do {
12332b3ad188SAdrian Chadd 		last_cpu++;
12342b3ad188SAdrian Chadd 		if (last_cpu > mp_maxid)
12352b3ad188SAdrian Chadd 			last_cpu = 0;
12362b3ad188SAdrian Chadd 	} while (!CPU_ISSET(last_cpu, cpumask));
12372b3ad188SAdrian Chadd 	return (last_cpu);
12382b3ad188SAdrian Chadd }
12392b3ad188SAdrian Chadd 
1240dc425090SMitchell Horne #ifndef EARLY_AP_STARTUP
12412b3ad188SAdrian Chadd /*
12422b3ad188SAdrian Chadd  *  Distribute all the interrupt sources among the available
12432b3ad188SAdrian Chadd  *  CPUs once the AP's have been launched.
12442b3ad188SAdrian Chadd  */
12452b3ad188SAdrian Chadd static void
12462b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused)
12472b3ad188SAdrian Chadd {
12482b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
12492b3ad188SAdrian Chadd 	u_int i;
12502b3ad188SAdrian Chadd 
12512b3ad188SAdrian Chadd 	if (mp_ncpus == 1)
12522b3ad188SAdrian Chadd 		return;
12532b3ad188SAdrian Chadd 
12542b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
1255dc425090SMitchell Horne 	irq_assign_cpu = true;
1256248f0cabSOleksandr Tymoshenko 	for (i = 0; i < intr_nirq; i++) {
12572b3ad188SAdrian Chadd 		isrc = irq_sources[i];
12582b3ad188SAdrian Chadd 		if (isrc == NULL || isrc->isrc_handlers == 0 ||
1259cf55df9fSSvatopluk Kraus 		    isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI))
12602b3ad188SAdrian Chadd 			continue;
12612b3ad188SAdrian Chadd 
12622b3ad188SAdrian Chadd 		if (isrc->isrc_event != NULL &&
12632b3ad188SAdrian Chadd 		    isrc->isrc_flags & INTR_ISRCF_BOUND &&
12642b3ad188SAdrian Chadd 		    isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1)
12652b3ad188SAdrian Chadd 			panic("%s: CPU inconsistency", __func__);
12662b3ad188SAdrian Chadd 
12672b3ad188SAdrian Chadd 		if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0)
12682b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu); /* start again */
12692b3ad188SAdrian Chadd 
12702b3ad188SAdrian Chadd 		/*
12712b3ad188SAdrian Chadd 		 * We are in wicked position here if the following call fails
12722b3ad188SAdrian Chadd 		 * for bound ISRC. The best thing we can do is to clear
12732b3ad188SAdrian Chadd 		 * isrc_cpu so inconsistency with ie_cpu will be detectable.
12742b3ad188SAdrian Chadd 		 */
1275bff6be3eSSvatopluk Kraus 		if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0)
12762b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu);
12772b3ad188SAdrian Chadd 	}
12782b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
12792b3ad188SAdrian Chadd }
12802b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL);
1281dc425090SMitchell Horne #endif /* !EARLY_AP_STARTUP */
12822b3ad188SAdrian Chadd 
12832b3ad188SAdrian Chadd #else
12842b3ad188SAdrian Chadd u_int
12852b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask)
12862b3ad188SAdrian Chadd {
12872b3ad188SAdrian Chadd 
12882b3ad188SAdrian Chadd 	return (PCPU_GET(cpuid));
12892b3ad188SAdrian Chadd }
1290dc425090SMitchell Horne #endif /* SMP */
12912b3ad188SAdrian Chadd 
12923fc155dcSAndrew Turner /*
1293895c8b1cSMichal Meloun  * Allocate memory for new intr_map_data structure.
1294895c8b1cSMichal Meloun  * Initialize common fields.
1295895c8b1cSMichal Meloun  */
1296895c8b1cSMichal Meloun struct intr_map_data *
1297895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags)
1298895c8b1cSMichal Meloun {
1299895c8b1cSMichal Meloun 	struct intr_map_data *data;
1300895c8b1cSMichal Meloun 
1301895c8b1cSMichal Meloun 	data = malloc(len, M_INTRNG, flags);
1302895c8b1cSMichal Meloun 	data->type = type;
1303895c8b1cSMichal Meloun 	data->len = len;
1304895c8b1cSMichal Meloun 	return (data);
1305895c8b1cSMichal Meloun }
1306895c8b1cSMichal Meloun 
1307895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data)
1308895c8b1cSMichal Meloun {
1309895c8b1cSMichal Meloun 
1310895c8b1cSMichal Meloun 	free(data, M_INTRNG);
1311895c8b1cSMichal Meloun }
1312895c8b1cSMichal Meloun 
1313895c8b1cSMichal Meloun /*
13143fc155dcSAndrew Turner  *  Register a MSI/MSI-X interrupt controller
13153fc155dcSAndrew Turner  */
13163fc155dcSAndrew Turner int
13173fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref)
13183fc155dcSAndrew Turner {
13193fc155dcSAndrew Turner 	struct intr_pic *pic;
13203fc155dcSAndrew Turner 
13213fc155dcSAndrew Turner 	if (dev == NULL)
13223fc155dcSAndrew Turner 		return (EINVAL);
1323c0d52370SAndrew Turner 	pic = pic_create(dev, xref, FLAG_MSI);
13243fc155dcSAndrew Turner 	if (pic == NULL)
13253fc155dcSAndrew Turner 		return (ENOMEM);
13263fc155dcSAndrew Turner 
13273fc155dcSAndrew Turner 	debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic,
13283fc155dcSAndrew Turner 	    device_get_nameunit(dev), dev, (uintmax_t)xref);
13293fc155dcSAndrew Turner 	return (0);
13303fc155dcSAndrew Turner }
13313fc155dcSAndrew Turner 
13323fc155dcSAndrew Turner int
13333fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count,
13343fc155dcSAndrew Turner     int maxcount, int *irqs)
13353fc155dcSAndrew Turner {
1336e707c8beSRuslan Bukin 	struct iommu_domain *domain;
13373fc155dcSAndrew Turner 	struct intr_irqsrc **isrc;
13383fc155dcSAndrew Turner 	struct intr_pic *pic;
13393fc155dcSAndrew Turner 	device_t pdev;
1340895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
13413fc155dcSAndrew Turner 	int err, i;
13423fc155dcSAndrew Turner 
1343c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
13443fc155dcSAndrew Turner 	if (pic == NULL)
13453fc155dcSAndrew Turner 		return (ESRCH);
13463fc155dcSAndrew Turner 
1347c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
13483fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
13493fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
13503fc155dcSAndrew Turner 
1351e707c8beSRuslan Bukin 	/*
1352e707c8beSRuslan Bukin 	 * If this is the first time we have used this context ask the
1353e707c8beSRuslan Bukin 	 * interrupt controller to map memory the msi source will need.
1354e707c8beSRuslan Bukin 	 */
1355e707c8beSRuslan Bukin 	err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain);
1356e707c8beSRuslan Bukin 	if (err != 0)
1357e707c8beSRuslan Bukin 		return (err);
1358e707c8beSRuslan Bukin 
13593fc155dcSAndrew Turner 	isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK);
13603fc155dcSAndrew Turner 	err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc);
1361895c8b1cSMichal Meloun 	if (err != 0) {
1362895c8b1cSMichal Meloun 		free(isrc, M_INTRNG);
1363895c8b1cSMichal Meloun 		return (err);
13643fc155dcSAndrew Turner 	}
13653fc155dcSAndrew Turner 
1366895c8b1cSMichal Meloun 	for (i = 0; i < count; i++) {
1367e707c8beSRuslan Bukin 		isrc[i]->isrc_iommu = domain;
1368895c8b1cSMichal Meloun 		msi = (struct intr_map_data_msi *)intr_alloc_map_data(
1369895c8b1cSMichal Meloun 		    INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO);
1370895c8b1cSMichal Meloun 		msi-> isrc = isrc[i];
1371e707c8beSRuslan Bukin 
1372895c8b1cSMichal Meloun 		irqs[i] = intr_map_irq(pic->pic_dev, xref,
1373895c8b1cSMichal Meloun 		    (struct intr_map_data *)msi);
1374895c8b1cSMichal Meloun 	}
13753fc155dcSAndrew Turner 	free(isrc, M_INTRNG);
13763fc155dcSAndrew Turner 
13773fc155dcSAndrew Turner 	return (err);
13783fc155dcSAndrew Turner }
13793fc155dcSAndrew Turner 
13803fc155dcSAndrew Turner int
13813fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count,
13823fc155dcSAndrew Turner     int *irqs)
13833fc155dcSAndrew Turner {
13843fc155dcSAndrew Turner 	struct intr_irqsrc **isrc;
13853fc155dcSAndrew Turner 	struct intr_pic *pic;
1386609b0fe9SOleksandr Tymoshenko 	struct intr_map_data_msi *msi;
13873fc155dcSAndrew Turner 	int i, err;
13883fc155dcSAndrew Turner 
1389c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
13903fc155dcSAndrew Turner 	if (pic == NULL)
13913fc155dcSAndrew Turner 		return (ESRCH);
13923fc155dcSAndrew Turner 
1393c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
13943fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
13953fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
13963fc155dcSAndrew Turner 
13973fc155dcSAndrew Turner 	isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK);
13983fc155dcSAndrew Turner 
1399609b0fe9SOleksandr Tymoshenko 	for (i = 0; i < count; i++) {
1400609b0fe9SOleksandr Tymoshenko 		msi = (struct intr_map_data_msi *)
1401609b0fe9SOleksandr Tymoshenko 		    intr_map_get_map_data(irqs[i]);
1402609b0fe9SOleksandr Tymoshenko 		KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI,
1403609b0fe9SOleksandr Tymoshenko 		    ("%s: irq %d map data is not MSI", __func__,
1404609b0fe9SOleksandr Tymoshenko 		    irqs[i]));
1405609b0fe9SOleksandr Tymoshenko 		isrc[i] = msi->isrc;
1406609b0fe9SOleksandr Tymoshenko 	}
14073fc155dcSAndrew Turner 
1408f32f0095SRuslan Bukin 	MSI_IOMMU_DEINIT(pic->pic_dev, child);
1409f32f0095SRuslan Bukin 
14103fc155dcSAndrew Turner 	err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc);
1411895c8b1cSMichal Meloun 
1412895c8b1cSMichal Meloun 	for (i = 0; i < count; i++) {
1413895c8b1cSMichal Meloun 		if (isrc[i] != NULL)
1414895c8b1cSMichal Meloun 			intr_unmap_irq(irqs[i]);
1415895c8b1cSMichal Meloun 	}
1416895c8b1cSMichal Meloun 
14173fc155dcSAndrew Turner 	free(isrc, M_INTRNG);
14183fc155dcSAndrew Turner 	return (err);
14193fc155dcSAndrew Turner }
14203fc155dcSAndrew Turner 
14213fc155dcSAndrew Turner int
14223fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq)
14233fc155dcSAndrew Turner {
1424e707c8beSRuslan Bukin 	struct iommu_domain *domain;
14253fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
14263fc155dcSAndrew Turner 	struct intr_pic *pic;
14273fc155dcSAndrew Turner 	device_t pdev;
1428895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
14293fc155dcSAndrew Turner 	int err;
14303fc155dcSAndrew Turner 
1431c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
14323fc155dcSAndrew Turner 	if (pic == NULL)
14333fc155dcSAndrew Turner 		return (ESRCH);
14343fc155dcSAndrew Turner 
1435c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14363fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14373fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14383fc155dcSAndrew Turner 
1439e707c8beSRuslan Bukin 	/*
1440e707c8beSRuslan Bukin 	 * If this is the first time we have used this context ask the
1441e707c8beSRuslan Bukin 	 * interrupt controller to map memory the msi source will need.
1442e707c8beSRuslan Bukin 	 */
1443e707c8beSRuslan Bukin 	err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain);
1444e707c8beSRuslan Bukin 	if (err != 0)
1445e707c8beSRuslan Bukin 		return (err);
1446e707c8beSRuslan Bukin 
14473fc155dcSAndrew Turner 	err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc);
14483fc155dcSAndrew Turner 	if (err != 0)
14493fc155dcSAndrew Turner 		return (err);
14503fc155dcSAndrew Turner 
1451e707c8beSRuslan Bukin 	isrc->isrc_iommu = domain;
1452895c8b1cSMichal Meloun 	msi = (struct intr_map_data_msi *)intr_alloc_map_data(
1453895c8b1cSMichal Meloun 		    INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO);
1454895c8b1cSMichal Meloun 	msi->isrc = isrc;
1455895c8b1cSMichal Meloun 	*irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi);
14563fc155dcSAndrew Turner 	return (0);
14573fc155dcSAndrew Turner }
14583fc155dcSAndrew Turner 
14593fc155dcSAndrew Turner int
14603fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq)
14613fc155dcSAndrew Turner {
14623fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
14633fc155dcSAndrew Turner 	struct intr_pic *pic;
1464609b0fe9SOleksandr Tymoshenko 	struct intr_map_data_msi *msi;
14653fc155dcSAndrew Turner 	int err;
14663fc155dcSAndrew Turner 
1467c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
14683fc155dcSAndrew Turner 	if (pic == NULL)
14693fc155dcSAndrew Turner 		return (ESRCH);
14703fc155dcSAndrew Turner 
1471c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14723fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14733fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14743fc155dcSAndrew Turner 
1475609b0fe9SOleksandr Tymoshenko 	msi = (struct intr_map_data_msi *)
1476609b0fe9SOleksandr Tymoshenko 	    intr_map_get_map_data(irq);
1477609b0fe9SOleksandr Tymoshenko 	KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI,
1478609b0fe9SOleksandr Tymoshenko 	    ("%s: irq %d map data is not MSI", __func__,
1479609b0fe9SOleksandr Tymoshenko 	    irq));
1480609b0fe9SOleksandr Tymoshenko 	isrc = msi->isrc;
1481895c8b1cSMichal Meloun 	if (isrc == NULL) {
1482895c8b1cSMichal Meloun 		intr_unmap_irq(irq);
14833fc155dcSAndrew Turner 		return (EINVAL);
1484895c8b1cSMichal Meloun 	}
14853fc155dcSAndrew Turner 
1486f32f0095SRuslan Bukin 	MSI_IOMMU_DEINIT(pic->pic_dev, child);
1487f32f0095SRuslan Bukin 
14883fc155dcSAndrew Turner 	err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc);
1489895c8b1cSMichal Meloun 	intr_unmap_irq(irq);
1490895c8b1cSMichal Meloun 
14913fc155dcSAndrew Turner 	return (err);
14923fc155dcSAndrew Turner }
14933fc155dcSAndrew Turner 
14943fc155dcSAndrew Turner int
14953fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq,
14963fc155dcSAndrew Turner     uint64_t *addr, uint32_t *data)
14973fc155dcSAndrew Turner {
14983fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
14993fc155dcSAndrew Turner 	struct intr_pic *pic;
15003fc155dcSAndrew Turner 	int err;
15013fc155dcSAndrew Turner 
1502c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
15033fc155dcSAndrew Turner 	if (pic == NULL)
15043fc155dcSAndrew Turner 		return (ESRCH);
15053fc155dcSAndrew Turner 
1506c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
15073fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
15083fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
15093fc155dcSAndrew Turner 
1510895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(irq);
15113fc155dcSAndrew Turner 	if (isrc == NULL)
15123fc155dcSAndrew Turner 		return (EINVAL);
15133fc155dcSAndrew Turner 
15143fc155dcSAndrew Turner 	err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data);
1515e707c8beSRuslan Bukin 
1516e707c8beSRuslan Bukin #ifdef IOMMU
1517e707c8beSRuslan Bukin 	if (isrc->isrc_iommu != NULL)
1518e707c8beSRuslan Bukin 		iommu_translate_msi(isrc->isrc_iommu, addr);
1519e707c8beSRuslan Bukin #endif
1520e707c8beSRuslan Bukin 
15213fc155dcSAndrew Turner 	return (err);
15223fc155dcSAndrew Turner }
15233fc155dcSAndrew Turner 
15242b3ad188SAdrian Chadd void dosoftints(void);
15252b3ad188SAdrian Chadd void
15262b3ad188SAdrian Chadd dosoftints(void)
15272b3ad188SAdrian Chadd {
15282b3ad188SAdrian Chadd }
15292b3ad188SAdrian Chadd 
15302b3ad188SAdrian Chadd #ifdef SMP
15312b3ad188SAdrian Chadd /*
15322b3ad188SAdrian Chadd  *  Init interrupt controller on another CPU.
15332b3ad188SAdrian Chadd  */
15342b3ad188SAdrian Chadd void
15352b3ad188SAdrian Chadd intr_pic_init_secondary(void)
15362b3ad188SAdrian Chadd {
15372b3ad188SAdrian Chadd 
15382b3ad188SAdrian Chadd 	/*
15392b3ad188SAdrian Chadd 	 * QQQ: Only root PIC is aware of other CPUs ???
15402b3ad188SAdrian Chadd 	 */
15415b70c08cSSvatopluk Kraus 	KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__));
15422b3ad188SAdrian Chadd 
15432b3ad188SAdrian Chadd 	//mtx_lock(&isrc_table_lock);
15445b70c08cSSvatopluk Kraus 	PIC_INIT_SECONDARY(intr_irq_root_dev);
15452b3ad188SAdrian Chadd 	//mtx_unlock(&isrc_table_lock);
15462b3ad188SAdrian Chadd }
15472b3ad188SAdrian Chadd #endif
15482b3ad188SAdrian Chadd 
15492b3ad188SAdrian Chadd #ifdef DDB
15502b3ad188SAdrian Chadd DB_SHOW_COMMAND(irqs, db_show_irqs)
15512b3ad188SAdrian Chadd {
15522b3ad188SAdrian Chadd 	u_int i, irqsum;
1553bff6be3eSSvatopluk Kraus 	u_long num;
15542b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
15552b3ad188SAdrian Chadd 
1556248f0cabSOleksandr Tymoshenko 	for (irqsum = 0, i = 0; i < intr_nirq; i++) {
15572b3ad188SAdrian Chadd 		isrc = irq_sources[i];
15582b3ad188SAdrian Chadd 		if (isrc == NULL)
15592b3ad188SAdrian Chadd 			continue;
15602b3ad188SAdrian Chadd 
1561bff6be3eSSvatopluk Kraus 		num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0;
15622b3ad188SAdrian Chadd 		db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i,
15632b3ad188SAdrian Chadd 		    isrc->isrc_name, isrc->isrc_cpu.__bits[0],
1564bff6be3eSSvatopluk Kraus 		    isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num);
1565bff6be3eSSvatopluk Kraus 		irqsum += num;
15662b3ad188SAdrian Chadd 	}
15672b3ad188SAdrian Chadd 	db_printf("irq total %u\n", irqsum);
15682b3ad188SAdrian Chadd }
15692b3ad188SAdrian Chadd #endif
1570895c8b1cSMichal Meloun 
1571895c8b1cSMichal Meloun /*
1572895c8b1cSMichal Meloun  * Interrupt mapping table functions.
1573895c8b1cSMichal Meloun  *
1574895c8b1cSMichal Meloun  * Please, keep this part separately, it can be transformed to
1575895c8b1cSMichal Meloun  * extension of standard resources.
1576895c8b1cSMichal Meloun  */
1577895c8b1cSMichal Meloun struct intr_map_entry
1578895c8b1cSMichal Meloun {
1579895c8b1cSMichal Meloun 	device_t 		dev;
1580895c8b1cSMichal Meloun 	intptr_t 		xref;
1581895c8b1cSMichal Meloun 	struct intr_map_data 	*map_data;
1582895c8b1cSMichal Meloun 	struct intr_irqsrc 	*isrc;
1583895c8b1cSMichal Meloun 	/* XXX TODO DISCONECTED PICs */
1584895c8b1cSMichal Meloun 	/*int			flags */
1585895c8b1cSMichal Meloun };
1586895c8b1cSMichal Meloun 
1587895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */
1588248f0cabSOleksandr Tymoshenko static struct intr_map_entry **irq_map;
1589a3c7da3dSElliott Mitchell static u_int irq_map_count;
1590a3c7da3dSElliott Mitchell static u_int irq_map_first_free_idx;
1591895c8b1cSMichal Meloun static struct mtx irq_map_lock;
1592895c8b1cSMichal Meloun 
1593895c8b1cSMichal Meloun static struct intr_irqsrc *
1594895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id)
1595895c8b1cSMichal Meloun {
1596895c8b1cSMichal Meloun 	struct intr_irqsrc *isrc;
1597895c8b1cSMichal Meloun 
1598ecc8ccb4SAndrew Turner 	isrc = NULL;
1599895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1600ecc8ccb4SAndrew Turner 	if (res_id < irq_map_count && irq_map[res_id] != NULL)
1601895c8b1cSMichal Meloun 		isrc = irq_map[res_id]->isrc;
1602895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1603ecc8ccb4SAndrew Turner 
1604895c8b1cSMichal Meloun 	return (isrc);
1605895c8b1cSMichal Meloun }
1606895c8b1cSMichal Meloun 
1607895c8b1cSMichal Meloun static void
1608895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc)
1609895c8b1cSMichal Meloun {
1610895c8b1cSMichal Meloun 
1611895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1612ecc8ccb4SAndrew Turner 	if (res_id < irq_map_count && irq_map[res_id] != NULL)
1613895c8b1cSMichal Meloun 		irq_map[res_id]->isrc = isrc;
1614895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1615895c8b1cSMichal Meloun }
1616895c8b1cSMichal Meloun 
1617895c8b1cSMichal Meloun /*
1618895c8b1cSMichal Meloun  * Get a copy of intr_map_entry data
1619895c8b1cSMichal Meloun  */
1620609b0fe9SOleksandr Tymoshenko static struct intr_map_data *
1621609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id)
1622609b0fe9SOleksandr Tymoshenko {
1623609b0fe9SOleksandr Tymoshenko 	struct intr_map_data *data;
1624609b0fe9SOleksandr Tymoshenko 
1625609b0fe9SOleksandr Tymoshenko 	data = NULL;
1626609b0fe9SOleksandr Tymoshenko 	mtx_lock(&irq_map_lock);
1627609b0fe9SOleksandr Tymoshenko 	if (res_id >= irq_map_count || irq_map[res_id] == NULL)
1628609b0fe9SOleksandr Tymoshenko 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1629609b0fe9SOleksandr Tymoshenko 	data = irq_map[res_id]->map_data;
1630609b0fe9SOleksandr Tymoshenko 	mtx_unlock(&irq_map_lock);
1631609b0fe9SOleksandr Tymoshenko 
1632609b0fe9SOleksandr Tymoshenko 	return (data);
1633609b0fe9SOleksandr Tymoshenko }
1634609b0fe9SOleksandr Tymoshenko 
1635609b0fe9SOleksandr Tymoshenko /*
1636609b0fe9SOleksandr Tymoshenko  * Get a copy of intr_map_entry data
1637609b0fe9SOleksandr Tymoshenko  */
1638895c8b1cSMichal Meloun static void
1639895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref,
1640895c8b1cSMichal Meloun     struct intr_map_data **data)
1641895c8b1cSMichal Meloun {
1642895c8b1cSMichal Meloun 	size_t len;
1643895c8b1cSMichal Meloun 
1644895c8b1cSMichal Meloun 	len = 0;
1645895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1646895c8b1cSMichal Meloun 	if (res_id >= irq_map_count || irq_map[res_id] == NULL)
1647895c8b1cSMichal Meloun 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1648895c8b1cSMichal Meloun 	if (irq_map[res_id]->map_data != NULL)
1649895c8b1cSMichal Meloun 		len = irq_map[res_id]->map_data->len;
1650895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1651895c8b1cSMichal Meloun 
1652895c8b1cSMichal Meloun 	if (len == 0)
1653895c8b1cSMichal Meloun 		*data = NULL;
1654895c8b1cSMichal Meloun 	else
1655895c8b1cSMichal Meloun 		*data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO);
1656895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1657895c8b1cSMichal Meloun 	if (irq_map[res_id] == NULL)
1658895c8b1cSMichal Meloun 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1659895c8b1cSMichal Meloun 	if (len != 0) {
1660895c8b1cSMichal Meloun 		if (len != irq_map[res_id]->map_data->len)
1661895c8b1cSMichal Meloun 			panic("Resource id: %u has changed.\n", res_id);
1662895c8b1cSMichal Meloun 		memcpy(*data, irq_map[res_id]->map_data, len);
1663895c8b1cSMichal Meloun 	}
1664895c8b1cSMichal Meloun 	*map_dev = irq_map[res_id]->dev;
1665895c8b1cSMichal Meloun 	*map_xref = irq_map[res_id]->xref;
1666895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1667895c8b1cSMichal Meloun }
1668895c8b1cSMichal Meloun 
1669895c8b1cSMichal Meloun /*
1670895c8b1cSMichal Meloun  * Allocate and fill new entry in irq_map table.
1671895c8b1cSMichal Meloun  */
1672895c8b1cSMichal Meloun u_int
1673895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data)
1674895c8b1cSMichal Meloun {
1675895c8b1cSMichal Meloun 	u_int i;
1676895c8b1cSMichal Meloun 	struct intr_map_entry *entry;
1677895c8b1cSMichal Meloun 
1678895c8b1cSMichal Meloun 	/* Prepare new entry first. */
1679895c8b1cSMichal Meloun 	entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO);
1680895c8b1cSMichal Meloun 
1681895c8b1cSMichal Meloun 	entry->dev = dev;
1682895c8b1cSMichal Meloun 	entry->xref = xref;
1683895c8b1cSMichal Meloun 	entry->map_data = data;
1684895c8b1cSMichal Meloun 	entry->isrc = NULL;
1685895c8b1cSMichal Meloun 
1686895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1687895c8b1cSMichal Meloun 	for (i = irq_map_first_free_idx; i < irq_map_count; i++) {
1688895c8b1cSMichal Meloun 		if (irq_map[i] == NULL) {
1689895c8b1cSMichal Meloun 			irq_map[i] = entry;
1690895c8b1cSMichal Meloun 			irq_map_first_free_idx = i + 1;
1691895c8b1cSMichal Meloun 			mtx_unlock(&irq_map_lock);
1692895c8b1cSMichal Meloun 			return (i);
1693895c8b1cSMichal Meloun 		}
1694895c8b1cSMichal Meloun 	}
1695895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1696895c8b1cSMichal Meloun 
1697895c8b1cSMichal Meloun 	/* XXX Expand irq_map table */
1698895c8b1cSMichal Meloun 	panic("IRQ mapping table is full.");
1699895c8b1cSMichal Meloun }
1700895c8b1cSMichal Meloun 
1701895c8b1cSMichal Meloun /*
1702895c8b1cSMichal Meloun  * Remove and free mapping entry.
1703895c8b1cSMichal Meloun  */
1704895c8b1cSMichal Meloun void
1705895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id)
1706895c8b1cSMichal Meloun {
1707895c8b1cSMichal Meloun 	struct intr_map_entry *entry;
1708895c8b1cSMichal Meloun 
1709895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1710895c8b1cSMichal Meloun 	if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL))
1711895c8b1cSMichal Meloun 		panic("Attempt to unmap invalid resource id: %u\n", res_id);
1712895c8b1cSMichal Meloun 	entry = irq_map[res_id];
1713895c8b1cSMichal Meloun 	irq_map[res_id] = NULL;
1714895c8b1cSMichal Meloun 	irq_map_first_free_idx = res_id;
1715895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1716895c8b1cSMichal Meloun 	intr_free_intr_map_data(entry->map_data);
1717895c8b1cSMichal Meloun 	free(entry, M_INTRNG);
1718895c8b1cSMichal Meloun }
1719895c8b1cSMichal Meloun 
1720895c8b1cSMichal Meloun /*
1721895c8b1cSMichal Meloun  * Clone mapping entry.
1722895c8b1cSMichal Meloun  */
1723895c8b1cSMichal Meloun u_int
1724895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id)
1725895c8b1cSMichal Meloun {
1726895c8b1cSMichal Meloun 	device_t map_dev;
1727895c8b1cSMichal Meloun 	intptr_t map_xref;
1728895c8b1cSMichal Meloun 	struct intr_map_data *data;
1729895c8b1cSMichal Meloun 
1730895c8b1cSMichal Meloun 	intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data);
1731895c8b1cSMichal Meloun 	return (intr_map_irq(map_dev, map_xref, data));
1732895c8b1cSMichal Meloun }
1733895c8b1cSMichal Meloun 
1734895c8b1cSMichal Meloun static void
1735895c8b1cSMichal Meloun intr_map_init(void *dummy __unused)
1736895c8b1cSMichal Meloun {
1737895c8b1cSMichal Meloun 
1738895c8b1cSMichal Meloun 	mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF);
1739248f0cabSOleksandr Tymoshenko 
1740248f0cabSOleksandr Tymoshenko 	irq_map_count = 2 * intr_nirq;
1741248f0cabSOleksandr Tymoshenko 	irq_map = mallocarray(irq_map_count, sizeof(struct intr_map_entry*),
1742248f0cabSOleksandr Tymoshenko 	    M_INTRNG, M_WAITOK | M_ZERO);
1743895c8b1cSMichal Meloun }
1744895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL);
1745