12b3ad188SAdrian Chadd /*- 2bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Svatopluk Kraus 3bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Michal Meloun 42b3ad188SAdrian Chadd * All rights reserved. 52b3ad188SAdrian Chadd * 62b3ad188SAdrian Chadd * Redistribution and use in source and binary forms, with or without 72b3ad188SAdrian Chadd * modification, are permitted provided that the following conditions 82b3ad188SAdrian Chadd * are met: 92b3ad188SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 102b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer. 112b3ad188SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 122b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 132b3ad188SAdrian Chadd * documentation and/or other materials provided with the distribution. 142b3ad188SAdrian Chadd * 152b3ad188SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 162b3ad188SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 172b3ad188SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 182b3ad188SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 192b3ad188SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 202b3ad188SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 212b3ad188SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 222b3ad188SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 232b3ad188SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 242b3ad188SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 252b3ad188SAdrian Chadd * SUCH DAMAGE. 262b3ad188SAdrian Chadd */ 272b3ad188SAdrian Chadd 282b3ad188SAdrian Chadd #include <sys/cdefs.h> 292b3ad188SAdrian Chadd __FBSDID("$FreeBSD$"); 302b3ad188SAdrian Chadd 312b3ad188SAdrian Chadd /* 322b3ad188SAdrian Chadd * New-style Interrupt Framework 332b3ad188SAdrian Chadd * 34895c8b1cSMichal Meloun * TODO: - add support for disconnected PICs. 35895c8b1cSMichal Meloun * - to support IPI (PPI) enabling on other CPUs if already started. 36895c8b1cSMichal Meloun * - to complete things for removable PICs. 372b3ad188SAdrian Chadd */ 382b3ad188SAdrian Chadd 392b3ad188SAdrian Chadd #include "opt_ddb.h" 40df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h" 41e707c8beSRuslan Bukin #include "opt_iommu.h" 422b3ad188SAdrian Chadd 432b3ad188SAdrian Chadd #include <sys/param.h> 442b3ad188SAdrian Chadd #include <sys/systm.h> 452b3ad188SAdrian Chadd #include <sys/kernel.h> 46e2e050c8SConrad Meyer #include <sys/lock.h> 47e2e050c8SConrad Meyer #include <sys/mutex.h> 482b3ad188SAdrian Chadd #include <sys/syslog.h> 492b3ad188SAdrian Chadd #include <sys/malloc.h> 502b3ad188SAdrian Chadd #include <sys/proc.h> 512b3ad188SAdrian Chadd #include <sys/queue.h> 522b3ad188SAdrian Chadd #include <sys/bus.h> 532b3ad188SAdrian Chadd #include <sys/interrupt.h> 54e707c8beSRuslan Bukin #include <sys/taskqueue.h> 55e707c8beSRuslan Bukin #include <sys/tree.h> 562b3ad188SAdrian Chadd #include <sys/conf.h> 572b3ad188SAdrian Chadd #include <sys/cpuset.h> 586b42a1f4SAndrew Turner #include <sys/rman.h> 592b3ad188SAdrian Chadd #include <sys/sched.h> 602b3ad188SAdrian Chadd #include <sys/smp.h> 61248f0cabSOleksandr Tymoshenko #include <sys/sysctl.h> 629ed01c32SGleb Smirnoff #include <sys/vmmeter.h> 63df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 64df7a2251SAndrew Turner #include <sys/pmckern.h> 65df7a2251SAndrew Turner #endif 66df7a2251SAndrew Turner 672b3ad188SAdrian Chadd #include <machine/atomic.h> 682b3ad188SAdrian Chadd #include <machine/intr.h> 692b3ad188SAdrian Chadd #include <machine/cpu.h> 702b3ad188SAdrian Chadd #include <machine/smp.h> 712b3ad188SAdrian Chadd #include <machine/stdarg.h> 722b3ad188SAdrian Chadd 732b3ad188SAdrian Chadd #ifdef DDB 742b3ad188SAdrian Chadd #include <ddb/ddb.h> 752b3ad188SAdrian Chadd #endif 762b3ad188SAdrian Chadd 77e707c8beSRuslan Bukin #ifdef IOMMU 78e707c8beSRuslan Bukin #include <dev/iommu/iommu_msi.h> 79e707c8beSRuslan Bukin #endif 80e707c8beSRuslan Bukin 812b3ad188SAdrian Chadd #include "pic_if.h" 823fc155dcSAndrew Turner #include "msi_if.h" 832b3ad188SAdrian Chadd 842b3ad188SAdrian Chadd #define INTRNAME_LEN (2*MAXCOMLEN + 1) 852b3ad188SAdrian Chadd 862b3ad188SAdrian Chadd #ifdef DEBUG 872b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__); \ 882b3ad188SAdrian Chadd printf(fmt,##args); } while (0) 892b3ad188SAdrian Chadd #else 902b3ad188SAdrian Chadd #define debugf(fmt, args...) 912b3ad188SAdrian Chadd #endif 922b3ad188SAdrian Chadd 932b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG); 942b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling"); 952b3ad188SAdrian Chadd 962b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */ 972b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf); 982b3ad188SAdrian Chadd 992b3ad188SAdrian Chadd /* Root interrupt controller stuff. */ 1005b70c08cSSvatopluk Kraus device_t intr_irq_root_dev; 1012b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter; 1022b3ad188SAdrian Chadd static void *irq_root_arg; 1032b3ad188SAdrian Chadd static u_int irq_root_ipicount; 1042b3ad188SAdrian Chadd 105d1605cdaSAndrew Turner struct intr_pic_child { 106d1605cdaSAndrew Turner SLIST_ENTRY(intr_pic_child) pc_next; 107d1605cdaSAndrew Turner struct intr_pic *pc_pic; 108d1605cdaSAndrew Turner intr_child_irq_filter_t *pc_filter; 109d1605cdaSAndrew Turner void *pc_filter_arg; 110d1605cdaSAndrew Turner uintptr_t pc_start; 111d1605cdaSAndrew Turner uintptr_t pc_length; 112d1605cdaSAndrew Turner }; 113d1605cdaSAndrew Turner 1142b3ad188SAdrian Chadd /* Interrupt controller definition. */ 1152b3ad188SAdrian Chadd struct intr_pic { 1162b3ad188SAdrian Chadd SLIST_ENTRY(intr_pic) pic_next; 1172b3ad188SAdrian Chadd intptr_t pic_xref; /* hardware identification */ 1182b3ad188SAdrian Chadd device_t pic_dev; 119c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */ 1203fc155dcSAndrew Turner #define FLAG_PIC (1 << 0) 1213fc155dcSAndrew Turner #define FLAG_MSI (1 << 1) 122c0d52370SAndrew Turner #define FLAG_TYPE_MASK (FLAG_PIC | FLAG_MSI) 1233fc155dcSAndrew Turner u_int pic_flags; 124d1605cdaSAndrew Turner struct mtx pic_child_lock; 125d1605cdaSAndrew Turner SLIST_HEAD(, intr_pic_child) pic_children; 1262b3ad188SAdrian Chadd }; 1272b3ad188SAdrian Chadd 1282b3ad188SAdrian Chadd static struct mtx pic_list_lock; 1292b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list; 1302b3ad188SAdrian Chadd 131c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags); 1322b3ad188SAdrian Chadd 1332b3ad188SAdrian Chadd /* Interrupt source definition. */ 1342b3ad188SAdrian Chadd static struct mtx isrc_table_lock; 135248f0cabSOleksandr Tymoshenko static struct intr_irqsrc **irq_sources; 1362b3ad188SAdrian Chadd u_int irq_next_free; 1372b3ad188SAdrian Chadd 1382b3ad188SAdrian Chadd #ifdef SMP 139dc425090SMitchell Horne #ifdef EARLY_AP_STARTUP 140dc425090SMitchell Horne static bool irq_assign_cpu = true; 141dc425090SMitchell Horne #else 142dc425090SMitchell Horne static bool irq_assign_cpu = false; 143dc425090SMitchell Horne #endif 1442b3ad188SAdrian Chadd #endif 1452b3ad188SAdrian Chadd 146a3c7da3dSElliott Mitchell u_int intr_nirq = NIRQ; 147248f0cabSOleksandr Tymoshenko SYSCTL_UINT(_machdep, OID_AUTO, nirq, CTLFLAG_RDTUN, &intr_nirq, 0, 148248f0cabSOleksandr Tymoshenko "Number of IRQs"); 1492b3ad188SAdrian Chadd 1502b3ad188SAdrian Chadd /* Data for MI statistics reporting. */ 151248f0cabSOleksandr Tymoshenko u_long *intrcnt; 152248f0cabSOleksandr Tymoshenko char *intrnames; 153248f0cabSOleksandr Tymoshenko size_t sintrcnt; 154248f0cabSOleksandr Tymoshenko size_t sintrnames; 1552b3ad188SAdrian Chadd static u_int intrcnt_index; 1562b3ad188SAdrian Chadd 157895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id); 158895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc); 159609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id); 160895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref, 161895c8b1cSMichal Meloun struct intr_map_data **data); 162895c8b1cSMichal Meloun 1632b3ad188SAdrian Chadd /* 1642b3ad188SAdrian Chadd * Interrupt framework initialization routine. 1652b3ad188SAdrian Chadd */ 1662b3ad188SAdrian Chadd static void 1672b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused) 1682b3ad188SAdrian Chadd { 169a3c7da3dSElliott Mitchell u_int intrcnt_count; 1702b3ad188SAdrian Chadd 1712b3ad188SAdrian Chadd SLIST_INIT(&pic_list); 1722b3ad188SAdrian Chadd mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF); 1733fc155dcSAndrew Turner 1742b3ad188SAdrian Chadd mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF); 175248f0cabSOleksandr Tymoshenko 176248f0cabSOleksandr Tymoshenko /* 177248f0cabSOleksandr Tymoshenko * - 2 counters for each I/O interrupt. 178248f0cabSOleksandr Tymoshenko * - MAXCPU counters for each IPI counters for SMP. 179248f0cabSOleksandr Tymoshenko */ 180248f0cabSOleksandr Tymoshenko intrcnt_count = intr_nirq * 2; 181248f0cabSOleksandr Tymoshenko #ifdef SMP 182248f0cabSOleksandr Tymoshenko intrcnt_count += INTR_IPI_COUNT * MAXCPU; 183248f0cabSOleksandr Tymoshenko #endif 184248f0cabSOleksandr Tymoshenko 185248f0cabSOleksandr Tymoshenko intrcnt = mallocarray(intrcnt_count, sizeof(u_long), M_INTRNG, 186248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 187248f0cabSOleksandr Tymoshenko intrnames = mallocarray(intrcnt_count, INTRNAME_LEN, M_INTRNG, 188248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 189248f0cabSOleksandr Tymoshenko sintrcnt = intrcnt_count * sizeof(u_long); 190248f0cabSOleksandr Tymoshenko sintrnames = intrcnt_count * INTRNAME_LEN; 191248f0cabSOleksandr Tymoshenko irq_sources = mallocarray(intr_nirq, sizeof(struct intr_irqsrc*), 192248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 1932b3ad188SAdrian Chadd } 1942b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL); 1952b3ad188SAdrian Chadd 1962b3ad188SAdrian Chadd static void 1972b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index) 1982b3ad188SAdrian Chadd { 1992b3ad188SAdrian Chadd 2002b3ad188SAdrian Chadd snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s", 2012b3ad188SAdrian Chadd INTRNAME_LEN - 1, name); 2022b3ad188SAdrian Chadd } 2032b3ad188SAdrian Chadd 2042b3ad188SAdrian Chadd /* 2052b3ad188SAdrian Chadd * Update name for interrupt source with interrupt event. 2062b3ad188SAdrian Chadd */ 2072b3ad188SAdrian Chadd static void 2082b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc) 2092b3ad188SAdrian Chadd { 2102b3ad188SAdrian Chadd 2112b3ad188SAdrian Chadd /* QQQ: What about stray counter name? */ 2122b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2132b3ad188SAdrian Chadd intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index); 2142b3ad188SAdrian Chadd } 2152b3ad188SAdrian Chadd 2162b3ad188SAdrian Chadd /* 2172b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counter increment. 2182b3ad188SAdrian Chadd */ 2192b3ad188SAdrian Chadd static inline void 2202b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc) 2212b3ad188SAdrian Chadd { 2222b3ad188SAdrian Chadd 223bff6be3eSSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_PPI) 224bff6be3eSSvatopluk Kraus atomic_add_long(&isrc->isrc_count[0], 1); 225bff6be3eSSvatopluk Kraus else 2262b3ad188SAdrian Chadd isrc->isrc_count[0]++; 2272b3ad188SAdrian Chadd } 2282b3ad188SAdrian Chadd 2292b3ad188SAdrian Chadd /* 2302b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt stray counter increment. 2312b3ad188SAdrian Chadd */ 2322b3ad188SAdrian Chadd static inline void 2332b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc) 2342b3ad188SAdrian Chadd { 2352b3ad188SAdrian Chadd 2362b3ad188SAdrian Chadd isrc->isrc_count[1]++; 2372b3ad188SAdrian Chadd } 2382b3ad188SAdrian Chadd 2392b3ad188SAdrian Chadd /* 2402b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt name update. 2412b3ad188SAdrian Chadd */ 2422b3ad188SAdrian Chadd static void 2432b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name) 2442b3ad188SAdrian Chadd { 2452b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 2462b3ad188SAdrian Chadd 2472b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2482b3ad188SAdrian Chadd 2492b3ad188SAdrian Chadd if (name != NULL) { 2502b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name); 2512b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2522b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name, 2532b3ad188SAdrian Chadd name); 2542b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2552b3ad188SAdrian Chadd } else { 2562b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name); 2572b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2582b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name); 2592b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2602b3ad188SAdrian Chadd } 2612b3ad188SAdrian Chadd } 2622b3ad188SAdrian Chadd 2632b3ad188SAdrian Chadd /* 2642b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counters setup. 2652b3ad188SAdrian Chadd */ 2662b3ad188SAdrian Chadd static void 2672b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc) 2682b3ad188SAdrian Chadd { 2692b3ad188SAdrian Chadd u_int index; 2702b3ad188SAdrian Chadd 2712b3ad188SAdrian Chadd /* 2722b3ad188SAdrian Chadd * XXX - it does not work well with removable controllers and 2732b3ad188SAdrian Chadd * interrupt sources !!! 2742b3ad188SAdrian Chadd */ 2752b3ad188SAdrian Chadd index = atomic_fetchadd_int(&intrcnt_index, 2); 2762b3ad188SAdrian Chadd isrc->isrc_index = index; 2772b3ad188SAdrian Chadd isrc->isrc_count = &intrcnt[index]; 2782b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 2792b3ad188SAdrian Chadd } 2802b3ad188SAdrian Chadd 281bff6be3eSSvatopluk Kraus /* 282bff6be3eSSvatopluk Kraus * Virtualization for interrupt source interrupt counters release. 283bff6be3eSSvatopluk Kraus */ 284bff6be3eSSvatopluk Kraus static void 285bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc) 286bff6be3eSSvatopluk Kraus { 287bff6be3eSSvatopluk Kraus 288bff6be3eSSvatopluk Kraus panic("%s: not implemented", __func__); 289bff6be3eSSvatopluk Kraus } 290bff6be3eSSvatopluk Kraus 2912b3ad188SAdrian Chadd #ifdef SMP 2922b3ad188SAdrian Chadd /* 2932b3ad188SAdrian Chadd * Virtualization for interrupt source IPI counters setup. 2942b3ad188SAdrian Chadd */ 2955b70c08cSSvatopluk Kraus u_long * 2965b70c08cSSvatopluk Kraus intr_ipi_setup_counters(const char *name) 2972b3ad188SAdrian Chadd { 2982b3ad188SAdrian Chadd u_int index, i; 2992b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 3002b3ad188SAdrian Chadd 3012b3ad188SAdrian Chadd index = atomic_fetchadd_int(&intrcnt_index, MAXCPU); 3022b3ad188SAdrian Chadd for (i = 0; i < MAXCPU; i++) { 3032b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name); 3042b3ad188SAdrian Chadd intrcnt_setname(str, index + i); 3052b3ad188SAdrian Chadd } 3065b70c08cSSvatopluk Kraus return (&intrcnt[index]); 3072b3ad188SAdrian Chadd } 3082b3ad188SAdrian Chadd #endif 3092b3ad188SAdrian Chadd 3102b3ad188SAdrian Chadd /* 3112b3ad188SAdrian Chadd * Main interrupt dispatch handler. It's called straight 3122b3ad188SAdrian Chadd * from the assembler, where CPU interrupt is served. 3132b3ad188SAdrian Chadd */ 3142b3ad188SAdrian Chadd void 3152b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf) 3162b3ad188SAdrian Chadd { 3172b3ad188SAdrian Chadd struct trapframe * oldframe; 3182b3ad188SAdrian Chadd struct thread * td; 3192b3ad188SAdrian Chadd 3202b3ad188SAdrian Chadd KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__)); 3212b3ad188SAdrian Chadd 32283c9dea1SGleb Smirnoff VM_CNT_INC(v_intr); 3232b3ad188SAdrian Chadd critical_enter(); 3242b3ad188SAdrian Chadd td = curthread; 3252b3ad188SAdrian Chadd oldframe = td->td_intr_frame; 3262b3ad188SAdrian Chadd td->td_intr_frame = tf; 3272b3ad188SAdrian Chadd irq_root_filter(irq_root_arg); 3282b3ad188SAdrian Chadd td->td_intr_frame = oldframe; 3292b3ad188SAdrian Chadd critical_exit(); 330df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 331974692e3SAndrew Turner if (pmc_hook && TRAPF_USERMODE(tf) && 332974692e3SAndrew Turner (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN)) 333df7a2251SAndrew Turner pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf); 334df7a2251SAndrew Turner #endif 3352b3ad188SAdrian Chadd } 3362b3ad188SAdrian Chadd 337d1605cdaSAndrew Turner int 338d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq) 339d1605cdaSAndrew Turner { 340d1605cdaSAndrew Turner struct intr_pic_child *child; 341d1605cdaSAndrew Turner bool found; 342d1605cdaSAndrew Turner 343d1605cdaSAndrew Turner found = false; 344d1605cdaSAndrew Turner mtx_lock_spin(&parent->pic_child_lock); 345d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent->pic_children, pc_next) { 346d1605cdaSAndrew Turner if (child->pc_start <= irq && 347d1605cdaSAndrew Turner irq < (child->pc_start + child->pc_length)) { 348d1605cdaSAndrew Turner found = true; 349d1605cdaSAndrew Turner break; 350d1605cdaSAndrew Turner } 351d1605cdaSAndrew Turner } 352d1605cdaSAndrew Turner mtx_unlock_spin(&parent->pic_child_lock); 353d1605cdaSAndrew Turner 354d1605cdaSAndrew Turner if (found) 355d1605cdaSAndrew Turner return (child->pc_filter(child->pc_filter_arg, irq)); 356d1605cdaSAndrew Turner 357d1605cdaSAndrew Turner return (FILTER_STRAY); 358d1605cdaSAndrew Turner } 359d1605cdaSAndrew Turner 3602b3ad188SAdrian Chadd /* 3612b3ad188SAdrian Chadd * interrupt controller dispatch function for interrupts. It should 3622b3ad188SAdrian Chadd * be called straight from the interrupt controller, when associated interrupt 3632b3ad188SAdrian Chadd * source is learned. 3642b3ad188SAdrian Chadd */ 365bff6be3eSSvatopluk Kraus int 366bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf) 3672b3ad188SAdrian Chadd { 3682b3ad188SAdrian Chadd 3692b3ad188SAdrian Chadd KASSERT(isrc != NULL, ("%s: no source", __func__)); 3702b3ad188SAdrian Chadd 3712b3ad188SAdrian Chadd isrc_increment_count(isrc); 3722b3ad188SAdrian Chadd 3732b3ad188SAdrian Chadd #ifdef INTR_SOLO 3742b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 3752b3ad188SAdrian Chadd int error; 3762b3ad188SAdrian Chadd error = isrc->isrc_filter(isrc->isrc_arg, tf); 3772b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 3782b3ad188SAdrian Chadd if (error == FILTER_HANDLED) 379bff6be3eSSvatopluk Kraus return (0); 3802b3ad188SAdrian Chadd } else 3812b3ad188SAdrian Chadd #endif 3822b3ad188SAdrian Chadd if (isrc->isrc_event != NULL) { 3832b3ad188SAdrian Chadd if (intr_event_handle(isrc->isrc_event, tf) == 0) 384bff6be3eSSvatopluk Kraus return (0); 3852b3ad188SAdrian Chadd } 3862b3ad188SAdrian Chadd 3872b3ad188SAdrian Chadd isrc_increment_straycount(isrc); 388bff6be3eSSvatopluk Kraus return (EINVAL); 3892b3ad188SAdrian Chadd } 3902b3ad188SAdrian Chadd 3912b3ad188SAdrian Chadd /* 3922b3ad188SAdrian Chadd * Alloc unique interrupt number (resource handle) for interrupt source. 3932b3ad188SAdrian Chadd * 3942b3ad188SAdrian Chadd * There could be various strategies how to allocate free interrupt number 3952b3ad188SAdrian Chadd * (resource handle) for new interrupt source. 3962b3ad188SAdrian Chadd * 3972b3ad188SAdrian Chadd * 1. Handles are always allocated forward, so handles are not recycled 3982b3ad188SAdrian Chadd * immediately. However, if only one free handle left which is reused 3992b3ad188SAdrian Chadd * constantly... 4002b3ad188SAdrian Chadd */ 401bff6be3eSSvatopluk Kraus static inline int 402bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc) 4032b3ad188SAdrian Chadd { 404e88c3b1bSMichal Meloun u_int irq; 4052b3ad188SAdrian Chadd 4062b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 4072b3ad188SAdrian Chadd 408e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4092b3ad188SAdrian Chadd return (ENOSPC); 4102b3ad188SAdrian Chadd 411e88c3b1bSMichal Meloun for (irq = irq_next_free; irq < intr_nirq; irq++) { 4122b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4132b3ad188SAdrian Chadd goto found; 4142b3ad188SAdrian Chadd } 4152b3ad188SAdrian Chadd for (irq = 0; irq < irq_next_free; irq++) { 4162b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4172b3ad188SAdrian Chadd goto found; 4182b3ad188SAdrian Chadd } 4192b3ad188SAdrian Chadd 420e88c3b1bSMichal Meloun irq_next_free = intr_nirq; 4212b3ad188SAdrian Chadd return (ENOSPC); 4222b3ad188SAdrian Chadd 4232b3ad188SAdrian Chadd found: 4242b3ad188SAdrian Chadd isrc->isrc_irq = irq; 4252b3ad188SAdrian Chadd irq_sources[irq] = isrc; 4262b3ad188SAdrian Chadd 4272b3ad188SAdrian Chadd irq_next_free = irq + 1; 428e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4292b3ad188SAdrian Chadd irq_next_free = 0; 4302b3ad188SAdrian Chadd return (0); 4312b3ad188SAdrian Chadd } 432bff6be3eSSvatopluk Kraus 4332b3ad188SAdrian Chadd /* 4342b3ad188SAdrian Chadd * Free unique interrupt number (resource handle) from interrupt source. 4352b3ad188SAdrian Chadd */ 436bff6be3eSSvatopluk Kraus static inline int 4372b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc) 4382b3ad188SAdrian Chadd { 4392b3ad188SAdrian Chadd 440bff6be3eSSvatopluk Kraus mtx_assert(&isrc_table_lock, MA_OWNED); 4412b3ad188SAdrian Chadd 442248f0cabSOleksandr Tymoshenko if (isrc->isrc_irq >= intr_nirq) 4432b3ad188SAdrian Chadd return (EINVAL); 444bff6be3eSSvatopluk Kraus if (irq_sources[isrc->isrc_irq] != isrc) 4452b3ad188SAdrian Chadd return (EINVAL); 4462b3ad188SAdrian Chadd 4472b3ad188SAdrian Chadd irq_sources[isrc->isrc_irq] = NULL; 4488442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 449a49f208dSMichal Meloun 450a49f208dSMichal Meloun /* 451a49f208dSMichal Meloun * If we are recovering from the state irq_sources table is full, 452a49f208dSMichal Meloun * then the following allocation should check the entire table. This 453a49f208dSMichal Meloun * will ensure maximum separation of allocation order from release 454a49f208dSMichal Meloun * order. 455a49f208dSMichal Meloun */ 456a49f208dSMichal Meloun if (irq_next_free >= intr_nirq) 457a49f208dSMichal Meloun irq_next_free = 0; 458a49f208dSMichal Meloun 4592b3ad188SAdrian Chadd return (0); 4602b3ad188SAdrian Chadd } 461bff6be3eSSvatopluk Kraus 4622b3ad188SAdrian Chadd /* 463bff6be3eSSvatopluk Kraus * Initialize interrupt source and register it into global interrupt table. 4642b3ad188SAdrian Chadd */ 465bff6be3eSSvatopluk Kraus int 466bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags, 467bff6be3eSSvatopluk Kraus const char *fmt, ...) 4682b3ad188SAdrian Chadd { 469bff6be3eSSvatopluk Kraus int error; 470bff6be3eSSvatopluk Kraus va_list ap; 4712b3ad188SAdrian Chadd 472bff6be3eSSvatopluk Kraus bzero(isrc, sizeof(struct intr_irqsrc)); 473bff6be3eSSvatopluk Kraus isrc->isrc_dev = dev; 4748442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 475bff6be3eSSvatopluk Kraus isrc->isrc_flags = flags; 4762b3ad188SAdrian Chadd 477bff6be3eSSvatopluk Kraus va_start(ap, fmt); 478bff6be3eSSvatopluk Kraus vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap); 479bff6be3eSSvatopluk Kraus va_end(ap); 480bff6be3eSSvatopluk Kraus 481bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 482bff6be3eSSvatopluk Kraus error = isrc_alloc_irq(isrc); 483bff6be3eSSvatopluk Kraus if (error != 0) { 484bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 485bff6be3eSSvatopluk Kraus return (error); 4862b3ad188SAdrian Chadd } 487bff6be3eSSvatopluk Kraus /* 488bff6be3eSSvatopluk Kraus * Setup interrupt counters, but not for IPI sources. Those are setup 489bff6be3eSSvatopluk Kraus * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust 490bff6be3eSSvatopluk Kraus * our counter pool. 491bff6be3eSSvatopluk Kraus */ 492bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 493bff6be3eSSvatopluk Kraus isrc_setup_counters(isrc); 494bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 495bff6be3eSSvatopluk Kraus return (0); 4962b3ad188SAdrian Chadd } 4972b3ad188SAdrian Chadd 4982b3ad188SAdrian Chadd /* 499bff6be3eSSvatopluk Kraus * Deregister interrupt source from global interrupt table. 500bff6be3eSSvatopluk Kraus */ 501bff6be3eSSvatopluk Kraus int 502bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc) 503bff6be3eSSvatopluk Kraus { 504bff6be3eSSvatopluk Kraus int error; 505bff6be3eSSvatopluk Kraus 506bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 507bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 508bff6be3eSSvatopluk Kraus isrc_release_counters(isrc); 509bff6be3eSSvatopluk Kraus error = isrc_free_irq(isrc); 510bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 511bff6be3eSSvatopluk Kraus return (error); 512bff6be3eSSvatopluk Kraus } 513bff6be3eSSvatopluk Kraus 5145b613c19SSvatopluk Kraus #ifdef SMP 5155b613c19SSvatopluk Kraus /* 5165b613c19SSvatopluk Kraus * A support function for a PIC to decide if provided ISRC should be inited 5175b613c19SSvatopluk Kraus * on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of 5185b613c19SSvatopluk Kraus * struct intr_irqsrc is the following: 5195b613c19SSvatopluk Kraus * 5205b613c19SSvatopluk Kraus * If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus 5215b613c19SSvatopluk Kraus * set in isrc_cpu. If not, the ISRC should be inited on every cpu and 5225b613c19SSvatopluk Kraus * isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct. 5235b613c19SSvatopluk Kraus */ 5245b613c19SSvatopluk Kraus bool 5255b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu) 5265b613c19SSvatopluk Kraus { 5275b613c19SSvatopluk Kraus 5285b613c19SSvatopluk Kraus if (isrc->isrc_handlers == 0) 5295b613c19SSvatopluk Kraus return (false); 5305b613c19SSvatopluk Kraus if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0) 5315b613c19SSvatopluk Kraus return (false); 5325b613c19SSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_BOUND) 5335b613c19SSvatopluk Kraus return (CPU_ISSET(cpu, &isrc->isrc_cpu)); 5345b613c19SSvatopluk Kraus 5355b613c19SSvatopluk Kraus CPU_SET(cpu, &isrc->isrc_cpu); 5365b613c19SSvatopluk Kraus return (true); 5375b613c19SSvatopluk Kraus } 5385b613c19SSvatopluk Kraus #endif 5395b613c19SSvatopluk Kraus 5402b3ad188SAdrian Chadd #ifdef INTR_SOLO 5412b3ad188SAdrian Chadd /* 5422b3ad188SAdrian Chadd * Setup filter into interrupt source. 5432b3ad188SAdrian Chadd */ 5442b3ad188SAdrian Chadd static int 5452b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name, 5462b3ad188SAdrian Chadd intr_irq_filter_t *filter, void *arg, void **cookiep) 5472b3ad188SAdrian Chadd { 5482b3ad188SAdrian Chadd 5492b3ad188SAdrian Chadd if (filter == NULL) 5502b3ad188SAdrian Chadd return (EINVAL); 5512b3ad188SAdrian Chadd 5522b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 5532b3ad188SAdrian Chadd /* 5542b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 5552b3ad188SAdrian Chadd * how we handle interrupt sources. 5562b3ad188SAdrian Chadd */ 5572b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 5582b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5592b3ad188SAdrian Chadd return (EBUSY); 5602b3ad188SAdrian Chadd } 5612b3ad188SAdrian Chadd isrc->isrc_filter = filter; 5622b3ad188SAdrian Chadd isrc->isrc_arg = arg; 5632b3ad188SAdrian Chadd isrc_update_name(isrc, name); 5642b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5652b3ad188SAdrian Chadd 5662b3ad188SAdrian Chadd *cookiep = isrc; 5672b3ad188SAdrian Chadd return (0); 5682b3ad188SAdrian Chadd } 5692b3ad188SAdrian Chadd #endif 5702b3ad188SAdrian Chadd 5712b3ad188SAdrian Chadd /* 5722b3ad188SAdrian Chadd * Interrupt source pre_ithread method for MI interrupt framework. 5732b3ad188SAdrian Chadd */ 5742b3ad188SAdrian Chadd static void 5752b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg) 5762b3ad188SAdrian Chadd { 5772b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5782b3ad188SAdrian Chadd 5792b3ad188SAdrian Chadd PIC_PRE_ITHREAD(isrc->isrc_dev, isrc); 5802b3ad188SAdrian Chadd } 5812b3ad188SAdrian Chadd 5822b3ad188SAdrian Chadd /* 5832b3ad188SAdrian Chadd * Interrupt source post_ithread method for MI interrupt framework. 5842b3ad188SAdrian Chadd */ 5852b3ad188SAdrian Chadd static void 5862b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg) 5872b3ad188SAdrian Chadd { 5882b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5892b3ad188SAdrian Chadd 5902b3ad188SAdrian Chadd PIC_POST_ITHREAD(isrc->isrc_dev, isrc); 5912b3ad188SAdrian Chadd } 5922b3ad188SAdrian Chadd 5932b3ad188SAdrian Chadd /* 5942b3ad188SAdrian Chadd * Interrupt source post_filter method for MI interrupt framework. 5952b3ad188SAdrian Chadd */ 5962b3ad188SAdrian Chadd static void 5972b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg) 5982b3ad188SAdrian Chadd { 5992b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6002b3ad188SAdrian Chadd 6012b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 6022b3ad188SAdrian Chadd } 6032b3ad188SAdrian Chadd 6042b3ad188SAdrian Chadd /* 6052b3ad188SAdrian Chadd * Interrupt source assign_cpu method for MI interrupt framework. 6062b3ad188SAdrian Chadd */ 6072b3ad188SAdrian Chadd static int 6082b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu) 6092b3ad188SAdrian Chadd { 6102b3ad188SAdrian Chadd #ifdef SMP 6112b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6122b3ad188SAdrian Chadd int error; 6132b3ad188SAdrian Chadd 6142b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6152b3ad188SAdrian Chadd if (cpu == NOCPU) { 6162b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6172b3ad188SAdrian Chadd isrc->isrc_flags &= ~INTR_ISRCF_BOUND; 6182b3ad188SAdrian Chadd } else { 6192b3ad188SAdrian Chadd CPU_SETOF(cpu, &isrc->isrc_cpu); 6202b3ad188SAdrian Chadd isrc->isrc_flags |= INTR_ISRCF_BOUND; 6212b3ad188SAdrian Chadd } 6222b3ad188SAdrian Chadd 6232b3ad188SAdrian Chadd /* 6242b3ad188SAdrian Chadd * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or 6252b3ad188SAdrian Chadd * re-balance it to another CPU or enable it on more CPUs. However, 6262b3ad188SAdrian Chadd * PIC is expected to change isrc_cpu appropriately to keep us well 627e3043798SPedro F. Giffuni * informed if the call is successful. 6282b3ad188SAdrian Chadd */ 6292b3ad188SAdrian Chadd if (irq_assign_cpu) { 630bff6be3eSSvatopluk Kraus error = PIC_BIND_INTR(isrc->isrc_dev, isrc); 6312b3ad188SAdrian Chadd if (error) { 6322b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6332b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6342b3ad188SAdrian Chadd return (error); 6352b3ad188SAdrian Chadd } 6362b3ad188SAdrian Chadd } 6372b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6382b3ad188SAdrian Chadd return (0); 6392b3ad188SAdrian Chadd #else 6402b3ad188SAdrian Chadd return (EOPNOTSUPP); 6412b3ad188SAdrian Chadd #endif 6422b3ad188SAdrian Chadd } 6432b3ad188SAdrian Chadd 6442b3ad188SAdrian Chadd /* 6452b3ad188SAdrian Chadd * Create interrupt event for interrupt source. 6462b3ad188SAdrian Chadd */ 6472b3ad188SAdrian Chadd static int 6482b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc) 6492b3ad188SAdrian Chadd { 6502b3ad188SAdrian Chadd struct intr_event *ie; 6512b3ad188SAdrian Chadd int error; 6522b3ad188SAdrian Chadd 6532b3ad188SAdrian Chadd error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq, 6542b3ad188SAdrian Chadd intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter, 6552b3ad188SAdrian Chadd intr_isrc_assign_cpu, "%s:", isrc->isrc_name); 6562b3ad188SAdrian Chadd if (error) 6572b3ad188SAdrian Chadd return (error); 6582b3ad188SAdrian Chadd 6592b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6602b3ad188SAdrian Chadd /* 6612b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 6622b3ad188SAdrian Chadd * how we handle interrupt sources. Let contested event wins. 6632b3ad188SAdrian Chadd */ 664169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 6652b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 666169e6abdSSvatopluk Kraus #else 667169e6abdSSvatopluk Kraus if (isrc->isrc_event != NULL) { 668169e6abdSSvatopluk Kraus #endif 6692b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6702b3ad188SAdrian Chadd intr_event_destroy(ie); 6712b3ad188SAdrian Chadd return (isrc->isrc_event != NULL ? EBUSY : 0); 6722b3ad188SAdrian Chadd } 6732b3ad188SAdrian Chadd isrc->isrc_event = ie; 6742b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6752b3ad188SAdrian Chadd 6762b3ad188SAdrian Chadd return (0); 6772b3ad188SAdrian Chadd } 6782b3ad188SAdrian Chadd #ifdef notyet 6792b3ad188SAdrian Chadd /* 6802b3ad188SAdrian Chadd * Destroy interrupt event for interrupt source. 6812b3ad188SAdrian Chadd */ 6822b3ad188SAdrian Chadd static void 6832b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc) 6842b3ad188SAdrian Chadd { 6852b3ad188SAdrian Chadd struct intr_event *ie; 6862b3ad188SAdrian Chadd 6872b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6882b3ad188SAdrian Chadd ie = isrc->isrc_event; 6892b3ad188SAdrian Chadd isrc->isrc_event = NULL; 6902b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6912b3ad188SAdrian Chadd 6922b3ad188SAdrian Chadd if (ie != NULL) 6932b3ad188SAdrian Chadd intr_event_destroy(ie); 6942b3ad188SAdrian Chadd } 6952b3ad188SAdrian Chadd #endif 6962b3ad188SAdrian Chadd /* 6972b3ad188SAdrian Chadd * Add handler to interrupt source. 6982b3ad188SAdrian Chadd */ 6992b3ad188SAdrian Chadd static int 7002b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name, 7012b3ad188SAdrian Chadd driver_filter_t filter, driver_intr_t handler, void *arg, 7022b3ad188SAdrian Chadd enum intr_type flags, void **cookiep) 7032b3ad188SAdrian Chadd { 7042b3ad188SAdrian Chadd int error; 7052b3ad188SAdrian Chadd 7062b3ad188SAdrian Chadd if (isrc->isrc_event == NULL) { 7072b3ad188SAdrian Chadd error = isrc_event_create(isrc); 7082b3ad188SAdrian Chadd if (error) 7092b3ad188SAdrian Chadd return (error); 7102b3ad188SAdrian Chadd } 7112b3ad188SAdrian Chadd 7122b3ad188SAdrian Chadd error = intr_event_add_handler(isrc->isrc_event, name, filter, handler, 7132b3ad188SAdrian Chadd arg, intr_priority(flags), flags, cookiep); 7142b3ad188SAdrian Chadd if (error == 0) { 7152b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7162b3ad188SAdrian Chadd intrcnt_updatename(isrc); 7172b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7182b3ad188SAdrian Chadd } 7192b3ad188SAdrian Chadd 7202b3ad188SAdrian Chadd return (error); 7212b3ad188SAdrian Chadd } 7222b3ad188SAdrian Chadd 7232b3ad188SAdrian Chadd /* 7242b3ad188SAdrian Chadd * Lookup interrupt controller locked. 7252b3ad188SAdrian Chadd */ 726bff6be3eSSvatopluk Kraus static inline struct intr_pic * 727c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags) 7282b3ad188SAdrian Chadd { 7292b3ad188SAdrian Chadd struct intr_pic *pic; 7302b3ad188SAdrian Chadd 7312b3ad188SAdrian Chadd mtx_assert(&pic_list_lock, MA_OWNED); 7322b3ad188SAdrian Chadd 7334be58cbaSSvatopluk Kraus if (dev == NULL && xref == 0) 7344be58cbaSSvatopluk Kraus return (NULL); 7354be58cbaSSvatopluk Kraus 7364be58cbaSSvatopluk Kraus /* Note that pic->pic_dev is never NULL on registered PIC. */ 7372b3ad188SAdrian Chadd SLIST_FOREACH(pic, &pic_list, pic_next) { 738c0d52370SAndrew Turner if ((pic->pic_flags & FLAG_TYPE_MASK) != 739c0d52370SAndrew Turner (flags & FLAG_TYPE_MASK)) 740c0d52370SAndrew Turner continue; 741c0d52370SAndrew Turner 7424be58cbaSSvatopluk Kraus if (dev == NULL) { 7434be58cbaSSvatopluk Kraus if (xref == pic->pic_xref) 7444be58cbaSSvatopluk Kraus return (pic); 7454be58cbaSSvatopluk Kraus } else if (xref == 0 || pic->pic_xref == 0) { 7464be58cbaSSvatopluk Kraus if (dev == pic->pic_dev) 7474be58cbaSSvatopluk Kraus return (pic); 7484be58cbaSSvatopluk Kraus } else if (xref == pic->pic_xref && dev == pic->pic_dev) 7492b3ad188SAdrian Chadd return (pic); 7502b3ad188SAdrian Chadd } 7512b3ad188SAdrian Chadd return (NULL); 7522b3ad188SAdrian Chadd } 7532b3ad188SAdrian Chadd 7542b3ad188SAdrian Chadd /* 7552b3ad188SAdrian Chadd * Lookup interrupt controller. 7562b3ad188SAdrian Chadd */ 7572b3ad188SAdrian Chadd static struct intr_pic * 758c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags) 7592b3ad188SAdrian Chadd { 7602b3ad188SAdrian Chadd struct intr_pic *pic; 7612b3ad188SAdrian Chadd 7622b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 763c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7642b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7652b3ad188SAdrian Chadd return (pic); 7662b3ad188SAdrian Chadd } 7672b3ad188SAdrian Chadd 7682b3ad188SAdrian Chadd /* 7692b3ad188SAdrian Chadd * Create interrupt controller. 7702b3ad188SAdrian Chadd */ 7712b3ad188SAdrian Chadd static struct intr_pic * 772c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags) 7732b3ad188SAdrian Chadd { 7742b3ad188SAdrian Chadd struct intr_pic *pic; 7752b3ad188SAdrian Chadd 7762b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 777c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7782b3ad188SAdrian Chadd if (pic != NULL) { 7792b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7802b3ad188SAdrian Chadd return (pic); 7812b3ad188SAdrian Chadd } 7822b3ad188SAdrian Chadd pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO); 783b48c6083SAndrew Turner if (pic == NULL) { 784b48c6083SAndrew Turner mtx_unlock(&pic_list_lock); 785b48c6083SAndrew Turner return (NULL); 786b48c6083SAndrew Turner } 7872b3ad188SAdrian Chadd pic->pic_xref = xref; 7882b3ad188SAdrian Chadd pic->pic_dev = dev; 789c0d52370SAndrew Turner pic->pic_flags = flags; 790d1605cdaSAndrew Turner mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN); 7912b3ad188SAdrian Chadd SLIST_INSERT_HEAD(&pic_list, pic, pic_next); 7922b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7932b3ad188SAdrian Chadd 7942b3ad188SAdrian Chadd return (pic); 7952b3ad188SAdrian Chadd } 7962b3ad188SAdrian Chadd #ifdef notyet 7972b3ad188SAdrian Chadd /* 7982b3ad188SAdrian Chadd * Destroy interrupt controller. 7992b3ad188SAdrian Chadd */ 8002b3ad188SAdrian Chadd static void 801c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags) 8022b3ad188SAdrian Chadd { 8032b3ad188SAdrian Chadd struct intr_pic *pic; 8042b3ad188SAdrian Chadd 8052b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 806c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 8072b3ad188SAdrian Chadd if (pic == NULL) { 8082b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8092b3ad188SAdrian Chadd return; 8102b3ad188SAdrian Chadd } 8112b3ad188SAdrian Chadd SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next); 8122b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8132b3ad188SAdrian Chadd 8142b3ad188SAdrian Chadd free(pic, M_INTRNG); 8152b3ad188SAdrian Chadd } 8162b3ad188SAdrian Chadd #endif 8172b3ad188SAdrian Chadd /* 8182b3ad188SAdrian Chadd * Register interrupt controller. 8192b3ad188SAdrian Chadd */ 8209346e913SAndrew Turner struct intr_pic * 8212b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref) 8222b3ad188SAdrian Chadd { 8232b3ad188SAdrian Chadd struct intr_pic *pic; 8242b3ad188SAdrian Chadd 8254be58cbaSSvatopluk Kraus if (dev == NULL) 8269346e913SAndrew Turner return (NULL); 827c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_PIC); 8282b3ad188SAdrian Chadd if (pic == NULL) 8299346e913SAndrew Turner return (NULL); 8302b3ad188SAdrian Chadd 831cff33fa8SEd Maste debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 832cff33fa8SEd Maste device_get_nameunit(dev), dev, (uintmax_t)xref); 8339346e913SAndrew Turner return (pic); 8342b3ad188SAdrian Chadd } 8352b3ad188SAdrian Chadd 8362b3ad188SAdrian Chadd /* 8372b3ad188SAdrian Chadd * Unregister interrupt controller. 8382b3ad188SAdrian Chadd */ 8392b3ad188SAdrian Chadd int 840bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref) 8412b3ad188SAdrian Chadd { 8422b3ad188SAdrian Chadd 8432b3ad188SAdrian Chadd panic("%s: not implemented", __func__); 8442b3ad188SAdrian Chadd } 8452b3ad188SAdrian Chadd 8462b3ad188SAdrian Chadd /* 8472b3ad188SAdrian Chadd * Mark interrupt controller (itself) as a root one. 8482b3ad188SAdrian Chadd * 8492b3ad188SAdrian Chadd * Note that only an interrupt controller can really know its position 8502b3ad188SAdrian Chadd * in interrupt controller's tree. So root PIC must claim itself as a root. 8512b3ad188SAdrian Chadd * 8522b3ad188SAdrian Chadd * In FDT case, according to ePAPR approved version 1.1 from 08 April 2011, 8532b3ad188SAdrian Chadd * page 30: 8542b3ad188SAdrian Chadd * "The root of the interrupt tree is determined when traversal 8552b3ad188SAdrian Chadd * of the interrupt tree reaches an interrupt controller node without 8562b3ad188SAdrian Chadd * an interrupts property and thus no explicit interrupt parent." 8572b3ad188SAdrian Chadd */ 8582b3ad188SAdrian Chadd int 8592b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter, 8602b3ad188SAdrian Chadd void *arg, u_int ipicount) 8612b3ad188SAdrian Chadd { 8623fc155dcSAndrew Turner struct intr_pic *pic; 8632b3ad188SAdrian Chadd 864c0d52370SAndrew Turner pic = pic_lookup(dev, xref, FLAG_PIC); 8653fc155dcSAndrew Turner if (pic == NULL) { 8662b3ad188SAdrian Chadd device_printf(dev, "not registered\n"); 8672b3ad188SAdrian Chadd return (EINVAL); 8682b3ad188SAdrian Chadd } 8693fc155dcSAndrew Turner 870c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 8713fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 8723fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 8733fc155dcSAndrew Turner 8742b3ad188SAdrian Chadd if (filter == NULL) { 8752b3ad188SAdrian Chadd device_printf(dev, "filter missing\n"); 8762b3ad188SAdrian Chadd return (EINVAL); 8772b3ad188SAdrian Chadd } 8782b3ad188SAdrian Chadd 8792b3ad188SAdrian Chadd /* 8802b3ad188SAdrian Chadd * Only one interrupt controllers could be on the root for now. 8812b3ad188SAdrian Chadd * Note that we further suppose that there is not threaded interrupt 8822b3ad188SAdrian Chadd * routine (handler) on the root. See intr_irq_handler(). 8832b3ad188SAdrian Chadd */ 8845b70c08cSSvatopluk Kraus if (intr_irq_root_dev != NULL) { 8852b3ad188SAdrian Chadd device_printf(dev, "another root already set\n"); 8862b3ad188SAdrian Chadd return (EBUSY); 8872b3ad188SAdrian Chadd } 8882b3ad188SAdrian Chadd 8895b70c08cSSvatopluk Kraus intr_irq_root_dev = dev; 8902b3ad188SAdrian Chadd irq_root_filter = filter; 8912b3ad188SAdrian Chadd irq_root_arg = arg; 8922b3ad188SAdrian Chadd irq_root_ipicount = ipicount; 8932b3ad188SAdrian Chadd 8942b3ad188SAdrian Chadd debugf("irq root set to %s\n", device_get_nameunit(dev)); 8952b3ad188SAdrian Chadd return (0); 8962b3ad188SAdrian Chadd } 8972b3ad188SAdrian Chadd 898d1605cdaSAndrew Turner /* 899d1605cdaSAndrew Turner * Add a handler to manage a sub range of a parents interrupts. 900d1605cdaSAndrew Turner */ 901*a3e828c9SJessica Clarke int 902d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic, 903d1605cdaSAndrew Turner intr_child_irq_filter_t *filter, void *arg, uintptr_t start, 904d1605cdaSAndrew Turner uintptr_t length) 905d1605cdaSAndrew Turner { 906d1605cdaSAndrew Turner struct intr_pic *parent_pic; 907d1605cdaSAndrew Turner struct intr_pic_child *newchild; 908d1605cdaSAndrew Turner #ifdef INVARIANTS 909d1605cdaSAndrew Turner struct intr_pic_child *child; 910d1605cdaSAndrew Turner #endif 911d1605cdaSAndrew Turner 912c0d52370SAndrew Turner /* Find the parent PIC */ 913c0d52370SAndrew Turner parent_pic = pic_lookup(parent, 0, FLAG_PIC); 914d1605cdaSAndrew Turner if (parent_pic == NULL) 915*a3e828c9SJessica Clarke return (ENXIO); 916d1605cdaSAndrew Turner 917d1605cdaSAndrew Turner newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO); 918d1605cdaSAndrew Turner newchild->pc_pic = pic; 919d1605cdaSAndrew Turner newchild->pc_filter = filter; 920d1605cdaSAndrew Turner newchild->pc_filter_arg = arg; 921d1605cdaSAndrew Turner newchild->pc_start = start; 922d1605cdaSAndrew Turner newchild->pc_length = length; 923d1605cdaSAndrew Turner 924d1605cdaSAndrew Turner mtx_lock_spin(&parent_pic->pic_child_lock); 925d1605cdaSAndrew Turner #ifdef INVARIANTS 926d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) { 927d1605cdaSAndrew Turner KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice", 928d1605cdaSAndrew Turner __func__)); 929d1605cdaSAndrew Turner } 930d1605cdaSAndrew Turner #endif 931d1605cdaSAndrew Turner SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next); 932d1605cdaSAndrew Turner mtx_unlock_spin(&parent_pic->pic_child_lock); 933d1605cdaSAndrew Turner 934*a3e828c9SJessica Clarke return (0); 935d1605cdaSAndrew Turner } 936d1605cdaSAndrew Turner 937895c8b1cSMichal Meloun static int 938895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data, 939895c8b1cSMichal Meloun struct intr_irqsrc **isrc) 9402b3ad188SAdrian Chadd { 941bff6be3eSSvatopluk Kraus struct intr_pic *pic; 942895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 943bff6be3eSSvatopluk Kraus 944bff6be3eSSvatopluk Kraus if (data == NULL) 945bff6be3eSSvatopluk Kraus return (EINVAL); 946bff6be3eSSvatopluk Kraus 947c0d52370SAndrew Turner pic = pic_lookup(dev, xref, 948c0d52370SAndrew Turner (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC); 94915adccc6SSvatopluk Kraus if (pic == NULL) 950bff6be3eSSvatopluk Kraus return (ESRCH); 951bff6be3eSSvatopluk Kraus 952895c8b1cSMichal Meloun switch (data->type) { 953895c8b1cSMichal Meloun case INTR_MAP_DATA_MSI: 954c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 955895c8b1cSMichal Meloun ("%s: Found a non-MSI controller: %s", __func__, 956895c8b1cSMichal Meloun device_get_name(pic->pic_dev))); 957895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)data; 958895c8b1cSMichal Meloun *isrc = msi->isrc; 959895c8b1cSMichal Meloun return (0); 960895c8b1cSMichal Meloun 961895c8b1cSMichal Meloun default: 962c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 9633fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 9643fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 965895c8b1cSMichal Meloun return (PIC_MAP_INTR(pic->pic_dev, data, isrc)); 966895c8b1cSMichal Meloun } 967895c8b1cSMichal Meloun } 968895c8b1cSMichal Meloun 969eb20867fSMichal Meloun bool 970eb20867fSMichal Meloun intr_is_per_cpu(struct resource *res) 971eb20867fSMichal Meloun { 972eb20867fSMichal Meloun u_int res_id; 973eb20867fSMichal Meloun struct intr_irqsrc *isrc; 974eb20867fSMichal Meloun 975eb20867fSMichal Meloun res_id = (u_int)rman_get_start(res); 976eb20867fSMichal Meloun isrc = intr_map_get_isrc(res_id); 977eb20867fSMichal Meloun 978eb20867fSMichal Meloun if (isrc == NULL) 979eb20867fSMichal Meloun panic("Attempt to get isrc for non-active resource id: %u\n", 980eb20867fSMichal Meloun res_id); 981eb20867fSMichal Meloun return ((isrc->isrc_flags & INTR_ISRCF_PPI) != 0); 982eb20867fSMichal Meloun } 983eb20867fSMichal Meloun 984895c8b1cSMichal Meloun int 985895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res) 986895c8b1cSMichal Meloun { 987895c8b1cSMichal Meloun device_t map_dev; 988895c8b1cSMichal Meloun intptr_t map_xref; 989895c8b1cSMichal Meloun struct intr_map_data *data; 990895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 991895c8b1cSMichal Meloun u_int res_id; 992895c8b1cSMichal Meloun int error; 993895c8b1cSMichal Meloun 994895c8b1cSMichal Meloun KASSERT(rman_get_start(res) == rman_get_end(res), 995895c8b1cSMichal Meloun ("%s: more interrupts in resource", __func__)); 996895c8b1cSMichal Meloun 997895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 998895c8b1cSMichal Meloun if (intr_map_get_isrc(res_id) != NULL) 999895c8b1cSMichal Meloun panic("Attempt to double activation of resource id: %u\n", 1000895c8b1cSMichal Meloun res_id); 1001895c8b1cSMichal Meloun intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data); 1002895c8b1cSMichal Meloun error = intr_resolve_irq(map_dev, map_xref, data, &isrc); 1003895c8b1cSMichal Meloun if (error != 0) { 1004895c8b1cSMichal Meloun free(data, M_INTRNG); 1005895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1006895c8b1cSMichal Meloun /* if (error == EINVAL) return(0); */ 1007bff6be3eSSvatopluk Kraus return (error); 1008bff6be3eSSvatopluk Kraus } 1009895c8b1cSMichal Meloun intr_map_set_isrc(res_id, isrc); 1010895c8b1cSMichal Meloun rman_set_virtual(res, data); 1011895c8b1cSMichal Meloun return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data)); 1012bff6be3eSSvatopluk Kraus } 1013bff6be3eSSvatopluk Kraus 1014bff6be3eSSvatopluk Kraus int 1015895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res) 1016bff6be3eSSvatopluk Kraus { 1017bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1018bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1019895c8b1cSMichal Meloun u_int res_id; 1020895c8b1cSMichal Meloun int error; 1021bff6be3eSSvatopluk Kraus 1022bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1023bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1024bff6be3eSSvatopluk Kraus 1025895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1026895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1027bff6be3eSSvatopluk Kraus if (isrc == NULL) 1028895c8b1cSMichal Meloun panic("Attempt to deactivate non-active resource id: %u\n", 1029895c8b1cSMichal Meloun res_id); 1030bff6be3eSSvatopluk Kraus 1031c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1032895c8b1cSMichal Meloun error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data); 1033895c8b1cSMichal Meloun intr_map_set_isrc(res_id, NULL); 1034895c8b1cSMichal Meloun rman_set_virtual(res, NULL); 1035895c8b1cSMichal Meloun free(data, M_INTRNG); 1036895c8b1cSMichal Meloun return (error); 1037bff6be3eSSvatopluk Kraus } 1038bff6be3eSSvatopluk Kraus 1039bff6be3eSSvatopluk Kraus int 1040bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt, 1041bff6be3eSSvatopluk Kraus driver_intr_t hand, void *arg, int flags, void **cookiep) 1042bff6be3eSSvatopluk Kraus { 1043bff6be3eSSvatopluk Kraus int error; 1044bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1045bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1046bff6be3eSSvatopluk Kraus const char *name; 1047895c8b1cSMichal Meloun u_int res_id; 1048bff6be3eSSvatopluk Kraus 1049bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1050bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1051bff6be3eSSvatopluk Kraus 1052895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1053895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1054895c8b1cSMichal Meloun if (isrc == NULL) { 1055895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1056bff6be3eSSvatopluk Kraus return (EINVAL); 1057895c8b1cSMichal Meloun } 10582b3ad188SAdrian Chadd 1059c4263292SSvatopluk Kraus data = rman_get_virtual(res); 10602b3ad188SAdrian Chadd name = device_get_nameunit(dev); 10612b3ad188SAdrian Chadd 10622b3ad188SAdrian Chadd #ifdef INTR_SOLO 10632b3ad188SAdrian Chadd /* 1064e3043798SPedro F. Giffuni * Standard handling is done through MI interrupt framework. However, 10652b3ad188SAdrian Chadd * some interrupts could request solely own special handling. This 10662b3ad188SAdrian Chadd * non standard handling can be used for interrupt controllers without 10672b3ad188SAdrian Chadd * handler (filter only), so in case that interrupt controllers are 10682b3ad188SAdrian Chadd * chained, MI interrupt framework is called only in leaf controller. 10692b3ad188SAdrian Chadd * 10702b3ad188SAdrian Chadd * Note that root interrupt controller routine is served as well, 10712b3ad188SAdrian Chadd * however in intr_irq_handler(), i.e. main system dispatch routine. 10722b3ad188SAdrian Chadd */ 10732b3ad188SAdrian Chadd if (flags & INTR_SOLO && hand != NULL) { 10742b3ad188SAdrian Chadd debugf("irq %u cannot solo on %s\n", irq, name); 10752b3ad188SAdrian Chadd return (EINVAL); 10762b3ad188SAdrian Chadd } 10772b3ad188SAdrian Chadd 10782b3ad188SAdrian Chadd if (flags & INTR_SOLO) { 10792b3ad188SAdrian Chadd error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt, 10802b3ad188SAdrian Chadd arg, cookiep); 1081ce44a736SIan Lepore debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error, 10822b3ad188SAdrian Chadd name); 10832b3ad188SAdrian Chadd } else 10842b3ad188SAdrian Chadd #endif 10852b3ad188SAdrian Chadd { 10862b3ad188SAdrian Chadd error = isrc_add_handler(isrc, name, filt, hand, arg, flags, 10872b3ad188SAdrian Chadd cookiep); 1088ce44a736SIan Lepore debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name); 10892b3ad188SAdrian Chadd } 10902b3ad188SAdrian Chadd if (error != 0) 10912b3ad188SAdrian Chadd return (error); 10922b3ad188SAdrian Chadd 10932b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1094bff6be3eSSvatopluk Kraus error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data); 1095bff6be3eSSvatopluk Kraus if (error == 0) { 10962b3ad188SAdrian Chadd isrc->isrc_handlers++; 1097bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 1) 10982b3ad188SAdrian Chadd PIC_ENABLE_INTR(isrc->isrc_dev, isrc); 10992b3ad188SAdrian Chadd } 11002b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 1101bff6be3eSSvatopluk Kraus if (error != 0) 1102bff6be3eSSvatopluk Kraus intr_event_remove_handler(*cookiep); 1103bff6be3eSSvatopluk Kraus return (error); 11042b3ad188SAdrian Chadd } 11052b3ad188SAdrian Chadd 11062b3ad188SAdrian Chadd int 1107bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie) 11082b3ad188SAdrian Chadd { 11092b3ad188SAdrian Chadd int error; 1110bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1111bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1112895c8b1cSMichal Meloun u_int res_id; 11132b3ad188SAdrian Chadd 1114bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1115bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1116bff6be3eSSvatopluk Kraus 1117895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1118895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11192b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11202b3ad188SAdrian Chadd return (EINVAL); 1121bff6be3eSSvatopluk Kraus 1122c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1123c4263292SSvatopluk Kraus 1124169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11252b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11262b3ad188SAdrian Chadd if (isrc != cookie) 11272b3ad188SAdrian Chadd return (EINVAL); 11282b3ad188SAdrian Chadd 11292b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11302b3ad188SAdrian Chadd isrc->isrc_filter = NULL; 11312b3ad188SAdrian Chadd isrc->isrc_arg = NULL; 11322b3ad188SAdrian Chadd isrc->isrc_handlers = 0; 11332b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1134bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11352b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 11362b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11372b3ad188SAdrian Chadd return (0); 11382b3ad188SAdrian Chadd } 1139169e6abdSSvatopluk Kraus #endif 11402b3ad188SAdrian Chadd if (isrc != intr_handler_source(cookie)) 11412b3ad188SAdrian Chadd return (EINVAL); 11422b3ad188SAdrian Chadd 11432b3ad188SAdrian Chadd error = intr_event_remove_handler(cookie); 11442b3ad188SAdrian Chadd if (error == 0) { 11452b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11462b3ad188SAdrian Chadd isrc->isrc_handlers--; 1147bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 0) 11482b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1149bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11502b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11512b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11522b3ad188SAdrian Chadd } 11532b3ad188SAdrian Chadd return (error); 11542b3ad188SAdrian Chadd } 11552b3ad188SAdrian Chadd 11562b3ad188SAdrian Chadd int 1157bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie, 1158bff6be3eSSvatopluk Kraus const char *descr) 11592b3ad188SAdrian Chadd { 11602b3ad188SAdrian Chadd int error; 1161bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1162895c8b1cSMichal Meloun u_int res_id; 11632b3ad188SAdrian Chadd 1164bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1165bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1166bff6be3eSSvatopluk Kraus 1167895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1168895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11692b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11702b3ad188SAdrian Chadd return (EINVAL); 1171169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11722b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11732b3ad188SAdrian Chadd if (isrc != cookie) 11742b3ad188SAdrian Chadd return (EINVAL); 11752b3ad188SAdrian Chadd 11762b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11772b3ad188SAdrian Chadd isrc_update_name(isrc, descr); 11782b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11792b3ad188SAdrian Chadd return (0); 11802b3ad188SAdrian Chadd } 1181169e6abdSSvatopluk Kraus #endif 11822b3ad188SAdrian Chadd error = intr_event_describe_handler(isrc->isrc_event, cookie, descr); 11832b3ad188SAdrian Chadd if (error == 0) { 11842b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11852b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11862b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11872b3ad188SAdrian Chadd } 11882b3ad188SAdrian Chadd return (error); 11892b3ad188SAdrian Chadd } 11902b3ad188SAdrian Chadd 11912b3ad188SAdrian Chadd #ifdef SMP 11922b3ad188SAdrian Chadd int 1193bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu) 11942b3ad188SAdrian Chadd { 11952b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 1196895c8b1cSMichal Meloun u_int res_id; 11972b3ad188SAdrian Chadd 1198bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1199bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1200bff6be3eSSvatopluk Kraus 1201895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1202895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 12032b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 12042b3ad188SAdrian Chadd return (EINVAL); 1205169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 12062b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) 12072b3ad188SAdrian Chadd return (intr_isrc_assign_cpu(isrc, cpu)); 1208169e6abdSSvatopluk Kraus #endif 12092b3ad188SAdrian Chadd return (intr_event_bind(isrc->isrc_event, cpu)); 12102b3ad188SAdrian Chadd } 12112b3ad188SAdrian Chadd 12122b3ad188SAdrian Chadd /* 12132b3ad188SAdrian Chadd * Return the CPU that the next interrupt source should use. 12142b3ad188SAdrian Chadd * For now just returns the next CPU according to round-robin. 12152b3ad188SAdrian Chadd */ 12162b3ad188SAdrian Chadd u_int 12172b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask) 12182b3ad188SAdrian Chadd { 1219a92a2f00SAndrew Turner u_int cpu; 12202b3ad188SAdrian Chadd 1221a92a2f00SAndrew Turner KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__)); 1222a92a2f00SAndrew Turner if (!irq_assign_cpu || mp_ncpus == 1) { 1223a92a2f00SAndrew Turner cpu = PCPU_GET(cpuid); 1224a92a2f00SAndrew Turner 1225a92a2f00SAndrew Turner if (CPU_ISSET(cpu, cpumask)) 1226a92a2f00SAndrew Turner return (curcpu); 1227a92a2f00SAndrew Turner 1228a92a2f00SAndrew Turner return (CPU_FFS(cpumask) - 1); 1229a92a2f00SAndrew Turner } 12302b3ad188SAdrian Chadd 12312b3ad188SAdrian Chadd do { 12322b3ad188SAdrian Chadd last_cpu++; 12332b3ad188SAdrian Chadd if (last_cpu > mp_maxid) 12342b3ad188SAdrian Chadd last_cpu = 0; 12352b3ad188SAdrian Chadd } while (!CPU_ISSET(last_cpu, cpumask)); 12362b3ad188SAdrian Chadd return (last_cpu); 12372b3ad188SAdrian Chadd } 12382b3ad188SAdrian Chadd 1239dc425090SMitchell Horne #ifndef EARLY_AP_STARTUP 12402b3ad188SAdrian Chadd /* 12412b3ad188SAdrian Chadd * Distribute all the interrupt sources among the available 12422b3ad188SAdrian Chadd * CPUs once the AP's have been launched. 12432b3ad188SAdrian Chadd */ 12442b3ad188SAdrian Chadd static void 12452b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused) 12462b3ad188SAdrian Chadd { 12472b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 12482b3ad188SAdrian Chadd u_int i; 12492b3ad188SAdrian Chadd 12502b3ad188SAdrian Chadd if (mp_ncpus == 1) 12512b3ad188SAdrian Chadd return; 12522b3ad188SAdrian Chadd 12532b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1254dc425090SMitchell Horne irq_assign_cpu = true; 1255248f0cabSOleksandr Tymoshenko for (i = 0; i < intr_nirq; i++) { 12562b3ad188SAdrian Chadd isrc = irq_sources[i]; 12572b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0 || 1258cf55df9fSSvatopluk Kraus isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) 12592b3ad188SAdrian Chadd continue; 12602b3ad188SAdrian Chadd 12612b3ad188SAdrian Chadd if (isrc->isrc_event != NULL && 12622b3ad188SAdrian Chadd isrc->isrc_flags & INTR_ISRCF_BOUND && 12632b3ad188SAdrian Chadd isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1) 12642b3ad188SAdrian Chadd panic("%s: CPU inconsistency", __func__); 12652b3ad188SAdrian Chadd 12662b3ad188SAdrian Chadd if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0) 12672b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); /* start again */ 12682b3ad188SAdrian Chadd 12692b3ad188SAdrian Chadd /* 12702b3ad188SAdrian Chadd * We are in wicked position here if the following call fails 12712b3ad188SAdrian Chadd * for bound ISRC. The best thing we can do is to clear 12722b3ad188SAdrian Chadd * isrc_cpu so inconsistency with ie_cpu will be detectable. 12732b3ad188SAdrian Chadd */ 1274bff6be3eSSvatopluk Kraus if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0) 12752b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 12762b3ad188SAdrian Chadd } 12772b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12782b3ad188SAdrian Chadd } 12792b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL); 1280dc425090SMitchell Horne #endif /* !EARLY_AP_STARTUP */ 12812b3ad188SAdrian Chadd 12822b3ad188SAdrian Chadd #else 12832b3ad188SAdrian Chadd u_int 12842b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask) 12852b3ad188SAdrian Chadd { 12862b3ad188SAdrian Chadd 12872b3ad188SAdrian Chadd return (PCPU_GET(cpuid)); 12882b3ad188SAdrian Chadd } 1289dc425090SMitchell Horne #endif /* SMP */ 12902b3ad188SAdrian Chadd 12913fc155dcSAndrew Turner /* 1292895c8b1cSMichal Meloun * Allocate memory for new intr_map_data structure. 1293895c8b1cSMichal Meloun * Initialize common fields. 1294895c8b1cSMichal Meloun */ 1295895c8b1cSMichal Meloun struct intr_map_data * 1296895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags) 1297895c8b1cSMichal Meloun { 1298895c8b1cSMichal Meloun struct intr_map_data *data; 1299895c8b1cSMichal Meloun 1300895c8b1cSMichal Meloun data = malloc(len, M_INTRNG, flags); 1301895c8b1cSMichal Meloun data->type = type; 1302895c8b1cSMichal Meloun data->len = len; 1303895c8b1cSMichal Meloun return (data); 1304895c8b1cSMichal Meloun } 1305895c8b1cSMichal Meloun 1306895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data) 1307895c8b1cSMichal Meloun { 1308895c8b1cSMichal Meloun 1309895c8b1cSMichal Meloun free(data, M_INTRNG); 1310895c8b1cSMichal Meloun } 1311895c8b1cSMichal Meloun 1312895c8b1cSMichal Meloun /* 13133fc155dcSAndrew Turner * Register a MSI/MSI-X interrupt controller 13143fc155dcSAndrew Turner */ 13153fc155dcSAndrew Turner int 13163fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref) 13173fc155dcSAndrew Turner { 13183fc155dcSAndrew Turner struct intr_pic *pic; 13193fc155dcSAndrew Turner 13203fc155dcSAndrew Turner if (dev == NULL) 13213fc155dcSAndrew Turner return (EINVAL); 1322c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_MSI); 13233fc155dcSAndrew Turner if (pic == NULL) 13243fc155dcSAndrew Turner return (ENOMEM); 13253fc155dcSAndrew Turner 13263fc155dcSAndrew Turner debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 13273fc155dcSAndrew Turner device_get_nameunit(dev), dev, (uintmax_t)xref); 13283fc155dcSAndrew Turner return (0); 13293fc155dcSAndrew Turner } 13303fc155dcSAndrew Turner 13313fc155dcSAndrew Turner int 13323fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count, 13333fc155dcSAndrew Turner int maxcount, int *irqs) 13343fc155dcSAndrew Turner { 1335e707c8beSRuslan Bukin struct iommu_domain *domain; 13363fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13373fc155dcSAndrew Turner struct intr_pic *pic; 13383fc155dcSAndrew Turner device_t pdev; 1339895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 13403fc155dcSAndrew Turner int err, i; 13413fc155dcSAndrew Turner 1342c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13433fc155dcSAndrew Turner if (pic == NULL) 13443fc155dcSAndrew Turner return (ESRCH); 13453fc155dcSAndrew Turner 1346c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13473fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13483fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13493fc155dcSAndrew Turner 1350e707c8beSRuslan Bukin /* 1351e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1352e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1353e707c8beSRuslan Bukin */ 1354e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1355e707c8beSRuslan Bukin if (err != 0) 1356e707c8beSRuslan Bukin return (err); 1357e707c8beSRuslan Bukin 13583fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 13593fc155dcSAndrew Turner err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc); 1360895c8b1cSMichal Meloun if (err != 0) { 1361895c8b1cSMichal Meloun free(isrc, M_INTRNG); 1362895c8b1cSMichal Meloun return (err); 13633fc155dcSAndrew Turner } 13643fc155dcSAndrew Turner 1365895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1366e707c8beSRuslan Bukin isrc[i]->isrc_iommu = domain; 1367895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1368895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1369895c8b1cSMichal Meloun msi-> isrc = isrc[i]; 1370e707c8beSRuslan Bukin 1371895c8b1cSMichal Meloun irqs[i] = intr_map_irq(pic->pic_dev, xref, 1372895c8b1cSMichal Meloun (struct intr_map_data *)msi); 1373895c8b1cSMichal Meloun } 13743fc155dcSAndrew Turner free(isrc, M_INTRNG); 13753fc155dcSAndrew Turner 13763fc155dcSAndrew Turner return (err); 13773fc155dcSAndrew Turner } 13783fc155dcSAndrew Turner 13793fc155dcSAndrew Turner int 13803fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count, 13813fc155dcSAndrew Turner int *irqs) 13823fc155dcSAndrew Turner { 13833fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13843fc155dcSAndrew Turner struct intr_pic *pic; 1385609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 13863fc155dcSAndrew Turner int i, err; 13873fc155dcSAndrew Turner 1388c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13893fc155dcSAndrew Turner if (pic == NULL) 13903fc155dcSAndrew Turner return (ESRCH); 13913fc155dcSAndrew Turner 1392c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13933fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13943fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13953fc155dcSAndrew Turner 13963fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 13973fc155dcSAndrew Turner 1398609b0fe9SOleksandr Tymoshenko for (i = 0; i < count; i++) { 1399609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1400609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irqs[i]); 1401609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1402609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1403609b0fe9SOleksandr Tymoshenko irqs[i])); 1404609b0fe9SOleksandr Tymoshenko isrc[i] = msi->isrc; 1405609b0fe9SOleksandr Tymoshenko } 14063fc155dcSAndrew Turner 1407f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1408f32f0095SRuslan Bukin 14093fc155dcSAndrew Turner err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc); 1410895c8b1cSMichal Meloun 1411895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1412895c8b1cSMichal Meloun if (isrc[i] != NULL) 1413895c8b1cSMichal Meloun intr_unmap_irq(irqs[i]); 1414895c8b1cSMichal Meloun } 1415895c8b1cSMichal Meloun 14163fc155dcSAndrew Turner free(isrc, M_INTRNG); 14173fc155dcSAndrew Turner return (err); 14183fc155dcSAndrew Turner } 14193fc155dcSAndrew Turner 14203fc155dcSAndrew Turner int 14213fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq) 14223fc155dcSAndrew Turner { 1423e707c8beSRuslan Bukin struct iommu_domain *domain; 14243fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14253fc155dcSAndrew Turner struct intr_pic *pic; 14263fc155dcSAndrew Turner device_t pdev; 1427895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 14283fc155dcSAndrew Turner int err; 14293fc155dcSAndrew Turner 1430c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14313fc155dcSAndrew Turner if (pic == NULL) 14323fc155dcSAndrew Turner return (ESRCH); 14333fc155dcSAndrew Turner 1434c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14353fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14363fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14373fc155dcSAndrew Turner 1438e707c8beSRuslan Bukin /* 1439e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1440e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1441e707c8beSRuslan Bukin */ 1442e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1443e707c8beSRuslan Bukin if (err != 0) 1444e707c8beSRuslan Bukin return (err); 1445e707c8beSRuslan Bukin 14463fc155dcSAndrew Turner err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc); 14473fc155dcSAndrew Turner if (err != 0) 14483fc155dcSAndrew Turner return (err); 14493fc155dcSAndrew Turner 1450e707c8beSRuslan Bukin isrc->isrc_iommu = domain; 1451895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1452895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1453895c8b1cSMichal Meloun msi->isrc = isrc; 1454895c8b1cSMichal Meloun *irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi); 14553fc155dcSAndrew Turner return (0); 14563fc155dcSAndrew Turner } 14573fc155dcSAndrew Turner 14583fc155dcSAndrew Turner int 14593fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq) 14603fc155dcSAndrew Turner { 14613fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14623fc155dcSAndrew Turner struct intr_pic *pic; 1463609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 14643fc155dcSAndrew Turner int err; 14653fc155dcSAndrew Turner 1466c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14673fc155dcSAndrew Turner if (pic == NULL) 14683fc155dcSAndrew Turner return (ESRCH); 14693fc155dcSAndrew Turner 1470c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14713fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14723fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14733fc155dcSAndrew Turner 1474609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1475609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irq); 1476609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1477609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1478609b0fe9SOleksandr Tymoshenko irq)); 1479609b0fe9SOleksandr Tymoshenko isrc = msi->isrc; 1480895c8b1cSMichal Meloun if (isrc == NULL) { 1481895c8b1cSMichal Meloun intr_unmap_irq(irq); 14823fc155dcSAndrew Turner return (EINVAL); 1483895c8b1cSMichal Meloun } 14843fc155dcSAndrew Turner 1485f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1486f32f0095SRuslan Bukin 14873fc155dcSAndrew Turner err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc); 1488895c8b1cSMichal Meloun intr_unmap_irq(irq); 1489895c8b1cSMichal Meloun 14903fc155dcSAndrew Turner return (err); 14913fc155dcSAndrew Turner } 14923fc155dcSAndrew Turner 14933fc155dcSAndrew Turner int 14943fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq, 14953fc155dcSAndrew Turner uint64_t *addr, uint32_t *data) 14963fc155dcSAndrew Turner { 14973fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14983fc155dcSAndrew Turner struct intr_pic *pic; 14993fc155dcSAndrew Turner int err; 15003fc155dcSAndrew Turner 1501c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 15023fc155dcSAndrew Turner if (pic == NULL) 15033fc155dcSAndrew Turner return (ESRCH); 15043fc155dcSAndrew Turner 1505c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 15063fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 15073fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 15083fc155dcSAndrew Turner 1509895c8b1cSMichal Meloun isrc = intr_map_get_isrc(irq); 15103fc155dcSAndrew Turner if (isrc == NULL) 15113fc155dcSAndrew Turner return (EINVAL); 15123fc155dcSAndrew Turner 15133fc155dcSAndrew Turner err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data); 1514e707c8beSRuslan Bukin 1515e707c8beSRuslan Bukin #ifdef IOMMU 1516e707c8beSRuslan Bukin if (isrc->isrc_iommu != NULL) 1517e707c8beSRuslan Bukin iommu_translate_msi(isrc->isrc_iommu, addr); 1518e707c8beSRuslan Bukin #endif 1519e707c8beSRuslan Bukin 15203fc155dcSAndrew Turner return (err); 15213fc155dcSAndrew Turner } 15223fc155dcSAndrew Turner 15232b3ad188SAdrian Chadd void dosoftints(void); 15242b3ad188SAdrian Chadd void 15252b3ad188SAdrian Chadd dosoftints(void) 15262b3ad188SAdrian Chadd { 15272b3ad188SAdrian Chadd } 15282b3ad188SAdrian Chadd 15292b3ad188SAdrian Chadd #ifdef SMP 15302b3ad188SAdrian Chadd /* 15312b3ad188SAdrian Chadd * Init interrupt controller on another CPU. 15322b3ad188SAdrian Chadd */ 15332b3ad188SAdrian Chadd void 15342b3ad188SAdrian Chadd intr_pic_init_secondary(void) 15352b3ad188SAdrian Chadd { 15362b3ad188SAdrian Chadd 15372b3ad188SAdrian Chadd /* 15382b3ad188SAdrian Chadd * QQQ: Only root PIC is aware of other CPUs ??? 15392b3ad188SAdrian Chadd */ 15405b70c08cSSvatopluk Kraus KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 15412b3ad188SAdrian Chadd 15422b3ad188SAdrian Chadd //mtx_lock(&isrc_table_lock); 15435b70c08cSSvatopluk Kraus PIC_INIT_SECONDARY(intr_irq_root_dev); 15442b3ad188SAdrian Chadd //mtx_unlock(&isrc_table_lock); 15452b3ad188SAdrian Chadd } 15462b3ad188SAdrian Chadd #endif 15472b3ad188SAdrian Chadd 15482b3ad188SAdrian Chadd #ifdef DDB 15492b3ad188SAdrian Chadd DB_SHOW_COMMAND(irqs, db_show_irqs) 15502b3ad188SAdrian Chadd { 15512b3ad188SAdrian Chadd u_int i, irqsum; 1552bff6be3eSSvatopluk Kraus u_long num; 15532b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 15542b3ad188SAdrian Chadd 1555248f0cabSOleksandr Tymoshenko for (irqsum = 0, i = 0; i < intr_nirq; i++) { 15562b3ad188SAdrian Chadd isrc = irq_sources[i]; 15572b3ad188SAdrian Chadd if (isrc == NULL) 15582b3ad188SAdrian Chadd continue; 15592b3ad188SAdrian Chadd 1560bff6be3eSSvatopluk Kraus num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0; 15612b3ad188SAdrian Chadd db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i, 15622b3ad188SAdrian Chadd isrc->isrc_name, isrc->isrc_cpu.__bits[0], 1563bff6be3eSSvatopluk Kraus isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num); 1564bff6be3eSSvatopluk Kraus irqsum += num; 15652b3ad188SAdrian Chadd } 15662b3ad188SAdrian Chadd db_printf("irq total %u\n", irqsum); 15672b3ad188SAdrian Chadd } 15682b3ad188SAdrian Chadd #endif 1569895c8b1cSMichal Meloun 1570895c8b1cSMichal Meloun /* 1571895c8b1cSMichal Meloun * Interrupt mapping table functions. 1572895c8b1cSMichal Meloun * 1573895c8b1cSMichal Meloun * Please, keep this part separately, it can be transformed to 1574895c8b1cSMichal Meloun * extension of standard resources. 1575895c8b1cSMichal Meloun */ 1576895c8b1cSMichal Meloun struct intr_map_entry 1577895c8b1cSMichal Meloun { 1578895c8b1cSMichal Meloun device_t dev; 1579895c8b1cSMichal Meloun intptr_t xref; 1580895c8b1cSMichal Meloun struct intr_map_data *map_data; 1581895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1582895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1583895c8b1cSMichal Meloun /*int flags */ 1584895c8b1cSMichal Meloun }; 1585895c8b1cSMichal Meloun 1586895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */ 1587248f0cabSOleksandr Tymoshenko static struct intr_map_entry **irq_map; 1588a3c7da3dSElliott Mitchell static u_int irq_map_count; 1589a3c7da3dSElliott Mitchell static u_int irq_map_first_free_idx; 1590895c8b1cSMichal Meloun static struct mtx irq_map_lock; 1591895c8b1cSMichal Meloun 1592895c8b1cSMichal Meloun static struct intr_irqsrc * 1593895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id) 1594895c8b1cSMichal Meloun { 1595895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1596895c8b1cSMichal Meloun 1597ecc8ccb4SAndrew Turner isrc = NULL; 1598895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1599ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1600895c8b1cSMichal Meloun isrc = irq_map[res_id]->isrc; 1601895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1602ecc8ccb4SAndrew Turner 1603895c8b1cSMichal Meloun return (isrc); 1604895c8b1cSMichal Meloun } 1605895c8b1cSMichal Meloun 1606895c8b1cSMichal Meloun static void 1607895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc) 1608895c8b1cSMichal Meloun { 1609895c8b1cSMichal Meloun 1610895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1611ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1612895c8b1cSMichal Meloun irq_map[res_id]->isrc = isrc; 1613895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1614895c8b1cSMichal Meloun } 1615895c8b1cSMichal Meloun 1616895c8b1cSMichal Meloun /* 1617895c8b1cSMichal Meloun * Get a copy of intr_map_entry data 1618895c8b1cSMichal Meloun */ 1619609b0fe9SOleksandr Tymoshenko static struct intr_map_data * 1620609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id) 1621609b0fe9SOleksandr Tymoshenko { 1622609b0fe9SOleksandr Tymoshenko struct intr_map_data *data; 1623609b0fe9SOleksandr Tymoshenko 1624609b0fe9SOleksandr Tymoshenko data = NULL; 1625609b0fe9SOleksandr Tymoshenko mtx_lock(&irq_map_lock); 1626609b0fe9SOleksandr Tymoshenko if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1627609b0fe9SOleksandr Tymoshenko panic("Attempt to copy invalid resource id: %u\n", res_id); 1628609b0fe9SOleksandr Tymoshenko data = irq_map[res_id]->map_data; 1629609b0fe9SOleksandr Tymoshenko mtx_unlock(&irq_map_lock); 1630609b0fe9SOleksandr Tymoshenko 1631609b0fe9SOleksandr Tymoshenko return (data); 1632609b0fe9SOleksandr Tymoshenko } 1633609b0fe9SOleksandr Tymoshenko 1634609b0fe9SOleksandr Tymoshenko /* 1635609b0fe9SOleksandr Tymoshenko * Get a copy of intr_map_entry data 1636609b0fe9SOleksandr Tymoshenko */ 1637895c8b1cSMichal Meloun static void 1638895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref, 1639895c8b1cSMichal Meloun struct intr_map_data **data) 1640895c8b1cSMichal Meloun { 1641895c8b1cSMichal Meloun size_t len; 1642895c8b1cSMichal Meloun 1643895c8b1cSMichal Meloun len = 0; 1644895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1645895c8b1cSMichal Meloun if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1646895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1647895c8b1cSMichal Meloun if (irq_map[res_id]->map_data != NULL) 1648895c8b1cSMichal Meloun len = irq_map[res_id]->map_data->len; 1649895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1650895c8b1cSMichal Meloun 1651895c8b1cSMichal Meloun if (len == 0) 1652895c8b1cSMichal Meloun *data = NULL; 1653895c8b1cSMichal Meloun else 1654895c8b1cSMichal Meloun *data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO); 1655895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1656895c8b1cSMichal Meloun if (irq_map[res_id] == NULL) 1657895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1658895c8b1cSMichal Meloun if (len != 0) { 1659895c8b1cSMichal Meloun if (len != irq_map[res_id]->map_data->len) 1660895c8b1cSMichal Meloun panic("Resource id: %u has changed.\n", res_id); 1661895c8b1cSMichal Meloun memcpy(*data, irq_map[res_id]->map_data, len); 1662895c8b1cSMichal Meloun } 1663895c8b1cSMichal Meloun *map_dev = irq_map[res_id]->dev; 1664895c8b1cSMichal Meloun *map_xref = irq_map[res_id]->xref; 1665895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1666895c8b1cSMichal Meloun } 1667895c8b1cSMichal Meloun 1668895c8b1cSMichal Meloun /* 1669895c8b1cSMichal Meloun * Allocate and fill new entry in irq_map table. 1670895c8b1cSMichal Meloun */ 1671895c8b1cSMichal Meloun u_int 1672895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data) 1673895c8b1cSMichal Meloun { 1674895c8b1cSMichal Meloun u_int i; 1675895c8b1cSMichal Meloun struct intr_map_entry *entry; 1676895c8b1cSMichal Meloun 1677895c8b1cSMichal Meloun /* Prepare new entry first. */ 1678895c8b1cSMichal Meloun entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO); 1679895c8b1cSMichal Meloun 1680895c8b1cSMichal Meloun entry->dev = dev; 1681895c8b1cSMichal Meloun entry->xref = xref; 1682895c8b1cSMichal Meloun entry->map_data = data; 1683895c8b1cSMichal Meloun entry->isrc = NULL; 1684895c8b1cSMichal Meloun 1685895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1686895c8b1cSMichal Meloun for (i = irq_map_first_free_idx; i < irq_map_count; i++) { 1687895c8b1cSMichal Meloun if (irq_map[i] == NULL) { 1688895c8b1cSMichal Meloun irq_map[i] = entry; 1689895c8b1cSMichal Meloun irq_map_first_free_idx = i + 1; 1690895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1691895c8b1cSMichal Meloun return (i); 1692895c8b1cSMichal Meloun } 1693895c8b1cSMichal Meloun } 1694895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1695895c8b1cSMichal Meloun 1696895c8b1cSMichal Meloun /* XXX Expand irq_map table */ 1697895c8b1cSMichal Meloun panic("IRQ mapping table is full."); 1698895c8b1cSMichal Meloun } 1699895c8b1cSMichal Meloun 1700895c8b1cSMichal Meloun /* 1701895c8b1cSMichal Meloun * Remove and free mapping entry. 1702895c8b1cSMichal Meloun */ 1703895c8b1cSMichal Meloun void 1704895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id) 1705895c8b1cSMichal Meloun { 1706895c8b1cSMichal Meloun struct intr_map_entry *entry; 1707895c8b1cSMichal Meloun 1708895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1709895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) 1710895c8b1cSMichal Meloun panic("Attempt to unmap invalid resource id: %u\n", res_id); 1711895c8b1cSMichal Meloun entry = irq_map[res_id]; 1712895c8b1cSMichal Meloun irq_map[res_id] = NULL; 1713895c8b1cSMichal Meloun irq_map_first_free_idx = res_id; 1714895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1715895c8b1cSMichal Meloun intr_free_intr_map_data(entry->map_data); 1716895c8b1cSMichal Meloun free(entry, M_INTRNG); 1717895c8b1cSMichal Meloun } 1718895c8b1cSMichal Meloun 1719895c8b1cSMichal Meloun /* 1720895c8b1cSMichal Meloun * Clone mapping entry. 1721895c8b1cSMichal Meloun */ 1722895c8b1cSMichal Meloun u_int 1723895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id) 1724895c8b1cSMichal Meloun { 1725895c8b1cSMichal Meloun device_t map_dev; 1726895c8b1cSMichal Meloun intptr_t map_xref; 1727895c8b1cSMichal Meloun struct intr_map_data *data; 1728895c8b1cSMichal Meloun 1729895c8b1cSMichal Meloun intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data); 1730895c8b1cSMichal Meloun return (intr_map_irq(map_dev, map_xref, data)); 1731895c8b1cSMichal Meloun } 1732895c8b1cSMichal Meloun 1733895c8b1cSMichal Meloun static void 1734895c8b1cSMichal Meloun intr_map_init(void *dummy __unused) 1735895c8b1cSMichal Meloun { 1736895c8b1cSMichal Meloun 1737895c8b1cSMichal Meloun mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF); 1738248f0cabSOleksandr Tymoshenko 1739248f0cabSOleksandr Tymoshenko irq_map_count = 2 * intr_nirq; 1740248f0cabSOleksandr Tymoshenko irq_map = mallocarray(irq_map_count, sizeof(struct intr_map_entry*), 1741248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 1742895c8b1cSMichal Meloun } 1743895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL); 1744