12b3ad188SAdrian Chadd /*- 2bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Svatopluk Kraus 3bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Michal Meloun 42b3ad188SAdrian Chadd * All rights reserved. 52b3ad188SAdrian Chadd * 62b3ad188SAdrian Chadd * Redistribution and use in source and binary forms, with or without 72b3ad188SAdrian Chadd * modification, are permitted provided that the following conditions 82b3ad188SAdrian Chadd * are met: 92b3ad188SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 102b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer. 112b3ad188SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 122b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 132b3ad188SAdrian Chadd * documentation and/or other materials provided with the distribution. 142b3ad188SAdrian Chadd * 152b3ad188SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 162b3ad188SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 172b3ad188SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 182b3ad188SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 192b3ad188SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 202b3ad188SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 212b3ad188SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 222b3ad188SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 232b3ad188SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 242b3ad188SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 252b3ad188SAdrian Chadd * SUCH DAMAGE. 262b3ad188SAdrian Chadd */ 272b3ad188SAdrian Chadd 282b3ad188SAdrian Chadd #include <sys/cdefs.h> 292b3ad188SAdrian Chadd __FBSDID("$FreeBSD$"); 302b3ad188SAdrian Chadd 312b3ad188SAdrian Chadd /* 322b3ad188SAdrian Chadd * New-style Interrupt Framework 332b3ad188SAdrian Chadd * 34895c8b1cSMichal Meloun * TODO: - add support for disconnected PICs. 35895c8b1cSMichal Meloun * - to support IPI (PPI) enabling on other CPUs if already started. 36895c8b1cSMichal Meloun * - to complete things for removable PICs. 372b3ad188SAdrian Chadd */ 382b3ad188SAdrian Chadd 392b3ad188SAdrian Chadd #include "opt_ddb.h" 40df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h" 412b3ad188SAdrian Chadd 422b3ad188SAdrian Chadd #include <sys/param.h> 432b3ad188SAdrian Chadd #include <sys/systm.h> 442b3ad188SAdrian Chadd #include <sys/kernel.h> 452b3ad188SAdrian Chadd #include <sys/syslog.h> 462b3ad188SAdrian Chadd #include <sys/malloc.h> 472b3ad188SAdrian Chadd #include <sys/proc.h> 482b3ad188SAdrian Chadd #include <sys/queue.h> 492b3ad188SAdrian Chadd #include <sys/bus.h> 502b3ad188SAdrian Chadd #include <sys/interrupt.h> 512b3ad188SAdrian Chadd #include <sys/conf.h> 522b3ad188SAdrian Chadd #include <sys/cpuset.h> 536b42a1f4SAndrew Turner #include <sys/rman.h> 542b3ad188SAdrian Chadd #include <sys/sched.h> 552b3ad188SAdrian Chadd #include <sys/smp.h> 56*9ed01c32SGleb Smirnoff #include <sys/vmmeter.h> 57df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 58df7a2251SAndrew Turner #include <sys/pmckern.h> 59df7a2251SAndrew Turner #endif 60df7a2251SAndrew Turner 612b3ad188SAdrian Chadd #include <machine/atomic.h> 622b3ad188SAdrian Chadd #include <machine/intr.h> 632b3ad188SAdrian Chadd #include <machine/cpu.h> 642b3ad188SAdrian Chadd #include <machine/smp.h> 652b3ad188SAdrian Chadd #include <machine/stdarg.h> 662b3ad188SAdrian Chadd 672b3ad188SAdrian Chadd #ifdef DDB 682b3ad188SAdrian Chadd #include <ddb/ddb.h> 692b3ad188SAdrian Chadd #endif 702b3ad188SAdrian Chadd 712b3ad188SAdrian Chadd #include "pic_if.h" 723fc155dcSAndrew Turner #include "msi_if.h" 732b3ad188SAdrian Chadd 742b3ad188SAdrian Chadd #define INTRNAME_LEN (2*MAXCOMLEN + 1) 752b3ad188SAdrian Chadd 762b3ad188SAdrian Chadd #ifdef DEBUG 772b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__); \ 782b3ad188SAdrian Chadd printf(fmt,##args); } while (0) 792b3ad188SAdrian Chadd #else 802b3ad188SAdrian Chadd #define debugf(fmt, args...) 812b3ad188SAdrian Chadd #endif 822b3ad188SAdrian Chadd 832b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG); 842b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling"); 852b3ad188SAdrian Chadd 862b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */ 872b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf); 882b3ad188SAdrian Chadd 892b3ad188SAdrian Chadd /* Root interrupt controller stuff. */ 905b70c08cSSvatopluk Kraus device_t intr_irq_root_dev; 912b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter; 922b3ad188SAdrian Chadd static void *irq_root_arg; 932b3ad188SAdrian Chadd static u_int irq_root_ipicount; 942b3ad188SAdrian Chadd 95d1605cdaSAndrew Turner struct intr_pic_child { 96d1605cdaSAndrew Turner SLIST_ENTRY(intr_pic_child) pc_next; 97d1605cdaSAndrew Turner struct intr_pic *pc_pic; 98d1605cdaSAndrew Turner intr_child_irq_filter_t *pc_filter; 99d1605cdaSAndrew Turner void *pc_filter_arg; 100d1605cdaSAndrew Turner uintptr_t pc_start; 101d1605cdaSAndrew Turner uintptr_t pc_length; 102d1605cdaSAndrew Turner }; 103d1605cdaSAndrew Turner 1042b3ad188SAdrian Chadd /* Interrupt controller definition. */ 1052b3ad188SAdrian Chadd struct intr_pic { 1062b3ad188SAdrian Chadd SLIST_ENTRY(intr_pic) pic_next; 1072b3ad188SAdrian Chadd intptr_t pic_xref; /* hardware identification */ 1082b3ad188SAdrian Chadd device_t pic_dev; 109c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */ 1103fc155dcSAndrew Turner #define FLAG_PIC (1 << 0) 1113fc155dcSAndrew Turner #define FLAG_MSI (1 << 1) 112c0d52370SAndrew Turner #define FLAG_TYPE_MASK (FLAG_PIC | FLAG_MSI) 1133fc155dcSAndrew Turner u_int pic_flags; 114d1605cdaSAndrew Turner struct mtx pic_child_lock; 115d1605cdaSAndrew Turner SLIST_HEAD(, intr_pic_child) pic_children; 1162b3ad188SAdrian Chadd }; 1172b3ad188SAdrian Chadd 1182b3ad188SAdrian Chadd static struct mtx pic_list_lock; 1192b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list; 1202b3ad188SAdrian Chadd 121c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags); 1222b3ad188SAdrian Chadd 1232b3ad188SAdrian Chadd /* Interrupt source definition. */ 1242b3ad188SAdrian Chadd static struct mtx isrc_table_lock; 1252b3ad188SAdrian Chadd static struct intr_irqsrc *irq_sources[NIRQ]; 1262b3ad188SAdrian Chadd u_int irq_next_free; 1272b3ad188SAdrian Chadd 1282b3ad188SAdrian Chadd #ifdef SMP 1292b3ad188SAdrian Chadd static boolean_t irq_assign_cpu = FALSE; 1302b3ad188SAdrian Chadd #endif 1312b3ad188SAdrian Chadd 1322b3ad188SAdrian Chadd /* 1332b3ad188SAdrian Chadd * - 2 counters for each I/O interrupt. 1342b3ad188SAdrian Chadd * - MAXCPU counters for each IPI counters for SMP. 1352b3ad188SAdrian Chadd */ 1362b3ad188SAdrian Chadd #ifdef SMP 1372b3ad188SAdrian Chadd #define INTRCNT_COUNT (NIRQ * 2 + INTR_IPI_COUNT * MAXCPU) 1382b3ad188SAdrian Chadd #else 1392b3ad188SAdrian Chadd #define INTRCNT_COUNT (NIRQ * 2) 1402b3ad188SAdrian Chadd #endif 1412b3ad188SAdrian Chadd 1422b3ad188SAdrian Chadd /* Data for MI statistics reporting. */ 1432b3ad188SAdrian Chadd u_long intrcnt[INTRCNT_COUNT]; 1442b3ad188SAdrian Chadd char intrnames[INTRCNT_COUNT * INTRNAME_LEN]; 1452b3ad188SAdrian Chadd size_t sintrcnt = sizeof(intrcnt); 1462b3ad188SAdrian Chadd size_t sintrnames = sizeof(intrnames); 1472b3ad188SAdrian Chadd static u_int intrcnt_index; 1482b3ad188SAdrian Chadd 149895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id); 150895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc); 151609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id); 152895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref, 153895c8b1cSMichal Meloun struct intr_map_data **data); 154895c8b1cSMichal Meloun 1552b3ad188SAdrian Chadd /* 1562b3ad188SAdrian Chadd * Interrupt framework initialization routine. 1572b3ad188SAdrian Chadd */ 1582b3ad188SAdrian Chadd static void 1592b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused) 1602b3ad188SAdrian Chadd { 1612b3ad188SAdrian Chadd 1622b3ad188SAdrian Chadd SLIST_INIT(&pic_list); 1632b3ad188SAdrian Chadd mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF); 1643fc155dcSAndrew Turner 1652b3ad188SAdrian Chadd mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF); 1662b3ad188SAdrian Chadd } 1672b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL); 1682b3ad188SAdrian Chadd 1692b3ad188SAdrian Chadd static void 1702b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index) 1712b3ad188SAdrian Chadd { 1722b3ad188SAdrian Chadd 1732b3ad188SAdrian Chadd snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s", 1742b3ad188SAdrian Chadd INTRNAME_LEN - 1, name); 1752b3ad188SAdrian Chadd } 1762b3ad188SAdrian Chadd 1772b3ad188SAdrian Chadd /* 1782b3ad188SAdrian Chadd * Update name for interrupt source with interrupt event. 1792b3ad188SAdrian Chadd */ 1802b3ad188SAdrian Chadd static void 1812b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc) 1822b3ad188SAdrian Chadd { 1832b3ad188SAdrian Chadd 1842b3ad188SAdrian Chadd /* QQQ: What about stray counter name? */ 1852b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 1862b3ad188SAdrian Chadd intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index); 1872b3ad188SAdrian Chadd } 1882b3ad188SAdrian Chadd 1892b3ad188SAdrian Chadd /* 1902b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counter increment. 1912b3ad188SAdrian Chadd */ 1922b3ad188SAdrian Chadd static inline void 1932b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc) 1942b3ad188SAdrian Chadd { 1952b3ad188SAdrian Chadd 196bff6be3eSSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_PPI) 197bff6be3eSSvatopluk Kraus atomic_add_long(&isrc->isrc_count[0], 1); 198bff6be3eSSvatopluk Kraus else 1992b3ad188SAdrian Chadd isrc->isrc_count[0]++; 2002b3ad188SAdrian Chadd } 2012b3ad188SAdrian Chadd 2022b3ad188SAdrian Chadd /* 2032b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt stray counter increment. 2042b3ad188SAdrian Chadd */ 2052b3ad188SAdrian Chadd static inline void 2062b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc) 2072b3ad188SAdrian Chadd { 2082b3ad188SAdrian Chadd 2092b3ad188SAdrian Chadd isrc->isrc_count[1]++; 2102b3ad188SAdrian Chadd } 2112b3ad188SAdrian Chadd 2122b3ad188SAdrian Chadd /* 2132b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt name update. 2142b3ad188SAdrian Chadd */ 2152b3ad188SAdrian Chadd static void 2162b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name) 2172b3ad188SAdrian Chadd { 2182b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 2192b3ad188SAdrian Chadd 2202b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2212b3ad188SAdrian Chadd 2222b3ad188SAdrian Chadd if (name != NULL) { 2232b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name); 2242b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2252b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name, 2262b3ad188SAdrian Chadd name); 2272b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2282b3ad188SAdrian Chadd } else { 2292b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name); 2302b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2312b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name); 2322b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2332b3ad188SAdrian Chadd } 2342b3ad188SAdrian Chadd } 2352b3ad188SAdrian Chadd 2362b3ad188SAdrian Chadd /* 2372b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counters setup. 2382b3ad188SAdrian Chadd */ 2392b3ad188SAdrian Chadd static void 2402b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc) 2412b3ad188SAdrian Chadd { 2422b3ad188SAdrian Chadd u_int index; 2432b3ad188SAdrian Chadd 2442b3ad188SAdrian Chadd /* 2452b3ad188SAdrian Chadd * XXX - it does not work well with removable controllers and 2462b3ad188SAdrian Chadd * interrupt sources !!! 2472b3ad188SAdrian Chadd */ 2482b3ad188SAdrian Chadd index = atomic_fetchadd_int(&intrcnt_index, 2); 2492b3ad188SAdrian Chadd isrc->isrc_index = index; 2502b3ad188SAdrian Chadd isrc->isrc_count = &intrcnt[index]; 2512b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 2522b3ad188SAdrian Chadd } 2532b3ad188SAdrian Chadd 254bff6be3eSSvatopluk Kraus /* 255bff6be3eSSvatopluk Kraus * Virtualization for interrupt source interrupt counters release. 256bff6be3eSSvatopluk Kraus */ 257bff6be3eSSvatopluk Kraus static void 258bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc) 259bff6be3eSSvatopluk Kraus { 260bff6be3eSSvatopluk Kraus 261bff6be3eSSvatopluk Kraus panic("%s: not implemented", __func__); 262bff6be3eSSvatopluk Kraus } 263bff6be3eSSvatopluk Kraus 2642b3ad188SAdrian Chadd #ifdef SMP 2652b3ad188SAdrian Chadd /* 2662b3ad188SAdrian Chadd * Virtualization for interrupt source IPI counters setup. 2672b3ad188SAdrian Chadd */ 2685b70c08cSSvatopluk Kraus u_long * 2695b70c08cSSvatopluk Kraus intr_ipi_setup_counters(const char *name) 2702b3ad188SAdrian Chadd { 2712b3ad188SAdrian Chadd u_int index, i; 2722b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 2732b3ad188SAdrian Chadd 2742b3ad188SAdrian Chadd index = atomic_fetchadd_int(&intrcnt_index, MAXCPU); 2752b3ad188SAdrian Chadd for (i = 0; i < MAXCPU; i++) { 2762b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name); 2772b3ad188SAdrian Chadd intrcnt_setname(str, index + i); 2782b3ad188SAdrian Chadd } 2795b70c08cSSvatopluk Kraus return (&intrcnt[index]); 2802b3ad188SAdrian Chadd } 2812b3ad188SAdrian Chadd #endif 2822b3ad188SAdrian Chadd 2832b3ad188SAdrian Chadd /* 2842b3ad188SAdrian Chadd * Main interrupt dispatch handler. It's called straight 2852b3ad188SAdrian Chadd * from the assembler, where CPU interrupt is served. 2862b3ad188SAdrian Chadd */ 2872b3ad188SAdrian Chadd void 2882b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf) 2892b3ad188SAdrian Chadd { 2902b3ad188SAdrian Chadd struct trapframe * oldframe; 2912b3ad188SAdrian Chadd struct thread * td; 2922b3ad188SAdrian Chadd 2932b3ad188SAdrian Chadd KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__)); 2942b3ad188SAdrian Chadd 2952b3ad188SAdrian Chadd PCPU_INC(cnt.v_intr); 2962b3ad188SAdrian Chadd critical_enter(); 2972b3ad188SAdrian Chadd td = curthread; 2982b3ad188SAdrian Chadd oldframe = td->td_intr_frame; 2992b3ad188SAdrian Chadd td->td_intr_frame = tf; 3002b3ad188SAdrian Chadd irq_root_filter(irq_root_arg); 3012b3ad188SAdrian Chadd td->td_intr_frame = oldframe; 3022b3ad188SAdrian Chadd critical_exit(); 303df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 304974692e3SAndrew Turner if (pmc_hook && TRAPF_USERMODE(tf) && 305974692e3SAndrew Turner (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN)) 306df7a2251SAndrew Turner pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf); 307df7a2251SAndrew Turner #endif 3082b3ad188SAdrian Chadd } 3092b3ad188SAdrian Chadd 310d1605cdaSAndrew Turner int 311d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq) 312d1605cdaSAndrew Turner { 313d1605cdaSAndrew Turner struct intr_pic_child *child; 314d1605cdaSAndrew Turner bool found; 315d1605cdaSAndrew Turner 316d1605cdaSAndrew Turner found = false; 317d1605cdaSAndrew Turner mtx_lock_spin(&parent->pic_child_lock); 318d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent->pic_children, pc_next) { 319d1605cdaSAndrew Turner if (child->pc_start <= irq && 320d1605cdaSAndrew Turner irq < (child->pc_start + child->pc_length)) { 321d1605cdaSAndrew Turner found = true; 322d1605cdaSAndrew Turner break; 323d1605cdaSAndrew Turner } 324d1605cdaSAndrew Turner } 325d1605cdaSAndrew Turner mtx_unlock_spin(&parent->pic_child_lock); 326d1605cdaSAndrew Turner 327d1605cdaSAndrew Turner if (found) 328d1605cdaSAndrew Turner return (child->pc_filter(child->pc_filter_arg, irq)); 329d1605cdaSAndrew Turner 330d1605cdaSAndrew Turner return (FILTER_STRAY); 331d1605cdaSAndrew Turner } 332d1605cdaSAndrew Turner 3332b3ad188SAdrian Chadd /* 3342b3ad188SAdrian Chadd * interrupt controller dispatch function for interrupts. It should 3352b3ad188SAdrian Chadd * be called straight from the interrupt controller, when associated interrupt 3362b3ad188SAdrian Chadd * source is learned. 3372b3ad188SAdrian Chadd */ 338bff6be3eSSvatopluk Kraus int 339bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf) 3402b3ad188SAdrian Chadd { 3412b3ad188SAdrian Chadd 3422b3ad188SAdrian Chadd KASSERT(isrc != NULL, ("%s: no source", __func__)); 3432b3ad188SAdrian Chadd 3442b3ad188SAdrian Chadd isrc_increment_count(isrc); 3452b3ad188SAdrian Chadd 3462b3ad188SAdrian Chadd #ifdef INTR_SOLO 3472b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 3482b3ad188SAdrian Chadd int error; 3492b3ad188SAdrian Chadd error = isrc->isrc_filter(isrc->isrc_arg, tf); 3502b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 3512b3ad188SAdrian Chadd if (error == FILTER_HANDLED) 352bff6be3eSSvatopluk Kraus return (0); 3532b3ad188SAdrian Chadd } else 3542b3ad188SAdrian Chadd #endif 3552b3ad188SAdrian Chadd if (isrc->isrc_event != NULL) { 3562b3ad188SAdrian Chadd if (intr_event_handle(isrc->isrc_event, tf) == 0) 357bff6be3eSSvatopluk Kraus return (0); 3582b3ad188SAdrian Chadd } 3592b3ad188SAdrian Chadd 3602b3ad188SAdrian Chadd isrc_increment_straycount(isrc); 361bff6be3eSSvatopluk Kraus return (EINVAL); 3622b3ad188SAdrian Chadd } 3632b3ad188SAdrian Chadd 3642b3ad188SAdrian Chadd /* 3652b3ad188SAdrian Chadd * Alloc unique interrupt number (resource handle) for interrupt source. 3662b3ad188SAdrian Chadd * 3672b3ad188SAdrian Chadd * There could be various strategies how to allocate free interrupt number 3682b3ad188SAdrian Chadd * (resource handle) for new interrupt source. 3692b3ad188SAdrian Chadd * 3702b3ad188SAdrian Chadd * 1. Handles are always allocated forward, so handles are not recycled 3712b3ad188SAdrian Chadd * immediately. However, if only one free handle left which is reused 3722b3ad188SAdrian Chadd * constantly... 3732b3ad188SAdrian Chadd */ 374bff6be3eSSvatopluk Kraus static inline int 375bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc) 3762b3ad188SAdrian Chadd { 3772b3ad188SAdrian Chadd u_int maxirqs, irq; 3782b3ad188SAdrian Chadd 3792b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 3802b3ad188SAdrian Chadd 3812b3ad188SAdrian Chadd maxirqs = nitems(irq_sources); 3822b3ad188SAdrian Chadd if (irq_next_free >= maxirqs) 3832b3ad188SAdrian Chadd return (ENOSPC); 3842b3ad188SAdrian Chadd 3852b3ad188SAdrian Chadd for (irq = irq_next_free; irq < maxirqs; irq++) { 3862b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 3872b3ad188SAdrian Chadd goto found; 3882b3ad188SAdrian Chadd } 3892b3ad188SAdrian Chadd for (irq = 0; irq < irq_next_free; irq++) { 3902b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 3912b3ad188SAdrian Chadd goto found; 3922b3ad188SAdrian Chadd } 3932b3ad188SAdrian Chadd 3942b3ad188SAdrian Chadd irq_next_free = maxirqs; 3952b3ad188SAdrian Chadd return (ENOSPC); 3962b3ad188SAdrian Chadd 3972b3ad188SAdrian Chadd found: 3982b3ad188SAdrian Chadd isrc->isrc_irq = irq; 3992b3ad188SAdrian Chadd irq_sources[irq] = isrc; 4002b3ad188SAdrian Chadd 4012b3ad188SAdrian Chadd irq_next_free = irq + 1; 4022b3ad188SAdrian Chadd if (irq_next_free >= maxirqs) 4032b3ad188SAdrian Chadd irq_next_free = 0; 4042b3ad188SAdrian Chadd return (0); 4052b3ad188SAdrian Chadd } 406bff6be3eSSvatopluk Kraus 4072b3ad188SAdrian Chadd /* 4082b3ad188SAdrian Chadd * Free unique interrupt number (resource handle) from interrupt source. 4092b3ad188SAdrian Chadd */ 410bff6be3eSSvatopluk Kraus static inline int 4112b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc) 4122b3ad188SAdrian Chadd { 4132b3ad188SAdrian Chadd 414bff6be3eSSvatopluk Kraus mtx_assert(&isrc_table_lock, MA_OWNED); 4152b3ad188SAdrian Chadd 416bff6be3eSSvatopluk Kraus if (isrc->isrc_irq >= nitems(irq_sources)) 4172b3ad188SAdrian Chadd return (EINVAL); 418bff6be3eSSvatopluk Kraus if (irq_sources[isrc->isrc_irq] != isrc) 4192b3ad188SAdrian Chadd return (EINVAL); 4202b3ad188SAdrian Chadd 4212b3ad188SAdrian Chadd irq_sources[isrc->isrc_irq] = NULL; 4228442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 4232b3ad188SAdrian Chadd return (0); 4242b3ad188SAdrian Chadd } 425bff6be3eSSvatopluk Kraus 4262b3ad188SAdrian Chadd /* 427bff6be3eSSvatopluk Kraus * Initialize interrupt source and register it into global interrupt table. 4282b3ad188SAdrian Chadd */ 429bff6be3eSSvatopluk Kraus int 430bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags, 431bff6be3eSSvatopluk Kraus const char *fmt, ...) 4322b3ad188SAdrian Chadd { 433bff6be3eSSvatopluk Kraus int error; 434bff6be3eSSvatopluk Kraus va_list ap; 4352b3ad188SAdrian Chadd 436bff6be3eSSvatopluk Kraus bzero(isrc, sizeof(struct intr_irqsrc)); 437bff6be3eSSvatopluk Kraus isrc->isrc_dev = dev; 4388442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 439bff6be3eSSvatopluk Kraus isrc->isrc_flags = flags; 4402b3ad188SAdrian Chadd 441bff6be3eSSvatopluk Kraus va_start(ap, fmt); 442bff6be3eSSvatopluk Kraus vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap); 443bff6be3eSSvatopluk Kraus va_end(ap); 444bff6be3eSSvatopluk Kraus 445bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 446bff6be3eSSvatopluk Kraus error = isrc_alloc_irq(isrc); 447bff6be3eSSvatopluk Kraus if (error != 0) { 448bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 449bff6be3eSSvatopluk Kraus return (error); 4502b3ad188SAdrian Chadd } 451bff6be3eSSvatopluk Kraus /* 452bff6be3eSSvatopluk Kraus * Setup interrupt counters, but not for IPI sources. Those are setup 453bff6be3eSSvatopluk Kraus * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust 454bff6be3eSSvatopluk Kraus * our counter pool. 455bff6be3eSSvatopluk Kraus */ 456bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 457bff6be3eSSvatopluk Kraus isrc_setup_counters(isrc); 458bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 459bff6be3eSSvatopluk Kraus return (0); 4602b3ad188SAdrian Chadd } 4612b3ad188SAdrian Chadd 4622b3ad188SAdrian Chadd /* 463bff6be3eSSvatopluk Kraus * Deregister interrupt source from global interrupt table. 464bff6be3eSSvatopluk Kraus */ 465bff6be3eSSvatopluk Kraus int 466bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc) 467bff6be3eSSvatopluk Kraus { 468bff6be3eSSvatopluk Kraus int error; 469bff6be3eSSvatopluk Kraus 470bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 471bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 472bff6be3eSSvatopluk Kraus isrc_release_counters(isrc); 473bff6be3eSSvatopluk Kraus error = isrc_free_irq(isrc); 474bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 475bff6be3eSSvatopluk Kraus return (error); 476bff6be3eSSvatopluk Kraus } 477bff6be3eSSvatopluk Kraus 4785b613c19SSvatopluk Kraus #ifdef SMP 4795b613c19SSvatopluk Kraus /* 4805b613c19SSvatopluk Kraus * A support function for a PIC to decide if provided ISRC should be inited 4815b613c19SSvatopluk Kraus * on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of 4825b613c19SSvatopluk Kraus * struct intr_irqsrc is the following: 4835b613c19SSvatopluk Kraus * 4845b613c19SSvatopluk Kraus * If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus 4855b613c19SSvatopluk Kraus * set in isrc_cpu. If not, the ISRC should be inited on every cpu and 4865b613c19SSvatopluk Kraus * isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct. 4875b613c19SSvatopluk Kraus */ 4885b613c19SSvatopluk Kraus bool 4895b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu) 4905b613c19SSvatopluk Kraus { 4915b613c19SSvatopluk Kraus 4925b613c19SSvatopluk Kraus if (isrc->isrc_handlers == 0) 4935b613c19SSvatopluk Kraus return (false); 4945b613c19SSvatopluk Kraus if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0) 4955b613c19SSvatopluk Kraus return (false); 4965b613c19SSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_BOUND) 4975b613c19SSvatopluk Kraus return (CPU_ISSET(cpu, &isrc->isrc_cpu)); 4985b613c19SSvatopluk Kraus 4995b613c19SSvatopluk Kraus CPU_SET(cpu, &isrc->isrc_cpu); 5005b613c19SSvatopluk Kraus return (true); 5015b613c19SSvatopluk Kraus } 5025b613c19SSvatopluk Kraus #endif 5035b613c19SSvatopluk Kraus 5042b3ad188SAdrian Chadd #ifdef INTR_SOLO 5052b3ad188SAdrian Chadd /* 5062b3ad188SAdrian Chadd * Setup filter into interrupt source. 5072b3ad188SAdrian Chadd */ 5082b3ad188SAdrian Chadd static int 5092b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name, 5102b3ad188SAdrian Chadd intr_irq_filter_t *filter, void *arg, void **cookiep) 5112b3ad188SAdrian Chadd { 5122b3ad188SAdrian Chadd 5132b3ad188SAdrian Chadd if (filter == NULL) 5142b3ad188SAdrian Chadd return (EINVAL); 5152b3ad188SAdrian Chadd 5162b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 5172b3ad188SAdrian Chadd /* 5182b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 5192b3ad188SAdrian Chadd * how we handle interrupt sources. 5202b3ad188SAdrian Chadd */ 5212b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 5222b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5232b3ad188SAdrian Chadd return (EBUSY); 5242b3ad188SAdrian Chadd } 5252b3ad188SAdrian Chadd isrc->isrc_filter = filter; 5262b3ad188SAdrian Chadd isrc->isrc_arg = arg; 5272b3ad188SAdrian Chadd isrc_update_name(isrc, name); 5282b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5292b3ad188SAdrian Chadd 5302b3ad188SAdrian Chadd *cookiep = isrc; 5312b3ad188SAdrian Chadd return (0); 5322b3ad188SAdrian Chadd } 5332b3ad188SAdrian Chadd #endif 5342b3ad188SAdrian Chadd 5352b3ad188SAdrian Chadd /* 5362b3ad188SAdrian Chadd * Interrupt source pre_ithread method for MI interrupt framework. 5372b3ad188SAdrian Chadd */ 5382b3ad188SAdrian Chadd static void 5392b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg) 5402b3ad188SAdrian Chadd { 5412b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5422b3ad188SAdrian Chadd 5432b3ad188SAdrian Chadd PIC_PRE_ITHREAD(isrc->isrc_dev, isrc); 5442b3ad188SAdrian Chadd } 5452b3ad188SAdrian Chadd 5462b3ad188SAdrian Chadd /* 5472b3ad188SAdrian Chadd * Interrupt source post_ithread method for MI interrupt framework. 5482b3ad188SAdrian Chadd */ 5492b3ad188SAdrian Chadd static void 5502b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg) 5512b3ad188SAdrian Chadd { 5522b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5532b3ad188SAdrian Chadd 5542b3ad188SAdrian Chadd PIC_POST_ITHREAD(isrc->isrc_dev, isrc); 5552b3ad188SAdrian Chadd } 5562b3ad188SAdrian Chadd 5572b3ad188SAdrian Chadd /* 5582b3ad188SAdrian Chadd * Interrupt source post_filter method for MI interrupt framework. 5592b3ad188SAdrian Chadd */ 5602b3ad188SAdrian Chadd static void 5612b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg) 5622b3ad188SAdrian Chadd { 5632b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5642b3ad188SAdrian Chadd 5652b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 5662b3ad188SAdrian Chadd } 5672b3ad188SAdrian Chadd 5682b3ad188SAdrian Chadd /* 5692b3ad188SAdrian Chadd * Interrupt source assign_cpu method for MI interrupt framework. 5702b3ad188SAdrian Chadd */ 5712b3ad188SAdrian Chadd static int 5722b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu) 5732b3ad188SAdrian Chadd { 5742b3ad188SAdrian Chadd #ifdef SMP 5752b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 5762b3ad188SAdrian Chadd int error; 5772b3ad188SAdrian Chadd 5785b70c08cSSvatopluk Kraus if (isrc->isrc_dev != intr_irq_root_dev) 5792b3ad188SAdrian Chadd return (EINVAL); 5802b3ad188SAdrian Chadd 5812b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 5822b3ad188SAdrian Chadd if (cpu == NOCPU) { 5832b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 5842b3ad188SAdrian Chadd isrc->isrc_flags &= ~INTR_ISRCF_BOUND; 5852b3ad188SAdrian Chadd } else { 5862b3ad188SAdrian Chadd CPU_SETOF(cpu, &isrc->isrc_cpu); 5872b3ad188SAdrian Chadd isrc->isrc_flags |= INTR_ISRCF_BOUND; 5882b3ad188SAdrian Chadd } 5892b3ad188SAdrian Chadd 5902b3ad188SAdrian Chadd /* 5912b3ad188SAdrian Chadd * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or 5922b3ad188SAdrian Chadd * re-balance it to another CPU or enable it on more CPUs. However, 5932b3ad188SAdrian Chadd * PIC is expected to change isrc_cpu appropriately to keep us well 594e3043798SPedro F. Giffuni * informed if the call is successful. 5952b3ad188SAdrian Chadd */ 5962b3ad188SAdrian Chadd if (irq_assign_cpu) { 597bff6be3eSSvatopluk Kraus error = PIC_BIND_INTR(isrc->isrc_dev, isrc); 5982b3ad188SAdrian Chadd if (error) { 5992b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6002b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6012b3ad188SAdrian Chadd return (error); 6022b3ad188SAdrian Chadd } 6032b3ad188SAdrian Chadd } 6042b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6052b3ad188SAdrian Chadd return (0); 6062b3ad188SAdrian Chadd #else 6072b3ad188SAdrian Chadd return (EOPNOTSUPP); 6082b3ad188SAdrian Chadd #endif 6092b3ad188SAdrian Chadd } 6102b3ad188SAdrian Chadd 6112b3ad188SAdrian Chadd /* 6122b3ad188SAdrian Chadd * Create interrupt event for interrupt source. 6132b3ad188SAdrian Chadd */ 6142b3ad188SAdrian Chadd static int 6152b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc) 6162b3ad188SAdrian Chadd { 6172b3ad188SAdrian Chadd struct intr_event *ie; 6182b3ad188SAdrian Chadd int error; 6192b3ad188SAdrian Chadd 6202b3ad188SAdrian Chadd error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq, 6212b3ad188SAdrian Chadd intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter, 6222b3ad188SAdrian Chadd intr_isrc_assign_cpu, "%s:", isrc->isrc_name); 6232b3ad188SAdrian Chadd if (error) 6242b3ad188SAdrian Chadd return (error); 6252b3ad188SAdrian Chadd 6262b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6272b3ad188SAdrian Chadd /* 6282b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 6292b3ad188SAdrian Chadd * how we handle interrupt sources. Let contested event wins. 6302b3ad188SAdrian Chadd */ 631169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 6322b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 633169e6abdSSvatopluk Kraus #else 634169e6abdSSvatopluk Kraus if (isrc->isrc_event != NULL) { 635169e6abdSSvatopluk Kraus #endif 6362b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6372b3ad188SAdrian Chadd intr_event_destroy(ie); 6382b3ad188SAdrian Chadd return (isrc->isrc_event != NULL ? EBUSY : 0); 6392b3ad188SAdrian Chadd } 6402b3ad188SAdrian Chadd isrc->isrc_event = ie; 6412b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6422b3ad188SAdrian Chadd 6432b3ad188SAdrian Chadd return (0); 6442b3ad188SAdrian Chadd } 6452b3ad188SAdrian Chadd #ifdef notyet 6462b3ad188SAdrian Chadd /* 6472b3ad188SAdrian Chadd * Destroy interrupt event for interrupt source. 6482b3ad188SAdrian Chadd */ 6492b3ad188SAdrian Chadd static void 6502b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc) 6512b3ad188SAdrian Chadd { 6522b3ad188SAdrian Chadd struct intr_event *ie; 6532b3ad188SAdrian Chadd 6542b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6552b3ad188SAdrian Chadd ie = isrc->isrc_event; 6562b3ad188SAdrian Chadd isrc->isrc_event = NULL; 6572b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6582b3ad188SAdrian Chadd 6592b3ad188SAdrian Chadd if (ie != NULL) 6602b3ad188SAdrian Chadd intr_event_destroy(ie); 6612b3ad188SAdrian Chadd } 6622b3ad188SAdrian Chadd #endif 6632b3ad188SAdrian Chadd /* 6642b3ad188SAdrian Chadd * Add handler to interrupt source. 6652b3ad188SAdrian Chadd */ 6662b3ad188SAdrian Chadd static int 6672b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name, 6682b3ad188SAdrian Chadd driver_filter_t filter, driver_intr_t handler, void *arg, 6692b3ad188SAdrian Chadd enum intr_type flags, void **cookiep) 6702b3ad188SAdrian Chadd { 6712b3ad188SAdrian Chadd int error; 6722b3ad188SAdrian Chadd 6732b3ad188SAdrian Chadd if (isrc->isrc_event == NULL) { 6742b3ad188SAdrian Chadd error = isrc_event_create(isrc); 6752b3ad188SAdrian Chadd if (error) 6762b3ad188SAdrian Chadd return (error); 6772b3ad188SAdrian Chadd } 6782b3ad188SAdrian Chadd 6792b3ad188SAdrian Chadd error = intr_event_add_handler(isrc->isrc_event, name, filter, handler, 6802b3ad188SAdrian Chadd arg, intr_priority(flags), flags, cookiep); 6812b3ad188SAdrian Chadd if (error == 0) { 6822b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6832b3ad188SAdrian Chadd intrcnt_updatename(isrc); 6842b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6852b3ad188SAdrian Chadd } 6862b3ad188SAdrian Chadd 6872b3ad188SAdrian Chadd return (error); 6882b3ad188SAdrian Chadd } 6892b3ad188SAdrian Chadd 6902b3ad188SAdrian Chadd /* 6912b3ad188SAdrian Chadd * Lookup interrupt controller locked. 6922b3ad188SAdrian Chadd */ 693bff6be3eSSvatopluk Kraus static inline struct intr_pic * 694c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags) 6952b3ad188SAdrian Chadd { 6962b3ad188SAdrian Chadd struct intr_pic *pic; 6972b3ad188SAdrian Chadd 6982b3ad188SAdrian Chadd mtx_assert(&pic_list_lock, MA_OWNED); 6992b3ad188SAdrian Chadd 7004be58cbaSSvatopluk Kraus if (dev == NULL && xref == 0) 7014be58cbaSSvatopluk Kraus return (NULL); 7024be58cbaSSvatopluk Kraus 7034be58cbaSSvatopluk Kraus /* Note that pic->pic_dev is never NULL on registered PIC. */ 7042b3ad188SAdrian Chadd SLIST_FOREACH(pic, &pic_list, pic_next) { 705c0d52370SAndrew Turner if ((pic->pic_flags & FLAG_TYPE_MASK) != 706c0d52370SAndrew Turner (flags & FLAG_TYPE_MASK)) 707c0d52370SAndrew Turner continue; 708c0d52370SAndrew Turner 7094be58cbaSSvatopluk Kraus if (dev == NULL) { 7104be58cbaSSvatopluk Kraus if (xref == pic->pic_xref) 7114be58cbaSSvatopluk Kraus return (pic); 7124be58cbaSSvatopluk Kraus } else if (xref == 0 || pic->pic_xref == 0) { 7134be58cbaSSvatopluk Kraus if (dev == pic->pic_dev) 7144be58cbaSSvatopluk Kraus return (pic); 7154be58cbaSSvatopluk Kraus } else if (xref == pic->pic_xref && dev == pic->pic_dev) 7162b3ad188SAdrian Chadd return (pic); 7172b3ad188SAdrian Chadd } 7182b3ad188SAdrian Chadd return (NULL); 7192b3ad188SAdrian Chadd } 7202b3ad188SAdrian Chadd 7212b3ad188SAdrian Chadd /* 7222b3ad188SAdrian Chadd * Lookup interrupt controller. 7232b3ad188SAdrian Chadd */ 7242b3ad188SAdrian Chadd static struct intr_pic * 725c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags) 7262b3ad188SAdrian Chadd { 7272b3ad188SAdrian Chadd struct intr_pic *pic; 7282b3ad188SAdrian Chadd 7292b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 730c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7312b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7322b3ad188SAdrian Chadd return (pic); 7332b3ad188SAdrian Chadd } 7342b3ad188SAdrian Chadd 7352b3ad188SAdrian Chadd /* 7362b3ad188SAdrian Chadd * Create interrupt controller. 7372b3ad188SAdrian Chadd */ 7382b3ad188SAdrian Chadd static struct intr_pic * 739c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags) 7402b3ad188SAdrian Chadd { 7412b3ad188SAdrian Chadd struct intr_pic *pic; 7422b3ad188SAdrian Chadd 7432b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 744c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7452b3ad188SAdrian Chadd if (pic != NULL) { 7462b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7472b3ad188SAdrian Chadd return (pic); 7482b3ad188SAdrian Chadd } 7492b3ad188SAdrian Chadd pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO); 750b48c6083SAndrew Turner if (pic == NULL) { 751b48c6083SAndrew Turner mtx_unlock(&pic_list_lock); 752b48c6083SAndrew Turner return (NULL); 753b48c6083SAndrew Turner } 7542b3ad188SAdrian Chadd pic->pic_xref = xref; 7552b3ad188SAdrian Chadd pic->pic_dev = dev; 756c0d52370SAndrew Turner pic->pic_flags = flags; 757d1605cdaSAndrew Turner mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN); 7582b3ad188SAdrian Chadd SLIST_INSERT_HEAD(&pic_list, pic, pic_next); 7592b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7602b3ad188SAdrian Chadd 7612b3ad188SAdrian Chadd return (pic); 7622b3ad188SAdrian Chadd } 7632b3ad188SAdrian Chadd #ifdef notyet 7642b3ad188SAdrian Chadd /* 7652b3ad188SAdrian Chadd * Destroy interrupt controller. 7662b3ad188SAdrian Chadd */ 7672b3ad188SAdrian Chadd static void 768c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags) 7692b3ad188SAdrian Chadd { 7702b3ad188SAdrian Chadd struct intr_pic *pic; 7712b3ad188SAdrian Chadd 7722b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 773c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7742b3ad188SAdrian Chadd if (pic == NULL) { 7752b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7762b3ad188SAdrian Chadd return; 7772b3ad188SAdrian Chadd } 7782b3ad188SAdrian Chadd SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next); 7792b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7802b3ad188SAdrian Chadd 7812b3ad188SAdrian Chadd free(pic, M_INTRNG); 7822b3ad188SAdrian Chadd } 7832b3ad188SAdrian Chadd #endif 7842b3ad188SAdrian Chadd /* 7852b3ad188SAdrian Chadd * Register interrupt controller. 7862b3ad188SAdrian Chadd */ 7879346e913SAndrew Turner struct intr_pic * 7882b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref) 7892b3ad188SAdrian Chadd { 7902b3ad188SAdrian Chadd struct intr_pic *pic; 7912b3ad188SAdrian Chadd 7924be58cbaSSvatopluk Kraus if (dev == NULL) 7939346e913SAndrew Turner return (NULL); 794c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_PIC); 7952b3ad188SAdrian Chadd if (pic == NULL) 7969346e913SAndrew Turner return (NULL); 7972b3ad188SAdrian Chadd 7984be58cbaSSvatopluk Kraus debugf("PIC %p registered for %s <dev %p, xref %x>\n", pic, 7994be58cbaSSvatopluk Kraus device_get_nameunit(dev), dev, xref); 8009346e913SAndrew Turner return (pic); 8012b3ad188SAdrian Chadd } 8022b3ad188SAdrian Chadd 8032b3ad188SAdrian Chadd /* 8042b3ad188SAdrian Chadd * Unregister interrupt controller. 8052b3ad188SAdrian Chadd */ 8062b3ad188SAdrian Chadd int 807bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref) 8082b3ad188SAdrian Chadd { 8092b3ad188SAdrian Chadd 8102b3ad188SAdrian Chadd panic("%s: not implemented", __func__); 8112b3ad188SAdrian Chadd } 8122b3ad188SAdrian Chadd 8132b3ad188SAdrian Chadd /* 8142b3ad188SAdrian Chadd * Mark interrupt controller (itself) as a root one. 8152b3ad188SAdrian Chadd * 8162b3ad188SAdrian Chadd * Note that only an interrupt controller can really know its position 8172b3ad188SAdrian Chadd * in interrupt controller's tree. So root PIC must claim itself as a root. 8182b3ad188SAdrian Chadd * 8192b3ad188SAdrian Chadd * In FDT case, according to ePAPR approved version 1.1 from 08 April 2011, 8202b3ad188SAdrian Chadd * page 30: 8212b3ad188SAdrian Chadd * "The root of the interrupt tree is determined when traversal 8222b3ad188SAdrian Chadd * of the interrupt tree reaches an interrupt controller node without 8232b3ad188SAdrian Chadd * an interrupts property and thus no explicit interrupt parent." 8242b3ad188SAdrian Chadd */ 8252b3ad188SAdrian Chadd int 8262b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter, 8272b3ad188SAdrian Chadd void *arg, u_int ipicount) 8282b3ad188SAdrian Chadd { 8293fc155dcSAndrew Turner struct intr_pic *pic; 8302b3ad188SAdrian Chadd 831c0d52370SAndrew Turner pic = pic_lookup(dev, xref, FLAG_PIC); 8323fc155dcSAndrew Turner if (pic == NULL) { 8332b3ad188SAdrian Chadd device_printf(dev, "not registered\n"); 8342b3ad188SAdrian Chadd return (EINVAL); 8352b3ad188SAdrian Chadd } 8363fc155dcSAndrew Turner 837c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 8383fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 8393fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 8403fc155dcSAndrew Turner 8412b3ad188SAdrian Chadd if (filter == NULL) { 8422b3ad188SAdrian Chadd device_printf(dev, "filter missing\n"); 8432b3ad188SAdrian Chadd return (EINVAL); 8442b3ad188SAdrian Chadd } 8452b3ad188SAdrian Chadd 8462b3ad188SAdrian Chadd /* 8472b3ad188SAdrian Chadd * Only one interrupt controllers could be on the root for now. 8482b3ad188SAdrian Chadd * Note that we further suppose that there is not threaded interrupt 8492b3ad188SAdrian Chadd * routine (handler) on the root. See intr_irq_handler(). 8502b3ad188SAdrian Chadd */ 8515b70c08cSSvatopluk Kraus if (intr_irq_root_dev != NULL) { 8522b3ad188SAdrian Chadd device_printf(dev, "another root already set\n"); 8532b3ad188SAdrian Chadd return (EBUSY); 8542b3ad188SAdrian Chadd } 8552b3ad188SAdrian Chadd 8565b70c08cSSvatopluk Kraus intr_irq_root_dev = dev; 8572b3ad188SAdrian Chadd irq_root_filter = filter; 8582b3ad188SAdrian Chadd irq_root_arg = arg; 8592b3ad188SAdrian Chadd irq_root_ipicount = ipicount; 8602b3ad188SAdrian Chadd 8612b3ad188SAdrian Chadd debugf("irq root set to %s\n", device_get_nameunit(dev)); 8622b3ad188SAdrian Chadd return (0); 8632b3ad188SAdrian Chadd } 8642b3ad188SAdrian Chadd 865d1605cdaSAndrew Turner /* 866d1605cdaSAndrew Turner * Add a handler to manage a sub range of a parents interrupts. 867d1605cdaSAndrew Turner */ 868d1605cdaSAndrew Turner struct intr_pic * 869d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic, 870d1605cdaSAndrew Turner intr_child_irq_filter_t *filter, void *arg, uintptr_t start, 871d1605cdaSAndrew Turner uintptr_t length) 872d1605cdaSAndrew Turner { 873d1605cdaSAndrew Turner struct intr_pic *parent_pic; 874d1605cdaSAndrew Turner struct intr_pic_child *newchild; 875d1605cdaSAndrew Turner #ifdef INVARIANTS 876d1605cdaSAndrew Turner struct intr_pic_child *child; 877d1605cdaSAndrew Turner #endif 878d1605cdaSAndrew Turner 879c0d52370SAndrew Turner /* Find the parent PIC */ 880c0d52370SAndrew Turner parent_pic = pic_lookup(parent, 0, FLAG_PIC); 881d1605cdaSAndrew Turner if (parent_pic == NULL) 882d1605cdaSAndrew Turner return (NULL); 883d1605cdaSAndrew Turner 884d1605cdaSAndrew Turner newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO); 885d1605cdaSAndrew Turner newchild->pc_pic = pic; 886d1605cdaSAndrew Turner newchild->pc_filter = filter; 887d1605cdaSAndrew Turner newchild->pc_filter_arg = arg; 888d1605cdaSAndrew Turner newchild->pc_start = start; 889d1605cdaSAndrew Turner newchild->pc_length = length; 890d1605cdaSAndrew Turner 891d1605cdaSAndrew Turner mtx_lock_spin(&parent_pic->pic_child_lock); 892d1605cdaSAndrew Turner #ifdef INVARIANTS 893d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) { 894d1605cdaSAndrew Turner KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice", 895d1605cdaSAndrew Turner __func__)); 896d1605cdaSAndrew Turner } 897d1605cdaSAndrew Turner #endif 898d1605cdaSAndrew Turner SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next); 899d1605cdaSAndrew Turner mtx_unlock_spin(&parent_pic->pic_child_lock); 900d1605cdaSAndrew Turner 901d1605cdaSAndrew Turner return (pic); 902d1605cdaSAndrew Turner } 903d1605cdaSAndrew Turner 904895c8b1cSMichal Meloun static int 905895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data, 906895c8b1cSMichal Meloun struct intr_irqsrc **isrc) 9072b3ad188SAdrian Chadd { 908bff6be3eSSvatopluk Kraus struct intr_pic *pic; 909895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 910bff6be3eSSvatopluk Kraus 911bff6be3eSSvatopluk Kraus if (data == NULL) 912bff6be3eSSvatopluk Kraus return (EINVAL); 913bff6be3eSSvatopluk Kraus 914c0d52370SAndrew Turner pic = pic_lookup(dev, xref, 915c0d52370SAndrew Turner (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC); 91615adccc6SSvatopluk Kraus if (pic == NULL) 917bff6be3eSSvatopluk Kraus return (ESRCH); 918bff6be3eSSvatopluk Kraus 919895c8b1cSMichal Meloun switch (data->type) { 920895c8b1cSMichal Meloun case INTR_MAP_DATA_MSI: 921c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 922895c8b1cSMichal Meloun ("%s: Found a non-MSI controller: %s", __func__, 923895c8b1cSMichal Meloun device_get_name(pic->pic_dev))); 924895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)data; 925895c8b1cSMichal Meloun *isrc = msi->isrc; 926895c8b1cSMichal Meloun return (0); 927895c8b1cSMichal Meloun 928895c8b1cSMichal Meloun default: 929c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 9303fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 9313fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 932895c8b1cSMichal Meloun return (PIC_MAP_INTR(pic->pic_dev, data, isrc)); 9333fc155dcSAndrew Turner 934895c8b1cSMichal Meloun } 935895c8b1cSMichal Meloun } 936895c8b1cSMichal Meloun 937895c8b1cSMichal Meloun int 938895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res) 939895c8b1cSMichal Meloun { 940895c8b1cSMichal Meloun device_t map_dev; 941895c8b1cSMichal Meloun intptr_t map_xref; 942895c8b1cSMichal Meloun struct intr_map_data *data; 943895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 944895c8b1cSMichal Meloun u_int res_id; 945895c8b1cSMichal Meloun int error; 946895c8b1cSMichal Meloun 947895c8b1cSMichal Meloun KASSERT(rman_get_start(res) == rman_get_end(res), 948895c8b1cSMichal Meloun ("%s: more interrupts in resource", __func__)); 949895c8b1cSMichal Meloun 950895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 951895c8b1cSMichal Meloun if (intr_map_get_isrc(res_id) != NULL) 952895c8b1cSMichal Meloun panic("Attempt to double activation of resource id: %u\n", 953895c8b1cSMichal Meloun res_id); 954895c8b1cSMichal Meloun intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data); 955895c8b1cSMichal Meloun error = intr_resolve_irq(map_dev, map_xref, data, &isrc); 956895c8b1cSMichal Meloun if (error != 0) { 957895c8b1cSMichal Meloun free(data, M_INTRNG); 958895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 959895c8b1cSMichal Meloun /* if (error == EINVAL) return(0); */ 960bff6be3eSSvatopluk Kraus return (error); 961bff6be3eSSvatopluk Kraus } 962895c8b1cSMichal Meloun intr_map_set_isrc(res_id, isrc); 963895c8b1cSMichal Meloun rman_set_virtual(res, data); 964895c8b1cSMichal Meloun return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data)); 965bff6be3eSSvatopluk Kraus } 966bff6be3eSSvatopluk Kraus 967bff6be3eSSvatopluk Kraus int 968895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res) 969bff6be3eSSvatopluk Kraus { 970bff6be3eSSvatopluk Kraus struct intr_map_data *data; 971bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 972895c8b1cSMichal Meloun u_int res_id; 973895c8b1cSMichal Meloun int error; 974bff6be3eSSvatopluk Kraus 975bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 976bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 977bff6be3eSSvatopluk Kraus 978895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 979895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 980bff6be3eSSvatopluk Kraus if (isrc == NULL) 981895c8b1cSMichal Meloun panic("Attempt to deactivate non-active resource id: %u\n", 982895c8b1cSMichal Meloun res_id); 983bff6be3eSSvatopluk Kraus 984c4263292SSvatopluk Kraus data = rman_get_virtual(res); 985895c8b1cSMichal Meloun error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data); 986895c8b1cSMichal Meloun intr_map_set_isrc(res_id, NULL); 987895c8b1cSMichal Meloun rman_set_virtual(res, NULL); 988895c8b1cSMichal Meloun free(data, M_INTRNG); 989895c8b1cSMichal Meloun return (error); 990bff6be3eSSvatopluk Kraus } 991bff6be3eSSvatopluk Kraus 992bff6be3eSSvatopluk Kraus int 993bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt, 994bff6be3eSSvatopluk Kraus driver_intr_t hand, void *arg, int flags, void **cookiep) 995bff6be3eSSvatopluk Kraus { 996bff6be3eSSvatopluk Kraus int error; 997bff6be3eSSvatopluk Kraus struct intr_map_data *data; 998bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 999bff6be3eSSvatopluk Kraus const char *name; 1000895c8b1cSMichal Meloun u_int res_id; 1001bff6be3eSSvatopluk Kraus 1002bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1003bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1004bff6be3eSSvatopluk Kraus 1005895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1006895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1007895c8b1cSMichal Meloun if (isrc == NULL) { 1008895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1009bff6be3eSSvatopluk Kraus return (EINVAL); 1010895c8b1cSMichal Meloun } 10112b3ad188SAdrian Chadd 1012c4263292SSvatopluk Kraus data = rman_get_virtual(res); 10132b3ad188SAdrian Chadd name = device_get_nameunit(dev); 10142b3ad188SAdrian Chadd 10152b3ad188SAdrian Chadd #ifdef INTR_SOLO 10162b3ad188SAdrian Chadd /* 1017e3043798SPedro F. Giffuni * Standard handling is done through MI interrupt framework. However, 10182b3ad188SAdrian Chadd * some interrupts could request solely own special handling. This 10192b3ad188SAdrian Chadd * non standard handling can be used for interrupt controllers without 10202b3ad188SAdrian Chadd * handler (filter only), so in case that interrupt controllers are 10212b3ad188SAdrian Chadd * chained, MI interrupt framework is called only in leaf controller. 10222b3ad188SAdrian Chadd * 10232b3ad188SAdrian Chadd * Note that root interrupt controller routine is served as well, 10242b3ad188SAdrian Chadd * however in intr_irq_handler(), i.e. main system dispatch routine. 10252b3ad188SAdrian Chadd */ 10262b3ad188SAdrian Chadd if (flags & INTR_SOLO && hand != NULL) { 10272b3ad188SAdrian Chadd debugf("irq %u cannot solo on %s\n", irq, name); 10282b3ad188SAdrian Chadd return (EINVAL); 10292b3ad188SAdrian Chadd } 10302b3ad188SAdrian Chadd 10312b3ad188SAdrian Chadd if (flags & INTR_SOLO) { 10322b3ad188SAdrian Chadd error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt, 10332b3ad188SAdrian Chadd arg, cookiep); 10342b3ad188SAdrian Chadd debugf("irq %u setup filter error %d on %s\n", irq, error, 10352b3ad188SAdrian Chadd name); 10362b3ad188SAdrian Chadd } else 10372b3ad188SAdrian Chadd #endif 10382b3ad188SAdrian Chadd { 10392b3ad188SAdrian Chadd error = isrc_add_handler(isrc, name, filt, hand, arg, flags, 10402b3ad188SAdrian Chadd cookiep); 10412b3ad188SAdrian Chadd debugf("irq %u add handler error %d on %s\n", irq, error, name); 10422b3ad188SAdrian Chadd } 10432b3ad188SAdrian Chadd if (error != 0) 10442b3ad188SAdrian Chadd return (error); 10452b3ad188SAdrian Chadd 10462b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1047bff6be3eSSvatopluk Kraus error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data); 1048bff6be3eSSvatopluk Kraus if (error == 0) { 10492b3ad188SAdrian Chadd isrc->isrc_handlers++; 1050bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 1) 10512b3ad188SAdrian Chadd PIC_ENABLE_INTR(isrc->isrc_dev, isrc); 10522b3ad188SAdrian Chadd } 10532b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 1054bff6be3eSSvatopluk Kraus if (error != 0) 1055bff6be3eSSvatopluk Kraus intr_event_remove_handler(*cookiep); 1056bff6be3eSSvatopluk Kraus return (error); 10572b3ad188SAdrian Chadd } 10582b3ad188SAdrian Chadd 10592b3ad188SAdrian Chadd int 1060bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie) 10612b3ad188SAdrian Chadd { 10622b3ad188SAdrian Chadd int error; 1063bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1064bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1065895c8b1cSMichal Meloun u_int res_id; 10662b3ad188SAdrian Chadd 1067bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1068bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1069bff6be3eSSvatopluk Kraus 1070895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1071895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 10722b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 10732b3ad188SAdrian Chadd return (EINVAL); 1074bff6be3eSSvatopluk Kraus 1075c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1076c4263292SSvatopluk Kraus 1077169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 10782b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 10792b3ad188SAdrian Chadd if (isrc != cookie) 10802b3ad188SAdrian Chadd return (EINVAL); 10812b3ad188SAdrian Chadd 10822b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 10832b3ad188SAdrian Chadd isrc->isrc_filter = NULL; 10842b3ad188SAdrian Chadd isrc->isrc_arg = NULL; 10852b3ad188SAdrian Chadd isrc->isrc_handlers = 0; 10862b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1087bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 10882b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 10892b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 10902b3ad188SAdrian Chadd return (0); 10912b3ad188SAdrian Chadd } 1092169e6abdSSvatopluk Kraus #endif 10932b3ad188SAdrian Chadd if (isrc != intr_handler_source(cookie)) 10942b3ad188SAdrian Chadd return (EINVAL); 10952b3ad188SAdrian Chadd 10962b3ad188SAdrian Chadd error = intr_event_remove_handler(cookie); 10972b3ad188SAdrian Chadd if (error == 0) { 10982b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 10992b3ad188SAdrian Chadd isrc->isrc_handlers--; 1100bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 0) 11012b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1102bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11032b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11042b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11052b3ad188SAdrian Chadd } 11062b3ad188SAdrian Chadd return (error); 11072b3ad188SAdrian Chadd } 11082b3ad188SAdrian Chadd 11092b3ad188SAdrian Chadd int 1110bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie, 1111bff6be3eSSvatopluk Kraus const char *descr) 11122b3ad188SAdrian Chadd { 11132b3ad188SAdrian Chadd int error; 1114bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1115895c8b1cSMichal Meloun u_int res_id; 11162b3ad188SAdrian Chadd 1117bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1118bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1119bff6be3eSSvatopluk Kraus 1120895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1121895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11222b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11232b3ad188SAdrian Chadd return (EINVAL); 1124169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11252b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11262b3ad188SAdrian Chadd if (isrc != cookie) 11272b3ad188SAdrian Chadd return (EINVAL); 11282b3ad188SAdrian Chadd 11292b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11302b3ad188SAdrian Chadd isrc_update_name(isrc, descr); 11312b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11322b3ad188SAdrian Chadd return (0); 11332b3ad188SAdrian Chadd } 1134169e6abdSSvatopluk Kraus #endif 11352b3ad188SAdrian Chadd error = intr_event_describe_handler(isrc->isrc_event, cookie, descr); 11362b3ad188SAdrian Chadd if (error == 0) { 11372b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11382b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11392b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11402b3ad188SAdrian Chadd } 11412b3ad188SAdrian Chadd return (error); 11422b3ad188SAdrian Chadd } 11432b3ad188SAdrian Chadd 11442b3ad188SAdrian Chadd #ifdef SMP 11452b3ad188SAdrian Chadd int 1146bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu) 11472b3ad188SAdrian Chadd { 11482b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 1149895c8b1cSMichal Meloun u_int res_id; 11502b3ad188SAdrian Chadd 1151bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1152bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1153bff6be3eSSvatopluk Kraus 1154895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1155895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11562b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11572b3ad188SAdrian Chadd return (EINVAL); 1158169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11592b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) 11602b3ad188SAdrian Chadd return (intr_isrc_assign_cpu(isrc, cpu)); 1161169e6abdSSvatopluk Kraus #endif 11622b3ad188SAdrian Chadd return (intr_event_bind(isrc->isrc_event, cpu)); 11632b3ad188SAdrian Chadd } 11642b3ad188SAdrian Chadd 11652b3ad188SAdrian Chadd /* 11662b3ad188SAdrian Chadd * Return the CPU that the next interrupt source should use. 11672b3ad188SAdrian Chadd * For now just returns the next CPU according to round-robin. 11682b3ad188SAdrian Chadd */ 11692b3ad188SAdrian Chadd u_int 11702b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask) 11712b3ad188SAdrian Chadd { 11722b3ad188SAdrian Chadd 11732b3ad188SAdrian Chadd if (!irq_assign_cpu || mp_ncpus == 1) 11742b3ad188SAdrian Chadd return (PCPU_GET(cpuid)); 11752b3ad188SAdrian Chadd 11762b3ad188SAdrian Chadd do { 11772b3ad188SAdrian Chadd last_cpu++; 11782b3ad188SAdrian Chadd if (last_cpu > mp_maxid) 11792b3ad188SAdrian Chadd last_cpu = 0; 11802b3ad188SAdrian Chadd } while (!CPU_ISSET(last_cpu, cpumask)); 11812b3ad188SAdrian Chadd return (last_cpu); 11822b3ad188SAdrian Chadd } 11832b3ad188SAdrian Chadd 11842b3ad188SAdrian Chadd /* 11852b3ad188SAdrian Chadd * Distribute all the interrupt sources among the available 11862b3ad188SAdrian Chadd * CPUs once the AP's have been launched. 11872b3ad188SAdrian Chadd */ 11882b3ad188SAdrian Chadd static void 11892b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused) 11902b3ad188SAdrian Chadd { 11912b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 11922b3ad188SAdrian Chadd u_int i; 11932b3ad188SAdrian Chadd 11942b3ad188SAdrian Chadd if (mp_ncpus == 1) 11952b3ad188SAdrian Chadd return; 11962b3ad188SAdrian Chadd 11972b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11982b3ad188SAdrian Chadd irq_assign_cpu = TRUE; 11992b3ad188SAdrian Chadd for (i = 0; i < NIRQ; i++) { 12002b3ad188SAdrian Chadd isrc = irq_sources[i]; 12012b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0 || 1202cf55df9fSSvatopluk Kraus isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) 12032b3ad188SAdrian Chadd continue; 12042b3ad188SAdrian Chadd 12052b3ad188SAdrian Chadd if (isrc->isrc_event != NULL && 12062b3ad188SAdrian Chadd isrc->isrc_flags & INTR_ISRCF_BOUND && 12072b3ad188SAdrian Chadd isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1) 12082b3ad188SAdrian Chadd panic("%s: CPU inconsistency", __func__); 12092b3ad188SAdrian Chadd 12102b3ad188SAdrian Chadd if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0) 12112b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); /* start again */ 12122b3ad188SAdrian Chadd 12132b3ad188SAdrian Chadd /* 12142b3ad188SAdrian Chadd * We are in wicked position here if the following call fails 12152b3ad188SAdrian Chadd * for bound ISRC. The best thing we can do is to clear 12162b3ad188SAdrian Chadd * isrc_cpu so inconsistency with ie_cpu will be detectable. 12172b3ad188SAdrian Chadd */ 1218bff6be3eSSvatopluk Kraus if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0) 12192b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 12202b3ad188SAdrian Chadd } 12212b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12222b3ad188SAdrian Chadd } 12232b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL); 12242b3ad188SAdrian Chadd 12252b3ad188SAdrian Chadd #else 12262b3ad188SAdrian Chadd u_int 12272b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask) 12282b3ad188SAdrian Chadd { 12292b3ad188SAdrian Chadd 12302b3ad188SAdrian Chadd return (PCPU_GET(cpuid)); 12312b3ad188SAdrian Chadd } 12322b3ad188SAdrian Chadd #endif 12332b3ad188SAdrian Chadd 12343fc155dcSAndrew Turner /* 1235895c8b1cSMichal Meloun * Allocate memory for new intr_map_data structure. 1236895c8b1cSMichal Meloun * Initialize common fields. 1237895c8b1cSMichal Meloun */ 1238895c8b1cSMichal Meloun struct intr_map_data * 1239895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags) 1240895c8b1cSMichal Meloun { 1241895c8b1cSMichal Meloun struct intr_map_data *data; 1242895c8b1cSMichal Meloun 1243895c8b1cSMichal Meloun data = malloc(len, M_INTRNG, flags); 1244895c8b1cSMichal Meloun data->type = type; 1245895c8b1cSMichal Meloun data->len = len; 1246895c8b1cSMichal Meloun return (data); 1247895c8b1cSMichal Meloun } 1248895c8b1cSMichal Meloun 1249895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data) 1250895c8b1cSMichal Meloun { 1251895c8b1cSMichal Meloun 1252895c8b1cSMichal Meloun free(data, M_INTRNG); 1253895c8b1cSMichal Meloun } 1254895c8b1cSMichal Meloun 1255895c8b1cSMichal Meloun 1256895c8b1cSMichal Meloun /* 12573fc155dcSAndrew Turner * Register a MSI/MSI-X interrupt controller 12583fc155dcSAndrew Turner */ 12593fc155dcSAndrew Turner int 12603fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref) 12613fc155dcSAndrew Turner { 12623fc155dcSAndrew Turner struct intr_pic *pic; 12633fc155dcSAndrew Turner 12643fc155dcSAndrew Turner if (dev == NULL) 12653fc155dcSAndrew Turner return (EINVAL); 1266c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_MSI); 12673fc155dcSAndrew Turner if (pic == NULL) 12683fc155dcSAndrew Turner return (ENOMEM); 12693fc155dcSAndrew Turner 12703fc155dcSAndrew Turner debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 12713fc155dcSAndrew Turner device_get_nameunit(dev), dev, (uintmax_t)xref); 12723fc155dcSAndrew Turner return (0); 12733fc155dcSAndrew Turner } 12743fc155dcSAndrew Turner 12753fc155dcSAndrew Turner int 12763fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count, 12773fc155dcSAndrew Turner int maxcount, int *irqs) 12783fc155dcSAndrew Turner { 12793fc155dcSAndrew Turner struct intr_irqsrc **isrc; 12803fc155dcSAndrew Turner struct intr_pic *pic; 12813fc155dcSAndrew Turner device_t pdev; 1282895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 12833fc155dcSAndrew Turner int err, i; 12843fc155dcSAndrew Turner 1285c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 12863fc155dcSAndrew Turner if (pic == NULL) 12873fc155dcSAndrew Turner return (ESRCH); 12883fc155dcSAndrew Turner 1289c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 12903fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 12913fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 12923fc155dcSAndrew Turner 12933fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 12943fc155dcSAndrew Turner err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc); 1295895c8b1cSMichal Meloun if (err != 0) { 1296895c8b1cSMichal Meloun free(isrc, M_INTRNG); 1297895c8b1cSMichal Meloun return (err); 12983fc155dcSAndrew Turner } 12993fc155dcSAndrew Turner 1300895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1301895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1302895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1303895c8b1cSMichal Meloun msi-> isrc = isrc[i]; 1304895c8b1cSMichal Meloun irqs[i] = intr_map_irq(pic->pic_dev, xref, 1305895c8b1cSMichal Meloun (struct intr_map_data *)msi); 1306895c8b1cSMichal Meloun 1307895c8b1cSMichal Meloun } 13083fc155dcSAndrew Turner free(isrc, M_INTRNG); 13093fc155dcSAndrew Turner 13103fc155dcSAndrew Turner return (err); 13113fc155dcSAndrew Turner } 13123fc155dcSAndrew Turner 13133fc155dcSAndrew Turner int 13143fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count, 13153fc155dcSAndrew Turner int *irqs) 13163fc155dcSAndrew Turner { 13173fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13183fc155dcSAndrew Turner struct intr_pic *pic; 1319609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 13203fc155dcSAndrew Turner int i, err; 13213fc155dcSAndrew Turner 1322c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13233fc155dcSAndrew Turner if (pic == NULL) 13243fc155dcSAndrew Turner return (ESRCH); 13253fc155dcSAndrew Turner 1326c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13273fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13283fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13293fc155dcSAndrew Turner 13303fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 13313fc155dcSAndrew Turner 1332609b0fe9SOleksandr Tymoshenko for (i = 0; i < count; i++) { 1333609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1334609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irqs[i]); 1335609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1336609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1337609b0fe9SOleksandr Tymoshenko irqs[i])); 1338609b0fe9SOleksandr Tymoshenko isrc[i] = msi->isrc; 1339609b0fe9SOleksandr Tymoshenko } 13403fc155dcSAndrew Turner 13413fc155dcSAndrew Turner err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc); 1342895c8b1cSMichal Meloun 1343895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1344895c8b1cSMichal Meloun if (isrc[i] != NULL) 1345895c8b1cSMichal Meloun intr_unmap_irq(irqs[i]); 1346895c8b1cSMichal Meloun } 1347895c8b1cSMichal Meloun 13483fc155dcSAndrew Turner free(isrc, M_INTRNG); 13493fc155dcSAndrew Turner return (err); 13503fc155dcSAndrew Turner } 13513fc155dcSAndrew Turner 13523fc155dcSAndrew Turner int 13533fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq) 13543fc155dcSAndrew Turner { 13553fc155dcSAndrew Turner struct intr_irqsrc *isrc; 13563fc155dcSAndrew Turner struct intr_pic *pic; 13573fc155dcSAndrew Turner device_t pdev; 1358895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 13593fc155dcSAndrew Turner int err; 13603fc155dcSAndrew Turner 1361c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13623fc155dcSAndrew Turner if (pic == NULL) 13633fc155dcSAndrew Turner return (ESRCH); 13643fc155dcSAndrew Turner 1365c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13663fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13673fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13683fc155dcSAndrew Turner 1369895c8b1cSMichal Meloun 13703fc155dcSAndrew Turner err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc); 13713fc155dcSAndrew Turner if (err != 0) 13723fc155dcSAndrew Turner return (err); 13733fc155dcSAndrew Turner 1374895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1375895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1376895c8b1cSMichal Meloun msi->isrc = isrc; 1377895c8b1cSMichal Meloun *irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi); 13783fc155dcSAndrew Turner return (0); 13793fc155dcSAndrew Turner } 13803fc155dcSAndrew Turner 13813fc155dcSAndrew Turner int 13823fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq) 13833fc155dcSAndrew Turner { 13843fc155dcSAndrew Turner struct intr_irqsrc *isrc; 13853fc155dcSAndrew Turner struct intr_pic *pic; 1386609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 13873fc155dcSAndrew Turner int err; 13883fc155dcSAndrew Turner 1389c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13903fc155dcSAndrew Turner if (pic == NULL) 13913fc155dcSAndrew Turner return (ESRCH); 13923fc155dcSAndrew Turner 1393c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13943fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13953fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13963fc155dcSAndrew Turner 1397609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1398609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irq); 1399609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1400609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1401609b0fe9SOleksandr Tymoshenko irq)); 1402609b0fe9SOleksandr Tymoshenko isrc = msi->isrc; 1403895c8b1cSMichal Meloun if (isrc == NULL) { 1404895c8b1cSMichal Meloun intr_unmap_irq(irq); 14053fc155dcSAndrew Turner return (EINVAL); 1406895c8b1cSMichal Meloun } 14073fc155dcSAndrew Turner 14083fc155dcSAndrew Turner err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc); 1409895c8b1cSMichal Meloun intr_unmap_irq(irq); 1410895c8b1cSMichal Meloun 14113fc155dcSAndrew Turner return (err); 14123fc155dcSAndrew Turner } 14133fc155dcSAndrew Turner 14143fc155dcSAndrew Turner int 14153fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq, 14163fc155dcSAndrew Turner uint64_t *addr, uint32_t *data) 14173fc155dcSAndrew Turner { 14183fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14193fc155dcSAndrew Turner struct intr_pic *pic; 14203fc155dcSAndrew Turner int err; 14213fc155dcSAndrew Turner 1422c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14233fc155dcSAndrew Turner if (pic == NULL) 14243fc155dcSAndrew Turner return (ESRCH); 14253fc155dcSAndrew Turner 1426c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14273fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14283fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14293fc155dcSAndrew Turner 1430895c8b1cSMichal Meloun isrc = intr_map_get_isrc(irq); 14313fc155dcSAndrew Turner if (isrc == NULL) 14323fc155dcSAndrew Turner return (EINVAL); 14333fc155dcSAndrew Turner 14343fc155dcSAndrew Turner err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data); 14353fc155dcSAndrew Turner return (err); 14363fc155dcSAndrew Turner } 14373fc155dcSAndrew Turner 14383fc155dcSAndrew Turner 14392b3ad188SAdrian Chadd void dosoftints(void); 14402b3ad188SAdrian Chadd void 14412b3ad188SAdrian Chadd dosoftints(void) 14422b3ad188SAdrian Chadd { 14432b3ad188SAdrian Chadd } 14442b3ad188SAdrian Chadd 14452b3ad188SAdrian Chadd #ifdef SMP 14462b3ad188SAdrian Chadd /* 14472b3ad188SAdrian Chadd * Init interrupt controller on another CPU. 14482b3ad188SAdrian Chadd */ 14492b3ad188SAdrian Chadd void 14502b3ad188SAdrian Chadd intr_pic_init_secondary(void) 14512b3ad188SAdrian Chadd { 14522b3ad188SAdrian Chadd 14532b3ad188SAdrian Chadd /* 14542b3ad188SAdrian Chadd * QQQ: Only root PIC is aware of other CPUs ??? 14552b3ad188SAdrian Chadd */ 14565b70c08cSSvatopluk Kraus KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 14572b3ad188SAdrian Chadd 14582b3ad188SAdrian Chadd //mtx_lock(&isrc_table_lock); 14595b70c08cSSvatopluk Kraus PIC_INIT_SECONDARY(intr_irq_root_dev); 14602b3ad188SAdrian Chadd //mtx_unlock(&isrc_table_lock); 14612b3ad188SAdrian Chadd } 14622b3ad188SAdrian Chadd #endif 14632b3ad188SAdrian Chadd 14642b3ad188SAdrian Chadd #ifdef DDB 14652b3ad188SAdrian Chadd DB_SHOW_COMMAND(irqs, db_show_irqs) 14662b3ad188SAdrian Chadd { 14672b3ad188SAdrian Chadd u_int i, irqsum; 1468bff6be3eSSvatopluk Kraus u_long num; 14692b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 14702b3ad188SAdrian Chadd 14712b3ad188SAdrian Chadd for (irqsum = 0, i = 0; i < NIRQ; i++) { 14722b3ad188SAdrian Chadd isrc = irq_sources[i]; 14732b3ad188SAdrian Chadd if (isrc == NULL) 14742b3ad188SAdrian Chadd continue; 14752b3ad188SAdrian Chadd 1476bff6be3eSSvatopluk Kraus num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0; 14772b3ad188SAdrian Chadd db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i, 14782b3ad188SAdrian Chadd isrc->isrc_name, isrc->isrc_cpu.__bits[0], 1479bff6be3eSSvatopluk Kraus isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num); 1480bff6be3eSSvatopluk Kraus irqsum += num; 14812b3ad188SAdrian Chadd } 14822b3ad188SAdrian Chadd db_printf("irq total %u\n", irqsum); 14832b3ad188SAdrian Chadd } 14842b3ad188SAdrian Chadd #endif 1485895c8b1cSMichal Meloun 1486895c8b1cSMichal Meloun /* 1487895c8b1cSMichal Meloun * Interrupt mapping table functions. 1488895c8b1cSMichal Meloun * 1489895c8b1cSMichal Meloun * Please, keep this part separately, it can be transformed to 1490895c8b1cSMichal Meloun * extension of standard resources. 1491895c8b1cSMichal Meloun */ 1492895c8b1cSMichal Meloun struct intr_map_entry 1493895c8b1cSMichal Meloun { 1494895c8b1cSMichal Meloun device_t dev; 1495895c8b1cSMichal Meloun intptr_t xref; 1496895c8b1cSMichal Meloun struct intr_map_data *map_data; 1497895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1498895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1499895c8b1cSMichal Meloun /*int flags */ 1500895c8b1cSMichal Meloun }; 1501895c8b1cSMichal Meloun 1502895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */ 1503895c8b1cSMichal Meloun static struct intr_map_entry *irq_map[2 * NIRQ]; 1504895c8b1cSMichal Meloun static int irq_map_count = nitems(irq_map); 1505895c8b1cSMichal Meloun static int irq_map_first_free_idx; 1506895c8b1cSMichal Meloun static struct mtx irq_map_lock; 1507895c8b1cSMichal Meloun 1508895c8b1cSMichal Meloun static struct intr_irqsrc * 1509895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id) 1510895c8b1cSMichal Meloun { 1511895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1512895c8b1cSMichal Meloun 1513895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1514895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) { 1515895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1516895c8b1cSMichal Meloun return (NULL); 1517895c8b1cSMichal Meloun } 1518895c8b1cSMichal Meloun isrc = irq_map[res_id]->isrc; 1519895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1520895c8b1cSMichal Meloun return (isrc); 1521895c8b1cSMichal Meloun } 1522895c8b1cSMichal Meloun 1523895c8b1cSMichal Meloun static void 1524895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc) 1525895c8b1cSMichal Meloun { 1526895c8b1cSMichal Meloun 1527895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1528895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) { 1529895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1530895c8b1cSMichal Meloun return; 1531895c8b1cSMichal Meloun } 1532895c8b1cSMichal Meloun irq_map[res_id]->isrc = isrc; 1533895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1534895c8b1cSMichal Meloun } 1535895c8b1cSMichal Meloun 1536895c8b1cSMichal Meloun /* 1537895c8b1cSMichal Meloun * Get a copy of intr_map_entry data 1538895c8b1cSMichal Meloun */ 1539609b0fe9SOleksandr Tymoshenko static struct intr_map_data * 1540609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id) 1541609b0fe9SOleksandr Tymoshenko { 1542609b0fe9SOleksandr Tymoshenko struct intr_map_data *data; 1543609b0fe9SOleksandr Tymoshenko 1544609b0fe9SOleksandr Tymoshenko data = NULL; 1545609b0fe9SOleksandr Tymoshenko mtx_lock(&irq_map_lock); 1546609b0fe9SOleksandr Tymoshenko if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1547609b0fe9SOleksandr Tymoshenko panic("Attempt to copy invalid resource id: %u\n", res_id); 1548609b0fe9SOleksandr Tymoshenko data = irq_map[res_id]->map_data; 1549609b0fe9SOleksandr Tymoshenko mtx_unlock(&irq_map_lock); 1550609b0fe9SOleksandr Tymoshenko 1551609b0fe9SOleksandr Tymoshenko return (data); 1552609b0fe9SOleksandr Tymoshenko } 1553609b0fe9SOleksandr Tymoshenko 1554609b0fe9SOleksandr Tymoshenko /* 1555609b0fe9SOleksandr Tymoshenko * Get a copy of intr_map_entry data 1556609b0fe9SOleksandr Tymoshenko */ 1557895c8b1cSMichal Meloun static void 1558895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref, 1559895c8b1cSMichal Meloun struct intr_map_data **data) 1560895c8b1cSMichal Meloun { 1561895c8b1cSMichal Meloun size_t len; 1562895c8b1cSMichal Meloun 1563895c8b1cSMichal Meloun len = 0; 1564895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1565895c8b1cSMichal Meloun if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1566895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1567895c8b1cSMichal Meloun if (irq_map[res_id]->map_data != NULL) 1568895c8b1cSMichal Meloun len = irq_map[res_id]->map_data->len; 1569895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1570895c8b1cSMichal Meloun 1571895c8b1cSMichal Meloun if (len == 0) 1572895c8b1cSMichal Meloun *data = NULL; 1573895c8b1cSMichal Meloun else 1574895c8b1cSMichal Meloun *data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO); 1575895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1576895c8b1cSMichal Meloun if (irq_map[res_id] == NULL) 1577895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1578895c8b1cSMichal Meloun if (len != 0) { 1579895c8b1cSMichal Meloun if (len != irq_map[res_id]->map_data->len) 1580895c8b1cSMichal Meloun panic("Resource id: %u has changed.\n", res_id); 1581895c8b1cSMichal Meloun memcpy(*data, irq_map[res_id]->map_data, len); 1582895c8b1cSMichal Meloun } 1583895c8b1cSMichal Meloun *map_dev = irq_map[res_id]->dev; 1584895c8b1cSMichal Meloun *map_xref = irq_map[res_id]->xref; 1585895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1586895c8b1cSMichal Meloun } 1587895c8b1cSMichal Meloun 1588895c8b1cSMichal Meloun 1589895c8b1cSMichal Meloun /* 1590895c8b1cSMichal Meloun * Allocate and fill new entry in irq_map table. 1591895c8b1cSMichal Meloun */ 1592895c8b1cSMichal Meloun u_int 1593895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data) 1594895c8b1cSMichal Meloun { 1595895c8b1cSMichal Meloun u_int i; 1596895c8b1cSMichal Meloun struct intr_map_entry *entry; 1597895c8b1cSMichal Meloun 1598895c8b1cSMichal Meloun /* Prepare new entry first. */ 1599895c8b1cSMichal Meloun entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO); 1600895c8b1cSMichal Meloun 1601895c8b1cSMichal Meloun entry->dev = dev; 1602895c8b1cSMichal Meloun entry->xref = xref; 1603895c8b1cSMichal Meloun entry->map_data = data; 1604895c8b1cSMichal Meloun entry->isrc = NULL; 1605895c8b1cSMichal Meloun 1606895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1607895c8b1cSMichal Meloun for (i = irq_map_first_free_idx; i < irq_map_count; i++) { 1608895c8b1cSMichal Meloun if (irq_map[i] == NULL) { 1609895c8b1cSMichal Meloun irq_map[i] = entry; 1610895c8b1cSMichal Meloun irq_map_first_free_idx = i + 1; 1611895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1612895c8b1cSMichal Meloun return (i); 1613895c8b1cSMichal Meloun } 1614895c8b1cSMichal Meloun } 1615895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1616895c8b1cSMichal Meloun 1617895c8b1cSMichal Meloun /* XXX Expand irq_map table */ 1618895c8b1cSMichal Meloun panic("IRQ mapping table is full."); 1619895c8b1cSMichal Meloun } 1620895c8b1cSMichal Meloun 1621895c8b1cSMichal Meloun /* 1622895c8b1cSMichal Meloun * Remove and free mapping entry. 1623895c8b1cSMichal Meloun */ 1624895c8b1cSMichal Meloun void 1625895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id) 1626895c8b1cSMichal Meloun { 1627895c8b1cSMichal Meloun struct intr_map_entry *entry; 1628895c8b1cSMichal Meloun 1629895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1630895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) 1631895c8b1cSMichal Meloun panic("Attempt to unmap invalid resource id: %u\n", res_id); 1632895c8b1cSMichal Meloun entry = irq_map[res_id]; 1633895c8b1cSMichal Meloun irq_map[res_id] = NULL; 1634895c8b1cSMichal Meloun irq_map_first_free_idx = res_id; 1635895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1636895c8b1cSMichal Meloun intr_free_intr_map_data(entry->map_data); 1637895c8b1cSMichal Meloun free(entry, M_INTRNG); 1638895c8b1cSMichal Meloun } 1639895c8b1cSMichal Meloun 1640895c8b1cSMichal Meloun /* 1641895c8b1cSMichal Meloun * Clone mapping entry. 1642895c8b1cSMichal Meloun */ 1643895c8b1cSMichal Meloun u_int 1644895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id) 1645895c8b1cSMichal Meloun { 1646895c8b1cSMichal Meloun device_t map_dev; 1647895c8b1cSMichal Meloun intptr_t map_xref; 1648895c8b1cSMichal Meloun struct intr_map_data *data; 1649895c8b1cSMichal Meloun 1650895c8b1cSMichal Meloun intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data); 1651895c8b1cSMichal Meloun return (intr_map_irq(map_dev, map_xref, data)); 1652895c8b1cSMichal Meloun } 1653895c8b1cSMichal Meloun 1654895c8b1cSMichal Meloun static void 1655895c8b1cSMichal Meloun intr_map_init(void *dummy __unused) 1656895c8b1cSMichal Meloun { 1657895c8b1cSMichal Meloun 1658895c8b1cSMichal Meloun mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF); 1659895c8b1cSMichal Meloun } 1660895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL); 1661