12b3ad188SAdrian Chadd /*- 2bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Svatopluk Kraus 3bff6be3eSSvatopluk Kraus * Copyright (c) 2015-2016 Michal Meloun 42b3ad188SAdrian Chadd * All rights reserved. 52b3ad188SAdrian Chadd * 62b3ad188SAdrian Chadd * Redistribution and use in source and binary forms, with or without 72b3ad188SAdrian Chadd * modification, are permitted provided that the following conditions 82b3ad188SAdrian Chadd * are met: 92b3ad188SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 102b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer. 112b3ad188SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 122b3ad188SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 132b3ad188SAdrian Chadd * documentation and/or other materials provided with the distribution. 142b3ad188SAdrian Chadd * 152b3ad188SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 162b3ad188SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 172b3ad188SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 182b3ad188SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 192b3ad188SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 202b3ad188SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 212b3ad188SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 222b3ad188SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 232b3ad188SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 242b3ad188SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 252b3ad188SAdrian Chadd * SUCH DAMAGE. 262b3ad188SAdrian Chadd */ 272b3ad188SAdrian Chadd 282b3ad188SAdrian Chadd #include <sys/cdefs.h> 292b3ad188SAdrian Chadd __FBSDID("$FreeBSD$"); 302b3ad188SAdrian Chadd 312b3ad188SAdrian Chadd /* 322b3ad188SAdrian Chadd * New-style Interrupt Framework 332b3ad188SAdrian Chadd * 34895c8b1cSMichal Meloun * TODO: - add support for disconnected PICs. 35895c8b1cSMichal Meloun * - to support IPI (PPI) enabling on other CPUs if already started. 36895c8b1cSMichal Meloun * - to complete things for removable PICs. 372b3ad188SAdrian Chadd */ 382b3ad188SAdrian Chadd 392b3ad188SAdrian Chadd #include "opt_ddb.h" 40df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h" 41e707c8beSRuslan Bukin #include "opt_iommu.h" 422b3ad188SAdrian Chadd 432b3ad188SAdrian Chadd #include <sys/param.h> 442b3ad188SAdrian Chadd #include <sys/systm.h> 45*89c52f9dSKyle Evans #include <sys/asan.h> 4628137bdbSMitchell Horne #include <sys/bitstring.h> 472b3ad188SAdrian Chadd #include <sys/bus.h> 482b3ad188SAdrian Chadd #include <sys/conf.h> 492b3ad188SAdrian Chadd #include <sys/cpuset.h> 5082e846dfSMitchell Horne #include <sys/interrupt.h> 5182e846dfSMitchell Horne #include <sys/kernel.h> 5282e846dfSMitchell Horne #include <sys/lock.h> 5382e846dfSMitchell Horne #include <sys/malloc.h> 5482e846dfSMitchell Horne #include <sys/mutex.h> 5582e846dfSMitchell Horne #include <sys/proc.h> 5682e846dfSMitchell Horne #include <sys/queue.h> 576b42a1f4SAndrew Turner #include <sys/rman.h> 582b3ad188SAdrian Chadd #include <sys/sched.h> 592b3ad188SAdrian Chadd #include <sys/smp.h> 60248f0cabSOleksandr Tymoshenko #include <sys/sysctl.h> 6182e846dfSMitchell Horne #include <sys/syslog.h> 6282e846dfSMitchell Horne #include <sys/taskqueue.h> 6382e846dfSMitchell Horne #include <sys/tree.h> 649ed01c32SGleb Smirnoff #include <sys/vmmeter.h> 65df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 66df7a2251SAndrew Turner #include <sys/pmckern.h> 67df7a2251SAndrew Turner #endif 68df7a2251SAndrew Turner 692b3ad188SAdrian Chadd #include <machine/atomic.h> 702b3ad188SAdrian Chadd #include <machine/cpu.h> 7182e846dfSMitchell Horne #include <machine/intr.h> 722b3ad188SAdrian Chadd #include <machine/smp.h> 732b3ad188SAdrian Chadd #include <machine/stdarg.h> 742b3ad188SAdrian Chadd 752b3ad188SAdrian Chadd #ifdef DDB 762b3ad188SAdrian Chadd #include <ddb/ddb.h> 772b3ad188SAdrian Chadd #endif 782b3ad188SAdrian Chadd 79e707c8beSRuslan Bukin #ifdef IOMMU 80e707c8beSRuslan Bukin #include <dev/iommu/iommu_msi.h> 81e707c8beSRuslan Bukin #endif 82e707c8beSRuslan Bukin 832b3ad188SAdrian Chadd #include "pic_if.h" 843fc155dcSAndrew Turner #include "msi_if.h" 852b3ad188SAdrian Chadd 862b3ad188SAdrian Chadd #define INTRNAME_LEN (2*MAXCOMLEN + 1) 872b3ad188SAdrian Chadd 882b3ad188SAdrian Chadd #ifdef DEBUG 892b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__); \ 902b3ad188SAdrian Chadd printf(fmt,##args); } while (0) 912b3ad188SAdrian Chadd #else 922b3ad188SAdrian Chadd #define debugf(fmt, args...) 932b3ad188SAdrian Chadd #endif 942b3ad188SAdrian Chadd 952b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG); 962b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling"); 972b3ad188SAdrian Chadd 982b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */ 992b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf); 1002b3ad188SAdrian Chadd 1012b3ad188SAdrian Chadd /* Root interrupt controller stuff. */ 1025b70c08cSSvatopluk Kraus device_t intr_irq_root_dev; 1032b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter; 1042b3ad188SAdrian Chadd static void *irq_root_arg; 1052b3ad188SAdrian Chadd static u_int irq_root_ipicount; 1062b3ad188SAdrian Chadd 107d1605cdaSAndrew Turner struct intr_pic_child { 108d1605cdaSAndrew Turner SLIST_ENTRY(intr_pic_child) pc_next; 109d1605cdaSAndrew Turner struct intr_pic *pc_pic; 110d1605cdaSAndrew Turner intr_child_irq_filter_t *pc_filter; 111d1605cdaSAndrew Turner void *pc_filter_arg; 112d1605cdaSAndrew Turner uintptr_t pc_start; 113d1605cdaSAndrew Turner uintptr_t pc_length; 114d1605cdaSAndrew Turner }; 115d1605cdaSAndrew Turner 1162b3ad188SAdrian Chadd /* Interrupt controller definition. */ 1172b3ad188SAdrian Chadd struct intr_pic { 1182b3ad188SAdrian Chadd SLIST_ENTRY(intr_pic) pic_next; 1192b3ad188SAdrian Chadd intptr_t pic_xref; /* hardware identification */ 1202b3ad188SAdrian Chadd device_t pic_dev; 121c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */ 1223fc155dcSAndrew Turner #define FLAG_PIC (1 << 0) 1233fc155dcSAndrew Turner #define FLAG_MSI (1 << 1) 124c0d52370SAndrew Turner #define FLAG_TYPE_MASK (FLAG_PIC | FLAG_MSI) 1253fc155dcSAndrew Turner u_int pic_flags; 126d1605cdaSAndrew Turner struct mtx pic_child_lock; 127d1605cdaSAndrew Turner SLIST_HEAD(, intr_pic_child) pic_children; 1282b3ad188SAdrian Chadd }; 1292b3ad188SAdrian Chadd 1302b3ad188SAdrian Chadd static struct mtx pic_list_lock; 1312b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list; 1322b3ad188SAdrian Chadd 133c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags); 1342b3ad188SAdrian Chadd 1352b3ad188SAdrian Chadd /* Interrupt source definition. */ 1362b3ad188SAdrian Chadd static struct mtx isrc_table_lock; 137248f0cabSOleksandr Tymoshenko static struct intr_irqsrc **irq_sources; 1382b3ad188SAdrian Chadd u_int irq_next_free; 1392b3ad188SAdrian Chadd 1402b3ad188SAdrian Chadd #ifdef SMP 141dc425090SMitchell Horne #ifdef EARLY_AP_STARTUP 142dc425090SMitchell Horne static bool irq_assign_cpu = true; 143dc425090SMitchell Horne #else 144dc425090SMitchell Horne static bool irq_assign_cpu = false; 145dc425090SMitchell Horne #endif 1462b3ad188SAdrian Chadd #endif 1472b3ad188SAdrian Chadd 148a3c7da3dSElliott Mitchell u_int intr_nirq = NIRQ; 149248f0cabSOleksandr Tymoshenko SYSCTL_UINT(_machdep, OID_AUTO, nirq, CTLFLAG_RDTUN, &intr_nirq, 0, 150248f0cabSOleksandr Tymoshenko "Number of IRQs"); 1512b3ad188SAdrian Chadd 1522b3ad188SAdrian Chadd /* Data for MI statistics reporting. */ 153248f0cabSOleksandr Tymoshenko u_long *intrcnt; 154248f0cabSOleksandr Tymoshenko char *intrnames; 155248f0cabSOleksandr Tymoshenko size_t sintrcnt; 156248f0cabSOleksandr Tymoshenko size_t sintrnames; 15728137bdbSMitchell Horne int nintrcnt; 15828137bdbSMitchell Horne static bitstr_t *intrcnt_bitmap; 1592b3ad188SAdrian Chadd 160895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id); 161895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc); 162609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id); 163895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref, 164895c8b1cSMichal Meloun struct intr_map_data **data); 165895c8b1cSMichal Meloun 1662b3ad188SAdrian Chadd /* 1672b3ad188SAdrian Chadd * Interrupt framework initialization routine. 1682b3ad188SAdrian Chadd */ 1692b3ad188SAdrian Chadd static void 1702b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused) 1712b3ad188SAdrian Chadd { 1722b3ad188SAdrian Chadd 1732b3ad188SAdrian Chadd SLIST_INIT(&pic_list); 1742b3ad188SAdrian Chadd mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF); 1753fc155dcSAndrew Turner 1762b3ad188SAdrian Chadd mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF); 177248f0cabSOleksandr Tymoshenko 178248f0cabSOleksandr Tymoshenko /* 179248f0cabSOleksandr Tymoshenko * - 2 counters for each I/O interrupt. 180248f0cabSOleksandr Tymoshenko * - MAXCPU counters for each IPI counters for SMP. 181248f0cabSOleksandr Tymoshenko */ 18228137bdbSMitchell Horne nintrcnt = intr_nirq * 2; 183248f0cabSOleksandr Tymoshenko #ifdef SMP 18428137bdbSMitchell Horne nintrcnt += INTR_IPI_COUNT * MAXCPU; 185248f0cabSOleksandr Tymoshenko #endif 186248f0cabSOleksandr Tymoshenko 18728137bdbSMitchell Horne intrcnt = mallocarray(nintrcnt, sizeof(u_long), M_INTRNG, 188248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 18928137bdbSMitchell Horne intrnames = mallocarray(nintrcnt, INTRNAME_LEN, M_INTRNG, 190248f0cabSOleksandr Tymoshenko M_WAITOK | M_ZERO); 19128137bdbSMitchell Horne sintrcnt = nintrcnt * sizeof(u_long); 19228137bdbSMitchell Horne sintrnames = nintrcnt * INTRNAME_LEN; 19328137bdbSMitchell Horne 19428137bdbSMitchell Horne /* Allocate the bitmap tracking counter allocations. */ 19528137bdbSMitchell Horne intrcnt_bitmap = bit_alloc(nintrcnt, M_INTRNG, M_WAITOK | M_ZERO); 19628137bdbSMitchell Horne 197248f0cabSOleksandr Tymoshenko irq_sources = mallocarray(intr_nirq, sizeof(struct intr_irqsrc*), 198248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 1992b3ad188SAdrian Chadd } 2002b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL); 2012b3ad188SAdrian Chadd 2022b3ad188SAdrian Chadd static void 2032b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index) 2042b3ad188SAdrian Chadd { 2052b3ad188SAdrian Chadd 2062b3ad188SAdrian Chadd snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s", 2072b3ad188SAdrian Chadd INTRNAME_LEN - 1, name); 2082b3ad188SAdrian Chadd } 2092b3ad188SAdrian Chadd 2102b3ad188SAdrian Chadd /* 2112b3ad188SAdrian Chadd * Update name for interrupt source with interrupt event. 2122b3ad188SAdrian Chadd */ 2132b3ad188SAdrian Chadd static void 2142b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc) 2152b3ad188SAdrian Chadd { 2162b3ad188SAdrian Chadd 2172b3ad188SAdrian Chadd /* QQQ: What about stray counter name? */ 2182b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2192b3ad188SAdrian Chadd intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index); 2202b3ad188SAdrian Chadd } 2212b3ad188SAdrian Chadd 2222b3ad188SAdrian Chadd /* 2232b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counter increment. 2242b3ad188SAdrian Chadd */ 2252b3ad188SAdrian Chadd static inline void 2262b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc) 2272b3ad188SAdrian Chadd { 2282b3ad188SAdrian Chadd 229bff6be3eSSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_PPI) 230bff6be3eSSvatopluk Kraus atomic_add_long(&isrc->isrc_count[0], 1); 231bff6be3eSSvatopluk Kraus else 2322b3ad188SAdrian Chadd isrc->isrc_count[0]++; 2332b3ad188SAdrian Chadd } 2342b3ad188SAdrian Chadd 2352b3ad188SAdrian Chadd /* 2362b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt stray counter increment. 2372b3ad188SAdrian Chadd */ 2382b3ad188SAdrian Chadd static inline void 2392b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc) 2402b3ad188SAdrian Chadd { 2412b3ad188SAdrian Chadd 2422b3ad188SAdrian Chadd isrc->isrc_count[1]++; 2432b3ad188SAdrian Chadd } 2442b3ad188SAdrian Chadd 2452b3ad188SAdrian Chadd /* 2462b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt name update. 2472b3ad188SAdrian Chadd */ 2482b3ad188SAdrian Chadd static void 2492b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name) 2502b3ad188SAdrian Chadd { 2512b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 2522b3ad188SAdrian Chadd 2532b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 2542b3ad188SAdrian Chadd 2552b3ad188SAdrian Chadd if (name != NULL) { 2562b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name); 2572b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2582b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name, 2592b3ad188SAdrian Chadd name); 2602b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2612b3ad188SAdrian Chadd } else { 2622b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name); 2632b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index); 2642b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name); 2652b3ad188SAdrian Chadd intrcnt_setname(str, isrc->isrc_index + 1); 2662b3ad188SAdrian Chadd } 2672b3ad188SAdrian Chadd } 2682b3ad188SAdrian Chadd 2692b3ad188SAdrian Chadd /* 2702b3ad188SAdrian Chadd * Virtualization for interrupt source interrupt counters setup. 2712b3ad188SAdrian Chadd */ 2722b3ad188SAdrian Chadd static void 2732b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc) 2742b3ad188SAdrian Chadd { 27528137bdbSMitchell Horne int index; 27628137bdbSMitchell Horne 27728137bdbSMitchell Horne mtx_assert(&isrc_table_lock, MA_OWNED); 2782b3ad188SAdrian Chadd 2792b3ad188SAdrian Chadd /* 28028137bdbSMitchell Horne * Allocate two counter values, the second tracking "stray" interrupts. 2812b3ad188SAdrian Chadd */ 28228137bdbSMitchell Horne bit_ffc_area(intrcnt_bitmap, nintrcnt, 2, &index); 28328137bdbSMitchell Horne if (index == -1) 28428137bdbSMitchell Horne panic("Failed to allocate 2 counters. Array exhausted?"); 28528137bdbSMitchell Horne bit_nset(intrcnt_bitmap, index, index + 1); 2862b3ad188SAdrian Chadd isrc->isrc_index = index; 2872b3ad188SAdrian Chadd isrc->isrc_count = &intrcnt[index]; 2882b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 2892b3ad188SAdrian Chadd } 2902b3ad188SAdrian Chadd 291bff6be3eSSvatopluk Kraus /* 292bff6be3eSSvatopluk Kraus * Virtualization for interrupt source interrupt counters release. 293bff6be3eSSvatopluk Kraus */ 294bff6be3eSSvatopluk Kraus static void 295bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc) 296bff6be3eSSvatopluk Kraus { 29728137bdbSMitchell Horne int idx = isrc->isrc_index; 298bff6be3eSSvatopluk Kraus 29928137bdbSMitchell Horne mtx_assert(&isrc_table_lock, MA_OWNED); 30028137bdbSMitchell Horne 30128137bdbSMitchell Horne bit_nclear(intrcnt_bitmap, idx, idx + 1); 302bff6be3eSSvatopluk Kraus } 303bff6be3eSSvatopluk Kraus 3042b3ad188SAdrian Chadd #ifdef SMP 3052b3ad188SAdrian Chadd /* 3062b3ad188SAdrian Chadd * Virtualization for interrupt source IPI counters setup. 3072b3ad188SAdrian Chadd */ 3085b70c08cSSvatopluk Kraus u_long * 3095b70c08cSSvatopluk Kraus intr_ipi_setup_counters(const char *name) 3102b3ad188SAdrian Chadd { 3112b3ad188SAdrian Chadd u_int index, i; 3122b3ad188SAdrian Chadd char str[INTRNAME_LEN]; 3132b3ad188SAdrian Chadd 31428137bdbSMitchell Horne mtx_lock(&isrc_table_lock); 31528137bdbSMitchell Horne 31628137bdbSMitchell Horne /* 31728137bdbSMitchell Horne * We should never have a problem finding MAXCPU contiguous counters, 31828137bdbSMitchell Horne * in practice. Interrupts will be allocated sequentially during boot, 31928137bdbSMitchell Horne * so the array should fill from low to high index. Once reserved, the 32028137bdbSMitchell Horne * IPI counters will never be released. Similarly, we will not need to 32128137bdbSMitchell Horne * allocate more IPIs once the system is running. 32228137bdbSMitchell Horne */ 32328137bdbSMitchell Horne bit_ffc_area(intrcnt_bitmap, nintrcnt, MAXCPU, &index); 32428137bdbSMitchell Horne if (index == -1) 32528137bdbSMitchell Horne panic("Failed to allocate %d counters. Array exhausted?", 32628137bdbSMitchell Horne MAXCPU); 32728137bdbSMitchell Horne bit_nset(intrcnt_bitmap, index, index + MAXCPU - 1); 3282b3ad188SAdrian Chadd for (i = 0; i < MAXCPU; i++) { 3292b3ad188SAdrian Chadd snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name); 3302b3ad188SAdrian Chadd intrcnt_setname(str, index + i); 3312b3ad188SAdrian Chadd } 33228137bdbSMitchell Horne mtx_unlock(&isrc_table_lock); 3335b70c08cSSvatopluk Kraus return (&intrcnt[index]); 3342b3ad188SAdrian Chadd } 3352b3ad188SAdrian Chadd #endif 3362b3ad188SAdrian Chadd 3372b3ad188SAdrian Chadd /* 3382b3ad188SAdrian Chadd * Main interrupt dispatch handler. It's called straight 3392b3ad188SAdrian Chadd * from the assembler, where CPU interrupt is served. 3402b3ad188SAdrian Chadd */ 3412b3ad188SAdrian Chadd void 3422b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf) 3432b3ad188SAdrian Chadd { 3442b3ad188SAdrian Chadd struct trapframe * oldframe; 3452b3ad188SAdrian Chadd struct thread * td; 3462b3ad188SAdrian Chadd 3472b3ad188SAdrian Chadd KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__)); 3482b3ad188SAdrian Chadd 349*89c52f9dSKyle Evans kasan_mark(tf, sizeof(*tf), sizeof(*tf), 0); 350*89c52f9dSKyle Evans 35183c9dea1SGleb Smirnoff VM_CNT_INC(v_intr); 3522b3ad188SAdrian Chadd critical_enter(); 3532b3ad188SAdrian Chadd td = curthread; 3542b3ad188SAdrian Chadd oldframe = td->td_intr_frame; 3552b3ad188SAdrian Chadd td->td_intr_frame = tf; 3562b3ad188SAdrian Chadd irq_root_filter(irq_root_arg); 3572b3ad188SAdrian Chadd td->td_intr_frame = oldframe; 3582b3ad188SAdrian Chadd critical_exit(); 359df7a2251SAndrew Turner #ifdef HWPMC_HOOKS 360974692e3SAndrew Turner if (pmc_hook && TRAPF_USERMODE(tf) && 361974692e3SAndrew Turner (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN)) 362df7a2251SAndrew Turner pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf); 363df7a2251SAndrew Turner #endif 3642b3ad188SAdrian Chadd } 3652b3ad188SAdrian Chadd 366d1605cdaSAndrew Turner int 367d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq) 368d1605cdaSAndrew Turner { 369d1605cdaSAndrew Turner struct intr_pic_child *child; 370d1605cdaSAndrew Turner bool found; 371d1605cdaSAndrew Turner 372d1605cdaSAndrew Turner found = false; 373d1605cdaSAndrew Turner mtx_lock_spin(&parent->pic_child_lock); 374d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent->pic_children, pc_next) { 375d1605cdaSAndrew Turner if (child->pc_start <= irq && 376d1605cdaSAndrew Turner irq < (child->pc_start + child->pc_length)) { 377d1605cdaSAndrew Turner found = true; 378d1605cdaSAndrew Turner break; 379d1605cdaSAndrew Turner } 380d1605cdaSAndrew Turner } 381d1605cdaSAndrew Turner mtx_unlock_spin(&parent->pic_child_lock); 382d1605cdaSAndrew Turner 383d1605cdaSAndrew Turner if (found) 384d1605cdaSAndrew Turner return (child->pc_filter(child->pc_filter_arg, irq)); 385d1605cdaSAndrew Turner 386d1605cdaSAndrew Turner return (FILTER_STRAY); 387d1605cdaSAndrew Turner } 388d1605cdaSAndrew Turner 3892b3ad188SAdrian Chadd /* 3902b3ad188SAdrian Chadd * interrupt controller dispatch function for interrupts. It should 3912b3ad188SAdrian Chadd * be called straight from the interrupt controller, when associated interrupt 3922b3ad188SAdrian Chadd * source is learned. 3932b3ad188SAdrian Chadd */ 394bff6be3eSSvatopluk Kraus int 395bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf) 3962b3ad188SAdrian Chadd { 3972b3ad188SAdrian Chadd 3982b3ad188SAdrian Chadd KASSERT(isrc != NULL, ("%s: no source", __func__)); 3992b3ad188SAdrian Chadd 4002b3ad188SAdrian Chadd isrc_increment_count(isrc); 4012b3ad188SAdrian Chadd 4022b3ad188SAdrian Chadd #ifdef INTR_SOLO 4032b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 4042b3ad188SAdrian Chadd int error; 4052b3ad188SAdrian Chadd error = isrc->isrc_filter(isrc->isrc_arg, tf); 4062b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 4072b3ad188SAdrian Chadd if (error == FILTER_HANDLED) 408bff6be3eSSvatopluk Kraus return (0); 4092b3ad188SAdrian Chadd } else 4102b3ad188SAdrian Chadd #endif 4112b3ad188SAdrian Chadd if (isrc->isrc_event != NULL) { 4122b3ad188SAdrian Chadd if (intr_event_handle(isrc->isrc_event, tf) == 0) 413bff6be3eSSvatopluk Kraus return (0); 4142b3ad188SAdrian Chadd } 4152b3ad188SAdrian Chadd 4162b3ad188SAdrian Chadd isrc_increment_straycount(isrc); 417bff6be3eSSvatopluk Kraus return (EINVAL); 4182b3ad188SAdrian Chadd } 4192b3ad188SAdrian Chadd 4202b3ad188SAdrian Chadd /* 4212b3ad188SAdrian Chadd * Alloc unique interrupt number (resource handle) for interrupt source. 4222b3ad188SAdrian Chadd * 4232b3ad188SAdrian Chadd * There could be various strategies how to allocate free interrupt number 4242b3ad188SAdrian Chadd * (resource handle) for new interrupt source. 4252b3ad188SAdrian Chadd * 4262b3ad188SAdrian Chadd * 1. Handles are always allocated forward, so handles are not recycled 4272b3ad188SAdrian Chadd * immediately. However, if only one free handle left which is reused 4282b3ad188SAdrian Chadd * constantly... 4292b3ad188SAdrian Chadd */ 430bff6be3eSSvatopluk Kraus static inline int 431bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc) 4322b3ad188SAdrian Chadd { 433e88c3b1bSMichal Meloun u_int irq; 4342b3ad188SAdrian Chadd 4352b3ad188SAdrian Chadd mtx_assert(&isrc_table_lock, MA_OWNED); 4362b3ad188SAdrian Chadd 437e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4382b3ad188SAdrian Chadd return (ENOSPC); 4392b3ad188SAdrian Chadd 440e88c3b1bSMichal Meloun for (irq = irq_next_free; irq < intr_nirq; irq++) { 4412b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4422b3ad188SAdrian Chadd goto found; 4432b3ad188SAdrian Chadd } 4442b3ad188SAdrian Chadd for (irq = 0; irq < irq_next_free; irq++) { 4452b3ad188SAdrian Chadd if (irq_sources[irq] == NULL) 4462b3ad188SAdrian Chadd goto found; 4472b3ad188SAdrian Chadd } 4482b3ad188SAdrian Chadd 449e88c3b1bSMichal Meloun irq_next_free = intr_nirq; 4502b3ad188SAdrian Chadd return (ENOSPC); 4512b3ad188SAdrian Chadd 4522b3ad188SAdrian Chadd found: 4532b3ad188SAdrian Chadd isrc->isrc_irq = irq; 4542b3ad188SAdrian Chadd irq_sources[irq] = isrc; 4552b3ad188SAdrian Chadd 4562b3ad188SAdrian Chadd irq_next_free = irq + 1; 457e88c3b1bSMichal Meloun if (irq_next_free >= intr_nirq) 4582b3ad188SAdrian Chadd irq_next_free = 0; 4592b3ad188SAdrian Chadd return (0); 4602b3ad188SAdrian Chadd } 461bff6be3eSSvatopluk Kraus 4622b3ad188SAdrian Chadd /* 4632b3ad188SAdrian Chadd * Free unique interrupt number (resource handle) from interrupt source. 4642b3ad188SAdrian Chadd */ 465bff6be3eSSvatopluk Kraus static inline int 4662b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc) 4672b3ad188SAdrian Chadd { 4682b3ad188SAdrian Chadd 469bff6be3eSSvatopluk Kraus mtx_assert(&isrc_table_lock, MA_OWNED); 4702b3ad188SAdrian Chadd 471248f0cabSOleksandr Tymoshenko if (isrc->isrc_irq >= intr_nirq) 4722b3ad188SAdrian Chadd return (EINVAL); 473bff6be3eSSvatopluk Kraus if (irq_sources[isrc->isrc_irq] != isrc) 4742b3ad188SAdrian Chadd return (EINVAL); 4752b3ad188SAdrian Chadd 4762b3ad188SAdrian Chadd irq_sources[isrc->isrc_irq] = NULL; 4778442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 478a49f208dSMichal Meloun 479a49f208dSMichal Meloun /* 480a49f208dSMichal Meloun * If we are recovering from the state irq_sources table is full, 481a49f208dSMichal Meloun * then the following allocation should check the entire table. This 482a49f208dSMichal Meloun * will ensure maximum separation of allocation order from release 483a49f208dSMichal Meloun * order. 484a49f208dSMichal Meloun */ 485a49f208dSMichal Meloun if (irq_next_free >= intr_nirq) 486a49f208dSMichal Meloun irq_next_free = 0; 487a49f208dSMichal Meloun 4882b3ad188SAdrian Chadd return (0); 4892b3ad188SAdrian Chadd } 490bff6be3eSSvatopluk Kraus 4912b3ad188SAdrian Chadd /* 492bff6be3eSSvatopluk Kraus * Initialize interrupt source and register it into global interrupt table. 4932b3ad188SAdrian Chadd */ 494bff6be3eSSvatopluk Kraus int 495bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags, 496bff6be3eSSvatopluk Kraus const char *fmt, ...) 4972b3ad188SAdrian Chadd { 498bff6be3eSSvatopluk Kraus int error; 499bff6be3eSSvatopluk Kraus va_list ap; 5002b3ad188SAdrian Chadd 501bff6be3eSSvatopluk Kraus bzero(isrc, sizeof(struct intr_irqsrc)); 502bff6be3eSSvatopluk Kraus isrc->isrc_dev = dev; 5038442087fSMichal Meloun isrc->isrc_irq = INTR_IRQ_INVALID; /* just to be safe */ 504bff6be3eSSvatopluk Kraus isrc->isrc_flags = flags; 5052b3ad188SAdrian Chadd 506bff6be3eSSvatopluk Kraus va_start(ap, fmt); 507bff6be3eSSvatopluk Kraus vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap); 508bff6be3eSSvatopluk Kraus va_end(ap); 509bff6be3eSSvatopluk Kraus 510bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 511bff6be3eSSvatopluk Kraus error = isrc_alloc_irq(isrc); 512bff6be3eSSvatopluk Kraus if (error != 0) { 513bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 514bff6be3eSSvatopluk Kraus return (error); 5152b3ad188SAdrian Chadd } 516bff6be3eSSvatopluk Kraus /* 517bff6be3eSSvatopluk Kraus * Setup interrupt counters, but not for IPI sources. Those are setup 518bff6be3eSSvatopluk Kraus * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust 519bff6be3eSSvatopluk Kraus * our counter pool. 520bff6be3eSSvatopluk Kraus */ 521bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 522bff6be3eSSvatopluk Kraus isrc_setup_counters(isrc); 523bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 524bff6be3eSSvatopluk Kraus return (0); 5252b3ad188SAdrian Chadd } 5262b3ad188SAdrian Chadd 5272b3ad188SAdrian Chadd /* 528bff6be3eSSvatopluk Kraus * Deregister interrupt source from global interrupt table. 529bff6be3eSSvatopluk Kraus */ 530bff6be3eSSvatopluk Kraus int 531bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc) 532bff6be3eSSvatopluk Kraus { 533bff6be3eSSvatopluk Kraus int error; 534bff6be3eSSvatopluk Kraus 535bff6be3eSSvatopluk Kraus mtx_lock(&isrc_table_lock); 536bff6be3eSSvatopluk Kraus if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0) 537bff6be3eSSvatopluk Kraus isrc_release_counters(isrc); 538bff6be3eSSvatopluk Kraus error = isrc_free_irq(isrc); 539bff6be3eSSvatopluk Kraus mtx_unlock(&isrc_table_lock); 540bff6be3eSSvatopluk Kraus return (error); 541bff6be3eSSvatopluk Kraus } 542bff6be3eSSvatopluk Kraus 5435b613c19SSvatopluk Kraus #ifdef SMP 5445b613c19SSvatopluk Kraus /* 5455b613c19SSvatopluk Kraus * A support function for a PIC to decide if provided ISRC should be inited 5465b613c19SSvatopluk Kraus * on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of 5475b613c19SSvatopluk Kraus * struct intr_irqsrc is the following: 5485b613c19SSvatopluk Kraus * 5495b613c19SSvatopluk Kraus * If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus 5505b613c19SSvatopluk Kraus * set in isrc_cpu. If not, the ISRC should be inited on every cpu and 5515b613c19SSvatopluk Kraus * isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct. 5525b613c19SSvatopluk Kraus */ 5535b613c19SSvatopluk Kraus bool 5545b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu) 5555b613c19SSvatopluk Kraus { 5565b613c19SSvatopluk Kraus 5575b613c19SSvatopluk Kraus if (isrc->isrc_handlers == 0) 5585b613c19SSvatopluk Kraus return (false); 5595b613c19SSvatopluk Kraus if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0) 5605b613c19SSvatopluk Kraus return (false); 5615b613c19SSvatopluk Kraus if (isrc->isrc_flags & INTR_ISRCF_BOUND) 5625b613c19SSvatopluk Kraus return (CPU_ISSET(cpu, &isrc->isrc_cpu)); 5635b613c19SSvatopluk Kraus 5645b613c19SSvatopluk Kraus CPU_SET(cpu, &isrc->isrc_cpu); 5655b613c19SSvatopluk Kraus return (true); 5665b613c19SSvatopluk Kraus } 5675b613c19SSvatopluk Kraus #endif 5685b613c19SSvatopluk Kraus 5692b3ad188SAdrian Chadd #ifdef INTR_SOLO 5702b3ad188SAdrian Chadd /* 5712b3ad188SAdrian Chadd * Setup filter into interrupt source. 5722b3ad188SAdrian Chadd */ 5732b3ad188SAdrian Chadd static int 5742b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name, 5752b3ad188SAdrian Chadd intr_irq_filter_t *filter, void *arg, void **cookiep) 5762b3ad188SAdrian Chadd { 5772b3ad188SAdrian Chadd 5782b3ad188SAdrian Chadd if (filter == NULL) 5792b3ad188SAdrian Chadd return (EINVAL); 5802b3ad188SAdrian Chadd 5812b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 5822b3ad188SAdrian Chadd /* 5832b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 5842b3ad188SAdrian Chadd * how we handle interrupt sources. 5852b3ad188SAdrian Chadd */ 5862b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 5872b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5882b3ad188SAdrian Chadd return (EBUSY); 5892b3ad188SAdrian Chadd } 5902b3ad188SAdrian Chadd isrc->isrc_filter = filter; 5912b3ad188SAdrian Chadd isrc->isrc_arg = arg; 5922b3ad188SAdrian Chadd isrc_update_name(isrc, name); 5932b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 5942b3ad188SAdrian Chadd 5952b3ad188SAdrian Chadd *cookiep = isrc; 5962b3ad188SAdrian Chadd return (0); 5972b3ad188SAdrian Chadd } 5982b3ad188SAdrian Chadd #endif 5992b3ad188SAdrian Chadd 6002b3ad188SAdrian Chadd /* 6012b3ad188SAdrian Chadd * Interrupt source pre_ithread method for MI interrupt framework. 6022b3ad188SAdrian Chadd */ 6032b3ad188SAdrian Chadd static void 6042b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg) 6052b3ad188SAdrian Chadd { 6062b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6072b3ad188SAdrian Chadd 6082b3ad188SAdrian Chadd PIC_PRE_ITHREAD(isrc->isrc_dev, isrc); 6092b3ad188SAdrian Chadd } 6102b3ad188SAdrian Chadd 6112b3ad188SAdrian Chadd /* 6122b3ad188SAdrian Chadd * Interrupt source post_ithread method for MI interrupt framework. 6132b3ad188SAdrian Chadd */ 6142b3ad188SAdrian Chadd static void 6152b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg) 6162b3ad188SAdrian Chadd { 6172b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6182b3ad188SAdrian Chadd 6192b3ad188SAdrian Chadd PIC_POST_ITHREAD(isrc->isrc_dev, isrc); 6202b3ad188SAdrian Chadd } 6212b3ad188SAdrian Chadd 6222b3ad188SAdrian Chadd /* 6232b3ad188SAdrian Chadd * Interrupt source post_filter method for MI interrupt framework. 6242b3ad188SAdrian Chadd */ 6252b3ad188SAdrian Chadd static void 6262b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg) 6272b3ad188SAdrian Chadd { 6282b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6292b3ad188SAdrian Chadd 6302b3ad188SAdrian Chadd PIC_POST_FILTER(isrc->isrc_dev, isrc); 6312b3ad188SAdrian Chadd } 6322b3ad188SAdrian Chadd 6332b3ad188SAdrian Chadd /* 6342b3ad188SAdrian Chadd * Interrupt source assign_cpu method for MI interrupt framework. 6352b3ad188SAdrian Chadd */ 6362b3ad188SAdrian Chadd static int 6372b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu) 6382b3ad188SAdrian Chadd { 6392b3ad188SAdrian Chadd #ifdef SMP 6402b3ad188SAdrian Chadd struct intr_irqsrc *isrc = arg; 6412b3ad188SAdrian Chadd int error; 6422b3ad188SAdrian Chadd 6432b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6442b3ad188SAdrian Chadd if (cpu == NOCPU) { 6452b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6462b3ad188SAdrian Chadd isrc->isrc_flags &= ~INTR_ISRCF_BOUND; 6472b3ad188SAdrian Chadd } else { 6482b3ad188SAdrian Chadd CPU_SETOF(cpu, &isrc->isrc_cpu); 6492b3ad188SAdrian Chadd isrc->isrc_flags |= INTR_ISRCF_BOUND; 6502b3ad188SAdrian Chadd } 6512b3ad188SAdrian Chadd 6522b3ad188SAdrian Chadd /* 6532b3ad188SAdrian Chadd * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or 6542b3ad188SAdrian Chadd * re-balance it to another CPU or enable it on more CPUs. However, 6552b3ad188SAdrian Chadd * PIC is expected to change isrc_cpu appropriately to keep us well 656e3043798SPedro F. Giffuni * informed if the call is successful. 6572b3ad188SAdrian Chadd */ 6582b3ad188SAdrian Chadd if (irq_assign_cpu) { 659bff6be3eSSvatopluk Kraus error = PIC_BIND_INTR(isrc->isrc_dev, isrc); 6602b3ad188SAdrian Chadd if (error) { 6612b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 6622b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6632b3ad188SAdrian Chadd return (error); 6642b3ad188SAdrian Chadd } 6652b3ad188SAdrian Chadd } 6662b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6672b3ad188SAdrian Chadd return (0); 6682b3ad188SAdrian Chadd #else 6692b3ad188SAdrian Chadd return (EOPNOTSUPP); 6702b3ad188SAdrian Chadd #endif 6712b3ad188SAdrian Chadd } 6722b3ad188SAdrian Chadd 6732b3ad188SAdrian Chadd /* 6742b3ad188SAdrian Chadd * Create interrupt event for interrupt source. 6752b3ad188SAdrian Chadd */ 6762b3ad188SAdrian Chadd static int 6772b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc) 6782b3ad188SAdrian Chadd { 6792b3ad188SAdrian Chadd struct intr_event *ie; 6802b3ad188SAdrian Chadd int error; 6812b3ad188SAdrian Chadd 6822b3ad188SAdrian Chadd error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq, 6832b3ad188SAdrian Chadd intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter, 6842b3ad188SAdrian Chadd intr_isrc_assign_cpu, "%s:", isrc->isrc_name); 6852b3ad188SAdrian Chadd if (error) 6862b3ad188SAdrian Chadd return (error); 6872b3ad188SAdrian Chadd 6882b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 6892b3ad188SAdrian Chadd /* 6902b3ad188SAdrian Chadd * Make sure that we do not mix the two ways 6912b3ad188SAdrian Chadd * how we handle interrupt sources. Let contested event wins. 6922b3ad188SAdrian Chadd */ 693169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 6942b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) { 695169e6abdSSvatopluk Kraus #else 696169e6abdSSvatopluk Kraus if (isrc->isrc_event != NULL) { 697169e6abdSSvatopluk Kraus #endif 6982b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 6992b3ad188SAdrian Chadd intr_event_destroy(ie); 7002b3ad188SAdrian Chadd return (isrc->isrc_event != NULL ? EBUSY : 0); 7012b3ad188SAdrian Chadd } 7022b3ad188SAdrian Chadd isrc->isrc_event = ie; 7032b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7042b3ad188SAdrian Chadd 7052b3ad188SAdrian Chadd return (0); 7062b3ad188SAdrian Chadd } 7072b3ad188SAdrian Chadd #ifdef notyet 7082b3ad188SAdrian Chadd /* 7092b3ad188SAdrian Chadd * Destroy interrupt event for interrupt source. 7102b3ad188SAdrian Chadd */ 7112b3ad188SAdrian Chadd static void 7122b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc) 7132b3ad188SAdrian Chadd { 7142b3ad188SAdrian Chadd struct intr_event *ie; 7152b3ad188SAdrian Chadd 7162b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7172b3ad188SAdrian Chadd ie = isrc->isrc_event; 7182b3ad188SAdrian Chadd isrc->isrc_event = NULL; 7192b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7202b3ad188SAdrian Chadd 7212b3ad188SAdrian Chadd if (ie != NULL) 7222b3ad188SAdrian Chadd intr_event_destroy(ie); 7232b3ad188SAdrian Chadd } 7242b3ad188SAdrian Chadd #endif 7252b3ad188SAdrian Chadd /* 7262b3ad188SAdrian Chadd * Add handler to interrupt source. 7272b3ad188SAdrian Chadd */ 7282b3ad188SAdrian Chadd static int 7292b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name, 7302b3ad188SAdrian Chadd driver_filter_t filter, driver_intr_t handler, void *arg, 7312b3ad188SAdrian Chadd enum intr_type flags, void **cookiep) 7322b3ad188SAdrian Chadd { 7332b3ad188SAdrian Chadd int error; 7342b3ad188SAdrian Chadd 7352b3ad188SAdrian Chadd if (isrc->isrc_event == NULL) { 7362b3ad188SAdrian Chadd error = isrc_event_create(isrc); 7372b3ad188SAdrian Chadd if (error) 7382b3ad188SAdrian Chadd return (error); 7392b3ad188SAdrian Chadd } 7402b3ad188SAdrian Chadd 7412b3ad188SAdrian Chadd error = intr_event_add_handler(isrc->isrc_event, name, filter, handler, 7422b3ad188SAdrian Chadd arg, intr_priority(flags), flags, cookiep); 7432b3ad188SAdrian Chadd if (error == 0) { 7442b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 7452b3ad188SAdrian Chadd intrcnt_updatename(isrc); 7462b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 7472b3ad188SAdrian Chadd } 7482b3ad188SAdrian Chadd 7492b3ad188SAdrian Chadd return (error); 7502b3ad188SAdrian Chadd } 7512b3ad188SAdrian Chadd 7522b3ad188SAdrian Chadd /* 7532b3ad188SAdrian Chadd * Lookup interrupt controller locked. 7542b3ad188SAdrian Chadd */ 755bff6be3eSSvatopluk Kraus static inline struct intr_pic * 756c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags) 7572b3ad188SAdrian Chadd { 7582b3ad188SAdrian Chadd struct intr_pic *pic; 7592b3ad188SAdrian Chadd 7602b3ad188SAdrian Chadd mtx_assert(&pic_list_lock, MA_OWNED); 7612b3ad188SAdrian Chadd 7624be58cbaSSvatopluk Kraus if (dev == NULL && xref == 0) 7634be58cbaSSvatopluk Kraus return (NULL); 7644be58cbaSSvatopluk Kraus 7654be58cbaSSvatopluk Kraus /* Note that pic->pic_dev is never NULL on registered PIC. */ 7662b3ad188SAdrian Chadd SLIST_FOREACH(pic, &pic_list, pic_next) { 767c0d52370SAndrew Turner if ((pic->pic_flags & FLAG_TYPE_MASK) != 768c0d52370SAndrew Turner (flags & FLAG_TYPE_MASK)) 769c0d52370SAndrew Turner continue; 770c0d52370SAndrew Turner 7714be58cbaSSvatopluk Kraus if (dev == NULL) { 7724be58cbaSSvatopluk Kraus if (xref == pic->pic_xref) 7734be58cbaSSvatopluk Kraus return (pic); 7744be58cbaSSvatopluk Kraus } else if (xref == 0 || pic->pic_xref == 0) { 7754be58cbaSSvatopluk Kraus if (dev == pic->pic_dev) 7764be58cbaSSvatopluk Kraus return (pic); 7774be58cbaSSvatopluk Kraus } else if (xref == pic->pic_xref && dev == pic->pic_dev) 7782b3ad188SAdrian Chadd return (pic); 7792b3ad188SAdrian Chadd } 7802b3ad188SAdrian Chadd return (NULL); 7812b3ad188SAdrian Chadd } 7822b3ad188SAdrian Chadd 7832b3ad188SAdrian Chadd /* 7842b3ad188SAdrian Chadd * Lookup interrupt controller. 7852b3ad188SAdrian Chadd */ 7862b3ad188SAdrian Chadd static struct intr_pic * 787c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags) 7882b3ad188SAdrian Chadd { 7892b3ad188SAdrian Chadd struct intr_pic *pic; 7902b3ad188SAdrian Chadd 7912b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 792c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 7932b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 7942b3ad188SAdrian Chadd return (pic); 7952b3ad188SAdrian Chadd } 7962b3ad188SAdrian Chadd 7972b3ad188SAdrian Chadd /* 7982b3ad188SAdrian Chadd * Create interrupt controller. 7992b3ad188SAdrian Chadd */ 8002b3ad188SAdrian Chadd static struct intr_pic * 801c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags) 8022b3ad188SAdrian Chadd { 8032b3ad188SAdrian Chadd struct intr_pic *pic; 8042b3ad188SAdrian Chadd 8052b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 806c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 8072b3ad188SAdrian Chadd if (pic != NULL) { 8082b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8092b3ad188SAdrian Chadd return (pic); 8102b3ad188SAdrian Chadd } 8112b3ad188SAdrian Chadd pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO); 812b48c6083SAndrew Turner if (pic == NULL) { 813b48c6083SAndrew Turner mtx_unlock(&pic_list_lock); 814b48c6083SAndrew Turner return (NULL); 815b48c6083SAndrew Turner } 8162b3ad188SAdrian Chadd pic->pic_xref = xref; 8172b3ad188SAdrian Chadd pic->pic_dev = dev; 818c0d52370SAndrew Turner pic->pic_flags = flags; 819d1605cdaSAndrew Turner mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN); 8202b3ad188SAdrian Chadd SLIST_INSERT_HEAD(&pic_list, pic, pic_next); 8212b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8222b3ad188SAdrian Chadd 8232b3ad188SAdrian Chadd return (pic); 8242b3ad188SAdrian Chadd } 8252b3ad188SAdrian Chadd #ifdef notyet 8262b3ad188SAdrian Chadd /* 8272b3ad188SAdrian Chadd * Destroy interrupt controller. 8282b3ad188SAdrian Chadd */ 8292b3ad188SAdrian Chadd static void 830c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags) 8312b3ad188SAdrian Chadd { 8322b3ad188SAdrian Chadd struct intr_pic *pic; 8332b3ad188SAdrian Chadd 8342b3ad188SAdrian Chadd mtx_lock(&pic_list_lock); 835c0d52370SAndrew Turner pic = pic_lookup_locked(dev, xref, flags); 8362b3ad188SAdrian Chadd if (pic == NULL) { 8372b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8382b3ad188SAdrian Chadd return; 8392b3ad188SAdrian Chadd } 8402b3ad188SAdrian Chadd SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next); 8412b3ad188SAdrian Chadd mtx_unlock(&pic_list_lock); 8422b3ad188SAdrian Chadd 8432b3ad188SAdrian Chadd free(pic, M_INTRNG); 8442b3ad188SAdrian Chadd } 8452b3ad188SAdrian Chadd #endif 8462b3ad188SAdrian Chadd /* 8472b3ad188SAdrian Chadd * Register interrupt controller. 8482b3ad188SAdrian Chadd */ 8499346e913SAndrew Turner struct intr_pic * 8502b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref) 8512b3ad188SAdrian Chadd { 8522b3ad188SAdrian Chadd struct intr_pic *pic; 8532b3ad188SAdrian Chadd 8544be58cbaSSvatopluk Kraus if (dev == NULL) 8559346e913SAndrew Turner return (NULL); 856c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_PIC); 8572b3ad188SAdrian Chadd if (pic == NULL) 8589346e913SAndrew Turner return (NULL); 8592b3ad188SAdrian Chadd 860cff33fa8SEd Maste debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 861cff33fa8SEd Maste device_get_nameunit(dev), dev, (uintmax_t)xref); 8629346e913SAndrew Turner return (pic); 8632b3ad188SAdrian Chadd } 8642b3ad188SAdrian Chadd 8652b3ad188SAdrian Chadd /* 8662b3ad188SAdrian Chadd * Unregister interrupt controller. 8672b3ad188SAdrian Chadd */ 8682b3ad188SAdrian Chadd int 869bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref) 8702b3ad188SAdrian Chadd { 8712b3ad188SAdrian Chadd 8722b3ad188SAdrian Chadd panic("%s: not implemented", __func__); 8732b3ad188SAdrian Chadd } 8742b3ad188SAdrian Chadd 8752b3ad188SAdrian Chadd /* 8762b3ad188SAdrian Chadd * Mark interrupt controller (itself) as a root one. 8772b3ad188SAdrian Chadd * 8782b3ad188SAdrian Chadd * Note that only an interrupt controller can really know its position 8792b3ad188SAdrian Chadd * in interrupt controller's tree. So root PIC must claim itself as a root. 8802b3ad188SAdrian Chadd * 8812b3ad188SAdrian Chadd * In FDT case, according to ePAPR approved version 1.1 from 08 April 2011, 8822b3ad188SAdrian Chadd * page 30: 8832b3ad188SAdrian Chadd * "The root of the interrupt tree is determined when traversal 8842b3ad188SAdrian Chadd * of the interrupt tree reaches an interrupt controller node without 8852b3ad188SAdrian Chadd * an interrupts property and thus no explicit interrupt parent." 8862b3ad188SAdrian Chadd */ 8872b3ad188SAdrian Chadd int 8882b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter, 8892b3ad188SAdrian Chadd void *arg, u_int ipicount) 8902b3ad188SAdrian Chadd { 8913fc155dcSAndrew Turner struct intr_pic *pic; 8922b3ad188SAdrian Chadd 893c0d52370SAndrew Turner pic = pic_lookup(dev, xref, FLAG_PIC); 8943fc155dcSAndrew Turner if (pic == NULL) { 8952b3ad188SAdrian Chadd device_printf(dev, "not registered\n"); 8962b3ad188SAdrian Chadd return (EINVAL); 8972b3ad188SAdrian Chadd } 8983fc155dcSAndrew Turner 899c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 9003fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 9013fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 9023fc155dcSAndrew Turner 9032b3ad188SAdrian Chadd if (filter == NULL) { 9042b3ad188SAdrian Chadd device_printf(dev, "filter missing\n"); 9052b3ad188SAdrian Chadd return (EINVAL); 9062b3ad188SAdrian Chadd } 9072b3ad188SAdrian Chadd 9082b3ad188SAdrian Chadd /* 9092b3ad188SAdrian Chadd * Only one interrupt controllers could be on the root for now. 9102b3ad188SAdrian Chadd * Note that we further suppose that there is not threaded interrupt 9112b3ad188SAdrian Chadd * routine (handler) on the root. See intr_irq_handler(). 9122b3ad188SAdrian Chadd */ 9135b70c08cSSvatopluk Kraus if (intr_irq_root_dev != NULL) { 9142b3ad188SAdrian Chadd device_printf(dev, "another root already set\n"); 9152b3ad188SAdrian Chadd return (EBUSY); 9162b3ad188SAdrian Chadd } 9172b3ad188SAdrian Chadd 9185b70c08cSSvatopluk Kraus intr_irq_root_dev = dev; 9192b3ad188SAdrian Chadd irq_root_filter = filter; 9202b3ad188SAdrian Chadd irq_root_arg = arg; 9212b3ad188SAdrian Chadd irq_root_ipicount = ipicount; 9222b3ad188SAdrian Chadd 9232b3ad188SAdrian Chadd debugf("irq root set to %s\n", device_get_nameunit(dev)); 9242b3ad188SAdrian Chadd return (0); 9252b3ad188SAdrian Chadd } 9262b3ad188SAdrian Chadd 927d1605cdaSAndrew Turner /* 928d1605cdaSAndrew Turner * Add a handler to manage a sub range of a parents interrupts. 929d1605cdaSAndrew Turner */ 930a3e828c9SJessica Clarke int 931d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic, 932d1605cdaSAndrew Turner intr_child_irq_filter_t *filter, void *arg, uintptr_t start, 933d1605cdaSAndrew Turner uintptr_t length) 934d1605cdaSAndrew Turner { 935d1605cdaSAndrew Turner struct intr_pic *parent_pic; 936d1605cdaSAndrew Turner struct intr_pic_child *newchild; 937d1605cdaSAndrew Turner #ifdef INVARIANTS 938d1605cdaSAndrew Turner struct intr_pic_child *child; 939d1605cdaSAndrew Turner #endif 940d1605cdaSAndrew Turner 941c0d52370SAndrew Turner /* Find the parent PIC */ 942c0d52370SAndrew Turner parent_pic = pic_lookup(parent, 0, FLAG_PIC); 943d1605cdaSAndrew Turner if (parent_pic == NULL) 944a3e828c9SJessica Clarke return (ENXIO); 945d1605cdaSAndrew Turner 946d1605cdaSAndrew Turner newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO); 947d1605cdaSAndrew Turner newchild->pc_pic = pic; 948d1605cdaSAndrew Turner newchild->pc_filter = filter; 949d1605cdaSAndrew Turner newchild->pc_filter_arg = arg; 950d1605cdaSAndrew Turner newchild->pc_start = start; 951d1605cdaSAndrew Turner newchild->pc_length = length; 952d1605cdaSAndrew Turner 953d1605cdaSAndrew Turner mtx_lock_spin(&parent_pic->pic_child_lock); 954d1605cdaSAndrew Turner #ifdef INVARIANTS 955d1605cdaSAndrew Turner SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) { 956d1605cdaSAndrew Turner KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice", 957d1605cdaSAndrew Turner __func__)); 958d1605cdaSAndrew Turner } 959d1605cdaSAndrew Turner #endif 960d1605cdaSAndrew Turner SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next); 961d1605cdaSAndrew Turner mtx_unlock_spin(&parent_pic->pic_child_lock); 962d1605cdaSAndrew Turner 963a3e828c9SJessica Clarke return (0); 964d1605cdaSAndrew Turner } 965d1605cdaSAndrew Turner 966895c8b1cSMichal Meloun static int 967895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data, 968895c8b1cSMichal Meloun struct intr_irqsrc **isrc) 9692b3ad188SAdrian Chadd { 970bff6be3eSSvatopluk Kraus struct intr_pic *pic; 971895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 972bff6be3eSSvatopluk Kraus 973bff6be3eSSvatopluk Kraus if (data == NULL) 974bff6be3eSSvatopluk Kraus return (EINVAL); 975bff6be3eSSvatopluk Kraus 976c0d52370SAndrew Turner pic = pic_lookup(dev, xref, 977c0d52370SAndrew Turner (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC); 97815adccc6SSvatopluk Kraus if (pic == NULL) 979bff6be3eSSvatopluk Kraus return (ESRCH); 980bff6be3eSSvatopluk Kraus 981895c8b1cSMichal Meloun switch (data->type) { 982895c8b1cSMichal Meloun case INTR_MAP_DATA_MSI: 983c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 984895c8b1cSMichal Meloun ("%s: Found a non-MSI controller: %s", __func__, 985895c8b1cSMichal Meloun device_get_name(pic->pic_dev))); 986895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)data; 987895c8b1cSMichal Meloun *isrc = msi->isrc; 988895c8b1cSMichal Meloun return (0); 989895c8b1cSMichal Meloun 990895c8b1cSMichal Meloun default: 991c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC, 9923fc155dcSAndrew Turner ("%s: Found a non-PIC controller: %s", __func__, 9933fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 994895c8b1cSMichal Meloun return (PIC_MAP_INTR(pic->pic_dev, data, isrc)); 995895c8b1cSMichal Meloun } 996895c8b1cSMichal Meloun } 997895c8b1cSMichal Meloun 998eb20867fSMichal Meloun bool 999eb20867fSMichal Meloun intr_is_per_cpu(struct resource *res) 1000eb20867fSMichal Meloun { 1001eb20867fSMichal Meloun u_int res_id; 1002eb20867fSMichal Meloun struct intr_irqsrc *isrc; 1003eb20867fSMichal Meloun 1004eb20867fSMichal Meloun res_id = (u_int)rman_get_start(res); 1005eb20867fSMichal Meloun isrc = intr_map_get_isrc(res_id); 1006eb20867fSMichal Meloun 1007eb20867fSMichal Meloun if (isrc == NULL) 1008eb20867fSMichal Meloun panic("Attempt to get isrc for non-active resource id: %u\n", 1009eb20867fSMichal Meloun res_id); 1010eb20867fSMichal Meloun return ((isrc->isrc_flags & INTR_ISRCF_PPI) != 0); 1011eb20867fSMichal Meloun } 1012eb20867fSMichal Meloun 1013895c8b1cSMichal Meloun int 1014895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res) 1015895c8b1cSMichal Meloun { 1016895c8b1cSMichal Meloun device_t map_dev; 1017895c8b1cSMichal Meloun intptr_t map_xref; 1018895c8b1cSMichal Meloun struct intr_map_data *data; 1019895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1020895c8b1cSMichal Meloun u_int res_id; 1021895c8b1cSMichal Meloun int error; 1022895c8b1cSMichal Meloun 1023895c8b1cSMichal Meloun KASSERT(rman_get_start(res) == rman_get_end(res), 1024895c8b1cSMichal Meloun ("%s: more interrupts in resource", __func__)); 1025895c8b1cSMichal Meloun 1026895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1027895c8b1cSMichal Meloun if (intr_map_get_isrc(res_id) != NULL) 1028895c8b1cSMichal Meloun panic("Attempt to double activation of resource id: %u\n", 1029895c8b1cSMichal Meloun res_id); 1030895c8b1cSMichal Meloun intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data); 1031895c8b1cSMichal Meloun error = intr_resolve_irq(map_dev, map_xref, data, &isrc); 1032895c8b1cSMichal Meloun if (error != 0) { 1033895c8b1cSMichal Meloun free(data, M_INTRNG); 1034895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1035895c8b1cSMichal Meloun /* if (error == EINVAL) return(0); */ 1036bff6be3eSSvatopluk Kraus return (error); 1037bff6be3eSSvatopluk Kraus } 1038895c8b1cSMichal Meloun intr_map_set_isrc(res_id, isrc); 1039895c8b1cSMichal Meloun rman_set_virtual(res, data); 1040895c8b1cSMichal Meloun return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data)); 1041bff6be3eSSvatopluk Kraus } 1042bff6be3eSSvatopluk Kraus 1043bff6be3eSSvatopluk Kraus int 1044895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res) 1045bff6be3eSSvatopluk Kraus { 1046bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1047bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1048895c8b1cSMichal Meloun u_int res_id; 1049895c8b1cSMichal Meloun int error; 1050bff6be3eSSvatopluk Kraus 1051bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1052bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1053bff6be3eSSvatopluk Kraus 1054895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1055895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1056bff6be3eSSvatopluk Kraus if (isrc == NULL) 1057895c8b1cSMichal Meloun panic("Attempt to deactivate non-active resource id: %u\n", 1058895c8b1cSMichal Meloun res_id); 1059bff6be3eSSvatopluk Kraus 1060c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1061895c8b1cSMichal Meloun error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data); 1062895c8b1cSMichal Meloun intr_map_set_isrc(res_id, NULL); 1063895c8b1cSMichal Meloun rman_set_virtual(res, NULL); 1064895c8b1cSMichal Meloun free(data, M_INTRNG); 1065895c8b1cSMichal Meloun return (error); 1066bff6be3eSSvatopluk Kraus } 1067bff6be3eSSvatopluk Kraus 1068bff6be3eSSvatopluk Kraus int 1069bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt, 1070bff6be3eSSvatopluk Kraus driver_intr_t hand, void *arg, int flags, void **cookiep) 1071bff6be3eSSvatopluk Kraus { 1072bff6be3eSSvatopluk Kraus int error; 1073bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1074bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1075bff6be3eSSvatopluk Kraus const char *name; 1076895c8b1cSMichal Meloun u_int res_id; 1077bff6be3eSSvatopluk Kraus 1078bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1079bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1080bff6be3eSSvatopluk Kraus 1081895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1082895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 1083895c8b1cSMichal Meloun if (isrc == NULL) { 1084895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1085bff6be3eSSvatopluk Kraus return (EINVAL); 1086895c8b1cSMichal Meloun } 10872b3ad188SAdrian Chadd 1088c4263292SSvatopluk Kraus data = rman_get_virtual(res); 10892b3ad188SAdrian Chadd name = device_get_nameunit(dev); 10902b3ad188SAdrian Chadd 10912b3ad188SAdrian Chadd #ifdef INTR_SOLO 10922b3ad188SAdrian Chadd /* 1093e3043798SPedro F. Giffuni * Standard handling is done through MI interrupt framework. However, 10942b3ad188SAdrian Chadd * some interrupts could request solely own special handling. This 10952b3ad188SAdrian Chadd * non standard handling can be used for interrupt controllers without 10962b3ad188SAdrian Chadd * handler (filter only), so in case that interrupt controllers are 10972b3ad188SAdrian Chadd * chained, MI interrupt framework is called only in leaf controller. 10982b3ad188SAdrian Chadd * 10992b3ad188SAdrian Chadd * Note that root interrupt controller routine is served as well, 11002b3ad188SAdrian Chadd * however in intr_irq_handler(), i.e. main system dispatch routine. 11012b3ad188SAdrian Chadd */ 11022b3ad188SAdrian Chadd if (flags & INTR_SOLO && hand != NULL) { 11032b3ad188SAdrian Chadd debugf("irq %u cannot solo on %s\n", irq, name); 11042b3ad188SAdrian Chadd return (EINVAL); 11052b3ad188SAdrian Chadd } 11062b3ad188SAdrian Chadd 11072b3ad188SAdrian Chadd if (flags & INTR_SOLO) { 11082b3ad188SAdrian Chadd error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt, 11092b3ad188SAdrian Chadd arg, cookiep); 1110ce44a736SIan Lepore debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error, 11112b3ad188SAdrian Chadd name); 11122b3ad188SAdrian Chadd } else 11132b3ad188SAdrian Chadd #endif 11142b3ad188SAdrian Chadd { 11152b3ad188SAdrian Chadd error = isrc_add_handler(isrc, name, filt, hand, arg, flags, 11162b3ad188SAdrian Chadd cookiep); 1117ce44a736SIan Lepore debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name); 11182b3ad188SAdrian Chadd } 11192b3ad188SAdrian Chadd if (error != 0) 11202b3ad188SAdrian Chadd return (error); 11212b3ad188SAdrian Chadd 11222b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1123bff6be3eSSvatopluk Kraus error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data); 1124bff6be3eSSvatopluk Kraus if (error == 0) { 11252b3ad188SAdrian Chadd isrc->isrc_handlers++; 1126bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 1) 11272b3ad188SAdrian Chadd PIC_ENABLE_INTR(isrc->isrc_dev, isrc); 11282b3ad188SAdrian Chadd } 11292b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 1130bff6be3eSSvatopluk Kraus if (error != 0) 1131bff6be3eSSvatopluk Kraus intr_event_remove_handler(*cookiep); 1132bff6be3eSSvatopluk Kraus return (error); 11332b3ad188SAdrian Chadd } 11342b3ad188SAdrian Chadd 11352b3ad188SAdrian Chadd int 1136bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie) 11372b3ad188SAdrian Chadd { 11382b3ad188SAdrian Chadd int error; 1139bff6be3eSSvatopluk Kraus struct intr_map_data *data; 1140bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1141895c8b1cSMichal Meloun u_int res_id; 11422b3ad188SAdrian Chadd 1143bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1144bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1145bff6be3eSSvatopluk Kraus 1146895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1147895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11482b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11492b3ad188SAdrian Chadd return (EINVAL); 1150bff6be3eSSvatopluk Kraus 1151c4263292SSvatopluk Kraus data = rman_get_virtual(res); 1152c4263292SSvatopluk Kraus 1153169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 11542b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 11552b3ad188SAdrian Chadd if (isrc != cookie) 11562b3ad188SAdrian Chadd return (EINVAL); 11572b3ad188SAdrian Chadd 11582b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11592b3ad188SAdrian Chadd isrc->isrc_filter = NULL; 11602b3ad188SAdrian Chadd isrc->isrc_arg = NULL; 11612b3ad188SAdrian Chadd isrc->isrc_handlers = 0; 11622b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1163bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11642b3ad188SAdrian Chadd isrc_update_name(isrc, NULL); 11652b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11662b3ad188SAdrian Chadd return (0); 11672b3ad188SAdrian Chadd } 1168169e6abdSSvatopluk Kraus #endif 11692b3ad188SAdrian Chadd if (isrc != intr_handler_source(cookie)) 11702b3ad188SAdrian Chadd return (EINVAL); 11712b3ad188SAdrian Chadd 11722b3ad188SAdrian Chadd error = intr_event_remove_handler(cookie); 11732b3ad188SAdrian Chadd if (error == 0) { 11742b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 11752b3ad188SAdrian Chadd isrc->isrc_handlers--; 1176bff6be3eSSvatopluk Kraus if (isrc->isrc_handlers == 0) 11772b3ad188SAdrian Chadd PIC_DISABLE_INTR(isrc->isrc_dev, isrc); 1178bff6be3eSSvatopluk Kraus PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data); 11792b3ad188SAdrian Chadd intrcnt_updatename(isrc); 11802b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 11812b3ad188SAdrian Chadd } 11822b3ad188SAdrian Chadd return (error); 11832b3ad188SAdrian Chadd } 11842b3ad188SAdrian Chadd 11852b3ad188SAdrian Chadd int 1186bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie, 1187bff6be3eSSvatopluk Kraus const char *descr) 11882b3ad188SAdrian Chadd { 11892b3ad188SAdrian Chadd int error; 1190bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 1191895c8b1cSMichal Meloun u_int res_id; 11922b3ad188SAdrian Chadd 1193bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1194bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1195bff6be3eSSvatopluk Kraus 1196895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1197895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 11982b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 11992b3ad188SAdrian Chadd return (EINVAL); 1200169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 12012b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) { 12022b3ad188SAdrian Chadd if (isrc != cookie) 12032b3ad188SAdrian Chadd return (EINVAL); 12042b3ad188SAdrian Chadd 12052b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 12062b3ad188SAdrian Chadd isrc_update_name(isrc, descr); 12072b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12082b3ad188SAdrian Chadd return (0); 12092b3ad188SAdrian Chadd } 1210169e6abdSSvatopluk Kraus #endif 12112b3ad188SAdrian Chadd error = intr_event_describe_handler(isrc->isrc_event, cookie, descr); 12122b3ad188SAdrian Chadd if (error == 0) { 12132b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 12142b3ad188SAdrian Chadd intrcnt_updatename(isrc); 12152b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 12162b3ad188SAdrian Chadd } 12172b3ad188SAdrian Chadd return (error); 12182b3ad188SAdrian Chadd } 12192b3ad188SAdrian Chadd 12202b3ad188SAdrian Chadd #ifdef SMP 12212b3ad188SAdrian Chadd int 1222bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu) 12232b3ad188SAdrian Chadd { 12242b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 1225895c8b1cSMichal Meloun u_int res_id; 12262b3ad188SAdrian Chadd 1227bff6be3eSSvatopluk Kraus KASSERT(rman_get_start(res) == rman_get_end(res), 1228bff6be3eSSvatopluk Kraus ("%s: more interrupts in resource", __func__)); 1229bff6be3eSSvatopluk Kraus 1230895c8b1cSMichal Meloun res_id = (u_int)rman_get_start(res); 1231895c8b1cSMichal Meloun isrc = intr_map_get_isrc(res_id); 12322b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0) 12332b3ad188SAdrian Chadd return (EINVAL); 1234169e6abdSSvatopluk Kraus #ifdef INTR_SOLO 12352b3ad188SAdrian Chadd if (isrc->isrc_filter != NULL) 12362b3ad188SAdrian Chadd return (intr_isrc_assign_cpu(isrc, cpu)); 1237169e6abdSSvatopluk Kraus #endif 12382b3ad188SAdrian Chadd return (intr_event_bind(isrc->isrc_event, cpu)); 12392b3ad188SAdrian Chadd } 12402b3ad188SAdrian Chadd 12412b3ad188SAdrian Chadd /* 12422b3ad188SAdrian Chadd * Return the CPU that the next interrupt source should use. 12432b3ad188SAdrian Chadd * For now just returns the next CPU according to round-robin. 12442b3ad188SAdrian Chadd */ 12452b3ad188SAdrian Chadd u_int 12462b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask) 12472b3ad188SAdrian Chadd { 1248a92a2f00SAndrew Turner u_int cpu; 12492b3ad188SAdrian Chadd 1250a92a2f00SAndrew Turner KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__)); 1251a92a2f00SAndrew Turner if (!irq_assign_cpu || mp_ncpus == 1) { 1252a92a2f00SAndrew Turner cpu = PCPU_GET(cpuid); 1253a92a2f00SAndrew Turner 1254a92a2f00SAndrew Turner if (CPU_ISSET(cpu, cpumask)) 1255a92a2f00SAndrew Turner return (curcpu); 1256a92a2f00SAndrew Turner 1257a92a2f00SAndrew Turner return (CPU_FFS(cpumask) - 1); 1258a92a2f00SAndrew Turner } 12592b3ad188SAdrian Chadd 12602b3ad188SAdrian Chadd do { 12612b3ad188SAdrian Chadd last_cpu++; 12622b3ad188SAdrian Chadd if (last_cpu > mp_maxid) 12632b3ad188SAdrian Chadd last_cpu = 0; 12642b3ad188SAdrian Chadd } while (!CPU_ISSET(last_cpu, cpumask)); 12652b3ad188SAdrian Chadd return (last_cpu); 12662b3ad188SAdrian Chadd } 12672b3ad188SAdrian Chadd 1268dc425090SMitchell Horne #ifndef EARLY_AP_STARTUP 12692b3ad188SAdrian Chadd /* 12702b3ad188SAdrian Chadd * Distribute all the interrupt sources among the available 12712b3ad188SAdrian Chadd * CPUs once the AP's have been launched. 12722b3ad188SAdrian Chadd */ 12732b3ad188SAdrian Chadd static void 12742b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused) 12752b3ad188SAdrian Chadd { 12762b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 12772b3ad188SAdrian Chadd u_int i; 12782b3ad188SAdrian Chadd 12792b3ad188SAdrian Chadd if (mp_ncpus == 1) 12802b3ad188SAdrian Chadd return; 12812b3ad188SAdrian Chadd 12822b3ad188SAdrian Chadd mtx_lock(&isrc_table_lock); 1283dc425090SMitchell Horne irq_assign_cpu = true; 1284248f0cabSOleksandr Tymoshenko for (i = 0; i < intr_nirq; i++) { 12852b3ad188SAdrian Chadd isrc = irq_sources[i]; 12862b3ad188SAdrian Chadd if (isrc == NULL || isrc->isrc_handlers == 0 || 1287cf55df9fSSvatopluk Kraus isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) 12882b3ad188SAdrian Chadd continue; 12892b3ad188SAdrian Chadd 12902b3ad188SAdrian Chadd if (isrc->isrc_event != NULL && 12912b3ad188SAdrian Chadd isrc->isrc_flags & INTR_ISRCF_BOUND && 12922b3ad188SAdrian Chadd isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1) 12932b3ad188SAdrian Chadd panic("%s: CPU inconsistency", __func__); 12942b3ad188SAdrian Chadd 12952b3ad188SAdrian Chadd if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0) 12962b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); /* start again */ 12972b3ad188SAdrian Chadd 12982b3ad188SAdrian Chadd /* 12992b3ad188SAdrian Chadd * We are in wicked position here if the following call fails 13002b3ad188SAdrian Chadd * for bound ISRC. The best thing we can do is to clear 13012b3ad188SAdrian Chadd * isrc_cpu so inconsistency with ie_cpu will be detectable. 13022b3ad188SAdrian Chadd */ 1303bff6be3eSSvatopluk Kraus if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0) 13042b3ad188SAdrian Chadd CPU_ZERO(&isrc->isrc_cpu); 13052b3ad188SAdrian Chadd } 13062b3ad188SAdrian Chadd mtx_unlock(&isrc_table_lock); 13072b3ad188SAdrian Chadd } 13082b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL); 1309dc425090SMitchell Horne #endif /* !EARLY_AP_STARTUP */ 13102b3ad188SAdrian Chadd 13112b3ad188SAdrian Chadd #else 13122b3ad188SAdrian Chadd u_int 13132b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask) 13142b3ad188SAdrian Chadd { 13152b3ad188SAdrian Chadd 13162b3ad188SAdrian Chadd return (PCPU_GET(cpuid)); 13172b3ad188SAdrian Chadd } 1318dc425090SMitchell Horne #endif /* SMP */ 13192b3ad188SAdrian Chadd 13203fc155dcSAndrew Turner /* 1321895c8b1cSMichal Meloun * Allocate memory for new intr_map_data structure. 1322895c8b1cSMichal Meloun * Initialize common fields. 1323895c8b1cSMichal Meloun */ 1324895c8b1cSMichal Meloun struct intr_map_data * 1325895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags) 1326895c8b1cSMichal Meloun { 1327895c8b1cSMichal Meloun struct intr_map_data *data; 1328895c8b1cSMichal Meloun 1329895c8b1cSMichal Meloun data = malloc(len, M_INTRNG, flags); 1330895c8b1cSMichal Meloun data->type = type; 1331895c8b1cSMichal Meloun data->len = len; 1332895c8b1cSMichal Meloun return (data); 1333895c8b1cSMichal Meloun } 1334895c8b1cSMichal Meloun 1335895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data) 1336895c8b1cSMichal Meloun { 1337895c8b1cSMichal Meloun 1338895c8b1cSMichal Meloun free(data, M_INTRNG); 1339895c8b1cSMichal Meloun } 1340895c8b1cSMichal Meloun 1341895c8b1cSMichal Meloun /* 13423fc155dcSAndrew Turner * Register a MSI/MSI-X interrupt controller 13433fc155dcSAndrew Turner */ 13443fc155dcSAndrew Turner int 13453fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref) 13463fc155dcSAndrew Turner { 13473fc155dcSAndrew Turner struct intr_pic *pic; 13483fc155dcSAndrew Turner 13493fc155dcSAndrew Turner if (dev == NULL) 13503fc155dcSAndrew Turner return (EINVAL); 1351c0d52370SAndrew Turner pic = pic_create(dev, xref, FLAG_MSI); 13523fc155dcSAndrew Turner if (pic == NULL) 13533fc155dcSAndrew Turner return (ENOMEM); 13543fc155dcSAndrew Turner 13553fc155dcSAndrew Turner debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic, 13563fc155dcSAndrew Turner device_get_nameunit(dev), dev, (uintmax_t)xref); 13573fc155dcSAndrew Turner return (0); 13583fc155dcSAndrew Turner } 13593fc155dcSAndrew Turner 13603fc155dcSAndrew Turner int 13613fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count, 13623fc155dcSAndrew Turner int maxcount, int *irqs) 13633fc155dcSAndrew Turner { 1364e707c8beSRuslan Bukin struct iommu_domain *domain; 13653fc155dcSAndrew Turner struct intr_irqsrc **isrc; 13663fc155dcSAndrew Turner struct intr_pic *pic; 13673fc155dcSAndrew Turner device_t pdev; 1368895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 13693fc155dcSAndrew Turner int err, i; 13703fc155dcSAndrew Turner 1371c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 13723fc155dcSAndrew Turner if (pic == NULL) 13733fc155dcSAndrew Turner return (ESRCH); 13743fc155dcSAndrew Turner 1375c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 13763fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 13773fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 13783fc155dcSAndrew Turner 1379e707c8beSRuslan Bukin /* 1380e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1381e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1382e707c8beSRuslan Bukin */ 1383e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1384e707c8beSRuslan Bukin if (err != 0) 1385e707c8beSRuslan Bukin return (err); 1386e707c8beSRuslan Bukin 13873fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 13883fc155dcSAndrew Turner err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc); 1389895c8b1cSMichal Meloun if (err != 0) { 1390895c8b1cSMichal Meloun free(isrc, M_INTRNG); 1391895c8b1cSMichal Meloun return (err); 13923fc155dcSAndrew Turner } 13933fc155dcSAndrew Turner 1394895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1395e707c8beSRuslan Bukin isrc[i]->isrc_iommu = domain; 1396895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1397895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1398895c8b1cSMichal Meloun msi-> isrc = isrc[i]; 1399e707c8beSRuslan Bukin 1400895c8b1cSMichal Meloun irqs[i] = intr_map_irq(pic->pic_dev, xref, 1401895c8b1cSMichal Meloun (struct intr_map_data *)msi); 1402895c8b1cSMichal Meloun } 14033fc155dcSAndrew Turner free(isrc, M_INTRNG); 14043fc155dcSAndrew Turner 14053fc155dcSAndrew Turner return (err); 14063fc155dcSAndrew Turner } 14073fc155dcSAndrew Turner 14083fc155dcSAndrew Turner int 14093fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count, 14103fc155dcSAndrew Turner int *irqs) 14113fc155dcSAndrew Turner { 14123fc155dcSAndrew Turner struct intr_irqsrc **isrc; 14133fc155dcSAndrew Turner struct intr_pic *pic; 1414609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 14153fc155dcSAndrew Turner int i, err; 14163fc155dcSAndrew Turner 1417c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14183fc155dcSAndrew Turner if (pic == NULL) 14193fc155dcSAndrew Turner return (ESRCH); 14203fc155dcSAndrew Turner 1421c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14223fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14233fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14243fc155dcSAndrew Turner 14253fc155dcSAndrew Turner isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK); 14263fc155dcSAndrew Turner 1427609b0fe9SOleksandr Tymoshenko for (i = 0; i < count; i++) { 1428609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1429609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irqs[i]); 1430609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1431609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1432609b0fe9SOleksandr Tymoshenko irqs[i])); 1433609b0fe9SOleksandr Tymoshenko isrc[i] = msi->isrc; 1434609b0fe9SOleksandr Tymoshenko } 14353fc155dcSAndrew Turner 1436f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1437f32f0095SRuslan Bukin 14383fc155dcSAndrew Turner err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc); 1439895c8b1cSMichal Meloun 1440895c8b1cSMichal Meloun for (i = 0; i < count; i++) { 1441895c8b1cSMichal Meloun if (isrc[i] != NULL) 1442895c8b1cSMichal Meloun intr_unmap_irq(irqs[i]); 1443895c8b1cSMichal Meloun } 1444895c8b1cSMichal Meloun 14453fc155dcSAndrew Turner free(isrc, M_INTRNG); 14463fc155dcSAndrew Turner return (err); 14473fc155dcSAndrew Turner } 14483fc155dcSAndrew Turner 14493fc155dcSAndrew Turner int 14503fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq) 14513fc155dcSAndrew Turner { 1452e707c8beSRuslan Bukin struct iommu_domain *domain; 14533fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14543fc155dcSAndrew Turner struct intr_pic *pic; 14553fc155dcSAndrew Turner device_t pdev; 1456895c8b1cSMichal Meloun struct intr_map_data_msi *msi; 14573fc155dcSAndrew Turner int err; 14583fc155dcSAndrew Turner 1459c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14603fc155dcSAndrew Turner if (pic == NULL) 14613fc155dcSAndrew Turner return (ESRCH); 14623fc155dcSAndrew Turner 1463c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 14643fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 14653fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 14663fc155dcSAndrew Turner 1467e707c8beSRuslan Bukin /* 1468e707c8beSRuslan Bukin * If this is the first time we have used this context ask the 1469e707c8beSRuslan Bukin * interrupt controller to map memory the msi source will need. 1470e707c8beSRuslan Bukin */ 1471e707c8beSRuslan Bukin err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain); 1472e707c8beSRuslan Bukin if (err != 0) 1473e707c8beSRuslan Bukin return (err); 1474e707c8beSRuslan Bukin 14753fc155dcSAndrew Turner err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc); 14763fc155dcSAndrew Turner if (err != 0) 14773fc155dcSAndrew Turner return (err); 14783fc155dcSAndrew Turner 1479e707c8beSRuslan Bukin isrc->isrc_iommu = domain; 1480895c8b1cSMichal Meloun msi = (struct intr_map_data_msi *)intr_alloc_map_data( 1481895c8b1cSMichal Meloun INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO); 1482895c8b1cSMichal Meloun msi->isrc = isrc; 1483895c8b1cSMichal Meloun *irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi); 14843fc155dcSAndrew Turner return (0); 14853fc155dcSAndrew Turner } 14863fc155dcSAndrew Turner 14873fc155dcSAndrew Turner int 14883fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq) 14893fc155dcSAndrew Turner { 14903fc155dcSAndrew Turner struct intr_irqsrc *isrc; 14913fc155dcSAndrew Turner struct intr_pic *pic; 1492609b0fe9SOleksandr Tymoshenko struct intr_map_data_msi *msi; 14933fc155dcSAndrew Turner int err; 14943fc155dcSAndrew Turner 1495c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 14963fc155dcSAndrew Turner if (pic == NULL) 14973fc155dcSAndrew Turner return (ESRCH); 14983fc155dcSAndrew Turner 1499c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 15003fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 15013fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 15023fc155dcSAndrew Turner 1503609b0fe9SOleksandr Tymoshenko msi = (struct intr_map_data_msi *) 1504609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(irq); 1505609b0fe9SOleksandr Tymoshenko KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI, 1506609b0fe9SOleksandr Tymoshenko ("%s: irq %d map data is not MSI", __func__, 1507609b0fe9SOleksandr Tymoshenko irq)); 1508609b0fe9SOleksandr Tymoshenko isrc = msi->isrc; 1509895c8b1cSMichal Meloun if (isrc == NULL) { 1510895c8b1cSMichal Meloun intr_unmap_irq(irq); 15113fc155dcSAndrew Turner return (EINVAL); 1512895c8b1cSMichal Meloun } 15133fc155dcSAndrew Turner 1514f32f0095SRuslan Bukin MSI_IOMMU_DEINIT(pic->pic_dev, child); 1515f32f0095SRuslan Bukin 15163fc155dcSAndrew Turner err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc); 1517895c8b1cSMichal Meloun intr_unmap_irq(irq); 1518895c8b1cSMichal Meloun 15193fc155dcSAndrew Turner return (err); 15203fc155dcSAndrew Turner } 15213fc155dcSAndrew Turner 15223fc155dcSAndrew Turner int 15233fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq, 15243fc155dcSAndrew Turner uint64_t *addr, uint32_t *data) 15253fc155dcSAndrew Turner { 15263fc155dcSAndrew Turner struct intr_irqsrc *isrc; 15273fc155dcSAndrew Turner struct intr_pic *pic; 15283fc155dcSAndrew Turner int err; 15293fc155dcSAndrew Turner 1530c0d52370SAndrew Turner pic = pic_lookup(NULL, xref, FLAG_MSI); 15313fc155dcSAndrew Turner if (pic == NULL) 15323fc155dcSAndrew Turner return (ESRCH); 15333fc155dcSAndrew Turner 1534c0d52370SAndrew Turner KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI, 15353fc155dcSAndrew Turner ("%s: Found a non-MSI controller: %s", __func__, 15363fc155dcSAndrew Turner device_get_name(pic->pic_dev))); 15373fc155dcSAndrew Turner 1538895c8b1cSMichal Meloun isrc = intr_map_get_isrc(irq); 15393fc155dcSAndrew Turner if (isrc == NULL) 15403fc155dcSAndrew Turner return (EINVAL); 15413fc155dcSAndrew Turner 15423fc155dcSAndrew Turner err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data); 1543e707c8beSRuslan Bukin 1544e707c8beSRuslan Bukin #ifdef IOMMU 1545e707c8beSRuslan Bukin if (isrc->isrc_iommu != NULL) 1546e707c8beSRuslan Bukin iommu_translate_msi(isrc->isrc_iommu, addr); 1547e707c8beSRuslan Bukin #endif 1548e707c8beSRuslan Bukin 15493fc155dcSAndrew Turner return (err); 15503fc155dcSAndrew Turner } 15513fc155dcSAndrew Turner 15522b3ad188SAdrian Chadd void dosoftints(void); 15532b3ad188SAdrian Chadd void 15542b3ad188SAdrian Chadd dosoftints(void) 15552b3ad188SAdrian Chadd { 15562b3ad188SAdrian Chadd } 15572b3ad188SAdrian Chadd 15582b3ad188SAdrian Chadd #ifdef SMP 15592b3ad188SAdrian Chadd /* 15602b3ad188SAdrian Chadd * Init interrupt controller on another CPU. 15612b3ad188SAdrian Chadd */ 15622b3ad188SAdrian Chadd void 15632b3ad188SAdrian Chadd intr_pic_init_secondary(void) 15642b3ad188SAdrian Chadd { 15652b3ad188SAdrian Chadd 15662b3ad188SAdrian Chadd /* 15672b3ad188SAdrian Chadd * QQQ: Only root PIC is aware of other CPUs ??? 15682b3ad188SAdrian Chadd */ 15695b70c08cSSvatopluk Kraus KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__)); 15702b3ad188SAdrian Chadd 15712b3ad188SAdrian Chadd //mtx_lock(&isrc_table_lock); 15725b70c08cSSvatopluk Kraus PIC_INIT_SECONDARY(intr_irq_root_dev); 15732b3ad188SAdrian Chadd //mtx_unlock(&isrc_table_lock); 15742b3ad188SAdrian Chadd } 15752b3ad188SAdrian Chadd #endif 15762b3ad188SAdrian Chadd 15772b3ad188SAdrian Chadd #ifdef DDB 1578c84c5e00SMitchell Horne DB_SHOW_COMMAND_FLAGS(irqs, db_show_irqs, DB_CMD_MEMSAFE) 15792b3ad188SAdrian Chadd { 15802b3ad188SAdrian Chadd u_int i, irqsum; 1581bff6be3eSSvatopluk Kraus u_long num; 15822b3ad188SAdrian Chadd struct intr_irqsrc *isrc; 15832b3ad188SAdrian Chadd 1584248f0cabSOleksandr Tymoshenko for (irqsum = 0, i = 0; i < intr_nirq; i++) { 15852b3ad188SAdrian Chadd isrc = irq_sources[i]; 15862b3ad188SAdrian Chadd if (isrc == NULL) 15872b3ad188SAdrian Chadd continue; 15882b3ad188SAdrian Chadd 1589bff6be3eSSvatopluk Kraus num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0; 15902b3ad188SAdrian Chadd db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i, 15912b3ad188SAdrian Chadd isrc->isrc_name, isrc->isrc_cpu.__bits[0], 1592bff6be3eSSvatopluk Kraus isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num); 1593bff6be3eSSvatopluk Kraus irqsum += num; 15942b3ad188SAdrian Chadd } 15952b3ad188SAdrian Chadd db_printf("irq total %u\n", irqsum); 15962b3ad188SAdrian Chadd } 15972b3ad188SAdrian Chadd #endif 1598895c8b1cSMichal Meloun 1599895c8b1cSMichal Meloun /* 1600895c8b1cSMichal Meloun * Interrupt mapping table functions. 1601895c8b1cSMichal Meloun * 1602895c8b1cSMichal Meloun * Please, keep this part separately, it can be transformed to 1603895c8b1cSMichal Meloun * extension of standard resources. 1604895c8b1cSMichal Meloun */ 1605895c8b1cSMichal Meloun struct intr_map_entry 1606895c8b1cSMichal Meloun { 1607895c8b1cSMichal Meloun device_t dev; 1608895c8b1cSMichal Meloun intptr_t xref; 1609895c8b1cSMichal Meloun struct intr_map_data *map_data; 1610895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1611895c8b1cSMichal Meloun /* XXX TODO DISCONECTED PICs */ 1612895c8b1cSMichal Meloun /*int flags */ 1613895c8b1cSMichal Meloun }; 1614895c8b1cSMichal Meloun 1615895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */ 1616248f0cabSOleksandr Tymoshenko static struct intr_map_entry **irq_map; 1617a3c7da3dSElliott Mitchell static u_int irq_map_count; 1618a3c7da3dSElliott Mitchell static u_int irq_map_first_free_idx; 1619895c8b1cSMichal Meloun static struct mtx irq_map_lock; 1620895c8b1cSMichal Meloun 1621895c8b1cSMichal Meloun static struct intr_irqsrc * 1622895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id) 1623895c8b1cSMichal Meloun { 1624895c8b1cSMichal Meloun struct intr_irqsrc *isrc; 1625895c8b1cSMichal Meloun 1626ecc8ccb4SAndrew Turner isrc = NULL; 1627895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1628ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1629895c8b1cSMichal Meloun isrc = irq_map[res_id]->isrc; 1630895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1631ecc8ccb4SAndrew Turner 1632895c8b1cSMichal Meloun return (isrc); 1633895c8b1cSMichal Meloun } 1634895c8b1cSMichal Meloun 1635895c8b1cSMichal Meloun static void 1636895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc) 1637895c8b1cSMichal Meloun { 1638895c8b1cSMichal Meloun 1639895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1640ecc8ccb4SAndrew Turner if (res_id < irq_map_count && irq_map[res_id] != NULL) 1641895c8b1cSMichal Meloun irq_map[res_id]->isrc = isrc; 1642895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1643895c8b1cSMichal Meloun } 1644895c8b1cSMichal Meloun 1645895c8b1cSMichal Meloun /* 1646895c8b1cSMichal Meloun * Get a copy of intr_map_entry data 1647895c8b1cSMichal Meloun */ 1648609b0fe9SOleksandr Tymoshenko static struct intr_map_data * 1649609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id) 1650609b0fe9SOleksandr Tymoshenko { 1651609b0fe9SOleksandr Tymoshenko struct intr_map_data *data; 1652609b0fe9SOleksandr Tymoshenko 1653609b0fe9SOleksandr Tymoshenko data = NULL; 1654609b0fe9SOleksandr Tymoshenko mtx_lock(&irq_map_lock); 1655609b0fe9SOleksandr Tymoshenko if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1656609b0fe9SOleksandr Tymoshenko panic("Attempt to copy invalid resource id: %u\n", res_id); 1657609b0fe9SOleksandr Tymoshenko data = irq_map[res_id]->map_data; 1658609b0fe9SOleksandr Tymoshenko mtx_unlock(&irq_map_lock); 1659609b0fe9SOleksandr Tymoshenko 1660609b0fe9SOleksandr Tymoshenko return (data); 1661609b0fe9SOleksandr Tymoshenko } 1662609b0fe9SOleksandr Tymoshenko 1663609b0fe9SOleksandr Tymoshenko /* 1664609b0fe9SOleksandr Tymoshenko * Get a copy of intr_map_entry data 1665609b0fe9SOleksandr Tymoshenko */ 1666895c8b1cSMichal Meloun static void 1667895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref, 1668895c8b1cSMichal Meloun struct intr_map_data **data) 1669895c8b1cSMichal Meloun { 1670895c8b1cSMichal Meloun size_t len; 1671895c8b1cSMichal Meloun 1672895c8b1cSMichal Meloun len = 0; 1673895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1674895c8b1cSMichal Meloun if (res_id >= irq_map_count || irq_map[res_id] == NULL) 1675895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1676895c8b1cSMichal Meloun if (irq_map[res_id]->map_data != NULL) 1677895c8b1cSMichal Meloun len = irq_map[res_id]->map_data->len; 1678895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1679895c8b1cSMichal Meloun 1680895c8b1cSMichal Meloun if (len == 0) 1681895c8b1cSMichal Meloun *data = NULL; 1682895c8b1cSMichal Meloun else 1683895c8b1cSMichal Meloun *data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO); 1684895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1685895c8b1cSMichal Meloun if (irq_map[res_id] == NULL) 1686895c8b1cSMichal Meloun panic("Attempt to copy invalid resource id: %u\n", res_id); 1687895c8b1cSMichal Meloun if (len != 0) { 1688895c8b1cSMichal Meloun if (len != irq_map[res_id]->map_data->len) 1689895c8b1cSMichal Meloun panic("Resource id: %u has changed.\n", res_id); 1690895c8b1cSMichal Meloun memcpy(*data, irq_map[res_id]->map_data, len); 1691895c8b1cSMichal Meloun } 1692895c8b1cSMichal Meloun *map_dev = irq_map[res_id]->dev; 1693895c8b1cSMichal Meloun *map_xref = irq_map[res_id]->xref; 1694895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1695895c8b1cSMichal Meloun } 1696895c8b1cSMichal Meloun 1697895c8b1cSMichal Meloun /* 1698895c8b1cSMichal Meloun * Allocate and fill new entry in irq_map table. 1699895c8b1cSMichal Meloun */ 1700895c8b1cSMichal Meloun u_int 1701895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data) 1702895c8b1cSMichal Meloun { 1703895c8b1cSMichal Meloun u_int i; 1704895c8b1cSMichal Meloun struct intr_map_entry *entry; 1705895c8b1cSMichal Meloun 1706895c8b1cSMichal Meloun /* Prepare new entry first. */ 1707895c8b1cSMichal Meloun entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO); 1708895c8b1cSMichal Meloun 1709895c8b1cSMichal Meloun entry->dev = dev; 1710895c8b1cSMichal Meloun entry->xref = xref; 1711895c8b1cSMichal Meloun entry->map_data = data; 1712895c8b1cSMichal Meloun entry->isrc = NULL; 1713895c8b1cSMichal Meloun 1714895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1715895c8b1cSMichal Meloun for (i = irq_map_first_free_idx; i < irq_map_count; i++) { 1716895c8b1cSMichal Meloun if (irq_map[i] == NULL) { 1717895c8b1cSMichal Meloun irq_map[i] = entry; 1718895c8b1cSMichal Meloun irq_map_first_free_idx = i + 1; 1719895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1720895c8b1cSMichal Meloun return (i); 1721895c8b1cSMichal Meloun } 1722895c8b1cSMichal Meloun } 1723895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1724895c8b1cSMichal Meloun 1725895c8b1cSMichal Meloun /* XXX Expand irq_map table */ 1726895c8b1cSMichal Meloun panic("IRQ mapping table is full."); 1727895c8b1cSMichal Meloun } 1728895c8b1cSMichal Meloun 1729895c8b1cSMichal Meloun /* 1730895c8b1cSMichal Meloun * Remove and free mapping entry. 1731895c8b1cSMichal Meloun */ 1732895c8b1cSMichal Meloun void 1733895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id) 1734895c8b1cSMichal Meloun { 1735895c8b1cSMichal Meloun struct intr_map_entry *entry; 1736895c8b1cSMichal Meloun 1737895c8b1cSMichal Meloun mtx_lock(&irq_map_lock); 1738895c8b1cSMichal Meloun if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL)) 1739895c8b1cSMichal Meloun panic("Attempt to unmap invalid resource id: %u\n", res_id); 1740895c8b1cSMichal Meloun entry = irq_map[res_id]; 1741895c8b1cSMichal Meloun irq_map[res_id] = NULL; 1742895c8b1cSMichal Meloun irq_map_first_free_idx = res_id; 1743895c8b1cSMichal Meloun mtx_unlock(&irq_map_lock); 1744895c8b1cSMichal Meloun intr_free_intr_map_data(entry->map_data); 1745895c8b1cSMichal Meloun free(entry, M_INTRNG); 1746895c8b1cSMichal Meloun } 1747895c8b1cSMichal Meloun 1748895c8b1cSMichal Meloun /* 1749895c8b1cSMichal Meloun * Clone mapping entry. 1750895c8b1cSMichal Meloun */ 1751895c8b1cSMichal Meloun u_int 1752895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id) 1753895c8b1cSMichal Meloun { 1754895c8b1cSMichal Meloun device_t map_dev; 1755895c8b1cSMichal Meloun intptr_t map_xref; 1756895c8b1cSMichal Meloun struct intr_map_data *data; 1757895c8b1cSMichal Meloun 1758895c8b1cSMichal Meloun intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data); 1759895c8b1cSMichal Meloun return (intr_map_irq(map_dev, map_xref, data)); 1760895c8b1cSMichal Meloun } 1761895c8b1cSMichal Meloun 1762895c8b1cSMichal Meloun static void 1763895c8b1cSMichal Meloun intr_map_init(void *dummy __unused) 1764895c8b1cSMichal Meloun { 1765895c8b1cSMichal Meloun 1766895c8b1cSMichal Meloun mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF); 1767248f0cabSOleksandr Tymoshenko 1768248f0cabSOleksandr Tymoshenko irq_map_count = 2 * intr_nirq; 1769248f0cabSOleksandr Tymoshenko irq_map = mallocarray(irq_map_count, sizeof(struct intr_map_entry*), 1770248f0cabSOleksandr Tymoshenko M_INTRNG, M_WAITOK | M_ZERO); 1771895c8b1cSMichal Meloun } 1772895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL); 1773