xref: /freebsd/sys/kern/subr_intr.c (revision 28137bdb19aa34b8351108de4257795a93c0ba09)
12b3ad188SAdrian Chadd /*-
2bff6be3eSSvatopluk Kraus  * Copyright (c) 2015-2016 Svatopluk Kraus
3bff6be3eSSvatopluk Kraus  * Copyright (c) 2015-2016 Michal Meloun
42b3ad188SAdrian Chadd  * All rights reserved.
52b3ad188SAdrian Chadd  *
62b3ad188SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
72b3ad188SAdrian Chadd  * modification, are permitted provided that the following conditions
82b3ad188SAdrian Chadd  * are met:
92b3ad188SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
102b3ad188SAdrian Chadd  *    notice, this list of conditions and the following disclaimer.
112b3ad188SAdrian Chadd  * 2. Redistributions in binary form must reproduce the above copyright
122b3ad188SAdrian Chadd  *    notice, this list of conditions and the following disclaimer in the
132b3ad188SAdrian Chadd  *    documentation and/or other materials provided with the distribution.
142b3ad188SAdrian Chadd  *
152b3ad188SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
162b3ad188SAdrian Chadd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
172b3ad188SAdrian Chadd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
182b3ad188SAdrian Chadd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
192b3ad188SAdrian Chadd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
202b3ad188SAdrian Chadd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
212b3ad188SAdrian Chadd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
222b3ad188SAdrian Chadd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
232b3ad188SAdrian Chadd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
242b3ad188SAdrian Chadd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
252b3ad188SAdrian Chadd  * SUCH DAMAGE.
262b3ad188SAdrian Chadd  */
272b3ad188SAdrian Chadd 
282b3ad188SAdrian Chadd #include <sys/cdefs.h>
292b3ad188SAdrian Chadd __FBSDID("$FreeBSD$");
302b3ad188SAdrian Chadd 
312b3ad188SAdrian Chadd /*
322b3ad188SAdrian Chadd  *	New-style Interrupt Framework
332b3ad188SAdrian Chadd  *
34895c8b1cSMichal Meloun  *  TODO: - add support for disconnected PICs.
35895c8b1cSMichal Meloun  *        - to support IPI (PPI) enabling on other CPUs if already started.
36895c8b1cSMichal Meloun  *        - to complete things for removable PICs.
372b3ad188SAdrian Chadd  */
382b3ad188SAdrian Chadd 
392b3ad188SAdrian Chadd #include "opt_ddb.h"
40df7a2251SAndrew Turner #include "opt_hwpmc_hooks.h"
41e707c8beSRuslan Bukin #include "opt_iommu.h"
422b3ad188SAdrian Chadd 
432b3ad188SAdrian Chadd #include <sys/param.h>
442b3ad188SAdrian Chadd #include <sys/systm.h>
45*28137bdbSMitchell Horne #include <sys/bitstring.h>
462b3ad188SAdrian Chadd #include <sys/bus.h>
472b3ad188SAdrian Chadd #include <sys/conf.h>
482b3ad188SAdrian Chadd #include <sys/cpuset.h>
4982e846dfSMitchell Horne #include <sys/interrupt.h>
5082e846dfSMitchell Horne #include <sys/kernel.h>
5182e846dfSMitchell Horne #include <sys/lock.h>
5282e846dfSMitchell Horne #include <sys/malloc.h>
5382e846dfSMitchell Horne #include <sys/mutex.h>
5482e846dfSMitchell Horne #include <sys/proc.h>
5582e846dfSMitchell Horne #include <sys/queue.h>
566b42a1f4SAndrew Turner #include <sys/rman.h>
572b3ad188SAdrian Chadd #include <sys/sched.h>
582b3ad188SAdrian Chadd #include <sys/smp.h>
59248f0cabSOleksandr Tymoshenko #include <sys/sysctl.h>
6082e846dfSMitchell Horne #include <sys/syslog.h>
6182e846dfSMitchell Horne #include <sys/taskqueue.h>
6282e846dfSMitchell Horne #include <sys/tree.h>
639ed01c32SGleb Smirnoff #include <sys/vmmeter.h>
64df7a2251SAndrew Turner #ifdef HWPMC_HOOKS
65df7a2251SAndrew Turner #include <sys/pmckern.h>
66df7a2251SAndrew Turner #endif
67df7a2251SAndrew Turner 
682b3ad188SAdrian Chadd #include <machine/atomic.h>
692b3ad188SAdrian Chadd #include <machine/cpu.h>
7082e846dfSMitchell Horne #include <machine/intr.h>
712b3ad188SAdrian Chadd #include <machine/smp.h>
722b3ad188SAdrian Chadd #include <machine/stdarg.h>
732b3ad188SAdrian Chadd 
742b3ad188SAdrian Chadd #ifdef DDB
752b3ad188SAdrian Chadd #include <ddb/ddb.h>
762b3ad188SAdrian Chadd #endif
772b3ad188SAdrian Chadd 
78e707c8beSRuslan Bukin #ifdef IOMMU
79e707c8beSRuslan Bukin #include <dev/iommu/iommu_msi.h>
80e707c8beSRuslan Bukin #endif
81e707c8beSRuslan Bukin 
822b3ad188SAdrian Chadd #include "pic_if.h"
833fc155dcSAndrew Turner #include "msi_if.h"
842b3ad188SAdrian Chadd 
852b3ad188SAdrian Chadd #define	INTRNAME_LEN	(2*MAXCOMLEN + 1)
862b3ad188SAdrian Chadd 
872b3ad188SAdrian Chadd #ifdef DEBUG
882b3ad188SAdrian Chadd #define debugf(fmt, args...) do { printf("%s(): ", __func__);	\
892b3ad188SAdrian Chadd     printf(fmt,##args); } while (0)
902b3ad188SAdrian Chadd #else
912b3ad188SAdrian Chadd #define debugf(fmt, args...)
922b3ad188SAdrian Chadd #endif
932b3ad188SAdrian Chadd 
942b3ad188SAdrian Chadd MALLOC_DECLARE(M_INTRNG);
952b3ad188SAdrian Chadd MALLOC_DEFINE(M_INTRNG, "intr", "intr interrupt handling");
962b3ad188SAdrian Chadd 
972b3ad188SAdrian Chadd /* Main interrupt handler called from assembler -> 'hidden' for C code. */
982b3ad188SAdrian Chadd void intr_irq_handler(struct trapframe *tf);
992b3ad188SAdrian Chadd 
1002b3ad188SAdrian Chadd /* Root interrupt controller stuff. */
1015b70c08cSSvatopluk Kraus device_t intr_irq_root_dev;
1022b3ad188SAdrian Chadd static intr_irq_filter_t *irq_root_filter;
1032b3ad188SAdrian Chadd static void *irq_root_arg;
1042b3ad188SAdrian Chadd static u_int irq_root_ipicount;
1052b3ad188SAdrian Chadd 
106d1605cdaSAndrew Turner struct intr_pic_child {
107d1605cdaSAndrew Turner 	SLIST_ENTRY(intr_pic_child)	 pc_next;
108d1605cdaSAndrew Turner 	struct intr_pic			*pc_pic;
109d1605cdaSAndrew Turner 	intr_child_irq_filter_t		*pc_filter;
110d1605cdaSAndrew Turner 	void				*pc_filter_arg;
111d1605cdaSAndrew Turner 	uintptr_t			 pc_start;
112d1605cdaSAndrew Turner 	uintptr_t			 pc_length;
113d1605cdaSAndrew Turner };
114d1605cdaSAndrew Turner 
1152b3ad188SAdrian Chadd /* Interrupt controller definition. */
1162b3ad188SAdrian Chadd struct intr_pic {
1172b3ad188SAdrian Chadd 	SLIST_ENTRY(intr_pic)	pic_next;
1182b3ad188SAdrian Chadd 	intptr_t		pic_xref;	/* hardware identification */
1192b3ad188SAdrian Chadd 	device_t		pic_dev;
120c0d52370SAndrew Turner /* Only one of FLAG_PIC or FLAG_MSI may be set */
1213fc155dcSAndrew Turner #define	FLAG_PIC	(1 << 0)
1223fc155dcSAndrew Turner #define	FLAG_MSI	(1 << 1)
123c0d52370SAndrew Turner #define	FLAG_TYPE_MASK	(FLAG_PIC | FLAG_MSI)
1243fc155dcSAndrew Turner 	u_int			pic_flags;
125d1605cdaSAndrew Turner 	struct mtx		pic_child_lock;
126d1605cdaSAndrew Turner 	SLIST_HEAD(, intr_pic_child) pic_children;
1272b3ad188SAdrian Chadd };
1282b3ad188SAdrian Chadd 
1292b3ad188SAdrian Chadd static struct mtx pic_list_lock;
1302b3ad188SAdrian Chadd static SLIST_HEAD(, intr_pic) pic_list;
1312b3ad188SAdrian Chadd 
132c0d52370SAndrew Turner static struct intr_pic *pic_lookup(device_t dev, intptr_t xref, int flags);
1332b3ad188SAdrian Chadd 
1342b3ad188SAdrian Chadd /* Interrupt source definition. */
1352b3ad188SAdrian Chadd static struct mtx isrc_table_lock;
136248f0cabSOleksandr Tymoshenko static struct intr_irqsrc **irq_sources;
1372b3ad188SAdrian Chadd u_int irq_next_free;
1382b3ad188SAdrian Chadd 
1392b3ad188SAdrian Chadd #ifdef SMP
140dc425090SMitchell Horne #ifdef EARLY_AP_STARTUP
141dc425090SMitchell Horne static bool irq_assign_cpu = true;
142dc425090SMitchell Horne #else
143dc425090SMitchell Horne static bool irq_assign_cpu = false;
144dc425090SMitchell Horne #endif
1452b3ad188SAdrian Chadd #endif
1462b3ad188SAdrian Chadd 
147a3c7da3dSElliott Mitchell u_int intr_nirq = NIRQ;
148248f0cabSOleksandr Tymoshenko SYSCTL_UINT(_machdep, OID_AUTO, nirq, CTLFLAG_RDTUN, &intr_nirq, 0,
149248f0cabSOleksandr Tymoshenko     "Number of IRQs");
1502b3ad188SAdrian Chadd 
1512b3ad188SAdrian Chadd /* Data for MI statistics reporting. */
152248f0cabSOleksandr Tymoshenko u_long *intrcnt;
153248f0cabSOleksandr Tymoshenko char *intrnames;
154248f0cabSOleksandr Tymoshenko size_t sintrcnt;
155248f0cabSOleksandr Tymoshenko size_t sintrnames;
156*28137bdbSMitchell Horne int nintrcnt;
157*28137bdbSMitchell Horne static bitstr_t *intrcnt_bitmap;
1582b3ad188SAdrian Chadd 
159895c8b1cSMichal Meloun static struct intr_irqsrc *intr_map_get_isrc(u_int res_id);
160895c8b1cSMichal Meloun static void intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc);
161609b0fe9SOleksandr Tymoshenko static struct intr_map_data * intr_map_get_map_data(u_int res_id);
162895c8b1cSMichal Meloun static void intr_map_copy_map_data(u_int res_id, device_t *dev, intptr_t *xref,
163895c8b1cSMichal Meloun     struct intr_map_data **data);
164895c8b1cSMichal Meloun 
1652b3ad188SAdrian Chadd /*
1662b3ad188SAdrian Chadd  *  Interrupt framework initialization routine.
1672b3ad188SAdrian Chadd  */
1682b3ad188SAdrian Chadd static void
1692b3ad188SAdrian Chadd intr_irq_init(void *dummy __unused)
1702b3ad188SAdrian Chadd {
1712b3ad188SAdrian Chadd 
1722b3ad188SAdrian Chadd 	SLIST_INIT(&pic_list);
1732b3ad188SAdrian Chadd 	mtx_init(&pic_list_lock, "intr pic list", NULL, MTX_DEF);
1743fc155dcSAndrew Turner 
1752b3ad188SAdrian Chadd 	mtx_init(&isrc_table_lock, "intr isrc table", NULL, MTX_DEF);
176248f0cabSOleksandr Tymoshenko 
177248f0cabSOleksandr Tymoshenko 	/*
178248f0cabSOleksandr Tymoshenko 	 * - 2 counters for each I/O interrupt.
179248f0cabSOleksandr Tymoshenko 	 * - MAXCPU counters for each IPI counters for SMP.
180248f0cabSOleksandr Tymoshenko 	 */
181*28137bdbSMitchell Horne 	nintrcnt = intr_nirq * 2;
182248f0cabSOleksandr Tymoshenko #ifdef SMP
183*28137bdbSMitchell Horne 	nintrcnt += INTR_IPI_COUNT * MAXCPU;
184248f0cabSOleksandr Tymoshenko #endif
185248f0cabSOleksandr Tymoshenko 
186*28137bdbSMitchell Horne 	intrcnt = mallocarray(nintrcnt, sizeof(u_long), M_INTRNG,
187248f0cabSOleksandr Tymoshenko 	    M_WAITOK | M_ZERO);
188*28137bdbSMitchell Horne 	intrnames = mallocarray(nintrcnt, INTRNAME_LEN, M_INTRNG,
189248f0cabSOleksandr Tymoshenko 	    M_WAITOK | M_ZERO);
190*28137bdbSMitchell Horne 	sintrcnt = nintrcnt * sizeof(u_long);
191*28137bdbSMitchell Horne 	sintrnames = nintrcnt * INTRNAME_LEN;
192*28137bdbSMitchell Horne 
193*28137bdbSMitchell Horne 	/* Allocate the bitmap tracking counter allocations. */
194*28137bdbSMitchell Horne 	intrcnt_bitmap = bit_alloc(nintrcnt, M_INTRNG, M_WAITOK | M_ZERO);
195*28137bdbSMitchell Horne 
196248f0cabSOleksandr Tymoshenko 	irq_sources = mallocarray(intr_nirq, sizeof(struct intr_irqsrc*),
197248f0cabSOleksandr Tymoshenko 	    M_INTRNG, M_WAITOK | M_ZERO);
1982b3ad188SAdrian Chadd }
1992b3ad188SAdrian Chadd SYSINIT(intr_irq_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_irq_init, NULL);
2002b3ad188SAdrian Chadd 
2012b3ad188SAdrian Chadd static void
2022b3ad188SAdrian Chadd intrcnt_setname(const char *name, int index)
2032b3ad188SAdrian Chadd {
2042b3ad188SAdrian Chadd 
2052b3ad188SAdrian Chadd 	snprintf(intrnames + INTRNAME_LEN * index, INTRNAME_LEN, "%-*s",
2062b3ad188SAdrian Chadd 	    INTRNAME_LEN - 1, name);
2072b3ad188SAdrian Chadd }
2082b3ad188SAdrian Chadd 
2092b3ad188SAdrian Chadd /*
2102b3ad188SAdrian Chadd  *  Update name for interrupt source with interrupt event.
2112b3ad188SAdrian Chadd  */
2122b3ad188SAdrian Chadd static void
2132b3ad188SAdrian Chadd intrcnt_updatename(struct intr_irqsrc *isrc)
2142b3ad188SAdrian Chadd {
2152b3ad188SAdrian Chadd 
2162b3ad188SAdrian Chadd 	/* QQQ: What about stray counter name? */
2172b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
2182b3ad188SAdrian Chadd 	intrcnt_setname(isrc->isrc_event->ie_fullname, isrc->isrc_index);
2192b3ad188SAdrian Chadd }
2202b3ad188SAdrian Chadd 
2212b3ad188SAdrian Chadd /*
2222b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt counter increment.
2232b3ad188SAdrian Chadd  */
2242b3ad188SAdrian Chadd static inline void
2252b3ad188SAdrian Chadd isrc_increment_count(struct intr_irqsrc *isrc)
2262b3ad188SAdrian Chadd {
2272b3ad188SAdrian Chadd 
228bff6be3eSSvatopluk Kraus 	if (isrc->isrc_flags & INTR_ISRCF_PPI)
229bff6be3eSSvatopluk Kraus 		atomic_add_long(&isrc->isrc_count[0], 1);
230bff6be3eSSvatopluk Kraus 	else
2312b3ad188SAdrian Chadd 		isrc->isrc_count[0]++;
2322b3ad188SAdrian Chadd }
2332b3ad188SAdrian Chadd 
2342b3ad188SAdrian Chadd /*
2352b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt stray counter increment.
2362b3ad188SAdrian Chadd  */
2372b3ad188SAdrian Chadd static inline void
2382b3ad188SAdrian Chadd isrc_increment_straycount(struct intr_irqsrc *isrc)
2392b3ad188SAdrian Chadd {
2402b3ad188SAdrian Chadd 
2412b3ad188SAdrian Chadd 	isrc->isrc_count[1]++;
2422b3ad188SAdrian Chadd }
2432b3ad188SAdrian Chadd 
2442b3ad188SAdrian Chadd /*
2452b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt name update.
2462b3ad188SAdrian Chadd  */
2472b3ad188SAdrian Chadd static void
2482b3ad188SAdrian Chadd isrc_update_name(struct intr_irqsrc *isrc, const char *name)
2492b3ad188SAdrian Chadd {
2502b3ad188SAdrian Chadd 	char str[INTRNAME_LEN];
2512b3ad188SAdrian Chadd 
2522b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
2532b3ad188SAdrian Chadd 
2542b3ad188SAdrian Chadd 	if (name != NULL) {
2552b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "%s: %s", isrc->isrc_name, name);
2562b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index);
2572b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "stray %s: %s", isrc->isrc_name,
2582b3ad188SAdrian Chadd 		    name);
2592b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index + 1);
2602b3ad188SAdrian Chadd 	} else {
2612b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "%s:", isrc->isrc_name);
2622b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index);
2632b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "stray %s:", isrc->isrc_name);
2642b3ad188SAdrian Chadd 		intrcnt_setname(str, isrc->isrc_index + 1);
2652b3ad188SAdrian Chadd 	}
2662b3ad188SAdrian Chadd }
2672b3ad188SAdrian Chadd 
2682b3ad188SAdrian Chadd /*
2692b3ad188SAdrian Chadd  *  Virtualization for interrupt source interrupt counters setup.
2702b3ad188SAdrian Chadd  */
2712b3ad188SAdrian Chadd static void
2722b3ad188SAdrian Chadd isrc_setup_counters(struct intr_irqsrc *isrc)
2732b3ad188SAdrian Chadd {
274*28137bdbSMitchell Horne 	int index;
275*28137bdbSMitchell Horne 
276*28137bdbSMitchell Horne 	mtx_assert(&isrc_table_lock, MA_OWNED);
2772b3ad188SAdrian Chadd 
2782b3ad188SAdrian Chadd 	/*
279*28137bdbSMitchell Horne 	 * Allocate two counter values, the second tracking "stray" interrupts.
2802b3ad188SAdrian Chadd 	 */
281*28137bdbSMitchell Horne 	bit_ffc_area(intrcnt_bitmap, nintrcnt, 2, &index);
282*28137bdbSMitchell Horne 	if (index == -1)
283*28137bdbSMitchell Horne 		panic("Failed to allocate 2 counters. Array exhausted?");
284*28137bdbSMitchell Horne 	bit_nset(intrcnt_bitmap, index, index + 1);
2852b3ad188SAdrian Chadd 	isrc->isrc_index = index;
2862b3ad188SAdrian Chadd 	isrc->isrc_count = &intrcnt[index];
2872b3ad188SAdrian Chadd 	isrc_update_name(isrc, NULL);
2882b3ad188SAdrian Chadd }
2892b3ad188SAdrian Chadd 
290bff6be3eSSvatopluk Kraus /*
291bff6be3eSSvatopluk Kraus  *  Virtualization for interrupt source interrupt counters release.
292bff6be3eSSvatopluk Kraus  */
293bff6be3eSSvatopluk Kraus static void
294bff6be3eSSvatopluk Kraus isrc_release_counters(struct intr_irqsrc *isrc)
295bff6be3eSSvatopluk Kraus {
296*28137bdbSMitchell Horne 	int idx = isrc->isrc_index;
297bff6be3eSSvatopluk Kraus 
298*28137bdbSMitchell Horne 	mtx_assert(&isrc_table_lock, MA_OWNED);
299*28137bdbSMitchell Horne 
300*28137bdbSMitchell Horne 	bit_nclear(intrcnt_bitmap, idx, idx + 1);
301bff6be3eSSvatopluk Kraus }
302bff6be3eSSvatopluk Kraus 
3032b3ad188SAdrian Chadd #ifdef SMP
3042b3ad188SAdrian Chadd /*
3052b3ad188SAdrian Chadd  *  Virtualization for interrupt source IPI counters setup.
3062b3ad188SAdrian Chadd  */
3075b70c08cSSvatopluk Kraus u_long *
3085b70c08cSSvatopluk Kraus intr_ipi_setup_counters(const char *name)
3092b3ad188SAdrian Chadd {
3102b3ad188SAdrian Chadd 	u_int index, i;
3112b3ad188SAdrian Chadd 	char str[INTRNAME_LEN];
3122b3ad188SAdrian Chadd 
313*28137bdbSMitchell Horne 	mtx_lock(&isrc_table_lock);
314*28137bdbSMitchell Horne 
315*28137bdbSMitchell Horne 	/*
316*28137bdbSMitchell Horne 	 * We should never have a problem finding MAXCPU contiguous counters,
317*28137bdbSMitchell Horne 	 * in practice. Interrupts will be allocated sequentially during boot,
318*28137bdbSMitchell Horne 	 * so the array should fill from low to high index. Once reserved, the
319*28137bdbSMitchell Horne 	 * IPI counters will never be released. Similarly, we will not need to
320*28137bdbSMitchell Horne 	 * allocate more IPIs once the system is running.
321*28137bdbSMitchell Horne 	 */
322*28137bdbSMitchell Horne 	bit_ffc_area(intrcnt_bitmap, nintrcnt, MAXCPU, &index);
323*28137bdbSMitchell Horne 	if (index == -1)
324*28137bdbSMitchell Horne 		panic("Failed to allocate %d counters. Array exhausted?",
325*28137bdbSMitchell Horne 		    MAXCPU);
326*28137bdbSMitchell Horne 	bit_nset(intrcnt_bitmap, index, index + MAXCPU - 1);
3272b3ad188SAdrian Chadd 	for (i = 0; i < MAXCPU; i++) {
3282b3ad188SAdrian Chadd 		snprintf(str, INTRNAME_LEN, "cpu%d:%s", i, name);
3292b3ad188SAdrian Chadd 		intrcnt_setname(str, index + i);
3302b3ad188SAdrian Chadd 	}
331*28137bdbSMitchell Horne 	mtx_unlock(&isrc_table_lock);
3325b70c08cSSvatopluk Kraus 	return (&intrcnt[index]);
3332b3ad188SAdrian Chadd }
3342b3ad188SAdrian Chadd #endif
3352b3ad188SAdrian Chadd 
3362b3ad188SAdrian Chadd /*
3372b3ad188SAdrian Chadd  *  Main interrupt dispatch handler. It's called straight
3382b3ad188SAdrian Chadd  *  from the assembler, where CPU interrupt is served.
3392b3ad188SAdrian Chadd  */
3402b3ad188SAdrian Chadd void
3412b3ad188SAdrian Chadd intr_irq_handler(struct trapframe *tf)
3422b3ad188SAdrian Chadd {
3432b3ad188SAdrian Chadd 	struct trapframe * oldframe;
3442b3ad188SAdrian Chadd 	struct thread * td;
3452b3ad188SAdrian Chadd 
3462b3ad188SAdrian Chadd 	KASSERT(irq_root_filter != NULL, ("%s: no filter", __func__));
3472b3ad188SAdrian Chadd 
34883c9dea1SGleb Smirnoff 	VM_CNT_INC(v_intr);
3492b3ad188SAdrian Chadd 	critical_enter();
3502b3ad188SAdrian Chadd 	td = curthread;
3512b3ad188SAdrian Chadd 	oldframe = td->td_intr_frame;
3522b3ad188SAdrian Chadd 	td->td_intr_frame = tf;
3532b3ad188SAdrian Chadd 	irq_root_filter(irq_root_arg);
3542b3ad188SAdrian Chadd 	td->td_intr_frame = oldframe;
3552b3ad188SAdrian Chadd 	critical_exit();
356df7a2251SAndrew Turner #ifdef HWPMC_HOOKS
357974692e3SAndrew Turner 	if (pmc_hook && TRAPF_USERMODE(tf) &&
358974692e3SAndrew Turner 	    (PCPU_GET(curthread)->td_pflags & TDP_CALLCHAIN))
359df7a2251SAndrew Turner 		pmc_hook(PCPU_GET(curthread), PMC_FN_USER_CALLCHAIN, tf);
360df7a2251SAndrew Turner #endif
3612b3ad188SAdrian Chadd }
3622b3ad188SAdrian Chadd 
363d1605cdaSAndrew Turner int
364d1605cdaSAndrew Turner intr_child_irq_handler(struct intr_pic *parent, uintptr_t irq)
365d1605cdaSAndrew Turner {
366d1605cdaSAndrew Turner 	struct intr_pic_child *child;
367d1605cdaSAndrew Turner 	bool found;
368d1605cdaSAndrew Turner 
369d1605cdaSAndrew Turner 	found = false;
370d1605cdaSAndrew Turner 	mtx_lock_spin(&parent->pic_child_lock);
371d1605cdaSAndrew Turner 	SLIST_FOREACH(child, &parent->pic_children, pc_next) {
372d1605cdaSAndrew Turner 		if (child->pc_start <= irq &&
373d1605cdaSAndrew Turner 		    irq < (child->pc_start + child->pc_length)) {
374d1605cdaSAndrew Turner 			found = true;
375d1605cdaSAndrew Turner 			break;
376d1605cdaSAndrew Turner 		}
377d1605cdaSAndrew Turner 	}
378d1605cdaSAndrew Turner 	mtx_unlock_spin(&parent->pic_child_lock);
379d1605cdaSAndrew Turner 
380d1605cdaSAndrew Turner 	if (found)
381d1605cdaSAndrew Turner 		return (child->pc_filter(child->pc_filter_arg, irq));
382d1605cdaSAndrew Turner 
383d1605cdaSAndrew Turner 	return (FILTER_STRAY);
384d1605cdaSAndrew Turner }
385d1605cdaSAndrew Turner 
3862b3ad188SAdrian Chadd /*
3872b3ad188SAdrian Chadd  *  interrupt controller dispatch function for interrupts. It should
3882b3ad188SAdrian Chadd  *  be called straight from the interrupt controller, when associated interrupt
3892b3ad188SAdrian Chadd  *  source is learned.
3902b3ad188SAdrian Chadd  */
391bff6be3eSSvatopluk Kraus int
392bff6be3eSSvatopluk Kraus intr_isrc_dispatch(struct intr_irqsrc *isrc, struct trapframe *tf)
3932b3ad188SAdrian Chadd {
3942b3ad188SAdrian Chadd 
3952b3ad188SAdrian Chadd 	KASSERT(isrc != NULL, ("%s: no source", __func__));
3962b3ad188SAdrian Chadd 
3972b3ad188SAdrian Chadd 	isrc_increment_count(isrc);
3982b3ad188SAdrian Chadd 
3992b3ad188SAdrian Chadd #ifdef INTR_SOLO
4002b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
4012b3ad188SAdrian Chadd 		int error;
4022b3ad188SAdrian Chadd 		error = isrc->isrc_filter(isrc->isrc_arg, tf);
4032b3ad188SAdrian Chadd 		PIC_POST_FILTER(isrc->isrc_dev, isrc);
4042b3ad188SAdrian Chadd 		if (error == FILTER_HANDLED)
405bff6be3eSSvatopluk Kraus 			return (0);
4062b3ad188SAdrian Chadd 	} else
4072b3ad188SAdrian Chadd #endif
4082b3ad188SAdrian Chadd 	if (isrc->isrc_event != NULL) {
4092b3ad188SAdrian Chadd 		if (intr_event_handle(isrc->isrc_event, tf) == 0)
410bff6be3eSSvatopluk Kraus 			return (0);
4112b3ad188SAdrian Chadd 	}
4122b3ad188SAdrian Chadd 
4132b3ad188SAdrian Chadd 	isrc_increment_straycount(isrc);
414bff6be3eSSvatopluk Kraus 	return (EINVAL);
4152b3ad188SAdrian Chadd }
4162b3ad188SAdrian Chadd 
4172b3ad188SAdrian Chadd /*
4182b3ad188SAdrian Chadd  *  Alloc unique interrupt number (resource handle) for interrupt source.
4192b3ad188SAdrian Chadd  *
4202b3ad188SAdrian Chadd  *  There could be various strategies how to allocate free interrupt number
4212b3ad188SAdrian Chadd  *  (resource handle) for new interrupt source.
4222b3ad188SAdrian Chadd  *
4232b3ad188SAdrian Chadd  *  1. Handles are always allocated forward, so handles are not recycled
4242b3ad188SAdrian Chadd  *     immediately. However, if only one free handle left which is reused
4252b3ad188SAdrian Chadd  *     constantly...
4262b3ad188SAdrian Chadd  */
427bff6be3eSSvatopluk Kraus static inline int
428bff6be3eSSvatopluk Kraus isrc_alloc_irq(struct intr_irqsrc *isrc)
4292b3ad188SAdrian Chadd {
430e88c3b1bSMichal Meloun 	u_int irq;
4312b3ad188SAdrian Chadd 
4322b3ad188SAdrian Chadd 	mtx_assert(&isrc_table_lock, MA_OWNED);
4332b3ad188SAdrian Chadd 
434e88c3b1bSMichal Meloun 	if (irq_next_free >= intr_nirq)
4352b3ad188SAdrian Chadd 		return (ENOSPC);
4362b3ad188SAdrian Chadd 
437e88c3b1bSMichal Meloun 	for (irq = irq_next_free; irq < intr_nirq; irq++) {
4382b3ad188SAdrian Chadd 		if (irq_sources[irq] == NULL)
4392b3ad188SAdrian Chadd 			goto found;
4402b3ad188SAdrian Chadd 	}
4412b3ad188SAdrian Chadd 	for (irq = 0; irq < irq_next_free; irq++) {
4422b3ad188SAdrian Chadd 		if (irq_sources[irq] == NULL)
4432b3ad188SAdrian Chadd 			goto found;
4442b3ad188SAdrian Chadd 	}
4452b3ad188SAdrian Chadd 
446e88c3b1bSMichal Meloun 	irq_next_free = intr_nirq;
4472b3ad188SAdrian Chadd 	return (ENOSPC);
4482b3ad188SAdrian Chadd 
4492b3ad188SAdrian Chadd found:
4502b3ad188SAdrian Chadd 	isrc->isrc_irq = irq;
4512b3ad188SAdrian Chadd 	irq_sources[irq] = isrc;
4522b3ad188SAdrian Chadd 
4532b3ad188SAdrian Chadd 	irq_next_free = irq + 1;
454e88c3b1bSMichal Meloun 	if (irq_next_free >= intr_nirq)
4552b3ad188SAdrian Chadd 		irq_next_free = 0;
4562b3ad188SAdrian Chadd 	return (0);
4572b3ad188SAdrian Chadd }
458bff6be3eSSvatopluk Kraus 
4592b3ad188SAdrian Chadd /*
4602b3ad188SAdrian Chadd  *  Free unique interrupt number (resource handle) from interrupt source.
4612b3ad188SAdrian Chadd  */
462bff6be3eSSvatopluk Kraus static inline int
4632b3ad188SAdrian Chadd isrc_free_irq(struct intr_irqsrc *isrc)
4642b3ad188SAdrian Chadd {
4652b3ad188SAdrian Chadd 
466bff6be3eSSvatopluk Kraus 	mtx_assert(&isrc_table_lock, MA_OWNED);
4672b3ad188SAdrian Chadd 
468248f0cabSOleksandr Tymoshenko 	if (isrc->isrc_irq >= intr_nirq)
4692b3ad188SAdrian Chadd 		return (EINVAL);
470bff6be3eSSvatopluk Kraus 	if (irq_sources[isrc->isrc_irq] != isrc)
4712b3ad188SAdrian Chadd 		return (EINVAL);
4722b3ad188SAdrian Chadd 
4732b3ad188SAdrian Chadd 	irq_sources[isrc->isrc_irq] = NULL;
4748442087fSMichal Meloun 	isrc->isrc_irq = INTR_IRQ_INVALID;	/* just to be safe */
475a49f208dSMichal Meloun 
476a49f208dSMichal Meloun 	/*
477a49f208dSMichal Meloun 	 * If we are recovering from the state irq_sources table is full,
478a49f208dSMichal Meloun 	 * then the following allocation should check the entire table. This
479a49f208dSMichal Meloun 	 * will ensure maximum separation of allocation order from release
480a49f208dSMichal Meloun 	 * order.
481a49f208dSMichal Meloun 	 */
482a49f208dSMichal Meloun 	if (irq_next_free >= intr_nirq)
483a49f208dSMichal Meloun 		irq_next_free = 0;
484a49f208dSMichal Meloun 
4852b3ad188SAdrian Chadd 	return (0);
4862b3ad188SAdrian Chadd }
487bff6be3eSSvatopluk Kraus 
4882b3ad188SAdrian Chadd /*
489bff6be3eSSvatopluk Kraus  *  Initialize interrupt source and register it into global interrupt table.
4902b3ad188SAdrian Chadd  */
491bff6be3eSSvatopluk Kraus int
492bff6be3eSSvatopluk Kraus intr_isrc_register(struct intr_irqsrc *isrc, device_t dev, u_int flags,
493bff6be3eSSvatopluk Kraus     const char *fmt, ...)
4942b3ad188SAdrian Chadd {
495bff6be3eSSvatopluk Kraus 	int error;
496bff6be3eSSvatopluk Kraus 	va_list ap;
4972b3ad188SAdrian Chadd 
498bff6be3eSSvatopluk Kraus 	bzero(isrc, sizeof(struct intr_irqsrc));
499bff6be3eSSvatopluk Kraus 	isrc->isrc_dev = dev;
5008442087fSMichal Meloun 	isrc->isrc_irq = INTR_IRQ_INVALID;	/* just to be safe */
501bff6be3eSSvatopluk Kraus 	isrc->isrc_flags = flags;
5022b3ad188SAdrian Chadd 
503bff6be3eSSvatopluk Kraus 	va_start(ap, fmt);
504bff6be3eSSvatopluk Kraus 	vsnprintf(isrc->isrc_name, INTR_ISRC_NAMELEN, fmt, ap);
505bff6be3eSSvatopluk Kraus 	va_end(ap);
506bff6be3eSSvatopluk Kraus 
507bff6be3eSSvatopluk Kraus 	mtx_lock(&isrc_table_lock);
508bff6be3eSSvatopluk Kraus 	error = isrc_alloc_irq(isrc);
509bff6be3eSSvatopluk Kraus 	if (error != 0) {
510bff6be3eSSvatopluk Kraus 		mtx_unlock(&isrc_table_lock);
511bff6be3eSSvatopluk Kraus 		return (error);
5122b3ad188SAdrian Chadd 	}
513bff6be3eSSvatopluk Kraus 	/*
514bff6be3eSSvatopluk Kraus 	 * Setup interrupt counters, but not for IPI sources. Those are setup
515bff6be3eSSvatopluk Kraus 	 * later and only for used ones (up to INTR_IPI_COUNT) to not exhaust
516bff6be3eSSvatopluk Kraus 	 * our counter pool.
517bff6be3eSSvatopluk Kraus 	 */
518bff6be3eSSvatopluk Kraus 	if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0)
519bff6be3eSSvatopluk Kraus 		isrc_setup_counters(isrc);
520bff6be3eSSvatopluk Kraus 	mtx_unlock(&isrc_table_lock);
521bff6be3eSSvatopluk Kraus 	return (0);
5222b3ad188SAdrian Chadd }
5232b3ad188SAdrian Chadd 
5242b3ad188SAdrian Chadd /*
525bff6be3eSSvatopluk Kraus  *  Deregister interrupt source from global interrupt table.
526bff6be3eSSvatopluk Kraus  */
527bff6be3eSSvatopluk Kraus int
528bff6be3eSSvatopluk Kraus intr_isrc_deregister(struct intr_irqsrc *isrc)
529bff6be3eSSvatopluk Kraus {
530bff6be3eSSvatopluk Kraus 	int error;
531bff6be3eSSvatopluk Kraus 
532bff6be3eSSvatopluk Kraus 	mtx_lock(&isrc_table_lock);
533bff6be3eSSvatopluk Kraus 	if ((isrc->isrc_flags & INTR_ISRCF_IPI) == 0)
534bff6be3eSSvatopluk Kraus 		isrc_release_counters(isrc);
535bff6be3eSSvatopluk Kraus 	error = isrc_free_irq(isrc);
536bff6be3eSSvatopluk Kraus 	mtx_unlock(&isrc_table_lock);
537bff6be3eSSvatopluk Kraus 	return (error);
538bff6be3eSSvatopluk Kraus }
539bff6be3eSSvatopluk Kraus 
5405b613c19SSvatopluk Kraus #ifdef SMP
5415b613c19SSvatopluk Kraus /*
5425b613c19SSvatopluk Kraus  *  A support function for a PIC to decide if provided ISRC should be inited
5435b613c19SSvatopluk Kraus  *  on given cpu. The logic of INTR_ISRCF_BOUND flag and isrc_cpu member of
5445b613c19SSvatopluk Kraus  *  struct intr_irqsrc is the following:
5455b613c19SSvatopluk Kraus  *
5465b613c19SSvatopluk Kraus  *     If INTR_ISRCF_BOUND is set, the ISRC should be inited only on cpus
5475b613c19SSvatopluk Kraus  *     set in isrc_cpu. If not, the ISRC should be inited on every cpu and
5485b613c19SSvatopluk Kraus  *     isrc_cpu is kept consistent with it. Thus isrc_cpu is always correct.
5495b613c19SSvatopluk Kraus  */
5505b613c19SSvatopluk Kraus bool
5515b613c19SSvatopluk Kraus intr_isrc_init_on_cpu(struct intr_irqsrc *isrc, u_int cpu)
5525b613c19SSvatopluk Kraus {
5535b613c19SSvatopluk Kraus 
5545b613c19SSvatopluk Kraus 	if (isrc->isrc_handlers == 0)
5555b613c19SSvatopluk Kraus 		return (false);
5565b613c19SSvatopluk Kraus 	if ((isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI)) == 0)
5575b613c19SSvatopluk Kraus 		return (false);
5585b613c19SSvatopluk Kraus 	if (isrc->isrc_flags & INTR_ISRCF_BOUND)
5595b613c19SSvatopluk Kraus 		return (CPU_ISSET(cpu, &isrc->isrc_cpu));
5605b613c19SSvatopluk Kraus 
5615b613c19SSvatopluk Kraus 	CPU_SET(cpu, &isrc->isrc_cpu);
5625b613c19SSvatopluk Kraus 	return (true);
5635b613c19SSvatopluk Kraus }
5645b613c19SSvatopluk Kraus #endif
5655b613c19SSvatopluk Kraus 
5662b3ad188SAdrian Chadd #ifdef INTR_SOLO
5672b3ad188SAdrian Chadd /*
5682b3ad188SAdrian Chadd  *  Setup filter into interrupt source.
5692b3ad188SAdrian Chadd  */
5702b3ad188SAdrian Chadd static int
5712b3ad188SAdrian Chadd iscr_setup_filter(struct intr_irqsrc *isrc, const char *name,
5722b3ad188SAdrian Chadd     intr_irq_filter_t *filter, void *arg, void **cookiep)
5732b3ad188SAdrian Chadd {
5742b3ad188SAdrian Chadd 
5752b3ad188SAdrian Chadd 	if (filter == NULL)
5762b3ad188SAdrian Chadd 		return (EINVAL);
5772b3ad188SAdrian Chadd 
5782b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
5792b3ad188SAdrian Chadd 	/*
5802b3ad188SAdrian Chadd 	 * Make sure that we do not mix the two ways
5812b3ad188SAdrian Chadd 	 * how we handle interrupt sources.
5822b3ad188SAdrian Chadd 	 */
5832b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) {
5842b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
5852b3ad188SAdrian Chadd 		return (EBUSY);
5862b3ad188SAdrian Chadd 	}
5872b3ad188SAdrian Chadd 	isrc->isrc_filter = filter;
5882b3ad188SAdrian Chadd 	isrc->isrc_arg = arg;
5892b3ad188SAdrian Chadd 	isrc_update_name(isrc, name);
5902b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
5912b3ad188SAdrian Chadd 
5922b3ad188SAdrian Chadd 	*cookiep = isrc;
5932b3ad188SAdrian Chadd 	return (0);
5942b3ad188SAdrian Chadd }
5952b3ad188SAdrian Chadd #endif
5962b3ad188SAdrian Chadd 
5972b3ad188SAdrian Chadd /*
5982b3ad188SAdrian Chadd  *  Interrupt source pre_ithread method for MI interrupt framework.
5992b3ad188SAdrian Chadd  */
6002b3ad188SAdrian Chadd static void
6012b3ad188SAdrian Chadd intr_isrc_pre_ithread(void *arg)
6022b3ad188SAdrian Chadd {
6032b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
6042b3ad188SAdrian Chadd 
6052b3ad188SAdrian Chadd 	PIC_PRE_ITHREAD(isrc->isrc_dev, isrc);
6062b3ad188SAdrian Chadd }
6072b3ad188SAdrian Chadd 
6082b3ad188SAdrian Chadd /*
6092b3ad188SAdrian Chadd  *  Interrupt source post_ithread method for MI interrupt framework.
6102b3ad188SAdrian Chadd  */
6112b3ad188SAdrian Chadd static void
6122b3ad188SAdrian Chadd intr_isrc_post_ithread(void *arg)
6132b3ad188SAdrian Chadd {
6142b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
6152b3ad188SAdrian Chadd 
6162b3ad188SAdrian Chadd 	PIC_POST_ITHREAD(isrc->isrc_dev, isrc);
6172b3ad188SAdrian Chadd }
6182b3ad188SAdrian Chadd 
6192b3ad188SAdrian Chadd /*
6202b3ad188SAdrian Chadd  *  Interrupt source post_filter method for MI interrupt framework.
6212b3ad188SAdrian Chadd  */
6222b3ad188SAdrian Chadd static void
6232b3ad188SAdrian Chadd intr_isrc_post_filter(void *arg)
6242b3ad188SAdrian Chadd {
6252b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
6262b3ad188SAdrian Chadd 
6272b3ad188SAdrian Chadd 	PIC_POST_FILTER(isrc->isrc_dev, isrc);
6282b3ad188SAdrian Chadd }
6292b3ad188SAdrian Chadd 
6302b3ad188SAdrian Chadd /*
6312b3ad188SAdrian Chadd  *  Interrupt source assign_cpu method for MI interrupt framework.
6322b3ad188SAdrian Chadd  */
6332b3ad188SAdrian Chadd static int
6342b3ad188SAdrian Chadd intr_isrc_assign_cpu(void *arg, int cpu)
6352b3ad188SAdrian Chadd {
6362b3ad188SAdrian Chadd #ifdef SMP
6372b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc = arg;
6382b3ad188SAdrian Chadd 	int error;
6392b3ad188SAdrian Chadd 
6402b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6412b3ad188SAdrian Chadd 	if (cpu == NOCPU) {
6422b3ad188SAdrian Chadd 		CPU_ZERO(&isrc->isrc_cpu);
6432b3ad188SAdrian Chadd 		isrc->isrc_flags &= ~INTR_ISRCF_BOUND;
6442b3ad188SAdrian Chadd 	} else {
6452b3ad188SAdrian Chadd 		CPU_SETOF(cpu, &isrc->isrc_cpu);
6462b3ad188SAdrian Chadd 		isrc->isrc_flags |= INTR_ISRCF_BOUND;
6472b3ad188SAdrian Chadd 	}
6482b3ad188SAdrian Chadd 
6492b3ad188SAdrian Chadd 	/*
6502b3ad188SAdrian Chadd 	 * In NOCPU case, it's up to PIC to either leave ISRC on same CPU or
6512b3ad188SAdrian Chadd 	 * re-balance it to another CPU or enable it on more CPUs. However,
6522b3ad188SAdrian Chadd 	 * PIC is expected to change isrc_cpu appropriately to keep us well
653e3043798SPedro F. Giffuni 	 * informed if the call is successful.
6542b3ad188SAdrian Chadd 	 */
6552b3ad188SAdrian Chadd 	if (irq_assign_cpu) {
656bff6be3eSSvatopluk Kraus 		error = PIC_BIND_INTR(isrc->isrc_dev, isrc);
6572b3ad188SAdrian Chadd 		if (error) {
6582b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu);
6592b3ad188SAdrian Chadd 			mtx_unlock(&isrc_table_lock);
6602b3ad188SAdrian Chadd 			return (error);
6612b3ad188SAdrian Chadd 		}
6622b3ad188SAdrian Chadd 	}
6632b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
6642b3ad188SAdrian Chadd 	return (0);
6652b3ad188SAdrian Chadd #else
6662b3ad188SAdrian Chadd 	return (EOPNOTSUPP);
6672b3ad188SAdrian Chadd #endif
6682b3ad188SAdrian Chadd }
6692b3ad188SAdrian Chadd 
6702b3ad188SAdrian Chadd /*
6712b3ad188SAdrian Chadd  *  Create interrupt event for interrupt source.
6722b3ad188SAdrian Chadd  */
6732b3ad188SAdrian Chadd static int
6742b3ad188SAdrian Chadd isrc_event_create(struct intr_irqsrc *isrc)
6752b3ad188SAdrian Chadd {
6762b3ad188SAdrian Chadd 	struct intr_event *ie;
6772b3ad188SAdrian Chadd 	int error;
6782b3ad188SAdrian Chadd 
6792b3ad188SAdrian Chadd 	error = intr_event_create(&ie, isrc, 0, isrc->isrc_irq,
6802b3ad188SAdrian Chadd 	    intr_isrc_pre_ithread, intr_isrc_post_ithread, intr_isrc_post_filter,
6812b3ad188SAdrian Chadd 	    intr_isrc_assign_cpu, "%s:", isrc->isrc_name);
6822b3ad188SAdrian Chadd 	if (error)
6832b3ad188SAdrian Chadd 		return (error);
6842b3ad188SAdrian Chadd 
6852b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
6862b3ad188SAdrian Chadd 	/*
6872b3ad188SAdrian Chadd 	 * Make sure that we do not mix the two ways
6882b3ad188SAdrian Chadd 	 * how we handle interrupt sources. Let contested event wins.
6892b3ad188SAdrian Chadd 	 */
690169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
6912b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL || isrc->isrc_event != NULL) {
692169e6abdSSvatopluk Kraus #else
693169e6abdSSvatopluk Kraus 	if (isrc->isrc_event != NULL) {
694169e6abdSSvatopluk Kraus #endif
6952b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
6962b3ad188SAdrian Chadd 		intr_event_destroy(ie);
6972b3ad188SAdrian Chadd 		return (isrc->isrc_event != NULL ? EBUSY : 0);
6982b3ad188SAdrian Chadd 	}
6992b3ad188SAdrian Chadd 	isrc->isrc_event = ie;
7002b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
7012b3ad188SAdrian Chadd 
7022b3ad188SAdrian Chadd 	return (0);
7032b3ad188SAdrian Chadd }
7042b3ad188SAdrian Chadd #ifdef notyet
7052b3ad188SAdrian Chadd /*
7062b3ad188SAdrian Chadd  *  Destroy interrupt event for interrupt source.
7072b3ad188SAdrian Chadd  */
7082b3ad188SAdrian Chadd static void
7092b3ad188SAdrian Chadd isrc_event_destroy(struct intr_irqsrc *isrc)
7102b3ad188SAdrian Chadd {
7112b3ad188SAdrian Chadd 	struct intr_event *ie;
7122b3ad188SAdrian Chadd 
7132b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
7142b3ad188SAdrian Chadd 	ie = isrc->isrc_event;
7152b3ad188SAdrian Chadd 	isrc->isrc_event = NULL;
7162b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
7172b3ad188SAdrian Chadd 
7182b3ad188SAdrian Chadd 	if (ie != NULL)
7192b3ad188SAdrian Chadd 		intr_event_destroy(ie);
7202b3ad188SAdrian Chadd }
7212b3ad188SAdrian Chadd #endif
7222b3ad188SAdrian Chadd /*
7232b3ad188SAdrian Chadd  *  Add handler to interrupt source.
7242b3ad188SAdrian Chadd  */
7252b3ad188SAdrian Chadd static int
7262b3ad188SAdrian Chadd isrc_add_handler(struct intr_irqsrc *isrc, const char *name,
7272b3ad188SAdrian Chadd     driver_filter_t filter, driver_intr_t handler, void *arg,
7282b3ad188SAdrian Chadd     enum intr_type flags, void **cookiep)
7292b3ad188SAdrian Chadd {
7302b3ad188SAdrian Chadd 	int error;
7312b3ad188SAdrian Chadd 
7322b3ad188SAdrian Chadd 	if (isrc->isrc_event == NULL) {
7332b3ad188SAdrian Chadd 		error = isrc_event_create(isrc);
7342b3ad188SAdrian Chadd 		if (error)
7352b3ad188SAdrian Chadd 			return (error);
7362b3ad188SAdrian Chadd 	}
7372b3ad188SAdrian Chadd 
7382b3ad188SAdrian Chadd 	error = intr_event_add_handler(isrc->isrc_event, name, filter, handler,
7392b3ad188SAdrian Chadd 	    arg, intr_priority(flags), flags, cookiep);
7402b3ad188SAdrian Chadd 	if (error == 0) {
7412b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
7422b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
7432b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
7442b3ad188SAdrian Chadd 	}
7452b3ad188SAdrian Chadd 
7462b3ad188SAdrian Chadd 	return (error);
7472b3ad188SAdrian Chadd }
7482b3ad188SAdrian Chadd 
7492b3ad188SAdrian Chadd /*
7502b3ad188SAdrian Chadd  *  Lookup interrupt controller locked.
7512b3ad188SAdrian Chadd  */
752bff6be3eSSvatopluk Kraus static inline struct intr_pic *
753c0d52370SAndrew Turner pic_lookup_locked(device_t dev, intptr_t xref, int flags)
7542b3ad188SAdrian Chadd {
7552b3ad188SAdrian Chadd 	struct intr_pic *pic;
7562b3ad188SAdrian Chadd 
7572b3ad188SAdrian Chadd 	mtx_assert(&pic_list_lock, MA_OWNED);
7582b3ad188SAdrian Chadd 
7594be58cbaSSvatopluk Kraus 	if (dev == NULL && xref == 0)
7604be58cbaSSvatopluk Kraus 		return (NULL);
7614be58cbaSSvatopluk Kraus 
7624be58cbaSSvatopluk Kraus 	/* Note that pic->pic_dev is never NULL on registered PIC. */
7632b3ad188SAdrian Chadd 	SLIST_FOREACH(pic, &pic_list, pic_next) {
764c0d52370SAndrew Turner 		if ((pic->pic_flags & FLAG_TYPE_MASK) !=
765c0d52370SAndrew Turner 		    (flags & FLAG_TYPE_MASK))
766c0d52370SAndrew Turner 			continue;
767c0d52370SAndrew Turner 
7684be58cbaSSvatopluk Kraus 		if (dev == NULL) {
7694be58cbaSSvatopluk Kraus 			if (xref == pic->pic_xref)
7704be58cbaSSvatopluk Kraus 				return (pic);
7714be58cbaSSvatopluk Kraus 		} else if (xref == 0 || pic->pic_xref == 0) {
7724be58cbaSSvatopluk Kraus 			if (dev == pic->pic_dev)
7734be58cbaSSvatopluk Kraus 				return (pic);
7744be58cbaSSvatopluk Kraus 		} else if (xref == pic->pic_xref && dev == pic->pic_dev)
7752b3ad188SAdrian Chadd 				return (pic);
7762b3ad188SAdrian Chadd 	}
7772b3ad188SAdrian Chadd 	return (NULL);
7782b3ad188SAdrian Chadd }
7792b3ad188SAdrian Chadd 
7802b3ad188SAdrian Chadd /*
7812b3ad188SAdrian Chadd  *  Lookup interrupt controller.
7822b3ad188SAdrian Chadd  */
7832b3ad188SAdrian Chadd static struct intr_pic *
784c0d52370SAndrew Turner pic_lookup(device_t dev, intptr_t xref, int flags)
7852b3ad188SAdrian Chadd {
7862b3ad188SAdrian Chadd 	struct intr_pic *pic;
7872b3ad188SAdrian Chadd 
7882b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
789c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
7902b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
7912b3ad188SAdrian Chadd 	return (pic);
7922b3ad188SAdrian Chadd }
7932b3ad188SAdrian Chadd 
7942b3ad188SAdrian Chadd /*
7952b3ad188SAdrian Chadd  *  Create interrupt controller.
7962b3ad188SAdrian Chadd  */
7972b3ad188SAdrian Chadd static struct intr_pic *
798c0d52370SAndrew Turner pic_create(device_t dev, intptr_t xref, int flags)
7992b3ad188SAdrian Chadd {
8002b3ad188SAdrian Chadd 	struct intr_pic *pic;
8012b3ad188SAdrian Chadd 
8022b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
803c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
8042b3ad188SAdrian Chadd 	if (pic != NULL) {
8052b3ad188SAdrian Chadd 		mtx_unlock(&pic_list_lock);
8062b3ad188SAdrian Chadd 		return (pic);
8072b3ad188SAdrian Chadd 	}
8082b3ad188SAdrian Chadd 	pic = malloc(sizeof(*pic), M_INTRNG, M_NOWAIT | M_ZERO);
809b48c6083SAndrew Turner 	if (pic == NULL) {
810b48c6083SAndrew Turner 		mtx_unlock(&pic_list_lock);
811b48c6083SAndrew Turner 		return (NULL);
812b48c6083SAndrew Turner 	}
8132b3ad188SAdrian Chadd 	pic->pic_xref = xref;
8142b3ad188SAdrian Chadd 	pic->pic_dev = dev;
815c0d52370SAndrew Turner 	pic->pic_flags = flags;
816d1605cdaSAndrew Turner 	mtx_init(&pic->pic_child_lock, "pic child lock", NULL, MTX_SPIN);
8172b3ad188SAdrian Chadd 	SLIST_INSERT_HEAD(&pic_list, pic, pic_next);
8182b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
8192b3ad188SAdrian Chadd 
8202b3ad188SAdrian Chadd 	return (pic);
8212b3ad188SAdrian Chadd }
8222b3ad188SAdrian Chadd #ifdef notyet
8232b3ad188SAdrian Chadd /*
8242b3ad188SAdrian Chadd  *  Destroy interrupt controller.
8252b3ad188SAdrian Chadd  */
8262b3ad188SAdrian Chadd static void
827c0d52370SAndrew Turner pic_destroy(device_t dev, intptr_t xref, int flags)
8282b3ad188SAdrian Chadd {
8292b3ad188SAdrian Chadd 	struct intr_pic *pic;
8302b3ad188SAdrian Chadd 
8312b3ad188SAdrian Chadd 	mtx_lock(&pic_list_lock);
832c0d52370SAndrew Turner 	pic = pic_lookup_locked(dev, xref, flags);
8332b3ad188SAdrian Chadd 	if (pic == NULL) {
8342b3ad188SAdrian Chadd 		mtx_unlock(&pic_list_lock);
8352b3ad188SAdrian Chadd 		return;
8362b3ad188SAdrian Chadd 	}
8372b3ad188SAdrian Chadd 	SLIST_REMOVE(&pic_list, pic, intr_pic, pic_next);
8382b3ad188SAdrian Chadd 	mtx_unlock(&pic_list_lock);
8392b3ad188SAdrian Chadd 
8402b3ad188SAdrian Chadd 	free(pic, M_INTRNG);
8412b3ad188SAdrian Chadd }
8422b3ad188SAdrian Chadd #endif
8432b3ad188SAdrian Chadd /*
8442b3ad188SAdrian Chadd  *  Register interrupt controller.
8452b3ad188SAdrian Chadd  */
8469346e913SAndrew Turner struct intr_pic *
8472b3ad188SAdrian Chadd intr_pic_register(device_t dev, intptr_t xref)
8482b3ad188SAdrian Chadd {
8492b3ad188SAdrian Chadd 	struct intr_pic *pic;
8502b3ad188SAdrian Chadd 
8514be58cbaSSvatopluk Kraus 	if (dev == NULL)
8529346e913SAndrew Turner 		return (NULL);
853c0d52370SAndrew Turner 	pic = pic_create(dev, xref, FLAG_PIC);
8542b3ad188SAdrian Chadd 	if (pic == NULL)
8559346e913SAndrew Turner 		return (NULL);
8562b3ad188SAdrian Chadd 
857cff33fa8SEd Maste 	debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic,
858cff33fa8SEd Maste 	    device_get_nameunit(dev), dev, (uintmax_t)xref);
8599346e913SAndrew Turner 	return (pic);
8602b3ad188SAdrian Chadd }
8612b3ad188SAdrian Chadd 
8622b3ad188SAdrian Chadd /*
8632b3ad188SAdrian Chadd  *  Unregister interrupt controller.
8642b3ad188SAdrian Chadd  */
8652b3ad188SAdrian Chadd int
866bff6be3eSSvatopluk Kraus intr_pic_deregister(device_t dev, intptr_t xref)
8672b3ad188SAdrian Chadd {
8682b3ad188SAdrian Chadd 
8692b3ad188SAdrian Chadd 	panic("%s: not implemented", __func__);
8702b3ad188SAdrian Chadd }
8712b3ad188SAdrian Chadd 
8722b3ad188SAdrian Chadd /*
8732b3ad188SAdrian Chadd  *  Mark interrupt controller (itself) as a root one.
8742b3ad188SAdrian Chadd  *
8752b3ad188SAdrian Chadd  *  Note that only an interrupt controller can really know its position
8762b3ad188SAdrian Chadd  *  in interrupt controller's tree. So root PIC must claim itself as a root.
8772b3ad188SAdrian Chadd  *
8782b3ad188SAdrian Chadd  *  In FDT case, according to ePAPR approved version 1.1 from 08 April 2011,
8792b3ad188SAdrian Chadd  *  page 30:
8802b3ad188SAdrian Chadd  *    "The root of the interrupt tree is determined when traversal
8812b3ad188SAdrian Chadd  *     of the interrupt tree reaches an interrupt controller node without
8822b3ad188SAdrian Chadd  *     an interrupts property and thus no explicit interrupt parent."
8832b3ad188SAdrian Chadd  */
8842b3ad188SAdrian Chadd int
8852b3ad188SAdrian Chadd intr_pic_claim_root(device_t dev, intptr_t xref, intr_irq_filter_t *filter,
8862b3ad188SAdrian Chadd     void *arg, u_int ipicount)
8872b3ad188SAdrian Chadd {
8883fc155dcSAndrew Turner 	struct intr_pic *pic;
8892b3ad188SAdrian Chadd 
890c0d52370SAndrew Turner 	pic = pic_lookup(dev, xref, FLAG_PIC);
8913fc155dcSAndrew Turner 	if (pic == NULL) {
8922b3ad188SAdrian Chadd 		device_printf(dev, "not registered\n");
8932b3ad188SAdrian Chadd 		return (EINVAL);
8942b3ad188SAdrian Chadd 	}
8953fc155dcSAndrew Turner 
896c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC,
8973fc155dcSAndrew Turner 	    ("%s: Found a non-PIC controller: %s", __func__,
8983fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
8993fc155dcSAndrew Turner 
9002b3ad188SAdrian Chadd 	if (filter == NULL) {
9012b3ad188SAdrian Chadd 		device_printf(dev, "filter missing\n");
9022b3ad188SAdrian Chadd 		return (EINVAL);
9032b3ad188SAdrian Chadd 	}
9042b3ad188SAdrian Chadd 
9052b3ad188SAdrian Chadd 	/*
9062b3ad188SAdrian Chadd 	 * Only one interrupt controllers could be on the root for now.
9072b3ad188SAdrian Chadd 	 * Note that we further suppose that there is not threaded interrupt
9082b3ad188SAdrian Chadd 	 * routine (handler) on the root. See intr_irq_handler().
9092b3ad188SAdrian Chadd 	 */
9105b70c08cSSvatopluk Kraus 	if (intr_irq_root_dev != NULL) {
9112b3ad188SAdrian Chadd 		device_printf(dev, "another root already set\n");
9122b3ad188SAdrian Chadd 		return (EBUSY);
9132b3ad188SAdrian Chadd 	}
9142b3ad188SAdrian Chadd 
9155b70c08cSSvatopluk Kraus 	intr_irq_root_dev = dev;
9162b3ad188SAdrian Chadd 	irq_root_filter = filter;
9172b3ad188SAdrian Chadd 	irq_root_arg = arg;
9182b3ad188SAdrian Chadd 	irq_root_ipicount = ipicount;
9192b3ad188SAdrian Chadd 
9202b3ad188SAdrian Chadd 	debugf("irq root set to %s\n", device_get_nameunit(dev));
9212b3ad188SAdrian Chadd 	return (0);
9222b3ad188SAdrian Chadd }
9232b3ad188SAdrian Chadd 
924d1605cdaSAndrew Turner /*
925d1605cdaSAndrew Turner  * Add a handler to manage a sub range of a parents interrupts.
926d1605cdaSAndrew Turner  */
927a3e828c9SJessica Clarke int
928d1605cdaSAndrew Turner intr_pic_add_handler(device_t parent, struct intr_pic *pic,
929d1605cdaSAndrew Turner     intr_child_irq_filter_t *filter, void *arg, uintptr_t start,
930d1605cdaSAndrew Turner     uintptr_t length)
931d1605cdaSAndrew Turner {
932d1605cdaSAndrew Turner 	struct intr_pic *parent_pic;
933d1605cdaSAndrew Turner 	struct intr_pic_child *newchild;
934d1605cdaSAndrew Turner #ifdef INVARIANTS
935d1605cdaSAndrew Turner 	struct intr_pic_child *child;
936d1605cdaSAndrew Turner #endif
937d1605cdaSAndrew Turner 
938c0d52370SAndrew Turner 	/* Find the parent PIC */
939c0d52370SAndrew Turner 	parent_pic = pic_lookup(parent, 0, FLAG_PIC);
940d1605cdaSAndrew Turner 	if (parent_pic == NULL)
941a3e828c9SJessica Clarke 		return (ENXIO);
942d1605cdaSAndrew Turner 
943d1605cdaSAndrew Turner 	newchild = malloc(sizeof(*newchild), M_INTRNG, M_WAITOK | M_ZERO);
944d1605cdaSAndrew Turner 	newchild->pc_pic = pic;
945d1605cdaSAndrew Turner 	newchild->pc_filter = filter;
946d1605cdaSAndrew Turner 	newchild->pc_filter_arg = arg;
947d1605cdaSAndrew Turner 	newchild->pc_start = start;
948d1605cdaSAndrew Turner 	newchild->pc_length = length;
949d1605cdaSAndrew Turner 
950d1605cdaSAndrew Turner 	mtx_lock_spin(&parent_pic->pic_child_lock);
951d1605cdaSAndrew Turner #ifdef INVARIANTS
952d1605cdaSAndrew Turner 	SLIST_FOREACH(child, &parent_pic->pic_children, pc_next) {
953d1605cdaSAndrew Turner 		KASSERT(child->pc_pic != pic, ("%s: Adding a child PIC twice",
954d1605cdaSAndrew Turner 		    __func__));
955d1605cdaSAndrew Turner 	}
956d1605cdaSAndrew Turner #endif
957d1605cdaSAndrew Turner 	SLIST_INSERT_HEAD(&parent_pic->pic_children, newchild, pc_next);
958d1605cdaSAndrew Turner 	mtx_unlock_spin(&parent_pic->pic_child_lock);
959d1605cdaSAndrew Turner 
960a3e828c9SJessica Clarke 	return (0);
961d1605cdaSAndrew Turner }
962d1605cdaSAndrew Turner 
963895c8b1cSMichal Meloun static int
964895c8b1cSMichal Meloun intr_resolve_irq(device_t dev, intptr_t xref, struct intr_map_data *data,
965895c8b1cSMichal Meloun     struct intr_irqsrc **isrc)
9662b3ad188SAdrian Chadd {
967bff6be3eSSvatopluk Kraus 	struct intr_pic *pic;
968895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
969bff6be3eSSvatopluk Kraus 
970bff6be3eSSvatopluk Kraus 	if (data == NULL)
971bff6be3eSSvatopluk Kraus 		return (EINVAL);
972bff6be3eSSvatopluk Kraus 
973c0d52370SAndrew Turner 	pic = pic_lookup(dev, xref,
974c0d52370SAndrew Turner 	    (data->type == INTR_MAP_DATA_MSI) ? FLAG_MSI : FLAG_PIC);
97515adccc6SSvatopluk Kraus 	if (pic == NULL)
976bff6be3eSSvatopluk Kraus 		return (ESRCH);
977bff6be3eSSvatopluk Kraus 
978895c8b1cSMichal Meloun 	switch (data->type) {
979895c8b1cSMichal Meloun 	case INTR_MAP_DATA_MSI:
980c0d52370SAndrew Turner 		KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
981895c8b1cSMichal Meloun 		    ("%s: Found a non-MSI controller: %s", __func__,
982895c8b1cSMichal Meloun 		     device_get_name(pic->pic_dev)));
983895c8b1cSMichal Meloun 		msi = (struct intr_map_data_msi *)data;
984895c8b1cSMichal Meloun 		*isrc = msi->isrc;
985895c8b1cSMichal Meloun 		return (0);
986895c8b1cSMichal Meloun 
987895c8b1cSMichal Meloun 	default:
988c0d52370SAndrew Turner 		KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_PIC,
9893fc155dcSAndrew Turner 		    ("%s: Found a non-PIC controller: %s", __func__,
9903fc155dcSAndrew Turner 		     device_get_name(pic->pic_dev)));
991895c8b1cSMichal Meloun 		return (PIC_MAP_INTR(pic->pic_dev, data, isrc));
992895c8b1cSMichal Meloun 	}
993895c8b1cSMichal Meloun }
994895c8b1cSMichal Meloun 
995eb20867fSMichal Meloun bool
996eb20867fSMichal Meloun intr_is_per_cpu(struct resource *res)
997eb20867fSMichal Meloun {
998eb20867fSMichal Meloun 	u_int res_id;
999eb20867fSMichal Meloun 	struct intr_irqsrc *isrc;
1000eb20867fSMichal Meloun 
1001eb20867fSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1002eb20867fSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
1003eb20867fSMichal Meloun 
1004eb20867fSMichal Meloun 	if (isrc == NULL)
1005eb20867fSMichal Meloun 		panic("Attempt to get isrc for non-active resource id: %u\n",
1006eb20867fSMichal Meloun 		    res_id);
1007eb20867fSMichal Meloun 	return ((isrc->isrc_flags & INTR_ISRCF_PPI) != 0);
1008eb20867fSMichal Meloun }
1009eb20867fSMichal Meloun 
1010895c8b1cSMichal Meloun int
1011895c8b1cSMichal Meloun intr_activate_irq(device_t dev, struct resource *res)
1012895c8b1cSMichal Meloun {
1013895c8b1cSMichal Meloun 	device_t map_dev;
1014895c8b1cSMichal Meloun 	intptr_t map_xref;
1015895c8b1cSMichal Meloun 	struct intr_map_data *data;
1016895c8b1cSMichal Meloun 	struct intr_irqsrc *isrc;
1017895c8b1cSMichal Meloun 	u_int res_id;
1018895c8b1cSMichal Meloun 	int error;
1019895c8b1cSMichal Meloun 
1020895c8b1cSMichal Meloun 	KASSERT(rman_get_start(res) == rman_get_end(res),
1021895c8b1cSMichal Meloun 	    ("%s: more interrupts in resource", __func__));
1022895c8b1cSMichal Meloun 
1023895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1024895c8b1cSMichal Meloun 	if (intr_map_get_isrc(res_id) != NULL)
1025895c8b1cSMichal Meloun 		panic("Attempt to double activation of resource id: %u\n",
1026895c8b1cSMichal Meloun 		    res_id);
1027895c8b1cSMichal Meloun 	intr_map_copy_map_data(res_id, &map_dev, &map_xref, &data);
1028895c8b1cSMichal Meloun 	error = intr_resolve_irq(map_dev, map_xref, data, &isrc);
1029895c8b1cSMichal Meloun 	if (error != 0) {
1030895c8b1cSMichal Meloun 		free(data, M_INTRNG);
1031895c8b1cSMichal Meloun 		/* XXX TODO DISCONECTED PICs */
1032895c8b1cSMichal Meloun 		/* if (error == EINVAL) return(0); */
1033bff6be3eSSvatopluk Kraus 		return (error);
1034bff6be3eSSvatopluk Kraus 	}
1035895c8b1cSMichal Meloun 	intr_map_set_isrc(res_id, isrc);
1036895c8b1cSMichal Meloun 	rman_set_virtual(res, data);
1037895c8b1cSMichal Meloun 	return (PIC_ACTIVATE_INTR(isrc->isrc_dev, isrc, res, data));
1038bff6be3eSSvatopluk Kraus }
1039bff6be3eSSvatopluk Kraus 
1040bff6be3eSSvatopluk Kraus int
1041895c8b1cSMichal Meloun intr_deactivate_irq(device_t dev, struct resource *res)
1042bff6be3eSSvatopluk Kraus {
1043bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1044bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1045895c8b1cSMichal Meloun 	u_int res_id;
1046895c8b1cSMichal Meloun 	int error;
1047bff6be3eSSvatopluk Kraus 
1048bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1049bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1050bff6be3eSSvatopluk Kraus 
1051895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1052895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
1053bff6be3eSSvatopluk Kraus 	if (isrc == NULL)
1054895c8b1cSMichal Meloun 		panic("Attempt to deactivate non-active resource id: %u\n",
1055895c8b1cSMichal Meloun 		    res_id);
1056bff6be3eSSvatopluk Kraus 
1057c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
1058895c8b1cSMichal Meloun 	error = PIC_DEACTIVATE_INTR(isrc->isrc_dev, isrc, res, data);
1059895c8b1cSMichal Meloun 	intr_map_set_isrc(res_id, NULL);
1060895c8b1cSMichal Meloun 	rman_set_virtual(res, NULL);
1061895c8b1cSMichal Meloun 	free(data, M_INTRNG);
1062895c8b1cSMichal Meloun 	return (error);
1063bff6be3eSSvatopluk Kraus }
1064bff6be3eSSvatopluk Kraus 
1065bff6be3eSSvatopluk Kraus int
1066bff6be3eSSvatopluk Kraus intr_setup_irq(device_t dev, struct resource *res, driver_filter_t filt,
1067bff6be3eSSvatopluk Kraus     driver_intr_t hand, void *arg, int flags, void **cookiep)
1068bff6be3eSSvatopluk Kraus {
1069bff6be3eSSvatopluk Kraus 	int error;
1070bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1071bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1072bff6be3eSSvatopluk Kraus 	const char *name;
1073895c8b1cSMichal Meloun 	u_int res_id;
1074bff6be3eSSvatopluk Kraus 
1075bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1076bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1077bff6be3eSSvatopluk Kraus 
1078895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1079895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
1080895c8b1cSMichal Meloun 	if (isrc == NULL) {
1081895c8b1cSMichal Meloun 		/* XXX TODO DISCONECTED PICs */
1082bff6be3eSSvatopluk Kraus 		return (EINVAL);
1083895c8b1cSMichal Meloun 	}
10842b3ad188SAdrian Chadd 
1085c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
10862b3ad188SAdrian Chadd 	name = device_get_nameunit(dev);
10872b3ad188SAdrian Chadd 
10882b3ad188SAdrian Chadd #ifdef INTR_SOLO
10892b3ad188SAdrian Chadd 	/*
1090e3043798SPedro F. Giffuni 	 * Standard handling is done through MI interrupt framework. However,
10912b3ad188SAdrian Chadd 	 * some interrupts could request solely own special handling. This
10922b3ad188SAdrian Chadd 	 * non standard handling can be used for interrupt controllers without
10932b3ad188SAdrian Chadd 	 * handler (filter only), so in case that interrupt controllers are
10942b3ad188SAdrian Chadd 	 * chained, MI interrupt framework is called only in leaf controller.
10952b3ad188SAdrian Chadd 	 *
10962b3ad188SAdrian Chadd 	 * Note that root interrupt controller routine is served as well,
10972b3ad188SAdrian Chadd 	 * however in intr_irq_handler(), i.e. main system dispatch routine.
10982b3ad188SAdrian Chadd 	 */
10992b3ad188SAdrian Chadd 	if (flags & INTR_SOLO && hand != NULL) {
11002b3ad188SAdrian Chadd 		debugf("irq %u cannot solo on %s\n", irq, name);
11012b3ad188SAdrian Chadd 		return (EINVAL);
11022b3ad188SAdrian Chadd 	}
11032b3ad188SAdrian Chadd 
11042b3ad188SAdrian Chadd 	if (flags & INTR_SOLO) {
11052b3ad188SAdrian Chadd 		error = iscr_setup_filter(isrc, name, (intr_irq_filter_t *)filt,
11062b3ad188SAdrian Chadd 		    arg, cookiep);
1107ce44a736SIan Lepore 		debugf("irq %u setup filter error %d on %s\n", isrc->isrc_irq, error,
11082b3ad188SAdrian Chadd 		    name);
11092b3ad188SAdrian Chadd 	} else
11102b3ad188SAdrian Chadd #endif
11112b3ad188SAdrian Chadd 		{
11122b3ad188SAdrian Chadd 		error = isrc_add_handler(isrc, name, filt, hand, arg, flags,
11132b3ad188SAdrian Chadd 		    cookiep);
1114ce44a736SIan Lepore 		debugf("irq %u add handler error %d on %s\n", isrc->isrc_irq, error, name);
11152b3ad188SAdrian Chadd 	}
11162b3ad188SAdrian Chadd 	if (error != 0)
11172b3ad188SAdrian Chadd 		return (error);
11182b3ad188SAdrian Chadd 
11192b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
1120bff6be3eSSvatopluk Kraus 	error = PIC_SETUP_INTR(isrc->isrc_dev, isrc, res, data);
1121bff6be3eSSvatopluk Kraus 	if (error == 0) {
11222b3ad188SAdrian Chadd 		isrc->isrc_handlers++;
1123bff6be3eSSvatopluk Kraus 		if (isrc->isrc_handlers == 1)
11242b3ad188SAdrian Chadd 			PIC_ENABLE_INTR(isrc->isrc_dev, isrc);
11252b3ad188SAdrian Chadd 	}
11262b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
1127bff6be3eSSvatopluk Kraus 	if (error != 0)
1128bff6be3eSSvatopluk Kraus 		intr_event_remove_handler(*cookiep);
1129bff6be3eSSvatopluk Kraus 	return (error);
11302b3ad188SAdrian Chadd }
11312b3ad188SAdrian Chadd 
11322b3ad188SAdrian Chadd int
1133bff6be3eSSvatopluk Kraus intr_teardown_irq(device_t dev, struct resource *res, void *cookie)
11342b3ad188SAdrian Chadd {
11352b3ad188SAdrian Chadd 	int error;
1136bff6be3eSSvatopluk Kraus 	struct intr_map_data *data;
1137bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1138895c8b1cSMichal Meloun 	u_int res_id;
11392b3ad188SAdrian Chadd 
1140bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1141bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1142bff6be3eSSvatopluk Kraus 
1143895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1144895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
11452b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
11462b3ad188SAdrian Chadd 		return (EINVAL);
1147bff6be3eSSvatopluk Kraus 
1148c4263292SSvatopluk Kraus 	data = rman_get_virtual(res);
1149c4263292SSvatopluk Kraus 
1150169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
11512b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
11522b3ad188SAdrian Chadd 		if (isrc != cookie)
11532b3ad188SAdrian Chadd 			return (EINVAL);
11542b3ad188SAdrian Chadd 
11552b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11562b3ad188SAdrian Chadd 		isrc->isrc_filter = NULL;
11572b3ad188SAdrian Chadd 		isrc->isrc_arg = NULL;
11582b3ad188SAdrian Chadd 		isrc->isrc_handlers = 0;
11592b3ad188SAdrian Chadd 		PIC_DISABLE_INTR(isrc->isrc_dev, isrc);
1160bff6be3eSSvatopluk Kraus 		PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data);
11612b3ad188SAdrian Chadd 		isrc_update_name(isrc, NULL);
11622b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11632b3ad188SAdrian Chadd 		return (0);
11642b3ad188SAdrian Chadd 	}
1165169e6abdSSvatopluk Kraus #endif
11662b3ad188SAdrian Chadd 	if (isrc != intr_handler_source(cookie))
11672b3ad188SAdrian Chadd 		return (EINVAL);
11682b3ad188SAdrian Chadd 
11692b3ad188SAdrian Chadd 	error = intr_event_remove_handler(cookie);
11702b3ad188SAdrian Chadd 	if (error == 0) {
11712b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
11722b3ad188SAdrian Chadd 		isrc->isrc_handlers--;
1173bff6be3eSSvatopluk Kraus 		if (isrc->isrc_handlers == 0)
11742b3ad188SAdrian Chadd 			PIC_DISABLE_INTR(isrc->isrc_dev, isrc);
1175bff6be3eSSvatopluk Kraus 		PIC_TEARDOWN_INTR(isrc->isrc_dev, isrc, res, data);
11762b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
11772b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
11782b3ad188SAdrian Chadd 	}
11792b3ad188SAdrian Chadd 	return (error);
11802b3ad188SAdrian Chadd }
11812b3ad188SAdrian Chadd 
11822b3ad188SAdrian Chadd int
1183bff6be3eSSvatopluk Kraus intr_describe_irq(device_t dev, struct resource *res, void *cookie,
1184bff6be3eSSvatopluk Kraus     const char *descr)
11852b3ad188SAdrian Chadd {
11862b3ad188SAdrian Chadd 	int error;
1187bff6be3eSSvatopluk Kraus 	struct intr_irqsrc *isrc;
1188895c8b1cSMichal Meloun 	u_int res_id;
11892b3ad188SAdrian Chadd 
1190bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1191bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1192bff6be3eSSvatopluk Kraus 
1193895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1194895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
11952b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
11962b3ad188SAdrian Chadd 		return (EINVAL);
1197169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
11982b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL) {
11992b3ad188SAdrian Chadd 		if (isrc != cookie)
12002b3ad188SAdrian Chadd 			return (EINVAL);
12012b3ad188SAdrian Chadd 
12022b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
12032b3ad188SAdrian Chadd 		isrc_update_name(isrc, descr);
12042b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
12052b3ad188SAdrian Chadd 		return (0);
12062b3ad188SAdrian Chadd 	}
1207169e6abdSSvatopluk Kraus #endif
12082b3ad188SAdrian Chadd 	error = intr_event_describe_handler(isrc->isrc_event, cookie, descr);
12092b3ad188SAdrian Chadd 	if (error == 0) {
12102b3ad188SAdrian Chadd 		mtx_lock(&isrc_table_lock);
12112b3ad188SAdrian Chadd 		intrcnt_updatename(isrc);
12122b3ad188SAdrian Chadd 		mtx_unlock(&isrc_table_lock);
12132b3ad188SAdrian Chadd 	}
12142b3ad188SAdrian Chadd 	return (error);
12152b3ad188SAdrian Chadd }
12162b3ad188SAdrian Chadd 
12172b3ad188SAdrian Chadd #ifdef SMP
12182b3ad188SAdrian Chadd int
1219bff6be3eSSvatopluk Kraus intr_bind_irq(device_t dev, struct resource *res, int cpu)
12202b3ad188SAdrian Chadd {
12212b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
1222895c8b1cSMichal Meloun 	u_int res_id;
12232b3ad188SAdrian Chadd 
1224bff6be3eSSvatopluk Kraus 	KASSERT(rman_get_start(res) == rman_get_end(res),
1225bff6be3eSSvatopluk Kraus 	    ("%s: more interrupts in resource", __func__));
1226bff6be3eSSvatopluk Kraus 
1227895c8b1cSMichal Meloun 	res_id = (u_int)rman_get_start(res);
1228895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(res_id);
12292b3ad188SAdrian Chadd 	if (isrc == NULL || isrc->isrc_handlers == 0)
12302b3ad188SAdrian Chadd 		return (EINVAL);
1231169e6abdSSvatopluk Kraus #ifdef INTR_SOLO
12322b3ad188SAdrian Chadd 	if (isrc->isrc_filter != NULL)
12332b3ad188SAdrian Chadd 		return (intr_isrc_assign_cpu(isrc, cpu));
1234169e6abdSSvatopluk Kraus #endif
12352b3ad188SAdrian Chadd 	return (intr_event_bind(isrc->isrc_event, cpu));
12362b3ad188SAdrian Chadd }
12372b3ad188SAdrian Chadd 
12382b3ad188SAdrian Chadd /*
12392b3ad188SAdrian Chadd  * Return the CPU that the next interrupt source should use.
12402b3ad188SAdrian Chadd  * For now just returns the next CPU according to round-robin.
12412b3ad188SAdrian Chadd  */
12422b3ad188SAdrian Chadd u_int
12432b3ad188SAdrian Chadd intr_irq_next_cpu(u_int last_cpu, cpuset_t *cpumask)
12442b3ad188SAdrian Chadd {
1245a92a2f00SAndrew Turner 	u_int cpu;
12462b3ad188SAdrian Chadd 
1247a92a2f00SAndrew Turner 	KASSERT(!CPU_EMPTY(cpumask), ("%s: Empty CPU mask", __func__));
1248a92a2f00SAndrew Turner 	if (!irq_assign_cpu || mp_ncpus == 1) {
1249a92a2f00SAndrew Turner 		cpu = PCPU_GET(cpuid);
1250a92a2f00SAndrew Turner 
1251a92a2f00SAndrew Turner 		if (CPU_ISSET(cpu, cpumask))
1252a92a2f00SAndrew Turner 			return (curcpu);
1253a92a2f00SAndrew Turner 
1254a92a2f00SAndrew Turner 		return (CPU_FFS(cpumask) - 1);
1255a92a2f00SAndrew Turner 	}
12562b3ad188SAdrian Chadd 
12572b3ad188SAdrian Chadd 	do {
12582b3ad188SAdrian Chadd 		last_cpu++;
12592b3ad188SAdrian Chadd 		if (last_cpu > mp_maxid)
12602b3ad188SAdrian Chadd 			last_cpu = 0;
12612b3ad188SAdrian Chadd 	} while (!CPU_ISSET(last_cpu, cpumask));
12622b3ad188SAdrian Chadd 	return (last_cpu);
12632b3ad188SAdrian Chadd }
12642b3ad188SAdrian Chadd 
1265dc425090SMitchell Horne #ifndef EARLY_AP_STARTUP
12662b3ad188SAdrian Chadd /*
12672b3ad188SAdrian Chadd  *  Distribute all the interrupt sources among the available
12682b3ad188SAdrian Chadd  *  CPUs once the AP's have been launched.
12692b3ad188SAdrian Chadd  */
12702b3ad188SAdrian Chadd static void
12712b3ad188SAdrian Chadd intr_irq_shuffle(void *arg __unused)
12722b3ad188SAdrian Chadd {
12732b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
12742b3ad188SAdrian Chadd 	u_int i;
12752b3ad188SAdrian Chadd 
12762b3ad188SAdrian Chadd 	if (mp_ncpus == 1)
12772b3ad188SAdrian Chadd 		return;
12782b3ad188SAdrian Chadd 
12792b3ad188SAdrian Chadd 	mtx_lock(&isrc_table_lock);
1280dc425090SMitchell Horne 	irq_assign_cpu = true;
1281248f0cabSOleksandr Tymoshenko 	for (i = 0; i < intr_nirq; i++) {
12822b3ad188SAdrian Chadd 		isrc = irq_sources[i];
12832b3ad188SAdrian Chadd 		if (isrc == NULL || isrc->isrc_handlers == 0 ||
1284cf55df9fSSvatopluk Kraus 		    isrc->isrc_flags & (INTR_ISRCF_PPI | INTR_ISRCF_IPI))
12852b3ad188SAdrian Chadd 			continue;
12862b3ad188SAdrian Chadd 
12872b3ad188SAdrian Chadd 		if (isrc->isrc_event != NULL &&
12882b3ad188SAdrian Chadd 		    isrc->isrc_flags & INTR_ISRCF_BOUND &&
12892b3ad188SAdrian Chadd 		    isrc->isrc_event->ie_cpu != CPU_FFS(&isrc->isrc_cpu) - 1)
12902b3ad188SAdrian Chadd 			panic("%s: CPU inconsistency", __func__);
12912b3ad188SAdrian Chadd 
12922b3ad188SAdrian Chadd 		if ((isrc->isrc_flags & INTR_ISRCF_BOUND) == 0)
12932b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu); /* start again */
12942b3ad188SAdrian Chadd 
12952b3ad188SAdrian Chadd 		/*
12962b3ad188SAdrian Chadd 		 * We are in wicked position here if the following call fails
12972b3ad188SAdrian Chadd 		 * for bound ISRC. The best thing we can do is to clear
12982b3ad188SAdrian Chadd 		 * isrc_cpu so inconsistency with ie_cpu will be detectable.
12992b3ad188SAdrian Chadd 		 */
1300bff6be3eSSvatopluk Kraus 		if (PIC_BIND_INTR(isrc->isrc_dev, isrc) != 0)
13012b3ad188SAdrian Chadd 			CPU_ZERO(&isrc->isrc_cpu);
13022b3ad188SAdrian Chadd 	}
13032b3ad188SAdrian Chadd 	mtx_unlock(&isrc_table_lock);
13042b3ad188SAdrian Chadd }
13052b3ad188SAdrian Chadd SYSINIT(intr_irq_shuffle, SI_SUB_SMP, SI_ORDER_SECOND, intr_irq_shuffle, NULL);
1306dc425090SMitchell Horne #endif /* !EARLY_AP_STARTUP */
13072b3ad188SAdrian Chadd 
13082b3ad188SAdrian Chadd #else
13092b3ad188SAdrian Chadd u_int
13102b3ad188SAdrian Chadd intr_irq_next_cpu(u_int current_cpu, cpuset_t *cpumask)
13112b3ad188SAdrian Chadd {
13122b3ad188SAdrian Chadd 
13132b3ad188SAdrian Chadd 	return (PCPU_GET(cpuid));
13142b3ad188SAdrian Chadd }
1315dc425090SMitchell Horne #endif /* SMP */
13162b3ad188SAdrian Chadd 
13173fc155dcSAndrew Turner /*
1318895c8b1cSMichal Meloun  * Allocate memory for new intr_map_data structure.
1319895c8b1cSMichal Meloun  * Initialize common fields.
1320895c8b1cSMichal Meloun  */
1321895c8b1cSMichal Meloun struct intr_map_data *
1322895c8b1cSMichal Meloun intr_alloc_map_data(enum intr_map_data_type type, size_t len, int flags)
1323895c8b1cSMichal Meloun {
1324895c8b1cSMichal Meloun 	struct intr_map_data *data;
1325895c8b1cSMichal Meloun 
1326895c8b1cSMichal Meloun 	data = malloc(len, M_INTRNG, flags);
1327895c8b1cSMichal Meloun 	data->type = type;
1328895c8b1cSMichal Meloun 	data->len = len;
1329895c8b1cSMichal Meloun 	return (data);
1330895c8b1cSMichal Meloun }
1331895c8b1cSMichal Meloun 
1332895c8b1cSMichal Meloun void intr_free_intr_map_data(struct intr_map_data *data)
1333895c8b1cSMichal Meloun {
1334895c8b1cSMichal Meloun 
1335895c8b1cSMichal Meloun 	free(data, M_INTRNG);
1336895c8b1cSMichal Meloun }
1337895c8b1cSMichal Meloun 
1338895c8b1cSMichal Meloun /*
13393fc155dcSAndrew Turner  *  Register a MSI/MSI-X interrupt controller
13403fc155dcSAndrew Turner  */
13413fc155dcSAndrew Turner int
13423fc155dcSAndrew Turner intr_msi_register(device_t dev, intptr_t xref)
13433fc155dcSAndrew Turner {
13443fc155dcSAndrew Turner 	struct intr_pic *pic;
13453fc155dcSAndrew Turner 
13463fc155dcSAndrew Turner 	if (dev == NULL)
13473fc155dcSAndrew Turner 		return (EINVAL);
1348c0d52370SAndrew Turner 	pic = pic_create(dev, xref, FLAG_MSI);
13493fc155dcSAndrew Turner 	if (pic == NULL)
13503fc155dcSAndrew Turner 		return (ENOMEM);
13513fc155dcSAndrew Turner 
13523fc155dcSAndrew Turner 	debugf("PIC %p registered for %s <dev %p, xref %jx>\n", pic,
13533fc155dcSAndrew Turner 	    device_get_nameunit(dev), dev, (uintmax_t)xref);
13543fc155dcSAndrew Turner 	return (0);
13553fc155dcSAndrew Turner }
13563fc155dcSAndrew Turner 
13573fc155dcSAndrew Turner int
13583fc155dcSAndrew Turner intr_alloc_msi(device_t pci, device_t child, intptr_t xref, int count,
13593fc155dcSAndrew Turner     int maxcount, int *irqs)
13603fc155dcSAndrew Turner {
1361e707c8beSRuslan Bukin 	struct iommu_domain *domain;
13623fc155dcSAndrew Turner 	struct intr_irqsrc **isrc;
13633fc155dcSAndrew Turner 	struct intr_pic *pic;
13643fc155dcSAndrew Turner 	device_t pdev;
1365895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
13663fc155dcSAndrew Turner 	int err, i;
13673fc155dcSAndrew Turner 
1368c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
13693fc155dcSAndrew Turner 	if (pic == NULL)
13703fc155dcSAndrew Turner 		return (ESRCH);
13713fc155dcSAndrew Turner 
1372c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
13733fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
13743fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
13753fc155dcSAndrew Turner 
1376e707c8beSRuslan Bukin 	/*
1377e707c8beSRuslan Bukin 	 * If this is the first time we have used this context ask the
1378e707c8beSRuslan Bukin 	 * interrupt controller to map memory the msi source will need.
1379e707c8beSRuslan Bukin 	 */
1380e707c8beSRuslan Bukin 	err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain);
1381e707c8beSRuslan Bukin 	if (err != 0)
1382e707c8beSRuslan Bukin 		return (err);
1383e707c8beSRuslan Bukin 
13843fc155dcSAndrew Turner 	isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK);
13853fc155dcSAndrew Turner 	err = MSI_ALLOC_MSI(pic->pic_dev, child, count, maxcount, &pdev, isrc);
1386895c8b1cSMichal Meloun 	if (err != 0) {
1387895c8b1cSMichal Meloun 		free(isrc, M_INTRNG);
1388895c8b1cSMichal Meloun 		return (err);
13893fc155dcSAndrew Turner 	}
13903fc155dcSAndrew Turner 
1391895c8b1cSMichal Meloun 	for (i = 0; i < count; i++) {
1392e707c8beSRuslan Bukin 		isrc[i]->isrc_iommu = domain;
1393895c8b1cSMichal Meloun 		msi = (struct intr_map_data_msi *)intr_alloc_map_data(
1394895c8b1cSMichal Meloun 		    INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO);
1395895c8b1cSMichal Meloun 		msi-> isrc = isrc[i];
1396e707c8beSRuslan Bukin 
1397895c8b1cSMichal Meloun 		irqs[i] = intr_map_irq(pic->pic_dev, xref,
1398895c8b1cSMichal Meloun 		    (struct intr_map_data *)msi);
1399895c8b1cSMichal Meloun 	}
14003fc155dcSAndrew Turner 	free(isrc, M_INTRNG);
14013fc155dcSAndrew Turner 
14023fc155dcSAndrew Turner 	return (err);
14033fc155dcSAndrew Turner }
14043fc155dcSAndrew Turner 
14053fc155dcSAndrew Turner int
14063fc155dcSAndrew Turner intr_release_msi(device_t pci, device_t child, intptr_t xref, int count,
14073fc155dcSAndrew Turner     int *irqs)
14083fc155dcSAndrew Turner {
14093fc155dcSAndrew Turner 	struct intr_irqsrc **isrc;
14103fc155dcSAndrew Turner 	struct intr_pic *pic;
1411609b0fe9SOleksandr Tymoshenko 	struct intr_map_data_msi *msi;
14123fc155dcSAndrew Turner 	int i, err;
14133fc155dcSAndrew Turner 
1414c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
14153fc155dcSAndrew Turner 	if (pic == NULL)
14163fc155dcSAndrew Turner 		return (ESRCH);
14173fc155dcSAndrew Turner 
1418c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14193fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14203fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14213fc155dcSAndrew Turner 
14223fc155dcSAndrew Turner 	isrc = malloc(sizeof(*isrc) * count, M_INTRNG, M_WAITOK);
14233fc155dcSAndrew Turner 
1424609b0fe9SOleksandr Tymoshenko 	for (i = 0; i < count; i++) {
1425609b0fe9SOleksandr Tymoshenko 		msi = (struct intr_map_data_msi *)
1426609b0fe9SOleksandr Tymoshenko 		    intr_map_get_map_data(irqs[i]);
1427609b0fe9SOleksandr Tymoshenko 		KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI,
1428609b0fe9SOleksandr Tymoshenko 		    ("%s: irq %d map data is not MSI", __func__,
1429609b0fe9SOleksandr Tymoshenko 		    irqs[i]));
1430609b0fe9SOleksandr Tymoshenko 		isrc[i] = msi->isrc;
1431609b0fe9SOleksandr Tymoshenko 	}
14323fc155dcSAndrew Turner 
1433f32f0095SRuslan Bukin 	MSI_IOMMU_DEINIT(pic->pic_dev, child);
1434f32f0095SRuslan Bukin 
14353fc155dcSAndrew Turner 	err = MSI_RELEASE_MSI(pic->pic_dev, child, count, isrc);
1436895c8b1cSMichal Meloun 
1437895c8b1cSMichal Meloun 	for (i = 0; i < count; i++) {
1438895c8b1cSMichal Meloun 		if (isrc[i] != NULL)
1439895c8b1cSMichal Meloun 			intr_unmap_irq(irqs[i]);
1440895c8b1cSMichal Meloun 	}
1441895c8b1cSMichal Meloun 
14423fc155dcSAndrew Turner 	free(isrc, M_INTRNG);
14433fc155dcSAndrew Turner 	return (err);
14443fc155dcSAndrew Turner }
14453fc155dcSAndrew Turner 
14463fc155dcSAndrew Turner int
14473fc155dcSAndrew Turner intr_alloc_msix(device_t pci, device_t child, intptr_t xref, int *irq)
14483fc155dcSAndrew Turner {
1449e707c8beSRuslan Bukin 	struct iommu_domain *domain;
14503fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
14513fc155dcSAndrew Turner 	struct intr_pic *pic;
14523fc155dcSAndrew Turner 	device_t pdev;
1453895c8b1cSMichal Meloun 	struct intr_map_data_msi *msi;
14543fc155dcSAndrew Turner 	int err;
14553fc155dcSAndrew Turner 
1456c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
14573fc155dcSAndrew Turner 	if (pic == NULL)
14583fc155dcSAndrew Turner 		return (ESRCH);
14593fc155dcSAndrew Turner 
1460c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14613fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14623fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14633fc155dcSAndrew Turner 
1464e707c8beSRuslan Bukin 	/*
1465e707c8beSRuslan Bukin 	 * If this is the first time we have used this context ask the
1466e707c8beSRuslan Bukin 	 * interrupt controller to map memory the msi source will need.
1467e707c8beSRuslan Bukin 	 */
1468e707c8beSRuslan Bukin 	err = MSI_IOMMU_INIT(pic->pic_dev, child, &domain);
1469e707c8beSRuslan Bukin 	if (err != 0)
1470e707c8beSRuslan Bukin 		return (err);
1471e707c8beSRuslan Bukin 
14723fc155dcSAndrew Turner 	err = MSI_ALLOC_MSIX(pic->pic_dev, child, &pdev, &isrc);
14733fc155dcSAndrew Turner 	if (err != 0)
14743fc155dcSAndrew Turner 		return (err);
14753fc155dcSAndrew Turner 
1476e707c8beSRuslan Bukin 	isrc->isrc_iommu = domain;
1477895c8b1cSMichal Meloun 	msi = (struct intr_map_data_msi *)intr_alloc_map_data(
1478895c8b1cSMichal Meloun 		    INTR_MAP_DATA_MSI, sizeof(*msi), M_WAITOK | M_ZERO);
1479895c8b1cSMichal Meloun 	msi->isrc = isrc;
1480895c8b1cSMichal Meloun 	*irq = intr_map_irq(pic->pic_dev, xref, (struct intr_map_data *)msi);
14813fc155dcSAndrew Turner 	return (0);
14823fc155dcSAndrew Turner }
14833fc155dcSAndrew Turner 
14843fc155dcSAndrew Turner int
14853fc155dcSAndrew Turner intr_release_msix(device_t pci, device_t child, intptr_t xref, int irq)
14863fc155dcSAndrew Turner {
14873fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
14883fc155dcSAndrew Turner 	struct intr_pic *pic;
1489609b0fe9SOleksandr Tymoshenko 	struct intr_map_data_msi *msi;
14903fc155dcSAndrew Turner 	int err;
14913fc155dcSAndrew Turner 
1492c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
14933fc155dcSAndrew Turner 	if (pic == NULL)
14943fc155dcSAndrew Turner 		return (ESRCH);
14953fc155dcSAndrew Turner 
1496c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
14973fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
14983fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
14993fc155dcSAndrew Turner 
1500609b0fe9SOleksandr Tymoshenko 	msi = (struct intr_map_data_msi *)
1501609b0fe9SOleksandr Tymoshenko 	    intr_map_get_map_data(irq);
1502609b0fe9SOleksandr Tymoshenko 	KASSERT(msi->hdr.type == INTR_MAP_DATA_MSI,
1503609b0fe9SOleksandr Tymoshenko 	    ("%s: irq %d map data is not MSI", __func__,
1504609b0fe9SOleksandr Tymoshenko 	    irq));
1505609b0fe9SOleksandr Tymoshenko 	isrc = msi->isrc;
1506895c8b1cSMichal Meloun 	if (isrc == NULL) {
1507895c8b1cSMichal Meloun 		intr_unmap_irq(irq);
15083fc155dcSAndrew Turner 		return (EINVAL);
1509895c8b1cSMichal Meloun 	}
15103fc155dcSAndrew Turner 
1511f32f0095SRuslan Bukin 	MSI_IOMMU_DEINIT(pic->pic_dev, child);
1512f32f0095SRuslan Bukin 
15133fc155dcSAndrew Turner 	err = MSI_RELEASE_MSIX(pic->pic_dev, child, isrc);
1514895c8b1cSMichal Meloun 	intr_unmap_irq(irq);
1515895c8b1cSMichal Meloun 
15163fc155dcSAndrew Turner 	return (err);
15173fc155dcSAndrew Turner }
15183fc155dcSAndrew Turner 
15193fc155dcSAndrew Turner int
15203fc155dcSAndrew Turner intr_map_msi(device_t pci, device_t child, intptr_t xref, int irq,
15213fc155dcSAndrew Turner     uint64_t *addr, uint32_t *data)
15223fc155dcSAndrew Turner {
15233fc155dcSAndrew Turner 	struct intr_irqsrc *isrc;
15243fc155dcSAndrew Turner 	struct intr_pic *pic;
15253fc155dcSAndrew Turner 	int err;
15263fc155dcSAndrew Turner 
1527c0d52370SAndrew Turner 	pic = pic_lookup(NULL, xref, FLAG_MSI);
15283fc155dcSAndrew Turner 	if (pic == NULL)
15293fc155dcSAndrew Turner 		return (ESRCH);
15303fc155dcSAndrew Turner 
1531c0d52370SAndrew Turner 	KASSERT((pic->pic_flags & FLAG_TYPE_MASK) == FLAG_MSI,
15323fc155dcSAndrew Turner 	    ("%s: Found a non-MSI controller: %s", __func__,
15333fc155dcSAndrew Turner 	     device_get_name(pic->pic_dev)));
15343fc155dcSAndrew Turner 
1535895c8b1cSMichal Meloun 	isrc = intr_map_get_isrc(irq);
15363fc155dcSAndrew Turner 	if (isrc == NULL)
15373fc155dcSAndrew Turner 		return (EINVAL);
15383fc155dcSAndrew Turner 
15393fc155dcSAndrew Turner 	err = MSI_MAP_MSI(pic->pic_dev, child, isrc, addr, data);
1540e707c8beSRuslan Bukin 
1541e707c8beSRuslan Bukin #ifdef IOMMU
1542e707c8beSRuslan Bukin 	if (isrc->isrc_iommu != NULL)
1543e707c8beSRuslan Bukin 		iommu_translate_msi(isrc->isrc_iommu, addr);
1544e707c8beSRuslan Bukin #endif
1545e707c8beSRuslan Bukin 
15463fc155dcSAndrew Turner 	return (err);
15473fc155dcSAndrew Turner }
15483fc155dcSAndrew Turner 
15492b3ad188SAdrian Chadd void dosoftints(void);
15502b3ad188SAdrian Chadd void
15512b3ad188SAdrian Chadd dosoftints(void)
15522b3ad188SAdrian Chadd {
15532b3ad188SAdrian Chadd }
15542b3ad188SAdrian Chadd 
15552b3ad188SAdrian Chadd #ifdef SMP
15562b3ad188SAdrian Chadd /*
15572b3ad188SAdrian Chadd  *  Init interrupt controller on another CPU.
15582b3ad188SAdrian Chadd  */
15592b3ad188SAdrian Chadd void
15602b3ad188SAdrian Chadd intr_pic_init_secondary(void)
15612b3ad188SAdrian Chadd {
15622b3ad188SAdrian Chadd 
15632b3ad188SAdrian Chadd 	/*
15642b3ad188SAdrian Chadd 	 * QQQ: Only root PIC is aware of other CPUs ???
15652b3ad188SAdrian Chadd 	 */
15665b70c08cSSvatopluk Kraus 	KASSERT(intr_irq_root_dev != NULL, ("%s: no root attached", __func__));
15672b3ad188SAdrian Chadd 
15682b3ad188SAdrian Chadd 	//mtx_lock(&isrc_table_lock);
15695b70c08cSSvatopluk Kraus 	PIC_INIT_SECONDARY(intr_irq_root_dev);
15702b3ad188SAdrian Chadd 	//mtx_unlock(&isrc_table_lock);
15712b3ad188SAdrian Chadd }
15722b3ad188SAdrian Chadd #endif
15732b3ad188SAdrian Chadd 
15742b3ad188SAdrian Chadd #ifdef DDB
1575c84c5e00SMitchell Horne DB_SHOW_COMMAND_FLAGS(irqs, db_show_irqs, DB_CMD_MEMSAFE)
15762b3ad188SAdrian Chadd {
15772b3ad188SAdrian Chadd 	u_int i, irqsum;
1578bff6be3eSSvatopluk Kraus 	u_long num;
15792b3ad188SAdrian Chadd 	struct intr_irqsrc *isrc;
15802b3ad188SAdrian Chadd 
1581248f0cabSOleksandr Tymoshenko 	for (irqsum = 0, i = 0; i < intr_nirq; i++) {
15822b3ad188SAdrian Chadd 		isrc = irq_sources[i];
15832b3ad188SAdrian Chadd 		if (isrc == NULL)
15842b3ad188SAdrian Chadd 			continue;
15852b3ad188SAdrian Chadd 
1586bff6be3eSSvatopluk Kraus 		num = isrc->isrc_count != NULL ? isrc->isrc_count[0] : 0;
15872b3ad188SAdrian Chadd 		db_printf("irq%-3u <%s>: cpu %02lx%s cnt %lu\n", i,
15882b3ad188SAdrian Chadd 		    isrc->isrc_name, isrc->isrc_cpu.__bits[0],
1589bff6be3eSSvatopluk Kraus 		    isrc->isrc_flags & INTR_ISRCF_BOUND ? " (bound)" : "", num);
1590bff6be3eSSvatopluk Kraus 		irqsum += num;
15912b3ad188SAdrian Chadd 	}
15922b3ad188SAdrian Chadd 	db_printf("irq total %u\n", irqsum);
15932b3ad188SAdrian Chadd }
15942b3ad188SAdrian Chadd #endif
1595895c8b1cSMichal Meloun 
1596895c8b1cSMichal Meloun /*
1597895c8b1cSMichal Meloun  * Interrupt mapping table functions.
1598895c8b1cSMichal Meloun  *
1599895c8b1cSMichal Meloun  * Please, keep this part separately, it can be transformed to
1600895c8b1cSMichal Meloun  * extension of standard resources.
1601895c8b1cSMichal Meloun  */
1602895c8b1cSMichal Meloun struct intr_map_entry
1603895c8b1cSMichal Meloun {
1604895c8b1cSMichal Meloun 	device_t 		dev;
1605895c8b1cSMichal Meloun 	intptr_t 		xref;
1606895c8b1cSMichal Meloun 	struct intr_map_data 	*map_data;
1607895c8b1cSMichal Meloun 	struct intr_irqsrc 	*isrc;
1608895c8b1cSMichal Meloun 	/* XXX TODO DISCONECTED PICs */
1609895c8b1cSMichal Meloun 	/*int			flags */
1610895c8b1cSMichal Meloun };
1611895c8b1cSMichal Meloun 
1612895c8b1cSMichal Meloun /* XXX Convert irq_map[] to dynamicaly expandable one. */
1613248f0cabSOleksandr Tymoshenko static struct intr_map_entry **irq_map;
1614a3c7da3dSElliott Mitchell static u_int irq_map_count;
1615a3c7da3dSElliott Mitchell static u_int irq_map_first_free_idx;
1616895c8b1cSMichal Meloun static struct mtx irq_map_lock;
1617895c8b1cSMichal Meloun 
1618895c8b1cSMichal Meloun static struct intr_irqsrc *
1619895c8b1cSMichal Meloun intr_map_get_isrc(u_int res_id)
1620895c8b1cSMichal Meloun {
1621895c8b1cSMichal Meloun 	struct intr_irqsrc *isrc;
1622895c8b1cSMichal Meloun 
1623ecc8ccb4SAndrew Turner 	isrc = NULL;
1624895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1625ecc8ccb4SAndrew Turner 	if (res_id < irq_map_count && irq_map[res_id] != NULL)
1626895c8b1cSMichal Meloun 		isrc = irq_map[res_id]->isrc;
1627895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1628ecc8ccb4SAndrew Turner 
1629895c8b1cSMichal Meloun 	return (isrc);
1630895c8b1cSMichal Meloun }
1631895c8b1cSMichal Meloun 
1632895c8b1cSMichal Meloun static void
1633895c8b1cSMichal Meloun intr_map_set_isrc(u_int res_id, struct intr_irqsrc *isrc)
1634895c8b1cSMichal Meloun {
1635895c8b1cSMichal Meloun 
1636895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1637ecc8ccb4SAndrew Turner 	if (res_id < irq_map_count && irq_map[res_id] != NULL)
1638895c8b1cSMichal Meloun 		irq_map[res_id]->isrc = isrc;
1639895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1640895c8b1cSMichal Meloun }
1641895c8b1cSMichal Meloun 
1642895c8b1cSMichal Meloun /*
1643895c8b1cSMichal Meloun  * Get a copy of intr_map_entry data
1644895c8b1cSMichal Meloun  */
1645609b0fe9SOleksandr Tymoshenko static struct intr_map_data *
1646609b0fe9SOleksandr Tymoshenko intr_map_get_map_data(u_int res_id)
1647609b0fe9SOleksandr Tymoshenko {
1648609b0fe9SOleksandr Tymoshenko 	struct intr_map_data *data;
1649609b0fe9SOleksandr Tymoshenko 
1650609b0fe9SOleksandr Tymoshenko 	data = NULL;
1651609b0fe9SOleksandr Tymoshenko 	mtx_lock(&irq_map_lock);
1652609b0fe9SOleksandr Tymoshenko 	if (res_id >= irq_map_count || irq_map[res_id] == NULL)
1653609b0fe9SOleksandr Tymoshenko 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1654609b0fe9SOleksandr Tymoshenko 	data = irq_map[res_id]->map_data;
1655609b0fe9SOleksandr Tymoshenko 	mtx_unlock(&irq_map_lock);
1656609b0fe9SOleksandr Tymoshenko 
1657609b0fe9SOleksandr Tymoshenko 	return (data);
1658609b0fe9SOleksandr Tymoshenko }
1659609b0fe9SOleksandr Tymoshenko 
1660609b0fe9SOleksandr Tymoshenko /*
1661609b0fe9SOleksandr Tymoshenko  * Get a copy of intr_map_entry data
1662609b0fe9SOleksandr Tymoshenko  */
1663895c8b1cSMichal Meloun static void
1664895c8b1cSMichal Meloun intr_map_copy_map_data(u_int res_id, device_t *map_dev, intptr_t *map_xref,
1665895c8b1cSMichal Meloun     struct intr_map_data **data)
1666895c8b1cSMichal Meloun {
1667895c8b1cSMichal Meloun 	size_t len;
1668895c8b1cSMichal Meloun 
1669895c8b1cSMichal Meloun 	len = 0;
1670895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1671895c8b1cSMichal Meloun 	if (res_id >= irq_map_count || irq_map[res_id] == NULL)
1672895c8b1cSMichal Meloun 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1673895c8b1cSMichal Meloun 	if (irq_map[res_id]->map_data != NULL)
1674895c8b1cSMichal Meloun 		len = irq_map[res_id]->map_data->len;
1675895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1676895c8b1cSMichal Meloun 
1677895c8b1cSMichal Meloun 	if (len == 0)
1678895c8b1cSMichal Meloun 		*data = NULL;
1679895c8b1cSMichal Meloun 	else
1680895c8b1cSMichal Meloun 		*data = malloc(len, M_INTRNG, M_WAITOK | M_ZERO);
1681895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1682895c8b1cSMichal Meloun 	if (irq_map[res_id] == NULL)
1683895c8b1cSMichal Meloun 		panic("Attempt to copy invalid resource id: %u\n", res_id);
1684895c8b1cSMichal Meloun 	if (len != 0) {
1685895c8b1cSMichal Meloun 		if (len != irq_map[res_id]->map_data->len)
1686895c8b1cSMichal Meloun 			panic("Resource id: %u has changed.\n", res_id);
1687895c8b1cSMichal Meloun 		memcpy(*data, irq_map[res_id]->map_data, len);
1688895c8b1cSMichal Meloun 	}
1689895c8b1cSMichal Meloun 	*map_dev = irq_map[res_id]->dev;
1690895c8b1cSMichal Meloun 	*map_xref = irq_map[res_id]->xref;
1691895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1692895c8b1cSMichal Meloun }
1693895c8b1cSMichal Meloun 
1694895c8b1cSMichal Meloun /*
1695895c8b1cSMichal Meloun  * Allocate and fill new entry in irq_map table.
1696895c8b1cSMichal Meloun  */
1697895c8b1cSMichal Meloun u_int
1698895c8b1cSMichal Meloun intr_map_irq(device_t dev, intptr_t xref, struct intr_map_data *data)
1699895c8b1cSMichal Meloun {
1700895c8b1cSMichal Meloun 	u_int i;
1701895c8b1cSMichal Meloun 	struct intr_map_entry *entry;
1702895c8b1cSMichal Meloun 
1703895c8b1cSMichal Meloun 	/* Prepare new entry first. */
1704895c8b1cSMichal Meloun 	entry = malloc(sizeof(*entry), M_INTRNG, M_WAITOK | M_ZERO);
1705895c8b1cSMichal Meloun 
1706895c8b1cSMichal Meloun 	entry->dev = dev;
1707895c8b1cSMichal Meloun 	entry->xref = xref;
1708895c8b1cSMichal Meloun 	entry->map_data = data;
1709895c8b1cSMichal Meloun 	entry->isrc = NULL;
1710895c8b1cSMichal Meloun 
1711895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1712895c8b1cSMichal Meloun 	for (i = irq_map_first_free_idx; i < irq_map_count; i++) {
1713895c8b1cSMichal Meloun 		if (irq_map[i] == NULL) {
1714895c8b1cSMichal Meloun 			irq_map[i] = entry;
1715895c8b1cSMichal Meloun 			irq_map_first_free_idx = i + 1;
1716895c8b1cSMichal Meloun 			mtx_unlock(&irq_map_lock);
1717895c8b1cSMichal Meloun 			return (i);
1718895c8b1cSMichal Meloun 		}
1719895c8b1cSMichal Meloun 	}
1720895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1721895c8b1cSMichal Meloun 
1722895c8b1cSMichal Meloun 	/* XXX Expand irq_map table */
1723895c8b1cSMichal Meloun 	panic("IRQ mapping table is full.");
1724895c8b1cSMichal Meloun }
1725895c8b1cSMichal Meloun 
1726895c8b1cSMichal Meloun /*
1727895c8b1cSMichal Meloun  * Remove and free mapping entry.
1728895c8b1cSMichal Meloun  */
1729895c8b1cSMichal Meloun void
1730895c8b1cSMichal Meloun intr_unmap_irq(u_int res_id)
1731895c8b1cSMichal Meloun {
1732895c8b1cSMichal Meloun 	struct intr_map_entry *entry;
1733895c8b1cSMichal Meloun 
1734895c8b1cSMichal Meloun 	mtx_lock(&irq_map_lock);
1735895c8b1cSMichal Meloun 	if ((res_id >= irq_map_count) || (irq_map[res_id] == NULL))
1736895c8b1cSMichal Meloun 		panic("Attempt to unmap invalid resource id: %u\n", res_id);
1737895c8b1cSMichal Meloun 	entry = irq_map[res_id];
1738895c8b1cSMichal Meloun 	irq_map[res_id] = NULL;
1739895c8b1cSMichal Meloun 	irq_map_first_free_idx = res_id;
1740895c8b1cSMichal Meloun 	mtx_unlock(&irq_map_lock);
1741895c8b1cSMichal Meloun 	intr_free_intr_map_data(entry->map_data);
1742895c8b1cSMichal Meloun 	free(entry, M_INTRNG);
1743895c8b1cSMichal Meloun }
1744895c8b1cSMichal Meloun 
1745895c8b1cSMichal Meloun /*
1746895c8b1cSMichal Meloun  * Clone mapping entry.
1747895c8b1cSMichal Meloun  */
1748895c8b1cSMichal Meloun u_int
1749895c8b1cSMichal Meloun intr_map_clone_irq(u_int old_res_id)
1750895c8b1cSMichal Meloun {
1751895c8b1cSMichal Meloun 	device_t map_dev;
1752895c8b1cSMichal Meloun 	intptr_t map_xref;
1753895c8b1cSMichal Meloun 	struct intr_map_data *data;
1754895c8b1cSMichal Meloun 
1755895c8b1cSMichal Meloun 	intr_map_copy_map_data(old_res_id, &map_dev, &map_xref, &data);
1756895c8b1cSMichal Meloun 	return (intr_map_irq(map_dev, map_xref, data));
1757895c8b1cSMichal Meloun }
1758895c8b1cSMichal Meloun 
1759895c8b1cSMichal Meloun static void
1760895c8b1cSMichal Meloun intr_map_init(void *dummy __unused)
1761895c8b1cSMichal Meloun {
1762895c8b1cSMichal Meloun 
1763895c8b1cSMichal Meloun 	mtx_init(&irq_map_lock, "intr map table", NULL, MTX_DEF);
1764248f0cabSOleksandr Tymoshenko 
1765248f0cabSOleksandr Tymoshenko 	irq_map_count = 2 * intr_nirq;
1766248f0cabSOleksandr Tymoshenko 	irq_map = mallocarray(irq_map_count, sizeof(struct intr_map_entry*),
1767248f0cabSOleksandr Tymoshenko 	    M_INTRNG, M_WAITOK | M_ZERO);
1768895c8b1cSMichal Meloun }
1769895c8b1cSMichal Meloun SYSINIT(intr_map_init, SI_SUB_INTR, SI_ORDER_FIRST, intr_map_init, NULL);
1770