1 /*- 2 * Copyright (c) 2005 Marcel Moolenaar 3 * All rights reserved. 4 * 5 * Copyright (c) 2009 The FreeBSD Foundation 6 * All rights reserved. 7 * 8 * Portions of this software were developed by Ed Schouten 9 * under sponsorship from the FreeBSD Foundation. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions and the following disclaimer. 16 * 2. Redistributions in binary form must reproduce the above copyright 17 * notice, this list of conditions and the following disclaimer in the 18 * documentation and/or other materials provided with the distribution. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 24 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 25 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 26 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 28 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 29 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 30 * SUCH DAMAGE. 31 */ 32 33 #include <sys/cdefs.h> 34 __FBSDID("$FreeBSD$"); 35 36 #include <sys/param.h> 37 #include <sys/kernel.h> 38 #include <sys/systm.h> 39 40 #include <dev/vt/vt.h> 41 #include <dev/vt/hw/vga/vt_vga_reg.h> 42 43 #include <machine/bus.h> 44 45 #if defined(__amd64__) || defined(__i386__) 46 #include <vm/vm.h> 47 #include <vm/pmap.h> 48 #include <machine/pmap.h> 49 #include <machine/vmparam.h> 50 #endif /* __amd64__ || __i386__ */ 51 52 struct vga_softc { 53 bus_space_tag_t vga_fb_tag; 54 bus_space_handle_t vga_fb_handle; 55 bus_space_tag_t vga_reg_tag; 56 bus_space_handle_t vga_reg_handle; 57 int vga_curcolor; 58 }; 59 60 /* Convenience macros. */ 61 #define MEM_READ1(sc, ofs) \ 62 bus_space_read_1(sc->vga_fb_tag, sc->vga_fb_handle, ofs) 63 #define MEM_WRITE1(sc, ofs, val) \ 64 bus_space_write_1(sc->vga_fb_tag, sc->vga_fb_handle, ofs, val) 65 #define REG_READ1(sc, reg) \ 66 bus_space_read_1(sc->vga_reg_tag, sc->vga_reg_handle, reg) 67 #define REG_WRITE1(sc, reg, val) \ 68 bus_space_write_1(sc->vga_reg_tag, sc->vga_reg_handle, reg, val) 69 70 #define VT_VGA_WIDTH 640 71 #define VT_VGA_HEIGHT 480 72 #define VT_VGA_MEMSIZE (VT_VGA_WIDTH * VT_VGA_HEIGHT / 8) 73 74 static vd_probe_t vga_probe; 75 static vd_init_t vga_init; 76 static vd_blank_t vga_blank; 77 static vd_bitbltchr_t vga_bitbltchr; 78 static vd_drawrect_t vga_drawrect; 79 static vd_setpixel_t vga_setpixel; 80 static vd_putchar_t vga_putchar; 81 static vd_postswitch_t vga_postswitch; 82 83 static const struct vt_driver vt_vga_driver = { 84 .vd_name = "vga", 85 .vd_probe = vga_probe, 86 .vd_init = vga_init, 87 .vd_blank = vga_blank, 88 .vd_bitbltchr = vga_bitbltchr, 89 .vd_drawrect = vga_drawrect, 90 .vd_setpixel = vga_setpixel, 91 .vd_putchar = vga_putchar, 92 .vd_postswitch = vga_postswitch, 93 .vd_priority = VD_PRIORITY_GENERIC, 94 }; 95 96 /* 97 * Driver supports both text mode and graphics mode. Make sure the 98 * buffer is always big enough to support both. 99 */ 100 static struct vga_softc vga_conssoftc; 101 VT_DRIVER_DECLARE(vt_vga, vt_vga_driver); 102 103 static inline void 104 vga_setcolor(struct vt_device *vd, term_color_t color) 105 { 106 struct vga_softc *sc = vd->vd_softc; 107 108 if (sc->vga_curcolor != color) { 109 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_SET_RESET); 110 REG_WRITE1(sc, VGA_GC_DATA, color); 111 sc->vga_curcolor = color; 112 } 113 } 114 115 static void 116 vga_blank(struct vt_device *vd, term_color_t color) 117 { 118 struct vga_softc *sc = vd->vd_softc; 119 u_int ofs; 120 121 vga_setcolor(vd, color); 122 for (ofs = 0; ofs < VT_VGA_MEMSIZE; ofs++) 123 MEM_WRITE1(sc, ofs, 0xff); 124 } 125 126 static inline void 127 vga_bitblt_put(struct vt_device *vd, u_long dst, term_color_t color, 128 uint8_t v) 129 { 130 struct vga_softc *sc = vd->vd_softc; 131 132 /* Skip empty writes, in order to avoid palette changes. */ 133 if (v != 0x00) { 134 vga_setcolor(vd, color); 135 /* 136 * When this MEM_READ1() gets disabled, all sorts of 137 * artifacts occur. This is because this read loads the 138 * set of 8 pixels that are about to be changed. There 139 * is one scenario where we can avoid the read, namely 140 * if all pixels are about to be overwritten anyway. 141 */ 142 if (v != 0xff) 143 MEM_READ1(sc, dst); 144 MEM_WRITE1(sc, dst, v); 145 } 146 } 147 148 static void 149 vga_setpixel(struct vt_device *vd, int x, int y, term_color_t color) 150 { 151 152 vga_bitblt_put(vd, (y * VT_VGA_WIDTH / 8) + (x / 8), color, 153 0x80 >> (x % 8)); 154 } 155 156 static void 157 vga_drawrect(struct vt_device *vd, int x1, int y1, int x2, int y2, int fill, 158 term_color_t color) 159 { 160 int x, y; 161 162 for (y = y1; y <= y2; y++) { 163 if (fill || (y == y1) || (y == y2)) { 164 for (x = x1; x <= x2; x++) 165 vga_setpixel(vd, x, y, color); 166 } else { 167 vga_setpixel(vd, x1, y, color); 168 vga_setpixel(vd, x2, y, color); 169 } 170 } 171 } 172 173 /* 174 * Shift bitmap of one row of the glyph. 175 * a - array of bytes with src bitmap and result storage. 176 * m - resulting background color bitmask. 177 * size - number of bytes per glyph row (+ one byte to store shift overflow). 178 * shift - offset for target bitmap. 179 */ 180 181 static void 182 vga_shift_u8array(uint8_t *a, uint8_t *m, int size, int shift) 183 { 184 int i; 185 186 for (i = (size - 1); i > 0; i--) { 187 a[i] = (a[i] >> shift) | (a[i-1] << (7 - shift)); 188 m[i] = ~a[i]; 189 } 190 a[0] = (a[0] >> shift); 191 m[0] = ~a[0] & (0xff >> shift); 192 m[size - 1] = ~a[size - 1] & (0xff << (7 - shift)); 193 } 194 195 /* XXX: fix gaps on mouse track when character size is not rounded to 8. */ 196 static void 197 vga_bitbltchr(struct vt_device *vd, const uint8_t *src, const uint8_t *mask, 198 int bpl, vt_axis_t top, vt_axis_t left, unsigned int width, 199 unsigned int height, term_color_t fg, term_color_t bg) 200 { 201 uint8_t aa[64], ma[64], *r; 202 int dst, shift, sz, x, y; 203 struct vga_softc *sc; 204 205 if ((left + width) > VT_VGA_WIDTH) 206 return; 207 if ((top + height) > VT_VGA_HEIGHT) 208 return; 209 210 sc = vd->vd_softc; 211 212 sz = (width + 7) / 8; 213 shift = left % 8; 214 215 dst = (VT_VGA_WIDTH * top + left) / 8; 216 217 for (y = 0; y < height; y++) { 218 r = (uint8_t *)src + (y * sz); 219 memcpy(aa, r, sz); 220 aa[sz] = 0; 221 vga_shift_u8array(aa, ma, sz + 1, shift); 222 223 vga_setcolor(vd, bg); 224 for (x = 0; x < (sz + 1); x ++) { 225 if (ma[x] == 0) 226 continue; 227 /* 228 * XXX Only mouse cursor can go out of screen. 229 * So for mouse it have to just return, but for regular 230 * characters it have to panic, to indicate error in 231 * size/coordinates calculations. 232 */ 233 if ((dst + x) >= (VT_VGA_WIDTH * VT_VGA_HEIGHT)) 234 return; 235 if (ma[x] != 0xff) 236 MEM_READ1(sc, dst + x); 237 MEM_WRITE1(sc, dst + x, ma[x]); 238 } 239 240 vga_setcolor(vd, fg); 241 for (x = 0; x < (sz + 1); x ++) { 242 if (aa[x] == 0) 243 continue; 244 if (aa[x] != 0xff) 245 MEM_READ1(sc, dst + x); 246 MEM_WRITE1(sc, dst + x, aa[x]); 247 } 248 249 dst += VT_VGA_WIDTH / 8; 250 } 251 } 252 253 /* 254 * Binary searchable table for Unicode to CP437 conversion. 255 */ 256 257 struct unicp437 { 258 uint16_t unicode_base; 259 uint8_t cp437_base; 260 uint8_t length; 261 }; 262 263 static const struct unicp437 cp437table[] = { 264 { 0x0020, 0x20, 0x5e }, { 0x00a0, 0x20, 0x00 }, 265 { 0x00a1, 0xad, 0x00 }, { 0x00a2, 0x9b, 0x00 }, 266 { 0x00a3, 0x9c, 0x00 }, { 0x00a5, 0x9d, 0x00 }, 267 { 0x00a7, 0x15, 0x00 }, { 0x00aa, 0xa6, 0x00 }, 268 { 0x00ab, 0xae, 0x00 }, { 0x00ac, 0xaa, 0x00 }, 269 { 0x00b0, 0xf8, 0x00 }, { 0x00b1, 0xf1, 0x00 }, 270 { 0x00b2, 0xfd, 0x00 }, { 0x00b5, 0xe6, 0x00 }, 271 { 0x00b6, 0x14, 0x00 }, { 0x00b7, 0xfa, 0x00 }, 272 { 0x00ba, 0xa7, 0x00 }, { 0x00bb, 0xaf, 0x00 }, 273 { 0x00bc, 0xac, 0x00 }, { 0x00bd, 0xab, 0x00 }, 274 { 0x00bf, 0xa8, 0x00 }, { 0x00c4, 0x8e, 0x01 }, 275 { 0x00c6, 0x92, 0x00 }, { 0x00c7, 0x80, 0x00 }, 276 { 0x00c9, 0x90, 0x00 }, { 0x00d1, 0xa5, 0x00 }, 277 { 0x00d6, 0x99, 0x00 }, { 0x00dc, 0x9a, 0x00 }, 278 { 0x00df, 0xe1, 0x00 }, { 0x00e0, 0x85, 0x00 }, 279 { 0x00e1, 0xa0, 0x00 }, { 0x00e2, 0x83, 0x00 }, 280 { 0x00e4, 0x84, 0x00 }, { 0x00e5, 0x86, 0x00 }, 281 { 0x00e6, 0x91, 0x00 }, { 0x00e7, 0x87, 0x00 }, 282 { 0x00e8, 0x8a, 0x00 }, { 0x00e9, 0x82, 0x00 }, 283 { 0x00ea, 0x88, 0x01 }, { 0x00ec, 0x8d, 0x00 }, 284 { 0x00ed, 0xa1, 0x00 }, { 0x00ee, 0x8c, 0x00 }, 285 { 0x00ef, 0x8b, 0x00 }, { 0x00f0, 0xeb, 0x00 }, 286 { 0x00f1, 0xa4, 0x00 }, { 0x00f2, 0x95, 0x00 }, 287 { 0x00f3, 0xa2, 0x00 }, { 0x00f4, 0x93, 0x00 }, 288 { 0x00f6, 0x94, 0x00 }, { 0x00f7, 0xf6, 0x00 }, 289 { 0x00f8, 0xed, 0x00 }, { 0x00f9, 0x97, 0x00 }, 290 { 0x00fa, 0xa3, 0x00 }, { 0x00fb, 0x96, 0x00 }, 291 { 0x00fc, 0x81, 0x00 }, { 0x00ff, 0x98, 0x00 }, 292 { 0x0192, 0x9f, 0x00 }, { 0x0393, 0xe2, 0x00 }, 293 { 0x0398, 0xe9, 0x00 }, { 0x03a3, 0xe4, 0x00 }, 294 { 0x03a6, 0xe8, 0x00 }, { 0x03a9, 0xea, 0x00 }, 295 { 0x03b1, 0xe0, 0x01 }, { 0x03b4, 0xeb, 0x00 }, 296 { 0x03b5, 0xee, 0x00 }, { 0x03bc, 0xe6, 0x00 }, 297 { 0x03c0, 0xe3, 0x00 }, { 0x03c3, 0xe5, 0x00 }, 298 { 0x03c4, 0xe7, 0x00 }, { 0x03c6, 0xed, 0x00 }, 299 { 0x03d5, 0xed, 0x00 }, { 0x2010, 0x2d, 0x00 }, 300 { 0x2014, 0x2d, 0x00 }, { 0x2018, 0x60, 0x00 }, 301 { 0x2019, 0x27, 0x00 }, { 0x201c, 0x22, 0x00 }, 302 { 0x201d, 0x22, 0x00 }, { 0x2022, 0x07, 0x00 }, 303 { 0x203c, 0x13, 0x00 }, { 0x207f, 0xfc, 0x00 }, 304 { 0x20a7, 0x9e, 0x00 }, { 0x20ac, 0xee, 0x00 }, 305 { 0x2126, 0xea, 0x00 }, { 0x2190, 0x1b, 0x00 }, 306 { 0x2191, 0x18, 0x00 }, { 0x2192, 0x1a, 0x00 }, 307 { 0x2193, 0x19, 0x00 }, { 0x2194, 0x1d, 0x00 }, 308 { 0x2195, 0x12, 0x00 }, { 0x21a8, 0x17, 0x00 }, 309 { 0x2202, 0xeb, 0x00 }, { 0x2208, 0xee, 0x00 }, 310 { 0x2211, 0xe4, 0x00 }, { 0x2212, 0x2d, 0x00 }, 311 { 0x2219, 0xf9, 0x00 }, { 0x221a, 0xfb, 0x00 }, 312 { 0x221e, 0xec, 0x00 }, { 0x221f, 0x1c, 0x00 }, 313 { 0x2229, 0xef, 0x00 }, { 0x2248, 0xf7, 0x00 }, 314 { 0x2261, 0xf0, 0x00 }, { 0x2264, 0xf3, 0x00 }, 315 { 0x2265, 0xf2, 0x00 }, { 0x2302, 0x7f, 0x00 }, 316 { 0x2310, 0xa9, 0x00 }, { 0x2320, 0xf4, 0x00 }, 317 { 0x2321, 0xf5, 0x00 }, { 0x2500, 0xc4, 0x00 }, 318 { 0x2502, 0xb3, 0x00 }, { 0x250c, 0xda, 0x00 }, 319 { 0x2510, 0xbf, 0x00 }, { 0x2514, 0xc0, 0x00 }, 320 { 0x2518, 0xd9, 0x00 }, { 0x251c, 0xc3, 0x00 }, 321 { 0x2524, 0xb4, 0x00 }, { 0x252c, 0xc2, 0x00 }, 322 { 0x2534, 0xc1, 0x00 }, { 0x253c, 0xc5, 0x00 }, 323 { 0x2550, 0xcd, 0x00 }, { 0x2551, 0xba, 0x00 }, 324 { 0x2552, 0xd5, 0x00 }, { 0x2553, 0xd6, 0x00 }, 325 { 0x2554, 0xc9, 0x00 }, { 0x2555, 0xb8, 0x00 }, 326 { 0x2556, 0xb7, 0x00 }, { 0x2557, 0xbb, 0x00 }, 327 { 0x2558, 0xd4, 0x00 }, { 0x2559, 0xd3, 0x00 }, 328 { 0x255a, 0xc8, 0x00 }, { 0x255b, 0xbe, 0x00 }, 329 { 0x255c, 0xbd, 0x00 }, { 0x255d, 0xbc, 0x00 }, 330 { 0x255e, 0xc6, 0x01 }, { 0x2560, 0xcc, 0x00 }, 331 { 0x2561, 0xb5, 0x00 }, { 0x2562, 0xb6, 0x00 }, 332 { 0x2563, 0xb9, 0x00 }, { 0x2564, 0xd1, 0x01 }, 333 { 0x2566, 0xcb, 0x00 }, { 0x2567, 0xcf, 0x00 }, 334 { 0x2568, 0xd0, 0x00 }, { 0x2569, 0xca, 0x00 }, 335 { 0x256a, 0xd8, 0x00 }, { 0x256b, 0xd7, 0x00 }, 336 { 0x256c, 0xce, 0x00 }, { 0x2580, 0xdf, 0x00 }, 337 { 0x2584, 0xdc, 0x00 }, { 0x2588, 0xdb, 0x00 }, 338 { 0x258c, 0xdd, 0x00 }, { 0x2590, 0xde, 0x00 }, 339 { 0x2591, 0xb0, 0x02 }, { 0x25a0, 0xfe, 0x00 }, 340 { 0x25ac, 0x16, 0x00 }, { 0x25b2, 0x1e, 0x00 }, 341 { 0x25ba, 0x10, 0x00 }, { 0x25bc, 0x1f, 0x00 }, 342 { 0x25c4, 0x11, 0x00 }, { 0x25cb, 0x09, 0x00 }, 343 { 0x25d8, 0x08, 0x00 }, { 0x25d9, 0x0a, 0x00 }, 344 { 0x263a, 0x01, 0x01 }, { 0x263c, 0x0f, 0x00 }, 345 { 0x2640, 0x0c, 0x00 }, { 0x2642, 0x0b, 0x00 }, 346 { 0x2660, 0x06, 0x00 }, { 0x2663, 0x05, 0x00 }, 347 { 0x2665, 0x03, 0x01 }, { 0x266a, 0x0d, 0x00 }, 348 { 0x266c, 0x0e, 0x00 }, 349 }; 350 351 static uint8_t 352 vga_get_cp437(term_char_t c) 353 { 354 int min, mid, max; 355 356 min = 0; 357 max = (sizeof(cp437table) / sizeof(struct unicp437)) - 1; 358 359 if (c < cp437table[0].unicode_base || 360 c > cp437table[max].unicode_base + cp437table[max].length) 361 return '?'; 362 363 while (max >= min) { 364 mid = (min + max) / 2; 365 if (c < cp437table[mid].unicode_base) 366 max = mid - 1; 367 else if (c > cp437table[mid].unicode_base + 368 cp437table[mid].length) 369 min = mid + 1; 370 else 371 return (c - cp437table[mid].unicode_base + 372 cp437table[mid].cp437_base); 373 } 374 375 return '?'; 376 } 377 378 static void 379 vga_putchar(struct vt_device *vd, term_char_t c, 380 vt_axis_t top, vt_axis_t left, term_color_t fg, term_color_t bg) 381 { 382 struct vga_softc *sc = vd->vd_softc; 383 uint8_t ch, attr; 384 385 /* 386 * Convert character to CP437, which is the character set used 387 * by the VGA hardware by default. 388 */ 389 ch = vga_get_cp437(c); 390 391 /* 392 * Convert colors to VGA attributes. 393 */ 394 attr = bg << 4 | fg; 395 396 MEM_WRITE1(sc, 0x18000 + (top * 80 + left) * 2 + 0, ch); 397 MEM_WRITE1(sc, 0x18000 + (top * 80 + left) * 2 + 1, attr); 398 } 399 400 static void 401 vga_initialize_graphics(struct vt_device *vd) 402 { 403 struct vga_softc *sc = vd->vd_softc; 404 405 /* Clock select. */ 406 REG_WRITE1(sc, VGA_GEN_MISC_OUTPUT_W, VGA_GEN_MO_VSP | VGA_GEN_MO_HSP | 407 VGA_GEN_MO_PB | VGA_GEN_MO_ER | VGA_GEN_MO_IOA); 408 /* Set sequencer clocking and memory mode. */ 409 REG_WRITE1(sc, VGA_SEQ_ADDRESS, VGA_SEQ_CLOCKING_MODE); 410 REG_WRITE1(sc, VGA_SEQ_DATA, VGA_SEQ_CM_89); 411 REG_WRITE1(sc, VGA_SEQ_ADDRESS, VGA_SEQ_MEMORY_MODE); 412 REG_WRITE1(sc, VGA_SEQ_DATA, VGA_SEQ_MM_OE | VGA_SEQ_MM_EM); 413 414 /* Set the graphics controller in graphics mode. */ 415 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_MISCELLANEOUS); 416 REG_WRITE1(sc, VGA_GC_DATA, 0x04 + VGA_GC_MISC_GA); 417 /* Program the CRT controller. */ 418 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_HORIZ_TOTAL); 419 REG_WRITE1(sc, VGA_CRTC_DATA, 0x5f); /* 760 */ 420 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_HORIZ_DISP_END); 421 REG_WRITE1(sc, VGA_CRTC_DATA, 0x4f); /* 640 - 8 */ 422 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_START_HORIZ_BLANK); 423 REG_WRITE1(sc, VGA_CRTC_DATA, 0x50); /* 640 */ 424 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_END_HORIZ_BLANK); 425 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_EHB_CR + 2); 426 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_START_HORIZ_RETRACE); 427 REG_WRITE1(sc, VGA_CRTC_DATA, 0x54); /* 672 */ 428 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_END_HORIZ_RETRACE); 429 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_EHR_EHB + 0); 430 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_VERT_TOTAL); 431 REG_WRITE1(sc, VGA_CRTC_DATA, 0x0b); /* 523 */ 432 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_OVERFLOW); 433 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_OF_VT9 | VGA_CRTC_OF_LC8 | 434 VGA_CRTC_OF_VBS8 | VGA_CRTC_OF_VRS8 | VGA_CRTC_OF_VDE8); 435 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_MAX_SCAN_LINE); 436 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_MSL_LC9); 437 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_VERT_RETRACE_START); 438 REG_WRITE1(sc, VGA_CRTC_DATA, 0xea); /* 480 + 10 */ 439 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_VERT_RETRACE_END); 440 REG_WRITE1(sc, VGA_CRTC_DATA, 0x0c); 441 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_VERT_DISPLAY_END); 442 REG_WRITE1(sc, VGA_CRTC_DATA, 0xdf); /* 480 - 1*/ 443 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_OFFSET); 444 REG_WRITE1(sc, VGA_CRTC_DATA, 0x28); 445 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_START_VERT_BLANK); 446 REG_WRITE1(sc, VGA_CRTC_DATA, 0xe7); /* 480 + 7 */ 447 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_END_VERT_BLANK); 448 REG_WRITE1(sc, VGA_CRTC_DATA, 0x04); 449 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_MODE_CONTROL); 450 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_MC_WB | VGA_CRTC_MC_AW | 451 VGA_CRTC_MC_SRS | VGA_CRTC_MC_CMS); 452 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_LINE_COMPARE); 453 REG_WRITE1(sc, VGA_CRTC_DATA, 0xff); /* 480 + 31 */ 454 455 REG_WRITE1(sc, VGA_GEN_FEATURE_CTRL_W, 0); 456 457 REG_WRITE1(sc, VGA_SEQ_ADDRESS, VGA_SEQ_MAP_MASK); 458 REG_WRITE1(sc, VGA_SEQ_DATA, VGA_SEQ_MM_EM3 | VGA_SEQ_MM_EM2 | 459 VGA_SEQ_MM_EM1 | VGA_SEQ_MM_EM0); 460 REG_WRITE1(sc, VGA_SEQ_ADDRESS, VGA_SEQ_CHAR_MAP_SELECT); 461 REG_WRITE1(sc, VGA_SEQ_DATA, 0); 462 463 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_SET_RESET); 464 REG_WRITE1(sc, VGA_GC_DATA, 0); 465 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_ENABLE_SET_RESET); 466 REG_WRITE1(sc, VGA_GC_DATA, 0x0f); 467 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_COLOR_COMPARE); 468 REG_WRITE1(sc, VGA_GC_DATA, 0); 469 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_DATA_ROTATE); 470 REG_WRITE1(sc, VGA_GC_DATA, 0); 471 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_READ_MAP_SELECT); 472 REG_WRITE1(sc, VGA_GC_DATA, 0); 473 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_MODE); 474 REG_WRITE1(sc, VGA_GC_DATA, 0); 475 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_COLOR_DONT_CARE); 476 REG_WRITE1(sc, VGA_GC_DATA, 0x0f); 477 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_BIT_MASK); 478 REG_WRITE1(sc, VGA_GC_DATA, 0xff); 479 } 480 481 static void 482 vga_initialize(struct vt_device *vd, int textmode) 483 { 484 struct vga_softc *sc = vd->vd_softc; 485 uint8_t x; 486 487 /* Make sure the VGA adapter is not in monochrome emulation mode. */ 488 x = REG_READ1(sc, VGA_GEN_MISC_OUTPUT_R); 489 REG_WRITE1(sc, VGA_GEN_MISC_OUTPUT_W, x | VGA_GEN_MO_IOA); 490 491 /* Unprotect CRTC registers 0-7. */ 492 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_VERT_RETRACE_END); 493 x = REG_READ1(sc, VGA_CRTC_DATA); 494 REG_WRITE1(sc, VGA_CRTC_DATA, x & ~VGA_CRTC_VRE_PR); 495 496 /* 497 * Wait for the vertical retrace. 498 * NOTE: this code reads the VGA_GEN_INPUT_STAT_1 register, which has 499 * the side-effect of clearing the internal flip-flip of the attribute 500 * controller's write register. This means that because this code is 501 * here, we know for sure that the first write to the attribute 502 * controller will be a write to the address register. Removing this 503 * code therefore also removes that guarantee and appropriate measures 504 * need to be taken. 505 */ 506 do { 507 x = REG_READ1(sc, VGA_GEN_INPUT_STAT_1); 508 x &= VGA_GEN_IS1_VR | VGA_GEN_IS1_DE; 509 } while (x != (VGA_GEN_IS1_VR | VGA_GEN_IS1_DE)); 510 511 /* Now, disable the sync. signals. */ 512 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_MODE_CONTROL); 513 x = REG_READ1(sc, VGA_CRTC_DATA); 514 REG_WRITE1(sc, VGA_CRTC_DATA, x & ~VGA_CRTC_MC_HR); 515 516 /* Asynchronous sequencer reset. */ 517 REG_WRITE1(sc, VGA_SEQ_ADDRESS, VGA_SEQ_RESET); 518 REG_WRITE1(sc, VGA_SEQ_DATA, VGA_SEQ_RST_SR); 519 520 if (!textmode) 521 vga_initialize_graphics(vd); 522 523 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_PRESET_ROW_SCAN); 524 REG_WRITE1(sc, VGA_CRTC_DATA, 0); 525 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_CURSOR_START); 526 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_CS_COO); 527 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_CURSOR_END); 528 REG_WRITE1(sc, VGA_CRTC_DATA, 0); 529 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_START_ADDR_HIGH); 530 REG_WRITE1(sc, VGA_CRTC_DATA, 0); 531 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_START_ADDR_LOW); 532 REG_WRITE1(sc, VGA_CRTC_DATA, 0); 533 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_CURSOR_LOC_HIGH); 534 REG_WRITE1(sc, VGA_CRTC_DATA, 0); 535 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_CURSOR_LOC_LOW); 536 REG_WRITE1(sc, VGA_CRTC_DATA, 0x59); 537 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_UNDERLINE_LOC); 538 REG_WRITE1(sc, VGA_CRTC_DATA, VGA_CRTC_UL_UL); 539 540 if (textmode) { 541 /* Set the attribute controller to blink disable. */ 542 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_MODE_CONTROL); 543 REG_WRITE1(sc, VGA_AC_WRITE, 0); 544 } else { 545 /* Set the attribute controller in graphics mode. */ 546 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_MODE_CONTROL); 547 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_MC_GA); 548 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_HORIZ_PIXEL_PANNING); 549 REG_WRITE1(sc, VGA_AC_WRITE, 0); 550 } 551 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(0)); 552 REG_WRITE1(sc, VGA_AC_WRITE, 0); 553 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(1)); 554 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_R); 555 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(2)); 556 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_G); 557 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(3)); 558 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SG | VGA_AC_PAL_R); 559 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(4)); 560 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_B); 561 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(5)); 562 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_R | VGA_AC_PAL_B); 563 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(6)); 564 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_G | VGA_AC_PAL_B); 565 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(7)); 566 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_R | VGA_AC_PAL_G | VGA_AC_PAL_B); 567 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(8)); 568 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 569 VGA_AC_PAL_SB); 570 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(9)); 571 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 572 VGA_AC_PAL_SB | VGA_AC_PAL_R); 573 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(10)); 574 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 575 VGA_AC_PAL_SB | VGA_AC_PAL_G); 576 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(11)); 577 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 578 VGA_AC_PAL_SB | VGA_AC_PAL_R | VGA_AC_PAL_G); 579 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(12)); 580 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 581 VGA_AC_PAL_SB | VGA_AC_PAL_B); 582 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(13)); 583 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 584 VGA_AC_PAL_SB | VGA_AC_PAL_R | VGA_AC_PAL_B); 585 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(14)); 586 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 587 VGA_AC_PAL_SB | VGA_AC_PAL_G | VGA_AC_PAL_B); 588 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PALETTE(15)); 589 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_PAL_SR | VGA_AC_PAL_SG | 590 VGA_AC_PAL_SB | VGA_AC_PAL_R | VGA_AC_PAL_G | VGA_AC_PAL_B); 591 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_OVERSCAN_COLOR); 592 REG_WRITE1(sc, VGA_AC_WRITE, 0); 593 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_COLOR_PLANE_ENABLE); 594 REG_WRITE1(sc, VGA_AC_WRITE, 0x0f); 595 REG_WRITE1(sc, VGA_AC_WRITE, VGA_AC_COLOR_SELECT); 596 REG_WRITE1(sc, VGA_AC_WRITE, 0); 597 598 if (!textmode) { 599 u_int ofs; 600 601 /* 602 * Done. Clear the frame buffer. All bit planes are 603 * enabled, so a single-paged loop should clear all 604 * planes. 605 */ 606 for (ofs = 0; ofs < VT_VGA_MEMSIZE; ofs++) { 607 MEM_READ1(sc, ofs); 608 MEM_WRITE1(sc, ofs, 0); 609 } 610 } 611 612 /* Re-enable the sequencer. */ 613 REG_WRITE1(sc, VGA_SEQ_ADDRESS, VGA_SEQ_RESET); 614 REG_WRITE1(sc, VGA_SEQ_DATA, VGA_SEQ_RST_SR | VGA_SEQ_RST_NAR); 615 /* Re-enable the sync signals. */ 616 REG_WRITE1(sc, VGA_CRTC_ADDRESS, VGA_CRTC_MODE_CONTROL); 617 x = REG_READ1(sc, VGA_CRTC_DATA); 618 REG_WRITE1(sc, VGA_CRTC_DATA, x | VGA_CRTC_MC_HR); 619 620 if (!textmode) { 621 /* Switch to write mode 3, because we'll mainly do bitblt. */ 622 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_MODE); 623 REG_WRITE1(sc, VGA_GC_DATA, 3); 624 REG_WRITE1(sc, VGA_GC_ADDRESS, VGA_GC_ENABLE_SET_RESET); 625 REG_WRITE1(sc, VGA_GC_DATA, 0x0f); 626 } 627 } 628 629 static int 630 vga_probe(struct vt_device *vd) 631 { 632 633 return (CN_INTERNAL); 634 } 635 636 static int 637 vga_init(struct vt_device *vd) 638 { 639 struct vga_softc *sc; 640 int textmode; 641 642 if (vd->vd_softc == NULL) 643 vd->vd_softc = (void *)&vga_conssoftc; 644 sc = vd->vd_softc; 645 textmode = 0; 646 647 #if defined(__amd64__) || defined(__i386__) 648 sc->vga_fb_tag = X86_BUS_SPACE_MEM; 649 sc->vga_fb_handle = KERNBASE + VGA_MEM_BASE; 650 sc->vga_reg_tag = X86_BUS_SPACE_IO; 651 sc->vga_reg_handle = VGA_REG_BASE; 652 #else 653 # error "Architecture not yet supported!" 654 #endif 655 656 TUNABLE_INT_FETCH("hw.vga.textmode", &textmode); 657 if (textmode) { 658 vd->vd_flags |= VDF_TEXTMODE; 659 vd->vd_width = 80; 660 vd->vd_height = 25; 661 } else { 662 vd->vd_width = VT_VGA_WIDTH; 663 vd->vd_height = VT_VGA_HEIGHT; 664 } 665 vga_initialize(vd, textmode); 666 667 return (CN_INTERNAL); 668 } 669 670 static void 671 vga_postswitch(struct vt_device *vd) 672 { 673 674 /* Reinit VGA mode, to restore view after app which change mode. */ 675 vga_initialize(vd, (vd->vd_flags & VDF_TEXTMODE)); 676 /* Ask vt(9) to update chars on visible area. */ 677 vd->vd_flags |= VDF_INVALID; 678 } 679