1726ff6a1SBill Paul /* 2726ff6a1SBill Paul * Copyright (c) 1997, 1998 3726ff6a1SBill Paul * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 4726ff6a1SBill Paul * 5726ff6a1SBill Paul * Redistribution and use in source and binary forms, with or without 6726ff6a1SBill Paul * modification, are permitted provided that the following conditions 7726ff6a1SBill Paul * are met: 8726ff6a1SBill Paul * 1. Redistributions of source code must retain the above copyright 9726ff6a1SBill Paul * notice, this list of conditions and the following disclaimer. 10726ff6a1SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11726ff6a1SBill Paul * notice, this list of conditions and the following disclaimer in the 12726ff6a1SBill Paul * documentation and/or other materials provided with the distribution. 13726ff6a1SBill Paul * 3. All advertising materials mentioning features or use of this software 14726ff6a1SBill Paul * must display the following acknowledgement: 15726ff6a1SBill Paul * This product includes software developed by Bill Paul. 16726ff6a1SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17726ff6a1SBill Paul * may be used to endorse or promote products derived from this software 18726ff6a1SBill Paul * without specific prior written permission. 19726ff6a1SBill Paul * 20726ff6a1SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21726ff6a1SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22726ff6a1SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23726ff6a1SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24726ff6a1SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25726ff6a1SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26726ff6a1SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27726ff6a1SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28726ff6a1SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29726ff6a1SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30726ff6a1SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31726ff6a1SBill Paul * 32c3aac50fSPeter Wemm * $FreeBSD$ 33726ff6a1SBill Paul */ 34726ff6a1SBill Paul 35726ff6a1SBill Paul /* 36726ff6a1SBill Paul * Rhine register definitions. 37726ff6a1SBill Paul */ 38726ff6a1SBill Paul 39726ff6a1SBill Paul #define VR_PAR0 0x00 /* node address 0 to 4 */ 40726ff6a1SBill Paul #define VR_PAR1 0x04 /* node address 2 to 6 */ 41726ff6a1SBill Paul #define VR_RXCFG 0x06 /* receiver config register */ 42726ff6a1SBill Paul #define VR_TXCFG 0x07 /* transmit config register */ 43726ff6a1SBill Paul #define VR_COMMAND 0x08 /* command register */ 44726ff6a1SBill Paul #define VR_ISR 0x0C /* interrupt/status register */ 45726ff6a1SBill Paul #define VR_IMR 0x0E /* interrupt mask register */ 46726ff6a1SBill Paul #define VR_MAR0 0x10 /* multicast hash 0 */ 47726ff6a1SBill Paul #define VR_MAR1 0x14 /* multicast hash 1 */ 48726ff6a1SBill Paul #define VR_RXADDR 0x18 /* rx descriptor list start addr */ 49726ff6a1SBill Paul #define VR_TXADDR 0x1C /* tx descriptor list start addr */ 50726ff6a1SBill Paul #define VR_CURRXDESC0 0x20 51726ff6a1SBill Paul #define VR_CURRXDESC1 0x24 52726ff6a1SBill Paul #define VR_CURRXDESC2 0x28 53726ff6a1SBill Paul #define VR_CURRXDESC3 0x2C 54726ff6a1SBill Paul #define VR_NEXTRXDESC0 0x30 55726ff6a1SBill Paul #define VR_NEXTRXDESC1 0x34 56726ff6a1SBill Paul #define VR_NEXTRXDESC2 0x38 57726ff6a1SBill Paul #define VR_NEXTRXDESC3 0x3C 58726ff6a1SBill Paul #define VR_CURTXDESC0 0x40 59726ff6a1SBill Paul #define VR_CURTXDESC1 0x44 60726ff6a1SBill Paul #define VR_CURTXDESC2 0x48 61726ff6a1SBill Paul #define VR_CURTXDESC3 0x4C 62726ff6a1SBill Paul #define VR_NEXTTXDESC0 0x50 63726ff6a1SBill Paul #define VR_NEXTTXDESC1 0x54 64726ff6a1SBill Paul #define VR_NEXTTXDESC2 0x58 65726ff6a1SBill Paul #define VR_NEXTTXDESC3 0x5C 66726ff6a1SBill Paul #define VR_CURRXDMA 0x60 /* current RX DMA address */ 67726ff6a1SBill Paul #define VR_CURTXDMA 0x64 /* current TX DMA address */ 68726ff6a1SBill Paul #define VR_TALLYCNT 0x68 /* tally counter test register */ 69726ff6a1SBill Paul #define VR_PHYADDR 0x6C 70726ff6a1SBill Paul #define VR_MIISTAT 0x6D 71726ff6a1SBill Paul #define VR_BCR0 0x6E 72726ff6a1SBill Paul #define VR_BCR1 0x6F 73726ff6a1SBill Paul #define VR_MIICMD 0x70 74726ff6a1SBill Paul #define VR_MIIADDR 0x71 75726ff6a1SBill Paul #define VR_MIIDATA 0x72 76726ff6a1SBill Paul #define VR_EECSR 0x74 77726ff6a1SBill Paul #define VR_TEST 0x75 78726ff6a1SBill Paul #define VR_GPIO 0x76 79726ff6a1SBill Paul #define VR_CONFIG 0x78 80726ff6a1SBill Paul #define VR_MPA_CNT 0x7C 81726ff6a1SBill Paul #define VR_CRC_CNT 0x7E 8211c2ec41SBill Paul #define VR_STICKHW 0x83 83726ff6a1SBill Paul 84726ff6a1SBill Paul /* 85726ff6a1SBill Paul * RX config bits. 86726ff6a1SBill Paul */ 87726ff6a1SBill Paul #define VR_RXCFG_RX_ERRPKTS 0x01 88726ff6a1SBill Paul #define VR_RXCFG_RX_RUNT 0x02 89726ff6a1SBill Paul #define VR_RXCFG_RX_MULTI 0x04 90726ff6a1SBill Paul #define VR_RXCFG_RX_BROAD 0x08 91726ff6a1SBill Paul #define VR_RXCFG_RX_PROMISC 0x10 92726ff6a1SBill Paul #define VR_RXCFG_RX_THRESH 0xE0 93726ff6a1SBill Paul 94726ff6a1SBill Paul #define VR_RXTHRESH_32BYTES 0x00 95726ff6a1SBill Paul #define VR_RXTHRESH_64BYTES 0x20 96726ff6a1SBill Paul #define VR_RXTHRESH_128BYTES 0x40 97726ff6a1SBill Paul #define VR_RXTHRESH_256BYTES 0x60 98726ff6a1SBill Paul #define VR_RXTHRESH_512BYTES 0x80 99726ff6a1SBill Paul #define VR_RXTHRESH_768BYTES 0xA0 100726ff6a1SBill Paul #define VR_RXTHRESH_1024BYTES 0xC0 101726ff6a1SBill Paul #define VR_RXTHRESH_STORENFWD 0xE0 102726ff6a1SBill Paul 103726ff6a1SBill Paul /* 104726ff6a1SBill Paul * TX config bits. 105726ff6a1SBill Paul */ 106726ff6a1SBill Paul #define VR_TXCFG_RSVD0 0x01 107726ff6a1SBill Paul #define VR_TXCFG_LOOPBKMODE 0x06 108726ff6a1SBill Paul #define VR_TXCFG_BACKOFF 0x08 109726ff6a1SBill Paul #define VR_TXCFG_RSVD1 0x10 110726ff6a1SBill Paul #define VR_TXCFG_TX_THRESH 0xE0 111726ff6a1SBill Paul 112726ff6a1SBill Paul #define VR_TXTHRESH_32BYTES 0x00 113726ff6a1SBill Paul #define VR_TXTHRESH_64BYTES 0x20 114726ff6a1SBill Paul #define VR_TXTHRESH_128BYTES 0x40 115726ff6a1SBill Paul #define VR_TXTHRESH_256BYTES 0x60 116726ff6a1SBill Paul #define VR_TXTHRESH_512BYTES 0x80 117726ff6a1SBill Paul #define VR_TXTHRESH_768BYTES 0xA0 118726ff6a1SBill Paul #define VR_TXTHRESH_1024BYTES 0xC0 119726ff6a1SBill Paul #define VR_TXTHRESH_STORENFWD 0xE0 120726ff6a1SBill Paul 121726ff6a1SBill Paul /* 122726ff6a1SBill Paul * Command register bits. 123726ff6a1SBill Paul */ 124726ff6a1SBill Paul #define VR_CMD_INIT 0x0001 125726ff6a1SBill Paul #define VR_CMD_START 0x0002 126726ff6a1SBill Paul #define VR_CMD_STOP 0x0004 127726ff6a1SBill Paul #define VR_CMD_RX_ON 0x0008 128726ff6a1SBill Paul #define VR_CMD_TX_ON 0x0010 129726ff6a1SBill Paul #define VR_CMD_TX_GO 0x0020 130726ff6a1SBill Paul #define VR_CMD_RX_GO 0x0040 131726ff6a1SBill Paul #define VR_CMD_RSVD 0x0080 132726ff6a1SBill Paul #define VR_CMD_RX_EARLY 0x0100 133726ff6a1SBill Paul #define VR_CMD_TX_EARLY 0x0200 134726ff6a1SBill Paul #define VR_CMD_FULLDUPLEX 0x0400 135726ff6a1SBill Paul #define VR_CMD_TX_NOPOLL 0x0800 136726ff6a1SBill Paul 137726ff6a1SBill Paul #define VR_CMD_RESET 0x8000 138726ff6a1SBill Paul 139726ff6a1SBill Paul /* 140726ff6a1SBill Paul * Interrupt status bits. 141726ff6a1SBill Paul */ 142726ff6a1SBill Paul #define VR_ISR_RX_OK 0x0001 /* packet rx ok */ 143726ff6a1SBill Paul #define VR_ISR_TX_OK 0x0002 /* packet tx ok */ 144726ff6a1SBill Paul #define VR_ISR_RX_ERR 0x0004 /* packet rx with err */ 145726ff6a1SBill Paul #define VR_ISR_TX_ABRT 0x0008 /* tx aborted due to excess colls */ 146726ff6a1SBill Paul #define VR_ISR_TX_UNDERRUN 0x0010 /* tx buffer underflow */ 147726ff6a1SBill Paul #define VR_ISR_RX_NOBUF 0x0020 /* no rx buffer available */ 148726ff6a1SBill Paul #define VR_ISR_BUSERR 0x0040 /* PCI bus error */ 149726ff6a1SBill Paul #define VR_ISR_STATSOFLOW 0x0080 /* stats counter oflow */ 150726ff6a1SBill Paul #define VR_ISR_RX_EARLY 0x0100 /* rx early */ 151726ff6a1SBill Paul #define VR_ISR_LINKSTAT 0x0200 /* MII status change */ 152f3b2d59eSMike Silbersack #define VR_ISR_ETI 0x0200 /* Tx early (3043/3071) */ 153f3b2d59eSMike Silbersack #define VR_ISR_UDFI 0x0200 /* Tx FIFO underflow (3065) */ 154726ff6a1SBill Paul #define VR_ISR_RX_OFLOW 0x0400 /* rx FIFO overflow */ 155726ff6a1SBill Paul #define VR_ISR_RX_DROPPED 0x0800 156726ff6a1SBill Paul #define VR_ISR_RX_NOBUF2 0x1000 157726ff6a1SBill Paul #define VR_ISR_TX_ABRT2 0x2000 158726ff6a1SBill Paul #define VR_ISR_LINKSTAT2 0x4000 159726ff6a1SBill Paul #define VR_ISR_MAGICPACKET 0x8000 160726ff6a1SBill Paul 161726ff6a1SBill Paul /* 162726ff6a1SBill Paul * Interrupt mask bits. 163726ff6a1SBill Paul */ 164726ff6a1SBill Paul #define VR_IMR_RX_OK 0x0001 /* packet rx ok */ 165726ff6a1SBill Paul #define VR_IMR_TX_OK 0x0002 /* packet tx ok */ 166726ff6a1SBill Paul #define VR_IMR_RX_ERR 0x0004 /* packet rx with err */ 167726ff6a1SBill Paul #define VR_IMR_TX_ABRT 0x0008 /* tx aborted due to excess colls */ 168726ff6a1SBill Paul #define VR_IMR_TX_UNDERRUN 0x0010 /* tx buffer underflow */ 169726ff6a1SBill Paul #define VR_IMR_RX_NOBUF 0x0020 /* no rx buffer available */ 170726ff6a1SBill Paul #define VR_IMR_BUSERR 0x0040 /* PCI bus error */ 171726ff6a1SBill Paul #define VR_IMR_STATSOFLOW 0x0080 /* stats counter oflow */ 172726ff6a1SBill Paul #define VR_IMR_RX_EARLY 0x0100 /* rx early */ 173726ff6a1SBill Paul #define VR_IMR_LINKSTAT 0x0200 /* MII status change */ 174726ff6a1SBill Paul #define VR_IMR_RX_OFLOW 0x0400 /* rx FIFO overflow */ 175726ff6a1SBill Paul #define VR_IMR_RX_DROPPED 0x0800 176726ff6a1SBill Paul #define VR_IMR_RX_NOBUF2 0x1000 177726ff6a1SBill Paul #define VR_IMR_TX_ABRT2 0x2000 178726ff6a1SBill Paul #define VR_IMR_LINKSTAT2 0x4000 179726ff6a1SBill Paul #define VR_IMR_MAGICPACKET 0x8000 180726ff6a1SBill Paul 181726ff6a1SBill Paul #define VR_INTRS \ 182726ff6a1SBill Paul (VR_IMR_RX_OK|VR_IMR_TX_OK|VR_IMR_RX_NOBUF| \ 183726ff6a1SBill Paul VR_IMR_TX_ABRT|VR_IMR_TX_UNDERRUN|VR_IMR_BUSERR| \ 184726ff6a1SBill Paul VR_IMR_RX_ERR|VR_ISR_RX_DROPPED) 185726ff6a1SBill Paul 186726ff6a1SBill Paul /* 187726ff6a1SBill Paul * MII status register. 188726ff6a1SBill Paul */ 189726ff6a1SBill Paul 190726ff6a1SBill Paul #define VR_MIISTAT_SPEED 0x01 191726ff6a1SBill Paul #define VR_MIISTAT_LINKFAULT 0x02 192726ff6a1SBill Paul #define VR_MIISTAT_MGTREADERR 0x04 193726ff6a1SBill Paul #define VR_MIISTAT_MIIERR 0x08 194726ff6a1SBill Paul #define VR_MIISTAT_PHYOPT 0x10 195726ff6a1SBill Paul #define VR_MIISTAT_MDC_SPEED 0x20 196726ff6a1SBill Paul #define VR_MIISTAT_RSVD 0x40 197726ff6a1SBill Paul #define VR_MIISTAT_GPIO1POLL 0x80 198726ff6a1SBill Paul 199726ff6a1SBill Paul /* 200726ff6a1SBill Paul * MII command register bits. 201726ff6a1SBill Paul */ 202726ff6a1SBill Paul #define VR_MIICMD_CLK 0x01 203726ff6a1SBill Paul #define VR_MIICMD_DATAOUT 0x02 204726ff6a1SBill Paul #define VR_MIICMD_DATAIN 0x04 205726ff6a1SBill Paul #define VR_MIICMD_DIR 0x08 206726ff6a1SBill Paul #define VR_MIICMD_DIRECTPGM 0x10 207726ff6a1SBill Paul #define VR_MIICMD_WRITE_ENB 0x20 208726ff6a1SBill Paul #define VR_MIICMD_READ_ENB 0x40 209726ff6a1SBill Paul #define VR_MIICMD_AUTOPOLL 0x80 210726ff6a1SBill Paul 211726ff6a1SBill Paul /* 212726ff6a1SBill Paul * EEPROM control bits. 213726ff6a1SBill Paul */ 214726ff6a1SBill Paul #define VR_EECSR_DATAIN 0x01 /* data out */ 215726ff6a1SBill Paul #define VR_EECSR_DATAOUT 0x02 /* data in */ 216726ff6a1SBill Paul #define VR_EECSR_CLK 0x04 /* clock */ 217726ff6a1SBill Paul #define VR_EECSR_CS 0x08 /* chip select */ 218726ff6a1SBill Paul #define VR_EECSR_DPM 0x10 219726ff6a1SBill Paul #define VR_EECSR_LOAD 0x20 220726ff6a1SBill Paul #define VR_EECSR_EMBP 0x40 221726ff6a1SBill Paul #define VR_EECSR_EEPR 0x80 222726ff6a1SBill Paul 223726ff6a1SBill Paul #define VR_EECMD_WRITE 0x140 224726ff6a1SBill Paul #define VR_EECMD_READ 0x180 225726ff6a1SBill Paul #define VR_EECMD_ERASE 0x1c0 226726ff6a1SBill Paul 227726ff6a1SBill Paul /* 228726ff6a1SBill Paul * Test register bits. 229726ff6a1SBill Paul */ 230726ff6a1SBill Paul #define VR_TEST_TEST0 0x01 231726ff6a1SBill Paul #define VR_TEST_TEST1 0x02 232726ff6a1SBill Paul #define VR_TEST_TEST2 0x04 233726ff6a1SBill Paul #define VR_TEST_TSTUD 0x08 234726ff6a1SBill Paul #define VR_TEST_TSTOV 0x10 235726ff6a1SBill Paul #define VR_TEST_BKOFF 0x20 236726ff6a1SBill Paul #define VR_TEST_FCOL 0x40 237726ff6a1SBill Paul #define VR_TEST_HBDES 0x80 238726ff6a1SBill Paul 239726ff6a1SBill Paul /* 240726ff6a1SBill Paul * Config register bits. 241726ff6a1SBill Paul */ 242726ff6a1SBill Paul #define VR_CFG_GPIO2OUTENB 0x00000001 243726ff6a1SBill Paul #define VR_CFG_GPIO2OUT 0x00000002 /* gen. purp. pin */ 244726ff6a1SBill Paul #define VR_CFG_GPIO2IN 0x00000004 /* gen. purp. pin */ 245726ff6a1SBill Paul #define VR_CFG_AUTOOPT 0x00000008 /* enable rx/tx autopoll */ 246726ff6a1SBill Paul #define VR_CFG_MIIOPT 0x00000010 247726ff6a1SBill Paul #define VR_CFG_MMIENB 0x00000020 /* memory mapped mode enb */ 248726ff6a1SBill Paul #define VR_CFG_JUMPER 0x00000040 /* PHY and oper. mode select */ 249726ff6a1SBill Paul #define VR_CFG_EELOAD 0x00000080 /* enable EEPROM programming */ 250726ff6a1SBill Paul #define VR_CFG_LATMENB 0x00000100 /* larency timer effect enb. */ 251726ff6a1SBill Paul #define VR_CFG_MRREADWAIT 0x00000200 252726ff6a1SBill Paul #define VR_CFG_MRWRITEWAIT 0x00000400 253726ff6a1SBill Paul #define VR_CFG_RX_ARB 0x00000800 254726ff6a1SBill Paul #define VR_CFG_TX_ARB 0x00001000 255726ff6a1SBill Paul #define VR_CFG_READMULTI 0x00002000 256726ff6a1SBill Paul #define VR_CFG_TX_PACE 0x00004000 257726ff6a1SBill Paul #define VR_CFG_TX_QDIS 0x00008000 258726ff6a1SBill Paul #define VR_CFG_ROMSEL0 0x00010000 259726ff6a1SBill Paul #define VR_CFG_ROMSEL1 0x00020000 260726ff6a1SBill Paul #define VR_CFG_ROMSEL2 0x00040000 261726ff6a1SBill Paul #define VR_CFG_ROMTIMESEL 0x00080000 262726ff6a1SBill Paul #define VR_CFG_RSVD0 0x00100000 263726ff6a1SBill Paul #define VR_CFG_ROMDLY 0x00200000 264726ff6a1SBill Paul #define VR_CFG_ROMOPT 0x00400000 265726ff6a1SBill Paul #define VR_CFG_RSVD1 0x00800000 266726ff6a1SBill Paul #define VR_CFG_BACKOFFOPT 0x01000000 267726ff6a1SBill Paul #define VR_CFG_BACKOFFMOD 0x02000000 268726ff6a1SBill Paul #define VR_CFG_CAPEFFECT 0x04000000 269726ff6a1SBill Paul #define VR_CFG_BACKOFFRAND 0x08000000 270726ff6a1SBill Paul #define VR_CFG_MAGICKPACKET 0x10000000 271726ff6a1SBill Paul #define VR_CFG_PCIREADLINE 0x20000000 272726ff6a1SBill Paul #define VR_CFG_DIAG 0x40000000 273726ff6a1SBill Paul #define VR_CFG_GPIOEN 0x80000000 274726ff6a1SBill Paul 27511c2ec41SBill Paul /* Sticky HW bits */ 27611c2ec41SBill Paul #define VR_STICKHW_DS0 0x01 27711c2ec41SBill Paul #define VR_STICKHW_DS1 0x02 27811c2ec41SBill Paul #define VR_STICKHW_WOL_ENB 0x04 27911c2ec41SBill Paul #define VR_STICKHW_WOL_STS 0x08 28011c2ec41SBill Paul #define VR_STICKHW_LEGWOL_ENB 0x80 28111c2ec41SBill Paul 282726ff6a1SBill Paul /* 28316afddabSMike Silbersack * BCR0 register bits. (At least for the VT6102 chip.) 28416afddabSMike Silbersack */ 28516afddabSMike Silbersack #define VR_BCR0_DMA_LENGTH 0x07 28616afddabSMike Silbersack 28716afddabSMike Silbersack #define VR_BCR0_DMA_32BYTES 0x00 28816afddabSMike Silbersack #define VR_BCR0_DMA_64BYTES 0x01 28916afddabSMike Silbersack #define VR_BCR0_DMA_128BYTES 0x02 29016afddabSMike Silbersack #define VR_BCR0_DMA_256BYTES 0x03 29116afddabSMike Silbersack #define VR_BCR0_DMA_512BYTES 0x04 29216afddabSMike Silbersack #define VR_BCR0_DMA_1024BYTES 0x05 29316afddabSMike Silbersack #define VR_BCR0_DMA_STORENFWD 0x07 29416afddabSMike Silbersack 29516afddabSMike Silbersack #define VR_BCR0_RX_THRESH 0x38 29616afddabSMike Silbersack 29716afddabSMike Silbersack #define VR_BCR0_RXTHRESHCFG 0x00 29816afddabSMike Silbersack #define VR_BCR0_RXTHRESH64BYTES 0x08 29916afddabSMike Silbersack #define VR_BCR0_RXTHRESH128BYTES 0x10 30016afddabSMike Silbersack #define VR_BCR0_RXTHRESH256BYTES 0x18 30116afddabSMike Silbersack #define VR_BCR0_RXTHRESH512BYTES 0x20 30216afddabSMike Silbersack #define VR_BCR0_RXTHRESH1024BYTES 0x28 30316afddabSMike Silbersack #define VR_BCR0_RXTHRESHSTORENFWD 0x38 30416afddabSMike Silbersack #define VR_BCR0_EXTLED 0x40 30516afddabSMike Silbersack #define VR_BCR0_MED2 0x80 30616afddabSMike Silbersack 30716afddabSMike Silbersack /* 30816afddabSMike Silbersack * BCR1 register bits. (At least for the VT6102 chip.) 30916afddabSMike Silbersack */ 31016afddabSMike Silbersack #define VR_BCR1_POT0 0x01 31116afddabSMike Silbersack #define VR_BCR1_POT1 0x02 31216afddabSMike Silbersack #define VR_BCR1_POT2 0x04 31316afddabSMike Silbersack #define VR_BCR1_TX_THRESH 0x38 31416afddabSMike Silbersack #define VR_BCR1_TXTHRESHCFG 0x00 31516afddabSMike Silbersack #define VR_BCR1_TXTHRESH64BYTES 0x08 31616afddabSMike Silbersack #define VR_BCR1_TXTHRESH128BYTES 0x10 31716afddabSMike Silbersack #define VR_BCR1_TXTHRESH256BYTES 0x18 31816afddabSMike Silbersack #define VR_BCR1_TXTHRESH512BYTES 0x20 31916afddabSMike Silbersack #define VR_BCR1_TXTHRESH1024BYTES 0x28 32016afddabSMike Silbersack #define VR_BCR1_TXTHRESHSTORENFWD 0x38 32116afddabSMike Silbersack 32216afddabSMike Silbersack /* 323726ff6a1SBill Paul * Rhine TX/RX list structure. 324726ff6a1SBill Paul */ 325726ff6a1SBill Paul 326726ff6a1SBill Paul struct vr_desc { 327726ff6a1SBill Paul u_int32_t vr_status; 328726ff6a1SBill Paul u_int32_t vr_ctl; 329726ff6a1SBill Paul u_int32_t vr_ptr1; 330726ff6a1SBill Paul u_int32_t vr_ptr2; 331726ff6a1SBill Paul }; 332726ff6a1SBill Paul 333726ff6a1SBill Paul #define vr_data vr_ptr1 334726ff6a1SBill Paul #define vr_next vr_ptr2 335726ff6a1SBill Paul 336726ff6a1SBill Paul 337726ff6a1SBill Paul #define VR_RXSTAT_RXERR 0x00000001 338726ff6a1SBill Paul #define VR_RXSTAT_CRCERR 0x00000002 339726ff6a1SBill Paul #define VR_RXSTAT_FRAMEALIGNERR 0x00000004 340726ff6a1SBill Paul #define VR_RXSTAT_FIFOOFLOW 0x00000008 341726ff6a1SBill Paul #define VR_RXSTAT_GIANT 0x00000010 342726ff6a1SBill Paul #define VR_RXSTAT_RUNT 0x00000020 343726ff6a1SBill Paul #define VR_RXSTAT_BUSERR 0x00000040 344726ff6a1SBill Paul #define VR_RXSTAT_BUFFERR 0x00000080 345726ff6a1SBill Paul #define VR_RXSTAT_LASTFRAG 0x00000100 346726ff6a1SBill Paul #define VR_RXSTAT_FIRSTFRAG 0x00000200 347726ff6a1SBill Paul #define VR_RXSTAT_RLINK 0x00000400 348726ff6a1SBill Paul #define VR_RXSTAT_RX_PHYS 0x00000800 349726ff6a1SBill Paul #define VR_RXSTAT_RX_BROAD 0x00001000 350726ff6a1SBill Paul #define VR_RXSTAT_RX_MULTI 0x00002000 351726ff6a1SBill Paul #define VR_RXSTAT_RX_OK 0x00004000 352726ff6a1SBill Paul #define VR_RXSTAT_RXLEN 0x07FF0000 353726ff6a1SBill Paul #define VR_RXSTAT_RXLEN_EXT 0x78000000 354726ff6a1SBill Paul #define VR_RXSTAT_OWN 0x80000000 355726ff6a1SBill Paul 356726ff6a1SBill Paul #define VR_RXBYTES(x) ((x & VR_RXSTAT_RXLEN) >> 16) 357726ff6a1SBill Paul #define VR_RXSTAT (VR_RXSTAT_FIRSTFRAG|VR_RXSTAT_LASTFRAG|VR_RXSTAT_OWN) 358726ff6a1SBill Paul 359726ff6a1SBill Paul #define VR_RXCTL_BUFLEN 0x000007FF 360726ff6a1SBill Paul #define VR_RXCTL_BUFLEN_EXT 0x00007800 361726ff6a1SBill Paul #define VR_RXCTL_CHAIN 0x00008000 362726ff6a1SBill Paul #define VR_RXCTL_RX_INTR 0x00800000 363726ff6a1SBill Paul 3646c70e5b4SBill Paul #define VR_RXCTL (VR_RXCTL_CHAIN|VR_RXCTL_RX_INTR) 365726ff6a1SBill Paul 366726ff6a1SBill Paul #define VR_TXSTAT_DEFER 0x00000001 367726ff6a1SBill Paul #define VR_TXSTAT_UNDERRUN 0x00000002 368726ff6a1SBill Paul #define VR_TXSTAT_COLLCNT 0x00000078 369726ff6a1SBill Paul #define VR_TXSTAT_SQE 0x00000080 370726ff6a1SBill Paul #define VR_TXSTAT_ABRT 0x00000100 371726ff6a1SBill Paul #define VR_TXSTAT_LATECOLL 0x00000200 372726ff6a1SBill Paul #define VR_TXSTAT_CARRLOST 0x00000400 373f3b2d59eSMike Silbersack #define VR_TXSTAT_UDF 0x00000800 374726ff6a1SBill Paul #define VR_TXSTAT_BUSERR 0x00002000 375726ff6a1SBill Paul #define VR_TXSTAT_JABTIMEO 0x00004000 376726ff6a1SBill Paul #define VR_TXSTAT_ERRSUM 0x00008000 377726ff6a1SBill Paul #define VR_TXSTAT_OWN 0x80000000 378726ff6a1SBill Paul 379726ff6a1SBill Paul #define VR_TXCTL_BUFLEN 0x000007FF 380726ff6a1SBill Paul #define VR_TXCTL_BUFLEN_EXT 0x00007800 381726ff6a1SBill Paul #define VR_TXCTL_TLINK 0x00008000 382726ff6a1SBill Paul #define VR_TXCTL_FIRSTFRAG 0x00200000 383726ff6a1SBill Paul #define VR_TXCTL_LASTFRAG 0x00400000 384726ff6a1SBill Paul #define VR_TXCTL_FINT 0x00800000 385726ff6a1SBill Paul 386726ff6a1SBill Paul 387726ff6a1SBill Paul #define VR_MAXFRAGS 16 388726ff6a1SBill Paul #define VR_RX_LIST_CNT 64 389727c88e9SBill Paul #define VR_TX_LIST_CNT 128 390726ff6a1SBill Paul #define VR_MIN_FRAMELEN 60 391726ff6a1SBill Paul #define VR_FRAMELEN 1536 3926c70e5b4SBill Paul #define VR_RXLEN 1520 393726ff6a1SBill Paul 394726ff6a1SBill Paul #define VR_TXOWN(x) x->vr_ptr->vr_status 395726ff6a1SBill Paul 396726ff6a1SBill Paul struct vr_list_data { 397726ff6a1SBill Paul struct vr_desc vr_rx_list[VR_RX_LIST_CNT]; 398726ff6a1SBill Paul struct vr_desc vr_tx_list[VR_TX_LIST_CNT]; 399726ff6a1SBill Paul }; 400726ff6a1SBill Paul 401726ff6a1SBill Paul struct vr_chain { 402726ff6a1SBill Paul struct vr_desc *vr_ptr; 403726ff6a1SBill Paul struct mbuf *vr_mbuf; 404726ff6a1SBill Paul struct vr_chain *vr_nextdesc; 405726ff6a1SBill Paul }; 406726ff6a1SBill Paul 407726ff6a1SBill Paul struct vr_chain_onefrag { 408726ff6a1SBill Paul struct vr_desc *vr_ptr; 409726ff6a1SBill Paul struct mbuf *vr_mbuf; 410726ff6a1SBill Paul struct vr_chain_onefrag *vr_nextdesc; 411726ff6a1SBill Paul }; 412726ff6a1SBill Paul 413726ff6a1SBill Paul struct vr_chain_data { 414726ff6a1SBill Paul struct vr_chain_onefrag vr_rx_chain[VR_RX_LIST_CNT]; 415726ff6a1SBill Paul struct vr_chain vr_tx_chain[VR_TX_LIST_CNT]; 416726ff6a1SBill Paul 417726ff6a1SBill Paul struct vr_chain_onefrag *vr_rx_head; 418726ff6a1SBill Paul 419726ff6a1SBill Paul struct vr_chain *vr_tx_head; 420726ff6a1SBill Paul struct vr_chain *vr_tx_tail; 421726ff6a1SBill Paul struct vr_chain *vr_tx_free; 422726ff6a1SBill Paul }; 423726ff6a1SBill Paul 424726ff6a1SBill Paul struct vr_type { 425726ff6a1SBill Paul u_int16_t vr_vid; 426726ff6a1SBill Paul u_int16_t vr_did; 427726ff6a1SBill Paul char *vr_name; 428726ff6a1SBill Paul }; 429726ff6a1SBill Paul 430726ff6a1SBill Paul struct vr_mii_frame { 431726ff6a1SBill Paul u_int8_t mii_stdelim; 432726ff6a1SBill Paul u_int8_t mii_opcode; 433726ff6a1SBill Paul u_int8_t mii_phyaddr; 434726ff6a1SBill Paul u_int8_t mii_regaddr; 435726ff6a1SBill Paul u_int8_t mii_turnaround; 436726ff6a1SBill Paul u_int16_t mii_data; 437726ff6a1SBill Paul }; 438726ff6a1SBill Paul 439726ff6a1SBill Paul /* 440726ff6a1SBill Paul * MII constants 441726ff6a1SBill Paul */ 442726ff6a1SBill Paul #define VR_MII_STARTDELIM 0x01 443726ff6a1SBill Paul #define VR_MII_READOP 0x02 444726ff6a1SBill Paul #define VR_MII_WRITEOP 0x01 445726ff6a1SBill Paul #define VR_MII_TURNAROUND 0x02 446726ff6a1SBill Paul 447726ff6a1SBill Paul #define VR_FLAG_FORCEDELAY 1 448726ff6a1SBill Paul #define VR_FLAG_SCHEDDELAY 2 449726ff6a1SBill Paul #define VR_FLAG_DELAYTIMEO 3 450726ff6a1SBill Paul 451726ff6a1SBill Paul struct vr_softc { 452726ff6a1SBill Paul struct arpcom arpcom; /* interface info */ 453726ff6a1SBill Paul bus_space_handle_t vr_bhandle; /* bus space handle */ 454726ff6a1SBill Paul bus_space_tag_t vr_btag; /* bus space tag */ 45508339b4fSBill Paul struct resource *vr_res; 45608339b4fSBill Paul struct resource *vr_irq; 45708339b4fSBill Paul void *vr_intrhand; 458ae3b8c19SBill Paul device_t vr_miibus; 459726ff6a1SBill Paul struct vr_type *vr_info; /* Rhine adapter info */ 460726ff6a1SBill Paul u_int8_t vr_unit; /* interface number */ 461726ff6a1SBill Paul u_int8_t vr_type; 462726ff6a1SBill Paul struct vr_list_data *vr_ldata; 463726ff6a1SBill Paul struct vr_chain_data vr_cdata; 464ae3b8c19SBill Paul struct callout_handle vr_stat_ch; 465d1ce9105SBill Paul struct mtx vr_mtx; 466726ff6a1SBill Paul }; 467726ff6a1SBill Paul 4689ed346baSBosko Milekic #define VR_LOCK(_sc) mtx_lock(&(_sc)->vr_mtx) 4699ed346baSBosko Milekic #define VR_UNLOCK(_sc) mtx_unlock(&(_sc)->vr_mtx) 470d1ce9105SBill Paul 471726ff6a1SBill Paul /* 472726ff6a1SBill Paul * register space access macros 473726ff6a1SBill Paul */ 474726ff6a1SBill Paul #define CSR_WRITE_4(sc, reg, val) \ 475726ff6a1SBill Paul bus_space_write_4(sc->vr_btag, sc->vr_bhandle, reg, val) 476726ff6a1SBill Paul #define CSR_WRITE_2(sc, reg, val) \ 477726ff6a1SBill Paul bus_space_write_2(sc->vr_btag, sc->vr_bhandle, reg, val) 478726ff6a1SBill Paul #define CSR_WRITE_1(sc, reg, val) \ 479726ff6a1SBill Paul bus_space_write_1(sc->vr_btag, sc->vr_bhandle, reg, val) 480726ff6a1SBill Paul 481726ff6a1SBill Paul #define CSR_READ_4(sc, reg) \ 482726ff6a1SBill Paul bus_space_read_4(sc->vr_btag, sc->vr_bhandle, reg) 483726ff6a1SBill Paul #define CSR_READ_2(sc, reg) \ 484726ff6a1SBill Paul bus_space_read_2(sc->vr_btag, sc->vr_bhandle, reg) 485726ff6a1SBill Paul #define CSR_READ_1(sc, reg) \ 486726ff6a1SBill Paul bus_space_read_1(sc->vr_btag, sc->vr_bhandle, reg) 487726ff6a1SBill Paul 488726ff6a1SBill Paul #define VR_TIMEOUT 1000 48908339b4fSBill Paul #define ETHER_ALIGN 2 490726ff6a1SBill Paul 491726ff6a1SBill Paul /* 492726ff6a1SBill Paul * General constants that are fun to know. 493726ff6a1SBill Paul * 494726ff6a1SBill Paul * VIA vendor ID 495726ff6a1SBill Paul */ 496726ff6a1SBill Paul #define VIA_VENDORID 0x1106 497726ff6a1SBill Paul 498726ff6a1SBill Paul /* 499726ff6a1SBill Paul * VIA Rhine device IDs. 500726ff6a1SBill Paul */ 501726ff6a1SBill Paul #define VIA_DEVICEID_RHINE 0x3043 502726ff6a1SBill Paul #define VIA_DEVICEID_RHINE_II 0x6100 5031be1972cSBill Paul #define VIA_DEVICEID_RHINE_II_2 0x3065 504726ff6a1SBill Paul 505141ae166SBill Paul /* 506141ae166SBill Paul * Delta Electronics device ID. 507141ae166SBill Paul */ 508141ae166SBill Paul #define DELTA_VENDORID 0x1500 509141ae166SBill Paul 510141ae166SBill Paul /* 511141ae166SBill Paul * Delta device IDs. 512141ae166SBill Paul */ 513141ae166SBill Paul #define DELTA_DEVICEID_RHINE_II 0x1320 514141ae166SBill Paul 515141ae166SBill Paul /* 516141ae166SBill Paul * Addtron vendor ID. 517141ae166SBill Paul */ 518141ae166SBill Paul #define ADDTRON_VENDORID 0x4033 519141ae166SBill Paul 520141ae166SBill Paul /* 521141ae166SBill Paul * Addtron device IDs. 522141ae166SBill Paul */ 523141ae166SBill Paul #define ADDTRON_DEVICEID_RHINE_II 0x1320 524141ae166SBill Paul 525726ff6a1SBill Paul 526726ff6a1SBill Paul /* 527726ff6a1SBill Paul * PCI low memory base and low I/O base register, and 528726ff6a1SBill Paul * other PCI registers. 529726ff6a1SBill Paul */ 530726ff6a1SBill Paul 531726ff6a1SBill Paul #define VR_PCI_VENDOR_ID 0x00 532726ff6a1SBill Paul #define VR_PCI_DEVICE_ID 0x02 533726ff6a1SBill Paul #define VR_PCI_COMMAND 0x04 534726ff6a1SBill Paul #define VR_PCI_STATUS 0x06 535726ff6a1SBill Paul #define VR_PCI_CLASSCODE 0x09 536726ff6a1SBill Paul #define VR_PCI_LATENCY_TIMER 0x0D 537726ff6a1SBill Paul #define VR_PCI_HEADER_TYPE 0x0E 538726ff6a1SBill Paul #define VR_PCI_LOIO 0x10 539726ff6a1SBill Paul #define VR_PCI_LOMEM 0x14 540726ff6a1SBill Paul #define VR_PCI_BIOSROM 0x30 541726ff6a1SBill Paul #define VR_PCI_INTLINE 0x3C 542726ff6a1SBill Paul #define VR_PCI_INTPIN 0x3D 543726ff6a1SBill Paul #define VR_PCI_MINGNT 0x3E 544726ff6a1SBill Paul #define VR_PCI_MINLAT 0x0F 545726ff6a1SBill Paul #define VR_PCI_RESETOPT 0x48 546726ff6a1SBill Paul #define VR_PCI_EEPROM_DATA 0x4C 547726ff6a1SBill Paul 548726ff6a1SBill Paul /* power management registers */ 549726ff6a1SBill Paul #define VR_PCI_CAPID 0xDC /* 8 bits */ 550726ff6a1SBill Paul #define VR_PCI_NEXTPTR 0xDD /* 8 bits */ 551726ff6a1SBill Paul #define VR_PCI_PWRMGMTCAP 0xDE /* 16 bits */ 552726ff6a1SBill Paul #define VR_PCI_PWRMGMTCTRL 0xE0 /* 16 bits */ 553726ff6a1SBill Paul 554726ff6a1SBill Paul #define VR_PSTATE_MASK 0x0003 555726ff6a1SBill Paul #define VR_PSTATE_D0 0x0000 556726ff6a1SBill Paul #define VR_PSTATE_D1 0x0002 557726ff6a1SBill Paul #define VR_PSTATE_D2 0x0002 558726ff6a1SBill Paul #define VR_PSTATE_D3 0x0003 559726ff6a1SBill Paul #define VR_PME_EN 0x0010 560726ff6a1SBill Paul #define VR_PME_STATUS 0x8000 561726ff6a1SBill Paul 562726ff6a1SBill Paul 563ae3b8c19SBill Paul #ifdef __alpha__ 564ae3b8c19SBill Paul #undef vtophys 565ae3b8c19SBill Paul #define vtophys(va) alpha_XXX_dmamap((vm_offset_t)va) 566ae3b8c19SBill Paul #endif 567