xref: /freebsd/sys/dev/vge/if_vge.c (revision c6499eccad497913a5025fbde8ae76da70e08043)
1098ca2bdSWarner Losh /*-
2a07bd003SBill Paul  * Copyright (c) 2004
3a07bd003SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a07bd003SBill Paul  *
5a07bd003SBill Paul  * Redistribution and use in source and binary forms, with or without
6a07bd003SBill Paul  * modification, are permitted provided that the following conditions
7a07bd003SBill Paul  * are met:
8a07bd003SBill Paul  * 1. Redistributions of source code must retain the above copyright
9a07bd003SBill Paul  *    notice, this list of conditions and the following disclaimer.
10a07bd003SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a07bd003SBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a07bd003SBill Paul  *    documentation and/or other materials provided with the distribution.
13a07bd003SBill Paul  * 3. All advertising materials mentioning features or use of this software
14a07bd003SBill Paul  *    must display the following acknowledgement:
15a07bd003SBill Paul  *	This product includes software developed by Bill Paul.
16a07bd003SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a07bd003SBill Paul  *    may be used to endorse or promote products derived from this software
18a07bd003SBill Paul  *    without specific prior written permission.
19a07bd003SBill Paul  *
20a07bd003SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a07bd003SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a07bd003SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a07bd003SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a07bd003SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a07bd003SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a07bd003SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a07bd003SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a07bd003SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a07bd003SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a07bd003SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a07bd003SBill Paul  */
32a07bd003SBill Paul 
33a07bd003SBill Paul #include <sys/cdefs.h>
34a07bd003SBill Paul __FBSDID("$FreeBSD$");
35a07bd003SBill Paul 
36a07bd003SBill Paul /*
37a07bd003SBill Paul  * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver.
38a07bd003SBill Paul  *
39a07bd003SBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a07bd003SBill Paul  * Senior Networking Software Engineer
41a07bd003SBill Paul  * Wind River Systems
42a07bd003SBill Paul  */
43a07bd003SBill Paul 
44a07bd003SBill Paul /*
45a07bd003SBill Paul  * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that
46a07bd003SBill Paul  * combines a tri-speed ethernet MAC and PHY, with the following
47a07bd003SBill Paul  * features:
48a07bd003SBill Paul  *
49a07bd003SBill Paul  *	o Jumbo frame support up to 16K
50a07bd003SBill Paul  *	o Transmit and receive flow control
51a07bd003SBill Paul  *	o IPv4 checksum offload
52a07bd003SBill Paul  *	o VLAN tag insertion and stripping
53a07bd003SBill Paul  *	o TCP large send
54a07bd003SBill Paul  *	o 64-bit multicast hash table filter
55a07bd003SBill Paul  *	o 64 entry CAM filter
56a07bd003SBill Paul  *	o 16K RX FIFO and 48K TX FIFO memory
57a07bd003SBill Paul  *	o Interrupt moderation
58a07bd003SBill Paul  *
59a07bd003SBill Paul  * The VT6122 supports up to four transmit DMA queues. The descriptors
60a07bd003SBill Paul  * in the transmit ring can address up to 7 data fragments; frames which
61a07bd003SBill Paul  * span more than 7 data buffers must be coalesced, but in general the
62a07bd003SBill Paul  * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments
63a07bd003SBill Paul  * long. The receive descriptors address only a single buffer.
64a07bd003SBill Paul  *
65a07bd003SBill Paul  * There are two peculiar design issues with the VT6122. One is that
66a07bd003SBill Paul  * receive data buffers must be aligned on a 32-bit boundary. This is
67a07bd003SBill Paul  * not a problem where the VT6122 is used as a LOM device in x86-based
68a07bd003SBill Paul  * systems, but on architectures that generate unaligned access traps, we
69a07bd003SBill Paul  * have to do some copying.
70a07bd003SBill Paul  *
71a07bd003SBill Paul  * The other issue has to do with the way 64-bit addresses are handled.
72a07bd003SBill Paul  * The DMA descriptors only allow you to specify 48 bits of addressing
73a07bd003SBill Paul  * information. The remaining 16 bits are specified using one of the
74a07bd003SBill Paul  * I/O registers. If you only have a 32-bit system, then this isn't
75a07bd003SBill Paul  * an issue, but if you have a 64-bit system and more than 4GB of
76a07bd003SBill Paul  * memory, you must have to make sure your network data buffers reside
77a07bd003SBill Paul  * in the same 48-bit 'segment.'
78a07bd003SBill Paul  *
79a07bd003SBill Paul  * Special thanks to Ryan Fu at VIA Networking for providing documentation
80a07bd003SBill Paul  * and sample NICs for testing.
81a07bd003SBill Paul  */
82a07bd003SBill Paul 
83f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
84f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
85f0796cd2SGleb Smirnoff #endif
86f0796cd2SGleb Smirnoff 
87a07bd003SBill Paul #include <sys/param.h>
88a07bd003SBill Paul #include <sys/endian.h>
89a07bd003SBill Paul #include <sys/systm.h>
90a07bd003SBill Paul #include <sys/sockio.h>
91a07bd003SBill Paul #include <sys/mbuf.h>
92a07bd003SBill Paul #include <sys/malloc.h>
93a07bd003SBill Paul #include <sys/module.h>
94a07bd003SBill Paul #include <sys/kernel.h>
95a07bd003SBill Paul #include <sys/socket.h>
967129fb20SPyun YongHyeon #include <sys/sysctl.h>
97a07bd003SBill Paul 
98a07bd003SBill Paul #include <net/if.h>
99a07bd003SBill Paul #include <net/if_arp.h>
100a07bd003SBill Paul #include <net/ethernet.h>
101a07bd003SBill Paul #include <net/if_dl.h>
102a07bd003SBill Paul #include <net/if_media.h>
103fc74a9f9SBrooks Davis #include <net/if_types.h>
104a07bd003SBill Paul #include <net/if_vlan_var.h>
105a07bd003SBill Paul 
106a07bd003SBill Paul #include <net/bpf.h>
107a07bd003SBill Paul 
108a07bd003SBill Paul #include <machine/bus.h>
109a07bd003SBill Paul #include <machine/resource.h>
110a07bd003SBill Paul #include <sys/bus.h>
111a07bd003SBill Paul #include <sys/rman.h>
112a07bd003SBill Paul 
113a07bd003SBill Paul #include <dev/mii/mii.h>
114a07bd003SBill Paul #include <dev/mii/miivar.h>
115a07bd003SBill Paul 
116a07bd003SBill Paul #include <dev/pci/pcireg.h>
117a07bd003SBill Paul #include <dev/pci/pcivar.h>
118a07bd003SBill Paul 
119a07bd003SBill Paul MODULE_DEPEND(vge, pci, 1, 1, 1);
120a07bd003SBill Paul MODULE_DEPEND(vge, ether, 1, 1, 1);
121a07bd003SBill Paul MODULE_DEPEND(vge, miibus, 1, 1, 1);
122a07bd003SBill Paul 
1237b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
124a07bd003SBill Paul #include "miibus_if.h"
125a07bd003SBill Paul 
126a07bd003SBill Paul #include <dev/vge/if_vgereg.h>
127a07bd003SBill Paul #include <dev/vge/if_vgevar.h>
128a07bd003SBill Paul 
129a07bd003SBill Paul #define VGE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
130a07bd003SBill Paul 
1315957cc2aSPyun YongHyeon /* Tunables */
1325957cc2aSPyun YongHyeon static int msi_disable = 0;
1335957cc2aSPyun YongHyeon TUNABLE_INT("hw.vge.msi_disable", &msi_disable);
1345957cc2aSPyun YongHyeon 
135a07bd003SBill Paul /*
1367129fb20SPyun YongHyeon  * The SQE error counter of MIB seems to report bogus value.
1377129fb20SPyun YongHyeon  * Vendor's workaround does not seem to work on PCIe based
1387129fb20SPyun YongHyeon  * controllers. Disable it until we find better workaround.
1397129fb20SPyun YongHyeon  */
1407129fb20SPyun YongHyeon #undef VGE_ENABLE_SQEERR
1417129fb20SPyun YongHyeon 
1427129fb20SPyun YongHyeon /*
143a07bd003SBill Paul  * Various supported device vendors/types and their names.
144a07bd003SBill Paul  */
145a07bd003SBill Paul static struct vge_type vge_devs[] = {
146a07bd003SBill Paul 	{ VIA_VENDORID, VIA_DEVICEID_61XX,
14783accfdbSPyun YongHyeon 		"VIA Networking Velocity Gigabit Ethernet" },
148a07bd003SBill Paul 	{ 0, 0, NULL }
149a07bd003SBill Paul };
150a07bd003SBill Paul 
151a07bd003SBill Paul static int	vge_attach(device_t);
152a07bd003SBill Paul static int	vge_detach(device_t);
153e4027c49SPyun YongHyeon static int	vge_probe(device_t);
154a07bd003SBill Paul static int	vge_resume(device_t);
1556a087a87SPyun YongHyeon static int	vge_shutdown(device_t);
156e4027c49SPyun YongHyeon static int	vge_suspend(device_t);
157a07bd003SBill Paul 
158a07bd003SBill Paul static void	vge_cam_clear(struct vge_softc *);
159a07bd003SBill Paul static int	vge_cam_set(struct vge_softc *, uint8_t *);
1607fc94bc4SPyun YongHyeon static void	vge_clrwol(struct vge_softc *);
161e4027c49SPyun YongHyeon static void	vge_discard_rxbuf(struct vge_softc *, int);
162e4027c49SPyun YongHyeon static int	vge_dma_alloc(struct vge_softc *);
163e4027c49SPyun YongHyeon static void	vge_dma_free(struct vge_softc *);
164e4027c49SPyun YongHyeon static void	vge_dmamap_cb(void *, bus_dma_segment_t *, int, int);
165e4027c49SPyun YongHyeon #ifdef VGE_EEPROM
166e4027c49SPyun YongHyeon static void	vge_eeprom_getword(struct vge_softc *, int, uint16_t *);
167e4027c49SPyun YongHyeon #endif
168e4027c49SPyun YongHyeon static int	vge_encap(struct vge_softc *, struct mbuf **);
169e4027c49SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
170e4027c49SPyun YongHyeon static __inline void
171e4027c49SPyun YongHyeon 		vge_fixup_rx(struct mbuf *);
172e4027c49SPyun YongHyeon #endif
173e4027c49SPyun YongHyeon static void	vge_freebufs(struct vge_softc *);
174e4027c49SPyun YongHyeon static void	vge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
175e4027c49SPyun YongHyeon static int	vge_ifmedia_upd(struct ifnet *);
17666c6108dSPyun YongHyeon static int	vge_ifmedia_upd_locked(struct vge_softc *);
177e4027c49SPyun YongHyeon static void	vge_init(void *);
178e4027c49SPyun YongHyeon static void	vge_init_locked(struct vge_softc *);
179e4027c49SPyun YongHyeon static void	vge_intr(void *);
1803b2b8afbSPyun YongHyeon static void	vge_intr_holdoff(struct vge_softc *);
181e4027c49SPyun YongHyeon static int	vge_ioctl(struct ifnet *, u_long, caddr_t);
182e7b2d9b8SPyun YongHyeon static void	vge_link_statchg(void *);
183e4027c49SPyun YongHyeon static int	vge_miibus_readreg(device_t, int, int);
184e4027c49SPyun YongHyeon static int	vge_miibus_writereg(device_t, int, int, int);
185e4027c49SPyun YongHyeon static void	vge_miipoll_start(struct vge_softc *);
186e4027c49SPyun YongHyeon static void	vge_miipoll_stop(struct vge_softc *);
187e4027c49SPyun YongHyeon static int	vge_newbuf(struct vge_softc *, int);
188e4027c49SPyun YongHyeon static void	vge_read_eeprom(struct vge_softc *, caddr_t, int, int, int);
189a07bd003SBill Paul static void	vge_reset(struct vge_softc *);
190e4027c49SPyun YongHyeon static int	vge_rx_list_init(struct vge_softc *);
191e4027c49SPyun YongHyeon static int	vge_rxeof(struct vge_softc *, int);
1925f07fd19SPyun YongHyeon static void	vge_rxfilter(struct vge_softc *);
19366c6108dSPyun YongHyeon static void	vge_setmedia(struct vge_softc *);
19438aa43c5SPyun YongHyeon static void	vge_setvlan(struct vge_softc *);
1957fc94bc4SPyun YongHyeon static void	vge_setwol(struct vge_softc *);
196e4027c49SPyun YongHyeon static void	vge_start(struct ifnet *);
197e4027c49SPyun YongHyeon static void	vge_start_locked(struct ifnet *);
1987129fb20SPyun YongHyeon static void	vge_stats_clear(struct vge_softc *);
1997129fb20SPyun YongHyeon static void	vge_stats_update(struct vge_softc *);
200e4027c49SPyun YongHyeon static void	vge_stop(struct vge_softc *);
2017129fb20SPyun YongHyeon static void	vge_sysctl_node(struct vge_softc *);
202e4027c49SPyun YongHyeon static int	vge_tx_list_init(struct vge_softc *);
203e4027c49SPyun YongHyeon static void	vge_txeof(struct vge_softc *);
204e4027c49SPyun YongHyeon static void	vge_watchdog(void *);
205a07bd003SBill Paul 
206a07bd003SBill Paul static device_method_t vge_methods[] = {
207a07bd003SBill Paul 	/* Device interface */
208a07bd003SBill Paul 	DEVMETHOD(device_probe,		vge_probe),
209a07bd003SBill Paul 	DEVMETHOD(device_attach,	vge_attach),
210a07bd003SBill Paul 	DEVMETHOD(device_detach,	vge_detach),
211a07bd003SBill Paul 	DEVMETHOD(device_suspend,	vge_suspend),
212a07bd003SBill Paul 	DEVMETHOD(device_resume,	vge_resume),
213a07bd003SBill Paul 	DEVMETHOD(device_shutdown,	vge_shutdown),
214a07bd003SBill Paul 
215a07bd003SBill Paul 	/* MII interface */
216a07bd003SBill Paul 	DEVMETHOD(miibus_readreg,	vge_miibus_readreg),
217a07bd003SBill Paul 	DEVMETHOD(miibus_writereg,	vge_miibus_writereg),
218a07bd003SBill Paul 
2194b7ec270SMarius Strobl 	DEVMETHOD_END
220a07bd003SBill Paul };
221a07bd003SBill Paul 
222a07bd003SBill Paul static driver_t vge_driver = {
223a07bd003SBill Paul 	"vge",
224a07bd003SBill Paul 	vge_methods,
225a07bd003SBill Paul 	sizeof(struct vge_softc)
226a07bd003SBill Paul };
227a07bd003SBill Paul 
228a07bd003SBill Paul static devclass_t vge_devclass;
229a07bd003SBill Paul 
230a07bd003SBill Paul DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0);
231a07bd003SBill Paul DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0);
232a07bd003SBill Paul 
233bb74e5f6SBill Paul #ifdef VGE_EEPROM
234a07bd003SBill Paul /*
235a07bd003SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
236a07bd003SBill Paul  */
237a07bd003SBill Paul static void
238c3c74c61SPyun YongHyeon vge_eeprom_getword(struct vge_softc *sc, int addr, uint16_t *dest)
239a07bd003SBill Paul {
240b534dcd5SPyun YongHyeon 	int i;
241c3c74c61SPyun YongHyeon 	uint16_t word = 0;
242a07bd003SBill Paul 
243a07bd003SBill Paul 	/*
244a07bd003SBill Paul 	 * Enter EEPROM embedded programming mode. In order to
245a07bd003SBill Paul 	 * access the EEPROM at all, we first have to set the
246a07bd003SBill Paul 	 * EELOAD bit in the CHIPCFG2 register.
247a07bd003SBill Paul 	 */
248a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
249a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
250a07bd003SBill Paul 
251a07bd003SBill Paul 	/* Select the address of the word we want to read */
252a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_EEADDR, addr);
253a07bd003SBill Paul 
254a07bd003SBill Paul 	/* Issue read command */
255a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD);
256a07bd003SBill Paul 
257a07bd003SBill Paul 	/* Wait for the done bit to be set. */
258a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
259a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE)
260a07bd003SBill Paul 			break;
261a07bd003SBill Paul 	}
262a07bd003SBill Paul 
263a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
264a07bd003SBill Paul 		device_printf(sc->vge_dev, "EEPROM read timed out\n");
265a07bd003SBill Paul 		*dest = 0;
266a07bd003SBill Paul 		return;
267a07bd003SBill Paul 	}
268a07bd003SBill Paul 
269a07bd003SBill Paul 	/* Read the result */
270a07bd003SBill Paul 	word = CSR_READ_2(sc, VGE_EERDDAT);
271a07bd003SBill Paul 
272a07bd003SBill Paul 	/* Turn off EEPROM access mode. */
273a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
274a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
275a07bd003SBill Paul 
276a07bd003SBill Paul 	*dest = word;
277a07bd003SBill Paul }
278bb74e5f6SBill Paul #endif
279a07bd003SBill Paul 
280a07bd003SBill Paul /*
281a07bd003SBill Paul  * Read a sequence of words from the EEPROM.
282a07bd003SBill Paul  */
283a07bd003SBill Paul static void
2846afe22a8SPyun YongHyeon vge_read_eeprom(struct vge_softc *sc, caddr_t dest, int off, int cnt, int swap)
285a07bd003SBill Paul {
286a07bd003SBill Paul 	int i;
287bb74e5f6SBill Paul #ifdef VGE_EEPROM
288c3c74c61SPyun YongHyeon 	uint16_t word = 0, *ptr;
289a07bd003SBill Paul 
290a07bd003SBill Paul 	for (i = 0; i < cnt; i++) {
291a07bd003SBill Paul 		vge_eeprom_getword(sc, off + i, &word);
292c3c74c61SPyun YongHyeon 		ptr = (uint16_t *)(dest + (i * 2));
293a07bd003SBill Paul 		if (swap)
294a07bd003SBill Paul 			*ptr = ntohs(word);
295a07bd003SBill Paul 		else
296a07bd003SBill Paul 			*ptr = word;
297a07bd003SBill Paul 	}
298bb74e5f6SBill Paul #else
299bb74e5f6SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
300bb74e5f6SBill Paul 		dest[i] = CSR_READ_1(sc, VGE_PAR0 + i);
301bb74e5f6SBill Paul #endif
302a07bd003SBill Paul }
303a07bd003SBill Paul 
304a07bd003SBill Paul static void
3056afe22a8SPyun YongHyeon vge_miipoll_stop(struct vge_softc *sc)
306a07bd003SBill Paul {
307a07bd003SBill Paul 	int i;
308a07bd003SBill Paul 
309a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, 0);
310a07bd003SBill Paul 
311a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
312a07bd003SBill Paul 		DELAY(1);
313a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
314a07bd003SBill Paul 			break;
315a07bd003SBill Paul 	}
316a07bd003SBill Paul 
317a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
318a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
319a07bd003SBill Paul }
320a07bd003SBill Paul 
321a07bd003SBill Paul static void
3226afe22a8SPyun YongHyeon vge_miipoll_start(struct vge_softc *sc)
323a07bd003SBill Paul {
324a07bd003SBill Paul 	int i;
325a07bd003SBill Paul 
326a07bd003SBill Paul 	/* First, make sure we're idle. */
327a07bd003SBill Paul 
328a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, 0);
329a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL);
330a07bd003SBill Paul 
331a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
332a07bd003SBill Paul 		DELAY(1);
333a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
334a07bd003SBill Paul 			break;
335a07bd003SBill Paul 	}
336a07bd003SBill Paul 
337a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
338a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
339a07bd003SBill Paul 		return;
340a07bd003SBill Paul 	}
341a07bd003SBill Paul 
342a07bd003SBill Paul 	/* Now enable auto poll mode. */
343a07bd003SBill Paul 
344a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO);
345a07bd003SBill Paul 
346a07bd003SBill Paul 	/* And make sure it started. */
347a07bd003SBill Paul 
348a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
349a07bd003SBill Paul 		DELAY(1);
350a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0)
351a07bd003SBill Paul 			break;
352a07bd003SBill Paul 	}
353a07bd003SBill Paul 
354a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
355a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to start MII autopoll\n");
356a07bd003SBill Paul }
357a07bd003SBill Paul 
358a07bd003SBill Paul static int
3596afe22a8SPyun YongHyeon vge_miibus_readreg(device_t dev, int phy, int reg)
360a07bd003SBill Paul {
361a07bd003SBill Paul 	struct vge_softc *sc;
362a07bd003SBill Paul 	int i;
363c3c74c61SPyun YongHyeon 	uint16_t rval = 0;
364a07bd003SBill Paul 
365a07bd003SBill Paul 	sc = device_get_softc(dev);
366a07bd003SBill Paul 
367a07bd003SBill Paul 	vge_miipoll_stop(sc);
368a07bd003SBill Paul 
369a07bd003SBill Paul 	/* Specify the register we want to read. */
370a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, reg);
371a07bd003SBill Paul 
372a07bd003SBill Paul 	/* Issue read command. */
373a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD);
374a07bd003SBill Paul 
375a07bd003SBill Paul 	/* Wait for the read command bit to self-clear. */
376a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
377a07bd003SBill Paul 		DELAY(1);
378a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0)
379a07bd003SBill Paul 			break;
380a07bd003SBill Paul 	}
381a07bd003SBill Paul 
382a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
383a07bd003SBill Paul 		device_printf(sc->vge_dev, "MII read timed out\n");
384a07bd003SBill Paul 	else
385a07bd003SBill Paul 		rval = CSR_READ_2(sc, VGE_MIIDATA);
386a07bd003SBill Paul 
387a07bd003SBill Paul 	vge_miipoll_start(sc);
388a07bd003SBill Paul 
389a07bd003SBill Paul 	return (rval);
390a07bd003SBill Paul }
391a07bd003SBill Paul 
392a07bd003SBill Paul static int
3936afe22a8SPyun YongHyeon vge_miibus_writereg(device_t dev, int phy, int reg, int data)
394a07bd003SBill Paul {
395a07bd003SBill Paul 	struct vge_softc *sc;
396a07bd003SBill Paul 	int i, rval = 0;
397a07bd003SBill Paul 
398a07bd003SBill Paul 	sc = device_get_softc(dev);
399a07bd003SBill Paul 
400a07bd003SBill Paul 	vge_miipoll_stop(sc);
401a07bd003SBill Paul 
402a07bd003SBill Paul 	/* Specify the register we want to write. */
403a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, reg);
404a07bd003SBill Paul 
405a07bd003SBill Paul 	/* Specify the data we want to write. */
406a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_MIIDATA, data);
407a07bd003SBill Paul 
408a07bd003SBill Paul 	/* Issue write command. */
409a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD);
410a07bd003SBill Paul 
411a07bd003SBill Paul 	/* Wait for the write command bit to self-clear. */
412a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
413a07bd003SBill Paul 		DELAY(1);
414a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0)
415a07bd003SBill Paul 			break;
416a07bd003SBill Paul 	}
417a07bd003SBill Paul 
418a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
419a07bd003SBill Paul 		device_printf(sc->vge_dev, "MII write timed out\n");
420a07bd003SBill Paul 		rval = EIO;
421a07bd003SBill Paul 	}
422a07bd003SBill Paul 
423a07bd003SBill Paul 	vge_miipoll_start(sc);
424a07bd003SBill Paul 
425a07bd003SBill Paul 	return (rval);
426a07bd003SBill Paul }
427a07bd003SBill Paul 
428a07bd003SBill Paul static void
4296afe22a8SPyun YongHyeon vge_cam_clear(struct vge_softc *sc)
430a07bd003SBill Paul {
431a07bd003SBill Paul 	int i;
432a07bd003SBill Paul 
433a07bd003SBill Paul 	/*
434a07bd003SBill Paul 	 * Turn off all the mask bits. This tells the chip
435a07bd003SBill Paul 	 * that none of the entries in the CAM filter are valid.
436a07bd003SBill Paul 	 * desired entries will be enabled as we fill the filter in.
437a07bd003SBill Paul 	 */
438a07bd003SBill Paul 
439a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
440a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
441a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE);
442a07bd003SBill Paul 	for (i = 0; i < 8; i++)
443a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
444a07bd003SBill Paul 
445a07bd003SBill Paul 	/* Clear the VLAN filter too. */
446a07bd003SBill Paul 
447a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0);
448a07bd003SBill Paul 	for (i = 0; i < 8; i++)
449a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
450a07bd003SBill Paul 
451a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, 0);
452a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
453a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
454a07bd003SBill Paul 
455a07bd003SBill Paul 	sc->vge_camidx = 0;
456a07bd003SBill Paul }
457a07bd003SBill Paul 
458a07bd003SBill Paul static int
4596afe22a8SPyun YongHyeon vge_cam_set(struct vge_softc *sc, uint8_t *addr)
460a07bd003SBill Paul {
461a07bd003SBill Paul 	int i, error = 0;
462a07bd003SBill Paul 
463a07bd003SBill Paul 	if (sc->vge_camidx == VGE_CAM_MAXADDRS)
464a07bd003SBill Paul 		return (ENOSPC);
465a07bd003SBill Paul 
466a07bd003SBill Paul 	/* Select the CAM data page. */
467a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
468a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA);
469a07bd003SBill Paul 
470a07bd003SBill Paul 	/* Set the filter entry we want to update and enable writing. */
471a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx);
472a07bd003SBill Paul 
473a07bd003SBill Paul 	/* Write the address to the CAM registers */
474a07bd003SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
475a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]);
476a07bd003SBill Paul 
477a07bd003SBill Paul 	/* Issue a write command. */
478a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE);
479a07bd003SBill Paul 
480a07bd003SBill Paul 	/* Wake for it to clear. */
481a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
482a07bd003SBill Paul 		DELAY(1);
483a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0)
484a07bd003SBill Paul 			break;
485a07bd003SBill Paul 	}
486a07bd003SBill Paul 
487a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
488a07bd003SBill Paul 		device_printf(sc->vge_dev, "setting CAM filter failed\n");
489a07bd003SBill Paul 		error = EIO;
490a07bd003SBill Paul 		goto fail;
491a07bd003SBill Paul 	}
492a07bd003SBill Paul 
493a07bd003SBill Paul 	/* Select the CAM mask page. */
494a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
495a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
496a07bd003SBill Paul 
497a07bd003SBill Paul 	/* Set the mask bit that enables this filter. */
498a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8),
499a07bd003SBill Paul 	    1<<(sc->vge_camidx & 7));
500a07bd003SBill Paul 
501a07bd003SBill Paul 	sc->vge_camidx++;
502a07bd003SBill Paul 
503a07bd003SBill Paul fail:
504a07bd003SBill Paul 	/* Turn off access to CAM. */
505a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, 0);
506a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
507a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
508a07bd003SBill Paul 
509a07bd003SBill Paul 	return (error);
510a07bd003SBill Paul }
511a07bd003SBill Paul 
51238aa43c5SPyun YongHyeon static void
51338aa43c5SPyun YongHyeon vge_setvlan(struct vge_softc *sc)
51438aa43c5SPyun YongHyeon {
51538aa43c5SPyun YongHyeon 	struct ifnet *ifp;
51638aa43c5SPyun YongHyeon 	uint8_t cfg;
51738aa43c5SPyun YongHyeon 
51838aa43c5SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
51938aa43c5SPyun YongHyeon 
52038aa43c5SPyun YongHyeon 	ifp = sc->vge_ifp;
52138aa43c5SPyun YongHyeon 	cfg = CSR_READ_1(sc, VGE_RXCFG);
52238aa43c5SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
52338aa43c5SPyun YongHyeon 		cfg |= VGE_VTAG_OPT2;
52438aa43c5SPyun YongHyeon 	else
52538aa43c5SPyun YongHyeon 		cfg &= ~VGE_VTAG_OPT2;
52638aa43c5SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXCFG, cfg);
52738aa43c5SPyun YongHyeon }
52838aa43c5SPyun YongHyeon 
529a07bd003SBill Paul /*
530a07bd003SBill Paul  * Program the multicast filter. We use the 64-entry CAM filter
531a07bd003SBill Paul  * for perfect filtering. If there's more than 64 multicast addresses,
5328170b243SPyun YongHyeon  * we use the hash filter instead.
533a07bd003SBill Paul  */
534a07bd003SBill Paul static void
5355f07fd19SPyun YongHyeon vge_rxfilter(struct vge_softc *sc)
536a07bd003SBill Paul {
537a07bd003SBill Paul 	struct ifnet *ifp;
538a07bd003SBill Paul 	struct ifmultiaddr *ifma;
5395f07fd19SPyun YongHyeon 	uint32_t h, hashes[2];
5405f07fd19SPyun YongHyeon 	uint8_t rxcfg;
5415f07fd19SPyun YongHyeon 	int error = 0;
542a07bd003SBill Paul 
543410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
544410f4c60SPyun YongHyeon 
545a07bd003SBill Paul 	/* First, zot all the multicast entries. */
5465f07fd19SPyun YongHyeon 	hashes[0] = 0;
5475f07fd19SPyun YongHyeon 	hashes[1] = 0;
548a07bd003SBill Paul 
5495f07fd19SPyun YongHyeon 	rxcfg = CSR_READ_1(sc, VGE_RXCTL);
5505f07fd19SPyun YongHyeon 	rxcfg &= ~(VGE_RXCTL_RX_MCAST | VGE_RXCTL_RX_BCAST |
5515f07fd19SPyun YongHyeon 	    VGE_RXCTL_RX_PROMISC);
552a07bd003SBill Paul 	/*
5535f07fd19SPyun YongHyeon 	 * Always allow VLAN oversized frames and frames for
5545f07fd19SPyun YongHyeon 	 * this host.
555a07bd003SBill Paul 	 */
5565f07fd19SPyun YongHyeon 	rxcfg |= VGE_RXCTL_RX_GIANT | VGE_RXCTL_RX_UCAST;
5575f07fd19SPyun YongHyeon 
5585f07fd19SPyun YongHyeon 	ifp = sc->vge_ifp;
5595f07fd19SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
5605f07fd19SPyun YongHyeon 		rxcfg |= VGE_RXCTL_RX_BCAST;
5615f07fd19SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
5625f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
5635f07fd19SPyun YongHyeon 			rxcfg |= VGE_RXCTL_RX_PROMISC;
5645f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5655f07fd19SPyun YongHyeon 			hashes[0] = 0xFFFFFFFF;
5665f07fd19SPyun YongHyeon 			hashes[1] = 0xFFFFFFFF;
5675f07fd19SPyun YongHyeon 		}
5685f07fd19SPyun YongHyeon 		goto done;
569a07bd003SBill Paul 	}
570a07bd003SBill Paul 
5715f07fd19SPyun YongHyeon 	vge_cam_clear(sc);
572a07bd003SBill Paul 	/* Now program new ones */
573eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
574a07bd003SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
575a07bd003SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
576a07bd003SBill Paul 			continue;
577a07bd003SBill Paul 		error = vge_cam_set(sc,
578a07bd003SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
579a07bd003SBill Paul 		if (error)
580a07bd003SBill Paul 			break;
581a07bd003SBill Paul 	}
582a07bd003SBill Paul 
583a07bd003SBill Paul 	/* If there were too many addresses, use the hash filter. */
584a07bd003SBill Paul 	if (error) {
585a07bd003SBill Paul 		vge_cam_clear(sc);
586a07bd003SBill Paul 
587a07bd003SBill Paul 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
588a07bd003SBill Paul 			if (ifma->ifma_addr->sa_family != AF_LINK)
589a07bd003SBill Paul 				continue;
590a07bd003SBill Paul 			h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
591a07bd003SBill Paul 			    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
592a07bd003SBill Paul 			if (h < 32)
593a07bd003SBill Paul 				hashes[0] |= (1 << h);
594a07bd003SBill Paul 			else
595a07bd003SBill Paul 				hashes[1] |= (1 << (h - 32));
596a07bd003SBill Paul 		}
597a07bd003SBill Paul 	}
598eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
5995f07fd19SPyun YongHyeon 
6005f07fd19SPyun YongHyeon done:
6015f07fd19SPyun YongHyeon 	if (hashes[0] != 0 || hashes[1] != 0)
6025f07fd19SPyun YongHyeon 		rxcfg |= VGE_RXCTL_RX_MCAST;
6035f07fd19SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_MAR0, hashes[0]);
6045f07fd19SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_MAR1, hashes[1]);
6055f07fd19SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXCTL, rxcfg);
606a07bd003SBill Paul }
607a07bd003SBill Paul 
608a07bd003SBill Paul static void
6096afe22a8SPyun YongHyeon vge_reset(struct vge_softc *sc)
610a07bd003SBill Paul {
611b534dcd5SPyun YongHyeon 	int i;
612a07bd003SBill Paul 
613a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET);
614a07bd003SBill Paul 
615a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
616a07bd003SBill Paul 		DELAY(5);
617a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0)
618a07bd003SBill Paul 			break;
619a07bd003SBill Paul 	}
620a07bd003SBill Paul 
621a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
62220c3cb15SPyun YongHyeon 		device_printf(sc->vge_dev, "soft reset timed out\n");
623a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE);
624a07bd003SBill Paul 		DELAY(2000);
625a07bd003SBill Paul 	}
626a07bd003SBill Paul 
627a07bd003SBill Paul 	DELAY(5000);
628a07bd003SBill Paul }
629a07bd003SBill Paul 
630a07bd003SBill Paul /*
631a07bd003SBill Paul  * Probe for a VIA gigabit chip. Check the PCI vendor and device
632a07bd003SBill Paul  * IDs against our list and return a device name if we find a match.
633a07bd003SBill Paul  */
634a07bd003SBill Paul static int
6356afe22a8SPyun YongHyeon vge_probe(device_t dev)
636a07bd003SBill Paul {
637a07bd003SBill Paul 	struct vge_type	*t;
638a07bd003SBill Paul 
639a07bd003SBill Paul 	t = vge_devs;
640a07bd003SBill Paul 
641a07bd003SBill Paul 	while (t->vge_name != NULL) {
642a07bd003SBill Paul 		if ((pci_get_vendor(dev) == t->vge_vid) &&
643a07bd003SBill Paul 		    (pci_get_device(dev) == t->vge_did)) {
644a07bd003SBill Paul 			device_set_desc(dev, t->vge_name);
6452ece8174SWarner Losh 			return (BUS_PROBE_DEFAULT);
646a07bd003SBill Paul 		}
647a07bd003SBill Paul 		t++;
648a07bd003SBill Paul 	}
649a07bd003SBill Paul 
650a07bd003SBill Paul 	return (ENXIO);
651a07bd003SBill Paul }
652a07bd003SBill Paul 
653a07bd003SBill Paul /*
654a07bd003SBill Paul  * Map a single buffer address.
655a07bd003SBill Paul  */
656a07bd003SBill Paul 
657410f4c60SPyun YongHyeon struct vge_dmamap_arg {
658410f4c60SPyun YongHyeon 	bus_addr_t	vge_busaddr;
659410f4c60SPyun YongHyeon };
660410f4c60SPyun YongHyeon 
661a07bd003SBill Paul static void
6626afe22a8SPyun YongHyeon vge_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
663a07bd003SBill Paul {
664410f4c60SPyun YongHyeon 	struct vge_dmamap_arg *ctx;
665a07bd003SBill Paul 
666410f4c60SPyun YongHyeon 	if (error != 0)
667a07bd003SBill Paul 		return;
668a07bd003SBill Paul 
669410f4c60SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
670a07bd003SBill Paul 
671410f4c60SPyun YongHyeon 	ctx = (struct vge_dmamap_arg *)arg;
672410f4c60SPyun YongHyeon 	ctx->vge_busaddr = segs[0].ds_addr;
673a07bd003SBill Paul }
674a07bd003SBill Paul 
675a07bd003SBill Paul static int
6766afe22a8SPyun YongHyeon vge_dma_alloc(struct vge_softc *sc)
677a07bd003SBill Paul {
678410f4c60SPyun YongHyeon 	struct vge_dmamap_arg ctx;
679410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
680410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
681410f4c60SPyun YongHyeon 	bus_addr_t lowaddr, tx_ring_end, rx_ring_end;
682410f4c60SPyun YongHyeon 	int error, i;
683410f4c60SPyun YongHyeon 
6847ba75dc4SPyun YongHyeon 	/*
6857ba75dc4SPyun YongHyeon 	 * It seems old PCI controllers do not support DAC.  DAC
6867ba75dc4SPyun YongHyeon 	 * configuration can be enabled by accessing VGE_CHIPCFG3
6877ba75dc4SPyun YongHyeon 	 * register but honor EEPROM configuration instead of
6887ba75dc4SPyun YongHyeon 	 * blindly overriding DAC configuration.  PCIe based
6897ba75dc4SPyun YongHyeon 	 * controllers are supposed to support 64bit DMA so enable
6907ba75dc4SPyun YongHyeon 	 * 64bit DMA on these controllers.
6917ba75dc4SPyun YongHyeon 	 */
6927ba75dc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
693410f4c60SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR;
6947ba75dc4SPyun YongHyeon 	else
6957ba75dc4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
696410f4c60SPyun YongHyeon 
697410f4c60SPyun YongHyeon again:
698410f4c60SPyun YongHyeon 	/* Create parent ring tag. */
699410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
700410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
701410f4c60SPyun YongHyeon 	    lowaddr,			/* lowaddr */
702410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
703410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
704410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
705410f4c60SPyun YongHyeon 	    0,				/* nsegments */
706410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
707410f4c60SPyun YongHyeon 	    0,				/* flags */
708410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
709410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_ring_tag);
710410f4c60SPyun YongHyeon 	if (error != 0) {
711410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
712410f4c60SPyun YongHyeon 		    "could not create parent DMA tag.\n");
713410f4c60SPyun YongHyeon 		goto fail;
714410f4c60SPyun YongHyeon 	}
715410f4c60SPyun YongHyeon 
716410f4c60SPyun YongHyeon 	/* Create tag for Tx ring. */
717410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
718410f4c60SPyun YongHyeon 	    VGE_TX_RING_ALIGN, 0,	/* algnmnt, boundary */
719410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
720410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
721410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
722410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ,		/* maxsize */
723410f4c60SPyun YongHyeon 	    1,				/* nsegments */
724410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ,		/* maxsegsize */
725410f4c60SPyun YongHyeon 	    0,				/* flags */
726410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
727410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_ring_tag);
728410f4c60SPyun YongHyeon 	if (error != 0) {
729410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
730410f4c60SPyun YongHyeon 		    "could not allocate Tx ring DMA tag.\n");
731410f4c60SPyun YongHyeon 		goto fail;
732410f4c60SPyun YongHyeon 	}
733410f4c60SPyun YongHyeon 
734410f4c60SPyun YongHyeon 	/* Create tag for Rx ring. */
735410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
736410f4c60SPyun YongHyeon 	    VGE_RX_RING_ALIGN, 0,	/* algnmnt, boundary */
737410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
738410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
739410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
740410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ,		/* maxsize */
741410f4c60SPyun YongHyeon 	    1,				/* nsegments */
742410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ,		/* maxsegsize */
743410f4c60SPyun YongHyeon 	    0,				/* flags */
744410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
745410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_ring_tag);
746410f4c60SPyun YongHyeon 	if (error != 0) {
747410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
748410f4c60SPyun YongHyeon 		    "could not allocate Rx ring DMA tag.\n");
749410f4c60SPyun YongHyeon 		goto fail;
750410f4c60SPyun YongHyeon 	}
751410f4c60SPyun YongHyeon 
752410f4c60SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
753410f4c60SPyun YongHyeon 	error = bus_dmamem_alloc(sc->vge_cdata.vge_tx_ring_tag,
754410f4c60SPyun YongHyeon 	    (void **)&sc->vge_rdata.vge_tx_ring,
755410f4c60SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
756410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_ring_map);
757410f4c60SPyun YongHyeon 	if (error != 0) {
758410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
759410f4c60SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
760410f4c60SPyun YongHyeon 		goto fail;
761410f4c60SPyun YongHyeon 	}
762410f4c60SPyun YongHyeon 
763410f4c60SPyun YongHyeon 	ctx.vge_busaddr = 0;
764410f4c60SPyun YongHyeon 	error = bus_dmamap_load(sc->vge_cdata.vge_tx_ring_tag,
765410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map, sc->vge_rdata.vge_tx_ring,
766410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
767410f4c60SPyun YongHyeon 	if (error != 0 || ctx.vge_busaddr == 0) {
768410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
769410f4c60SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
770410f4c60SPyun YongHyeon 		goto fail;
771410f4c60SPyun YongHyeon 	}
772410f4c60SPyun YongHyeon 	sc->vge_rdata.vge_tx_ring_paddr = ctx.vge_busaddr;
773410f4c60SPyun YongHyeon 
774410f4c60SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
775410f4c60SPyun YongHyeon 	error = bus_dmamem_alloc(sc->vge_cdata.vge_rx_ring_tag,
776410f4c60SPyun YongHyeon 	    (void **)&sc->vge_rdata.vge_rx_ring,
777410f4c60SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
778410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_ring_map);
779410f4c60SPyun YongHyeon 	if (error != 0) {
780410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
781410f4c60SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
782410f4c60SPyun YongHyeon 		goto fail;
783410f4c60SPyun YongHyeon 	}
784410f4c60SPyun YongHyeon 
785410f4c60SPyun YongHyeon 	ctx.vge_busaddr = 0;
786410f4c60SPyun YongHyeon 	error = bus_dmamap_load(sc->vge_cdata.vge_rx_ring_tag,
787410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map, sc->vge_rdata.vge_rx_ring,
788410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
789410f4c60SPyun YongHyeon 	if (error != 0 || ctx.vge_busaddr == 0) {
790410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
791410f4c60SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
792410f4c60SPyun YongHyeon 		goto fail;
793410f4c60SPyun YongHyeon 	}
794410f4c60SPyun YongHyeon 	sc->vge_rdata.vge_rx_ring_paddr = ctx.vge_busaddr;
795410f4c60SPyun YongHyeon 
796410f4c60SPyun YongHyeon 	/* Tx/Rx descriptor queue should reside within 4GB boundary. */
797410f4c60SPyun YongHyeon 	tx_ring_end = sc->vge_rdata.vge_tx_ring_paddr + VGE_TX_LIST_SZ;
798410f4c60SPyun YongHyeon 	rx_ring_end = sc->vge_rdata.vge_rx_ring_paddr + VGE_RX_LIST_SZ;
799410f4c60SPyun YongHyeon 	if ((VGE_ADDR_HI(tx_ring_end) !=
800410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr)) ||
801410f4c60SPyun YongHyeon 	    (VGE_ADDR_HI(rx_ring_end) !=
802410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_rx_ring_paddr)) ||
803410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(tx_ring_end) != VGE_ADDR_HI(rx_ring_end)) {
804410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "4GB boundary crossed, "
805410f4c60SPyun YongHyeon 		    "switching to 32bit DMA address mode.\n");
806410f4c60SPyun YongHyeon 		vge_dma_free(sc);
807410f4c60SPyun YongHyeon 		/* Limit DMA address space to 32bit and try again. */
808410f4c60SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
809410f4c60SPyun YongHyeon 		goto again;
810410f4c60SPyun YongHyeon 	}
811410f4c60SPyun YongHyeon 
8127ba75dc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
8137ba75dc4SPyun YongHyeon 		lowaddr = VGE_BUF_DMA_MAXADDR;
8147ba75dc4SPyun YongHyeon 	else
8157ba75dc4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
816410f4c60SPyun YongHyeon 	/* Create parent buffer tag. */
817410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
818410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
8197ba75dc4SPyun YongHyeon 	    lowaddr,			/* lowaddr */
820410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
821410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
822410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
823410f4c60SPyun YongHyeon 	    0,				/* nsegments */
824410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
825410f4c60SPyun YongHyeon 	    0,				/* flags */
826410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
827410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_buffer_tag);
828410f4c60SPyun YongHyeon 	if (error != 0) {
829410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
830410f4c60SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
831410f4c60SPyun YongHyeon 		goto fail;
832410f4c60SPyun YongHyeon 	}
833410f4c60SPyun YongHyeon 
834410f4c60SPyun YongHyeon 	/* Create tag for Tx buffers. */
835410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
836410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
837410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
838410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
839410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
840410f4c60SPyun YongHyeon 	    MCLBYTES * VGE_MAXTXSEGS,	/* maxsize */
841410f4c60SPyun YongHyeon 	    VGE_MAXTXSEGS,		/* nsegments */
842410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
843410f4c60SPyun YongHyeon 	    0,				/* flags */
844410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
845410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_tag);
846410f4c60SPyun YongHyeon 	if (error != 0) {
847410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "could not create Tx DMA tag.\n");
848410f4c60SPyun YongHyeon 		goto fail;
849410f4c60SPyun YongHyeon 	}
850410f4c60SPyun YongHyeon 
851410f4c60SPyun YongHyeon 	/* Create tag for Rx buffers. */
852410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
853410f4c60SPyun YongHyeon 	    VGE_RX_BUF_ALIGN, 0,	/* algnmnt, boundary */
854410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
855410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
856410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
857410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
858410f4c60SPyun YongHyeon 	    1,				/* nsegments */
859410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
860410f4c60SPyun YongHyeon 	    0,				/* flags */
861410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
862410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_tag);
863410f4c60SPyun YongHyeon 	if (error != 0) {
864410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "could not create Rx DMA tag.\n");
865410f4c60SPyun YongHyeon 		goto fail;
866410f4c60SPyun YongHyeon 	}
867410f4c60SPyun YongHyeon 
868410f4c60SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
869410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
870410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
871410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
872410f4c60SPyun YongHyeon 		txd->tx_dmamap = NULL;
873410f4c60SPyun YongHyeon 		error = bus_dmamap_create(sc->vge_cdata.vge_tx_tag, 0,
874410f4c60SPyun YongHyeon 		    &txd->tx_dmamap);
875410f4c60SPyun YongHyeon 		if (error != 0) {
876410f4c60SPyun YongHyeon 			device_printf(sc->vge_dev,
877410f4c60SPyun YongHyeon 			    "could not create Tx dmamap.\n");
878410f4c60SPyun YongHyeon 			goto fail;
879410f4c60SPyun YongHyeon 		}
880410f4c60SPyun YongHyeon 	}
881410f4c60SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
882410f4c60SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
883410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_sparemap)) != 0) {
884410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
885410f4c60SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
886410f4c60SPyun YongHyeon 		goto fail;
887410f4c60SPyun YongHyeon 	}
888410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
889410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
890410f4c60SPyun YongHyeon 		rxd->rx_m = NULL;
891410f4c60SPyun YongHyeon 		rxd->rx_dmamap = NULL;
892410f4c60SPyun YongHyeon 		error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
893410f4c60SPyun YongHyeon 		    &rxd->rx_dmamap);
894410f4c60SPyun YongHyeon 		if (error != 0) {
895410f4c60SPyun YongHyeon 			device_printf(sc->vge_dev,
896410f4c60SPyun YongHyeon 			    "could not create Rx dmamap.\n");
897410f4c60SPyun YongHyeon 			goto fail;
898410f4c60SPyun YongHyeon 		}
899410f4c60SPyun YongHyeon 	}
900410f4c60SPyun YongHyeon 
901410f4c60SPyun YongHyeon fail:
902410f4c60SPyun YongHyeon 	return (error);
903410f4c60SPyun YongHyeon }
904410f4c60SPyun YongHyeon 
905410f4c60SPyun YongHyeon static void
9066afe22a8SPyun YongHyeon vge_dma_free(struct vge_softc *sc)
907410f4c60SPyun YongHyeon {
908410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
909410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
910a07bd003SBill Paul 	int i;
911a07bd003SBill Paul 
912410f4c60SPyun YongHyeon 	/* Tx ring. */
913410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_ring_tag != NULL) {
914410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_tx_ring_map)
915410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_tx_ring_tag,
916410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_tx_ring_map);
917410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_tx_ring_map &&
918410f4c60SPyun YongHyeon 		    sc->vge_rdata.vge_tx_ring)
919410f4c60SPyun YongHyeon 			bus_dmamem_free(sc->vge_cdata.vge_tx_ring_tag,
920410f4c60SPyun YongHyeon 			    sc->vge_rdata.vge_tx_ring,
921410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_tx_ring_map);
922410f4c60SPyun YongHyeon 		sc->vge_rdata.vge_tx_ring = NULL;
923410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_ring_map = NULL;
924410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_tx_ring_tag);
925410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_ring_tag = NULL;
926a07bd003SBill Paul 	}
927410f4c60SPyun YongHyeon 	/* Rx ring. */
928410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_rx_ring_tag != NULL) {
929410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_ring_map)
930410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_rx_ring_tag,
931410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_ring_map);
932410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_ring_map &&
933410f4c60SPyun YongHyeon 		    sc->vge_rdata.vge_rx_ring)
934410f4c60SPyun YongHyeon 			bus_dmamem_free(sc->vge_cdata.vge_rx_ring_tag,
935410f4c60SPyun YongHyeon 			    sc->vge_rdata.vge_rx_ring,
936410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_ring_map);
937410f4c60SPyun YongHyeon 		sc->vge_rdata.vge_rx_ring = NULL;
938410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_ring_map = NULL;
939410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_rx_ring_tag);
940410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_ring_tag = NULL;
941a07bd003SBill Paul 	}
942410f4c60SPyun YongHyeon 	/* Tx buffers. */
943410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_tag != NULL) {
944a07bd003SBill Paul 		for (i = 0; i < VGE_TX_DESC_CNT; i++) {
945410f4c60SPyun YongHyeon 			txd = &sc->vge_cdata.vge_txdesc[i];
946410f4c60SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
947410f4c60SPyun YongHyeon 				bus_dmamap_destroy(sc->vge_cdata.vge_tx_tag,
948410f4c60SPyun YongHyeon 				    txd->tx_dmamap);
949410f4c60SPyun YongHyeon 				txd->tx_dmamap = NULL;
950a07bd003SBill Paul 			}
951a07bd003SBill Paul 		}
952410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_tx_tag);
953410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_tag = NULL;
954a07bd003SBill Paul 	}
955410f4c60SPyun YongHyeon 	/* Rx buffers. */
956410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_rx_tag != NULL) {
957a07bd003SBill Paul 		for (i = 0; i < VGE_RX_DESC_CNT; i++) {
958410f4c60SPyun YongHyeon 			rxd = &sc->vge_cdata.vge_rxdesc[i];
959410f4c60SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
960410f4c60SPyun YongHyeon 				bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
961410f4c60SPyun YongHyeon 				    rxd->rx_dmamap);
962410f4c60SPyun YongHyeon 				rxd->rx_dmamap = NULL;
963a07bd003SBill Paul 			}
964a07bd003SBill Paul 		}
965410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_sparemap != NULL) {
966410f4c60SPyun YongHyeon 			bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
967410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_sparemap);
968410f4c60SPyun YongHyeon 			sc->vge_cdata.vge_rx_sparemap = NULL;
969410f4c60SPyun YongHyeon 		}
970410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_rx_tag);
971410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_tag = NULL;
972410f4c60SPyun YongHyeon 	}
973a07bd003SBill Paul 
974410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_buffer_tag != NULL) {
975410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_buffer_tag);
976410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_buffer_tag = NULL;
977410f4c60SPyun YongHyeon 	}
978410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_ring_tag != NULL) {
979410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_ring_tag);
980410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_ring_tag = NULL;
981410f4c60SPyun YongHyeon 	}
982a07bd003SBill Paul }
983a07bd003SBill Paul 
984a07bd003SBill Paul /*
985a07bd003SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
986a07bd003SBill Paul  * setup and ethernet/BPF attach.
987a07bd003SBill Paul  */
988a07bd003SBill Paul static int
9896afe22a8SPyun YongHyeon vge_attach(device_t dev)
990a07bd003SBill Paul {
991a07bd003SBill Paul 	u_char eaddr[ETHER_ADDR_LEN];
992a07bd003SBill Paul 	struct vge_softc *sc;
993a07bd003SBill Paul 	struct ifnet *ifp;
99420c3cb15SPyun YongHyeon 	int error = 0, cap, i, msic, rid;
995a07bd003SBill Paul 
996a07bd003SBill Paul 	sc = device_get_softc(dev);
997a07bd003SBill Paul 	sc->vge_dev = dev;
998a07bd003SBill Paul 
999a07bd003SBill Paul 	mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
100067e1dfa7SJohn Baldwin 	    MTX_DEF);
100167e1dfa7SJohn Baldwin 	callout_init_mtx(&sc->vge_watchdog, &sc->vge_mtx, 0);
100267e1dfa7SJohn Baldwin 
1003a07bd003SBill Paul 	/*
1004a07bd003SBill Paul 	 * Map control/status registers.
1005a07bd003SBill Paul 	 */
1006a07bd003SBill Paul 	pci_enable_busmaster(dev);
1007a07bd003SBill Paul 
10084baee897SPyun YongHyeon 	rid = PCIR_BAR(1);
10098b3433dcSPyun YongHyeon 	sc->vge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
10108b3433dcSPyun YongHyeon 	    RF_ACTIVE);
1011a07bd003SBill Paul 
1012a07bd003SBill Paul 	if (sc->vge_res == NULL) {
1013481402e1SPyun YongHyeon 		device_printf(dev, "couldn't map ports/memory\n");
1014a07bd003SBill Paul 		error = ENXIO;
1015a07bd003SBill Paul 		goto fail;
1016a07bd003SBill Paul 	}
1017a07bd003SBill Paul 
10183b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) {
1019643e9ee9SPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_PCIE;
1020643e9ee9SPyun YongHyeon 		sc->vge_expcap = cap;
102133a0d70bSPyun YongHyeon 	} else
102233a0d70bSPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_JUMBO;
10233b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &cap) == 0) {
10247fc94bc4SPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_PMCAP;
10257fc94bc4SPyun YongHyeon 		sc->vge_pmcap = cap;
10267fc94bc4SPyun YongHyeon 	}
10275957cc2aSPyun YongHyeon 	rid = 0;
10285957cc2aSPyun YongHyeon 	msic = pci_msi_count(dev);
10295957cc2aSPyun YongHyeon 	if (msi_disable == 0 && msic > 0) {
10305957cc2aSPyun YongHyeon 		msic = 1;
10315957cc2aSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
10325957cc2aSPyun YongHyeon 			if (msic == 1) {
10335957cc2aSPyun YongHyeon 				sc->vge_flags |= VGE_FLAG_MSI;
10345957cc2aSPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
10355957cc2aSPyun YongHyeon 				    msic);
10365957cc2aSPyun YongHyeon 				rid = 1;
10375957cc2aSPyun YongHyeon 			} else
10385957cc2aSPyun YongHyeon 				pci_release_msi(dev);
10395957cc2aSPyun YongHyeon 		}
10405957cc2aSPyun YongHyeon 	}
1041643e9ee9SPyun YongHyeon 
1042a07bd003SBill Paul 	/* Allocate interrupt */
10438b3433dcSPyun YongHyeon 	sc->vge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
10445957cc2aSPyun YongHyeon 	    ((sc->vge_flags & VGE_FLAG_MSI) ? 0 : RF_SHAREABLE) | RF_ACTIVE);
1045a07bd003SBill Paul 	if (sc->vge_irq == NULL) {
1046481402e1SPyun YongHyeon 		device_printf(dev, "couldn't map interrupt\n");
1047a07bd003SBill Paul 		error = ENXIO;
1048a07bd003SBill Paul 		goto fail;
1049a07bd003SBill Paul 	}
1050a07bd003SBill Paul 
1051a07bd003SBill Paul 	/* Reset the adapter. */
1052a07bd003SBill Paul 	vge_reset(sc);
105320c3cb15SPyun YongHyeon 	/* Reload EEPROM. */
105420c3cb15SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_EECSR, VGE_EECSR_RELOAD);
105520c3cb15SPyun YongHyeon 	for (i = 0; i < VGE_TIMEOUT; i++) {
105620c3cb15SPyun YongHyeon 		DELAY(5);
105720c3cb15SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0)
105820c3cb15SPyun YongHyeon 			break;
105920c3cb15SPyun YongHyeon 	}
106020c3cb15SPyun YongHyeon 	if (i == VGE_TIMEOUT)
106120c3cb15SPyun YongHyeon 		device_printf(dev, "EEPROM reload timed out\n");
106220c3cb15SPyun YongHyeon 	/*
106320c3cb15SPyun YongHyeon 	 * Clear PACPI as EEPROM reload will set the bit. Otherwise
106420c3cb15SPyun YongHyeon 	 * MAC will receive magic packet which in turn confuses
106520c3cb15SPyun YongHyeon 	 * controller.
106620c3cb15SPyun YongHyeon 	 */
106720c3cb15SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI);
1068a07bd003SBill Paul 
1069a07bd003SBill Paul 	/*
1070a07bd003SBill Paul 	 * Get station address from the EEPROM.
1071a07bd003SBill Paul 	 */
1072a07bd003SBill Paul 	vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0);
1073643e9ee9SPyun YongHyeon 	/*
1074643e9ee9SPyun YongHyeon 	 * Save configured PHY address.
1075643e9ee9SPyun YongHyeon 	 * It seems the PHY address of PCIe controllers just
1076643e9ee9SPyun YongHyeon 	 * reflects media jump strapping status so we assume the
1077643e9ee9SPyun YongHyeon 	 * internal PHY address of PCIe controller is at 1.
1078643e9ee9SPyun YongHyeon 	 */
1079643e9ee9SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
1080643e9ee9SPyun YongHyeon 		sc->vge_phyaddr = 1;
1081643e9ee9SPyun YongHyeon 	else
1082643e9ee9SPyun YongHyeon 		sc->vge_phyaddr = CSR_READ_1(sc, VGE_MIICFG) &
1083643e9ee9SPyun YongHyeon 		    VGE_MIICFG_PHYADDR;
10847fc94bc4SPyun YongHyeon 	/* Clear WOL and take hardware from powerdown. */
10857fc94bc4SPyun YongHyeon 	vge_clrwol(sc);
10867129fb20SPyun YongHyeon 	vge_sysctl_node(sc);
1087410f4c60SPyun YongHyeon 	error = vge_dma_alloc(sc);
1088a07bd003SBill Paul 	if (error)
1089a07bd003SBill Paul 		goto fail;
1090a07bd003SBill Paul 
1091cd036ec1SBrooks Davis 	ifp = sc->vge_ifp = if_alloc(IFT_ETHER);
1092cd036ec1SBrooks Davis 	if (ifp == NULL) {
1093f1b21184SJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1094cd036ec1SBrooks Davis 		error = ENOSPC;
1095cd036ec1SBrooks Davis 		goto fail;
1096cd036ec1SBrooks Davis 	}
1097cd036ec1SBrooks Davis 
1098471ad1d0SPyun YongHyeon 	vge_miipoll_start(sc);
1099a07bd003SBill Paul 	/* Do MII setup */
11008e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->vge_miibus, ifp, vge_ifmedia_upd,
11018e5d93dbSMarius Strobl 	    vge_ifmedia_sts, BMSR_DEFCAPMASK, sc->vge_phyaddr, MII_OFFSET_ANY,
110217ff418dSPyun YongHyeon 	    MIIF_DOPAUSE);
11038e5d93dbSMarius Strobl 	if (error != 0) {
11048e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1105a07bd003SBill Paul 		goto fail;
1106a07bd003SBill Paul 	}
1107a07bd003SBill Paul 
1108a07bd003SBill Paul 	ifp->if_softc = sc;
1109a07bd003SBill Paul 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1110a07bd003SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1111a07bd003SBill Paul 	ifp->if_ioctl = vge_ioctl;
1112a07bd003SBill Paul 	ifp->if_capabilities = IFCAP_VLAN_MTU;
1113a07bd003SBill Paul 	ifp->if_start = vge_start;
1114a07bd003SBill Paul 	ifp->if_hwassist = VGE_CSUM_FEATURES;
111538aa43c5SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM |
111638aa43c5SPyun YongHyeon 	    IFCAP_VLAN_HWTAGGING;
11177fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0)
11187fc94bc4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
111940929967SGleb Smirnoff 	ifp->if_capenable = ifp->if_capabilities;
1120a07bd003SBill Paul #ifdef DEVICE_POLLING
1121a07bd003SBill Paul 	ifp->if_capabilities |= IFCAP_POLLING;
1122a07bd003SBill Paul #endif
1123a07bd003SBill Paul 	ifp->if_init = vge_init;
1124623fa718SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, VGE_TX_DESC_CNT - 1);
1125623fa718SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = VGE_TX_DESC_CNT - 1;
112699baad9dSChristian Brueffer 	IFQ_SET_READY(&ifp->if_snd);
1127a07bd003SBill Paul 
1128a07bd003SBill Paul 	/*
1129a07bd003SBill Paul 	 * Call MI attach routine.
1130a07bd003SBill Paul 	 */
1131a07bd003SBill Paul 	ether_ifattach(ifp, eaddr);
1132a07bd003SBill Paul 
11330c003e99SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
11340c003e99SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
11350c003e99SPyun YongHyeon 
1136a07bd003SBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1137a07bd003SBill Paul 	error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE,
1138ef544f63SPaolo Pisati 	    NULL, vge_intr, sc, &sc->vge_intrhand);
1139a07bd003SBill Paul 
1140a07bd003SBill Paul 	if (error) {
1141481402e1SPyun YongHyeon 		device_printf(dev, "couldn't set up irq\n");
1142a07bd003SBill Paul 		ether_ifdetach(ifp);
1143a07bd003SBill Paul 		goto fail;
1144a07bd003SBill Paul 	}
1145a07bd003SBill Paul 
1146a07bd003SBill Paul fail:
1147a07bd003SBill Paul 	if (error)
1148a07bd003SBill Paul 		vge_detach(dev);
1149a07bd003SBill Paul 
1150a07bd003SBill Paul 	return (error);
1151a07bd003SBill Paul }
1152a07bd003SBill Paul 
1153a07bd003SBill Paul /*
1154a07bd003SBill Paul  * Shutdown hardware and free up resources. This can be called any
1155a07bd003SBill Paul  * time after the mutex has been initialized. It is called in both
1156a07bd003SBill Paul  * the error case in attach and the normal detach case so it needs
1157a07bd003SBill Paul  * to be careful about only freeing resources that have actually been
1158a07bd003SBill Paul  * allocated.
1159a07bd003SBill Paul  */
1160a07bd003SBill Paul static int
11616afe22a8SPyun YongHyeon vge_detach(device_t dev)
1162a07bd003SBill Paul {
1163a07bd003SBill Paul 	struct vge_softc *sc;
1164a07bd003SBill Paul 	struct ifnet *ifp;
1165a07bd003SBill Paul 
1166a07bd003SBill Paul 	sc = device_get_softc(dev);
1167a07bd003SBill Paul 	KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized"));
1168fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1169a07bd003SBill Paul 
117040929967SGleb Smirnoff #ifdef DEVICE_POLLING
117140929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
117240929967SGleb Smirnoff 		ether_poll_deregister(ifp);
117340929967SGleb Smirnoff #endif
117440929967SGleb Smirnoff 
1175a07bd003SBill Paul 	/* These should only be active if attach succeeded */
1176a07bd003SBill Paul 	if (device_is_attached(dev)) {
1177a07bd003SBill Paul 		ether_ifdetach(ifp);
117867e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
117967e1dfa7SJohn Baldwin 		vge_stop(sc);
118067e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
118167e1dfa7SJohn Baldwin 		callout_drain(&sc->vge_watchdog);
1182a07bd003SBill Paul 	}
1183a07bd003SBill Paul 	if (sc->vge_miibus)
1184a07bd003SBill Paul 		device_delete_child(dev, sc->vge_miibus);
1185a07bd003SBill Paul 	bus_generic_detach(dev);
1186a07bd003SBill Paul 
1187a07bd003SBill Paul 	if (sc->vge_intrhand)
1188a07bd003SBill Paul 		bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand);
1189a07bd003SBill Paul 	if (sc->vge_irq)
11905957cc2aSPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ,
11915957cc2aSPyun YongHyeon 		    sc->vge_flags & VGE_FLAG_MSI ? 1 : 0, sc->vge_irq);
11925957cc2aSPyun YongHyeon 	if (sc->vge_flags & VGE_FLAG_MSI)
11935957cc2aSPyun YongHyeon 		pci_release_msi(dev);
1194a07bd003SBill Paul 	if (sc->vge_res)
1195a07bd003SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
11964baee897SPyun YongHyeon 		    PCIR_BAR(1), sc->vge_res);
1197ad4f426eSWarner Losh 	if (ifp)
1198ad4f426eSWarner Losh 		if_free(ifp);
1199a07bd003SBill Paul 
1200410f4c60SPyun YongHyeon 	vge_dma_free(sc);
1201a07bd003SBill Paul 	mtx_destroy(&sc->vge_mtx);
1202a07bd003SBill Paul 
1203a07bd003SBill Paul 	return (0);
1204a07bd003SBill Paul }
1205a07bd003SBill Paul 
1206410f4c60SPyun YongHyeon static void
12076afe22a8SPyun YongHyeon vge_discard_rxbuf(struct vge_softc *sc, int prod)
1208a07bd003SBill Paul {
1209410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1210410f4c60SPyun YongHyeon 	int i;
1211a07bd003SBill Paul 
1212410f4c60SPyun YongHyeon 	rxd = &sc->vge_cdata.vge_rxdesc[prod];
1213410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_sts = 0;
1214410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_ctl = 0;
1215a07bd003SBill Paul 
1216a07bd003SBill Paul 	/*
1217410f4c60SPyun YongHyeon 	 * Note: the manual fails to document the fact that for
1218410f4c60SPyun YongHyeon 	 * proper opration, the driver needs to replentish the RX
1219410f4c60SPyun YongHyeon 	 * DMA ring 4 descriptors at a time (rather than one at a
1220410f4c60SPyun YongHyeon 	 * time, like most chips). We can allocate the new buffers
1221410f4c60SPyun YongHyeon 	 * but we should not set the OWN bits until we're ready
1222410f4c60SPyun YongHyeon 	 * to hand back 4 of them in one shot.
1223a07bd003SBill Paul 	 */
1224410f4c60SPyun YongHyeon 	if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1225410f4c60SPyun YongHyeon 		for (i = VGE_RXCHUNK; i > 0; i--) {
1226410f4c60SPyun YongHyeon 			rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1227410f4c60SPyun YongHyeon 			rxd = rxd->rxd_prev;
1228a07bd003SBill Paul 		}
1229410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1230410f4c60SPyun YongHyeon 	}
1231410f4c60SPyun YongHyeon }
1232410f4c60SPyun YongHyeon 
1233410f4c60SPyun YongHyeon static int
12346afe22a8SPyun YongHyeon vge_newbuf(struct vge_softc *sc, int prod)
1235410f4c60SPyun YongHyeon {
1236410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1237410f4c60SPyun YongHyeon 	struct mbuf *m;
1238410f4c60SPyun YongHyeon 	bus_dma_segment_t segs[1];
1239410f4c60SPyun YongHyeon 	bus_dmamap_t map;
1240410f4c60SPyun YongHyeon 	int i, nsegs;
1241410f4c60SPyun YongHyeon 
1242*c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1243410f4c60SPyun YongHyeon 	if (m == NULL)
1244410f4c60SPyun YongHyeon 		return (ENOBUFS);
1245410f4c60SPyun YongHyeon 	/*
1246410f4c60SPyun YongHyeon 	 * This is part of an evil trick to deal with strict-alignment
1247410f4c60SPyun YongHyeon 	 * architectures. The VIA chip requires RX buffers to be aligned
1248410f4c60SPyun YongHyeon 	 * on 32-bit boundaries, but that will hose strict-alignment
1249410f4c60SPyun YongHyeon 	 * architectures. To get around this, we leave some empty space
1250410f4c60SPyun YongHyeon 	 * at the start of each buffer and for non-strict-alignment hosts,
1251410f4c60SPyun YongHyeon 	 * we copy the buffer back two bytes to achieve word alignment.
1252410f4c60SPyun YongHyeon 	 * This is slightly more efficient than allocating a new buffer,
1253410f4c60SPyun YongHyeon 	 * copying the contents, and discarding the old buffer.
1254410f4c60SPyun YongHyeon 	 */
1255410f4c60SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1256410f4c60SPyun YongHyeon 	m_adj(m, VGE_RX_BUF_ALIGN);
1257410f4c60SPyun YongHyeon 
1258410f4c60SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_rx_tag,
1259410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_sparemap, m, segs, &nsegs, 0) != 0) {
1260410f4c60SPyun YongHyeon 		m_freem(m);
1261410f4c60SPyun YongHyeon 		return (ENOBUFS);
1262410f4c60SPyun YongHyeon 	}
1263410f4c60SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1264410f4c60SPyun YongHyeon 
1265410f4c60SPyun YongHyeon 	rxd = &sc->vge_cdata.vge_rxdesc[prod];
1266410f4c60SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1267410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1268410f4c60SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1269410f4c60SPyun YongHyeon 		bus_dmamap_unload(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap);
1270410f4c60SPyun YongHyeon 	}
1271410f4c60SPyun YongHyeon 	map = rxd->rx_dmamap;
1272410f4c60SPyun YongHyeon 	rxd->rx_dmamap = sc->vge_cdata.vge_rx_sparemap;
1273410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_sparemap = map;
1274410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1275410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
1276410f4c60SPyun YongHyeon 	rxd->rx_m = m;
1277410f4c60SPyun YongHyeon 
1278410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_sts = 0;
1279410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_ctl = 0;
1280410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr));
1281410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_addrhi = htole32(VGE_ADDR_HI(segs[0].ds_addr) |
1282410f4c60SPyun YongHyeon 	    (VGE_BUFLEN(segs[0].ds_len) << 16) | VGE_RXDESC_I);
1283a07bd003SBill Paul 
1284a07bd003SBill Paul 	/*
1285a07bd003SBill Paul 	 * Note: the manual fails to document the fact that for
12868170b243SPyun YongHyeon 	 * proper operation, the driver needs to replenish the RX
1287a07bd003SBill Paul 	 * DMA ring 4 descriptors at a time (rather than one at a
1288a07bd003SBill Paul 	 * time, like most chips). We can allocate the new buffers
1289a07bd003SBill Paul 	 * but we should not set the OWN bits until we're ready
1290a07bd003SBill Paul 	 * to hand back 4 of them in one shot.
1291a07bd003SBill Paul 	 */
1292410f4c60SPyun YongHyeon 	if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1293410f4c60SPyun YongHyeon 		for (i = VGE_RXCHUNK; i > 0; i--) {
1294410f4c60SPyun YongHyeon 			rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1295410f4c60SPyun YongHyeon 			rxd = rxd->rxd_prev;
1296a07bd003SBill Paul 		}
1297410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1298410f4c60SPyun YongHyeon 	}
1299a07bd003SBill Paul 
1300a07bd003SBill Paul 	return (0);
1301a07bd003SBill Paul }
1302a07bd003SBill Paul 
1303a07bd003SBill Paul static int
13046afe22a8SPyun YongHyeon vge_tx_list_init(struct vge_softc *sc)
1305a07bd003SBill Paul {
1306410f4c60SPyun YongHyeon 	struct vge_ring_data *rd;
1307410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1308410f4c60SPyun YongHyeon 	int i;
1309a07bd003SBill Paul 
1310410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1311410f4c60SPyun YongHyeon 
1312410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_prodidx = 0;
1313410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_considx = 0;
1314410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_cnt = 0;
1315410f4c60SPyun YongHyeon 
1316410f4c60SPyun YongHyeon 	rd = &sc->vge_rdata;
1317410f4c60SPyun YongHyeon 	bzero(rd->vge_tx_ring, VGE_TX_LIST_SZ);
1318410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1319410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
1320410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
1321410f4c60SPyun YongHyeon 		txd->tx_desc = &rd->vge_tx_ring[i];
1322410f4c60SPyun YongHyeon 	}
1323410f4c60SPyun YongHyeon 
1324410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1325410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1326410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1327a07bd003SBill Paul 
1328a07bd003SBill Paul 	return (0);
1329a07bd003SBill Paul }
1330a07bd003SBill Paul 
1331a07bd003SBill Paul static int
13326afe22a8SPyun YongHyeon vge_rx_list_init(struct vge_softc *sc)
1333a07bd003SBill Paul {
1334410f4c60SPyun YongHyeon 	struct vge_ring_data *rd;
1335410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1336a07bd003SBill Paul 	int i;
1337a07bd003SBill Paul 
1338410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1339a07bd003SBill Paul 
1340410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_prodidx = 0;
1341410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_head = NULL;
1342410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tail = NULL;
1343410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_commit = 0;
1344a07bd003SBill Paul 
1345410f4c60SPyun YongHyeon 	rd = &sc->vge_rdata;
1346410f4c60SPyun YongHyeon 	bzero(rd->vge_rx_ring, VGE_RX_LIST_SZ);
1347a07bd003SBill Paul 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1348410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
1349410f4c60SPyun YongHyeon 		rxd->rx_m = NULL;
1350410f4c60SPyun YongHyeon 		rxd->rx_desc = &rd->vge_rx_ring[i];
1351410f4c60SPyun YongHyeon 		if (i == 0)
1352410f4c60SPyun YongHyeon 			rxd->rxd_prev =
1353410f4c60SPyun YongHyeon 			    &sc->vge_cdata.vge_rxdesc[VGE_RX_DESC_CNT - 1];
1354410f4c60SPyun YongHyeon 		else
1355410f4c60SPyun YongHyeon 			rxd->rxd_prev = &sc->vge_cdata.vge_rxdesc[i - 1];
1356410f4c60SPyun YongHyeon 		if (vge_newbuf(sc, i) != 0)
1357a07bd003SBill Paul 			return (ENOBUFS);
1358a07bd003SBill Paul 	}
1359a07bd003SBill Paul 
1360410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1361410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map,
1362410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1363a07bd003SBill Paul 
1364410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_commit = 0;
1365a07bd003SBill Paul 
1366a07bd003SBill Paul 	return (0);
1367a07bd003SBill Paul }
1368a07bd003SBill Paul 
1369410f4c60SPyun YongHyeon static void
13706afe22a8SPyun YongHyeon vge_freebufs(struct vge_softc *sc)
1371410f4c60SPyun YongHyeon {
1372410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1373410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1374410f4c60SPyun YongHyeon 	struct ifnet *ifp;
1375410f4c60SPyun YongHyeon 	int i;
1376410f4c60SPyun YongHyeon 
1377410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1378410f4c60SPyun YongHyeon 
1379410f4c60SPyun YongHyeon 	ifp = sc->vge_ifp;
1380410f4c60SPyun YongHyeon 	/*
1381410f4c60SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
1382410f4c60SPyun YongHyeon 	 */
1383410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1384410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
1385410f4c60SPyun YongHyeon 		if (rxd->rx_m != NULL) {
1386410f4c60SPyun YongHyeon 			bus_dmamap_sync(sc->vge_cdata.vge_rx_tag,
1387410f4c60SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
1388410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_rx_tag,
1389410f4c60SPyun YongHyeon 			    rxd->rx_dmamap);
1390410f4c60SPyun YongHyeon 			m_freem(rxd->rx_m);
1391410f4c60SPyun YongHyeon 			rxd->rx_m = NULL;
1392410f4c60SPyun YongHyeon 		}
1393410f4c60SPyun YongHyeon 	}
1394410f4c60SPyun YongHyeon 
1395410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1396410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
1397410f4c60SPyun YongHyeon 		if (txd->tx_m != NULL) {
1398410f4c60SPyun YongHyeon 			bus_dmamap_sync(sc->vge_cdata.vge_tx_tag,
1399410f4c60SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
1400410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_tx_tag,
1401410f4c60SPyun YongHyeon 			    txd->tx_dmamap);
1402410f4c60SPyun YongHyeon 			m_freem(txd->tx_m);
1403410f4c60SPyun YongHyeon 			txd->tx_m = NULL;
1404410f4c60SPyun YongHyeon 			ifp->if_oerrors++;
1405410f4c60SPyun YongHyeon 		}
1406410f4c60SPyun YongHyeon 	}
1407410f4c60SPyun YongHyeon }
1408410f4c60SPyun YongHyeon 
1409410f4c60SPyun YongHyeon #ifndef	__NO_STRICT_ALIGNMENT
1410a07bd003SBill Paul static __inline void
14116afe22a8SPyun YongHyeon vge_fixup_rx(struct mbuf *m)
1412a07bd003SBill Paul {
1413a07bd003SBill Paul 	int i;
1414a07bd003SBill Paul 	uint16_t *src, *dst;
1415a07bd003SBill Paul 
1416a07bd003SBill Paul 	src = mtod(m, uint16_t *);
1417a07bd003SBill Paul 	dst = src - 1;
1418a07bd003SBill Paul 
1419a07bd003SBill Paul 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1420a07bd003SBill Paul 		*dst++ = *src++;
1421a07bd003SBill Paul 
1422a07bd003SBill Paul 	m->m_data -= ETHER_ALIGN;
1423a07bd003SBill Paul }
1424a07bd003SBill Paul #endif
1425a07bd003SBill Paul 
1426a07bd003SBill Paul /*
1427a07bd003SBill Paul  * RX handler. We support the reception of jumbo frames that have
1428a07bd003SBill Paul  * been fragmented across multiple 2K mbuf cluster buffers.
1429a07bd003SBill Paul  */
14301abcdbd1SAttilio Rao static int
14316afe22a8SPyun YongHyeon vge_rxeof(struct vge_softc *sc, int count)
1432a07bd003SBill Paul {
1433a07bd003SBill Paul 	struct mbuf *m;
1434a07bd003SBill Paul 	struct ifnet *ifp;
1435410f4c60SPyun YongHyeon 	int prod, prog, total_len;
1436410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1437a07bd003SBill Paul 	struct vge_rx_desc *cur_rx;
1438410f4c60SPyun YongHyeon 	uint32_t rxstat, rxctl;
1439a07bd003SBill Paul 
1440a07bd003SBill Paul 	VGE_LOCK_ASSERT(sc);
1441410f4c60SPyun YongHyeon 
1442fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1443a07bd003SBill Paul 
1444410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1445410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map,
1446410f4c60SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1447a07bd003SBill Paul 
1448410f4c60SPyun YongHyeon 	prod = sc->vge_cdata.vge_rx_prodidx;
1449410f4c60SPyun YongHyeon 	for (prog = 0; count > 0 &&
1450410f4c60SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;
1451410f4c60SPyun YongHyeon 	    VGE_RX_DESC_INC(prod)) {
1452410f4c60SPyun YongHyeon 		cur_rx = &sc->vge_rdata.vge_rx_ring[prod];
1453a07bd003SBill Paul 		rxstat = le32toh(cur_rx->vge_sts);
1454410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_OWN) != 0)
1455410f4c60SPyun YongHyeon 			break;
1456410f4c60SPyun YongHyeon 		count--;
1457410f4c60SPyun YongHyeon 		prog++;
1458a07bd003SBill Paul 		rxctl = le32toh(cur_rx->vge_ctl);
1459410f4c60SPyun YongHyeon 		total_len = VGE_RXBYTES(rxstat);
1460410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[prod];
1461410f4c60SPyun YongHyeon 		m = rxd->rx_m;
1462a07bd003SBill Paul 
1463a07bd003SBill Paul 		/*
1464a07bd003SBill Paul 		 * If the 'start of frame' bit is set, this indicates
1465a07bd003SBill Paul 		 * either the first fragment in a multi-fragment receive,
1466a07bd003SBill Paul 		 * or an intermediate fragment. Either way, we want to
1467a07bd003SBill Paul 		 * accumulate the buffers.
1468a07bd003SBill Paul 		 */
1469410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RXPKT_SOF) != 0) {
1470410f4c60SPyun YongHyeon 			if (vge_newbuf(sc, prod) != 0) {
1471410f4c60SPyun YongHyeon 				ifp->if_iqdrops++;
1472410f4c60SPyun YongHyeon 				VGE_CHAIN_RESET(sc);
1473410f4c60SPyun YongHyeon 				vge_discard_rxbuf(sc, prod);
1474410f4c60SPyun YongHyeon 				continue;
1475a07bd003SBill Paul 			}
1476410f4c60SPyun YongHyeon 			m->m_len = MCLBYTES - VGE_RX_BUF_ALIGN;
1477410f4c60SPyun YongHyeon 			if (sc->vge_cdata.vge_head == NULL) {
1478410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_head = m;
1479410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail = m;
1480410f4c60SPyun YongHyeon 			} else {
1481410f4c60SPyun YongHyeon 				m->m_flags &= ~M_PKTHDR;
1482410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_next = m;
1483410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail = m;
1484410f4c60SPyun YongHyeon 			}
1485a07bd003SBill Paul 			continue;
1486a07bd003SBill Paul 		}
1487a07bd003SBill Paul 
1488a07bd003SBill Paul 		/*
1489a07bd003SBill Paul 		 * Bad/error frames will have the RXOK bit cleared.
1490a07bd003SBill Paul 		 * However, there's one error case we want to allow:
1491a07bd003SBill Paul 		 * if a VLAN tagged frame arrives and the chip can't
1492a07bd003SBill Paul 		 * match it against the CAM filter, it considers this
1493a07bd003SBill Paul 		 * a 'VLAN CAM filter miss' and clears the 'RXOK' bit.
1494a07bd003SBill Paul 		 * We don't want to drop the frame though: our VLAN
1495a07bd003SBill Paul 		 * filtering is done in software.
1496410f4c60SPyun YongHyeon 		 * We also want to receive bad-checksummed frames and
1497410f4c60SPyun YongHyeon 		 * and frames with bad-length.
1498a07bd003SBill Paul 		 */
1499410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_RXOK) == 0 &&
1500410f4c60SPyun YongHyeon 		    (rxstat & (VGE_RDSTS_VIDM | VGE_RDSTS_RLERR |
1501410f4c60SPyun YongHyeon 		    VGE_RDSTS_CSUMERR)) == 0) {
1502a07bd003SBill Paul 			ifp->if_ierrors++;
1503a07bd003SBill Paul 			/*
1504a07bd003SBill Paul 			 * If this is part of a multi-fragment packet,
1505a07bd003SBill Paul 			 * discard all the pieces.
1506a07bd003SBill Paul 			 */
1507410f4c60SPyun YongHyeon 			VGE_CHAIN_RESET(sc);
1508410f4c60SPyun YongHyeon 			vge_discard_rxbuf(sc, prod);
1509a07bd003SBill Paul 			continue;
1510a07bd003SBill Paul 		}
1511a07bd003SBill Paul 
1512410f4c60SPyun YongHyeon 		if (vge_newbuf(sc, prod) != 0) {
1513410f4c60SPyun YongHyeon 			ifp->if_iqdrops++;
1514410f4c60SPyun YongHyeon 			VGE_CHAIN_RESET(sc);
1515410f4c60SPyun YongHyeon 			vge_discard_rxbuf(sc, prod);
1516a07bd003SBill Paul 			continue;
1517a07bd003SBill Paul 		}
1518a07bd003SBill Paul 
1519410f4c60SPyun YongHyeon 		/* Chain received mbufs. */
1520410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_head != NULL) {
1521410f4c60SPyun YongHyeon 			m->m_len = total_len % (MCLBYTES - VGE_RX_BUF_ALIGN);
1522a07bd003SBill Paul 			/*
1523a07bd003SBill Paul 			 * Special case: if there's 4 bytes or less
1524a07bd003SBill Paul 			 * in this buffer, the mbuf can be discarded:
1525a07bd003SBill Paul 			 * the last 4 bytes is the CRC, which we don't
1526a07bd003SBill Paul 			 * care about anyway.
1527a07bd003SBill Paul 			 */
1528a07bd003SBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
1529410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_len -=
1530a07bd003SBill Paul 				    (ETHER_CRC_LEN - m->m_len);
1531a07bd003SBill Paul 				m_freem(m);
1532a07bd003SBill Paul 			} else {
1533a07bd003SBill Paul 				m->m_len -= ETHER_CRC_LEN;
1534a07bd003SBill Paul 				m->m_flags &= ~M_PKTHDR;
1535410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_next = m;
1536a07bd003SBill Paul 			}
1537410f4c60SPyun YongHyeon 			m = sc->vge_cdata.vge_head;
1538410f4c60SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
1539a07bd003SBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1540410f4c60SPyun YongHyeon 		} else {
1541410f4c60SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
1542a07bd003SBill Paul 			m->m_pkthdr.len = m->m_len =
1543a07bd003SBill Paul 			    (total_len - ETHER_CRC_LEN);
1544410f4c60SPyun YongHyeon 		}
1545a07bd003SBill Paul 
1546410f4c60SPyun YongHyeon #ifndef	__NO_STRICT_ALIGNMENT
1547a07bd003SBill Paul 		vge_fixup_rx(m);
1548a07bd003SBill Paul #endif
1549a07bd003SBill Paul 		m->m_pkthdr.rcvif = ifp;
1550a07bd003SBill Paul 
1551a07bd003SBill Paul 		/* Do RX checksumming if enabled */
1552410f4c60SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
1553410f4c60SPyun YongHyeon 		    (rxctl & VGE_RDCTL_FRAG) == 0) {
1554a07bd003SBill Paul 			/* Check IP header checksum */
1555410f4c60SPyun YongHyeon 			if ((rxctl & VGE_RDCTL_IPPKT) != 0)
1556a07bd003SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1557410f4c60SPyun YongHyeon 			if ((rxctl & VGE_RDCTL_IPCSUMOK) != 0)
1558a07bd003SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1559a07bd003SBill Paul 
1560a07bd003SBill Paul 			/* Check TCP/UDP checksum */
1561a07bd003SBill Paul 			if (rxctl & (VGE_RDCTL_TCPPKT | VGE_RDCTL_UDPPKT) &&
1562a07bd003SBill Paul 			    rxctl & VGE_RDCTL_PROTOCSUMOK) {
1563a07bd003SBill Paul 				m->m_pkthdr.csum_flags |=
1564a07bd003SBill Paul 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1565a07bd003SBill Paul 				m->m_pkthdr.csum_data = 0xffff;
1566a07bd003SBill Paul 			}
1567a07bd003SBill Paul 		}
1568a07bd003SBill Paul 
1569410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_VTAG) != 0) {
157003eab9f7SRuslan Ermilov 			/*
157103eab9f7SRuslan Ermilov 			 * The 32-bit rxctl register is stored in little-endian.
157203eab9f7SRuslan Ermilov 			 * However, the 16-bit vlan tag is stored in big-endian,
157303eab9f7SRuslan Ermilov 			 * so we have to byte swap it.
157403eab9f7SRuslan Ermilov 			 */
157578ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
157603eab9f7SRuslan Ermilov 			    bswap16(rxctl & VGE_RDCTL_VLANID);
157778ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
1578d147662cSGleb Smirnoff 		}
1579a07bd003SBill Paul 
1580a07bd003SBill Paul 		VGE_UNLOCK(sc);
1581a07bd003SBill Paul 		(*ifp->if_input)(ifp, m);
1582a07bd003SBill Paul 		VGE_LOCK(sc);
1583410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_head = NULL;
1584410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tail = NULL;
1585a07bd003SBill Paul 	}
1586a07bd003SBill Paul 
1587410f4c60SPyun YongHyeon 	if (prog > 0) {
1588410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_prodidx = prod;
1589410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1590410f4c60SPyun YongHyeon 		    sc->vge_cdata.vge_rx_ring_map,
1591410f4c60SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1592410f4c60SPyun YongHyeon 		/* Update residue counter. */
1593410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_commit != 0) {
1594410f4c60SPyun YongHyeon 			CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT,
1595410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_commit);
1596410f4c60SPyun YongHyeon 			sc->vge_cdata.vge_rx_commit = 0;
1597410f4c60SPyun YongHyeon 		}
1598410f4c60SPyun YongHyeon 	}
1599410f4c60SPyun YongHyeon 	return (prog);
1600a07bd003SBill Paul }
1601a07bd003SBill Paul 
1602a07bd003SBill Paul static void
16036afe22a8SPyun YongHyeon vge_txeof(struct vge_softc *sc)
1604a07bd003SBill Paul {
1605a07bd003SBill Paul 	struct ifnet *ifp;
1606410f4c60SPyun YongHyeon 	struct vge_tx_desc *cur_tx;
1607410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1608410f4c60SPyun YongHyeon 	uint32_t txstat;
1609410f4c60SPyun YongHyeon 	int cons, prod;
1610410f4c60SPyun YongHyeon 
1611410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1612a07bd003SBill Paul 
1613fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1614a07bd003SBill Paul 
1615410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_cnt == 0)
1616410f4c60SPyun YongHyeon 		return;
1617a07bd003SBill Paul 
1618410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1619410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1620410f4c60SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1621a07bd003SBill Paul 
1622410f4c60SPyun YongHyeon 	/*
1623410f4c60SPyun YongHyeon 	 * Go through our tx list and free mbufs for those
1624410f4c60SPyun YongHyeon 	 * frames that have been transmitted.
1625410f4c60SPyun YongHyeon 	 */
1626410f4c60SPyun YongHyeon 	cons = sc->vge_cdata.vge_tx_considx;
1627410f4c60SPyun YongHyeon 	prod = sc->vge_cdata.vge_tx_prodidx;
1628410f4c60SPyun YongHyeon 	for (; cons != prod; VGE_TX_DESC_INC(cons)) {
1629410f4c60SPyun YongHyeon 		cur_tx = &sc->vge_rdata.vge_tx_ring[cons];
1630410f4c60SPyun YongHyeon 		txstat = le32toh(cur_tx->vge_sts);
1631410f4c60SPyun YongHyeon 		if ((txstat & VGE_TDSTS_OWN) != 0)
1632a07bd003SBill Paul 			break;
1633410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_cnt--;
163413f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1635410f4c60SPyun YongHyeon 
1636410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[cons];
1637410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1638410f4c60SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
1639410f4c60SPyun YongHyeon 		bus_dmamap_unload(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap);
1640410f4c60SPyun YongHyeon 
1641410f4c60SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!\n",
1642410f4c60SPyun YongHyeon 		    __func__));
1643410f4c60SPyun YongHyeon 		m_freem(txd->tx_m);
1644410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
1645420d0abfSPyun YongHyeon 		txd->tx_desc->vge_frag[0].vge_addrhi = 0;
1646a07bd003SBill Paul 	}
1647420d0abfSPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1648420d0abfSPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1649420d0abfSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1650410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_considx = cons;
1651410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_cnt == 0)
1652410f4c60SPyun YongHyeon 		sc->vge_timer = 0;
1653a07bd003SBill Paul }
1654a07bd003SBill Paul 
1655a07bd003SBill Paul static void
1656e7b2d9b8SPyun YongHyeon vge_link_statchg(void *xsc)
1657a07bd003SBill Paul {
1658a07bd003SBill Paul 	struct vge_softc *sc;
1659a07bd003SBill Paul 	struct ifnet *ifp;
166066c6108dSPyun YongHyeon 	uint8_t physts;
1661a07bd003SBill Paul 
1662a07bd003SBill Paul 	sc = xsc;
1663fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
166467e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
1665a07bd003SBill Paul 
166666c6108dSPyun YongHyeon 	physts = CSR_READ_1(sc, VGE_PHYSTS0);
166766c6108dSPyun YongHyeon 	if ((physts & VGE_PHYSTS_RESETSTS) == 0) {
166866c6108dSPyun YongHyeon 		if ((physts & VGE_PHYSTS_LINK) == 0) {
16694d7235ddSPyun YongHyeon 			sc->vge_flags &= ~VGE_FLAG_LINK;
1670fc74a9f9SBrooks Davis 			if_link_state_change(sc->vge_ifp,
167142559cd2SBill Paul 			    LINK_STATE_DOWN);
1672a07bd003SBill Paul 		} else {
16734d7235ddSPyun YongHyeon 			sc->vge_flags |= VGE_FLAG_LINK;
1674fc74a9f9SBrooks Davis 			if_link_state_change(sc->vge_ifp,
167542559cd2SBill Paul 			    LINK_STATE_UP);
167666c6108dSPyun YongHyeon 			CSR_WRITE_1(sc, VGE_CRC2, VGE_CR2_FDX_TXFLOWCTL_ENABLE |
167766c6108dSPyun YongHyeon 			    VGE_CR2_FDX_RXFLOWCTL_ENABLE);
167866c6108dSPyun YongHyeon 			if ((physts & VGE_PHYSTS_FDX) != 0) {
167966c6108dSPyun YongHyeon 				if ((physts & VGE_PHYSTS_TXFLOWCAP) != 0)
168066c6108dSPyun YongHyeon 					CSR_WRITE_1(sc, VGE_CRS2,
168166c6108dSPyun YongHyeon 					    VGE_CR2_FDX_TXFLOWCTL_ENABLE);
168266c6108dSPyun YongHyeon 				if ((physts & VGE_PHYSTS_RXFLOWCAP) != 0)
168366c6108dSPyun YongHyeon 					CSR_WRITE_1(sc, VGE_CRS2,
168466c6108dSPyun YongHyeon 					    VGE_CR2_FDX_RXFLOWCTL_ENABLE);
168566c6108dSPyun YongHyeon 			}
1686a07bd003SBill Paul 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
168767e1dfa7SJohn Baldwin 				vge_start_locked(ifp);
1688a07bd003SBill Paul 		}
1689a07bd003SBill Paul 	}
169066c6108dSPyun YongHyeon 	/*
169166c6108dSPyun YongHyeon 	 * Restart MII auto-polling because link state change interrupt
169266c6108dSPyun YongHyeon 	 * will disable it.
169366c6108dSPyun YongHyeon 	 */
169466c6108dSPyun YongHyeon 	vge_miipoll_start(sc);
1695a07bd003SBill Paul }
1696a07bd003SBill Paul 
1697a07bd003SBill Paul #ifdef DEVICE_POLLING
16981abcdbd1SAttilio Rao static int
1699a07bd003SBill Paul vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count)
1700a07bd003SBill Paul {
1701a07bd003SBill Paul 	struct vge_softc *sc = ifp->if_softc;
17021abcdbd1SAttilio Rao 	int rx_npkts = 0;
1703a07bd003SBill Paul 
1704a07bd003SBill Paul 	VGE_LOCK(sc);
170540929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
1706a07bd003SBill Paul 		goto done;
1707a07bd003SBill Paul 
1708410f4c60SPyun YongHyeon 	rx_npkts = vge_rxeof(sc, count);
1709a07bd003SBill Paul 	vge_txeof(sc);
1710a07bd003SBill Paul 
1711a07bd003SBill Paul 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
171267e1dfa7SJohn Baldwin 		vge_start_locked(ifp);
1713a07bd003SBill Paul 
1714a07bd003SBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1715c3c74c61SPyun YongHyeon 		uint32_t       status;
1716a07bd003SBill Paul 		status = CSR_READ_4(sc, VGE_ISR);
1717a07bd003SBill Paul 		if (status == 0xFFFFFFFF)
1718a07bd003SBill Paul 			goto done;
1719a07bd003SBill Paul 		if (status)
1720a07bd003SBill Paul 			CSR_WRITE_4(sc, VGE_ISR, status);
1721a07bd003SBill Paul 
1722a07bd003SBill Paul 		/*
1723a07bd003SBill Paul 		 * XXX check behaviour on receiver stalls.
1724a07bd003SBill Paul 		 */
1725a07bd003SBill Paul 
1726a07bd003SBill Paul 		if (status & VGE_ISR_TXDMA_STALL ||
1727410f4c60SPyun YongHyeon 		    status & VGE_ISR_RXDMA_STALL) {
1728410f4c60SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
172967e1dfa7SJohn Baldwin 			vge_init_locked(sc);
1730410f4c60SPyun YongHyeon 		}
1731a07bd003SBill Paul 
1732a07bd003SBill Paul 		if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1733410f4c60SPyun YongHyeon 			vge_rxeof(sc, count);
1734a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1735a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1736a07bd003SBill Paul 		}
1737a07bd003SBill Paul 	}
1738a07bd003SBill Paul done:
1739a07bd003SBill Paul 	VGE_UNLOCK(sc);
17401abcdbd1SAttilio Rao 	return (rx_npkts);
1741a07bd003SBill Paul }
1742a07bd003SBill Paul #endif /* DEVICE_POLLING */
1743a07bd003SBill Paul 
1744a07bd003SBill Paul static void
17456afe22a8SPyun YongHyeon vge_intr(void *arg)
1746a07bd003SBill Paul {
1747a07bd003SBill Paul 	struct vge_softc *sc;
1748a07bd003SBill Paul 	struct ifnet *ifp;
1749c3c74c61SPyun YongHyeon 	uint32_t status;
1750a07bd003SBill Paul 
1751a07bd003SBill Paul 	sc = arg;
1752a07bd003SBill Paul 	VGE_LOCK(sc);
1753a07bd003SBill Paul 
1754a931e549SPyun YongHyeon 	ifp = sc->vge_ifp;
1755a931e549SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_SUSPENDED) != 0 ||
1756a931e549SPyun YongHyeon 	    (ifp->if_flags & IFF_UP) == 0) {
1757a07bd003SBill Paul 		VGE_UNLOCK(sc);
1758a07bd003SBill Paul 		return;
1759a07bd003SBill Paul 	}
1760a07bd003SBill Paul 
1761a07bd003SBill Paul #ifdef DEVICE_POLLING
176240929967SGleb Smirnoff 	if  (ifp->if_capenable & IFCAP_POLLING) {
1763a3f4b452SPyun YongHyeon 		status = CSR_READ_4(sc, VGE_ISR);
1764a3f4b452SPyun YongHyeon 		CSR_WRITE_4(sc, VGE_ISR, status);
1765a3f4b452SPyun YongHyeon 		if (status != 0xFFFFFFFF && (status & VGE_ISR_LINKSTS) != 0)
1766a3f4b452SPyun YongHyeon 			vge_link_statchg(sc);
176740929967SGleb Smirnoff 		VGE_UNLOCK(sc);
176840929967SGleb Smirnoff 		return;
1769a07bd003SBill Paul 	}
177040929967SGleb Smirnoff #endif
1771a07bd003SBill Paul 
1772a07bd003SBill Paul 	/* Disable interrupts */
1773a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
1774a07bd003SBill Paul 	status = CSR_READ_4(sc, VGE_ISR);
17753b2b8afbSPyun YongHyeon 	CSR_WRITE_4(sc, VGE_ISR, status | VGE_ISR_HOLDOFF_RELOAD);
1776a07bd003SBill Paul 	/* If the card has gone away the read returns 0xffff. */
17773b2b8afbSPyun YongHyeon 	if (status == 0xFFFFFFFF || (status & VGE_INTRS) == 0)
17783b2b8afbSPyun YongHyeon 		goto done;
17793b2b8afbSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1780a07bd003SBill Paul 		if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO))
1781410f4c60SPyun YongHyeon 			vge_rxeof(sc, VGE_RX_DESC_CNT);
1782a07bd003SBill Paul 		if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1783410f4c60SPyun YongHyeon 			vge_rxeof(sc, VGE_RX_DESC_CNT);
1784a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1785a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1786a07bd003SBill Paul 		}
1787a07bd003SBill Paul 
17883b2b8afbSPyun YongHyeon 		if (status & (VGE_ISR_TXOK0|VGE_ISR_TXOK_HIPRIO))
1789a07bd003SBill Paul 			vge_txeof(sc);
1790a07bd003SBill Paul 
1791410f4c60SPyun YongHyeon 		if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) {
1792410f4c60SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
179367e1dfa7SJohn Baldwin 			vge_init_locked(sc);
1794410f4c60SPyun YongHyeon 		}
1795a07bd003SBill Paul 
1796a07bd003SBill Paul 		if (status & VGE_ISR_LINKSTS)
1797e7b2d9b8SPyun YongHyeon 			vge_link_statchg(sc);
1798a07bd003SBill Paul 	}
17993b2b8afbSPyun YongHyeon done:
18003b2b8afbSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1801a07bd003SBill Paul 		/* Re-enable interrupts */
1802a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
1803a07bd003SBill Paul 
1804a07bd003SBill Paul 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
180567e1dfa7SJohn Baldwin 			vge_start_locked(ifp);
18063b2b8afbSPyun YongHyeon 	}
180767e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
1808a07bd003SBill Paul }
1809a07bd003SBill Paul 
1810a07bd003SBill Paul static int
18116afe22a8SPyun YongHyeon vge_encap(struct vge_softc *sc, struct mbuf **m_head)
1812a07bd003SBill Paul {
1813410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1814410f4c60SPyun YongHyeon 	struct vge_tx_frag *frag;
1815410f4c60SPyun YongHyeon 	struct mbuf *m;
1816410f4c60SPyun YongHyeon 	bus_dma_segment_t txsegs[VGE_MAXTXSEGS];
1817410f4c60SPyun YongHyeon 	int error, i, nsegs, padlen;
1818410f4c60SPyun YongHyeon 	uint32_t cflags;
1819a07bd003SBill Paul 
1820410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1821a07bd003SBill Paul 
1822410f4c60SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1823a07bd003SBill Paul 
1824410f4c60SPyun YongHyeon 	/* Argh. This chip does not autopad short frames. */
1825410f4c60SPyun YongHyeon 	if ((*m_head)->m_pkthdr.len < VGE_MIN_FRAMELEN) {
1826410f4c60SPyun YongHyeon 		m = *m_head;
1827410f4c60SPyun YongHyeon 		padlen = VGE_MIN_FRAMELEN - m->m_pkthdr.len;
1828410f4c60SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
1829410f4c60SPyun YongHyeon 			/* Get a writable copy. */
1830*c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1831410f4c60SPyun YongHyeon 			m_freem(*m_head);
1832410f4c60SPyun YongHyeon 			if (m == NULL) {
1833410f4c60SPyun YongHyeon 				*m_head = NULL;
1834a07bd003SBill Paul 				return (ENOBUFS);
1835a07bd003SBill Paul 			}
1836410f4c60SPyun YongHyeon 			*m_head = m;
1837410f4c60SPyun YongHyeon 		}
1838410f4c60SPyun YongHyeon 		if (M_TRAILINGSPACE(m) < padlen) {
1839*c6499eccSGleb Smirnoff 			m = m_defrag(m, M_NOWAIT);
1840410f4c60SPyun YongHyeon 			if (m == NULL) {
1841410f4c60SPyun YongHyeon 				m_freem(*m_head);
1842410f4c60SPyun YongHyeon 				*m_head = NULL;
1843410f4c60SPyun YongHyeon 				return (ENOBUFS);
1844a07bd003SBill Paul 			}
1845a07bd003SBill Paul 		}
1846410f4c60SPyun YongHyeon 		/*
1847410f4c60SPyun YongHyeon 		 * Manually pad short frames, and zero the pad space
1848410f4c60SPyun YongHyeon 		 * to avoid leaking data.
1849410f4c60SPyun YongHyeon 		 */
1850410f4c60SPyun YongHyeon 		bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
1851410f4c60SPyun YongHyeon 		m->m_pkthdr.len += padlen;
1852410f4c60SPyun YongHyeon 		m->m_len = m->m_pkthdr.len;
1853410f4c60SPyun YongHyeon 		*m_head = m;
1854410f4c60SPyun YongHyeon 	}
1855a07bd003SBill Paul 
1856410f4c60SPyun YongHyeon 	txd = &sc->vge_cdata.vge_txdesc[sc->vge_cdata.vge_tx_prodidx];
1857410f4c60SPyun YongHyeon 
1858410f4c60SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1859410f4c60SPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1860410f4c60SPyun YongHyeon 	if (error == EFBIG) {
1861*c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, VGE_MAXTXSEGS);
1862410f4c60SPyun YongHyeon 		if (m == NULL) {
1863410f4c60SPyun YongHyeon 			m_freem(*m_head);
1864410f4c60SPyun YongHyeon 			*m_head = NULL;
1865410f4c60SPyun YongHyeon 			return (ENOMEM);
1866410f4c60SPyun YongHyeon 		}
1867410f4c60SPyun YongHyeon 		*m_head = m;
1868410f4c60SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1869410f4c60SPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1870410f4c60SPyun YongHyeon 		if (error != 0) {
1871410f4c60SPyun YongHyeon 			m_freem(*m_head);
1872410f4c60SPyun YongHyeon 			*m_head = NULL;
1873410f4c60SPyun YongHyeon 			return (error);
1874410f4c60SPyun YongHyeon 		}
1875410f4c60SPyun YongHyeon 	} else if (error != 0)
1876410f4c60SPyun YongHyeon 		return (error);
1877410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1878410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1879410f4c60SPyun YongHyeon 
1880410f4c60SPyun YongHyeon 	m = *m_head;
1881410f4c60SPyun YongHyeon 	cflags = 0;
1882410f4c60SPyun YongHyeon 
1883410f4c60SPyun YongHyeon 	/* Configure checksum offload. */
1884410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1885410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_IPCSUM;
1886410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1887410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_TCPCSUM;
1888410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1889410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_UDPCSUM;
1890410f4c60SPyun YongHyeon 
1891410f4c60SPyun YongHyeon 	/* Configure VLAN. */
1892410f4c60SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0)
1893410f4c60SPyun YongHyeon 		cflags |= m->m_pkthdr.ether_vtag | VGE_TDCTL_VTAG;
1894410f4c60SPyun YongHyeon 	txd->tx_desc->vge_sts = htole32(m->m_pkthdr.len << 16);
1895410f4c60SPyun YongHyeon 	/*
1896410f4c60SPyun YongHyeon 	 * XXX
1897410f4c60SPyun YongHyeon 	 * Velocity family seems to support TSO but no information
1898410f4c60SPyun YongHyeon 	 * for MSS configuration is available. Also the number of
1899410f4c60SPyun YongHyeon 	 * fragments supported by a descriptor is too small to hold
1900410f4c60SPyun YongHyeon 	 * entire 64KB TCP/IP segment. Maybe VGE_TD_LS_MOF,
1901410f4c60SPyun YongHyeon 	 * VGE_TD_LS_SOF and VGE_TD_LS_EOF could be used to build
1902410f4c60SPyun YongHyeon 	 * longer chain of buffers but no additional information is
1903410f4c60SPyun YongHyeon 	 * available.
1904410f4c60SPyun YongHyeon 	 *
1905410f4c60SPyun YongHyeon 	 * When telling the chip how many segments there are, we
1906410f4c60SPyun YongHyeon 	 * must use nsegs + 1 instead of just nsegs. Darned if I
1907410f4c60SPyun YongHyeon 	 * know why. This also means we can't use the last fragment
1908410f4c60SPyun YongHyeon 	 * field of Tx descriptor.
1909410f4c60SPyun YongHyeon 	 */
1910410f4c60SPyun YongHyeon 	txd->tx_desc->vge_ctl = htole32(cflags | ((nsegs + 1) << 28) |
1911410f4c60SPyun YongHyeon 	    VGE_TD_LS_NORM);
1912410f4c60SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1913410f4c60SPyun YongHyeon 		frag = &txd->tx_desc->vge_frag[i];
1914410f4c60SPyun YongHyeon 		frag->vge_addrlo = htole32(VGE_ADDR_LO(txsegs[i].ds_addr));
1915410f4c60SPyun YongHyeon 		frag->vge_addrhi = htole32(VGE_ADDR_HI(txsegs[i].ds_addr) |
1916410f4c60SPyun YongHyeon 		    (VGE_BUFLEN(txsegs[i].ds_len) << 16));
1917410f4c60SPyun YongHyeon 	}
1918410f4c60SPyun YongHyeon 
1919410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_cnt++;
1920410f4c60SPyun YongHyeon 	VGE_TX_DESC_INC(sc->vge_cdata.vge_tx_prodidx);
1921a07bd003SBill Paul 
1922a07bd003SBill Paul 	/*
1923410f4c60SPyun YongHyeon 	 * Finally request interrupt and give the first descriptor
1924410f4c60SPyun YongHyeon 	 * ownership to hardware.
1925a07bd003SBill Paul 	 */
1926410f4c60SPyun YongHyeon 	txd->tx_desc->vge_ctl |= htole32(VGE_TDCTL_TIC);
1927410f4c60SPyun YongHyeon 	txd->tx_desc->vge_sts |= htole32(VGE_TDSTS_OWN);
1928410f4c60SPyun YongHyeon 	txd->tx_m = m;
1929a07bd003SBill Paul 
1930a07bd003SBill Paul 	return (0);
1931a07bd003SBill Paul }
1932a07bd003SBill Paul 
1933a07bd003SBill Paul /*
1934a07bd003SBill Paul  * Main transmit routine.
1935a07bd003SBill Paul  */
1936a07bd003SBill Paul 
1937a07bd003SBill Paul static void
19386afe22a8SPyun YongHyeon vge_start(struct ifnet *ifp)
1939a07bd003SBill Paul {
1940a07bd003SBill Paul 	struct vge_softc *sc;
194167e1dfa7SJohn Baldwin 
194267e1dfa7SJohn Baldwin 	sc = ifp->if_softc;
194367e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
194467e1dfa7SJohn Baldwin 	vge_start_locked(ifp);
194567e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
194667e1dfa7SJohn Baldwin }
194767e1dfa7SJohn Baldwin 
1948410f4c60SPyun YongHyeon 
194967e1dfa7SJohn Baldwin static void
19506afe22a8SPyun YongHyeon vge_start_locked(struct ifnet *ifp)
195167e1dfa7SJohn Baldwin {
195267e1dfa7SJohn Baldwin 	struct vge_softc *sc;
1953410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1954410f4c60SPyun YongHyeon 	struct mbuf *m_head;
1955410f4c60SPyun YongHyeon 	int enq, idx;
1956a07bd003SBill Paul 
1957a07bd003SBill Paul 	sc = ifp->if_softc;
1958410f4c60SPyun YongHyeon 
195967e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
1960a07bd003SBill Paul 
19614d7235ddSPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_LINK) == 0 ||
1962410f4c60SPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1963410f4c60SPyun YongHyeon 	    IFF_DRV_RUNNING)
1964a07bd003SBill Paul 		return;
1965a07bd003SBill Paul 
1966410f4c60SPyun YongHyeon 	idx = sc->vge_cdata.vge_tx_prodidx;
1967410f4c60SPyun YongHyeon 	VGE_TX_DESC_DEC(idx);
1968410f4c60SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
1969410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_cnt < VGE_TX_DESC_CNT - 1; ) {
1970a07bd003SBill Paul 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1971a07bd003SBill Paul 		if (m_head == NULL)
1972a07bd003SBill Paul 			break;
1973410f4c60SPyun YongHyeon 		/*
1974410f4c60SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
1975410f4c60SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
1976410f4c60SPyun YongHyeon 		 * for the NIC to drain the ring.
1977410f4c60SPyun YongHyeon 		 */
1978410f4c60SPyun YongHyeon 		if (vge_encap(sc, &m_head)) {
1979410f4c60SPyun YongHyeon 			if (m_head == NULL)
1980410f4c60SPyun YongHyeon 				break;
1981a07bd003SBill Paul 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
198213f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1983a07bd003SBill Paul 			break;
1984a07bd003SBill Paul 		}
1985a07bd003SBill Paul 
1986410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[idx];
1987410f4c60SPyun YongHyeon 		txd->tx_desc->vge_frag[0].vge_addrhi |= htole32(VGE_TXDESC_Q);
1988a07bd003SBill Paul 		VGE_TX_DESC_INC(idx);
1989a07bd003SBill Paul 
1990410f4c60SPyun YongHyeon 		enq++;
1991a07bd003SBill Paul 		/*
1992a07bd003SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
1993a07bd003SBill Paul 		 * to him.
1994a07bd003SBill Paul 		 */
199559a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
1996a07bd003SBill Paul 	}
1997a07bd003SBill Paul 
1998410f4c60SPyun YongHyeon 	if (enq > 0) {
1999410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
2000410f4c60SPyun YongHyeon 		    sc->vge_cdata.vge_tx_ring_map,
2001410f4c60SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2002a07bd003SBill Paul 		/* Issue a transmit command. */
2003a07bd003SBill Paul 		CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0);
2004a07bd003SBill Paul 		/*
2005a07bd003SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
2006a07bd003SBill Paul 		 */
200767e1dfa7SJohn Baldwin 		sc->vge_timer = 5;
2008410f4c60SPyun YongHyeon 	}
2009a07bd003SBill Paul }
2010a07bd003SBill Paul 
2011a07bd003SBill Paul static void
20126afe22a8SPyun YongHyeon vge_init(void *xsc)
2013a07bd003SBill Paul {
2014a07bd003SBill Paul 	struct vge_softc *sc = xsc;
201567e1dfa7SJohn Baldwin 
201667e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
201767e1dfa7SJohn Baldwin 	vge_init_locked(sc);
201867e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
201967e1dfa7SJohn Baldwin }
202067e1dfa7SJohn Baldwin 
202167e1dfa7SJohn Baldwin static void
202267e1dfa7SJohn Baldwin vge_init_locked(struct vge_softc *sc)
202367e1dfa7SJohn Baldwin {
2024fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->vge_ifp;
2025410f4c60SPyun YongHyeon 	int error, i;
2026a07bd003SBill Paul 
202767e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
2028a07bd003SBill Paul 
2029410f4c60SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2030410f4c60SPyun YongHyeon 		return;
2031410f4c60SPyun YongHyeon 
2032a07bd003SBill Paul 	/*
2033a07bd003SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2034a07bd003SBill Paul 	 */
2035a07bd003SBill Paul 	vge_stop(sc);
2036a07bd003SBill Paul 	vge_reset(sc);
2037471ad1d0SPyun YongHyeon 	vge_miipoll_start(sc);
2038a07bd003SBill Paul 
2039a07bd003SBill Paul 	/*
2040a07bd003SBill Paul 	 * Initialize the RX and TX descriptors and mbufs.
2041a07bd003SBill Paul 	 */
2042a07bd003SBill Paul 
2043410f4c60SPyun YongHyeon 	error = vge_rx_list_init(sc);
2044410f4c60SPyun YongHyeon 	if (error != 0) {
2045410f4c60SPyun YongHyeon                 device_printf(sc->vge_dev, "no memory for Rx buffers.\n");
2046410f4c60SPyun YongHyeon                 return;
2047410f4c60SPyun YongHyeon 	}
2048a07bd003SBill Paul 	vge_tx_list_init(sc);
20497129fb20SPyun YongHyeon 	/* Clear MAC statistics. */
20507129fb20SPyun YongHyeon 	vge_stats_clear(sc);
2051a07bd003SBill Paul 	/* Set our station address */
2052a07bd003SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
20534a0d6638SRuslan Ermilov 		CSR_WRITE_1(sc, VGE_PAR0 + i, IF_LLADDR(sc->vge_ifp)[i]);
2054a07bd003SBill Paul 
2055a07bd003SBill Paul 	/*
2056a07bd003SBill Paul 	 * Set receive FIFO threshold. Also allow transmission and
2057a07bd003SBill Paul 	 * reception of VLAN tagged frames.
2058a07bd003SBill Paul 	 */
2059a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT);
206038aa43c5SPyun YongHyeon 	CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES);
2061a07bd003SBill Paul 
2062a07bd003SBill Paul 	/* Set DMA burst length */
2063a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN);
2064a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128);
2065a07bd003SBill Paul 
2066a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK);
2067a07bd003SBill Paul 
2068a07bd003SBill Paul 	/* Set collision backoff algorithm */
2069a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM|
2070a07bd003SBill Paul 	    VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT);
2071a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET);
2072a07bd003SBill Paul 
2073a07bd003SBill Paul 	/* Disable LPSEL field in priority resolution */
2074a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS);
2075a07bd003SBill Paul 
2076a07bd003SBill Paul 	/*
2077a07bd003SBill Paul 	 * Load the addresses of the DMA queues into the chip.
2078a07bd003SBill Paul 	 * Note that we only use one transmit queue.
2079a07bd003SBill Paul 	 */
2080a07bd003SBill Paul 
2081410f4c60SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_TXDESC_HIADDR,
2082410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr));
2083a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0,
2084410f4c60SPyun YongHyeon 	    VGE_ADDR_LO(sc->vge_rdata.vge_tx_ring_paddr));
2085a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1);
2086a07bd003SBill Paul 
2087a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO,
2088410f4c60SPyun YongHyeon 	    VGE_ADDR_LO(sc->vge_rdata.vge_rx_ring_paddr));
2089a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1);
2090a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT);
2091a07bd003SBill Paul 
20923b2b8afbSPyun YongHyeon 	/* Configure interrupt moderation. */
20933b2b8afbSPyun YongHyeon 	vge_intr_holdoff(sc);
20943b2b8afbSPyun YongHyeon 
2095a07bd003SBill Paul 	/* Enable and wake up the RX descriptor queue */
2096a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
2097a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
2098a07bd003SBill Paul 
2099a07bd003SBill Paul 	/* Enable the TX descriptor queue */
2100a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0);
2101a07bd003SBill Paul 
2102a07bd003SBill Paul 	/* Init the cam filter. */
2103a07bd003SBill Paul 	vge_cam_clear(sc);
2104a07bd003SBill Paul 
21055f07fd19SPyun YongHyeon 	/* Set up receiver filter. */
21065f07fd19SPyun YongHyeon 	vge_rxfilter(sc);
210738aa43c5SPyun YongHyeon 	vge_setvlan(sc);
2108a07bd003SBill Paul 
210917ff418dSPyun YongHyeon 	/* Initialize pause timer. */
211017ff418dSPyun YongHyeon 	CSR_WRITE_2(sc, VGE_TX_PAUSE_TIMER, 0xFFFF);
211117ff418dSPyun YongHyeon 	/*
211217ff418dSPyun YongHyeon 	 * Initialize flow control parameters.
211317ff418dSPyun YongHyeon 	 *  TX XON high threshold : 48
211417ff418dSPyun YongHyeon 	 *  TX pause low threshold : 24
211517ff418dSPyun YongHyeon 	 *  Disable hald-duplex flow control
211617ff418dSPyun YongHyeon 	 */
211717ff418dSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CRC2, 0xFF);
211817ff418dSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CRS2, VGE_CR2_XON_ENABLE | 0x0B);
2119a07bd003SBill Paul 
2120a07bd003SBill Paul 	/* Enable jumbo frame reception (if desired) */
2121a07bd003SBill Paul 
2122a07bd003SBill Paul 	/* Start the MAC. */
2123a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP);
2124a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL);
2125a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS0,
2126a07bd003SBill Paul 	    VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START);
2127a07bd003SBill Paul 
2128a07bd003SBill Paul #ifdef DEVICE_POLLING
2129a07bd003SBill Paul 	/*
2130a3f4b452SPyun YongHyeon 	 * Disable interrupts except link state change if we are polling.
2131a07bd003SBill Paul 	 */
213240929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
2133a3f4b452SPyun YongHyeon 		CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS_POLLING);
2134a07bd003SBill Paul 	} else	/* otherwise ... */
213540929967SGleb Smirnoff #endif
2136a07bd003SBill Paul 	{
2137a07bd003SBill Paul 	/*
2138a07bd003SBill Paul 	 * Enable interrupts.
2139a07bd003SBill Paul 	 */
2140a07bd003SBill Paul 		CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
2141a3f4b452SPyun YongHyeon 	}
2142610dfa93SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2143a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
2144a07bd003SBill Paul 
21454d7235ddSPyun YongHyeon 	sc->vge_flags &= ~VGE_FLAG_LINK;
214666c6108dSPyun YongHyeon 	vge_ifmedia_upd_locked(sc);
2147a07bd003SBill Paul 
214813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
214913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
215067e1dfa7SJohn Baldwin 	callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
2151a07bd003SBill Paul }
2152a07bd003SBill Paul 
2153a07bd003SBill Paul /*
2154a07bd003SBill Paul  * Set media options.
2155a07bd003SBill Paul  */
2156a07bd003SBill Paul static int
21576afe22a8SPyun YongHyeon vge_ifmedia_upd(struct ifnet *ifp)
2158a07bd003SBill Paul {
2159a07bd003SBill Paul 	struct vge_softc *sc;
21606f530983SPyun YongHyeon 	int error;
2161a07bd003SBill Paul 
2162a07bd003SBill Paul 	sc = ifp->if_softc;
2163592777f6SMichael Reifenberger 	VGE_LOCK(sc);
216466c6108dSPyun YongHyeon 	error = vge_ifmedia_upd_locked(sc);
2165592777f6SMichael Reifenberger 	VGE_UNLOCK(sc);
2166a07bd003SBill Paul 
21676f530983SPyun YongHyeon 	return (error);
2168a07bd003SBill Paul }
2169a07bd003SBill Paul 
217066c6108dSPyun YongHyeon static int
217166c6108dSPyun YongHyeon vge_ifmedia_upd_locked(struct vge_softc *sc)
217266c6108dSPyun YongHyeon {
217366c6108dSPyun YongHyeon 	struct mii_data *mii;
217466c6108dSPyun YongHyeon 	struct mii_softc *miisc;
217566c6108dSPyun YongHyeon 	int error;
217666c6108dSPyun YongHyeon 
217766c6108dSPyun YongHyeon 	mii = device_get_softc(sc->vge_miibus);
217866c6108dSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
217966c6108dSPyun YongHyeon 		PHY_RESET(miisc);
218066c6108dSPyun YongHyeon 	vge_setmedia(sc);
218166c6108dSPyun YongHyeon 	error = mii_mediachg(mii);
218266c6108dSPyun YongHyeon 
218366c6108dSPyun YongHyeon 	return (error);
218466c6108dSPyun YongHyeon }
218566c6108dSPyun YongHyeon 
2186a07bd003SBill Paul /*
2187a07bd003SBill Paul  * Report current media status.
2188a07bd003SBill Paul  */
2189a07bd003SBill Paul static void
21906afe22a8SPyun YongHyeon vge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2191a07bd003SBill Paul {
2192a07bd003SBill Paul 	struct vge_softc *sc;
2193a07bd003SBill Paul 	struct mii_data *mii;
2194a07bd003SBill Paul 
2195a07bd003SBill Paul 	sc = ifp->if_softc;
2196a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2197a07bd003SBill Paul 
219867e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
21995f26dcd8SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
22005f26dcd8SPyun YongHyeon 		VGE_UNLOCK(sc);
22015f26dcd8SPyun YongHyeon 		return;
22025f26dcd8SPyun YongHyeon 	}
2203a07bd003SBill Paul 	mii_pollstat(mii);
2204a07bd003SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
2205a07bd003SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
220657c81d92SPyun YongHyeon 	VGE_UNLOCK(sc);
2207a07bd003SBill Paul }
2208a07bd003SBill Paul 
2209a07bd003SBill Paul static void
221066c6108dSPyun YongHyeon vge_setmedia(struct vge_softc *sc)
2211a07bd003SBill Paul {
2212a07bd003SBill Paul 	struct mii_data *mii;
2213a07bd003SBill Paul 	struct ifmedia_entry *ife;
2214a07bd003SBill Paul 
2215a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2216a07bd003SBill Paul 	ife = mii->mii_media.ifm_cur;
2217a07bd003SBill Paul 
2218a07bd003SBill Paul 	/*
2219a07bd003SBill Paul 	 * If the user manually selects a media mode, we need to turn
2220a07bd003SBill Paul 	 * on the forced MAC mode bit in the DIAGCTL register. If the
2221a07bd003SBill Paul 	 * user happens to choose a full duplex mode, we also need to
2222a07bd003SBill Paul 	 * set the 'force full duplex' bit. This applies only to
2223a07bd003SBill Paul 	 * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC
2224a07bd003SBill Paul 	 * mode is disabled, and in 1000baseT mode, full duplex is
2225a07bd003SBill Paul 	 * always implied, so we turn on the forced mode bit but leave
2226a07bd003SBill Paul 	 * the FDX bit cleared.
2227a07bd003SBill Paul 	 */
2228a07bd003SBill Paul 
2229a07bd003SBill Paul 	switch (IFM_SUBTYPE(ife->ifm_media)) {
2230a07bd003SBill Paul 	case IFM_AUTO:
2231a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2232a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2233a07bd003SBill Paul 		break;
2234a07bd003SBill Paul 	case IFM_1000_T:
2235a07bd003SBill Paul 		CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2236a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2237a07bd003SBill Paul 		break;
2238a07bd003SBill Paul 	case IFM_100_TX:
2239a07bd003SBill Paul 	case IFM_10_T:
2240a07bd003SBill Paul 		CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2241a07bd003SBill Paul 		if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
2242a07bd003SBill Paul 			CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2243a07bd003SBill Paul 		} else {
2244a07bd003SBill Paul 			CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2245a07bd003SBill Paul 		}
2246a07bd003SBill Paul 		break;
2247a07bd003SBill Paul 	default:
224866c6108dSPyun YongHyeon 		device_printf(sc->vge_dev, "unknown media type: %x\n",
2249a07bd003SBill Paul 		    IFM_SUBTYPE(ife->ifm_media));
2250a07bd003SBill Paul 		break;
2251a07bd003SBill Paul 	}
2252a07bd003SBill Paul }
2253a07bd003SBill Paul 
2254a07bd003SBill Paul static int
22556afe22a8SPyun YongHyeon vge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2256a07bd003SBill Paul {
2257a07bd003SBill Paul 	struct vge_softc *sc = ifp->if_softc;
2258a07bd003SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
2259a07bd003SBill Paul 	struct mii_data *mii;
226038aa43c5SPyun YongHyeon 	int error = 0, mask;
2261a07bd003SBill Paul 
2262a07bd003SBill Paul 	switch (command) {
2263a07bd003SBill Paul 	case SIOCSIFMTU:
226433a0d70bSPyun YongHyeon 		VGE_LOCK(sc);
226533a0d70bSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > VGE_JUMBO_MTU)
2266a07bd003SBill Paul 			error = EINVAL;
226733a0d70bSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
226833a0d70bSPyun YongHyeon 			if (ifr->ifr_mtu > ETHERMTU &&
226933a0d70bSPyun YongHyeon 			    (sc->vge_flags & VGE_FLAG_JUMBO) == 0)
227033a0d70bSPyun YongHyeon 				error = EINVAL;
227133a0d70bSPyun YongHyeon 			else
2272a07bd003SBill Paul 				ifp->if_mtu = ifr->ifr_mtu;
227333a0d70bSPyun YongHyeon 		}
227433a0d70bSPyun YongHyeon 		VGE_UNLOCK(sc);
2275a07bd003SBill Paul 		break;
2276a07bd003SBill Paul 	case SIOCSIFFLAGS:
227767e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
22785f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
22795f07fd19SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
22805f07fd19SPyun YongHyeon 			    ((ifp->if_flags ^ sc->vge_if_flags) &
22815f07fd19SPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
22825f07fd19SPyun YongHyeon 				vge_rxfilter(sc);
22835f07fd19SPyun YongHyeon 			else
228467e1dfa7SJohn Baldwin 				vge_init_locked(sc);
22855f07fd19SPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2286a07bd003SBill Paul 			vge_stop(sc);
2287a07bd003SBill Paul 		sc->vge_if_flags = ifp->if_flags;
228867e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
2289a07bd003SBill Paul 		break;
2290a07bd003SBill Paul 	case SIOCADDMULTI:
2291a07bd003SBill Paul 	case SIOCDELMULTI:
229267e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
2293410f4c60SPyun YongHyeon 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
22945f07fd19SPyun YongHyeon 			vge_rxfilter(sc);
229567e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
2296a07bd003SBill Paul 		break;
2297a07bd003SBill Paul 	case SIOCGIFMEDIA:
2298a07bd003SBill Paul 	case SIOCSIFMEDIA:
2299a07bd003SBill Paul 		mii = device_get_softc(sc->vge_miibus);
2300a07bd003SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2301a07bd003SBill Paul 		break;
2302a07bd003SBill Paul 	case SIOCSIFCAP:
230338aa43c5SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
230440929967SGleb Smirnoff #ifdef DEVICE_POLLING
230540929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
230640929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
230740929967SGleb Smirnoff 				error = ether_poll_register(vge_poll, ifp);
230840929967SGleb Smirnoff 				if (error)
230940929967SGleb Smirnoff 					return (error);
231040929967SGleb Smirnoff 				VGE_LOCK(sc);
231140929967SGleb Smirnoff 					/* Disable interrupts */
2312a3f4b452SPyun YongHyeon 				CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS_POLLING);
2313a3f4b452SPyun YongHyeon 				CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2314a3f4b452SPyun YongHyeon 				CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
231540929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
231640929967SGleb Smirnoff 				VGE_UNLOCK(sc);
231740929967SGleb Smirnoff 			} else {
231840929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
231940929967SGleb Smirnoff 				/* Enable interrupts. */
232040929967SGleb Smirnoff 				VGE_LOCK(sc);
232140929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
232240929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
232340929967SGleb Smirnoff 				CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
232440929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
232540929967SGleb Smirnoff 				VGE_UNLOCK(sc);
232640929967SGleb Smirnoff 			}
232740929967SGleb Smirnoff 		}
232840929967SGleb Smirnoff #endif /* DEVICE_POLLING */
232967e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
233020f9ef43SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
233120f9ef43SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
233220f9ef43SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
233320f9ef43SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
233420f9ef43SPyun YongHyeon 				ifp->if_hwassist |= VGE_CSUM_FEATURES;
2335a07bd003SBill Paul 			else
233620f9ef43SPyun YongHyeon 				ifp->if_hwassist &= ~VGE_CSUM_FEATURES;
233740929967SGleb Smirnoff 		}
233820f9ef43SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
233920f9ef43SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
234020f9ef43SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
23417fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_UCAST) != 0 &&
23427fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_UCAST) != 0)
23437fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_UCAST;
23447fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
23457fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
23467fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
23477fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
23487fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
23497fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
235038aa43c5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
235138aa43c5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
235238aa43c5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
235338aa43c5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
235438aa43c5SPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
235538aa43c5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
235638aa43c5SPyun YongHyeon 			vge_setvlan(sc);
235740929967SGleb Smirnoff 		}
235838aa43c5SPyun YongHyeon 		VGE_UNLOCK(sc);
235938aa43c5SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2360a07bd003SBill Paul 		break;
2361a07bd003SBill Paul 	default:
2362a07bd003SBill Paul 		error = ether_ioctl(ifp, command, data);
2363a07bd003SBill Paul 		break;
2364a07bd003SBill Paul 	}
2365a07bd003SBill Paul 
2366a07bd003SBill Paul 	return (error);
2367a07bd003SBill Paul }
2368a07bd003SBill Paul 
2369a07bd003SBill Paul static void
237067e1dfa7SJohn Baldwin vge_watchdog(void *arg)
2371a07bd003SBill Paul {
2372a07bd003SBill Paul 	struct vge_softc *sc;
237367e1dfa7SJohn Baldwin 	struct ifnet *ifp;
2374a07bd003SBill Paul 
237567e1dfa7SJohn Baldwin 	sc = arg;
237667e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
23777129fb20SPyun YongHyeon 	vge_stats_update(sc);
237867e1dfa7SJohn Baldwin 	callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
237967e1dfa7SJohn Baldwin 	if (sc->vge_timer == 0 || --sc->vge_timer > 0)
238067e1dfa7SJohn Baldwin 		return;
238167e1dfa7SJohn Baldwin 
238267e1dfa7SJohn Baldwin 	ifp = sc->vge_ifp;
2383f1b21184SJohn Baldwin 	if_printf(ifp, "watchdog timeout\n");
2384a07bd003SBill Paul 	ifp->if_oerrors++;
2385a07bd003SBill Paul 
2386a07bd003SBill Paul 	vge_txeof(sc);
2387410f4c60SPyun YongHyeon 	vge_rxeof(sc, VGE_RX_DESC_CNT);
2388a07bd003SBill Paul 
2389410f4c60SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
239067e1dfa7SJohn Baldwin 	vge_init_locked(sc);
2391a07bd003SBill Paul }
2392a07bd003SBill Paul 
2393a07bd003SBill Paul /*
2394a07bd003SBill Paul  * Stop the adapter and free any mbufs allocated to the
2395a07bd003SBill Paul  * RX and TX lists.
2396a07bd003SBill Paul  */
2397a07bd003SBill Paul static void
23986afe22a8SPyun YongHyeon vge_stop(struct vge_softc *sc)
2399a07bd003SBill Paul {
2400a07bd003SBill Paul 	struct ifnet *ifp;
2401a07bd003SBill Paul 
240267e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
2403fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
240467e1dfa7SJohn Baldwin 	sc->vge_timer = 0;
240567e1dfa7SJohn Baldwin 	callout_stop(&sc->vge_watchdog);
2406a07bd003SBill Paul 
240713f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2408a07bd003SBill Paul 
2409a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
2410a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP);
2411a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2412a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF);
2413a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF);
2414a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0);
2415a07bd003SBill Paul 
24167129fb20SPyun YongHyeon 	vge_stats_update(sc);
2417410f4c60SPyun YongHyeon 	VGE_CHAIN_RESET(sc);
2418410f4c60SPyun YongHyeon 	vge_txeof(sc);
2419410f4c60SPyun YongHyeon 	vge_freebufs(sc);
2420a07bd003SBill Paul }
2421a07bd003SBill Paul 
2422a07bd003SBill Paul /*
2423a07bd003SBill Paul  * Device suspend routine.  Stop the interface and save some PCI
2424a07bd003SBill Paul  * settings in case the BIOS doesn't restore them properly on
2425a07bd003SBill Paul  * resume.
2426a07bd003SBill Paul  */
2427a07bd003SBill Paul static int
24286afe22a8SPyun YongHyeon vge_suspend(device_t dev)
2429a07bd003SBill Paul {
2430a07bd003SBill Paul 	struct vge_softc *sc;
2431a07bd003SBill Paul 
2432a07bd003SBill Paul 	sc = device_get_softc(dev);
2433a07bd003SBill Paul 
243467e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
2435a07bd003SBill Paul 	vge_stop(sc);
24367fc94bc4SPyun YongHyeon 	vge_setwol(sc);
2437a931e549SPyun YongHyeon 	sc->vge_flags |= VGE_FLAG_SUSPENDED;
243867e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2439a07bd003SBill Paul 
2440a07bd003SBill Paul 	return (0);
2441a07bd003SBill Paul }
2442a07bd003SBill Paul 
2443a07bd003SBill Paul /*
2444a07bd003SBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
2445a07bd003SBill Paul  * doesn't, re-enable busmastering, and restart the interface if
2446a07bd003SBill Paul  * appropriate.
2447a07bd003SBill Paul  */
2448a07bd003SBill Paul static int
24496afe22a8SPyun YongHyeon vge_resume(device_t dev)
2450a07bd003SBill Paul {
2451a07bd003SBill Paul 	struct vge_softc *sc;
2452a07bd003SBill Paul 	struct ifnet *ifp;
24537fc94bc4SPyun YongHyeon 	uint16_t pmstat;
2454a07bd003SBill Paul 
2455a07bd003SBill Paul 	sc = device_get_softc(dev);
245667e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
24577fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0) {
24587fc94bc4SPyun YongHyeon 		/* Disable PME and clear PME status. */
24597fc94bc4SPyun YongHyeon 		pmstat = pci_read_config(sc->vge_dev,
24607fc94bc4SPyun YongHyeon 		    sc->vge_pmcap + PCIR_POWER_STATUS, 2);
24617fc94bc4SPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
24627fc94bc4SPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
24637fc94bc4SPyun YongHyeon 			pci_write_config(sc->vge_dev,
24647fc94bc4SPyun YongHyeon 			    sc->vge_pmcap + PCIR_POWER_STATUS, pmstat, 2);
24657fc94bc4SPyun YongHyeon 		}
24667fc94bc4SPyun YongHyeon 	}
24677fc94bc4SPyun YongHyeon 	vge_clrwol(sc);
24687fc94bc4SPyun YongHyeon 	/* Restart MII auto-polling. */
24697fc94bc4SPyun YongHyeon 	vge_miipoll_start(sc);
24707fc94bc4SPyun YongHyeon 	ifp = sc->vge_ifp;
24717fc94bc4SPyun YongHyeon 	/* Reinitialize interface if necessary. */
24727fc94bc4SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2473410f4c60SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
247467e1dfa7SJohn Baldwin 		vge_init_locked(sc);
2475410f4c60SPyun YongHyeon 	}
2476a931e549SPyun YongHyeon 	sc->vge_flags &= ~VGE_FLAG_SUSPENDED;
247767e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2478a07bd003SBill Paul 
2479a07bd003SBill Paul 	return (0);
2480a07bd003SBill Paul }
2481a07bd003SBill Paul 
2482a07bd003SBill Paul /*
2483a07bd003SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
2484a07bd003SBill Paul  * get confused by errant DMAs when rebooting.
2485a07bd003SBill Paul  */
24866a087a87SPyun YongHyeon static int
24876afe22a8SPyun YongHyeon vge_shutdown(device_t dev)
2488a07bd003SBill Paul {
2489a07bd003SBill Paul 
24907fc94bc4SPyun YongHyeon 	return (vge_suspend(dev));
2491a07bd003SBill Paul }
24927129fb20SPyun YongHyeon 
24937129fb20SPyun YongHyeon #define	VGE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
24947129fb20SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
24957129fb20SPyun YongHyeon 
24967129fb20SPyun YongHyeon static void
24977129fb20SPyun YongHyeon vge_sysctl_node(struct vge_softc *sc)
24987129fb20SPyun YongHyeon {
24997129fb20SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
25007129fb20SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
25017129fb20SPyun YongHyeon 	struct sysctl_oid *tree;
25027129fb20SPyun YongHyeon 	struct vge_hw_stats *stats;
25037129fb20SPyun YongHyeon 
25047129fb20SPyun YongHyeon 	stats = &sc->vge_stats;
25057129fb20SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->vge_dev);
25067129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->vge_dev));
25073b2b8afbSPyun YongHyeon 
25083b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "int_holdoff",
25093b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_int_holdoff, 0, "interrupt holdoff");
25103b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "rx_coal_pkt",
25113b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_rx_coal_pkt, 0, "rx coalescing packet");
25123b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "tx_coal_pkt",
25133b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_tx_coal_pkt, 0, "tx coalescing packet");
25143b2b8afbSPyun YongHyeon 
25153b2b8afbSPyun YongHyeon 	/* Pull in device tunables. */
25163b2b8afbSPyun YongHyeon 	sc->vge_int_holdoff = VGE_INT_HOLDOFF_DEFAULT;
25173b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
25183b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "int_holdoff", &sc->vge_int_holdoff);
25193b2b8afbSPyun YongHyeon 	sc->vge_rx_coal_pkt = VGE_RX_COAL_PKT_DEFAULT;
25203b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
25213b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "rx_coal_pkt", &sc->vge_rx_coal_pkt);
25223b2b8afbSPyun YongHyeon 	sc->vge_tx_coal_pkt = VGE_TX_COAL_PKT_DEFAULT;
25233b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
25243b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "tx_coal_pkt", &sc->vge_tx_coal_pkt);
25253b2b8afbSPyun YongHyeon 
25267129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
25277129fb20SPyun YongHyeon 	    NULL, "VGE statistics");
25287129fb20SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
25297129fb20SPyun YongHyeon 
25307129fb20SPyun YongHyeon 	/* Rx statistics. */
25317129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
25327129fb20SPyun YongHyeon 	    NULL, "RX MAC statistics");
25337129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
25347129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames",
25357129fb20SPyun YongHyeon 	    &stats->rx_frames, "frames");
25367129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
25377129fb20SPyun YongHyeon 	    &stats->rx_good_frames, "Good frames");
25387129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
25397129fb20SPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
25407129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "runts",
25417129fb20SPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
25427129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "runts_errs",
25437129fb20SPyun YongHyeon 	    &stats->rx_runts_errs, "Too short frames with errors");
25447129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
25457129fb20SPyun YongHyeon 	    &stats->rx_pkts_64, "64 bytes frames");
25467129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
25477129fb20SPyun YongHyeon 	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
25487129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
25497129fb20SPyun YongHyeon 	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
25507129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
25517129fb20SPyun YongHyeon 	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
25527129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
25537129fb20SPyun YongHyeon 	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
25547129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
25557129fb20SPyun YongHyeon 	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
25567129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
25577129fb20SPyun YongHyeon 	    &stats->rx_pkts_1519_max, "1519 to max frames");
25587129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max_errs",
25597129fb20SPyun YongHyeon 	    &stats->rx_pkts_1519_max_errs, "1519 to max frames with error");
25607129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
25617129fb20SPyun YongHyeon 	    &stats->rx_jumbos, "Jumbo frames");
25627129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "crcerrs",
25637129fb20SPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
25647129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
25657129fb20SPyun YongHyeon 	    &stats->rx_pause_frames, "CRC errors");
25667129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
25677129fb20SPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
25687129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "nobufs",
25697129fb20SPyun YongHyeon 	    &stats->rx_nobufs, "Frames with no buffer event");
25707129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "sym_errs",
25717129fb20SPyun YongHyeon 	    &stats->rx_symerrs, "Frames with symbol errors");
25727129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
25737129fb20SPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
25747129fb20SPyun YongHyeon 
25757129fb20SPyun YongHyeon 	/* Tx statistics. */
25767129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
25777129fb20SPyun YongHyeon 	    NULL, "TX MAC statistics");
25787129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
25797129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
25807129fb20SPyun YongHyeon 	    &stats->tx_good_frames, "Good frames");
25817129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
25827129fb20SPyun YongHyeon 	    &stats->tx_pkts_64, "64 bytes frames");
25837129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
25847129fb20SPyun YongHyeon 	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
25857129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
25867129fb20SPyun YongHyeon 	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
25877129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
25887129fb20SPyun YongHyeon 	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
25897129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
25907129fb20SPyun YongHyeon 	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
25917129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
25927129fb20SPyun YongHyeon 	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
25937129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
25947129fb20SPyun YongHyeon 	    &stats->tx_jumbos, "Jumbo frames");
25957129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "colls",
25967129fb20SPyun YongHyeon 	    &stats->tx_colls, "Collisions");
25977129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
25987129fb20SPyun YongHyeon 	    &stats->tx_latecolls, "Late collisions");
25997129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
26007129fb20SPyun YongHyeon 	    &stats->tx_pause, "Pause frames");
26017129fb20SPyun YongHyeon #ifdef VGE_ENABLE_SQEERR
26027129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "sqeerrs",
26037129fb20SPyun YongHyeon 	    &stats->tx_sqeerrs, "SQE errors");
26047129fb20SPyun YongHyeon #endif
26057129fb20SPyun YongHyeon 	/* Clear MAC statistics. */
26067129fb20SPyun YongHyeon 	vge_stats_clear(sc);
26077129fb20SPyun YongHyeon }
26087129fb20SPyun YongHyeon 
26097129fb20SPyun YongHyeon #undef	VGE_SYSCTL_STAT_ADD32
26107129fb20SPyun YongHyeon 
26117129fb20SPyun YongHyeon static void
26127129fb20SPyun YongHyeon vge_stats_clear(struct vge_softc *sc)
26137129fb20SPyun YongHyeon {
26147129fb20SPyun YongHyeon 	int i;
26157129fb20SPyun YongHyeon 
26167129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26177129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FREEZE);
26187129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26197129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_CLR);
26207129fb20SPyun YongHyeon 	for (i = VGE_TIMEOUT; i > 0; i--) {
26217129fb20SPyun YongHyeon 		DELAY(1);
26227129fb20SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_CLR) == 0)
26237129fb20SPyun YongHyeon 			break;
26247129fb20SPyun YongHyeon 	}
26257129fb20SPyun YongHyeon 	if (i == 0)
26267129fb20SPyun YongHyeon 		device_printf(sc->vge_dev, "MIB clear timed out!\n");
26277129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR, CSR_READ_1(sc, VGE_MIBCSR) &
26287129fb20SPyun YongHyeon 	    ~VGE_MIBCSR_FREEZE);
26297129fb20SPyun YongHyeon }
26307129fb20SPyun YongHyeon 
26317129fb20SPyun YongHyeon static void
26327129fb20SPyun YongHyeon vge_stats_update(struct vge_softc *sc)
26337129fb20SPyun YongHyeon {
26347129fb20SPyun YongHyeon 	struct vge_hw_stats *stats;
26357129fb20SPyun YongHyeon 	struct ifnet *ifp;
26367129fb20SPyun YongHyeon 	uint32_t mib[VGE_MIB_CNT], val;
26377129fb20SPyun YongHyeon 	int i;
26387129fb20SPyun YongHyeon 
26397129fb20SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
26407129fb20SPyun YongHyeon 
26417129fb20SPyun YongHyeon 	stats = &sc->vge_stats;
26427129fb20SPyun YongHyeon 	ifp = sc->vge_ifp;
26437129fb20SPyun YongHyeon 
26447129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26457129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FLUSH);
26467129fb20SPyun YongHyeon 	for (i = VGE_TIMEOUT; i > 0; i--) {
26477129fb20SPyun YongHyeon 		DELAY(1);
26487129fb20SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_FLUSH) == 0)
26497129fb20SPyun YongHyeon 			break;
26507129fb20SPyun YongHyeon 	}
26517129fb20SPyun YongHyeon 	if (i == 0) {
26527129fb20SPyun YongHyeon 		device_printf(sc->vge_dev, "MIB counter dump timed out!\n");
26537129fb20SPyun YongHyeon 		vge_stats_clear(sc);
26547129fb20SPyun YongHyeon 		return;
26557129fb20SPyun YongHyeon 	}
26567129fb20SPyun YongHyeon 
26577129fb20SPyun YongHyeon 	bzero(mib, sizeof(mib));
26587129fb20SPyun YongHyeon reset_idx:
26597129fb20SPyun YongHyeon 	/* Set MIB read index to 0. */
26607129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26617129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_RINI);
26627129fb20SPyun YongHyeon 	for (i = 0; i < VGE_MIB_CNT; i++) {
26637129fb20SPyun YongHyeon 		val = CSR_READ_4(sc, VGE_MIBDATA);
26647129fb20SPyun YongHyeon 		if (i != VGE_MIB_DATA_IDX(val)) {
26657129fb20SPyun YongHyeon 			/* Reading interrupted. */
26667129fb20SPyun YongHyeon 			goto reset_idx;
26677129fb20SPyun YongHyeon 		}
26687129fb20SPyun YongHyeon 		mib[i] = val & VGE_MIB_DATA_MASK;
26697129fb20SPyun YongHyeon 	}
26707129fb20SPyun YongHyeon 
26717129fb20SPyun YongHyeon 	/* Rx stats. */
26727129fb20SPyun YongHyeon 	stats->rx_frames += mib[VGE_MIB_RX_FRAMES];
26737129fb20SPyun YongHyeon 	stats->rx_good_frames += mib[VGE_MIB_RX_GOOD_FRAMES];
26747129fb20SPyun YongHyeon 	stats->rx_fifo_oflows += mib[VGE_MIB_RX_FIFO_OVERRUNS];
26757129fb20SPyun YongHyeon 	stats->rx_runts += mib[VGE_MIB_RX_RUNTS];
26767129fb20SPyun YongHyeon 	stats->rx_runts_errs += mib[VGE_MIB_RX_RUNTS_ERRS];
26777129fb20SPyun YongHyeon 	stats->rx_pkts_64 += mib[VGE_MIB_RX_PKTS_64];
26787129fb20SPyun YongHyeon 	stats->rx_pkts_65_127 += mib[VGE_MIB_RX_PKTS_65_127];
26797129fb20SPyun YongHyeon 	stats->rx_pkts_128_255 += mib[VGE_MIB_RX_PKTS_128_255];
26807129fb20SPyun YongHyeon 	stats->rx_pkts_256_511 += mib[VGE_MIB_RX_PKTS_256_511];
26817129fb20SPyun YongHyeon 	stats->rx_pkts_512_1023 += mib[VGE_MIB_RX_PKTS_512_1023];
26827129fb20SPyun YongHyeon 	stats->rx_pkts_1024_1518 += mib[VGE_MIB_RX_PKTS_1024_1518];
26837129fb20SPyun YongHyeon 	stats->rx_pkts_1519_max += mib[VGE_MIB_RX_PKTS_1519_MAX];
26847129fb20SPyun YongHyeon 	stats->rx_pkts_1519_max_errs += mib[VGE_MIB_RX_PKTS_1519_MAX_ERRS];
26857129fb20SPyun YongHyeon 	stats->rx_jumbos += mib[VGE_MIB_RX_JUMBOS];
26867129fb20SPyun YongHyeon 	stats->rx_crcerrs += mib[VGE_MIB_RX_CRCERRS];
26877129fb20SPyun YongHyeon 	stats->rx_pause_frames += mib[VGE_MIB_RX_PAUSE];
26887129fb20SPyun YongHyeon 	stats->rx_alignerrs += mib[VGE_MIB_RX_ALIGNERRS];
26897129fb20SPyun YongHyeon 	stats->rx_nobufs += mib[VGE_MIB_RX_NOBUFS];
26907129fb20SPyun YongHyeon 	stats->rx_symerrs += mib[VGE_MIB_RX_SYMERRS];
26917129fb20SPyun YongHyeon 	stats->rx_lenerrs += mib[VGE_MIB_RX_LENERRS];
26927129fb20SPyun YongHyeon 
26937129fb20SPyun YongHyeon 	/* Tx stats. */
26947129fb20SPyun YongHyeon 	stats->tx_good_frames += mib[VGE_MIB_TX_GOOD_FRAMES];
26957129fb20SPyun YongHyeon 	stats->tx_pkts_64 += mib[VGE_MIB_TX_PKTS_64];
26967129fb20SPyun YongHyeon 	stats->tx_pkts_65_127 += mib[VGE_MIB_TX_PKTS_65_127];
26977129fb20SPyun YongHyeon 	stats->tx_pkts_128_255 += mib[VGE_MIB_TX_PKTS_128_255];
26987129fb20SPyun YongHyeon 	stats->tx_pkts_256_511 += mib[VGE_MIB_TX_PKTS_256_511];
26997129fb20SPyun YongHyeon 	stats->tx_pkts_512_1023 += mib[VGE_MIB_TX_PKTS_512_1023];
27007129fb20SPyun YongHyeon 	stats->tx_pkts_1024_1518 += mib[VGE_MIB_TX_PKTS_1024_1518];
27017129fb20SPyun YongHyeon 	stats->tx_jumbos += mib[VGE_MIB_TX_JUMBOS];
27027129fb20SPyun YongHyeon 	stats->tx_colls += mib[VGE_MIB_TX_COLLS];
27037129fb20SPyun YongHyeon 	stats->tx_pause += mib[VGE_MIB_TX_PAUSE];
27047129fb20SPyun YongHyeon #ifdef VGE_ENABLE_SQEERR
27057129fb20SPyun YongHyeon 	stats->tx_sqeerrs += mib[VGE_MIB_TX_SQEERRS];
27067129fb20SPyun YongHyeon #endif
27077129fb20SPyun YongHyeon 	stats->tx_latecolls += mib[VGE_MIB_TX_LATECOLLS];
27087129fb20SPyun YongHyeon 
27097129fb20SPyun YongHyeon 	/* Update counters in ifnet. */
27107129fb20SPyun YongHyeon 	ifp->if_opackets += mib[VGE_MIB_TX_GOOD_FRAMES];
27117129fb20SPyun YongHyeon 
27127129fb20SPyun YongHyeon 	ifp->if_collisions += mib[VGE_MIB_TX_COLLS] +
27137129fb20SPyun YongHyeon 	    mib[VGE_MIB_TX_LATECOLLS];
27147129fb20SPyun YongHyeon 
27157129fb20SPyun YongHyeon 	ifp->if_oerrors += mib[VGE_MIB_TX_COLLS] +
27167129fb20SPyun YongHyeon 	    mib[VGE_MIB_TX_LATECOLLS];
27177129fb20SPyun YongHyeon 
27187129fb20SPyun YongHyeon 	ifp->if_ipackets += mib[VGE_MIB_RX_GOOD_FRAMES];
27197129fb20SPyun YongHyeon 
27207129fb20SPyun YongHyeon 	ifp->if_ierrors += mib[VGE_MIB_RX_FIFO_OVERRUNS] +
27217129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_RUNTS] +
27227129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_RUNTS_ERRS] +
27237129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_CRCERRS] +
27247129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_ALIGNERRS] +
27257129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_NOBUFS] +
27267129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_SYMERRS] +
27277129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_LENERRS];
27287129fb20SPyun YongHyeon }
27293b2b8afbSPyun YongHyeon 
27303b2b8afbSPyun YongHyeon static void
27313b2b8afbSPyun YongHyeon vge_intr_holdoff(struct vge_softc *sc)
27323b2b8afbSPyun YongHyeon {
27333b2b8afbSPyun YongHyeon 	uint8_t intctl;
27343b2b8afbSPyun YongHyeon 
27353b2b8afbSPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
27363b2b8afbSPyun YongHyeon 
27373b2b8afbSPyun YongHyeon 	/*
27383b2b8afbSPyun YongHyeon 	 * Set Tx interrupt supression threshold.
27393b2b8afbSPyun YongHyeon 	 * It's possible to use single-shot timer in VGE_CRS1 register
27403b2b8afbSPyun YongHyeon 	 * in Tx path such that driver can remove most of Tx completion
27413b2b8afbSPyun YongHyeon 	 * interrupts. However this requires additional access to
27423b2b8afbSPyun YongHyeon 	 * VGE_CRS1 register to reload the timer in addintion to
27433b2b8afbSPyun YongHyeon 	 * activating Tx kick command. Another downside is we don't know
27443b2b8afbSPyun YongHyeon 	 * what single-shot timer value should be used in advance so
27453b2b8afbSPyun YongHyeon 	 * reclaiming transmitted mbufs could be delayed a lot which in
27463b2b8afbSPyun YongHyeon 	 * turn slows down Tx operation.
27473b2b8afbSPyun YongHyeon 	 */
27483b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_TXSUPPTHR);
27493b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_TXSUPPTHR, sc->vge_tx_coal_pkt);
27503b2b8afbSPyun YongHyeon 
27513b2b8afbSPyun YongHyeon 	/* Set Rx interrupt suppresion threshold. */
27523b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR);
27533b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXSUPPTHR, sc->vge_rx_coal_pkt);
27543b2b8afbSPyun YongHyeon 
27553b2b8afbSPyun YongHyeon 	intctl = CSR_READ_1(sc, VGE_INTCTL1);
27563b2b8afbSPyun YongHyeon 	intctl &= ~VGE_INTCTL_SC_RELOAD;
27573b2b8afbSPyun YongHyeon 	intctl |= VGE_INTCTL_HC_RELOAD;
27583b2b8afbSPyun YongHyeon 	if (sc->vge_tx_coal_pkt <= 0)
27593b2b8afbSPyun YongHyeon 		intctl |= VGE_INTCTL_TXINTSUP_DISABLE;
27603b2b8afbSPyun YongHyeon 	else
27613b2b8afbSPyun YongHyeon 		intctl &= ~VGE_INTCTL_TXINTSUP_DISABLE;
27623b2b8afbSPyun YongHyeon 	if (sc->vge_rx_coal_pkt <= 0)
27633b2b8afbSPyun YongHyeon 		intctl |= VGE_INTCTL_RXINTSUP_DISABLE;
27643b2b8afbSPyun YongHyeon 	else
27653b2b8afbSPyun YongHyeon 		intctl &= ~VGE_INTCTL_RXINTSUP_DISABLE;
27663b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_INTCTL1, intctl);
27673b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_HOLDOFF);
27683b2b8afbSPyun YongHyeon 	if (sc->vge_int_holdoff > 0) {
27693b2b8afbSPyun YongHyeon 		/* Set interrupt holdoff timer. */
27703b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF);
27713b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_INTHOLDOFF,
27723b2b8afbSPyun YongHyeon 		    VGE_INT_HOLDOFF_USEC(sc->vge_int_holdoff));
27733b2b8afbSPyun YongHyeon 		/* Enable holdoff timer. */
27743b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF);
27753b2b8afbSPyun YongHyeon 	}
27763b2b8afbSPyun YongHyeon }
27777fc94bc4SPyun YongHyeon 
27787fc94bc4SPyun YongHyeon static void
27797fc94bc4SPyun YongHyeon vge_setlinkspeed(struct vge_softc *sc)
27807fc94bc4SPyun YongHyeon {
27817fc94bc4SPyun YongHyeon 	struct mii_data *mii;
27827fc94bc4SPyun YongHyeon 	int aneg, i;
27837fc94bc4SPyun YongHyeon 
27847fc94bc4SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
27857fc94bc4SPyun YongHyeon 
27867fc94bc4SPyun YongHyeon 	mii = device_get_softc(sc->vge_miibus);
27877fc94bc4SPyun YongHyeon 	mii_pollstat(mii);
27887fc94bc4SPyun YongHyeon 	aneg = 0;
27897fc94bc4SPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
27907fc94bc4SPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
27917fc94bc4SPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
27927fc94bc4SPyun YongHyeon 		case IFM_10_T:
27937fc94bc4SPyun YongHyeon 		case IFM_100_TX:
27947fc94bc4SPyun YongHyeon 			return;
27957fc94bc4SPyun YongHyeon 		case IFM_1000_T:
27967fc94bc4SPyun YongHyeon 			aneg++;
27977fc94bc4SPyun YongHyeon 		default:
27987fc94bc4SPyun YongHyeon 			break;
27997fc94bc4SPyun YongHyeon 		}
28007fc94bc4SPyun YongHyeon 	}
280166c6108dSPyun YongHyeon 	/* Clear forced MAC speed/duplex configuration. */
280266c6108dSPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
280366c6108dSPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
28047fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_100T2CR, 0);
28057fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_ANAR,
28067fc94bc4SPyun YongHyeon 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
28077fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
28087fc94bc4SPyun YongHyeon 	    BMCR_AUTOEN | BMCR_STARTNEG);
28097fc94bc4SPyun YongHyeon 	DELAY(1000);
28107fc94bc4SPyun YongHyeon 	if (aneg != 0) {
28117fc94bc4SPyun YongHyeon 		/* Poll link state until vge(4) get a 10/100 link. */
28127fc94bc4SPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
28137fc94bc4SPyun YongHyeon 			mii_pollstat(mii);
28147fc94bc4SPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
28157fc94bc4SPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
28167fc94bc4SPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
28177fc94bc4SPyun YongHyeon 				case IFM_10_T:
28187fc94bc4SPyun YongHyeon 				case IFM_100_TX:
28197fc94bc4SPyun YongHyeon 					return;
28207fc94bc4SPyun YongHyeon 				default:
28217fc94bc4SPyun YongHyeon 					break;
28227fc94bc4SPyun YongHyeon 				}
28237fc94bc4SPyun YongHyeon 			}
28247fc94bc4SPyun YongHyeon 			VGE_UNLOCK(sc);
28257fc94bc4SPyun YongHyeon 			pause("vgelnk", hz);
28267fc94bc4SPyun YongHyeon 			VGE_LOCK(sc);
28277fc94bc4SPyun YongHyeon 		}
28287fc94bc4SPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
28297fc94bc4SPyun YongHyeon 			device_printf(sc->vge_dev, "establishing link failed, "
28307fc94bc4SPyun YongHyeon 			    "WOL may not work!");
28317fc94bc4SPyun YongHyeon 	}
28327fc94bc4SPyun YongHyeon 	/*
28337fc94bc4SPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
28347fc94bc4SPyun YongHyeon 	 * This is the last resort and may/may not work.
28357fc94bc4SPyun YongHyeon 	 */
28367fc94bc4SPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
28377fc94bc4SPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
28387fc94bc4SPyun YongHyeon }
28397fc94bc4SPyun YongHyeon 
28407fc94bc4SPyun YongHyeon static void
28417fc94bc4SPyun YongHyeon vge_setwol(struct vge_softc *sc)
28427fc94bc4SPyun YongHyeon {
28437fc94bc4SPyun YongHyeon 	struct ifnet *ifp;
28447fc94bc4SPyun YongHyeon 	uint16_t pmstat;
28457fc94bc4SPyun YongHyeon 	uint8_t val;
28467fc94bc4SPyun YongHyeon 
28477fc94bc4SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
28487fc94bc4SPyun YongHyeon 
28497fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) == 0) {
28507fc94bc4SPyun YongHyeon 		/* No PME capability, PHY power down. */
28517fc94bc4SPyun YongHyeon 		vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
28527fc94bc4SPyun YongHyeon 		    BMCR_PDOWN);
28537fc94bc4SPyun YongHyeon 		vge_miipoll_stop(sc);
28547fc94bc4SPyun YongHyeon 		return;
28557fc94bc4SPyun YongHyeon 	}
28567fc94bc4SPyun YongHyeon 
28577fc94bc4SPyun YongHyeon 	ifp = sc->vge_ifp;
28587fc94bc4SPyun YongHyeon 
28597fc94bc4SPyun YongHyeon 	/* Clear WOL on pattern match. */
28607fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
28617fc94bc4SPyun YongHyeon 	/* Disable WOL on magic/unicast packet. */
28627fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
28637fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
28647fc94bc4SPyun YongHyeon 	    VGE_WOLCFG_PMEOVR);
28657fc94bc4SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
28667fc94bc4SPyun YongHyeon 		vge_setlinkspeed(sc);
28677fc94bc4SPyun YongHyeon 		val = 0;
28687fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
28697fc94bc4SPyun YongHyeon 			val |= VGE_WOLCR1_UCAST;
28707fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
28717fc94bc4SPyun YongHyeon 			val |= VGE_WOLCR1_MAGIC;
28727fc94bc4SPyun YongHyeon 		CSR_WRITE_1(sc, VGE_WOLCR1S, val);
28737fc94bc4SPyun YongHyeon 		val = 0;
28747fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
28757fc94bc4SPyun YongHyeon 			val |= VGE_WOLCFG_SAM | VGE_WOLCFG_SAB;
28767fc94bc4SPyun YongHyeon 		CSR_WRITE_1(sc, VGE_WOLCFGS, val | VGE_WOLCFG_PMEOVR);
28777fc94bc4SPyun YongHyeon 		/* Disable MII auto-polling. */
28787fc94bc4SPyun YongHyeon 		vge_miipoll_stop(sc);
28797fc94bc4SPyun YongHyeon 	}
28807fc94bc4SPyun YongHyeon 	CSR_SETBIT_1(sc, VGE_DIAGCTL,
28817fc94bc4SPyun YongHyeon 	    VGE_DIAGCTL_MACFORCE | VGE_DIAGCTL_FDXFORCE);
28827fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
28837fc94bc4SPyun YongHyeon 
28847fc94bc4SPyun YongHyeon 	/* Clear WOL status on pattern match. */
28857fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
28867fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
28877fc94bc4SPyun YongHyeon 
28887fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28897fc94bc4SPyun YongHyeon 	val |= VGE_STICKHW_SWPTAG;
28907fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28917fc94bc4SPyun YongHyeon 	/* Put hardware into sleep. */
28927fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28937fc94bc4SPyun YongHyeon 	val |= VGE_STICKHW_DS0 | VGE_STICKHW_DS1;
28947fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28957fc94bc4SPyun YongHyeon 	/* Request PME if WOL is requested. */
28967fc94bc4SPyun YongHyeon 	pmstat = pci_read_config(sc->vge_dev, sc->vge_pmcap +
28977fc94bc4SPyun YongHyeon 	    PCIR_POWER_STATUS, 2);
28987fc94bc4SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
28997fc94bc4SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
29007fc94bc4SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
29017fc94bc4SPyun YongHyeon 	pci_write_config(sc->vge_dev, sc->vge_pmcap + PCIR_POWER_STATUS,
29027fc94bc4SPyun YongHyeon 	    pmstat, 2);
29037fc94bc4SPyun YongHyeon }
29047fc94bc4SPyun YongHyeon 
29057fc94bc4SPyun YongHyeon static void
29067fc94bc4SPyun YongHyeon vge_clrwol(struct vge_softc *sc)
29077fc94bc4SPyun YongHyeon {
29087fc94bc4SPyun YongHyeon 	uint8_t val;
29097fc94bc4SPyun YongHyeon 
29107fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
29117fc94bc4SPyun YongHyeon 	val &= ~VGE_STICKHW_SWPTAG;
29127fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
29137fc94bc4SPyun YongHyeon 	/* Disable WOL and clear power state indicator. */
29147fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
29157fc94bc4SPyun YongHyeon 	val &= ~(VGE_STICKHW_DS0 | VGE_STICKHW_DS1);
29167fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
29177fc94bc4SPyun YongHyeon 
29187fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
29197fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
29207fc94bc4SPyun YongHyeon 
29217fc94bc4SPyun YongHyeon 	/* Clear WOL on pattern match. */
29227fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
29237fc94bc4SPyun YongHyeon 	/* Disable WOL on magic/unicast packet. */
29247fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
29257fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
29267fc94bc4SPyun YongHyeon 	    VGE_WOLCFG_PMEOVR);
29277fc94bc4SPyun YongHyeon 	/* Clear WOL status on pattern match. */
29287fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
29297fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
29307fc94bc4SPyun YongHyeon }
2931