1098ca2bdSWarner Losh /*- 2a07bd003SBill Paul * Copyright (c) 2004 3a07bd003SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a07bd003SBill Paul * 5a07bd003SBill Paul * Redistribution and use in source and binary forms, with or without 6a07bd003SBill Paul * modification, are permitted provided that the following conditions 7a07bd003SBill Paul * are met: 8a07bd003SBill Paul * 1. Redistributions of source code must retain the above copyright 9a07bd003SBill Paul * notice, this list of conditions and the following disclaimer. 10a07bd003SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a07bd003SBill Paul * notice, this list of conditions and the following disclaimer in the 12a07bd003SBill Paul * documentation and/or other materials provided with the distribution. 13a07bd003SBill Paul * 3. All advertising materials mentioning features or use of this software 14a07bd003SBill Paul * must display the following acknowledgement: 15a07bd003SBill Paul * This product includes software developed by Bill Paul. 16a07bd003SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a07bd003SBill Paul * may be used to endorse or promote products derived from this software 18a07bd003SBill Paul * without specific prior written permission. 19a07bd003SBill Paul * 20a07bd003SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a07bd003SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a07bd003SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a07bd003SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a07bd003SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a07bd003SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a07bd003SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a07bd003SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a07bd003SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a07bd003SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a07bd003SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a07bd003SBill Paul */ 32a07bd003SBill Paul 33a07bd003SBill Paul #include <sys/cdefs.h> 34a07bd003SBill Paul __FBSDID("$FreeBSD$"); 35a07bd003SBill Paul 36a07bd003SBill Paul /* 37a07bd003SBill Paul * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver. 38a07bd003SBill Paul * 39a07bd003SBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a07bd003SBill Paul * Senior Networking Software Engineer 41a07bd003SBill Paul * Wind River Systems 42a07bd003SBill Paul */ 43a07bd003SBill Paul 44a07bd003SBill Paul /* 45a07bd003SBill Paul * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that 46a07bd003SBill Paul * combines a tri-speed ethernet MAC and PHY, with the following 47a07bd003SBill Paul * features: 48a07bd003SBill Paul * 49a07bd003SBill Paul * o Jumbo frame support up to 16K 50a07bd003SBill Paul * o Transmit and receive flow control 51a07bd003SBill Paul * o IPv4 checksum offload 52a07bd003SBill Paul * o VLAN tag insertion and stripping 53a07bd003SBill Paul * o TCP large send 54a07bd003SBill Paul * o 64-bit multicast hash table filter 55a07bd003SBill Paul * o 64 entry CAM filter 56a07bd003SBill Paul * o 16K RX FIFO and 48K TX FIFO memory 57a07bd003SBill Paul * o Interrupt moderation 58a07bd003SBill Paul * 59a07bd003SBill Paul * The VT6122 supports up to four transmit DMA queues. The descriptors 60a07bd003SBill Paul * in the transmit ring can address up to 7 data fragments; frames which 61a07bd003SBill Paul * span more than 7 data buffers must be coalesced, but in general the 62a07bd003SBill Paul * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments 63a07bd003SBill Paul * long. The receive descriptors address only a single buffer. 64a07bd003SBill Paul * 65a07bd003SBill Paul * There are two peculiar design issues with the VT6122. One is that 66a07bd003SBill Paul * receive data buffers must be aligned on a 32-bit boundary. This is 67a07bd003SBill Paul * not a problem where the VT6122 is used as a LOM device in x86-based 68a07bd003SBill Paul * systems, but on architectures that generate unaligned access traps, we 69a07bd003SBill Paul * have to do some copying. 70a07bd003SBill Paul * 71a07bd003SBill Paul * The other issue has to do with the way 64-bit addresses are handled. 72a07bd003SBill Paul * The DMA descriptors only allow you to specify 48 bits of addressing 73a07bd003SBill Paul * information. The remaining 16 bits are specified using one of the 74a07bd003SBill Paul * I/O registers. If you only have a 32-bit system, then this isn't 75a07bd003SBill Paul * an issue, but if you have a 64-bit system and more than 4GB of 76a07bd003SBill Paul * memory, you must have to make sure your network data buffers reside 77a07bd003SBill Paul * in the same 48-bit 'segment.' 78a07bd003SBill Paul * 79a07bd003SBill Paul * Special thanks to Ryan Fu at VIA Networking for providing documentation 80a07bd003SBill Paul * and sample NICs for testing. 81a07bd003SBill Paul */ 82a07bd003SBill Paul 83a07bd003SBill Paul #include <sys/param.h> 84a07bd003SBill Paul #include <sys/endian.h> 85a07bd003SBill Paul #include <sys/systm.h> 86a07bd003SBill Paul #include <sys/sockio.h> 87a07bd003SBill Paul #include <sys/mbuf.h> 88a07bd003SBill Paul #include <sys/malloc.h> 89a07bd003SBill Paul #include <sys/module.h> 90a07bd003SBill Paul #include <sys/kernel.h> 91a07bd003SBill Paul #include <sys/socket.h> 92a07bd003SBill Paul #include <sys/taskqueue.h> 93a07bd003SBill Paul 94a07bd003SBill Paul #include <net/if.h> 95a07bd003SBill Paul #include <net/if_arp.h> 96a07bd003SBill Paul #include <net/ethernet.h> 97a07bd003SBill Paul #include <net/if_dl.h> 98a07bd003SBill Paul #include <net/if_media.h> 99a07bd003SBill Paul #include <net/if_vlan_var.h> 100a07bd003SBill Paul 101a07bd003SBill Paul #include <net/bpf.h> 102a07bd003SBill Paul 103a07bd003SBill Paul #include <machine/bus_pio.h> 104a07bd003SBill Paul #include <machine/bus_memio.h> 105a07bd003SBill Paul #include <machine/bus.h> 106a07bd003SBill Paul #include <machine/resource.h> 107a07bd003SBill Paul #include <sys/bus.h> 108a07bd003SBill Paul #include <sys/rman.h> 109a07bd003SBill Paul 110a07bd003SBill Paul #include <dev/mii/mii.h> 111a07bd003SBill Paul #include <dev/mii/miivar.h> 112a07bd003SBill Paul 113a07bd003SBill Paul #include <dev/pci/pcireg.h> 114a07bd003SBill Paul #include <dev/pci/pcivar.h> 115a07bd003SBill Paul 116a07bd003SBill Paul MODULE_DEPEND(vge, pci, 1, 1, 1); 117a07bd003SBill Paul MODULE_DEPEND(vge, ether, 1, 1, 1); 118a07bd003SBill Paul MODULE_DEPEND(vge, miibus, 1, 1, 1); 119a07bd003SBill Paul 120a07bd003SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 121a07bd003SBill Paul #include "miibus_if.h" 122a07bd003SBill Paul 123a07bd003SBill Paul #include <dev/vge/if_vgereg.h> 124a07bd003SBill Paul #include <dev/vge/if_vgevar.h> 125a07bd003SBill Paul 126a07bd003SBill Paul #define VGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 127a07bd003SBill Paul 128a07bd003SBill Paul /* 129a07bd003SBill Paul * Various supported device vendors/types and their names. 130a07bd003SBill Paul */ 131a07bd003SBill Paul static struct vge_type vge_devs[] = { 132a07bd003SBill Paul { VIA_VENDORID, VIA_DEVICEID_61XX, 133a07bd003SBill Paul "VIA Networking Gigabit Ethernet" }, 134a07bd003SBill Paul { 0, 0, NULL } 135a07bd003SBill Paul }; 136a07bd003SBill Paul 137a07bd003SBill Paul static int vge_probe (device_t); 138a07bd003SBill Paul static int vge_attach (device_t); 139a07bd003SBill Paul static int vge_detach (device_t); 140a07bd003SBill Paul 141a07bd003SBill Paul static int vge_encap (struct vge_softc *, struct mbuf *, int); 142a07bd003SBill Paul 143a07bd003SBill Paul static void vge_dma_map_addr (void *, bus_dma_segment_t *, int, int); 144a07bd003SBill Paul static void vge_dma_map_rx_desc (void *, bus_dma_segment_t *, int, 145a07bd003SBill Paul bus_size_t, int); 146a07bd003SBill Paul static void vge_dma_map_tx_desc (void *, bus_dma_segment_t *, int, 147a07bd003SBill Paul bus_size_t, int); 148a07bd003SBill Paul static int vge_allocmem (device_t, struct vge_softc *); 149a07bd003SBill Paul static int vge_newbuf (struct vge_softc *, int, struct mbuf *); 150a07bd003SBill Paul static int vge_rx_list_init (struct vge_softc *); 151a07bd003SBill Paul static int vge_tx_list_init (struct vge_softc *); 152a07bd003SBill Paul #ifdef VGE_FIXUP_RX 153a07bd003SBill Paul static __inline void vge_fixup_rx 154a07bd003SBill Paul (struct mbuf *); 155a07bd003SBill Paul #endif 156a07bd003SBill Paul static void vge_rxeof (struct vge_softc *); 157a07bd003SBill Paul static void vge_txeof (struct vge_softc *); 158a07bd003SBill Paul static void vge_intr (void *); 159a07bd003SBill Paul static void vge_tick (void *); 160a07bd003SBill Paul static void vge_tx_task (void *, int); 161a07bd003SBill Paul static void vge_start (struct ifnet *); 162a07bd003SBill Paul static int vge_ioctl (struct ifnet *, u_long, caddr_t); 163a07bd003SBill Paul static void vge_init (void *); 164a07bd003SBill Paul static void vge_stop (struct vge_softc *); 165a07bd003SBill Paul static void vge_watchdog (struct ifnet *); 166a07bd003SBill Paul static int vge_suspend (device_t); 167a07bd003SBill Paul static int vge_resume (device_t); 168a07bd003SBill Paul static void vge_shutdown (device_t); 169a07bd003SBill Paul static int vge_ifmedia_upd (struct ifnet *); 170a07bd003SBill Paul static void vge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 171a07bd003SBill Paul 172bb74e5f6SBill Paul #ifdef VGE_EEPROM 173a07bd003SBill Paul static void vge_eeprom_getword (struct vge_softc *, int, u_int16_t *); 174bb74e5f6SBill Paul #endif 175a07bd003SBill Paul static void vge_read_eeprom (struct vge_softc *, caddr_t, int, int, int); 176a07bd003SBill Paul 177a07bd003SBill Paul static void vge_miipoll_start (struct vge_softc *); 178a07bd003SBill Paul static void vge_miipoll_stop (struct vge_softc *); 179a07bd003SBill Paul static int vge_miibus_readreg (device_t, int, int); 180a07bd003SBill Paul static int vge_miibus_writereg (device_t, int, int, int); 181a07bd003SBill Paul static void vge_miibus_statchg (device_t); 182a07bd003SBill Paul 183a07bd003SBill Paul static void vge_cam_clear (struct vge_softc *); 184a07bd003SBill Paul static int vge_cam_set (struct vge_softc *, uint8_t *); 185a07bd003SBill Paul #if __FreeBSD_version < 502113 186a07bd003SBill Paul static uint32_t vge_mchash (uint8_t *); 187a07bd003SBill Paul #endif 188a07bd003SBill Paul static void vge_setmulti (struct vge_softc *); 189a07bd003SBill Paul static void vge_reset (struct vge_softc *); 190a07bd003SBill Paul 191a07bd003SBill Paul #define VGE_PCI_LOIO 0x10 192a07bd003SBill Paul #define VGE_PCI_LOMEM 0x14 193a07bd003SBill Paul 194a07bd003SBill Paul static device_method_t vge_methods[] = { 195a07bd003SBill Paul /* Device interface */ 196a07bd003SBill Paul DEVMETHOD(device_probe, vge_probe), 197a07bd003SBill Paul DEVMETHOD(device_attach, vge_attach), 198a07bd003SBill Paul DEVMETHOD(device_detach, vge_detach), 199a07bd003SBill Paul DEVMETHOD(device_suspend, vge_suspend), 200a07bd003SBill Paul DEVMETHOD(device_resume, vge_resume), 201a07bd003SBill Paul DEVMETHOD(device_shutdown, vge_shutdown), 202a07bd003SBill Paul 203a07bd003SBill Paul /* bus interface */ 204a07bd003SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 205a07bd003SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 206a07bd003SBill Paul 207a07bd003SBill Paul /* MII interface */ 208a07bd003SBill Paul DEVMETHOD(miibus_readreg, vge_miibus_readreg), 209a07bd003SBill Paul DEVMETHOD(miibus_writereg, vge_miibus_writereg), 210a07bd003SBill Paul DEVMETHOD(miibus_statchg, vge_miibus_statchg), 211a07bd003SBill Paul 212a07bd003SBill Paul { 0, 0 } 213a07bd003SBill Paul }; 214a07bd003SBill Paul 215a07bd003SBill Paul static driver_t vge_driver = { 216a07bd003SBill Paul "vge", 217a07bd003SBill Paul vge_methods, 218a07bd003SBill Paul sizeof(struct vge_softc) 219a07bd003SBill Paul }; 220a07bd003SBill Paul 221a07bd003SBill Paul static devclass_t vge_devclass; 222a07bd003SBill Paul 223a07bd003SBill Paul DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0); 224a07bd003SBill Paul DRIVER_MODULE(vge, cardbus, vge_driver, vge_devclass, 0, 0); 225a07bd003SBill Paul DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0); 226a07bd003SBill Paul 227bb74e5f6SBill Paul #ifdef VGE_EEPROM 228a07bd003SBill Paul /* 229a07bd003SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 230a07bd003SBill Paul */ 231a07bd003SBill Paul static void 232a07bd003SBill Paul vge_eeprom_getword(sc, addr, dest) 233a07bd003SBill Paul struct vge_softc *sc; 234a07bd003SBill Paul int addr; 235a07bd003SBill Paul u_int16_t *dest; 236a07bd003SBill Paul { 237a07bd003SBill Paul register int i; 238a07bd003SBill Paul u_int16_t word = 0; 239a07bd003SBill Paul 240a07bd003SBill Paul /* 241a07bd003SBill Paul * Enter EEPROM embedded programming mode. In order to 242a07bd003SBill Paul * access the EEPROM at all, we first have to set the 243a07bd003SBill Paul * EELOAD bit in the CHIPCFG2 register. 244a07bd003SBill Paul */ 245a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD); 246a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/); 247a07bd003SBill Paul 248a07bd003SBill Paul /* Select the address of the word we want to read */ 249a07bd003SBill Paul CSR_WRITE_1(sc, VGE_EEADDR, addr); 250a07bd003SBill Paul 251a07bd003SBill Paul /* Issue read command */ 252a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD); 253a07bd003SBill Paul 254a07bd003SBill Paul /* Wait for the done bit to be set. */ 255a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 256a07bd003SBill Paul if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE) 257a07bd003SBill Paul break; 258a07bd003SBill Paul } 259a07bd003SBill Paul 260a07bd003SBill Paul if (i == VGE_TIMEOUT) { 261a07bd003SBill Paul device_printf(sc->vge_dev, "EEPROM read timed out\n"); 262a07bd003SBill Paul *dest = 0; 263a07bd003SBill Paul return; 264a07bd003SBill Paul } 265a07bd003SBill Paul 266a07bd003SBill Paul /* Read the result */ 267a07bd003SBill Paul word = CSR_READ_2(sc, VGE_EERDDAT); 268a07bd003SBill Paul 269a07bd003SBill Paul /* Turn off EEPROM access mode. */ 270a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/); 271a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD); 272a07bd003SBill Paul 273a07bd003SBill Paul *dest = word; 274a07bd003SBill Paul 275a07bd003SBill Paul return; 276a07bd003SBill Paul } 277bb74e5f6SBill Paul #endif 278a07bd003SBill Paul 279a07bd003SBill Paul /* 280a07bd003SBill Paul * Read a sequence of words from the EEPROM. 281a07bd003SBill Paul */ 282a07bd003SBill Paul static void 283a07bd003SBill Paul vge_read_eeprom(sc, dest, off, cnt, swap) 284a07bd003SBill Paul struct vge_softc *sc; 285a07bd003SBill Paul caddr_t dest; 286a07bd003SBill Paul int off; 287a07bd003SBill Paul int cnt; 288a07bd003SBill Paul int swap; 289a07bd003SBill Paul { 290a07bd003SBill Paul int i; 291bb74e5f6SBill Paul #ifdef VGE_EEPROM 292a07bd003SBill Paul u_int16_t word = 0, *ptr; 293a07bd003SBill Paul 294a07bd003SBill Paul for (i = 0; i < cnt; i++) { 295a07bd003SBill Paul vge_eeprom_getword(sc, off + i, &word); 296a07bd003SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 297a07bd003SBill Paul if (swap) 298a07bd003SBill Paul *ptr = ntohs(word); 299a07bd003SBill Paul else 300a07bd003SBill Paul *ptr = word; 301a07bd003SBill Paul } 302bb74e5f6SBill Paul #else 303bb74e5f6SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_RELOAD); 304bb74e5f6SBill Paul DELAY(500); 305bb74e5f6SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 306bb74e5f6SBill Paul dest[i] = CSR_READ_1(sc, VGE_PAR0 + i); 307bb74e5f6SBill Paul #endif 308a07bd003SBill Paul } 309a07bd003SBill Paul 310a07bd003SBill Paul static void 311a07bd003SBill Paul vge_miipoll_stop(sc) 312a07bd003SBill Paul struct vge_softc *sc; 313a07bd003SBill Paul { 314a07bd003SBill Paul int i; 315a07bd003SBill Paul 316a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, 0); 317a07bd003SBill Paul 318a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 319a07bd003SBill Paul DELAY(1); 320a07bd003SBill Paul if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) 321a07bd003SBill Paul break; 322a07bd003SBill Paul } 323a07bd003SBill Paul 324a07bd003SBill Paul if (i == VGE_TIMEOUT) 325a07bd003SBill Paul device_printf(sc->vge_dev, "failed to idle MII autopoll\n"); 326a07bd003SBill Paul 327a07bd003SBill Paul return; 328a07bd003SBill Paul } 329a07bd003SBill Paul 330a07bd003SBill Paul static void 331a07bd003SBill Paul vge_miipoll_start(sc) 332a07bd003SBill Paul struct vge_softc *sc; 333a07bd003SBill Paul { 334a07bd003SBill Paul int i; 335a07bd003SBill Paul 336a07bd003SBill Paul /* First, make sure we're idle. */ 337a07bd003SBill Paul 338a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, 0); 339a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL); 340a07bd003SBill Paul 341a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 342a07bd003SBill Paul DELAY(1); 343a07bd003SBill Paul if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) 344a07bd003SBill Paul break; 345a07bd003SBill Paul } 346a07bd003SBill Paul 347a07bd003SBill Paul if (i == VGE_TIMEOUT) { 348a07bd003SBill Paul device_printf(sc->vge_dev, "failed to idle MII autopoll\n"); 349a07bd003SBill Paul return; 350a07bd003SBill Paul } 351a07bd003SBill Paul 352a07bd003SBill Paul /* Now enable auto poll mode. */ 353a07bd003SBill Paul 354a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO); 355a07bd003SBill Paul 356a07bd003SBill Paul /* And make sure it started. */ 357a07bd003SBill Paul 358a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 359a07bd003SBill Paul DELAY(1); 360a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0) 361a07bd003SBill Paul break; 362a07bd003SBill Paul } 363a07bd003SBill Paul 364a07bd003SBill Paul if (i == VGE_TIMEOUT) 365a07bd003SBill Paul device_printf(sc->vge_dev, "failed to start MII autopoll\n"); 366a07bd003SBill Paul 367a07bd003SBill Paul return; 368a07bd003SBill Paul } 369a07bd003SBill Paul 370a07bd003SBill Paul static int 371a07bd003SBill Paul vge_miibus_readreg(dev, phy, reg) 372a07bd003SBill Paul device_t dev; 373a07bd003SBill Paul int phy, reg; 374a07bd003SBill Paul { 375a07bd003SBill Paul struct vge_softc *sc; 376a07bd003SBill Paul int i; 377a07bd003SBill Paul u_int16_t rval = 0; 378a07bd003SBill Paul 379a07bd003SBill Paul sc = device_get_softc(dev); 380a07bd003SBill Paul 381a07bd003SBill Paul if (phy != (CSR_READ_1(sc, VGE_MIICFG) & 0x1F)) 382a07bd003SBill Paul return(0); 383a07bd003SBill Paul 384a07bd003SBill Paul VGE_LOCK(sc); 385a07bd003SBill Paul vge_miipoll_stop(sc); 386a07bd003SBill Paul 387a07bd003SBill Paul /* Specify the register we want to read. */ 388a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, reg); 389a07bd003SBill Paul 390a07bd003SBill Paul /* Issue read command. */ 391a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD); 392a07bd003SBill Paul 393a07bd003SBill Paul /* Wait for the read command bit to self-clear. */ 394a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 395a07bd003SBill Paul DELAY(1); 396a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0) 397a07bd003SBill Paul break; 398a07bd003SBill Paul } 399a07bd003SBill Paul 400a07bd003SBill Paul if (i == VGE_TIMEOUT) 401a07bd003SBill Paul device_printf(sc->vge_dev, "MII read timed out\n"); 402a07bd003SBill Paul else 403a07bd003SBill Paul rval = CSR_READ_2(sc, VGE_MIIDATA); 404a07bd003SBill Paul 405a07bd003SBill Paul vge_miipoll_start(sc); 406a07bd003SBill Paul VGE_UNLOCK(sc); 407a07bd003SBill Paul 408a07bd003SBill Paul return (rval); 409a07bd003SBill Paul } 410a07bd003SBill Paul 411a07bd003SBill Paul static int 412a07bd003SBill Paul vge_miibus_writereg(dev, phy, reg, data) 413a07bd003SBill Paul device_t dev; 414a07bd003SBill Paul int phy, reg, data; 415a07bd003SBill Paul { 416a07bd003SBill Paul struct vge_softc *sc; 417a07bd003SBill Paul int i, rval = 0; 418a07bd003SBill Paul 419a07bd003SBill Paul sc = device_get_softc(dev); 420a07bd003SBill Paul 421a07bd003SBill Paul if (phy != (CSR_READ_1(sc, VGE_MIICFG) & 0x1F)) 422a07bd003SBill Paul return(0); 423a07bd003SBill Paul 424a07bd003SBill Paul VGE_LOCK(sc); 425a07bd003SBill Paul vge_miipoll_stop(sc); 426a07bd003SBill Paul 427a07bd003SBill Paul /* Specify the register we want to write. */ 428a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, reg); 429a07bd003SBill Paul 430a07bd003SBill Paul /* Specify the data we want to write. */ 431a07bd003SBill Paul CSR_WRITE_2(sc, VGE_MIIDATA, data); 432a07bd003SBill Paul 433a07bd003SBill Paul /* Issue write command. */ 434a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD); 435a07bd003SBill Paul 436a07bd003SBill Paul /* Wait for the write command bit to self-clear. */ 437a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 438a07bd003SBill Paul DELAY(1); 439a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0) 440a07bd003SBill Paul break; 441a07bd003SBill Paul } 442a07bd003SBill Paul 443a07bd003SBill Paul if (i == VGE_TIMEOUT) { 444a07bd003SBill Paul device_printf(sc->vge_dev, "MII write timed out\n"); 445a07bd003SBill Paul rval = EIO; 446a07bd003SBill Paul } 447a07bd003SBill Paul 448a07bd003SBill Paul vge_miipoll_start(sc); 449a07bd003SBill Paul VGE_UNLOCK(sc); 450a07bd003SBill Paul 451a07bd003SBill Paul return (rval); 452a07bd003SBill Paul } 453a07bd003SBill Paul 454a07bd003SBill Paul static void 455a07bd003SBill Paul vge_cam_clear(sc) 456a07bd003SBill Paul struct vge_softc *sc; 457a07bd003SBill Paul { 458a07bd003SBill Paul int i; 459a07bd003SBill Paul 460a07bd003SBill Paul /* 461a07bd003SBill Paul * Turn off all the mask bits. This tells the chip 462a07bd003SBill Paul * that none of the entries in the CAM filter are valid. 463a07bd003SBill Paul * desired entries will be enabled as we fill the filter in. 464a07bd003SBill Paul */ 465a07bd003SBill Paul 466a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 467a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK); 468a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE); 469a07bd003SBill Paul for (i = 0; i < 8; i++) 470a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, 0); 471a07bd003SBill Paul 472a07bd003SBill Paul /* Clear the VLAN filter too. */ 473a07bd003SBill Paul 474a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0); 475a07bd003SBill Paul for (i = 0; i < 8; i++) 476a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, 0); 477a07bd003SBill Paul 478a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, 0); 479a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 480a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 481a07bd003SBill Paul 482a07bd003SBill Paul sc->vge_camidx = 0; 483a07bd003SBill Paul 484a07bd003SBill Paul return; 485a07bd003SBill Paul } 486a07bd003SBill Paul 487a07bd003SBill Paul static int 488a07bd003SBill Paul vge_cam_set(sc, addr) 489a07bd003SBill Paul struct vge_softc *sc; 490a07bd003SBill Paul uint8_t *addr; 491a07bd003SBill Paul { 492a07bd003SBill Paul int i, error = 0; 493a07bd003SBill Paul 494a07bd003SBill Paul if (sc->vge_camidx == VGE_CAM_MAXADDRS) 495a07bd003SBill Paul return(ENOSPC); 496a07bd003SBill Paul 497a07bd003SBill Paul /* Select the CAM data page. */ 498a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 499a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA); 500a07bd003SBill Paul 501a07bd003SBill Paul /* Set the filter entry we want to update and enable writing. */ 502a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx); 503a07bd003SBill Paul 504a07bd003SBill Paul /* Write the address to the CAM registers */ 505a07bd003SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 506a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]); 507a07bd003SBill Paul 508a07bd003SBill Paul /* Issue a write command. */ 509a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE); 510a07bd003SBill Paul 511a07bd003SBill Paul /* Wake for it to clear. */ 512a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 513a07bd003SBill Paul DELAY(1); 514a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0) 515a07bd003SBill Paul break; 516a07bd003SBill Paul } 517a07bd003SBill Paul 518a07bd003SBill Paul if (i == VGE_TIMEOUT) { 519a07bd003SBill Paul device_printf(sc->vge_dev, "setting CAM filter failed\n"); 520a07bd003SBill Paul error = EIO; 521a07bd003SBill Paul goto fail; 522a07bd003SBill Paul } 523a07bd003SBill Paul 524a07bd003SBill Paul /* Select the CAM mask page. */ 525a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 526a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK); 527a07bd003SBill Paul 528a07bd003SBill Paul /* Set the mask bit that enables this filter. */ 529a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8), 530a07bd003SBill Paul 1<<(sc->vge_camidx & 7)); 531a07bd003SBill Paul 532a07bd003SBill Paul sc->vge_camidx++; 533a07bd003SBill Paul 534a07bd003SBill Paul fail: 535a07bd003SBill Paul /* Turn off access to CAM. */ 536a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, 0); 537a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 538a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 539a07bd003SBill Paul 540a07bd003SBill Paul return (error); 541a07bd003SBill Paul } 542a07bd003SBill Paul 543a07bd003SBill Paul #if __FreeBSD_version < 502113 544a07bd003SBill Paul static uint32_t 545a07bd003SBill Paul vge_mchash(addr) 546a07bd003SBill Paul uint8_t *addr; 547a07bd003SBill Paul { 548a07bd003SBill Paul uint32_t crc, carry; 549a07bd003SBill Paul int idx, bit; 550a07bd003SBill Paul uint8_t data; 551a07bd003SBill Paul 552a07bd003SBill Paul /* Compute CRC for the address value. */ 553a07bd003SBill Paul crc = 0xFFFFFFFF; /* initial value */ 554a07bd003SBill Paul 555a07bd003SBill Paul for (idx = 0; idx < 6; idx++) { 556a07bd003SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) { 557a07bd003SBill Paul carry = ((crc & 0x80000000) ? 1 : 0) ^ (data & 0x01); 558a07bd003SBill Paul crc <<= 1; 559a07bd003SBill Paul if (carry) 560a07bd003SBill Paul crc = (crc ^ 0x04c11db6) | carry; 561a07bd003SBill Paul } 562a07bd003SBill Paul } 563a07bd003SBill Paul 564a07bd003SBill Paul return(crc); 565a07bd003SBill Paul } 566a07bd003SBill Paul #endif 567a07bd003SBill Paul 568a07bd003SBill Paul /* 569a07bd003SBill Paul * Program the multicast filter. We use the 64-entry CAM filter 570a07bd003SBill Paul * for perfect filtering. If there's more than 64 multicast addresses, 571a07bd003SBill Paul * we use the hash filter insted. 572a07bd003SBill Paul */ 573a07bd003SBill Paul static void 574a07bd003SBill Paul vge_setmulti(sc) 575a07bd003SBill Paul struct vge_softc *sc; 576a07bd003SBill Paul { 577a07bd003SBill Paul struct ifnet *ifp; 578a07bd003SBill Paul int error = 0/*, h = 0*/; 579a07bd003SBill Paul struct ifmultiaddr *ifma; 580a07bd003SBill Paul u_int32_t h, hashes[2] = { 0, 0 }; 581a07bd003SBill Paul 582a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 583a07bd003SBill Paul 584a07bd003SBill Paul /* First, zot all the multicast entries. */ 585a07bd003SBill Paul vge_cam_clear(sc); 586a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, 0); 587a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, 0); 588a07bd003SBill Paul 589a07bd003SBill Paul /* 590a07bd003SBill Paul * If the user wants allmulti or promisc mode, enable reception 591a07bd003SBill Paul * of all multicast frames. 592a07bd003SBill Paul */ 593a07bd003SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 594a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, 0xFFFFFFFF); 595a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, 0xFFFFFFFF); 596a07bd003SBill Paul return; 597a07bd003SBill Paul } 598a07bd003SBill Paul 599a07bd003SBill Paul /* Now program new ones */ 600a07bd003SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 601a07bd003SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 602a07bd003SBill Paul continue; 603a07bd003SBill Paul error = vge_cam_set(sc, 604a07bd003SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 605a07bd003SBill Paul if (error) 606a07bd003SBill Paul break; 607a07bd003SBill Paul } 608a07bd003SBill Paul 609a07bd003SBill Paul /* If there were too many addresses, use the hash filter. */ 610a07bd003SBill Paul if (error) { 611a07bd003SBill Paul vge_cam_clear(sc); 612a07bd003SBill Paul 613a07bd003SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 614a07bd003SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 615a07bd003SBill Paul continue; 616a07bd003SBill Paul #if __FreeBSD_version < 502113 617a07bd003SBill Paul h = vge_mchash(LLADDR((struct sockaddr_dl *) 618a07bd003SBill Paul ifma->ifma_addr)) >> 26; 619a07bd003SBill Paul #else 620a07bd003SBill Paul h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 621a07bd003SBill Paul ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 622a07bd003SBill Paul #endif 623a07bd003SBill Paul if (h < 32) 624a07bd003SBill Paul hashes[0] |= (1 << h); 625a07bd003SBill Paul else 626a07bd003SBill Paul hashes[1] |= (1 << (h - 32)); 627a07bd003SBill Paul } 628a07bd003SBill Paul 629a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, hashes[0]); 630a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, hashes[1]); 631a07bd003SBill Paul } 632a07bd003SBill Paul 633a07bd003SBill Paul return; 634a07bd003SBill Paul } 635a07bd003SBill Paul 636a07bd003SBill Paul static void 637a07bd003SBill Paul vge_reset(sc) 638a07bd003SBill Paul struct vge_softc *sc; 639a07bd003SBill Paul { 640a07bd003SBill Paul register int i; 641a07bd003SBill Paul 642a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET); 643a07bd003SBill Paul 644a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 645a07bd003SBill Paul DELAY(5); 646a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0) 647a07bd003SBill Paul break; 648a07bd003SBill Paul } 649a07bd003SBill Paul 650a07bd003SBill Paul if (i == VGE_TIMEOUT) { 651a07bd003SBill Paul device_printf(sc->vge_dev, "soft reset timed out"); 652a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE); 653a07bd003SBill Paul DELAY(2000); 654a07bd003SBill Paul } 655a07bd003SBill Paul 656a07bd003SBill Paul DELAY(5000); 657a07bd003SBill Paul 658a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_RELOAD); 659a07bd003SBill Paul 660a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 661a07bd003SBill Paul DELAY(5); 662a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0) 663a07bd003SBill Paul break; 664a07bd003SBill Paul } 665a07bd003SBill Paul 666a07bd003SBill Paul if (i == VGE_TIMEOUT) { 667a07bd003SBill Paul device_printf(sc->vge_dev, "EEPROM reload timed out\n"); 668a07bd003SBill Paul return; 669a07bd003SBill Paul } 670a07bd003SBill Paul 671a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI); 672a07bd003SBill Paul 673a07bd003SBill Paul return; 674a07bd003SBill Paul } 675a07bd003SBill Paul 676a07bd003SBill Paul /* 677a07bd003SBill Paul * Probe for a VIA gigabit chip. Check the PCI vendor and device 678a07bd003SBill Paul * IDs against our list and return a device name if we find a match. 679a07bd003SBill Paul */ 680a07bd003SBill Paul static int 681a07bd003SBill Paul vge_probe(dev) 682a07bd003SBill Paul device_t dev; 683a07bd003SBill Paul { 684a07bd003SBill Paul struct vge_type *t; 685a07bd003SBill Paul struct vge_softc *sc; 686a07bd003SBill Paul 687a07bd003SBill Paul t = vge_devs; 688a07bd003SBill Paul sc = device_get_softc(dev); 689a07bd003SBill Paul 690a07bd003SBill Paul while (t->vge_name != NULL) { 691a07bd003SBill Paul if ((pci_get_vendor(dev) == t->vge_vid) && 692a07bd003SBill Paul (pci_get_device(dev) == t->vge_did)) { 693a07bd003SBill Paul device_set_desc(dev, t->vge_name); 6942ece8174SWarner Losh return (BUS_PROBE_DEFAULT); 695a07bd003SBill Paul } 696a07bd003SBill Paul t++; 697a07bd003SBill Paul } 698a07bd003SBill Paul 699a07bd003SBill Paul return (ENXIO); 700a07bd003SBill Paul } 701a07bd003SBill Paul 702a07bd003SBill Paul static void 703a07bd003SBill Paul vge_dma_map_rx_desc(arg, segs, nseg, mapsize, error) 704a07bd003SBill Paul void *arg; 705a07bd003SBill Paul bus_dma_segment_t *segs; 706a07bd003SBill Paul int nseg; 707a07bd003SBill Paul bus_size_t mapsize; 708a07bd003SBill Paul int error; 709a07bd003SBill Paul { 710a07bd003SBill Paul 711a07bd003SBill Paul struct vge_dmaload_arg *ctx; 712a07bd003SBill Paul struct vge_rx_desc *d = NULL; 713a07bd003SBill Paul 714a07bd003SBill Paul if (error) 715a07bd003SBill Paul return; 716a07bd003SBill Paul 717a07bd003SBill Paul ctx = arg; 718a07bd003SBill Paul 719a07bd003SBill Paul /* Signal error to caller if there's too many segments */ 720a07bd003SBill Paul if (nseg > ctx->vge_maxsegs) { 721a07bd003SBill Paul ctx->vge_maxsegs = 0; 722a07bd003SBill Paul return; 723a07bd003SBill Paul } 724a07bd003SBill Paul 725a07bd003SBill Paul /* 726a07bd003SBill Paul * Map the segment array into descriptors. 727a07bd003SBill Paul */ 728a07bd003SBill Paul 729a07bd003SBill Paul d = &ctx->sc->vge_ldata.vge_rx_list[ctx->vge_idx]; 730a07bd003SBill Paul 731a07bd003SBill Paul /* If this descriptor is still owned by the chip, bail. */ 732a07bd003SBill Paul 733a07bd003SBill Paul if (le32toh(d->vge_sts) & VGE_RDSTS_OWN) { 734a07bd003SBill Paul device_printf(ctx->sc->vge_dev, 735a07bd003SBill Paul "tried to map busy descriptor\n"); 736a07bd003SBill Paul ctx->vge_maxsegs = 0; 737a07bd003SBill Paul return; 738a07bd003SBill Paul } 739a07bd003SBill Paul 740a07bd003SBill Paul d->vge_buflen = htole16(VGE_BUFLEN(segs[0].ds_len) | VGE_RXDESC_I); 741a07bd003SBill Paul d->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr)); 742a07bd003SBill Paul d->vge_addrhi = htole16(VGE_ADDR_HI(segs[0].ds_addr) & 0xFFFF); 743a07bd003SBill Paul d->vge_sts = 0; 744a07bd003SBill Paul d->vge_ctl = 0; 745a07bd003SBill Paul 746a07bd003SBill Paul ctx->vge_maxsegs = 1; 747a07bd003SBill Paul 748a07bd003SBill Paul return; 749a07bd003SBill Paul } 750a07bd003SBill Paul 751a07bd003SBill Paul static void 752a07bd003SBill Paul vge_dma_map_tx_desc(arg, segs, nseg, mapsize, error) 753a07bd003SBill Paul void *arg; 754a07bd003SBill Paul bus_dma_segment_t *segs; 755a07bd003SBill Paul int nseg; 756a07bd003SBill Paul bus_size_t mapsize; 757a07bd003SBill Paul int error; 758a07bd003SBill Paul { 759a07bd003SBill Paul struct vge_dmaload_arg *ctx; 760a07bd003SBill Paul struct vge_tx_desc *d = NULL; 761a07bd003SBill Paul struct vge_tx_frag *f; 762a07bd003SBill Paul int i = 0; 763a07bd003SBill Paul 764a07bd003SBill Paul if (error) 765a07bd003SBill Paul return; 766a07bd003SBill Paul 767a07bd003SBill Paul ctx = arg; 768a07bd003SBill Paul 769a07bd003SBill Paul /* Signal error to caller if there's too many segments */ 770a07bd003SBill Paul if (nseg > ctx->vge_maxsegs) { 771a07bd003SBill Paul ctx->vge_maxsegs = 0; 772a07bd003SBill Paul return; 773a07bd003SBill Paul } 774a07bd003SBill Paul 775a07bd003SBill Paul /* Map the segment array into descriptors. */ 776a07bd003SBill Paul 777a07bd003SBill Paul d = &ctx->sc->vge_ldata.vge_tx_list[ctx->vge_idx]; 778a07bd003SBill Paul 779a07bd003SBill Paul /* If this descriptor is still owned by the chip, bail. */ 780a07bd003SBill Paul 781a07bd003SBill Paul if (le32toh(d->vge_sts) & VGE_TDSTS_OWN) { 782a07bd003SBill Paul ctx->vge_maxsegs = 0; 783a07bd003SBill Paul return; 784a07bd003SBill Paul } 785a07bd003SBill Paul 786a07bd003SBill Paul for (i = 0; i < nseg; i++) { 787a07bd003SBill Paul f = &d->vge_frag[i]; 788a07bd003SBill Paul f->vge_buflen = htole16(VGE_BUFLEN(segs[i].ds_len)); 789a07bd003SBill Paul f->vge_addrlo = htole32(VGE_ADDR_LO(segs[i].ds_addr)); 790a07bd003SBill Paul f->vge_addrhi = htole16(VGE_ADDR_HI(segs[i].ds_addr) & 0xFFFF); 791a07bd003SBill Paul } 792a07bd003SBill Paul 793a07bd003SBill Paul /* Argh. This chip does not autopad short frames */ 794a07bd003SBill Paul 795a07bd003SBill Paul if (ctx->vge_m0->m_pkthdr.len < VGE_MIN_FRAMELEN) { 796a07bd003SBill Paul f = &d->vge_frag[i]; 797a07bd003SBill Paul f->vge_buflen = htole16(VGE_BUFLEN(VGE_MIN_FRAMELEN - 798a07bd003SBill Paul ctx->vge_m0->m_pkthdr.len)); 799a07bd003SBill Paul f->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr)); 800a07bd003SBill Paul f->vge_addrhi = htole16(VGE_ADDR_HI(segs[0].ds_addr) & 0xFFFF); 801a07bd003SBill Paul ctx->vge_m0->m_pkthdr.len = VGE_MIN_FRAMELEN; 802a07bd003SBill Paul i++; 803a07bd003SBill Paul } 804a07bd003SBill Paul 805a07bd003SBill Paul /* 806a07bd003SBill Paul * When telling the chip how many segments there are, we 807a07bd003SBill Paul * must use nsegs + 1 instead of just nsegs. Darned if I 808a07bd003SBill Paul * know why. 809a07bd003SBill Paul */ 810a07bd003SBill Paul i++; 811a07bd003SBill Paul 812a07bd003SBill Paul d->vge_sts = ctx->vge_m0->m_pkthdr.len << 16; 813a07bd003SBill Paul d->vge_ctl = ctx->vge_flags|(i << 28)|VGE_TD_LS_NORM; 814a07bd003SBill Paul 815a07bd003SBill Paul if (ctx->vge_m0->m_pkthdr.len > ETHERMTU + ETHER_HDR_LEN) 816a07bd003SBill Paul d->vge_ctl |= VGE_TDCTL_JUMBO; 817a07bd003SBill Paul 818a07bd003SBill Paul ctx->vge_maxsegs = nseg; 819a07bd003SBill Paul 820a07bd003SBill Paul return; 821a07bd003SBill Paul } 822a07bd003SBill Paul 823a07bd003SBill Paul /* 824a07bd003SBill Paul * Map a single buffer address. 825a07bd003SBill Paul */ 826a07bd003SBill Paul 827a07bd003SBill Paul static void 828a07bd003SBill Paul vge_dma_map_addr(arg, segs, nseg, error) 829a07bd003SBill Paul void *arg; 830a07bd003SBill Paul bus_dma_segment_t *segs; 831a07bd003SBill Paul int nseg; 832a07bd003SBill Paul int error; 833a07bd003SBill Paul { 834a07bd003SBill Paul bus_addr_t *addr; 835a07bd003SBill Paul 836a07bd003SBill Paul if (error) 837a07bd003SBill Paul return; 838a07bd003SBill Paul 839a07bd003SBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 840a07bd003SBill Paul addr = arg; 841a07bd003SBill Paul *addr = segs->ds_addr; 842a07bd003SBill Paul 843a07bd003SBill Paul return; 844a07bd003SBill Paul } 845a07bd003SBill Paul 846a07bd003SBill Paul static int 847a07bd003SBill Paul vge_allocmem(dev, sc) 848a07bd003SBill Paul device_t dev; 849a07bd003SBill Paul struct vge_softc *sc; 850a07bd003SBill Paul { 851a07bd003SBill Paul int error; 852a07bd003SBill Paul int nseg; 853a07bd003SBill Paul int i; 854a07bd003SBill Paul 855a07bd003SBill Paul /* 856a07bd003SBill Paul * Allocate map for RX mbufs. 857a07bd003SBill Paul */ 858a07bd003SBill Paul nseg = 32; 859a07bd003SBill Paul error = bus_dma_tag_create(sc->vge_parent_tag, ETHER_ALIGN, 0, 860a07bd003SBill Paul BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 861a07bd003SBill Paul NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW, 862a07bd003SBill Paul NULL, NULL, &sc->vge_ldata.vge_mtag); 863a07bd003SBill Paul if (error) { 864a07bd003SBill Paul device_printf(dev, "could not allocate dma tag\n"); 865a07bd003SBill Paul return (ENOMEM); 866a07bd003SBill Paul } 867a07bd003SBill Paul 868a07bd003SBill Paul /* 869a07bd003SBill Paul * Allocate map for TX descriptor list. 870a07bd003SBill Paul */ 871a07bd003SBill Paul error = bus_dma_tag_create(sc->vge_parent_tag, VGE_RING_ALIGN, 872a07bd003SBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 873a07bd003SBill Paul NULL, VGE_TX_LIST_SZ, 1, VGE_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 874a07bd003SBill Paul NULL, NULL, &sc->vge_ldata.vge_tx_list_tag); 875a07bd003SBill Paul if (error) { 876a07bd003SBill Paul device_printf(dev, "could not allocate dma tag\n"); 877a07bd003SBill Paul return (ENOMEM); 878a07bd003SBill Paul } 879a07bd003SBill Paul 880a07bd003SBill Paul /* Allocate DMA'able memory for the TX ring */ 881a07bd003SBill Paul 882a07bd003SBill Paul error = bus_dmamem_alloc(sc->vge_ldata.vge_tx_list_tag, 883a07bd003SBill Paul (void **)&sc->vge_ldata.vge_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 884a07bd003SBill Paul &sc->vge_ldata.vge_tx_list_map); 885a07bd003SBill Paul if (error) 886a07bd003SBill Paul return (ENOMEM); 887a07bd003SBill Paul 888a07bd003SBill Paul /* Load the map for the TX ring. */ 889a07bd003SBill Paul 890a07bd003SBill Paul error = bus_dmamap_load(sc->vge_ldata.vge_tx_list_tag, 891a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, sc->vge_ldata.vge_tx_list, 892a07bd003SBill Paul VGE_TX_LIST_SZ, vge_dma_map_addr, 893a07bd003SBill Paul &sc->vge_ldata.vge_tx_list_addr, BUS_DMA_NOWAIT); 894a07bd003SBill Paul 895a07bd003SBill Paul /* Create DMA maps for TX buffers */ 896a07bd003SBill Paul 897a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) { 898a07bd003SBill Paul error = bus_dmamap_create(sc->vge_ldata.vge_mtag, 0, 899a07bd003SBill Paul &sc->vge_ldata.vge_tx_dmamap[i]); 900a07bd003SBill Paul if (error) { 901a07bd003SBill Paul device_printf(dev, "can't create DMA map for TX\n"); 902a07bd003SBill Paul return (ENOMEM); 903a07bd003SBill Paul } 904a07bd003SBill Paul } 905a07bd003SBill Paul 906a07bd003SBill Paul /* 907a07bd003SBill Paul * Allocate map for RX descriptor list. 908a07bd003SBill Paul */ 909a07bd003SBill Paul error = bus_dma_tag_create(sc->vge_parent_tag, VGE_RING_ALIGN, 910a07bd003SBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 911a07bd003SBill Paul NULL, VGE_TX_LIST_SZ, 1, VGE_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 912a07bd003SBill Paul NULL, NULL, &sc->vge_ldata.vge_rx_list_tag); 913a07bd003SBill Paul if (error) { 914a07bd003SBill Paul device_printf(dev, "could not allocate dma tag\n"); 915a07bd003SBill Paul return (ENOMEM); 916a07bd003SBill Paul } 917a07bd003SBill Paul 918a07bd003SBill Paul /* Allocate DMA'able memory for the RX ring */ 919a07bd003SBill Paul 920a07bd003SBill Paul error = bus_dmamem_alloc(sc->vge_ldata.vge_rx_list_tag, 921a07bd003SBill Paul (void **)&sc->vge_ldata.vge_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 922a07bd003SBill Paul &sc->vge_ldata.vge_rx_list_map); 923a07bd003SBill Paul if (error) 924a07bd003SBill Paul return (ENOMEM); 925a07bd003SBill Paul 926a07bd003SBill Paul /* Load the map for the RX ring. */ 927a07bd003SBill Paul 928a07bd003SBill Paul error = bus_dmamap_load(sc->vge_ldata.vge_rx_list_tag, 929a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, sc->vge_ldata.vge_rx_list, 930a07bd003SBill Paul VGE_TX_LIST_SZ, vge_dma_map_addr, 931a07bd003SBill Paul &sc->vge_ldata.vge_rx_list_addr, BUS_DMA_NOWAIT); 932a07bd003SBill Paul 933a07bd003SBill Paul /* Create DMA maps for RX buffers */ 934a07bd003SBill Paul 935a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 936a07bd003SBill Paul error = bus_dmamap_create(sc->vge_ldata.vge_mtag, 0, 937a07bd003SBill Paul &sc->vge_ldata.vge_rx_dmamap[i]); 938a07bd003SBill Paul if (error) { 939a07bd003SBill Paul device_printf(dev, "can't create DMA map for RX\n"); 940a07bd003SBill Paul return (ENOMEM); 941a07bd003SBill Paul } 942a07bd003SBill Paul } 943a07bd003SBill Paul 944a07bd003SBill Paul return (0); 945a07bd003SBill Paul } 946a07bd003SBill Paul 947a07bd003SBill Paul /* 948a07bd003SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 949a07bd003SBill Paul * setup and ethernet/BPF attach. 950a07bd003SBill Paul */ 951a07bd003SBill Paul static int 952a07bd003SBill Paul vge_attach(dev) 953a07bd003SBill Paul device_t dev; 954a07bd003SBill Paul { 955a07bd003SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 956a07bd003SBill Paul struct vge_softc *sc; 957a07bd003SBill Paul struct ifnet *ifp; 958a07bd003SBill Paul int unit, error = 0, rid; 959a07bd003SBill Paul 960a07bd003SBill Paul sc = device_get_softc(dev); 961a07bd003SBill Paul unit = device_get_unit(dev); 962a07bd003SBill Paul sc->vge_dev = dev; 963a07bd003SBill Paul 964a07bd003SBill Paul mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 965a07bd003SBill Paul MTX_DEF | MTX_RECURSE); 966a07bd003SBill Paul /* 967a07bd003SBill Paul * Map control/status registers. 968a07bd003SBill Paul */ 969a07bd003SBill Paul pci_enable_busmaster(dev); 970a07bd003SBill Paul 971a07bd003SBill Paul rid = VGE_PCI_LOMEM; 972a07bd003SBill Paul sc->vge_res = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid, 973a07bd003SBill Paul 0, ~0, 1, RF_ACTIVE); 974a07bd003SBill Paul 975a07bd003SBill Paul if (sc->vge_res == NULL) { 976a07bd003SBill Paul printf ("vge%d: couldn't map ports/memory\n", unit); 977a07bd003SBill Paul error = ENXIO; 978a07bd003SBill Paul goto fail; 979a07bd003SBill Paul } 980a07bd003SBill Paul 981a07bd003SBill Paul sc->vge_btag = rman_get_bustag(sc->vge_res); 982a07bd003SBill Paul sc->vge_bhandle = rman_get_bushandle(sc->vge_res); 983a07bd003SBill Paul 984a07bd003SBill Paul /* Allocate interrupt */ 985a07bd003SBill Paul rid = 0; 986a07bd003SBill Paul sc->vge_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 987a07bd003SBill Paul 0, ~0, 1, RF_SHAREABLE | RF_ACTIVE); 988a07bd003SBill Paul 989a07bd003SBill Paul if (sc->vge_irq == NULL) { 990a07bd003SBill Paul printf("vge%d: couldn't map interrupt\n", unit); 991a07bd003SBill Paul error = ENXIO; 992a07bd003SBill Paul goto fail; 993a07bd003SBill Paul } 994a07bd003SBill Paul 995a07bd003SBill Paul /* Reset the adapter. */ 996a07bd003SBill Paul vge_reset(sc); 997a07bd003SBill Paul 998a07bd003SBill Paul /* 999a07bd003SBill Paul * Get station address from the EEPROM. 1000a07bd003SBill Paul */ 1001a07bd003SBill Paul vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0); 1002a07bd003SBill Paul 1003a07bd003SBill Paul sc->vge_unit = unit; 1004a07bd003SBill Paul bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 1005a07bd003SBill Paul 1006a07bd003SBill Paul #if __FreeBSD_version < 502113 1007a07bd003SBill Paul printf("vge%d: Ethernet address: %6D\n", unit, eaddr, ":"); 1008a07bd003SBill Paul #endif 1009a07bd003SBill Paul 1010a07bd003SBill Paul /* 1011a07bd003SBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1012a07bd003SBill Paul */ 1013a07bd003SBill Paul #define VGE_NSEG_NEW 32 1014a07bd003SBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1015a07bd003SBill Paul 1, 0, /* alignment, boundary */ 1016a07bd003SBill Paul BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1017a07bd003SBill Paul BUS_SPACE_MAXADDR, /* highaddr */ 1018a07bd003SBill Paul NULL, NULL, /* filter, filterarg */ 1019a07bd003SBill Paul MAXBSIZE, VGE_NSEG_NEW, /* maxsize, nsegments */ 1020a07bd003SBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 1021a07bd003SBill Paul BUS_DMA_ALLOCNOW, /* flags */ 1022a07bd003SBill Paul NULL, NULL, /* lockfunc, lockarg */ 1023a07bd003SBill Paul &sc->vge_parent_tag); 1024a07bd003SBill Paul if (error) 1025a07bd003SBill Paul goto fail; 1026a07bd003SBill Paul 1027a07bd003SBill Paul error = vge_allocmem(dev, sc); 1028a07bd003SBill Paul 1029a07bd003SBill Paul if (error) 1030a07bd003SBill Paul goto fail; 1031a07bd003SBill Paul 1032a07bd003SBill Paul /* Do MII setup */ 1033a07bd003SBill Paul if (mii_phy_probe(dev, &sc->vge_miibus, 1034a07bd003SBill Paul vge_ifmedia_upd, vge_ifmedia_sts)) { 1035a07bd003SBill Paul printf("vge%d: MII without any phy!\n", sc->vge_unit); 1036a07bd003SBill Paul error = ENXIO; 1037a07bd003SBill Paul goto fail; 1038a07bd003SBill Paul } 1039a07bd003SBill Paul 1040a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 1041a07bd003SBill Paul ifp->if_softc = sc; 1042a07bd003SBill Paul if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1043a07bd003SBill Paul ifp->if_mtu = ETHERMTU; 1044a07bd003SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1045a07bd003SBill Paul ifp->if_ioctl = vge_ioctl; 1046a07bd003SBill Paul ifp->if_capabilities = IFCAP_VLAN_MTU; 1047a07bd003SBill Paul ifp->if_start = vge_start; 1048a07bd003SBill Paul ifp->if_hwassist = VGE_CSUM_FEATURES; 1049a07bd003SBill Paul ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING; 1050a07bd003SBill Paul #ifdef DEVICE_POLLING 1051a07bd003SBill Paul #ifdef IFCAP_POLLING 1052a07bd003SBill Paul ifp->if_capabilities |= IFCAP_POLLING; 1053a07bd003SBill Paul #endif 1054a07bd003SBill Paul #endif 1055a07bd003SBill Paul ifp->if_watchdog = vge_watchdog; 1056a07bd003SBill Paul ifp->if_init = vge_init; 1057a07bd003SBill Paul ifp->if_baudrate = 1000000000; 1058a07bd003SBill Paul ifp->if_snd.ifq_maxlen = VGE_IFQ_MAXLEN; 1059a07bd003SBill Paul ifp->if_capenable = ifp->if_capabilities; 1060a07bd003SBill Paul 1061a07bd003SBill Paul TASK_INIT(&sc->vge_txtask, 0, vge_tx_task, ifp); 1062a07bd003SBill Paul 1063a07bd003SBill Paul /* 1064a07bd003SBill Paul * Call MI attach routine. 1065a07bd003SBill Paul */ 1066a07bd003SBill Paul ether_ifattach(ifp, eaddr); 1067a07bd003SBill Paul 1068a07bd003SBill Paul /* Hook interrupt last to avoid having to lock softc */ 1069a07bd003SBill Paul error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE, 1070a07bd003SBill Paul vge_intr, sc, &sc->vge_intrhand); 1071a07bd003SBill Paul 1072a07bd003SBill Paul if (error) { 1073a07bd003SBill Paul printf("vge%d: couldn't set up irq\n", unit); 1074a07bd003SBill Paul ether_ifdetach(ifp); 1075a07bd003SBill Paul goto fail; 1076a07bd003SBill Paul } 1077a07bd003SBill Paul 1078a07bd003SBill Paul fail: 1079a07bd003SBill Paul if (error) 1080a07bd003SBill Paul vge_detach(dev); 1081a07bd003SBill Paul 1082a07bd003SBill Paul return (error); 1083a07bd003SBill Paul } 1084a07bd003SBill Paul 1085a07bd003SBill Paul /* 1086a07bd003SBill Paul * Shutdown hardware and free up resources. This can be called any 1087a07bd003SBill Paul * time after the mutex has been initialized. It is called in both 1088a07bd003SBill Paul * the error case in attach and the normal detach case so it needs 1089a07bd003SBill Paul * to be careful about only freeing resources that have actually been 1090a07bd003SBill Paul * allocated. 1091a07bd003SBill Paul */ 1092a07bd003SBill Paul static int 1093a07bd003SBill Paul vge_detach(dev) 1094a07bd003SBill Paul device_t dev; 1095a07bd003SBill Paul { 1096a07bd003SBill Paul struct vge_softc *sc; 1097a07bd003SBill Paul struct ifnet *ifp; 1098a07bd003SBill Paul int i; 1099a07bd003SBill Paul 1100a07bd003SBill Paul sc = device_get_softc(dev); 1101a07bd003SBill Paul KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized")); 1102a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 1103a07bd003SBill Paul 1104a07bd003SBill Paul /* These should only be active if attach succeeded */ 1105a07bd003SBill Paul if (device_is_attached(dev)) { 1106a07bd003SBill Paul vge_stop(sc); 1107a07bd003SBill Paul /* 1108a07bd003SBill Paul * Force off the IFF_UP flag here, in case someone 1109a07bd003SBill Paul * still had a BPF descriptor attached to this 1110a07bd003SBill Paul * interface. If they do, ether_ifattach() will cause 1111a07bd003SBill Paul * the BPF code to try and clear the promisc mode 1112a07bd003SBill Paul * flag, which will bubble down to vge_ioctl(), 1113a07bd003SBill Paul * which will try to call vge_init() again. This will 1114a07bd003SBill Paul * turn the NIC back on and restart the MII ticker, 1115a07bd003SBill Paul * which will panic the system when the kernel tries 1116a07bd003SBill Paul * to invoke the vge_tick() function that isn't there 1117a07bd003SBill Paul * anymore. 1118a07bd003SBill Paul */ 1119a07bd003SBill Paul ifp->if_flags &= ~IFF_UP; 1120a07bd003SBill Paul ether_ifdetach(ifp); 1121a07bd003SBill Paul } 1122a07bd003SBill Paul if (sc->vge_miibus) 1123a07bd003SBill Paul device_delete_child(dev, sc->vge_miibus); 1124a07bd003SBill Paul bus_generic_detach(dev); 1125a07bd003SBill Paul 1126a07bd003SBill Paul if (sc->vge_intrhand) 1127a07bd003SBill Paul bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand); 1128a07bd003SBill Paul if (sc->vge_irq) 1129a07bd003SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->vge_irq); 1130a07bd003SBill Paul if (sc->vge_res) 1131a07bd003SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 1132a07bd003SBill Paul VGE_PCI_LOMEM, sc->vge_res); 1133a07bd003SBill Paul 1134a07bd003SBill Paul /* Unload and free the RX DMA ring memory and map */ 1135a07bd003SBill Paul 1136a07bd003SBill Paul if (sc->vge_ldata.vge_rx_list_tag) { 1137a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_rx_list_tag, 1138a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map); 1139a07bd003SBill Paul bus_dmamem_free(sc->vge_ldata.vge_rx_list_tag, 1140a07bd003SBill Paul sc->vge_ldata.vge_rx_list, 1141a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map); 1142a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_ldata.vge_rx_list_tag); 1143a07bd003SBill Paul } 1144a07bd003SBill Paul 1145a07bd003SBill Paul /* Unload and free the TX DMA ring memory and map */ 1146a07bd003SBill Paul 1147a07bd003SBill Paul if (sc->vge_ldata.vge_tx_list_tag) { 1148a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_tx_list_tag, 1149a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map); 1150a07bd003SBill Paul bus_dmamem_free(sc->vge_ldata.vge_tx_list_tag, 1151a07bd003SBill Paul sc->vge_ldata.vge_tx_list, 1152a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map); 1153a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_ldata.vge_tx_list_tag); 1154a07bd003SBill Paul } 1155a07bd003SBill Paul 1156a07bd003SBill Paul /* Destroy all the RX and TX buffer maps */ 1157a07bd003SBill Paul 1158a07bd003SBill Paul if (sc->vge_ldata.vge_mtag) { 1159a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) 1160a07bd003SBill Paul bus_dmamap_destroy(sc->vge_ldata.vge_mtag, 1161a07bd003SBill Paul sc->vge_ldata.vge_tx_dmamap[i]); 1162a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) 1163a07bd003SBill Paul bus_dmamap_destroy(sc->vge_ldata.vge_mtag, 1164a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i]); 1165a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_ldata.vge_mtag); 1166a07bd003SBill Paul } 1167a07bd003SBill Paul 1168a07bd003SBill Paul if (sc->vge_parent_tag) 1169a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_parent_tag); 1170a07bd003SBill Paul 1171a07bd003SBill Paul mtx_destroy(&sc->vge_mtx); 1172a07bd003SBill Paul 1173a07bd003SBill Paul return (0); 1174a07bd003SBill Paul } 1175a07bd003SBill Paul 1176a07bd003SBill Paul static int 1177a07bd003SBill Paul vge_newbuf(sc, idx, m) 1178a07bd003SBill Paul struct vge_softc *sc; 1179a07bd003SBill Paul int idx; 1180a07bd003SBill Paul struct mbuf *m; 1181a07bd003SBill Paul { 1182a07bd003SBill Paul struct vge_dmaload_arg arg; 1183a07bd003SBill Paul struct mbuf *n = NULL; 1184a07bd003SBill Paul int i, error; 1185a07bd003SBill Paul 1186a07bd003SBill Paul if (m == NULL) { 1187a07bd003SBill Paul n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1188a07bd003SBill Paul if (n == NULL) 1189a07bd003SBill Paul return (ENOBUFS); 1190a07bd003SBill Paul m = n; 1191a07bd003SBill Paul } else 1192a07bd003SBill Paul m->m_data = m->m_ext.ext_buf; 1193a07bd003SBill Paul 1194a07bd003SBill Paul 1195a07bd003SBill Paul #ifdef VGE_FIXUP_RX 1196a07bd003SBill Paul /* 1197a07bd003SBill Paul * This is part of an evil trick to deal with non-x86 platforms. 1198a07bd003SBill Paul * The VIA chip requires RX buffers to be aligned on 32-bit 1199a07bd003SBill Paul * boundaries, but that will hose non-x86 machines. To get around 1200a07bd003SBill Paul * this, we leave some empty space at the start of each buffer 1201a07bd003SBill Paul * and for non-x86 hosts, we copy the buffer back two bytes 1202a07bd003SBill Paul * to achieve word alignment. This is slightly more efficient 1203a07bd003SBill Paul * than allocating a new buffer, copying the contents, and 1204a07bd003SBill Paul * discarding the old buffer. 1205a07bd003SBill Paul */ 1206a07bd003SBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES - VGE_ETHER_ALIGN; 1207a07bd003SBill Paul m_adj(m, VGE_ETHER_ALIGN); 1208a07bd003SBill Paul #else 1209a07bd003SBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 1210a07bd003SBill Paul #endif 1211a07bd003SBill Paul 1212a07bd003SBill Paul arg.sc = sc; 1213a07bd003SBill Paul arg.vge_idx = idx; 1214a07bd003SBill Paul arg.vge_maxsegs = 1; 1215a07bd003SBill Paul arg.vge_flags = 0; 1216a07bd003SBill Paul 1217a07bd003SBill Paul error = bus_dmamap_load_mbuf(sc->vge_ldata.vge_mtag, 1218a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[idx], m, vge_dma_map_rx_desc, 1219a07bd003SBill Paul &arg, BUS_DMA_NOWAIT); 1220a07bd003SBill Paul if (error || arg.vge_maxsegs != 1) { 1221a07bd003SBill Paul if (n != NULL) 1222a07bd003SBill Paul m_freem(n); 1223a07bd003SBill Paul return (ENOMEM); 1224a07bd003SBill Paul } 1225a07bd003SBill Paul 1226a07bd003SBill Paul /* 1227a07bd003SBill Paul * Note: the manual fails to document the fact that for 1228a07bd003SBill Paul * proper opration, the driver needs to replentish the RX 1229a07bd003SBill Paul * DMA ring 4 descriptors at a time (rather than one at a 1230a07bd003SBill Paul * time, like most chips). We can allocate the new buffers 1231a07bd003SBill Paul * but we should not set the OWN bits until we're ready 1232a07bd003SBill Paul * to hand back 4 of them in one shot. 1233a07bd003SBill Paul */ 1234a07bd003SBill Paul 1235a07bd003SBill Paul #define VGE_RXCHUNK 4 1236a07bd003SBill Paul sc->vge_rx_consumed++; 1237a07bd003SBill Paul if (sc->vge_rx_consumed == VGE_RXCHUNK) { 1238a07bd003SBill Paul for (i = idx; i != idx - sc->vge_rx_consumed; i--) 1239a07bd003SBill Paul sc->vge_ldata.vge_rx_list[i].vge_sts |= 1240a07bd003SBill Paul htole32(VGE_RDSTS_OWN); 1241a07bd003SBill Paul sc->vge_rx_consumed = 0; 1242a07bd003SBill Paul } 1243a07bd003SBill Paul 1244a07bd003SBill Paul sc->vge_ldata.vge_rx_mbuf[idx] = m; 1245a07bd003SBill Paul 1246a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_mtag, 1247a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[idx], 1248a07bd003SBill Paul BUS_DMASYNC_PREREAD); 1249a07bd003SBill Paul 1250a07bd003SBill Paul return (0); 1251a07bd003SBill Paul } 1252a07bd003SBill Paul 1253a07bd003SBill Paul static int 1254a07bd003SBill Paul vge_tx_list_init(sc) 1255a07bd003SBill Paul struct vge_softc *sc; 1256a07bd003SBill Paul { 1257a07bd003SBill Paul bzero ((char *)sc->vge_ldata.vge_tx_list, VGE_TX_LIST_SZ); 1258a07bd003SBill Paul bzero ((char *)&sc->vge_ldata.vge_tx_mbuf, 1259a07bd003SBill Paul (VGE_TX_DESC_CNT * sizeof(struct mbuf *))); 1260a07bd003SBill Paul 1261a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_tx_list_tag, 1262a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, BUS_DMASYNC_PREWRITE); 1263a07bd003SBill Paul sc->vge_ldata.vge_tx_prodidx = 0; 1264a07bd003SBill Paul sc->vge_ldata.vge_tx_considx = 0; 1265a07bd003SBill Paul sc->vge_ldata.vge_tx_free = VGE_TX_DESC_CNT; 1266a07bd003SBill Paul 1267a07bd003SBill Paul return (0); 1268a07bd003SBill Paul } 1269a07bd003SBill Paul 1270a07bd003SBill Paul static int 1271a07bd003SBill Paul vge_rx_list_init(sc) 1272a07bd003SBill Paul struct vge_softc *sc; 1273a07bd003SBill Paul { 1274a07bd003SBill Paul int i; 1275a07bd003SBill Paul 1276a07bd003SBill Paul bzero ((char *)sc->vge_ldata.vge_rx_list, VGE_RX_LIST_SZ); 1277a07bd003SBill Paul bzero ((char *)&sc->vge_ldata.vge_rx_mbuf, 1278a07bd003SBill Paul (VGE_RX_DESC_CNT * sizeof(struct mbuf *))); 1279a07bd003SBill Paul 1280a07bd003SBill Paul sc->vge_rx_consumed = 0; 1281a07bd003SBill Paul 1282a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 1283a07bd003SBill Paul if (vge_newbuf(sc, i, NULL) == ENOBUFS) 1284a07bd003SBill Paul return (ENOBUFS); 1285a07bd003SBill Paul } 1286a07bd003SBill Paul 1287a07bd003SBill Paul /* Flush the RX descriptors */ 1288a07bd003SBill Paul 1289a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_rx_list_tag, 1290a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, 1291a07bd003SBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1292a07bd003SBill Paul 1293a07bd003SBill Paul sc->vge_ldata.vge_rx_prodidx = 0; 1294a07bd003SBill Paul sc->vge_rx_consumed = 0; 1295a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1296a07bd003SBill Paul 1297a07bd003SBill Paul return (0); 1298a07bd003SBill Paul } 1299a07bd003SBill Paul 1300a07bd003SBill Paul #ifdef VGE_FIXUP_RX 1301a07bd003SBill Paul static __inline void 1302a07bd003SBill Paul vge_fixup_rx(m) 1303a07bd003SBill Paul struct mbuf *m; 1304a07bd003SBill Paul { 1305a07bd003SBill Paul int i; 1306a07bd003SBill Paul uint16_t *src, *dst; 1307a07bd003SBill Paul 1308a07bd003SBill Paul src = mtod(m, uint16_t *); 1309a07bd003SBill Paul dst = src - 1; 1310a07bd003SBill Paul 1311a07bd003SBill Paul for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 1312a07bd003SBill Paul *dst++ = *src++; 1313a07bd003SBill Paul 1314a07bd003SBill Paul m->m_data -= ETHER_ALIGN; 1315a07bd003SBill Paul 1316a07bd003SBill Paul return; 1317a07bd003SBill Paul } 1318a07bd003SBill Paul #endif 1319a07bd003SBill Paul 1320a07bd003SBill Paul /* 1321a07bd003SBill Paul * RX handler. We support the reception of jumbo frames that have 1322a07bd003SBill Paul * been fragmented across multiple 2K mbuf cluster buffers. 1323a07bd003SBill Paul */ 1324a07bd003SBill Paul static void 1325a07bd003SBill Paul vge_rxeof(sc) 1326a07bd003SBill Paul struct vge_softc *sc; 1327a07bd003SBill Paul { 1328a07bd003SBill Paul struct mbuf *m; 1329a07bd003SBill Paul struct ifnet *ifp; 1330a07bd003SBill Paul int i, total_len; 1331a07bd003SBill Paul int lim = 0; 1332a07bd003SBill Paul struct vge_rx_desc *cur_rx; 1333a07bd003SBill Paul u_int32_t rxstat, rxctl; 1334a07bd003SBill Paul 1335a07bd003SBill Paul VGE_LOCK_ASSERT(sc); 1336a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 1337a07bd003SBill Paul i = sc->vge_ldata.vge_rx_prodidx; 1338a07bd003SBill Paul 1339a07bd003SBill Paul /* Invalidate the descriptor memory */ 1340a07bd003SBill Paul 1341a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_rx_list_tag, 1342a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, 1343a07bd003SBill Paul BUS_DMASYNC_POSTREAD); 1344a07bd003SBill Paul 1345a07bd003SBill Paul while (!VGE_OWN(&sc->vge_ldata.vge_rx_list[i])) { 1346a07bd003SBill Paul 1347a07bd003SBill Paul #ifdef DEVICE_POLLING 1348a07bd003SBill Paul if (ifp->if_flags & IFF_POLLING) { 1349a07bd003SBill Paul if (sc->rxcycles <= 0) 1350a07bd003SBill Paul break; 1351a07bd003SBill Paul sc->rxcycles--; 1352a07bd003SBill Paul } 1353a07bd003SBill Paul #endif /* DEVICE_POLLING */ 1354a07bd003SBill Paul 1355a07bd003SBill Paul cur_rx = &sc->vge_ldata.vge_rx_list[i]; 1356a07bd003SBill Paul m = sc->vge_ldata.vge_rx_mbuf[i]; 1357a07bd003SBill Paul total_len = VGE_RXBYTES(cur_rx); 1358a07bd003SBill Paul rxstat = le32toh(cur_rx->vge_sts); 1359a07bd003SBill Paul rxctl = le32toh(cur_rx->vge_ctl); 1360a07bd003SBill Paul 1361a07bd003SBill Paul /* Invalidate the RX mbuf and unload its map */ 1362a07bd003SBill Paul 1363a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_mtag, 1364a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i], 1365a07bd003SBill Paul BUS_DMASYNC_POSTWRITE); 1366a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 1367a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i]); 1368a07bd003SBill Paul 1369a07bd003SBill Paul /* 1370a07bd003SBill Paul * If the 'start of frame' bit is set, this indicates 1371a07bd003SBill Paul * either the first fragment in a multi-fragment receive, 1372a07bd003SBill Paul * or an intermediate fragment. Either way, we want to 1373a07bd003SBill Paul * accumulate the buffers. 1374a07bd003SBill Paul */ 1375a07bd003SBill Paul if (rxstat & VGE_RXPKT_SOF) { 1376a07bd003SBill Paul m->m_len = MCLBYTES - VGE_ETHER_ALIGN; 1377a07bd003SBill Paul if (sc->vge_head == NULL) 1378a07bd003SBill Paul sc->vge_head = sc->vge_tail = m; 1379a07bd003SBill Paul else { 1380a07bd003SBill Paul m->m_flags &= ~M_PKTHDR; 1381a07bd003SBill Paul sc->vge_tail->m_next = m; 1382a07bd003SBill Paul sc->vge_tail = m; 1383a07bd003SBill Paul } 1384a07bd003SBill Paul vge_newbuf(sc, i, NULL); 1385a07bd003SBill Paul VGE_RX_DESC_INC(i); 1386a07bd003SBill Paul continue; 1387a07bd003SBill Paul } 1388a07bd003SBill Paul 1389a07bd003SBill Paul /* 1390a07bd003SBill Paul * Bad/error frames will have the RXOK bit cleared. 1391a07bd003SBill Paul * However, there's one error case we want to allow: 1392a07bd003SBill Paul * if a VLAN tagged frame arrives and the chip can't 1393a07bd003SBill Paul * match it against the CAM filter, it considers this 1394a07bd003SBill Paul * a 'VLAN CAM filter miss' and clears the 'RXOK' bit. 1395a07bd003SBill Paul * We don't want to drop the frame though: our VLAN 1396a07bd003SBill Paul * filtering is done in software. 1397a07bd003SBill Paul */ 1398a07bd003SBill Paul if (!(rxstat & VGE_RDSTS_RXOK) && !(rxstat & VGE_RDSTS_VIDM) 1399a07bd003SBill Paul && !(rxstat & VGE_RDSTS_CSUMERR)) { 1400a07bd003SBill Paul ifp->if_ierrors++; 1401a07bd003SBill Paul /* 1402a07bd003SBill Paul * If this is part of a multi-fragment packet, 1403a07bd003SBill Paul * discard all the pieces. 1404a07bd003SBill Paul */ 1405a07bd003SBill Paul if (sc->vge_head != NULL) { 1406a07bd003SBill Paul m_freem(sc->vge_head); 1407a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1408a07bd003SBill Paul } 1409a07bd003SBill Paul vge_newbuf(sc, i, m); 1410a07bd003SBill Paul VGE_RX_DESC_INC(i); 1411a07bd003SBill Paul continue; 1412a07bd003SBill Paul } 1413a07bd003SBill Paul 1414a07bd003SBill Paul /* 1415a07bd003SBill Paul * If allocating a replacement mbuf fails, 1416a07bd003SBill Paul * reload the current one. 1417a07bd003SBill Paul */ 1418a07bd003SBill Paul 1419a07bd003SBill Paul if (vge_newbuf(sc, i, NULL)) { 1420a07bd003SBill Paul ifp->if_ierrors++; 1421a07bd003SBill Paul if (sc->vge_head != NULL) { 1422a07bd003SBill Paul m_freem(sc->vge_head); 1423a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1424a07bd003SBill Paul } 1425a07bd003SBill Paul vge_newbuf(sc, i, m); 1426a07bd003SBill Paul VGE_RX_DESC_INC(i); 1427a07bd003SBill Paul continue; 1428a07bd003SBill Paul } 1429a07bd003SBill Paul 1430a07bd003SBill Paul VGE_RX_DESC_INC(i); 1431a07bd003SBill Paul 1432a07bd003SBill Paul if (sc->vge_head != NULL) { 1433a07bd003SBill Paul m->m_len = total_len % (MCLBYTES - VGE_ETHER_ALIGN); 1434a07bd003SBill Paul /* 1435a07bd003SBill Paul * Special case: if there's 4 bytes or less 1436a07bd003SBill Paul * in this buffer, the mbuf can be discarded: 1437a07bd003SBill Paul * the last 4 bytes is the CRC, which we don't 1438a07bd003SBill Paul * care about anyway. 1439a07bd003SBill Paul */ 1440a07bd003SBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1441a07bd003SBill Paul sc->vge_tail->m_len -= 1442a07bd003SBill Paul (ETHER_CRC_LEN - m->m_len); 1443a07bd003SBill Paul m_freem(m); 1444a07bd003SBill Paul } else { 1445a07bd003SBill Paul m->m_len -= ETHER_CRC_LEN; 1446a07bd003SBill Paul m->m_flags &= ~M_PKTHDR; 1447a07bd003SBill Paul sc->vge_tail->m_next = m; 1448a07bd003SBill Paul } 1449a07bd003SBill Paul m = sc->vge_head; 1450a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1451a07bd003SBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1452a07bd003SBill Paul } else 1453a07bd003SBill Paul m->m_pkthdr.len = m->m_len = 1454a07bd003SBill Paul (total_len - ETHER_CRC_LEN); 1455a07bd003SBill Paul 1456a07bd003SBill Paul #ifdef VGE_FIXUP_RX 1457a07bd003SBill Paul vge_fixup_rx(m); 1458a07bd003SBill Paul #endif 1459a07bd003SBill Paul ifp->if_ipackets++; 1460a07bd003SBill Paul m->m_pkthdr.rcvif = ifp; 1461a07bd003SBill Paul 1462a07bd003SBill Paul /* Do RX checksumming if enabled */ 1463a07bd003SBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1464a07bd003SBill Paul 1465a07bd003SBill Paul /* Check IP header checksum */ 1466a07bd003SBill Paul if (rxctl & VGE_RDCTL_IPPKT) 1467a07bd003SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1468a07bd003SBill Paul if (rxctl & VGE_RDCTL_IPCSUMOK) 1469a07bd003SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1470a07bd003SBill Paul 1471a07bd003SBill Paul /* Check TCP/UDP checksum */ 1472a07bd003SBill Paul if (rxctl & (VGE_RDCTL_TCPPKT|VGE_RDCTL_UDPPKT) && 1473a07bd003SBill Paul rxctl & VGE_RDCTL_PROTOCSUMOK) { 1474a07bd003SBill Paul m->m_pkthdr.csum_flags |= 1475a07bd003SBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1476a07bd003SBill Paul m->m_pkthdr.csum_data = 0xffff; 1477a07bd003SBill Paul } 1478a07bd003SBill Paul } 1479a07bd003SBill Paul 1480a07bd003SBill Paul if (rxstat & VGE_RDSTS_VTAG) 1481a07bd003SBill Paul VLAN_INPUT_TAG(ifp, m, 1482a07bd003SBill Paul ntohs((rxctl & VGE_RDCTL_VLANID)), continue); 1483a07bd003SBill Paul 1484a07bd003SBill Paul VGE_UNLOCK(sc); 1485a07bd003SBill Paul (*ifp->if_input)(ifp, m); 1486a07bd003SBill Paul VGE_LOCK(sc); 1487a07bd003SBill Paul 1488a07bd003SBill Paul lim++; 1489a07bd003SBill Paul if (lim == VGE_RX_DESC_CNT) 1490a07bd003SBill Paul break; 1491a07bd003SBill Paul 1492a07bd003SBill Paul } 1493a07bd003SBill Paul 1494a07bd003SBill Paul /* Flush the RX DMA ring */ 1495a07bd003SBill Paul 1496a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_rx_list_tag, 1497a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, 1498a07bd003SBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1499a07bd003SBill Paul 1500a07bd003SBill Paul sc->vge_ldata.vge_rx_prodidx = i; 1501a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, lim); 1502a07bd003SBill Paul 1503a07bd003SBill Paul 1504a07bd003SBill Paul return; 1505a07bd003SBill Paul } 1506a07bd003SBill Paul 1507a07bd003SBill Paul static void 1508a07bd003SBill Paul vge_txeof(sc) 1509a07bd003SBill Paul struct vge_softc *sc; 1510a07bd003SBill Paul { 1511a07bd003SBill Paul struct ifnet *ifp; 1512a07bd003SBill Paul u_int32_t txstat; 1513a07bd003SBill Paul int idx; 1514a07bd003SBill Paul 1515a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 1516a07bd003SBill Paul idx = sc->vge_ldata.vge_tx_considx; 1517a07bd003SBill Paul 1518a07bd003SBill Paul /* Invalidate the TX descriptor list */ 1519a07bd003SBill Paul 1520a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_tx_list_tag, 1521a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, 1522a07bd003SBill Paul BUS_DMASYNC_POSTREAD); 1523a07bd003SBill Paul 1524a07bd003SBill Paul while (idx != sc->vge_ldata.vge_tx_prodidx) { 1525a07bd003SBill Paul 1526a07bd003SBill Paul txstat = le32toh(sc->vge_ldata.vge_tx_list[idx].vge_sts); 1527a07bd003SBill Paul if (txstat & VGE_TDSTS_OWN) 1528a07bd003SBill Paul break; 1529a07bd003SBill Paul 1530a07bd003SBill Paul m_freem(sc->vge_ldata.vge_tx_mbuf[idx]); 1531a07bd003SBill Paul sc->vge_ldata.vge_tx_mbuf[idx] = NULL; 1532a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 1533a07bd003SBill Paul sc->vge_ldata.vge_tx_dmamap[idx]); 1534a07bd003SBill Paul if (txstat & (VGE_TDSTS_EXCESSCOLL|VGE_TDSTS_COLL)) 1535a07bd003SBill Paul ifp->if_collisions++; 1536a07bd003SBill Paul if (txstat & VGE_TDSTS_TXERR) 1537a07bd003SBill Paul ifp->if_oerrors++; 1538a07bd003SBill Paul else 1539a07bd003SBill Paul ifp->if_opackets++; 1540a07bd003SBill Paul 1541a07bd003SBill Paul sc->vge_ldata.vge_tx_free++; 1542a07bd003SBill Paul VGE_TX_DESC_INC(idx); 1543a07bd003SBill Paul } 1544a07bd003SBill Paul 1545a07bd003SBill Paul /* No changes made to the TX ring, so no flush needed */ 1546a07bd003SBill Paul 1547a07bd003SBill Paul if (idx != sc->vge_ldata.vge_tx_considx) { 1548a07bd003SBill Paul sc->vge_ldata.vge_tx_considx = idx; 1549a07bd003SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 1550a07bd003SBill Paul ifp->if_timer = 0; 1551a07bd003SBill Paul } 1552a07bd003SBill Paul 1553a07bd003SBill Paul /* 1554a07bd003SBill Paul * If not all descriptors have been released reaped yet, 1555a07bd003SBill Paul * reload the timer so that we will eventually get another 1556a07bd003SBill Paul * interrupt that will cause us to re-enter this routine. 1557a07bd003SBill Paul * This is done in case the transmitter has gone idle. 1558a07bd003SBill Paul */ 1559a07bd003SBill Paul if (sc->vge_ldata.vge_tx_free != VGE_TX_DESC_CNT) { 1560a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE); 1561a07bd003SBill Paul } 1562a07bd003SBill Paul 1563a07bd003SBill Paul return; 1564a07bd003SBill Paul } 1565a07bd003SBill Paul 1566a07bd003SBill Paul static void 1567a07bd003SBill Paul vge_tick(xsc) 1568a07bd003SBill Paul void *xsc; 1569a07bd003SBill Paul { 1570a07bd003SBill Paul struct vge_softc *sc; 1571a07bd003SBill Paul struct ifnet *ifp; 1572a07bd003SBill Paul struct mii_data *mii; 1573a07bd003SBill Paul 1574a07bd003SBill Paul sc = xsc; 1575a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 1576a07bd003SBill Paul VGE_LOCK(sc); 1577a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 1578a07bd003SBill Paul 1579a07bd003SBill Paul mii_tick(mii); 1580a07bd003SBill Paul if (sc->vge_link) { 1581a07bd003SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) { 1582a07bd003SBill Paul sc->vge_link = 0; 1583832f2646SGleb Smirnoff if_link_state_change(&sc->arpcom.ac_if, 1584832f2646SGleb Smirnoff LINK_STATE_UP); 1585a07bd003SBill Paul } 1586a07bd003SBill Paul } else { 1587a07bd003SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1588a07bd003SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1589a07bd003SBill Paul sc->vge_link = 1; 1590832f2646SGleb Smirnoff if_link_state_change(&sc->arpcom.ac_if, 1591832f2646SGleb Smirnoff LINK_STATE_DOWN); 1592a07bd003SBill Paul #if __FreeBSD_version < 502114 1593a07bd003SBill Paul if (ifp->if_snd.ifq_head != NULL) 1594a07bd003SBill Paul #else 1595a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1596a07bd003SBill Paul #endif 1597a07bd003SBill Paul taskqueue_enqueue(taskqueue_swi, 1598a07bd003SBill Paul &sc->vge_txtask); 1599a07bd003SBill Paul } 1600a07bd003SBill Paul } 1601a07bd003SBill Paul 1602a07bd003SBill Paul VGE_UNLOCK(sc); 1603a07bd003SBill Paul 1604a07bd003SBill Paul return; 1605a07bd003SBill Paul } 1606a07bd003SBill Paul 1607a07bd003SBill Paul #ifdef DEVICE_POLLING 1608a07bd003SBill Paul static void 1609a07bd003SBill Paul vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count) 1610a07bd003SBill Paul { 1611a07bd003SBill Paul struct vge_softc *sc = ifp->if_softc; 1612a07bd003SBill Paul 1613a07bd003SBill Paul VGE_LOCK(sc); 1614a07bd003SBill Paul #ifdef IFCAP_POLLING 1615a07bd003SBill Paul if (!(ifp->if_capenable & IFCAP_POLLING)) { 1616a07bd003SBill Paul ether_poll_deregister(ifp); 1617a07bd003SBill Paul cmd = POLL_DEREGISTER; 1618a07bd003SBill Paul } 1619a07bd003SBill Paul #endif 1620a07bd003SBill Paul if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1621a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS); 1622a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF); 1623a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 1624a07bd003SBill Paul goto done; 1625a07bd003SBill Paul } 1626a07bd003SBill Paul 1627a07bd003SBill Paul sc->rxcycles = count; 1628a07bd003SBill Paul vge_rxeof(sc); 1629a07bd003SBill Paul vge_txeof(sc); 1630a07bd003SBill Paul 1631a07bd003SBill Paul #if __FreeBSD_version < 502114 1632a07bd003SBill Paul if (ifp->if_snd.ifq_head != NULL) 1633a07bd003SBill Paul #else 1634a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1635a07bd003SBill Paul #endif 1636a07bd003SBill Paul taskqueue_enqueue(taskqueue_swi, &sc->vge_txtask); 1637a07bd003SBill Paul 1638a07bd003SBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 1639a07bd003SBill Paul u_int32_t status; 1640a07bd003SBill Paul status = CSR_READ_4(sc, VGE_ISR); 1641a07bd003SBill Paul if (status == 0xFFFFFFFF) 1642a07bd003SBill Paul goto done; 1643a07bd003SBill Paul if (status) 1644a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, status); 1645a07bd003SBill Paul 1646a07bd003SBill Paul /* 1647a07bd003SBill Paul * XXX check behaviour on receiver stalls. 1648a07bd003SBill Paul */ 1649a07bd003SBill Paul 1650a07bd003SBill Paul if (status & VGE_ISR_TXDMA_STALL || 1651a07bd003SBill Paul status & VGE_ISR_RXDMA_STALL) 1652a07bd003SBill Paul vge_init(sc); 1653a07bd003SBill Paul 1654a07bd003SBill Paul if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) { 1655a07bd003SBill Paul vge_rxeof(sc); 1656a07bd003SBill Paul ifp->if_ierrors++; 1657a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1658a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1659a07bd003SBill Paul } 1660a07bd003SBill Paul } 1661a07bd003SBill Paul done: 1662a07bd003SBill Paul VGE_UNLOCK(sc); 1663a07bd003SBill Paul } 1664a07bd003SBill Paul #endif /* DEVICE_POLLING */ 1665a07bd003SBill Paul 1666a07bd003SBill Paul static void 1667a07bd003SBill Paul vge_intr(arg) 1668a07bd003SBill Paul void *arg; 1669a07bd003SBill Paul { 1670a07bd003SBill Paul struct vge_softc *sc; 1671a07bd003SBill Paul struct ifnet *ifp; 1672a07bd003SBill Paul u_int32_t status; 1673a07bd003SBill Paul 1674a07bd003SBill Paul sc = arg; 1675a07bd003SBill Paul 1676a07bd003SBill Paul if (sc->suspended) { 1677a07bd003SBill Paul return; 1678a07bd003SBill Paul } 1679a07bd003SBill Paul 1680a07bd003SBill Paul VGE_LOCK(sc); 1681a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 1682a07bd003SBill Paul 1683a07bd003SBill Paul if (!(ifp->if_flags & IFF_UP)) { 1684a07bd003SBill Paul VGE_UNLOCK(sc); 1685a07bd003SBill Paul return; 1686a07bd003SBill Paul } 1687a07bd003SBill Paul 1688a07bd003SBill Paul #ifdef DEVICE_POLLING 1689a07bd003SBill Paul if (ifp->if_flags & IFF_POLLING) 1690a07bd003SBill Paul goto done; 1691a07bd003SBill Paul if ( 1692a07bd003SBill Paul #ifdef IFCAP_POLLING 1693a07bd003SBill Paul (ifp->if_capenable & IFCAP_POLLING) && 1694a07bd003SBill Paul #endif 1695a07bd003SBill Paul ether_poll_register(vge_poll, ifp)) { /* ok, disable interrupts */ 1696a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, 0); 1697a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 1698a07bd003SBill Paul vge_poll(ifp, 0, 1); 1699a07bd003SBill Paul goto done; 1700a07bd003SBill Paul } 1701a07bd003SBill Paul 1702a07bd003SBill Paul #endif /* DEVICE_POLLING */ 1703a07bd003SBill Paul 1704a07bd003SBill Paul /* Disable interrupts */ 1705a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 1706a07bd003SBill Paul 1707a07bd003SBill Paul for (;;) { 1708a07bd003SBill Paul 1709a07bd003SBill Paul status = CSR_READ_4(sc, VGE_ISR); 1710a07bd003SBill Paul /* If the card has gone away the read returns 0xffff. */ 1711a07bd003SBill Paul if (status == 0xFFFFFFFF) 1712a07bd003SBill Paul break; 1713a07bd003SBill Paul 1714a07bd003SBill Paul if (status) 1715a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, status); 1716a07bd003SBill Paul 1717a07bd003SBill Paul if ((status & VGE_INTRS) == 0) 1718a07bd003SBill Paul break; 1719a07bd003SBill Paul 1720a07bd003SBill Paul if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO)) 1721a07bd003SBill Paul vge_rxeof(sc); 1722a07bd003SBill Paul 1723a07bd003SBill Paul if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) { 1724a07bd003SBill Paul vge_rxeof(sc); 1725a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1726a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1727a07bd003SBill Paul } 1728a07bd003SBill Paul 1729a07bd003SBill Paul if (status & (VGE_ISR_TXOK0|VGE_ISR_TIMER0)) 1730a07bd003SBill Paul vge_txeof(sc); 1731a07bd003SBill Paul 1732a07bd003SBill Paul if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) 1733a07bd003SBill Paul vge_init(sc); 1734a07bd003SBill Paul 1735a07bd003SBill Paul if (status & VGE_ISR_LINKSTS) 1736a07bd003SBill Paul vge_tick(sc); 1737a07bd003SBill Paul } 1738a07bd003SBill Paul 1739a07bd003SBill Paul /* Re-enable interrupts */ 1740a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 1741a07bd003SBill Paul 1742a07bd003SBill Paul #ifdef DEVICE_POLLING 1743a07bd003SBill Paul done: 1744a07bd003SBill Paul #endif 1745a07bd003SBill Paul VGE_UNLOCK(sc); 1746a07bd003SBill Paul 1747a07bd003SBill Paul #if __FreeBSD_version < 502114 1748a07bd003SBill Paul if (ifp->if_snd.ifq_head != NULL) 1749a07bd003SBill Paul #else 1750a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1751a07bd003SBill Paul #endif 1752a07bd003SBill Paul taskqueue_enqueue(taskqueue_swi, &sc->vge_txtask); 1753a07bd003SBill Paul 1754a07bd003SBill Paul return; 1755a07bd003SBill Paul } 1756a07bd003SBill Paul 1757a07bd003SBill Paul static int 1758a07bd003SBill Paul vge_encap(sc, m_head, idx) 1759a07bd003SBill Paul struct vge_softc *sc; 1760a07bd003SBill Paul struct mbuf *m_head; 1761a07bd003SBill Paul int idx; 1762a07bd003SBill Paul { 1763a07bd003SBill Paul struct mbuf *m_new = NULL; 1764a07bd003SBill Paul struct vge_dmaload_arg arg; 1765a07bd003SBill Paul bus_dmamap_t map; 1766a07bd003SBill Paul int error; 1767a07bd003SBill Paul struct m_tag *mtag; 1768a07bd003SBill Paul 1769a07bd003SBill Paul if (sc->vge_ldata.vge_tx_free <= 2) 1770a07bd003SBill Paul return (EFBIG); 1771a07bd003SBill Paul 1772a07bd003SBill Paul arg.vge_flags = 0; 1773a07bd003SBill Paul 1774a07bd003SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_IP) 1775a07bd003SBill Paul arg.vge_flags |= VGE_TDCTL_IPCSUM; 1776a07bd003SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_TCP) 1777a07bd003SBill Paul arg.vge_flags |= VGE_TDCTL_TCPCSUM; 1778a07bd003SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_UDP) 1779a07bd003SBill Paul arg.vge_flags |= VGE_TDCTL_UDPCSUM; 1780a07bd003SBill Paul 1781a07bd003SBill Paul arg.sc = sc; 1782a07bd003SBill Paul arg.vge_idx = idx; 1783a07bd003SBill Paul arg.vge_m0 = m_head; 1784a07bd003SBill Paul arg.vge_maxsegs = VGE_TX_FRAGS; 1785a07bd003SBill Paul 1786a07bd003SBill Paul map = sc->vge_ldata.vge_tx_dmamap[idx]; 1787a07bd003SBill Paul error = bus_dmamap_load_mbuf(sc->vge_ldata.vge_mtag, map, 1788a07bd003SBill Paul m_head, vge_dma_map_tx_desc, &arg, BUS_DMA_NOWAIT); 1789a07bd003SBill Paul 1790a07bd003SBill Paul if (error && error != EFBIG) { 1791a07bd003SBill Paul printf("vge%d: can't map mbuf (error %d)\n", 1792a07bd003SBill Paul sc->vge_unit, error); 1793a07bd003SBill Paul return (ENOBUFS); 1794a07bd003SBill Paul } 1795a07bd003SBill Paul 1796a07bd003SBill Paul /* Too many segments to map, coalesce into a single mbuf */ 1797a07bd003SBill Paul 1798a07bd003SBill Paul if (error || arg.vge_maxsegs == 0) { 1799a07bd003SBill Paul m_new = m_defrag(m_head, M_DONTWAIT); 1800a07bd003SBill Paul if (m_new == NULL) 1801a07bd003SBill Paul return (1); 1802a07bd003SBill Paul else 1803a07bd003SBill Paul m_head = m_new; 1804a07bd003SBill Paul 1805a07bd003SBill Paul arg.sc = sc; 1806a07bd003SBill Paul arg.vge_m0 = m_head; 1807a07bd003SBill Paul arg.vge_idx = idx; 1808a07bd003SBill Paul arg.vge_maxsegs = 1; 1809a07bd003SBill Paul 1810a07bd003SBill Paul error = bus_dmamap_load_mbuf(sc->vge_ldata.vge_mtag, map, 1811a07bd003SBill Paul m_head, vge_dma_map_tx_desc, &arg, BUS_DMA_NOWAIT); 1812a07bd003SBill Paul if (error) { 1813a07bd003SBill Paul printf("vge%d: can't map mbuf (error %d)\n", 1814a07bd003SBill Paul sc->vge_unit, error); 1815a07bd003SBill Paul return (EFBIG); 1816a07bd003SBill Paul } 1817a07bd003SBill Paul } 1818a07bd003SBill Paul 1819a07bd003SBill Paul sc->vge_ldata.vge_tx_mbuf[idx] = m_head; 1820a07bd003SBill Paul sc->vge_ldata.vge_tx_free--; 1821a07bd003SBill Paul 1822a07bd003SBill Paul /* 1823a07bd003SBill Paul * Set up hardware VLAN tagging. 1824a07bd003SBill Paul */ 1825a07bd003SBill Paul 1826a07bd003SBill Paul mtag = VLAN_OUTPUT_TAG(&sc->arpcom.ac_if, m_head); 1827a07bd003SBill Paul if (mtag != NULL) 1828a07bd003SBill Paul sc->vge_ldata.vge_tx_list[idx].vge_ctl |= 1829a07bd003SBill Paul htole32(htons(VLAN_TAG_VALUE(mtag)) | VGE_TDCTL_VTAG); 1830a07bd003SBill Paul 1831a07bd003SBill Paul sc->vge_ldata.vge_tx_list[idx].vge_sts |= htole32(VGE_TDSTS_OWN); 1832a07bd003SBill Paul 1833a07bd003SBill Paul return (0); 1834a07bd003SBill Paul } 1835a07bd003SBill Paul 1836a07bd003SBill Paul static void 1837a07bd003SBill Paul vge_tx_task(arg, npending) 1838a07bd003SBill Paul void *arg; 1839a07bd003SBill Paul int npending; 1840a07bd003SBill Paul { 1841a07bd003SBill Paul struct ifnet *ifp; 1842a07bd003SBill Paul 1843a07bd003SBill Paul ifp = arg; 1844a07bd003SBill Paul vge_start(ifp); 1845a07bd003SBill Paul 1846a07bd003SBill Paul return; 1847a07bd003SBill Paul } 1848a07bd003SBill Paul 1849a07bd003SBill Paul /* 1850a07bd003SBill Paul * Main transmit routine. 1851a07bd003SBill Paul */ 1852a07bd003SBill Paul 1853a07bd003SBill Paul static void 1854a07bd003SBill Paul vge_start(ifp) 1855a07bd003SBill Paul struct ifnet *ifp; 1856a07bd003SBill Paul { 1857a07bd003SBill Paul struct vge_softc *sc; 1858a07bd003SBill Paul struct mbuf *m_head = NULL; 1859a07bd003SBill Paul int idx, pidx = 0; 1860a07bd003SBill Paul 1861a07bd003SBill Paul sc = ifp->if_softc; 1862a07bd003SBill Paul VGE_LOCK(sc); 1863a07bd003SBill Paul 1864a07bd003SBill Paul if (!sc->vge_link || ifp->if_flags & IFF_OACTIVE) { 1865a07bd003SBill Paul VGE_UNLOCK(sc); 1866a07bd003SBill Paul return; 1867a07bd003SBill Paul } 1868a07bd003SBill Paul 1869a07bd003SBill Paul #if __FreeBSD_version < 502114 1870a07bd003SBill Paul if (ifp->if_snd.ifq_head == NULL) { 1871a07bd003SBill Paul #else 1872a07bd003SBill Paul if (IFQ_DRV_IS_EMPTY(&ifp->if_snd)) { 1873a07bd003SBill Paul #endif 1874a07bd003SBill Paul VGE_UNLOCK(sc); 1875a07bd003SBill Paul return; 1876a07bd003SBill Paul } 1877a07bd003SBill Paul 1878a07bd003SBill Paul idx = sc->vge_ldata.vge_tx_prodidx; 1879a07bd003SBill Paul 1880a07bd003SBill Paul pidx = idx - 1; 1881a07bd003SBill Paul if (pidx < 0) 1882a07bd003SBill Paul pidx = VGE_TX_DESC_CNT - 1; 1883a07bd003SBill Paul 1884a07bd003SBill Paul 1885a07bd003SBill Paul while (sc->vge_ldata.vge_tx_mbuf[idx] == NULL) { 1886a07bd003SBill Paul #if __FreeBSD_version < 502114 1887a07bd003SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 1888a07bd003SBill Paul #else 1889a07bd003SBill Paul IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1890a07bd003SBill Paul #endif 1891a07bd003SBill Paul if (m_head == NULL) 1892a07bd003SBill Paul break; 1893a07bd003SBill Paul 1894a07bd003SBill Paul if (vge_encap(sc, m_head, idx)) { 1895a07bd003SBill Paul #if __FreeBSD_version >= 502114 1896a07bd003SBill Paul IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1897a07bd003SBill Paul #else 1898a07bd003SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 1899a07bd003SBill Paul #endif 1900a07bd003SBill Paul ifp->if_flags |= IFF_OACTIVE; 1901a07bd003SBill Paul break; 1902a07bd003SBill Paul } 1903a07bd003SBill Paul 1904a07bd003SBill Paul sc->vge_ldata.vge_tx_list[pidx].vge_frag[0].vge_buflen |= 1905a07bd003SBill Paul htole16(VGE_TXDESC_Q); 1906a07bd003SBill Paul 1907a07bd003SBill Paul pidx = idx; 1908a07bd003SBill Paul VGE_TX_DESC_INC(idx); 1909a07bd003SBill Paul 1910a07bd003SBill Paul /* 1911a07bd003SBill Paul * If there's a BPF listener, bounce a copy of this frame 1912a07bd003SBill Paul * to him. 1913a07bd003SBill Paul */ 1914a07bd003SBill Paul BPF_MTAP(ifp, m_head); 1915a07bd003SBill Paul } 1916a07bd003SBill Paul 1917a07bd003SBill Paul if (idx == sc->vge_ldata.vge_tx_prodidx) { 1918a07bd003SBill Paul VGE_UNLOCK(sc); 1919a07bd003SBill Paul return; 1920a07bd003SBill Paul } 1921a07bd003SBill Paul 1922a07bd003SBill Paul /* Flush the TX descriptors */ 1923a07bd003SBill Paul 1924a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_tx_list_tag, 1925a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, 1926a07bd003SBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1927a07bd003SBill Paul 1928a07bd003SBill Paul /* Issue a transmit command. */ 1929a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0); 1930a07bd003SBill Paul 1931a07bd003SBill Paul sc->vge_ldata.vge_tx_prodidx = idx; 1932a07bd003SBill Paul 1933a07bd003SBill Paul /* 1934a07bd003SBill Paul * Use the countdown timer for interrupt moderation. 1935a07bd003SBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 1936a07bd003SBill Paul * countdown timer, which will begin counting until it hits 1937a07bd003SBill Paul * the value in the SSTIMER register, and then trigger an 1938a07bd003SBill Paul * interrupt. Each time we set the TIMER0_ENABLE bit, the 1939a07bd003SBill Paul * the timer count is reloaded. Only when the transmitter 1940a07bd003SBill Paul * is idle will the timer hit 0 and an interrupt fire. 1941a07bd003SBill Paul */ 1942a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE); 1943a07bd003SBill Paul 1944a07bd003SBill Paul VGE_UNLOCK(sc); 1945a07bd003SBill Paul 1946a07bd003SBill Paul /* 1947a07bd003SBill Paul * Set a timeout in case the chip goes out to lunch. 1948a07bd003SBill Paul */ 1949a07bd003SBill Paul ifp->if_timer = 5; 1950a07bd003SBill Paul 1951a07bd003SBill Paul return; 1952a07bd003SBill Paul } 1953a07bd003SBill Paul 1954a07bd003SBill Paul static void 1955a07bd003SBill Paul vge_init(xsc) 1956a07bd003SBill Paul void *xsc; 1957a07bd003SBill Paul { 1958a07bd003SBill Paul struct vge_softc *sc = xsc; 1959a07bd003SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 1960a07bd003SBill Paul struct mii_data *mii; 1961a07bd003SBill Paul int i; 1962a07bd003SBill Paul 1963a07bd003SBill Paul VGE_LOCK(sc); 1964a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 1965a07bd003SBill Paul 1966a07bd003SBill Paul /* 1967a07bd003SBill Paul * Cancel pending I/O and free all RX/TX buffers. 1968a07bd003SBill Paul */ 1969a07bd003SBill Paul vge_stop(sc); 1970a07bd003SBill Paul vge_reset(sc); 1971a07bd003SBill Paul 1972a07bd003SBill Paul /* 1973a07bd003SBill Paul * Initialize the RX and TX descriptors and mbufs. 1974a07bd003SBill Paul */ 1975a07bd003SBill Paul 1976a07bd003SBill Paul vge_rx_list_init(sc); 1977a07bd003SBill Paul vge_tx_list_init(sc); 1978a07bd003SBill Paul 1979a07bd003SBill Paul /* Set our station address */ 1980a07bd003SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 1981a07bd003SBill Paul CSR_WRITE_1(sc, VGE_PAR0 + i, sc->arpcom.ac_enaddr[i]); 1982a07bd003SBill Paul 1983a07bd003SBill Paul /* 1984a07bd003SBill Paul * Set receive FIFO threshold. Also allow transmission and 1985a07bd003SBill Paul * reception of VLAN tagged frames. 1986a07bd003SBill Paul */ 1987a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT); 1988a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES|VGE_VTAG_OPT2); 1989a07bd003SBill Paul 1990a07bd003SBill Paul /* Set DMA burst length */ 1991a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN); 1992a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128); 1993a07bd003SBill Paul 1994a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK); 1995a07bd003SBill Paul 1996a07bd003SBill Paul /* Set collision backoff algorithm */ 1997a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM| 1998a07bd003SBill Paul VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT); 1999a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET); 2000a07bd003SBill Paul 2001a07bd003SBill Paul /* Disable LPSEL field in priority resolution */ 2002a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS); 2003a07bd003SBill Paul 2004a07bd003SBill Paul /* 2005a07bd003SBill Paul * Load the addresses of the DMA queues into the chip. 2006a07bd003SBill Paul * Note that we only use one transmit queue. 2007a07bd003SBill Paul */ 2008a07bd003SBill Paul 2009a07bd003SBill Paul CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0, 2010a07bd003SBill Paul VGE_ADDR_LO(sc->vge_ldata.vge_tx_list_addr)); 2011a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1); 2012a07bd003SBill Paul 2013a07bd003SBill Paul CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 2014a07bd003SBill Paul VGE_ADDR_LO(sc->vge_ldata.vge_rx_list_addr)); 2015a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1); 2016a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT); 2017a07bd003SBill Paul 2018a07bd003SBill Paul /* Enable and wake up the RX descriptor queue */ 2019a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 2020a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 2021a07bd003SBill Paul 2022a07bd003SBill Paul /* Enable the TX descriptor queue */ 2023a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0); 2024a07bd003SBill Paul 2025a07bd003SBill Paul /* Set up the receive filter -- allow large frames for VLANs. */ 2026a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXCTL, VGE_RXCTL_RX_UCAST|VGE_RXCTL_RX_GIANT); 2027a07bd003SBill Paul 2028a07bd003SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 2029a07bd003SBill Paul if (ifp->if_flags & IFF_PROMISC) { 2030a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_PROMISC); 2031a07bd003SBill Paul } 2032a07bd003SBill Paul 2033a07bd003SBill Paul /* Set capture broadcast bit to capture broadcast frames. */ 2034a07bd003SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 2035a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_BCAST); 2036a07bd003SBill Paul } 2037a07bd003SBill Paul 2038a07bd003SBill Paul /* Set multicast bit to capture multicast frames. */ 2039a07bd003SBill Paul if (ifp->if_flags & IFF_MULTICAST) { 2040a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_MCAST); 2041a07bd003SBill Paul } 2042a07bd003SBill Paul 2043a07bd003SBill Paul /* Init the cam filter. */ 2044a07bd003SBill Paul vge_cam_clear(sc); 2045a07bd003SBill Paul 2046a07bd003SBill Paul /* Init the multicast filter. */ 2047a07bd003SBill Paul vge_setmulti(sc); 2048a07bd003SBill Paul 2049a07bd003SBill Paul /* Enable flow control */ 2050a07bd003SBill Paul 2051a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS2, 0x8B); 2052a07bd003SBill Paul 2053a07bd003SBill Paul /* Enable jumbo frame reception (if desired) */ 2054a07bd003SBill Paul 2055a07bd003SBill Paul /* Start the MAC. */ 2056a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP); 2057a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL); 2058a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS0, 2059a07bd003SBill Paul VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START); 2060a07bd003SBill Paul 2061a07bd003SBill Paul /* 2062a07bd003SBill Paul * Configure one-shot timer for microsecond 2063a07bd003SBill Paul * resulution and load it for 500 usecs. 2064a07bd003SBill Paul */ 2065a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_TIMER0_RES); 2066a07bd003SBill Paul CSR_WRITE_2(sc, VGE_SSTIMER, 400); 2067a07bd003SBill Paul 2068a07bd003SBill Paul /* 2069a07bd003SBill Paul * Configure interrupt moderation for receive. Enable 2070a07bd003SBill Paul * the holdoff counter and load it, and set the RX 2071a07bd003SBill Paul * suppression count to the number of descriptors we 2072a07bd003SBill Paul * want to allow before triggering an interrupt. 2073a07bd003SBill Paul * The holdoff timer is in units of 20 usecs. 2074a07bd003SBill Paul */ 2075a07bd003SBill Paul 2076a07bd003SBill Paul #ifdef notyet 2077a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_TXINTSUP_DISABLE); 2078a07bd003SBill Paul /* Select the interrupt holdoff timer page. */ 2079a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2080a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF); 2081a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTHOLDOFF, 10); /* ~200 usecs */ 2082a07bd003SBill Paul 2083a07bd003SBill Paul /* Enable use of the holdoff timer. */ 2084a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF); 2085a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_SC_RELOAD); 2086a07bd003SBill Paul 2087a07bd003SBill Paul /* Select the RX suppression threshold page. */ 2088a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2089a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR); 2090a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXSUPPTHR, 64); /* interrupt after 64 packets */ 2091a07bd003SBill Paul 2092a07bd003SBill Paul /* Restore the page select bits. */ 2093a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2094a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 2095a07bd003SBill Paul #endif 2096a07bd003SBill Paul 2097a07bd003SBill Paul #ifdef DEVICE_POLLING 2098a07bd003SBill Paul /* 2099a07bd003SBill Paul * Disable interrupts if we are polling. 2100a07bd003SBill Paul */ 2101a07bd003SBill Paul if (ifp->if_flags & IFF_POLLING) { 2102a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, 0); 2103a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 2104a07bd003SBill Paul } else /* otherwise ... */ 2105a07bd003SBill Paul #endif /* DEVICE_POLLING */ 2106a07bd003SBill Paul { 2107a07bd003SBill Paul /* 2108a07bd003SBill Paul * Enable interrupts. 2109a07bd003SBill Paul */ 2110a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS); 2111a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0); 2112a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 2113a07bd003SBill Paul } 2114a07bd003SBill Paul 2115a07bd003SBill Paul mii_mediachg(mii); 2116a07bd003SBill Paul 2117a07bd003SBill Paul ifp->if_flags |= IFF_RUNNING; 2118a07bd003SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 2119a07bd003SBill Paul 2120a07bd003SBill Paul sc->vge_if_flags = 0; 2121a07bd003SBill Paul sc->vge_link = 0; 2122a07bd003SBill Paul 2123a07bd003SBill Paul VGE_UNLOCK(sc); 2124a07bd003SBill Paul 2125a07bd003SBill Paul return; 2126a07bd003SBill Paul } 2127a07bd003SBill Paul 2128a07bd003SBill Paul /* 2129a07bd003SBill Paul * Set media options. 2130a07bd003SBill Paul */ 2131a07bd003SBill Paul static int 2132a07bd003SBill Paul vge_ifmedia_upd(ifp) 2133a07bd003SBill Paul struct ifnet *ifp; 2134a07bd003SBill Paul { 2135a07bd003SBill Paul struct vge_softc *sc; 2136a07bd003SBill Paul struct mii_data *mii; 2137a07bd003SBill Paul 2138a07bd003SBill Paul sc = ifp->if_softc; 2139a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2140a07bd003SBill Paul mii_mediachg(mii); 2141a07bd003SBill Paul 2142a07bd003SBill Paul return (0); 2143a07bd003SBill Paul } 2144a07bd003SBill Paul 2145a07bd003SBill Paul /* 2146a07bd003SBill Paul * Report current media status. 2147a07bd003SBill Paul */ 2148a07bd003SBill Paul static void 2149a07bd003SBill Paul vge_ifmedia_sts(ifp, ifmr) 2150a07bd003SBill Paul struct ifnet *ifp; 2151a07bd003SBill Paul struct ifmediareq *ifmr; 2152a07bd003SBill Paul { 2153a07bd003SBill Paul struct vge_softc *sc; 2154a07bd003SBill Paul struct mii_data *mii; 2155a07bd003SBill Paul 2156a07bd003SBill Paul sc = ifp->if_softc; 2157a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2158a07bd003SBill Paul 2159a07bd003SBill Paul mii_pollstat(mii); 2160a07bd003SBill Paul ifmr->ifm_active = mii->mii_media_active; 2161a07bd003SBill Paul ifmr->ifm_status = mii->mii_media_status; 2162a07bd003SBill Paul 2163a07bd003SBill Paul return; 2164a07bd003SBill Paul } 2165a07bd003SBill Paul 2166a07bd003SBill Paul static void 2167a07bd003SBill Paul vge_miibus_statchg(dev) 2168a07bd003SBill Paul device_t dev; 2169a07bd003SBill Paul { 2170a07bd003SBill Paul struct vge_softc *sc; 2171a07bd003SBill Paul struct mii_data *mii; 2172a07bd003SBill Paul struct ifmedia_entry *ife; 2173a07bd003SBill Paul 2174a07bd003SBill Paul sc = device_get_softc(dev); 2175a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2176a07bd003SBill Paul ife = mii->mii_media.ifm_cur; 2177a07bd003SBill Paul 2178a07bd003SBill Paul /* 2179a07bd003SBill Paul * If the user manually selects a media mode, we need to turn 2180a07bd003SBill Paul * on the forced MAC mode bit in the DIAGCTL register. If the 2181a07bd003SBill Paul * user happens to choose a full duplex mode, we also need to 2182a07bd003SBill Paul * set the 'force full duplex' bit. This applies only to 2183a07bd003SBill Paul * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC 2184a07bd003SBill Paul * mode is disabled, and in 1000baseT mode, full duplex is 2185a07bd003SBill Paul * always implied, so we turn on the forced mode bit but leave 2186a07bd003SBill Paul * the FDX bit cleared. 2187a07bd003SBill Paul */ 2188a07bd003SBill Paul 2189a07bd003SBill Paul switch (IFM_SUBTYPE(ife->ifm_media)) { 2190a07bd003SBill Paul case IFM_AUTO: 2191a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2192a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2193a07bd003SBill Paul break; 2194a07bd003SBill Paul case IFM_1000_T: 2195a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2196a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2197a07bd003SBill Paul break; 2198a07bd003SBill Paul case IFM_100_TX: 2199a07bd003SBill Paul case IFM_10_T: 2200a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2201a07bd003SBill Paul if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) { 2202a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2203a07bd003SBill Paul } else { 2204a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2205a07bd003SBill Paul } 2206a07bd003SBill Paul break; 2207a07bd003SBill Paul default: 2208a07bd003SBill Paul device_printf(dev, "unknown media type: %x\n", 2209a07bd003SBill Paul IFM_SUBTYPE(ife->ifm_media)); 2210a07bd003SBill Paul break; 2211a07bd003SBill Paul } 2212a07bd003SBill Paul 2213a07bd003SBill Paul return; 2214a07bd003SBill Paul } 2215a07bd003SBill Paul 2216a07bd003SBill Paul static int 2217a07bd003SBill Paul vge_ioctl(ifp, command, data) 2218a07bd003SBill Paul struct ifnet *ifp; 2219a07bd003SBill Paul u_long command; 2220a07bd003SBill Paul caddr_t data; 2221a07bd003SBill Paul { 2222a07bd003SBill Paul struct vge_softc *sc = ifp->if_softc; 2223a07bd003SBill Paul struct ifreq *ifr = (struct ifreq *) data; 2224a07bd003SBill Paul struct mii_data *mii; 2225a07bd003SBill Paul int error = 0; 2226a07bd003SBill Paul 2227a07bd003SBill Paul switch (command) { 2228a07bd003SBill Paul case SIOCSIFMTU: 2229a07bd003SBill Paul if (ifr->ifr_mtu > VGE_JUMBO_MTU) 2230a07bd003SBill Paul error = EINVAL; 2231a07bd003SBill Paul ifp->if_mtu = ifr->ifr_mtu; 2232a07bd003SBill Paul break; 2233a07bd003SBill Paul case SIOCSIFFLAGS: 2234a07bd003SBill Paul if (ifp->if_flags & IFF_UP) { 2235a07bd003SBill Paul if (ifp->if_flags & IFF_RUNNING && 2236a07bd003SBill Paul ifp->if_flags & IFF_PROMISC && 2237a07bd003SBill Paul !(sc->vge_if_flags & IFF_PROMISC)) { 2238a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, 2239a07bd003SBill Paul VGE_RXCTL_RX_PROMISC); 2240a07bd003SBill Paul vge_setmulti(sc); 2241a07bd003SBill Paul } else if (ifp->if_flags & IFF_RUNNING && 2242a07bd003SBill Paul !(ifp->if_flags & IFF_PROMISC) && 2243a07bd003SBill Paul sc->vge_if_flags & IFF_PROMISC) { 2244a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_RXCTL, 2245a07bd003SBill Paul VGE_RXCTL_RX_PROMISC); 2246a07bd003SBill Paul vge_setmulti(sc); 2247a07bd003SBill Paul } else 2248a07bd003SBill Paul vge_init(sc); 2249a07bd003SBill Paul } else { 2250a07bd003SBill Paul if (ifp->if_flags & IFF_RUNNING) 2251a07bd003SBill Paul vge_stop(sc); 2252a07bd003SBill Paul } 2253a07bd003SBill Paul sc->vge_if_flags = ifp->if_flags; 2254a07bd003SBill Paul break; 2255a07bd003SBill Paul case SIOCADDMULTI: 2256a07bd003SBill Paul case SIOCDELMULTI: 2257a07bd003SBill Paul vge_setmulti(sc); 2258a07bd003SBill Paul break; 2259a07bd003SBill Paul case SIOCGIFMEDIA: 2260a07bd003SBill Paul case SIOCSIFMEDIA: 2261a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2262a07bd003SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2263a07bd003SBill Paul break; 2264a07bd003SBill Paul case SIOCSIFCAP: 2265a07bd003SBill Paul #ifdef IFCAP_POLLING 2266a07bd003SBill Paul ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_POLLING); 2267a07bd003SBill Paul #else 2268a07bd003SBill Paul ifp->if_capenable &= ~(IFCAP_HWCSUM); 2269a07bd003SBill Paul #endif 2270a07bd003SBill Paul ifp->if_capenable |= 2271a07bd003SBill Paul #ifdef IFCAP_POLLING 2272a07bd003SBill Paul ifr->ifr_reqcap & (IFCAP_HWCSUM | IFCAP_POLLING); 2273a07bd003SBill Paul #else 2274a07bd003SBill Paul ifr->ifr_reqcap & (IFCAP_HWCSUM); 2275a07bd003SBill Paul #endif 2276a07bd003SBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2277a07bd003SBill Paul ifp->if_hwassist = VGE_CSUM_FEATURES; 2278a07bd003SBill Paul else 2279a07bd003SBill Paul ifp->if_hwassist = 0; 2280a07bd003SBill Paul if (ifp->if_flags & IFF_RUNNING) 2281a07bd003SBill Paul vge_init(sc); 2282a07bd003SBill Paul break; 2283a07bd003SBill Paul default: 2284a07bd003SBill Paul error = ether_ioctl(ifp, command, data); 2285a07bd003SBill Paul break; 2286a07bd003SBill Paul } 2287a07bd003SBill Paul 2288a07bd003SBill Paul return (error); 2289a07bd003SBill Paul } 2290a07bd003SBill Paul 2291a07bd003SBill Paul static void 2292a07bd003SBill Paul vge_watchdog(ifp) 2293a07bd003SBill Paul struct ifnet *ifp; 2294a07bd003SBill Paul { 2295a07bd003SBill Paul struct vge_softc *sc; 2296a07bd003SBill Paul 2297a07bd003SBill Paul sc = ifp->if_softc; 2298a07bd003SBill Paul VGE_LOCK(sc); 2299a07bd003SBill Paul printf("vge%d: watchdog timeout\n", sc->vge_unit); 2300a07bd003SBill Paul ifp->if_oerrors++; 2301a07bd003SBill Paul 2302a07bd003SBill Paul vge_txeof(sc); 2303a07bd003SBill Paul vge_rxeof(sc); 2304a07bd003SBill Paul 2305a07bd003SBill Paul vge_init(sc); 2306a07bd003SBill Paul 2307a07bd003SBill Paul VGE_UNLOCK(sc); 2308a07bd003SBill Paul 2309a07bd003SBill Paul return; 2310a07bd003SBill Paul } 2311a07bd003SBill Paul 2312a07bd003SBill Paul /* 2313a07bd003SBill Paul * Stop the adapter and free any mbufs allocated to the 2314a07bd003SBill Paul * RX and TX lists. 2315a07bd003SBill Paul */ 2316a07bd003SBill Paul static void 2317a07bd003SBill Paul vge_stop(sc) 2318a07bd003SBill Paul struct vge_softc *sc; 2319a07bd003SBill Paul { 2320a07bd003SBill Paul register int i; 2321a07bd003SBill Paul struct ifnet *ifp; 2322a07bd003SBill Paul 2323a07bd003SBill Paul VGE_LOCK(sc); 2324a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 2325a07bd003SBill Paul ifp->if_timer = 0; 2326a07bd003SBill Paul 2327a07bd003SBill Paul ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 2328a07bd003SBill Paul #ifdef DEVICE_POLLING 2329a07bd003SBill Paul ether_poll_deregister(ifp); 2330a07bd003SBill Paul #endif /* DEVICE_POLLING */ 2331a07bd003SBill Paul 2332a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 2333a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP); 2334a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF); 2335a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF); 2336a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF); 2337a07bd003SBill Paul CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0); 2338a07bd003SBill Paul 2339a07bd003SBill Paul if (sc->vge_head != NULL) { 2340a07bd003SBill Paul m_freem(sc->vge_head); 2341a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 2342a07bd003SBill Paul } 2343a07bd003SBill Paul 2344a07bd003SBill Paul /* Free the TX list buffers. */ 2345a07bd003SBill Paul 2346a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) { 2347a07bd003SBill Paul if (sc->vge_ldata.vge_tx_mbuf[i] != NULL) { 2348a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 2349a07bd003SBill Paul sc->vge_ldata.vge_tx_dmamap[i]); 2350a07bd003SBill Paul m_freem(sc->vge_ldata.vge_tx_mbuf[i]); 2351a07bd003SBill Paul sc->vge_ldata.vge_tx_mbuf[i] = NULL; 2352a07bd003SBill Paul } 2353a07bd003SBill Paul } 2354a07bd003SBill Paul 2355a07bd003SBill Paul /* Free the RX list buffers. */ 2356a07bd003SBill Paul 2357a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 2358a07bd003SBill Paul if (sc->vge_ldata.vge_rx_mbuf[i] != NULL) { 2359a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 2360a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i]); 2361a07bd003SBill Paul m_freem(sc->vge_ldata.vge_rx_mbuf[i]); 2362a07bd003SBill Paul sc->vge_ldata.vge_rx_mbuf[i] = NULL; 2363a07bd003SBill Paul } 2364a07bd003SBill Paul } 2365a07bd003SBill Paul 2366a07bd003SBill Paul VGE_UNLOCK(sc); 2367a07bd003SBill Paul 2368a07bd003SBill Paul return; 2369a07bd003SBill Paul } 2370a07bd003SBill Paul 2371a07bd003SBill Paul /* 2372a07bd003SBill Paul * Device suspend routine. Stop the interface and save some PCI 2373a07bd003SBill Paul * settings in case the BIOS doesn't restore them properly on 2374a07bd003SBill Paul * resume. 2375a07bd003SBill Paul */ 2376a07bd003SBill Paul static int 2377a07bd003SBill Paul vge_suspend(dev) 2378a07bd003SBill Paul device_t dev; 2379a07bd003SBill Paul { 2380a07bd003SBill Paul struct vge_softc *sc; 2381a07bd003SBill Paul int i; 2382a07bd003SBill Paul 2383a07bd003SBill Paul sc = device_get_softc(dev); 2384a07bd003SBill Paul 2385a07bd003SBill Paul vge_stop(sc); 2386a07bd003SBill Paul 2387a07bd003SBill Paul for (i = 0; i < 5; i++) 2388a07bd003SBill Paul sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4); 2389a07bd003SBill Paul sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 2390a07bd003SBill Paul sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 2391a07bd003SBill Paul sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 2392a07bd003SBill Paul sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 2393a07bd003SBill Paul 2394a07bd003SBill Paul sc->suspended = 1; 2395a07bd003SBill Paul 2396a07bd003SBill Paul return (0); 2397a07bd003SBill Paul } 2398a07bd003SBill Paul 2399a07bd003SBill Paul /* 2400a07bd003SBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2401a07bd003SBill Paul * doesn't, re-enable busmastering, and restart the interface if 2402a07bd003SBill Paul * appropriate. 2403a07bd003SBill Paul */ 2404a07bd003SBill Paul static int 2405a07bd003SBill Paul vge_resume(dev) 2406a07bd003SBill Paul device_t dev; 2407a07bd003SBill Paul { 2408a07bd003SBill Paul struct vge_softc *sc; 2409a07bd003SBill Paul struct ifnet *ifp; 2410a07bd003SBill Paul int i; 2411a07bd003SBill Paul 2412a07bd003SBill Paul sc = device_get_softc(dev); 2413a07bd003SBill Paul ifp = &sc->arpcom.ac_if; 2414a07bd003SBill Paul 2415a07bd003SBill Paul /* better way to do this? */ 2416a07bd003SBill Paul for (i = 0; i < 5; i++) 2417a07bd003SBill Paul pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4); 2418a07bd003SBill Paul pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 2419a07bd003SBill Paul pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 2420a07bd003SBill Paul pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 2421a07bd003SBill Paul pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 2422a07bd003SBill Paul 2423a07bd003SBill Paul /* reenable busmastering */ 2424a07bd003SBill Paul pci_enable_busmaster(dev); 2425a07bd003SBill Paul pci_enable_io(dev, SYS_RES_MEMORY); 2426a07bd003SBill Paul 2427a07bd003SBill Paul /* reinitialize interface if necessary */ 2428a07bd003SBill Paul if (ifp->if_flags & IFF_UP) 2429a07bd003SBill Paul vge_init(sc); 2430a07bd003SBill Paul 2431a07bd003SBill Paul sc->suspended = 0; 2432a07bd003SBill Paul 2433a07bd003SBill Paul return (0); 2434a07bd003SBill Paul } 2435a07bd003SBill Paul 2436a07bd003SBill Paul /* 2437a07bd003SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2438a07bd003SBill Paul * get confused by errant DMAs when rebooting. 2439a07bd003SBill Paul */ 2440a07bd003SBill Paul static void 2441a07bd003SBill Paul vge_shutdown(dev) 2442a07bd003SBill Paul device_t dev; 2443a07bd003SBill Paul { 2444a07bd003SBill Paul struct vge_softc *sc; 2445a07bd003SBill Paul 2446a07bd003SBill Paul sc = device_get_softc(dev); 2447a07bd003SBill Paul 2448a07bd003SBill Paul vge_stop(sc); 2449a07bd003SBill Paul } 2450