xref: /freebsd/sys/dev/vge/if_vge.c (revision a3f4b4527c0a83be7d111b11656e06fadee29971)
1098ca2bdSWarner Losh /*-
2a07bd003SBill Paul  * Copyright (c) 2004
3a07bd003SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a07bd003SBill Paul  *
5a07bd003SBill Paul  * Redistribution and use in source and binary forms, with or without
6a07bd003SBill Paul  * modification, are permitted provided that the following conditions
7a07bd003SBill Paul  * are met:
8a07bd003SBill Paul  * 1. Redistributions of source code must retain the above copyright
9a07bd003SBill Paul  *    notice, this list of conditions and the following disclaimer.
10a07bd003SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a07bd003SBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a07bd003SBill Paul  *    documentation and/or other materials provided with the distribution.
13a07bd003SBill Paul  * 3. All advertising materials mentioning features or use of this software
14a07bd003SBill Paul  *    must display the following acknowledgement:
15a07bd003SBill Paul  *	This product includes software developed by Bill Paul.
16a07bd003SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a07bd003SBill Paul  *    may be used to endorse or promote products derived from this software
18a07bd003SBill Paul  *    without specific prior written permission.
19a07bd003SBill Paul  *
20a07bd003SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a07bd003SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a07bd003SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a07bd003SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a07bd003SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a07bd003SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a07bd003SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a07bd003SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a07bd003SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a07bd003SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a07bd003SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a07bd003SBill Paul  */
32a07bd003SBill Paul 
33a07bd003SBill Paul #include <sys/cdefs.h>
34a07bd003SBill Paul __FBSDID("$FreeBSD$");
35a07bd003SBill Paul 
36a07bd003SBill Paul /*
37a07bd003SBill Paul  * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver.
38a07bd003SBill Paul  *
39a07bd003SBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a07bd003SBill Paul  * Senior Networking Software Engineer
41a07bd003SBill Paul  * Wind River Systems
42a07bd003SBill Paul  */
43a07bd003SBill Paul 
44a07bd003SBill Paul /*
45a07bd003SBill Paul  * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that
46a07bd003SBill Paul  * combines a tri-speed ethernet MAC and PHY, with the following
47a07bd003SBill Paul  * features:
48a07bd003SBill Paul  *
49a07bd003SBill Paul  *	o Jumbo frame support up to 16K
50a07bd003SBill Paul  *	o Transmit and receive flow control
51a07bd003SBill Paul  *	o IPv4 checksum offload
52a07bd003SBill Paul  *	o VLAN tag insertion and stripping
53a07bd003SBill Paul  *	o TCP large send
54a07bd003SBill Paul  *	o 64-bit multicast hash table filter
55a07bd003SBill Paul  *	o 64 entry CAM filter
56a07bd003SBill Paul  *	o 16K RX FIFO and 48K TX FIFO memory
57a07bd003SBill Paul  *	o Interrupt moderation
58a07bd003SBill Paul  *
59a07bd003SBill Paul  * The VT6122 supports up to four transmit DMA queues. The descriptors
60a07bd003SBill Paul  * in the transmit ring can address up to 7 data fragments; frames which
61a07bd003SBill Paul  * span more than 7 data buffers must be coalesced, but in general the
62a07bd003SBill Paul  * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments
63a07bd003SBill Paul  * long. The receive descriptors address only a single buffer.
64a07bd003SBill Paul  *
65a07bd003SBill Paul  * There are two peculiar design issues with the VT6122. One is that
66a07bd003SBill Paul  * receive data buffers must be aligned on a 32-bit boundary. This is
67a07bd003SBill Paul  * not a problem where the VT6122 is used as a LOM device in x86-based
68a07bd003SBill Paul  * systems, but on architectures that generate unaligned access traps, we
69a07bd003SBill Paul  * have to do some copying.
70a07bd003SBill Paul  *
71a07bd003SBill Paul  * The other issue has to do with the way 64-bit addresses are handled.
72a07bd003SBill Paul  * The DMA descriptors only allow you to specify 48 bits of addressing
73a07bd003SBill Paul  * information. The remaining 16 bits are specified using one of the
74a07bd003SBill Paul  * I/O registers. If you only have a 32-bit system, then this isn't
75a07bd003SBill Paul  * an issue, but if you have a 64-bit system and more than 4GB of
76a07bd003SBill Paul  * memory, you must have to make sure your network data buffers reside
77a07bd003SBill Paul  * in the same 48-bit 'segment.'
78a07bd003SBill Paul  *
79a07bd003SBill Paul  * Special thanks to Ryan Fu at VIA Networking for providing documentation
80a07bd003SBill Paul  * and sample NICs for testing.
81a07bd003SBill Paul  */
82a07bd003SBill Paul 
83f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
84f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
85f0796cd2SGleb Smirnoff #endif
86f0796cd2SGleb Smirnoff 
87a07bd003SBill Paul #include <sys/param.h>
88a07bd003SBill Paul #include <sys/endian.h>
89a07bd003SBill Paul #include <sys/systm.h>
90a07bd003SBill Paul #include <sys/sockio.h>
91a07bd003SBill Paul #include <sys/mbuf.h>
92a07bd003SBill Paul #include <sys/malloc.h>
93a07bd003SBill Paul #include <sys/module.h>
94a07bd003SBill Paul #include <sys/kernel.h>
95a07bd003SBill Paul #include <sys/socket.h>
967129fb20SPyun YongHyeon #include <sys/sysctl.h>
97a07bd003SBill Paul 
98a07bd003SBill Paul #include <net/if.h>
99a07bd003SBill Paul #include <net/if_arp.h>
100a07bd003SBill Paul #include <net/ethernet.h>
101a07bd003SBill Paul #include <net/if_dl.h>
102a07bd003SBill Paul #include <net/if_media.h>
103fc74a9f9SBrooks Davis #include <net/if_types.h>
104a07bd003SBill Paul #include <net/if_vlan_var.h>
105a07bd003SBill Paul 
106a07bd003SBill Paul #include <net/bpf.h>
107a07bd003SBill Paul 
108a07bd003SBill Paul #include <machine/bus.h>
109a07bd003SBill Paul #include <machine/resource.h>
110a07bd003SBill Paul #include <sys/bus.h>
111a07bd003SBill Paul #include <sys/rman.h>
112a07bd003SBill Paul 
113a07bd003SBill Paul #include <dev/mii/mii.h>
114a07bd003SBill Paul #include <dev/mii/miivar.h>
115a07bd003SBill Paul 
116a07bd003SBill Paul #include <dev/pci/pcireg.h>
117a07bd003SBill Paul #include <dev/pci/pcivar.h>
118a07bd003SBill Paul 
119a07bd003SBill Paul MODULE_DEPEND(vge, pci, 1, 1, 1);
120a07bd003SBill Paul MODULE_DEPEND(vge, ether, 1, 1, 1);
121a07bd003SBill Paul MODULE_DEPEND(vge, miibus, 1, 1, 1);
122a07bd003SBill Paul 
1237b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
124a07bd003SBill Paul #include "miibus_if.h"
125a07bd003SBill Paul 
126a07bd003SBill Paul #include <dev/vge/if_vgereg.h>
127a07bd003SBill Paul #include <dev/vge/if_vgevar.h>
128a07bd003SBill Paul 
129a07bd003SBill Paul #define VGE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
130a07bd003SBill Paul 
1315957cc2aSPyun YongHyeon /* Tunables */
1325957cc2aSPyun YongHyeon static int msi_disable = 0;
1335957cc2aSPyun YongHyeon TUNABLE_INT("hw.vge.msi_disable", &msi_disable);
1345957cc2aSPyun YongHyeon 
135a07bd003SBill Paul /*
1367129fb20SPyun YongHyeon  * The SQE error counter of MIB seems to report bogus value.
1377129fb20SPyun YongHyeon  * Vendor's workaround does not seem to work on PCIe based
1387129fb20SPyun YongHyeon  * controllers. Disable it until we find better workaround.
1397129fb20SPyun YongHyeon  */
1407129fb20SPyun YongHyeon #undef VGE_ENABLE_SQEERR
1417129fb20SPyun YongHyeon 
1427129fb20SPyun YongHyeon /*
143a07bd003SBill Paul  * Various supported device vendors/types and their names.
144a07bd003SBill Paul  */
145a07bd003SBill Paul static struct vge_type vge_devs[] = {
146a07bd003SBill Paul 	{ VIA_VENDORID, VIA_DEVICEID_61XX,
14783accfdbSPyun YongHyeon 		"VIA Networking Velocity Gigabit Ethernet" },
148a07bd003SBill Paul 	{ 0, 0, NULL }
149a07bd003SBill Paul };
150a07bd003SBill Paul 
151a07bd003SBill Paul static int	vge_attach(device_t);
152a07bd003SBill Paul static int	vge_detach(device_t);
153e4027c49SPyun YongHyeon static int	vge_probe(device_t);
154a07bd003SBill Paul static int	vge_resume(device_t);
1556a087a87SPyun YongHyeon static int	vge_shutdown(device_t);
156e4027c49SPyun YongHyeon static int	vge_suspend(device_t);
157a07bd003SBill Paul 
158a07bd003SBill Paul static void	vge_cam_clear(struct vge_softc *);
159a07bd003SBill Paul static int	vge_cam_set(struct vge_softc *, uint8_t *);
1607fc94bc4SPyun YongHyeon static void	vge_clrwol(struct vge_softc *);
161e4027c49SPyun YongHyeon static void	vge_discard_rxbuf(struct vge_softc *, int);
162e4027c49SPyun YongHyeon static int	vge_dma_alloc(struct vge_softc *);
163e4027c49SPyun YongHyeon static void	vge_dma_free(struct vge_softc *);
164e4027c49SPyun YongHyeon static void	vge_dmamap_cb(void *, bus_dma_segment_t *, int, int);
165e4027c49SPyun YongHyeon #ifdef VGE_EEPROM
166e4027c49SPyun YongHyeon static void	vge_eeprom_getword(struct vge_softc *, int, uint16_t *);
167e4027c49SPyun YongHyeon #endif
168e4027c49SPyun YongHyeon static int	vge_encap(struct vge_softc *, struct mbuf **);
169e4027c49SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
170e4027c49SPyun YongHyeon static __inline void
171e4027c49SPyun YongHyeon 		vge_fixup_rx(struct mbuf *);
172e4027c49SPyun YongHyeon #endif
173e4027c49SPyun YongHyeon static void	vge_freebufs(struct vge_softc *);
174e4027c49SPyun YongHyeon static void	vge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
175e4027c49SPyun YongHyeon static int	vge_ifmedia_upd(struct ifnet *);
176e4027c49SPyun YongHyeon static void	vge_init(void *);
177e4027c49SPyun YongHyeon static void	vge_init_locked(struct vge_softc *);
178e4027c49SPyun YongHyeon static void	vge_intr(void *);
1793b2b8afbSPyun YongHyeon static void	vge_intr_holdoff(struct vge_softc *);
180e4027c49SPyun YongHyeon static int	vge_ioctl(struct ifnet *, u_long, caddr_t);
181e7b2d9b8SPyun YongHyeon static void	vge_link_statchg(void *);
182e4027c49SPyun YongHyeon static int	vge_miibus_readreg(device_t, int, int);
183e4027c49SPyun YongHyeon static void	vge_miibus_statchg(device_t);
184e4027c49SPyun YongHyeon static int	vge_miibus_writereg(device_t, int, int, int);
185e4027c49SPyun YongHyeon static void	vge_miipoll_start(struct vge_softc *);
186e4027c49SPyun YongHyeon static void	vge_miipoll_stop(struct vge_softc *);
187e4027c49SPyun YongHyeon static int	vge_newbuf(struct vge_softc *, int);
188e4027c49SPyun YongHyeon static void	vge_read_eeprom(struct vge_softc *, caddr_t, int, int, int);
189a07bd003SBill Paul static void	vge_reset(struct vge_softc *);
190e4027c49SPyun YongHyeon static int	vge_rx_list_init(struct vge_softc *);
191e4027c49SPyun YongHyeon static int	vge_rxeof(struct vge_softc *, int);
1925f07fd19SPyun YongHyeon static void	vge_rxfilter(struct vge_softc *);
19338aa43c5SPyun YongHyeon static void	vge_setvlan(struct vge_softc *);
1947fc94bc4SPyun YongHyeon static void	vge_setwol(struct vge_softc *);
195e4027c49SPyun YongHyeon static void	vge_start(struct ifnet *);
196e4027c49SPyun YongHyeon static void	vge_start_locked(struct ifnet *);
1977129fb20SPyun YongHyeon static void	vge_stats_clear(struct vge_softc *);
1987129fb20SPyun YongHyeon static void	vge_stats_update(struct vge_softc *);
199e4027c49SPyun YongHyeon static void	vge_stop(struct vge_softc *);
2007129fb20SPyun YongHyeon static void	vge_sysctl_node(struct vge_softc *);
201e4027c49SPyun YongHyeon static int	vge_tx_list_init(struct vge_softc *);
202e4027c49SPyun YongHyeon static void	vge_txeof(struct vge_softc *);
203e4027c49SPyun YongHyeon static void	vge_watchdog(void *);
204a07bd003SBill Paul 
205a07bd003SBill Paul static device_method_t vge_methods[] = {
206a07bd003SBill Paul 	/* Device interface */
207a07bd003SBill Paul 	DEVMETHOD(device_probe,		vge_probe),
208a07bd003SBill Paul 	DEVMETHOD(device_attach,	vge_attach),
209a07bd003SBill Paul 	DEVMETHOD(device_detach,	vge_detach),
210a07bd003SBill Paul 	DEVMETHOD(device_suspend,	vge_suspend),
211a07bd003SBill Paul 	DEVMETHOD(device_resume,	vge_resume),
212a07bd003SBill Paul 	DEVMETHOD(device_shutdown,	vge_shutdown),
213a07bd003SBill Paul 
214a07bd003SBill Paul 	/* bus interface */
215a07bd003SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
216a07bd003SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
217a07bd003SBill Paul 
218a07bd003SBill Paul 	/* MII interface */
219a07bd003SBill Paul 	DEVMETHOD(miibus_readreg,	vge_miibus_readreg),
220a07bd003SBill Paul 	DEVMETHOD(miibus_writereg,	vge_miibus_writereg),
221a07bd003SBill Paul 	DEVMETHOD(miibus_statchg,	vge_miibus_statchg),
222a07bd003SBill Paul 
223a07bd003SBill Paul 	{ 0, 0 }
224a07bd003SBill Paul };
225a07bd003SBill Paul 
226a07bd003SBill Paul static driver_t vge_driver = {
227a07bd003SBill Paul 	"vge",
228a07bd003SBill Paul 	vge_methods,
229a07bd003SBill Paul 	sizeof(struct vge_softc)
230a07bd003SBill Paul };
231a07bd003SBill Paul 
232a07bd003SBill Paul static devclass_t vge_devclass;
233a07bd003SBill Paul 
234a07bd003SBill Paul DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0);
235a07bd003SBill Paul DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0);
236a07bd003SBill Paul 
237bb74e5f6SBill Paul #ifdef VGE_EEPROM
238a07bd003SBill Paul /*
239a07bd003SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
240a07bd003SBill Paul  */
241a07bd003SBill Paul static void
242c3c74c61SPyun YongHyeon vge_eeprom_getword(struct vge_softc *sc, int addr, uint16_t *dest)
243a07bd003SBill Paul {
244b534dcd5SPyun YongHyeon 	int i;
245c3c74c61SPyun YongHyeon 	uint16_t word = 0;
246a07bd003SBill Paul 
247a07bd003SBill Paul 	/*
248a07bd003SBill Paul 	 * Enter EEPROM embedded programming mode. In order to
249a07bd003SBill Paul 	 * access the EEPROM at all, we first have to set the
250a07bd003SBill Paul 	 * EELOAD bit in the CHIPCFG2 register.
251a07bd003SBill Paul 	 */
252a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
253a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
254a07bd003SBill Paul 
255a07bd003SBill Paul 	/* Select the address of the word we want to read */
256a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_EEADDR, addr);
257a07bd003SBill Paul 
258a07bd003SBill Paul 	/* Issue read command */
259a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD);
260a07bd003SBill Paul 
261a07bd003SBill Paul 	/* Wait for the done bit to be set. */
262a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
263a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE)
264a07bd003SBill Paul 			break;
265a07bd003SBill Paul 	}
266a07bd003SBill Paul 
267a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
268a07bd003SBill Paul 		device_printf(sc->vge_dev, "EEPROM read timed out\n");
269a07bd003SBill Paul 		*dest = 0;
270a07bd003SBill Paul 		return;
271a07bd003SBill Paul 	}
272a07bd003SBill Paul 
273a07bd003SBill Paul 	/* Read the result */
274a07bd003SBill Paul 	word = CSR_READ_2(sc, VGE_EERDDAT);
275a07bd003SBill Paul 
276a07bd003SBill Paul 	/* Turn off EEPROM access mode. */
277a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
278a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
279a07bd003SBill Paul 
280a07bd003SBill Paul 	*dest = word;
281a07bd003SBill Paul }
282bb74e5f6SBill Paul #endif
283a07bd003SBill Paul 
284a07bd003SBill Paul /*
285a07bd003SBill Paul  * Read a sequence of words from the EEPROM.
286a07bd003SBill Paul  */
287a07bd003SBill Paul static void
2886afe22a8SPyun YongHyeon vge_read_eeprom(struct vge_softc *sc, caddr_t dest, int off, int cnt, int swap)
289a07bd003SBill Paul {
290a07bd003SBill Paul 	int i;
291bb74e5f6SBill Paul #ifdef VGE_EEPROM
292c3c74c61SPyun YongHyeon 	uint16_t word = 0, *ptr;
293a07bd003SBill Paul 
294a07bd003SBill Paul 	for (i = 0; i < cnt; i++) {
295a07bd003SBill Paul 		vge_eeprom_getword(sc, off + i, &word);
296c3c74c61SPyun YongHyeon 		ptr = (uint16_t *)(dest + (i * 2));
297a07bd003SBill Paul 		if (swap)
298a07bd003SBill Paul 			*ptr = ntohs(word);
299a07bd003SBill Paul 		else
300a07bd003SBill Paul 			*ptr = word;
301a07bd003SBill Paul 	}
302bb74e5f6SBill Paul #else
303bb74e5f6SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
304bb74e5f6SBill Paul 		dest[i] = CSR_READ_1(sc, VGE_PAR0 + i);
305bb74e5f6SBill Paul #endif
306a07bd003SBill Paul }
307a07bd003SBill Paul 
308a07bd003SBill Paul static void
3096afe22a8SPyun YongHyeon vge_miipoll_stop(struct vge_softc *sc)
310a07bd003SBill Paul {
311a07bd003SBill Paul 	int i;
312a07bd003SBill Paul 
313a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, 0);
314a07bd003SBill Paul 
315a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
316a07bd003SBill Paul 		DELAY(1);
317a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
318a07bd003SBill Paul 			break;
319a07bd003SBill Paul 	}
320a07bd003SBill Paul 
321a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
322a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
323a07bd003SBill Paul }
324a07bd003SBill Paul 
325a07bd003SBill Paul static void
3266afe22a8SPyun YongHyeon vge_miipoll_start(struct vge_softc *sc)
327a07bd003SBill Paul {
328a07bd003SBill Paul 	int i;
329a07bd003SBill Paul 
330a07bd003SBill Paul 	/* First, make sure we're idle. */
331a07bd003SBill Paul 
332a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, 0);
333a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL);
334a07bd003SBill Paul 
335a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
336a07bd003SBill Paul 		DELAY(1);
337a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
338a07bd003SBill Paul 			break;
339a07bd003SBill Paul 	}
340a07bd003SBill Paul 
341a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
342a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
343a07bd003SBill Paul 		return;
344a07bd003SBill Paul 	}
345a07bd003SBill Paul 
346a07bd003SBill Paul 	/* Now enable auto poll mode. */
347a07bd003SBill Paul 
348a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO);
349a07bd003SBill Paul 
350a07bd003SBill Paul 	/* And make sure it started. */
351a07bd003SBill Paul 
352a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
353a07bd003SBill Paul 		DELAY(1);
354a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0)
355a07bd003SBill Paul 			break;
356a07bd003SBill Paul 	}
357a07bd003SBill Paul 
358a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
359a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to start MII autopoll\n");
360a07bd003SBill Paul }
361a07bd003SBill Paul 
362a07bd003SBill Paul static int
3636afe22a8SPyun YongHyeon vge_miibus_readreg(device_t dev, int phy, int reg)
364a07bd003SBill Paul {
365a07bd003SBill Paul 	struct vge_softc *sc;
366a07bd003SBill Paul 	int i;
367c3c74c61SPyun YongHyeon 	uint16_t rval = 0;
368a07bd003SBill Paul 
369a07bd003SBill Paul 	sc = device_get_softc(dev);
370a07bd003SBill Paul 
371a07bd003SBill Paul 	vge_miipoll_stop(sc);
372a07bd003SBill Paul 
373a07bd003SBill Paul 	/* Specify the register we want to read. */
374a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, reg);
375a07bd003SBill Paul 
376a07bd003SBill Paul 	/* Issue read command. */
377a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD);
378a07bd003SBill Paul 
379a07bd003SBill Paul 	/* Wait for the read command bit to self-clear. */
380a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
381a07bd003SBill Paul 		DELAY(1);
382a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0)
383a07bd003SBill Paul 			break;
384a07bd003SBill Paul 	}
385a07bd003SBill Paul 
386a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
387a07bd003SBill Paul 		device_printf(sc->vge_dev, "MII read timed out\n");
388a07bd003SBill Paul 	else
389a07bd003SBill Paul 		rval = CSR_READ_2(sc, VGE_MIIDATA);
390a07bd003SBill Paul 
391a07bd003SBill Paul 	vge_miipoll_start(sc);
392a07bd003SBill Paul 
393a07bd003SBill Paul 	return (rval);
394a07bd003SBill Paul }
395a07bd003SBill Paul 
396a07bd003SBill Paul static int
3976afe22a8SPyun YongHyeon vge_miibus_writereg(device_t dev, int phy, int reg, int data)
398a07bd003SBill Paul {
399a07bd003SBill Paul 	struct vge_softc *sc;
400a07bd003SBill Paul 	int i, rval = 0;
401a07bd003SBill Paul 
402a07bd003SBill Paul 	sc = device_get_softc(dev);
403a07bd003SBill Paul 
404a07bd003SBill Paul 	vge_miipoll_stop(sc);
405a07bd003SBill Paul 
406a07bd003SBill Paul 	/* Specify the register we want to write. */
407a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, reg);
408a07bd003SBill Paul 
409a07bd003SBill Paul 	/* Specify the data we want to write. */
410a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_MIIDATA, data);
411a07bd003SBill Paul 
412a07bd003SBill Paul 	/* Issue write command. */
413a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD);
414a07bd003SBill Paul 
415a07bd003SBill Paul 	/* Wait for the write command bit to self-clear. */
416a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
417a07bd003SBill Paul 		DELAY(1);
418a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0)
419a07bd003SBill Paul 			break;
420a07bd003SBill Paul 	}
421a07bd003SBill Paul 
422a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
423a07bd003SBill Paul 		device_printf(sc->vge_dev, "MII write timed out\n");
424a07bd003SBill Paul 		rval = EIO;
425a07bd003SBill Paul 	}
426a07bd003SBill Paul 
427a07bd003SBill Paul 	vge_miipoll_start(sc);
428a07bd003SBill Paul 
429a07bd003SBill Paul 	return (rval);
430a07bd003SBill Paul }
431a07bd003SBill Paul 
432a07bd003SBill Paul static void
4336afe22a8SPyun YongHyeon vge_cam_clear(struct vge_softc *sc)
434a07bd003SBill Paul {
435a07bd003SBill Paul 	int i;
436a07bd003SBill Paul 
437a07bd003SBill Paul 	/*
438a07bd003SBill Paul 	 * Turn off all the mask bits. This tells the chip
439a07bd003SBill Paul 	 * that none of the entries in the CAM filter are valid.
440a07bd003SBill Paul 	 * desired entries will be enabled as we fill the filter in.
441a07bd003SBill Paul 	 */
442a07bd003SBill Paul 
443a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
444a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
445a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE);
446a07bd003SBill Paul 	for (i = 0; i < 8; i++)
447a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
448a07bd003SBill Paul 
449a07bd003SBill Paul 	/* Clear the VLAN filter too. */
450a07bd003SBill Paul 
451a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0);
452a07bd003SBill Paul 	for (i = 0; i < 8; i++)
453a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
454a07bd003SBill Paul 
455a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, 0);
456a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
457a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
458a07bd003SBill Paul 
459a07bd003SBill Paul 	sc->vge_camidx = 0;
460a07bd003SBill Paul }
461a07bd003SBill Paul 
462a07bd003SBill Paul static int
4636afe22a8SPyun YongHyeon vge_cam_set(struct vge_softc *sc, uint8_t *addr)
464a07bd003SBill Paul {
465a07bd003SBill Paul 	int i, error = 0;
466a07bd003SBill Paul 
467a07bd003SBill Paul 	if (sc->vge_camidx == VGE_CAM_MAXADDRS)
468a07bd003SBill Paul 		return (ENOSPC);
469a07bd003SBill Paul 
470a07bd003SBill Paul 	/* Select the CAM data page. */
471a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
472a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA);
473a07bd003SBill Paul 
474a07bd003SBill Paul 	/* Set the filter entry we want to update and enable writing. */
475a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx);
476a07bd003SBill Paul 
477a07bd003SBill Paul 	/* Write the address to the CAM registers */
478a07bd003SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
479a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]);
480a07bd003SBill Paul 
481a07bd003SBill Paul 	/* Issue a write command. */
482a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE);
483a07bd003SBill Paul 
484a07bd003SBill Paul 	/* Wake for it to clear. */
485a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
486a07bd003SBill Paul 		DELAY(1);
487a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0)
488a07bd003SBill Paul 			break;
489a07bd003SBill Paul 	}
490a07bd003SBill Paul 
491a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
492a07bd003SBill Paul 		device_printf(sc->vge_dev, "setting CAM filter failed\n");
493a07bd003SBill Paul 		error = EIO;
494a07bd003SBill Paul 		goto fail;
495a07bd003SBill Paul 	}
496a07bd003SBill Paul 
497a07bd003SBill Paul 	/* Select the CAM mask page. */
498a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
499a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
500a07bd003SBill Paul 
501a07bd003SBill Paul 	/* Set the mask bit that enables this filter. */
502a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8),
503a07bd003SBill Paul 	    1<<(sc->vge_camidx & 7));
504a07bd003SBill Paul 
505a07bd003SBill Paul 	sc->vge_camidx++;
506a07bd003SBill Paul 
507a07bd003SBill Paul fail:
508a07bd003SBill Paul 	/* Turn off access to CAM. */
509a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, 0);
510a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
511a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
512a07bd003SBill Paul 
513a07bd003SBill Paul 	return (error);
514a07bd003SBill Paul }
515a07bd003SBill Paul 
51638aa43c5SPyun YongHyeon static void
51738aa43c5SPyun YongHyeon vge_setvlan(struct vge_softc *sc)
51838aa43c5SPyun YongHyeon {
51938aa43c5SPyun YongHyeon 	struct ifnet *ifp;
52038aa43c5SPyun YongHyeon 	uint8_t cfg;
52138aa43c5SPyun YongHyeon 
52238aa43c5SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
52338aa43c5SPyun YongHyeon 
52438aa43c5SPyun YongHyeon 	ifp = sc->vge_ifp;
52538aa43c5SPyun YongHyeon 	cfg = CSR_READ_1(sc, VGE_RXCFG);
52638aa43c5SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
52738aa43c5SPyun YongHyeon 		cfg |= VGE_VTAG_OPT2;
52838aa43c5SPyun YongHyeon 	else
52938aa43c5SPyun YongHyeon 		cfg &= ~VGE_VTAG_OPT2;
53038aa43c5SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXCFG, cfg);
53138aa43c5SPyun YongHyeon }
53238aa43c5SPyun YongHyeon 
533a07bd003SBill Paul /*
534a07bd003SBill Paul  * Program the multicast filter. We use the 64-entry CAM filter
535a07bd003SBill Paul  * for perfect filtering. If there's more than 64 multicast addresses,
5368170b243SPyun YongHyeon  * we use the hash filter instead.
537a07bd003SBill Paul  */
538a07bd003SBill Paul static void
5395f07fd19SPyun YongHyeon vge_rxfilter(struct vge_softc *sc)
540a07bd003SBill Paul {
541a07bd003SBill Paul 	struct ifnet *ifp;
542a07bd003SBill Paul 	struct ifmultiaddr *ifma;
5435f07fd19SPyun YongHyeon 	uint32_t h, hashes[2];
5445f07fd19SPyun YongHyeon 	uint8_t rxcfg;
5455f07fd19SPyun YongHyeon 	int error = 0;
546a07bd003SBill Paul 
547410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
548410f4c60SPyun YongHyeon 
549a07bd003SBill Paul 	/* First, zot all the multicast entries. */
5505f07fd19SPyun YongHyeon 	hashes[0] = 0;
5515f07fd19SPyun YongHyeon 	hashes[1] = 0;
552a07bd003SBill Paul 
5535f07fd19SPyun YongHyeon 	rxcfg = CSR_READ_1(sc, VGE_RXCTL);
5545f07fd19SPyun YongHyeon 	rxcfg &= ~(VGE_RXCTL_RX_MCAST | VGE_RXCTL_RX_BCAST |
5555f07fd19SPyun YongHyeon 	    VGE_RXCTL_RX_PROMISC);
556a07bd003SBill Paul 	/*
5575f07fd19SPyun YongHyeon 	 * Always allow VLAN oversized frames and frames for
5585f07fd19SPyun YongHyeon 	 * this host.
559a07bd003SBill Paul 	 */
5605f07fd19SPyun YongHyeon 	rxcfg |= VGE_RXCTL_RX_GIANT | VGE_RXCTL_RX_UCAST;
5615f07fd19SPyun YongHyeon 
5625f07fd19SPyun YongHyeon 	ifp = sc->vge_ifp;
5635f07fd19SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
5645f07fd19SPyun YongHyeon 		rxcfg |= VGE_RXCTL_RX_BCAST;
5655f07fd19SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
5665f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
5675f07fd19SPyun YongHyeon 			rxcfg |= VGE_RXCTL_RX_PROMISC;
5685f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5695f07fd19SPyun YongHyeon 			hashes[0] = 0xFFFFFFFF;
5705f07fd19SPyun YongHyeon 			hashes[1] = 0xFFFFFFFF;
5715f07fd19SPyun YongHyeon 		}
5725f07fd19SPyun YongHyeon 		goto done;
573a07bd003SBill Paul 	}
574a07bd003SBill Paul 
5755f07fd19SPyun YongHyeon 	vge_cam_clear(sc);
576a07bd003SBill Paul 	/* Now program new ones */
577eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
578a07bd003SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
579a07bd003SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
580a07bd003SBill Paul 			continue;
581a07bd003SBill Paul 		error = vge_cam_set(sc,
582a07bd003SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
583a07bd003SBill Paul 		if (error)
584a07bd003SBill Paul 			break;
585a07bd003SBill Paul 	}
586a07bd003SBill Paul 
587a07bd003SBill Paul 	/* If there were too many addresses, use the hash filter. */
588a07bd003SBill Paul 	if (error) {
589a07bd003SBill Paul 		vge_cam_clear(sc);
590a07bd003SBill Paul 
591a07bd003SBill Paul 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
592a07bd003SBill Paul 			if (ifma->ifma_addr->sa_family != AF_LINK)
593a07bd003SBill Paul 				continue;
594a07bd003SBill Paul 			h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
595a07bd003SBill Paul 			    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
596a07bd003SBill Paul 			if (h < 32)
597a07bd003SBill Paul 				hashes[0] |= (1 << h);
598a07bd003SBill Paul 			else
599a07bd003SBill Paul 				hashes[1] |= (1 << (h - 32));
600a07bd003SBill Paul 		}
601a07bd003SBill Paul 	}
602eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
6035f07fd19SPyun YongHyeon 
6045f07fd19SPyun YongHyeon done:
6055f07fd19SPyun YongHyeon 	if (hashes[0] != 0 || hashes[1] != 0)
6065f07fd19SPyun YongHyeon 		rxcfg |= VGE_RXCTL_RX_MCAST;
6075f07fd19SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_MAR0, hashes[0]);
6085f07fd19SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_MAR1, hashes[1]);
6095f07fd19SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXCTL, rxcfg);
610a07bd003SBill Paul }
611a07bd003SBill Paul 
612a07bd003SBill Paul static void
6136afe22a8SPyun YongHyeon vge_reset(struct vge_softc *sc)
614a07bd003SBill Paul {
615b534dcd5SPyun YongHyeon 	int i;
616a07bd003SBill Paul 
617a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET);
618a07bd003SBill Paul 
619a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
620a07bd003SBill Paul 		DELAY(5);
621a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0)
622a07bd003SBill Paul 			break;
623a07bd003SBill Paul 	}
624a07bd003SBill Paul 
625a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
62620c3cb15SPyun YongHyeon 		device_printf(sc->vge_dev, "soft reset timed out\n");
627a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE);
628a07bd003SBill Paul 		DELAY(2000);
629a07bd003SBill Paul 	}
630a07bd003SBill Paul 
631a07bd003SBill Paul 	DELAY(5000);
632a07bd003SBill Paul }
633a07bd003SBill Paul 
634a07bd003SBill Paul /*
635a07bd003SBill Paul  * Probe for a VIA gigabit chip. Check the PCI vendor and device
636a07bd003SBill Paul  * IDs against our list and return a device name if we find a match.
637a07bd003SBill Paul  */
638a07bd003SBill Paul static int
6396afe22a8SPyun YongHyeon vge_probe(device_t dev)
640a07bd003SBill Paul {
641a07bd003SBill Paul 	struct vge_type	*t;
642a07bd003SBill Paul 
643a07bd003SBill Paul 	t = vge_devs;
644a07bd003SBill Paul 
645a07bd003SBill Paul 	while (t->vge_name != NULL) {
646a07bd003SBill Paul 		if ((pci_get_vendor(dev) == t->vge_vid) &&
647a07bd003SBill Paul 		    (pci_get_device(dev) == t->vge_did)) {
648a07bd003SBill Paul 			device_set_desc(dev, t->vge_name);
6492ece8174SWarner Losh 			return (BUS_PROBE_DEFAULT);
650a07bd003SBill Paul 		}
651a07bd003SBill Paul 		t++;
652a07bd003SBill Paul 	}
653a07bd003SBill Paul 
654a07bd003SBill Paul 	return (ENXIO);
655a07bd003SBill Paul }
656a07bd003SBill Paul 
657a07bd003SBill Paul /*
658a07bd003SBill Paul  * Map a single buffer address.
659a07bd003SBill Paul  */
660a07bd003SBill Paul 
661410f4c60SPyun YongHyeon struct vge_dmamap_arg {
662410f4c60SPyun YongHyeon 	bus_addr_t	vge_busaddr;
663410f4c60SPyun YongHyeon };
664410f4c60SPyun YongHyeon 
665a07bd003SBill Paul static void
6666afe22a8SPyun YongHyeon vge_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
667a07bd003SBill Paul {
668410f4c60SPyun YongHyeon 	struct vge_dmamap_arg *ctx;
669a07bd003SBill Paul 
670410f4c60SPyun YongHyeon 	if (error != 0)
671a07bd003SBill Paul 		return;
672a07bd003SBill Paul 
673410f4c60SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
674a07bd003SBill Paul 
675410f4c60SPyun YongHyeon 	ctx = (struct vge_dmamap_arg *)arg;
676410f4c60SPyun YongHyeon 	ctx->vge_busaddr = segs[0].ds_addr;
677a07bd003SBill Paul }
678a07bd003SBill Paul 
679a07bd003SBill Paul static int
6806afe22a8SPyun YongHyeon vge_dma_alloc(struct vge_softc *sc)
681a07bd003SBill Paul {
682410f4c60SPyun YongHyeon 	struct vge_dmamap_arg ctx;
683410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
684410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
685410f4c60SPyun YongHyeon 	bus_addr_t lowaddr, tx_ring_end, rx_ring_end;
686410f4c60SPyun YongHyeon 	int error, i;
687410f4c60SPyun YongHyeon 
6887ba75dc4SPyun YongHyeon 	/*
6897ba75dc4SPyun YongHyeon 	 * It seems old PCI controllers do not support DAC.  DAC
6907ba75dc4SPyun YongHyeon 	 * configuration can be enabled by accessing VGE_CHIPCFG3
6917ba75dc4SPyun YongHyeon 	 * register but honor EEPROM configuration instead of
6927ba75dc4SPyun YongHyeon 	 * blindly overriding DAC configuration.  PCIe based
6937ba75dc4SPyun YongHyeon 	 * controllers are supposed to support 64bit DMA so enable
6947ba75dc4SPyun YongHyeon 	 * 64bit DMA on these controllers.
6957ba75dc4SPyun YongHyeon 	 */
6967ba75dc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
697410f4c60SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR;
6987ba75dc4SPyun YongHyeon 	else
6997ba75dc4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
700410f4c60SPyun YongHyeon 
701410f4c60SPyun YongHyeon again:
702410f4c60SPyun YongHyeon 	/* Create parent ring tag. */
703410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
704410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
705410f4c60SPyun YongHyeon 	    lowaddr,			/* lowaddr */
706410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
707410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
708410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
709410f4c60SPyun YongHyeon 	    0,				/* nsegments */
710410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
711410f4c60SPyun YongHyeon 	    0,				/* flags */
712410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
713410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_ring_tag);
714410f4c60SPyun YongHyeon 	if (error != 0) {
715410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
716410f4c60SPyun YongHyeon 		    "could not create parent DMA tag.\n");
717410f4c60SPyun YongHyeon 		goto fail;
718410f4c60SPyun YongHyeon 	}
719410f4c60SPyun YongHyeon 
720410f4c60SPyun YongHyeon 	/* Create tag for Tx ring. */
721410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
722410f4c60SPyun YongHyeon 	    VGE_TX_RING_ALIGN, 0,	/* algnmnt, boundary */
723410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
724410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
725410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
726410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ,		/* maxsize */
727410f4c60SPyun YongHyeon 	    1,				/* nsegments */
728410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ,		/* maxsegsize */
729410f4c60SPyun YongHyeon 	    0,				/* flags */
730410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
731410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_ring_tag);
732410f4c60SPyun YongHyeon 	if (error != 0) {
733410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
734410f4c60SPyun YongHyeon 		    "could not allocate Tx ring DMA tag.\n");
735410f4c60SPyun YongHyeon 		goto fail;
736410f4c60SPyun YongHyeon 	}
737410f4c60SPyun YongHyeon 
738410f4c60SPyun YongHyeon 	/* Create tag for Rx ring. */
739410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
740410f4c60SPyun YongHyeon 	    VGE_RX_RING_ALIGN, 0,	/* algnmnt, boundary */
741410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
742410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
743410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
744410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ,		/* maxsize */
745410f4c60SPyun YongHyeon 	    1,				/* nsegments */
746410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ,		/* maxsegsize */
747410f4c60SPyun YongHyeon 	    0,				/* flags */
748410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
749410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_ring_tag);
750410f4c60SPyun YongHyeon 	if (error != 0) {
751410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
752410f4c60SPyun YongHyeon 		    "could not allocate Rx ring DMA tag.\n");
753410f4c60SPyun YongHyeon 		goto fail;
754410f4c60SPyun YongHyeon 	}
755410f4c60SPyun YongHyeon 
756410f4c60SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
757410f4c60SPyun YongHyeon 	error = bus_dmamem_alloc(sc->vge_cdata.vge_tx_ring_tag,
758410f4c60SPyun YongHyeon 	    (void **)&sc->vge_rdata.vge_tx_ring,
759410f4c60SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
760410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_ring_map);
761410f4c60SPyun YongHyeon 	if (error != 0) {
762410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
763410f4c60SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
764410f4c60SPyun YongHyeon 		goto fail;
765410f4c60SPyun YongHyeon 	}
766410f4c60SPyun YongHyeon 
767410f4c60SPyun YongHyeon 	ctx.vge_busaddr = 0;
768410f4c60SPyun YongHyeon 	error = bus_dmamap_load(sc->vge_cdata.vge_tx_ring_tag,
769410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map, sc->vge_rdata.vge_tx_ring,
770410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
771410f4c60SPyun YongHyeon 	if (error != 0 || ctx.vge_busaddr == 0) {
772410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
773410f4c60SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
774410f4c60SPyun YongHyeon 		goto fail;
775410f4c60SPyun YongHyeon 	}
776410f4c60SPyun YongHyeon 	sc->vge_rdata.vge_tx_ring_paddr = ctx.vge_busaddr;
777410f4c60SPyun YongHyeon 
778410f4c60SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
779410f4c60SPyun YongHyeon 	error = bus_dmamem_alloc(sc->vge_cdata.vge_rx_ring_tag,
780410f4c60SPyun YongHyeon 	    (void **)&sc->vge_rdata.vge_rx_ring,
781410f4c60SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
782410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_ring_map);
783410f4c60SPyun YongHyeon 	if (error != 0) {
784410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
785410f4c60SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
786410f4c60SPyun YongHyeon 		goto fail;
787410f4c60SPyun YongHyeon 	}
788410f4c60SPyun YongHyeon 
789410f4c60SPyun YongHyeon 	ctx.vge_busaddr = 0;
790410f4c60SPyun YongHyeon 	error = bus_dmamap_load(sc->vge_cdata.vge_rx_ring_tag,
791410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map, sc->vge_rdata.vge_rx_ring,
792410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
793410f4c60SPyun YongHyeon 	if (error != 0 || ctx.vge_busaddr == 0) {
794410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
795410f4c60SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
796410f4c60SPyun YongHyeon 		goto fail;
797410f4c60SPyun YongHyeon 	}
798410f4c60SPyun YongHyeon 	sc->vge_rdata.vge_rx_ring_paddr = ctx.vge_busaddr;
799410f4c60SPyun YongHyeon 
800410f4c60SPyun YongHyeon 	/* Tx/Rx descriptor queue should reside within 4GB boundary. */
801410f4c60SPyun YongHyeon 	tx_ring_end = sc->vge_rdata.vge_tx_ring_paddr + VGE_TX_LIST_SZ;
802410f4c60SPyun YongHyeon 	rx_ring_end = sc->vge_rdata.vge_rx_ring_paddr + VGE_RX_LIST_SZ;
803410f4c60SPyun YongHyeon 	if ((VGE_ADDR_HI(tx_ring_end) !=
804410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr)) ||
805410f4c60SPyun YongHyeon 	    (VGE_ADDR_HI(rx_ring_end) !=
806410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_rx_ring_paddr)) ||
807410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(tx_ring_end) != VGE_ADDR_HI(rx_ring_end)) {
808410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "4GB boundary crossed, "
809410f4c60SPyun YongHyeon 		    "switching to 32bit DMA address mode.\n");
810410f4c60SPyun YongHyeon 		vge_dma_free(sc);
811410f4c60SPyun YongHyeon 		/* Limit DMA address space to 32bit and try again. */
812410f4c60SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
813410f4c60SPyun YongHyeon 		goto again;
814410f4c60SPyun YongHyeon 	}
815410f4c60SPyun YongHyeon 
8167ba75dc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
8177ba75dc4SPyun YongHyeon 		lowaddr = VGE_BUF_DMA_MAXADDR;
8187ba75dc4SPyun YongHyeon 	else
8197ba75dc4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
820410f4c60SPyun YongHyeon 	/* Create parent buffer tag. */
821410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
822410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
8237ba75dc4SPyun YongHyeon 	    lowaddr,			/* lowaddr */
824410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
825410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
826410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
827410f4c60SPyun YongHyeon 	    0,				/* nsegments */
828410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
829410f4c60SPyun YongHyeon 	    0,				/* flags */
830410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
831410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_buffer_tag);
832410f4c60SPyun YongHyeon 	if (error != 0) {
833410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
834410f4c60SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
835410f4c60SPyun YongHyeon 		goto fail;
836410f4c60SPyun YongHyeon 	}
837410f4c60SPyun YongHyeon 
838410f4c60SPyun YongHyeon 	/* Create tag for Tx buffers. */
839410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
840410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
841410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
842410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
843410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
844410f4c60SPyun YongHyeon 	    MCLBYTES * VGE_MAXTXSEGS,	/* maxsize */
845410f4c60SPyun YongHyeon 	    VGE_MAXTXSEGS,		/* nsegments */
846410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
847410f4c60SPyun YongHyeon 	    0,				/* flags */
848410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
849410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_tag);
850410f4c60SPyun YongHyeon 	if (error != 0) {
851410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "could not create Tx DMA tag.\n");
852410f4c60SPyun YongHyeon 		goto fail;
853410f4c60SPyun YongHyeon 	}
854410f4c60SPyun YongHyeon 
855410f4c60SPyun YongHyeon 	/* Create tag for Rx buffers. */
856410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
857410f4c60SPyun YongHyeon 	    VGE_RX_BUF_ALIGN, 0,	/* algnmnt, boundary */
858410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
859410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
860410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
861410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
862410f4c60SPyun YongHyeon 	    1,				/* nsegments */
863410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
864410f4c60SPyun YongHyeon 	    0,				/* flags */
865410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
866410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_tag);
867410f4c60SPyun YongHyeon 	if (error != 0) {
868410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "could not create Rx DMA tag.\n");
869410f4c60SPyun YongHyeon 		goto fail;
870410f4c60SPyun YongHyeon 	}
871410f4c60SPyun YongHyeon 
872410f4c60SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
873410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
874410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
875410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
876410f4c60SPyun YongHyeon 		txd->tx_dmamap = NULL;
877410f4c60SPyun YongHyeon 		error = bus_dmamap_create(sc->vge_cdata.vge_tx_tag, 0,
878410f4c60SPyun YongHyeon 		    &txd->tx_dmamap);
879410f4c60SPyun YongHyeon 		if (error != 0) {
880410f4c60SPyun YongHyeon 			device_printf(sc->vge_dev,
881410f4c60SPyun YongHyeon 			    "could not create Tx dmamap.\n");
882410f4c60SPyun YongHyeon 			goto fail;
883410f4c60SPyun YongHyeon 		}
884410f4c60SPyun YongHyeon 	}
885410f4c60SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
886410f4c60SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
887410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_sparemap)) != 0) {
888410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
889410f4c60SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
890410f4c60SPyun YongHyeon 		goto fail;
891410f4c60SPyun YongHyeon 	}
892410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
893410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
894410f4c60SPyun YongHyeon 		rxd->rx_m = NULL;
895410f4c60SPyun YongHyeon 		rxd->rx_dmamap = NULL;
896410f4c60SPyun YongHyeon 		error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
897410f4c60SPyun YongHyeon 		    &rxd->rx_dmamap);
898410f4c60SPyun YongHyeon 		if (error != 0) {
899410f4c60SPyun YongHyeon 			device_printf(sc->vge_dev,
900410f4c60SPyun YongHyeon 			    "could not create Rx dmamap.\n");
901410f4c60SPyun YongHyeon 			goto fail;
902410f4c60SPyun YongHyeon 		}
903410f4c60SPyun YongHyeon 	}
904410f4c60SPyun YongHyeon 
905410f4c60SPyun YongHyeon fail:
906410f4c60SPyun YongHyeon 	return (error);
907410f4c60SPyun YongHyeon }
908410f4c60SPyun YongHyeon 
909410f4c60SPyun YongHyeon static void
9106afe22a8SPyun YongHyeon vge_dma_free(struct vge_softc *sc)
911410f4c60SPyun YongHyeon {
912410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
913410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
914a07bd003SBill Paul 	int i;
915a07bd003SBill Paul 
916410f4c60SPyun YongHyeon 	/* Tx ring. */
917410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_ring_tag != NULL) {
918410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_tx_ring_map)
919410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_tx_ring_tag,
920410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_tx_ring_map);
921410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_tx_ring_map &&
922410f4c60SPyun YongHyeon 		    sc->vge_rdata.vge_tx_ring)
923410f4c60SPyun YongHyeon 			bus_dmamem_free(sc->vge_cdata.vge_tx_ring_tag,
924410f4c60SPyun YongHyeon 			    sc->vge_rdata.vge_tx_ring,
925410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_tx_ring_map);
926410f4c60SPyun YongHyeon 		sc->vge_rdata.vge_tx_ring = NULL;
927410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_ring_map = NULL;
928410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_tx_ring_tag);
929410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_ring_tag = NULL;
930a07bd003SBill Paul 	}
931410f4c60SPyun YongHyeon 	/* Rx ring. */
932410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_rx_ring_tag != NULL) {
933410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_ring_map)
934410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_rx_ring_tag,
935410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_ring_map);
936410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_ring_map &&
937410f4c60SPyun YongHyeon 		    sc->vge_rdata.vge_rx_ring)
938410f4c60SPyun YongHyeon 			bus_dmamem_free(sc->vge_cdata.vge_rx_ring_tag,
939410f4c60SPyun YongHyeon 			    sc->vge_rdata.vge_rx_ring,
940410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_ring_map);
941410f4c60SPyun YongHyeon 		sc->vge_rdata.vge_rx_ring = NULL;
942410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_ring_map = NULL;
943410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_rx_ring_tag);
944410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_ring_tag = NULL;
945a07bd003SBill Paul 	}
946410f4c60SPyun YongHyeon 	/* Tx buffers. */
947410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_tag != NULL) {
948a07bd003SBill Paul 		for (i = 0; i < VGE_TX_DESC_CNT; i++) {
949410f4c60SPyun YongHyeon 			txd = &sc->vge_cdata.vge_txdesc[i];
950410f4c60SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
951410f4c60SPyun YongHyeon 				bus_dmamap_destroy(sc->vge_cdata.vge_tx_tag,
952410f4c60SPyun YongHyeon 				    txd->tx_dmamap);
953410f4c60SPyun YongHyeon 				txd->tx_dmamap = NULL;
954a07bd003SBill Paul 			}
955a07bd003SBill Paul 		}
956410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_tx_tag);
957410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_tag = NULL;
958a07bd003SBill Paul 	}
959410f4c60SPyun YongHyeon 	/* Rx buffers. */
960410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_rx_tag != NULL) {
961a07bd003SBill Paul 		for (i = 0; i < VGE_RX_DESC_CNT; i++) {
962410f4c60SPyun YongHyeon 			rxd = &sc->vge_cdata.vge_rxdesc[i];
963410f4c60SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
964410f4c60SPyun YongHyeon 				bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
965410f4c60SPyun YongHyeon 				    rxd->rx_dmamap);
966410f4c60SPyun YongHyeon 				rxd->rx_dmamap = NULL;
967a07bd003SBill Paul 			}
968a07bd003SBill Paul 		}
969410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_sparemap != NULL) {
970410f4c60SPyun YongHyeon 			bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
971410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_sparemap);
972410f4c60SPyun YongHyeon 			sc->vge_cdata.vge_rx_sparemap = NULL;
973410f4c60SPyun YongHyeon 		}
974410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_rx_tag);
975410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_tag = NULL;
976410f4c60SPyun YongHyeon 	}
977a07bd003SBill Paul 
978410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_buffer_tag != NULL) {
979410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_buffer_tag);
980410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_buffer_tag = NULL;
981410f4c60SPyun YongHyeon 	}
982410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_ring_tag != NULL) {
983410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_ring_tag);
984410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_ring_tag = NULL;
985410f4c60SPyun YongHyeon 	}
986a07bd003SBill Paul }
987a07bd003SBill Paul 
988a07bd003SBill Paul /*
989a07bd003SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
990a07bd003SBill Paul  * setup and ethernet/BPF attach.
991a07bd003SBill Paul  */
992a07bd003SBill Paul static int
9936afe22a8SPyun YongHyeon vge_attach(device_t dev)
994a07bd003SBill Paul {
995a07bd003SBill Paul 	u_char eaddr[ETHER_ADDR_LEN];
996a07bd003SBill Paul 	struct vge_softc *sc;
997a07bd003SBill Paul 	struct ifnet *ifp;
99820c3cb15SPyun YongHyeon 	int error = 0, cap, i, msic, rid;
999a07bd003SBill Paul 
1000a07bd003SBill Paul 	sc = device_get_softc(dev);
1001a07bd003SBill Paul 	sc->vge_dev = dev;
1002a07bd003SBill Paul 
1003a07bd003SBill Paul 	mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
100467e1dfa7SJohn Baldwin 	    MTX_DEF);
100567e1dfa7SJohn Baldwin 	callout_init_mtx(&sc->vge_watchdog, &sc->vge_mtx, 0);
100667e1dfa7SJohn Baldwin 
1007a07bd003SBill Paul 	/*
1008a07bd003SBill Paul 	 * Map control/status registers.
1009a07bd003SBill Paul 	 */
1010a07bd003SBill Paul 	pci_enable_busmaster(dev);
1011a07bd003SBill Paul 
10124baee897SPyun YongHyeon 	rid = PCIR_BAR(1);
10138b3433dcSPyun YongHyeon 	sc->vge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
10148b3433dcSPyun YongHyeon 	    RF_ACTIVE);
1015a07bd003SBill Paul 
1016a07bd003SBill Paul 	if (sc->vge_res == NULL) {
1017481402e1SPyun YongHyeon 		device_printf(dev, "couldn't map ports/memory\n");
1018a07bd003SBill Paul 		error = ENXIO;
1019a07bd003SBill Paul 		goto fail;
1020a07bd003SBill Paul 	}
1021a07bd003SBill Paul 
10223b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) {
1023643e9ee9SPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_PCIE;
1024643e9ee9SPyun YongHyeon 		sc->vge_expcap = cap;
102533a0d70bSPyun YongHyeon 	} else
102633a0d70bSPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_JUMBO;
10273b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &cap) == 0) {
10287fc94bc4SPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_PMCAP;
10297fc94bc4SPyun YongHyeon 		sc->vge_pmcap = cap;
10307fc94bc4SPyun YongHyeon 	}
10315957cc2aSPyun YongHyeon 	rid = 0;
10325957cc2aSPyun YongHyeon 	msic = pci_msi_count(dev);
10335957cc2aSPyun YongHyeon 	if (msi_disable == 0 && msic > 0) {
10345957cc2aSPyun YongHyeon 		msic = 1;
10355957cc2aSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
10365957cc2aSPyun YongHyeon 			if (msic == 1) {
10375957cc2aSPyun YongHyeon 				sc->vge_flags |= VGE_FLAG_MSI;
10385957cc2aSPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
10395957cc2aSPyun YongHyeon 				    msic);
10405957cc2aSPyun YongHyeon 				rid = 1;
10415957cc2aSPyun YongHyeon 			} else
10425957cc2aSPyun YongHyeon 				pci_release_msi(dev);
10435957cc2aSPyun YongHyeon 		}
10445957cc2aSPyun YongHyeon 	}
1045643e9ee9SPyun YongHyeon 
1046a07bd003SBill Paul 	/* Allocate interrupt */
10478b3433dcSPyun YongHyeon 	sc->vge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
10485957cc2aSPyun YongHyeon 	    ((sc->vge_flags & VGE_FLAG_MSI) ? 0 : RF_SHAREABLE) | RF_ACTIVE);
1049a07bd003SBill Paul 	if (sc->vge_irq == NULL) {
1050481402e1SPyun YongHyeon 		device_printf(dev, "couldn't map interrupt\n");
1051a07bd003SBill Paul 		error = ENXIO;
1052a07bd003SBill Paul 		goto fail;
1053a07bd003SBill Paul 	}
1054a07bd003SBill Paul 
1055a07bd003SBill Paul 	/* Reset the adapter. */
1056a07bd003SBill Paul 	vge_reset(sc);
105720c3cb15SPyun YongHyeon 	/* Reload EEPROM. */
105820c3cb15SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_EECSR, VGE_EECSR_RELOAD);
105920c3cb15SPyun YongHyeon 	for (i = 0; i < VGE_TIMEOUT; i++) {
106020c3cb15SPyun YongHyeon 		DELAY(5);
106120c3cb15SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0)
106220c3cb15SPyun YongHyeon 			break;
106320c3cb15SPyun YongHyeon 	}
106420c3cb15SPyun YongHyeon 	if (i == VGE_TIMEOUT)
106520c3cb15SPyun YongHyeon 		device_printf(dev, "EEPROM reload timed out\n");
106620c3cb15SPyun YongHyeon 	/*
106720c3cb15SPyun YongHyeon 	 * Clear PACPI as EEPROM reload will set the bit. Otherwise
106820c3cb15SPyun YongHyeon 	 * MAC will receive magic packet which in turn confuses
106920c3cb15SPyun YongHyeon 	 * controller.
107020c3cb15SPyun YongHyeon 	 */
107120c3cb15SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI);
1072a07bd003SBill Paul 
1073a07bd003SBill Paul 	/*
1074a07bd003SBill Paul 	 * Get station address from the EEPROM.
1075a07bd003SBill Paul 	 */
1076a07bd003SBill Paul 	vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0);
1077643e9ee9SPyun YongHyeon 	/*
1078643e9ee9SPyun YongHyeon 	 * Save configured PHY address.
1079643e9ee9SPyun YongHyeon 	 * It seems the PHY address of PCIe controllers just
1080643e9ee9SPyun YongHyeon 	 * reflects media jump strapping status so we assume the
1081643e9ee9SPyun YongHyeon 	 * internal PHY address of PCIe controller is at 1.
1082643e9ee9SPyun YongHyeon 	 */
1083643e9ee9SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
1084643e9ee9SPyun YongHyeon 		sc->vge_phyaddr = 1;
1085643e9ee9SPyun YongHyeon 	else
1086643e9ee9SPyun YongHyeon 		sc->vge_phyaddr = CSR_READ_1(sc, VGE_MIICFG) &
1087643e9ee9SPyun YongHyeon 		    VGE_MIICFG_PHYADDR;
10887fc94bc4SPyun YongHyeon 	/* Clear WOL and take hardware from powerdown. */
10897fc94bc4SPyun YongHyeon 	vge_clrwol(sc);
10907129fb20SPyun YongHyeon 	vge_sysctl_node(sc);
1091410f4c60SPyun YongHyeon 	error = vge_dma_alloc(sc);
1092a07bd003SBill Paul 	if (error)
1093a07bd003SBill Paul 		goto fail;
1094a07bd003SBill Paul 
1095cd036ec1SBrooks Davis 	ifp = sc->vge_ifp = if_alloc(IFT_ETHER);
1096cd036ec1SBrooks Davis 	if (ifp == NULL) {
1097f1b21184SJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1098cd036ec1SBrooks Davis 		error = ENOSPC;
1099cd036ec1SBrooks Davis 		goto fail;
1100cd036ec1SBrooks Davis 	}
1101cd036ec1SBrooks Davis 
1102a07bd003SBill Paul 	/* Do MII setup */
11038e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->vge_miibus, ifp, vge_ifmedia_upd,
11048e5d93dbSMarius Strobl 	    vge_ifmedia_sts, BMSR_DEFCAPMASK, sc->vge_phyaddr, MII_OFFSET_ANY,
11058e5d93dbSMarius Strobl 	    0);
11068e5d93dbSMarius Strobl 	if (error != 0) {
11078e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1108a07bd003SBill Paul 		goto fail;
1109a07bd003SBill Paul 	}
1110a07bd003SBill Paul 
1111a07bd003SBill Paul 	ifp->if_softc = sc;
1112a07bd003SBill Paul 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1113a07bd003SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1114a07bd003SBill Paul 	ifp->if_ioctl = vge_ioctl;
1115a07bd003SBill Paul 	ifp->if_capabilities = IFCAP_VLAN_MTU;
1116a07bd003SBill Paul 	ifp->if_start = vge_start;
1117a07bd003SBill Paul 	ifp->if_hwassist = VGE_CSUM_FEATURES;
111838aa43c5SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM |
111938aa43c5SPyun YongHyeon 	    IFCAP_VLAN_HWTAGGING;
11207fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0)
11217fc94bc4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
112240929967SGleb Smirnoff 	ifp->if_capenable = ifp->if_capabilities;
1123a07bd003SBill Paul #ifdef DEVICE_POLLING
1124a07bd003SBill Paul 	ifp->if_capabilities |= IFCAP_POLLING;
1125a07bd003SBill Paul #endif
1126a07bd003SBill Paul 	ifp->if_init = vge_init;
1127623fa718SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, VGE_TX_DESC_CNT - 1);
1128623fa718SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = VGE_TX_DESC_CNT - 1;
112999baad9dSChristian Brueffer 	IFQ_SET_READY(&ifp->if_snd);
1130a07bd003SBill Paul 
1131a07bd003SBill Paul 	/*
1132a07bd003SBill Paul 	 * Call MI attach routine.
1133a07bd003SBill Paul 	 */
1134a07bd003SBill Paul 	ether_ifattach(ifp, eaddr);
1135a07bd003SBill Paul 
11360c003e99SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
11370c003e99SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
11380c003e99SPyun YongHyeon 
1139a07bd003SBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1140a07bd003SBill Paul 	error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE,
1141ef544f63SPaolo Pisati 	    NULL, vge_intr, sc, &sc->vge_intrhand);
1142a07bd003SBill Paul 
1143a07bd003SBill Paul 	if (error) {
1144481402e1SPyun YongHyeon 		device_printf(dev, "couldn't set up irq\n");
1145a07bd003SBill Paul 		ether_ifdetach(ifp);
1146a07bd003SBill Paul 		goto fail;
1147a07bd003SBill Paul 	}
1148a07bd003SBill Paul 
1149a07bd003SBill Paul fail:
1150a07bd003SBill Paul 	if (error)
1151a07bd003SBill Paul 		vge_detach(dev);
1152a07bd003SBill Paul 
1153a07bd003SBill Paul 	return (error);
1154a07bd003SBill Paul }
1155a07bd003SBill Paul 
1156a07bd003SBill Paul /*
1157a07bd003SBill Paul  * Shutdown hardware and free up resources. This can be called any
1158a07bd003SBill Paul  * time after the mutex has been initialized. It is called in both
1159a07bd003SBill Paul  * the error case in attach and the normal detach case so it needs
1160a07bd003SBill Paul  * to be careful about only freeing resources that have actually been
1161a07bd003SBill Paul  * allocated.
1162a07bd003SBill Paul  */
1163a07bd003SBill Paul static int
11646afe22a8SPyun YongHyeon vge_detach(device_t dev)
1165a07bd003SBill Paul {
1166a07bd003SBill Paul 	struct vge_softc *sc;
1167a07bd003SBill Paul 	struct ifnet *ifp;
1168a07bd003SBill Paul 
1169a07bd003SBill Paul 	sc = device_get_softc(dev);
1170a07bd003SBill Paul 	KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized"));
1171fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1172a07bd003SBill Paul 
117340929967SGleb Smirnoff #ifdef DEVICE_POLLING
117440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
117540929967SGleb Smirnoff 		ether_poll_deregister(ifp);
117640929967SGleb Smirnoff #endif
117740929967SGleb Smirnoff 
1178a07bd003SBill Paul 	/* These should only be active if attach succeeded */
1179a07bd003SBill Paul 	if (device_is_attached(dev)) {
1180a07bd003SBill Paul 		ether_ifdetach(ifp);
118167e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
118267e1dfa7SJohn Baldwin 		vge_stop(sc);
118367e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
118467e1dfa7SJohn Baldwin 		callout_drain(&sc->vge_watchdog);
1185a07bd003SBill Paul 	}
1186a07bd003SBill Paul 	if (sc->vge_miibus)
1187a07bd003SBill Paul 		device_delete_child(dev, sc->vge_miibus);
1188a07bd003SBill Paul 	bus_generic_detach(dev);
1189a07bd003SBill Paul 
1190a07bd003SBill Paul 	if (sc->vge_intrhand)
1191a07bd003SBill Paul 		bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand);
1192a07bd003SBill Paul 	if (sc->vge_irq)
11935957cc2aSPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ,
11945957cc2aSPyun YongHyeon 		    sc->vge_flags & VGE_FLAG_MSI ? 1 : 0, sc->vge_irq);
11955957cc2aSPyun YongHyeon 	if (sc->vge_flags & VGE_FLAG_MSI)
11965957cc2aSPyun YongHyeon 		pci_release_msi(dev);
1197a07bd003SBill Paul 	if (sc->vge_res)
1198a07bd003SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
11994baee897SPyun YongHyeon 		    PCIR_BAR(1), sc->vge_res);
1200ad4f426eSWarner Losh 	if (ifp)
1201ad4f426eSWarner Losh 		if_free(ifp);
1202a07bd003SBill Paul 
1203410f4c60SPyun YongHyeon 	vge_dma_free(sc);
1204a07bd003SBill Paul 	mtx_destroy(&sc->vge_mtx);
1205a07bd003SBill Paul 
1206a07bd003SBill Paul 	return (0);
1207a07bd003SBill Paul }
1208a07bd003SBill Paul 
1209410f4c60SPyun YongHyeon static void
12106afe22a8SPyun YongHyeon vge_discard_rxbuf(struct vge_softc *sc, int prod)
1211a07bd003SBill Paul {
1212410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1213410f4c60SPyun YongHyeon 	int i;
1214a07bd003SBill Paul 
1215410f4c60SPyun YongHyeon 	rxd = &sc->vge_cdata.vge_rxdesc[prod];
1216410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_sts = 0;
1217410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_ctl = 0;
1218a07bd003SBill Paul 
1219a07bd003SBill Paul 	/*
1220410f4c60SPyun YongHyeon 	 * Note: the manual fails to document the fact that for
1221410f4c60SPyun YongHyeon 	 * proper opration, the driver needs to replentish the RX
1222410f4c60SPyun YongHyeon 	 * DMA ring 4 descriptors at a time (rather than one at a
1223410f4c60SPyun YongHyeon 	 * time, like most chips). We can allocate the new buffers
1224410f4c60SPyun YongHyeon 	 * but we should not set the OWN bits until we're ready
1225410f4c60SPyun YongHyeon 	 * to hand back 4 of them in one shot.
1226a07bd003SBill Paul 	 */
1227410f4c60SPyun YongHyeon 	if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1228410f4c60SPyun YongHyeon 		for (i = VGE_RXCHUNK; i > 0; i--) {
1229410f4c60SPyun YongHyeon 			rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1230410f4c60SPyun YongHyeon 			rxd = rxd->rxd_prev;
1231a07bd003SBill Paul 		}
1232410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1233410f4c60SPyun YongHyeon 	}
1234410f4c60SPyun YongHyeon }
1235410f4c60SPyun YongHyeon 
1236410f4c60SPyun YongHyeon static int
12376afe22a8SPyun YongHyeon vge_newbuf(struct vge_softc *sc, int prod)
1238410f4c60SPyun YongHyeon {
1239410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1240410f4c60SPyun YongHyeon 	struct mbuf *m;
1241410f4c60SPyun YongHyeon 	bus_dma_segment_t segs[1];
1242410f4c60SPyun YongHyeon 	bus_dmamap_t map;
1243410f4c60SPyun YongHyeon 	int i, nsegs;
1244410f4c60SPyun YongHyeon 
1245410f4c60SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1246410f4c60SPyun YongHyeon 	if (m == NULL)
1247410f4c60SPyun YongHyeon 		return (ENOBUFS);
1248410f4c60SPyun YongHyeon 	/*
1249410f4c60SPyun YongHyeon 	 * This is part of an evil trick to deal with strict-alignment
1250410f4c60SPyun YongHyeon 	 * architectures. The VIA chip requires RX buffers to be aligned
1251410f4c60SPyun YongHyeon 	 * on 32-bit boundaries, but that will hose strict-alignment
1252410f4c60SPyun YongHyeon 	 * architectures. To get around this, we leave some empty space
1253410f4c60SPyun YongHyeon 	 * at the start of each buffer and for non-strict-alignment hosts,
1254410f4c60SPyun YongHyeon 	 * we copy the buffer back two bytes to achieve word alignment.
1255410f4c60SPyun YongHyeon 	 * This is slightly more efficient than allocating a new buffer,
1256410f4c60SPyun YongHyeon 	 * copying the contents, and discarding the old buffer.
1257410f4c60SPyun YongHyeon 	 */
1258410f4c60SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1259410f4c60SPyun YongHyeon 	m_adj(m, VGE_RX_BUF_ALIGN);
1260410f4c60SPyun YongHyeon 
1261410f4c60SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_rx_tag,
1262410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_sparemap, m, segs, &nsegs, 0) != 0) {
1263410f4c60SPyun YongHyeon 		m_freem(m);
1264410f4c60SPyun YongHyeon 		return (ENOBUFS);
1265410f4c60SPyun YongHyeon 	}
1266410f4c60SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1267410f4c60SPyun YongHyeon 
1268410f4c60SPyun YongHyeon 	rxd = &sc->vge_cdata.vge_rxdesc[prod];
1269410f4c60SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1270410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1271410f4c60SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1272410f4c60SPyun YongHyeon 		bus_dmamap_unload(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap);
1273410f4c60SPyun YongHyeon 	}
1274410f4c60SPyun YongHyeon 	map = rxd->rx_dmamap;
1275410f4c60SPyun YongHyeon 	rxd->rx_dmamap = sc->vge_cdata.vge_rx_sparemap;
1276410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_sparemap = map;
1277410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1278410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
1279410f4c60SPyun YongHyeon 	rxd->rx_m = m;
1280410f4c60SPyun YongHyeon 
1281410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_sts = 0;
1282410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_ctl = 0;
1283410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr));
1284410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_addrhi = htole32(VGE_ADDR_HI(segs[0].ds_addr) |
1285410f4c60SPyun YongHyeon 	    (VGE_BUFLEN(segs[0].ds_len) << 16) | VGE_RXDESC_I);
1286a07bd003SBill Paul 
1287a07bd003SBill Paul 	/*
1288a07bd003SBill Paul 	 * Note: the manual fails to document the fact that for
12898170b243SPyun YongHyeon 	 * proper operation, the driver needs to replenish the RX
1290a07bd003SBill Paul 	 * DMA ring 4 descriptors at a time (rather than one at a
1291a07bd003SBill Paul 	 * time, like most chips). We can allocate the new buffers
1292a07bd003SBill Paul 	 * but we should not set the OWN bits until we're ready
1293a07bd003SBill Paul 	 * to hand back 4 of them in one shot.
1294a07bd003SBill Paul 	 */
1295410f4c60SPyun YongHyeon 	if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1296410f4c60SPyun YongHyeon 		for (i = VGE_RXCHUNK; i > 0; i--) {
1297410f4c60SPyun YongHyeon 			rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1298410f4c60SPyun YongHyeon 			rxd = rxd->rxd_prev;
1299a07bd003SBill Paul 		}
1300410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1301410f4c60SPyun YongHyeon 	}
1302a07bd003SBill Paul 
1303a07bd003SBill Paul 	return (0);
1304a07bd003SBill Paul }
1305a07bd003SBill Paul 
1306a07bd003SBill Paul static int
13076afe22a8SPyun YongHyeon vge_tx_list_init(struct vge_softc *sc)
1308a07bd003SBill Paul {
1309410f4c60SPyun YongHyeon 	struct vge_ring_data *rd;
1310410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1311410f4c60SPyun YongHyeon 	int i;
1312a07bd003SBill Paul 
1313410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1314410f4c60SPyun YongHyeon 
1315410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_prodidx = 0;
1316410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_considx = 0;
1317410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_cnt = 0;
1318410f4c60SPyun YongHyeon 
1319410f4c60SPyun YongHyeon 	rd = &sc->vge_rdata;
1320410f4c60SPyun YongHyeon 	bzero(rd->vge_tx_ring, VGE_TX_LIST_SZ);
1321410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1322410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
1323410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
1324410f4c60SPyun YongHyeon 		txd->tx_desc = &rd->vge_tx_ring[i];
1325410f4c60SPyun YongHyeon 	}
1326410f4c60SPyun YongHyeon 
1327410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1328410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1329410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1330a07bd003SBill Paul 
1331a07bd003SBill Paul 	return (0);
1332a07bd003SBill Paul }
1333a07bd003SBill Paul 
1334a07bd003SBill Paul static int
13356afe22a8SPyun YongHyeon vge_rx_list_init(struct vge_softc *sc)
1336a07bd003SBill Paul {
1337410f4c60SPyun YongHyeon 	struct vge_ring_data *rd;
1338410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1339a07bd003SBill Paul 	int i;
1340a07bd003SBill Paul 
1341410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1342a07bd003SBill Paul 
1343410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_prodidx = 0;
1344410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_head = NULL;
1345410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tail = NULL;
1346410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_commit = 0;
1347a07bd003SBill Paul 
1348410f4c60SPyun YongHyeon 	rd = &sc->vge_rdata;
1349410f4c60SPyun YongHyeon 	bzero(rd->vge_rx_ring, VGE_RX_LIST_SZ);
1350a07bd003SBill Paul 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1351410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
1352410f4c60SPyun YongHyeon 		rxd->rx_m = NULL;
1353410f4c60SPyun YongHyeon 		rxd->rx_desc = &rd->vge_rx_ring[i];
1354410f4c60SPyun YongHyeon 		if (i == 0)
1355410f4c60SPyun YongHyeon 			rxd->rxd_prev =
1356410f4c60SPyun YongHyeon 			    &sc->vge_cdata.vge_rxdesc[VGE_RX_DESC_CNT - 1];
1357410f4c60SPyun YongHyeon 		else
1358410f4c60SPyun YongHyeon 			rxd->rxd_prev = &sc->vge_cdata.vge_rxdesc[i - 1];
1359410f4c60SPyun YongHyeon 		if (vge_newbuf(sc, i) != 0)
1360a07bd003SBill Paul 			return (ENOBUFS);
1361a07bd003SBill Paul 	}
1362a07bd003SBill Paul 
1363410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1364410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map,
1365410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1366a07bd003SBill Paul 
1367410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_commit = 0;
1368a07bd003SBill Paul 
1369a07bd003SBill Paul 	return (0);
1370a07bd003SBill Paul }
1371a07bd003SBill Paul 
1372410f4c60SPyun YongHyeon static void
13736afe22a8SPyun YongHyeon vge_freebufs(struct vge_softc *sc)
1374410f4c60SPyun YongHyeon {
1375410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1376410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1377410f4c60SPyun YongHyeon 	struct ifnet *ifp;
1378410f4c60SPyun YongHyeon 	int i;
1379410f4c60SPyun YongHyeon 
1380410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1381410f4c60SPyun YongHyeon 
1382410f4c60SPyun YongHyeon 	ifp = sc->vge_ifp;
1383410f4c60SPyun YongHyeon 	/*
1384410f4c60SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
1385410f4c60SPyun YongHyeon 	 */
1386410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1387410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
1388410f4c60SPyun YongHyeon 		if (rxd->rx_m != NULL) {
1389410f4c60SPyun YongHyeon 			bus_dmamap_sync(sc->vge_cdata.vge_rx_tag,
1390410f4c60SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
1391410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_rx_tag,
1392410f4c60SPyun YongHyeon 			    rxd->rx_dmamap);
1393410f4c60SPyun YongHyeon 			m_freem(rxd->rx_m);
1394410f4c60SPyun YongHyeon 			rxd->rx_m = NULL;
1395410f4c60SPyun YongHyeon 		}
1396410f4c60SPyun YongHyeon 	}
1397410f4c60SPyun YongHyeon 
1398410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1399410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
1400410f4c60SPyun YongHyeon 		if (txd->tx_m != NULL) {
1401410f4c60SPyun YongHyeon 			bus_dmamap_sync(sc->vge_cdata.vge_tx_tag,
1402410f4c60SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
1403410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_tx_tag,
1404410f4c60SPyun YongHyeon 			    txd->tx_dmamap);
1405410f4c60SPyun YongHyeon 			m_freem(txd->tx_m);
1406410f4c60SPyun YongHyeon 			txd->tx_m = NULL;
1407410f4c60SPyun YongHyeon 			ifp->if_oerrors++;
1408410f4c60SPyun YongHyeon 		}
1409410f4c60SPyun YongHyeon 	}
1410410f4c60SPyun YongHyeon }
1411410f4c60SPyun YongHyeon 
1412410f4c60SPyun YongHyeon #ifndef	__NO_STRICT_ALIGNMENT
1413a07bd003SBill Paul static __inline void
14146afe22a8SPyun YongHyeon vge_fixup_rx(struct mbuf *m)
1415a07bd003SBill Paul {
1416a07bd003SBill Paul 	int i;
1417a07bd003SBill Paul 	uint16_t *src, *dst;
1418a07bd003SBill Paul 
1419a07bd003SBill Paul 	src = mtod(m, uint16_t *);
1420a07bd003SBill Paul 	dst = src - 1;
1421a07bd003SBill Paul 
1422a07bd003SBill Paul 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1423a07bd003SBill Paul 		*dst++ = *src++;
1424a07bd003SBill Paul 
1425a07bd003SBill Paul 	m->m_data -= ETHER_ALIGN;
1426a07bd003SBill Paul }
1427a07bd003SBill Paul #endif
1428a07bd003SBill Paul 
1429a07bd003SBill Paul /*
1430a07bd003SBill Paul  * RX handler. We support the reception of jumbo frames that have
1431a07bd003SBill Paul  * been fragmented across multiple 2K mbuf cluster buffers.
1432a07bd003SBill Paul  */
14331abcdbd1SAttilio Rao static int
14346afe22a8SPyun YongHyeon vge_rxeof(struct vge_softc *sc, int count)
1435a07bd003SBill Paul {
1436a07bd003SBill Paul 	struct mbuf *m;
1437a07bd003SBill Paul 	struct ifnet *ifp;
1438410f4c60SPyun YongHyeon 	int prod, prog, total_len;
1439410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1440a07bd003SBill Paul 	struct vge_rx_desc *cur_rx;
1441410f4c60SPyun YongHyeon 	uint32_t rxstat, rxctl;
1442a07bd003SBill Paul 
1443a07bd003SBill Paul 	VGE_LOCK_ASSERT(sc);
1444410f4c60SPyun YongHyeon 
1445fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1446a07bd003SBill Paul 
1447410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1448410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map,
1449410f4c60SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1450a07bd003SBill Paul 
1451410f4c60SPyun YongHyeon 	prod = sc->vge_cdata.vge_rx_prodidx;
1452410f4c60SPyun YongHyeon 	for (prog = 0; count > 0 &&
1453410f4c60SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;
1454410f4c60SPyun YongHyeon 	    VGE_RX_DESC_INC(prod)) {
1455410f4c60SPyun YongHyeon 		cur_rx = &sc->vge_rdata.vge_rx_ring[prod];
1456a07bd003SBill Paul 		rxstat = le32toh(cur_rx->vge_sts);
1457410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_OWN) != 0)
1458410f4c60SPyun YongHyeon 			break;
1459410f4c60SPyun YongHyeon 		count--;
1460410f4c60SPyun YongHyeon 		prog++;
1461a07bd003SBill Paul 		rxctl = le32toh(cur_rx->vge_ctl);
1462410f4c60SPyun YongHyeon 		total_len = VGE_RXBYTES(rxstat);
1463410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[prod];
1464410f4c60SPyun YongHyeon 		m = rxd->rx_m;
1465a07bd003SBill Paul 
1466a07bd003SBill Paul 		/*
1467a07bd003SBill Paul 		 * If the 'start of frame' bit is set, this indicates
1468a07bd003SBill Paul 		 * either the first fragment in a multi-fragment receive,
1469a07bd003SBill Paul 		 * or an intermediate fragment. Either way, we want to
1470a07bd003SBill Paul 		 * accumulate the buffers.
1471a07bd003SBill Paul 		 */
1472410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RXPKT_SOF) != 0) {
1473410f4c60SPyun YongHyeon 			if (vge_newbuf(sc, prod) != 0) {
1474410f4c60SPyun YongHyeon 				ifp->if_iqdrops++;
1475410f4c60SPyun YongHyeon 				VGE_CHAIN_RESET(sc);
1476410f4c60SPyun YongHyeon 				vge_discard_rxbuf(sc, prod);
1477410f4c60SPyun YongHyeon 				continue;
1478a07bd003SBill Paul 			}
1479410f4c60SPyun YongHyeon 			m->m_len = MCLBYTES - VGE_RX_BUF_ALIGN;
1480410f4c60SPyun YongHyeon 			if (sc->vge_cdata.vge_head == NULL) {
1481410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_head = m;
1482410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail = m;
1483410f4c60SPyun YongHyeon 			} else {
1484410f4c60SPyun YongHyeon 				m->m_flags &= ~M_PKTHDR;
1485410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_next = m;
1486410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail = m;
1487410f4c60SPyun YongHyeon 			}
1488a07bd003SBill Paul 			continue;
1489a07bd003SBill Paul 		}
1490a07bd003SBill Paul 
1491a07bd003SBill Paul 		/*
1492a07bd003SBill Paul 		 * Bad/error frames will have the RXOK bit cleared.
1493a07bd003SBill Paul 		 * However, there's one error case we want to allow:
1494a07bd003SBill Paul 		 * if a VLAN tagged frame arrives and the chip can't
1495a07bd003SBill Paul 		 * match it against the CAM filter, it considers this
1496a07bd003SBill Paul 		 * a 'VLAN CAM filter miss' and clears the 'RXOK' bit.
1497a07bd003SBill Paul 		 * We don't want to drop the frame though: our VLAN
1498a07bd003SBill Paul 		 * filtering is done in software.
1499410f4c60SPyun YongHyeon 		 * We also want to receive bad-checksummed frames and
1500410f4c60SPyun YongHyeon 		 * and frames with bad-length.
1501a07bd003SBill Paul 		 */
1502410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_RXOK) == 0 &&
1503410f4c60SPyun YongHyeon 		    (rxstat & (VGE_RDSTS_VIDM | VGE_RDSTS_RLERR |
1504410f4c60SPyun YongHyeon 		    VGE_RDSTS_CSUMERR)) == 0) {
1505a07bd003SBill Paul 			ifp->if_ierrors++;
1506a07bd003SBill Paul 			/*
1507a07bd003SBill Paul 			 * If this is part of a multi-fragment packet,
1508a07bd003SBill Paul 			 * discard all the pieces.
1509a07bd003SBill Paul 			 */
1510410f4c60SPyun YongHyeon 			VGE_CHAIN_RESET(sc);
1511410f4c60SPyun YongHyeon 			vge_discard_rxbuf(sc, prod);
1512a07bd003SBill Paul 			continue;
1513a07bd003SBill Paul 		}
1514a07bd003SBill Paul 
1515410f4c60SPyun YongHyeon 		if (vge_newbuf(sc, prod) != 0) {
1516410f4c60SPyun YongHyeon 			ifp->if_iqdrops++;
1517410f4c60SPyun YongHyeon 			VGE_CHAIN_RESET(sc);
1518410f4c60SPyun YongHyeon 			vge_discard_rxbuf(sc, prod);
1519a07bd003SBill Paul 			continue;
1520a07bd003SBill Paul 		}
1521a07bd003SBill Paul 
1522410f4c60SPyun YongHyeon 		/* Chain received mbufs. */
1523410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_head != NULL) {
1524410f4c60SPyun YongHyeon 			m->m_len = total_len % (MCLBYTES - VGE_RX_BUF_ALIGN);
1525a07bd003SBill Paul 			/*
1526a07bd003SBill Paul 			 * Special case: if there's 4 bytes or less
1527a07bd003SBill Paul 			 * in this buffer, the mbuf can be discarded:
1528a07bd003SBill Paul 			 * the last 4 bytes is the CRC, which we don't
1529a07bd003SBill Paul 			 * care about anyway.
1530a07bd003SBill Paul 			 */
1531a07bd003SBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
1532410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_len -=
1533a07bd003SBill Paul 				    (ETHER_CRC_LEN - m->m_len);
1534a07bd003SBill Paul 				m_freem(m);
1535a07bd003SBill Paul 			} else {
1536a07bd003SBill Paul 				m->m_len -= ETHER_CRC_LEN;
1537a07bd003SBill Paul 				m->m_flags &= ~M_PKTHDR;
1538410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_next = m;
1539a07bd003SBill Paul 			}
1540410f4c60SPyun YongHyeon 			m = sc->vge_cdata.vge_head;
1541410f4c60SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
1542a07bd003SBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1543410f4c60SPyun YongHyeon 		} else {
1544410f4c60SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
1545a07bd003SBill Paul 			m->m_pkthdr.len = m->m_len =
1546a07bd003SBill Paul 			    (total_len - ETHER_CRC_LEN);
1547410f4c60SPyun YongHyeon 		}
1548a07bd003SBill Paul 
1549410f4c60SPyun YongHyeon #ifndef	__NO_STRICT_ALIGNMENT
1550a07bd003SBill Paul 		vge_fixup_rx(m);
1551a07bd003SBill Paul #endif
1552a07bd003SBill Paul 		m->m_pkthdr.rcvif = ifp;
1553a07bd003SBill Paul 
1554a07bd003SBill Paul 		/* Do RX checksumming if enabled */
1555410f4c60SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
1556410f4c60SPyun YongHyeon 		    (rxctl & VGE_RDCTL_FRAG) == 0) {
1557a07bd003SBill Paul 			/* Check IP header checksum */
1558410f4c60SPyun YongHyeon 			if ((rxctl & VGE_RDCTL_IPPKT) != 0)
1559a07bd003SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1560410f4c60SPyun YongHyeon 			if ((rxctl & VGE_RDCTL_IPCSUMOK) != 0)
1561a07bd003SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1562a07bd003SBill Paul 
1563a07bd003SBill Paul 			/* Check TCP/UDP checksum */
1564a07bd003SBill Paul 			if (rxctl & (VGE_RDCTL_TCPPKT | VGE_RDCTL_UDPPKT) &&
1565a07bd003SBill Paul 			    rxctl & VGE_RDCTL_PROTOCSUMOK) {
1566a07bd003SBill Paul 				m->m_pkthdr.csum_flags |=
1567a07bd003SBill Paul 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1568a07bd003SBill Paul 				m->m_pkthdr.csum_data = 0xffff;
1569a07bd003SBill Paul 			}
1570a07bd003SBill Paul 		}
1571a07bd003SBill Paul 
1572410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_VTAG) != 0) {
157303eab9f7SRuslan Ermilov 			/*
157403eab9f7SRuslan Ermilov 			 * The 32-bit rxctl register is stored in little-endian.
157503eab9f7SRuslan Ermilov 			 * However, the 16-bit vlan tag is stored in big-endian,
157603eab9f7SRuslan Ermilov 			 * so we have to byte swap it.
157703eab9f7SRuslan Ermilov 			 */
157878ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
157903eab9f7SRuslan Ermilov 			    bswap16(rxctl & VGE_RDCTL_VLANID);
158078ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
1581d147662cSGleb Smirnoff 		}
1582a07bd003SBill Paul 
1583a07bd003SBill Paul 		VGE_UNLOCK(sc);
1584a07bd003SBill Paul 		(*ifp->if_input)(ifp, m);
1585a07bd003SBill Paul 		VGE_LOCK(sc);
1586410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_head = NULL;
1587410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tail = NULL;
1588a07bd003SBill Paul 	}
1589a07bd003SBill Paul 
1590410f4c60SPyun YongHyeon 	if (prog > 0) {
1591410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_prodidx = prod;
1592410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1593410f4c60SPyun YongHyeon 		    sc->vge_cdata.vge_rx_ring_map,
1594410f4c60SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1595410f4c60SPyun YongHyeon 		/* Update residue counter. */
1596410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_commit != 0) {
1597410f4c60SPyun YongHyeon 			CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT,
1598410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_commit);
1599410f4c60SPyun YongHyeon 			sc->vge_cdata.vge_rx_commit = 0;
1600410f4c60SPyun YongHyeon 		}
1601410f4c60SPyun YongHyeon 	}
1602410f4c60SPyun YongHyeon 	return (prog);
1603a07bd003SBill Paul }
1604a07bd003SBill Paul 
1605a07bd003SBill Paul static void
16066afe22a8SPyun YongHyeon vge_txeof(struct vge_softc *sc)
1607a07bd003SBill Paul {
1608a07bd003SBill Paul 	struct ifnet *ifp;
1609410f4c60SPyun YongHyeon 	struct vge_tx_desc *cur_tx;
1610410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1611410f4c60SPyun YongHyeon 	uint32_t txstat;
1612410f4c60SPyun YongHyeon 	int cons, prod;
1613410f4c60SPyun YongHyeon 
1614410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1615a07bd003SBill Paul 
1616fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1617a07bd003SBill Paul 
1618410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_cnt == 0)
1619410f4c60SPyun YongHyeon 		return;
1620a07bd003SBill Paul 
1621410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1622410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1623410f4c60SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1624a07bd003SBill Paul 
1625410f4c60SPyun YongHyeon 	/*
1626410f4c60SPyun YongHyeon 	 * Go through our tx list and free mbufs for those
1627410f4c60SPyun YongHyeon 	 * frames that have been transmitted.
1628410f4c60SPyun YongHyeon 	 */
1629410f4c60SPyun YongHyeon 	cons = sc->vge_cdata.vge_tx_considx;
1630410f4c60SPyun YongHyeon 	prod = sc->vge_cdata.vge_tx_prodidx;
1631410f4c60SPyun YongHyeon 	for (; cons != prod; VGE_TX_DESC_INC(cons)) {
1632410f4c60SPyun YongHyeon 		cur_tx = &sc->vge_rdata.vge_tx_ring[cons];
1633410f4c60SPyun YongHyeon 		txstat = le32toh(cur_tx->vge_sts);
1634410f4c60SPyun YongHyeon 		if ((txstat & VGE_TDSTS_OWN) != 0)
1635a07bd003SBill Paul 			break;
1636410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_cnt--;
163713f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1638410f4c60SPyun YongHyeon 
1639410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[cons];
1640410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1641410f4c60SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
1642410f4c60SPyun YongHyeon 		bus_dmamap_unload(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap);
1643410f4c60SPyun YongHyeon 
1644410f4c60SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!\n",
1645410f4c60SPyun YongHyeon 		    __func__));
1646410f4c60SPyun YongHyeon 		m_freem(txd->tx_m);
1647410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
1648420d0abfSPyun YongHyeon 		txd->tx_desc->vge_frag[0].vge_addrhi = 0;
1649a07bd003SBill Paul 	}
1650420d0abfSPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1651420d0abfSPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1652420d0abfSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1653410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_considx = cons;
1654410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_cnt == 0)
1655410f4c60SPyun YongHyeon 		sc->vge_timer = 0;
1656a07bd003SBill Paul }
1657a07bd003SBill Paul 
1658a07bd003SBill Paul static void
1659e7b2d9b8SPyun YongHyeon vge_link_statchg(void *xsc)
1660a07bd003SBill Paul {
1661a07bd003SBill Paul 	struct vge_softc *sc;
1662a07bd003SBill Paul 	struct ifnet *ifp;
1663a07bd003SBill Paul 	struct mii_data *mii;
1664a07bd003SBill Paul 
1665a07bd003SBill Paul 	sc = xsc;
1666fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
166767e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
1668a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
1669a07bd003SBill Paul 
1670e7b2d9b8SPyun YongHyeon 	mii_pollstat(mii);
16714d7235ddSPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_LINK) != 0) {
1672a07bd003SBill Paul 		if (!(mii->mii_media_status & IFM_ACTIVE)) {
16734d7235ddSPyun YongHyeon 			sc->vge_flags &= ~VGE_FLAG_LINK;
1674fc74a9f9SBrooks Davis 			if_link_state_change(sc->vge_ifp,
167542559cd2SBill Paul 			    LINK_STATE_DOWN);
1676a07bd003SBill Paul 		}
1677a07bd003SBill Paul 	} else {
1678a07bd003SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
1679a07bd003SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
16804d7235ddSPyun YongHyeon 			sc->vge_flags |= VGE_FLAG_LINK;
1681fc74a9f9SBrooks Davis 			if_link_state_change(sc->vge_ifp,
168242559cd2SBill Paul 			    LINK_STATE_UP);
1683a07bd003SBill Paul 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
168467e1dfa7SJohn Baldwin 				vge_start_locked(ifp);
1685a07bd003SBill Paul 		}
1686a07bd003SBill Paul 	}
1687a07bd003SBill Paul }
1688a07bd003SBill Paul 
1689a07bd003SBill Paul #ifdef DEVICE_POLLING
16901abcdbd1SAttilio Rao static int
1691a07bd003SBill Paul vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count)
1692a07bd003SBill Paul {
1693a07bd003SBill Paul 	struct vge_softc *sc = ifp->if_softc;
16941abcdbd1SAttilio Rao 	int rx_npkts = 0;
1695a07bd003SBill Paul 
1696a07bd003SBill Paul 	VGE_LOCK(sc);
169740929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
1698a07bd003SBill Paul 		goto done;
1699a07bd003SBill Paul 
1700410f4c60SPyun YongHyeon 	rx_npkts = vge_rxeof(sc, count);
1701a07bd003SBill Paul 	vge_txeof(sc);
1702a07bd003SBill Paul 
1703a07bd003SBill Paul 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
170467e1dfa7SJohn Baldwin 		vge_start_locked(ifp);
1705a07bd003SBill Paul 
1706a07bd003SBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1707c3c74c61SPyun YongHyeon 		uint32_t       status;
1708a07bd003SBill Paul 		status = CSR_READ_4(sc, VGE_ISR);
1709a07bd003SBill Paul 		if (status == 0xFFFFFFFF)
1710a07bd003SBill Paul 			goto done;
1711a07bd003SBill Paul 		if (status)
1712a07bd003SBill Paul 			CSR_WRITE_4(sc, VGE_ISR, status);
1713a07bd003SBill Paul 
1714a07bd003SBill Paul 		/*
1715a07bd003SBill Paul 		 * XXX check behaviour on receiver stalls.
1716a07bd003SBill Paul 		 */
1717a07bd003SBill Paul 
1718a07bd003SBill Paul 		if (status & VGE_ISR_TXDMA_STALL ||
1719410f4c60SPyun YongHyeon 		    status & VGE_ISR_RXDMA_STALL) {
1720410f4c60SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
172167e1dfa7SJohn Baldwin 			vge_init_locked(sc);
1722410f4c60SPyun YongHyeon 		}
1723a07bd003SBill Paul 
1724a07bd003SBill Paul 		if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1725410f4c60SPyun YongHyeon 			vge_rxeof(sc, count);
1726a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1727a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1728a07bd003SBill Paul 		}
1729a07bd003SBill Paul 	}
1730a07bd003SBill Paul done:
1731a07bd003SBill Paul 	VGE_UNLOCK(sc);
17321abcdbd1SAttilio Rao 	return (rx_npkts);
1733a07bd003SBill Paul }
1734a07bd003SBill Paul #endif /* DEVICE_POLLING */
1735a07bd003SBill Paul 
1736a07bd003SBill Paul static void
17376afe22a8SPyun YongHyeon vge_intr(void *arg)
1738a07bd003SBill Paul {
1739a07bd003SBill Paul 	struct vge_softc *sc;
1740a07bd003SBill Paul 	struct ifnet *ifp;
1741c3c74c61SPyun YongHyeon 	uint32_t status;
1742a07bd003SBill Paul 
1743a07bd003SBill Paul 	sc = arg;
1744a07bd003SBill Paul 	VGE_LOCK(sc);
1745a07bd003SBill Paul 
1746a931e549SPyun YongHyeon 	ifp = sc->vge_ifp;
1747a931e549SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_SUSPENDED) != 0 ||
1748a931e549SPyun YongHyeon 	    (ifp->if_flags & IFF_UP) == 0) {
1749a07bd003SBill Paul 		VGE_UNLOCK(sc);
1750a07bd003SBill Paul 		return;
1751a07bd003SBill Paul 	}
1752a07bd003SBill Paul 
1753a07bd003SBill Paul #ifdef DEVICE_POLLING
175440929967SGleb Smirnoff 	if  (ifp->if_capenable & IFCAP_POLLING) {
1755*a3f4b452SPyun YongHyeon 		status = CSR_READ_4(sc, VGE_ISR);
1756*a3f4b452SPyun YongHyeon 		CSR_WRITE_4(sc, VGE_ISR, status);
1757*a3f4b452SPyun YongHyeon 		if (status != 0xFFFFFFFF && (status & VGE_ISR_LINKSTS) != 0)
1758*a3f4b452SPyun YongHyeon 			vge_link_statchg(sc);
175940929967SGleb Smirnoff 		VGE_UNLOCK(sc);
176040929967SGleb Smirnoff 		return;
1761a07bd003SBill Paul 	}
176240929967SGleb Smirnoff #endif
1763a07bd003SBill Paul 
1764a07bd003SBill Paul 	/* Disable interrupts */
1765a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
1766a07bd003SBill Paul 	status = CSR_READ_4(sc, VGE_ISR);
17673b2b8afbSPyun YongHyeon 	CSR_WRITE_4(sc, VGE_ISR, status | VGE_ISR_HOLDOFF_RELOAD);
1768a07bd003SBill Paul 	/* If the card has gone away the read returns 0xffff. */
17693b2b8afbSPyun YongHyeon 	if (status == 0xFFFFFFFF || (status & VGE_INTRS) == 0)
17703b2b8afbSPyun YongHyeon 		goto done;
17713b2b8afbSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1772a07bd003SBill Paul 		if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO))
1773410f4c60SPyun YongHyeon 			vge_rxeof(sc, VGE_RX_DESC_CNT);
1774a07bd003SBill Paul 		if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1775410f4c60SPyun YongHyeon 			vge_rxeof(sc, VGE_RX_DESC_CNT);
1776a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1777a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1778a07bd003SBill Paul 		}
1779a07bd003SBill Paul 
17803b2b8afbSPyun YongHyeon 		if (status & (VGE_ISR_TXOK0|VGE_ISR_TXOK_HIPRIO))
1781a07bd003SBill Paul 			vge_txeof(sc);
1782a07bd003SBill Paul 
1783410f4c60SPyun YongHyeon 		if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) {
1784410f4c60SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
178567e1dfa7SJohn Baldwin 			vge_init_locked(sc);
1786410f4c60SPyun YongHyeon 		}
1787a07bd003SBill Paul 
1788a07bd003SBill Paul 		if (status & VGE_ISR_LINKSTS)
1789e7b2d9b8SPyun YongHyeon 			vge_link_statchg(sc);
1790a07bd003SBill Paul 	}
17913b2b8afbSPyun YongHyeon done:
17923b2b8afbSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1793a07bd003SBill Paul 		/* Re-enable interrupts */
1794a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
1795a07bd003SBill Paul 
1796a07bd003SBill Paul 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
179767e1dfa7SJohn Baldwin 			vge_start_locked(ifp);
17983b2b8afbSPyun YongHyeon 	}
179967e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
1800a07bd003SBill Paul }
1801a07bd003SBill Paul 
1802a07bd003SBill Paul static int
18036afe22a8SPyun YongHyeon vge_encap(struct vge_softc *sc, struct mbuf **m_head)
1804a07bd003SBill Paul {
1805410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1806410f4c60SPyun YongHyeon 	struct vge_tx_frag *frag;
1807410f4c60SPyun YongHyeon 	struct mbuf *m;
1808410f4c60SPyun YongHyeon 	bus_dma_segment_t txsegs[VGE_MAXTXSEGS];
1809410f4c60SPyun YongHyeon 	int error, i, nsegs, padlen;
1810410f4c60SPyun YongHyeon 	uint32_t cflags;
1811a07bd003SBill Paul 
1812410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1813a07bd003SBill Paul 
1814410f4c60SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1815a07bd003SBill Paul 
1816410f4c60SPyun YongHyeon 	/* Argh. This chip does not autopad short frames. */
1817410f4c60SPyun YongHyeon 	if ((*m_head)->m_pkthdr.len < VGE_MIN_FRAMELEN) {
1818410f4c60SPyun YongHyeon 		m = *m_head;
1819410f4c60SPyun YongHyeon 		padlen = VGE_MIN_FRAMELEN - m->m_pkthdr.len;
1820410f4c60SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
1821410f4c60SPyun YongHyeon 			/* Get a writable copy. */
1822410f4c60SPyun YongHyeon 			m = m_dup(*m_head, M_DONTWAIT);
1823410f4c60SPyun YongHyeon 			m_freem(*m_head);
1824410f4c60SPyun YongHyeon 			if (m == NULL) {
1825410f4c60SPyun YongHyeon 				*m_head = NULL;
1826a07bd003SBill Paul 				return (ENOBUFS);
1827a07bd003SBill Paul 			}
1828410f4c60SPyun YongHyeon 			*m_head = m;
1829410f4c60SPyun YongHyeon 		}
1830410f4c60SPyun YongHyeon 		if (M_TRAILINGSPACE(m) < padlen) {
1831410f4c60SPyun YongHyeon 			m = m_defrag(m, M_DONTWAIT);
1832410f4c60SPyun YongHyeon 			if (m == NULL) {
1833410f4c60SPyun YongHyeon 				m_freem(*m_head);
1834410f4c60SPyun YongHyeon 				*m_head = NULL;
1835410f4c60SPyun YongHyeon 				return (ENOBUFS);
1836a07bd003SBill Paul 			}
1837a07bd003SBill Paul 		}
1838410f4c60SPyun YongHyeon 		/*
1839410f4c60SPyun YongHyeon 		 * Manually pad short frames, and zero the pad space
1840410f4c60SPyun YongHyeon 		 * to avoid leaking data.
1841410f4c60SPyun YongHyeon 		 */
1842410f4c60SPyun YongHyeon 		bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
1843410f4c60SPyun YongHyeon 		m->m_pkthdr.len += padlen;
1844410f4c60SPyun YongHyeon 		m->m_len = m->m_pkthdr.len;
1845410f4c60SPyun YongHyeon 		*m_head = m;
1846410f4c60SPyun YongHyeon 	}
1847a07bd003SBill Paul 
1848410f4c60SPyun YongHyeon 	txd = &sc->vge_cdata.vge_txdesc[sc->vge_cdata.vge_tx_prodidx];
1849410f4c60SPyun YongHyeon 
1850410f4c60SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1851410f4c60SPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1852410f4c60SPyun YongHyeon 	if (error == EFBIG) {
1853410f4c60SPyun YongHyeon 		m = m_collapse(*m_head, M_DONTWAIT, VGE_MAXTXSEGS);
1854410f4c60SPyun YongHyeon 		if (m == NULL) {
1855410f4c60SPyun YongHyeon 			m_freem(*m_head);
1856410f4c60SPyun YongHyeon 			*m_head = NULL;
1857410f4c60SPyun YongHyeon 			return (ENOMEM);
1858410f4c60SPyun YongHyeon 		}
1859410f4c60SPyun YongHyeon 		*m_head = m;
1860410f4c60SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1861410f4c60SPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1862410f4c60SPyun YongHyeon 		if (error != 0) {
1863410f4c60SPyun YongHyeon 			m_freem(*m_head);
1864410f4c60SPyun YongHyeon 			*m_head = NULL;
1865410f4c60SPyun YongHyeon 			return (error);
1866410f4c60SPyun YongHyeon 		}
1867410f4c60SPyun YongHyeon 	} else if (error != 0)
1868410f4c60SPyun YongHyeon 		return (error);
1869410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1870410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1871410f4c60SPyun YongHyeon 
1872410f4c60SPyun YongHyeon 	m = *m_head;
1873410f4c60SPyun YongHyeon 	cflags = 0;
1874410f4c60SPyun YongHyeon 
1875410f4c60SPyun YongHyeon 	/* Configure checksum offload. */
1876410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1877410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_IPCSUM;
1878410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1879410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_TCPCSUM;
1880410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1881410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_UDPCSUM;
1882410f4c60SPyun YongHyeon 
1883410f4c60SPyun YongHyeon 	/* Configure VLAN. */
1884410f4c60SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0)
1885410f4c60SPyun YongHyeon 		cflags |= m->m_pkthdr.ether_vtag | VGE_TDCTL_VTAG;
1886410f4c60SPyun YongHyeon 	txd->tx_desc->vge_sts = htole32(m->m_pkthdr.len << 16);
1887410f4c60SPyun YongHyeon 	/*
1888410f4c60SPyun YongHyeon 	 * XXX
1889410f4c60SPyun YongHyeon 	 * Velocity family seems to support TSO but no information
1890410f4c60SPyun YongHyeon 	 * for MSS configuration is available. Also the number of
1891410f4c60SPyun YongHyeon 	 * fragments supported by a descriptor is too small to hold
1892410f4c60SPyun YongHyeon 	 * entire 64KB TCP/IP segment. Maybe VGE_TD_LS_MOF,
1893410f4c60SPyun YongHyeon 	 * VGE_TD_LS_SOF and VGE_TD_LS_EOF could be used to build
1894410f4c60SPyun YongHyeon 	 * longer chain of buffers but no additional information is
1895410f4c60SPyun YongHyeon 	 * available.
1896410f4c60SPyun YongHyeon 	 *
1897410f4c60SPyun YongHyeon 	 * When telling the chip how many segments there are, we
1898410f4c60SPyun YongHyeon 	 * must use nsegs + 1 instead of just nsegs. Darned if I
1899410f4c60SPyun YongHyeon 	 * know why. This also means we can't use the last fragment
1900410f4c60SPyun YongHyeon 	 * field of Tx descriptor.
1901410f4c60SPyun YongHyeon 	 */
1902410f4c60SPyun YongHyeon 	txd->tx_desc->vge_ctl = htole32(cflags | ((nsegs + 1) << 28) |
1903410f4c60SPyun YongHyeon 	    VGE_TD_LS_NORM);
1904410f4c60SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1905410f4c60SPyun YongHyeon 		frag = &txd->tx_desc->vge_frag[i];
1906410f4c60SPyun YongHyeon 		frag->vge_addrlo = htole32(VGE_ADDR_LO(txsegs[i].ds_addr));
1907410f4c60SPyun YongHyeon 		frag->vge_addrhi = htole32(VGE_ADDR_HI(txsegs[i].ds_addr) |
1908410f4c60SPyun YongHyeon 		    (VGE_BUFLEN(txsegs[i].ds_len) << 16));
1909410f4c60SPyun YongHyeon 	}
1910410f4c60SPyun YongHyeon 
1911410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_cnt++;
1912410f4c60SPyun YongHyeon 	VGE_TX_DESC_INC(sc->vge_cdata.vge_tx_prodidx);
1913a07bd003SBill Paul 
1914a07bd003SBill Paul 	/*
1915410f4c60SPyun YongHyeon 	 * Finally request interrupt and give the first descriptor
1916410f4c60SPyun YongHyeon 	 * ownership to hardware.
1917a07bd003SBill Paul 	 */
1918410f4c60SPyun YongHyeon 	txd->tx_desc->vge_ctl |= htole32(VGE_TDCTL_TIC);
1919410f4c60SPyun YongHyeon 	txd->tx_desc->vge_sts |= htole32(VGE_TDSTS_OWN);
1920410f4c60SPyun YongHyeon 	txd->tx_m = m;
1921a07bd003SBill Paul 
1922a07bd003SBill Paul 	return (0);
1923a07bd003SBill Paul }
1924a07bd003SBill Paul 
1925a07bd003SBill Paul /*
1926a07bd003SBill Paul  * Main transmit routine.
1927a07bd003SBill Paul  */
1928a07bd003SBill Paul 
1929a07bd003SBill Paul static void
19306afe22a8SPyun YongHyeon vge_start(struct ifnet *ifp)
1931a07bd003SBill Paul {
1932a07bd003SBill Paul 	struct vge_softc *sc;
193367e1dfa7SJohn Baldwin 
193467e1dfa7SJohn Baldwin 	sc = ifp->if_softc;
193567e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
193667e1dfa7SJohn Baldwin 	vge_start_locked(ifp);
193767e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
193867e1dfa7SJohn Baldwin }
193967e1dfa7SJohn Baldwin 
1940410f4c60SPyun YongHyeon 
194167e1dfa7SJohn Baldwin static void
19426afe22a8SPyun YongHyeon vge_start_locked(struct ifnet *ifp)
194367e1dfa7SJohn Baldwin {
194467e1dfa7SJohn Baldwin 	struct vge_softc *sc;
1945410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1946410f4c60SPyun YongHyeon 	struct mbuf *m_head;
1947410f4c60SPyun YongHyeon 	int enq, idx;
1948a07bd003SBill Paul 
1949a07bd003SBill Paul 	sc = ifp->if_softc;
1950410f4c60SPyun YongHyeon 
195167e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
1952a07bd003SBill Paul 
19534d7235ddSPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_LINK) == 0 ||
1954410f4c60SPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1955410f4c60SPyun YongHyeon 	    IFF_DRV_RUNNING)
1956a07bd003SBill Paul 		return;
1957a07bd003SBill Paul 
1958410f4c60SPyun YongHyeon 	idx = sc->vge_cdata.vge_tx_prodidx;
1959410f4c60SPyun YongHyeon 	VGE_TX_DESC_DEC(idx);
1960410f4c60SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
1961410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_cnt < VGE_TX_DESC_CNT - 1; ) {
1962a07bd003SBill Paul 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1963a07bd003SBill Paul 		if (m_head == NULL)
1964a07bd003SBill Paul 			break;
1965410f4c60SPyun YongHyeon 		/*
1966410f4c60SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
1967410f4c60SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
1968410f4c60SPyun YongHyeon 		 * for the NIC to drain the ring.
1969410f4c60SPyun YongHyeon 		 */
1970410f4c60SPyun YongHyeon 		if (vge_encap(sc, &m_head)) {
1971410f4c60SPyun YongHyeon 			if (m_head == NULL)
1972410f4c60SPyun YongHyeon 				break;
1973a07bd003SBill Paul 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
197413f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1975a07bd003SBill Paul 			break;
1976a07bd003SBill Paul 		}
1977a07bd003SBill Paul 
1978410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[idx];
1979410f4c60SPyun YongHyeon 		txd->tx_desc->vge_frag[0].vge_addrhi |= htole32(VGE_TXDESC_Q);
1980a07bd003SBill Paul 		VGE_TX_DESC_INC(idx);
1981a07bd003SBill Paul 
1982410f4c60SPyun YongHyeon 		enq++;
1983a07bd003SBill Paul 		/*
1984a07bd003SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
1985a07bd003SBill Paul 		 * to him.
1986a07bd003SBill Paul 		 */
198759a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
1988a07bd003SBill Paul 	}
1989a07bd003SBill Paul 
1990410f4c60SPyun YongHyeon 	if (enq > 0) {
1991410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1992410f4c60SPyun YongHyeon 		    sc->vge_cdata.vge_tx_ring_map,
1993410f4c60SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1994a07bd003SBill Paul 		/* Issue a transmit command. */
1995a07bd003SBill Paul 		CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0);
1996a07bd003SBill Paul 		/*
1997a07bd003SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
1998a07bd003SBill Paul 		 */
199967e1dfa7SJohn Baldwin 		sc->vge_timer = 5;
2000410f4c60SPyun YongHyeon 	}
2001a07bd003SBill Paul }
2002a07bd003SBill Paul 
2003a07bd003SBill Paul static void
20046afe22a8SPyun YongHyeon vge_init(void *xsc)
2005a07bd003SBill Paul {
2006a07bd003SBill Paul 	struct vge_softc *sc = xsc;
200767e1dfa7SJohn Baldwin 
200867e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
200967e1dfa7SJohn Baldwin 	vge_init_locked(sc);
201067e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
201167e1dfa7SJohn Baldwin }
201267e1dfa7SJohn Baldwin 
201367e1dfa7SJohn Baldwin static void
201467e1dfa7SJohn Baldwin vge_init_locked(struct vge_softc *sc)
201567e1dfa7SJohn Baldwin {
2016fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->vge_ifp;
2017a07bd003SBill Paul 	struct mii_data *mii;
2018410f4c60SPyun YongHyeon 	int error, i;
2019a07bd003SBill Paul 
202067e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
2021a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2022a07bd003SBill Paul 
2023410f4c60SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2024410f4c60SPyun YongHyeon 		return;
2025410f4c60SPyun YongHyeon 
2026a07bd003SBill Paul 	/*
2027a07bd003SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2028a07bd003SBill Paul 	 */
2029a07bd003SBill Paul 	vge_stop(sc);
2030a07bd003SBill Paul 	vge_reset(sc);
2031a07bd003SBill Paul 
2032a07bd003SBill Paul 	/*
2033a07bd003SBill Paul 	 * Initialize the RX and TX descriptors and mbufs.
2034a07bd003SBill Paul 	 */
2035a07bd003SBill Paul 
2036410f4c60SPyun YongHyeon 	error = vge_rx_list_init(sc);
2037410f4c60SPyun YongHyeon 	if (error != 0) {
2038410f4c60SPyun YongHyeon                 device_printf(sc->vge_dev, "no memory for Rx buffers.\n");
2039410f4c60SPyun YongHyeon                 return;
2040410f4c60SPyun YongHyeon 	}
2041a07bd003SBill Paul 	vge_tx_list_init(sc);
20427129fb20SPyun YongHyeon 	/* Clear MAC statistics. */
20437129fb20SPyun YongHyeon 	vge_stats_clear(sc);
2044a07bd003SBill Paul 	/* Set our station address */
2045a07bd003SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
20464a0d6638SRuslan Ermilov 		CSR_WRITE_1(sc, VGE_PAR0 + i, IF_LLADDR(sc->vge_ifp)[i]);
2047a07bd003SBill Paul 
2048a07bd003SBill Paul 	/*
2049a07bd003SBill Paul 	 * Set receive FIFO threshold. Also allow transmission and
2050a07bd003SBill Paul 	 * reception of VLAN tagged frames.
2051a07bd003SBill Paul 	 */
2052a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT);
205338aa43c5SPyun YongHyeon 	CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES);
2054a07bd003SBill Paul 
2055a07bd003SBill Paul 	/* Set DMA burst length */
2056a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN);
2057a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128);
2058a07bd003SBill Paul 
2059a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK);
2060a07bd003SBill Paul 
2061a07bd003SBill Paul 	/* Set collision backoff algorithm */
2062a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM|
2063a07bd003SBill Paul 	    VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT);
2064a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET);
2065a07bd003SBill Paul 
2066a07bd003SBill Paul 	/* Disable LPSEL field in priority resolution */
2067a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS);
2068a07bd003SBill Paul 
2069a07bd003SBill Paul 	/*
2070a07bd003SBill Paul 	 * Load the addresses of the DMA queues into the chip.
2071a07bd003SBill Paul 	 * Note that we only use one transmit queue.
2072a07bd003SBill Paul 	 */
2073a07bd003SBill Paul 
2074410f4c60SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_TXDESC_HIADDR,
2075410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr));
2076a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0,
2077410f4c60SPyun YongHyeon 	    VGE_ADDR_LO(sc->vge_rdata.vge_tx_ring_paddr));
2078a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1);
2079a07bd003SBill Paul 
2080a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO,
2081410f4c60SPyun YongHyeon 	    VGE_ADDR_LO(sc->vge_rdata.vge_rx_ring_paddr));
2082a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1);
2083a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT);
2084a07bd003SBill Paul 
20853b2b8afbSPyun YongHyeon 	/* Configure interrupt moderation. */
20863b2b8afbSPyun YongHyeon 	vge_intr_holdoff(sc);
20873b2b8afbSPyun YongHyeon 
2088a07bd003SBill Paul 	/* Enable and wake up the RX descriptor queue */
2089a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
2090a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
2091a07bd003SBill Paul 
2092a07bd003SBill Paul 	/* Enable the TX descriptor queue */
2093a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0);
2094a07bd003SBill Paul 
2095a07bd003SBill Paul 	/* Init the cam filter. */
2096a07bd003SBill Paul 	vge_cam_clear(sc);
2097a07bd003SBill Paul 
20985f07fd19SPyun YongHyeon 	/* Set up receiver filter. */
20995f07fd19SPyun YongHyeon 	vge_rxfilter(sc);
210038aa43c5SPyun YongHyeon 	vge_setvlan(sc);
2101a07bd003SBill Paul 
2102a07bd003SBill Paul 	/* Enable flow control */
2103a07bd003SBill Paul 
2104a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS2, 0x8B);
2105a07bd003SBill Paul 
2106a07bd003SBill Paul 	/* Enable jumbo frame reception (if desired) */
2107a07bd003SBill Paul 
2108a07bd003SBill Paul 	/* Start the MAC. */
2109a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP);
2110a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL);
2111a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS0,
2112a07bd003SBill Paul 	    VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START);
2113a07bd003SBill Paul 
2114a07bd003SBill Paul #ifdef DEVICE_POLLING
2115a07bd003SBill Paul 	/*
2116*a3f4b452SPyun YongHyeon 	 * Disable interrupts except link state change if we are polling.
2117a07bd003SBill Paul 	 */
211840929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
2119*a3f4b452SPyun YongHyeon 		CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS_POLLING);
2120a07bd003SBill Paul 	} else	/* otherwise ... */
212140929967SGleb Smirnoff #endif
2122a07bd003SBill Paul 	{
2123a07bd003SBill Paul 	/*
2124a07bd003SBill Paul 	 * Enable interrupts.
2125a07bd003SBill Paul 	 */
2126a07bd003SBill Paul 		CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
2127*a3f4b452SPyun YongHyeon 	}
2128610dfa93SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2129a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
2130a07bd003SBill Paul 
21314d7235ddSPyun YongHyeon 	sc->vge_flags &= ~VGE_FLAG_LINK;
2132a07bd003SBill Paul 	mii_mediachg(mii);
2133a07bd003SBill Paul 
213413f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
213513f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
213667e1dfa7SJohn Baldwin 	callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
2137a07bd003SBill Paul }
2138a07bd003SBill Paul 
2139a07bd003SBill Paul /*
2140a07bd003SBill Paul  * Set media options.
2141a07bd003SBill Paul  */
2142a07bd003SBill Paul static int
21436afe22a8SPyun YongHyeon vge_ifmedia_upd(struct ifnet *ifp)
2144a07bd003SBill Paul {
2145a07bd003SBill Paul 	struct vge_softc *sc;
2146a07bd003SBill Paul 	struct mii_data *mii;
21476f530983SPyun YongHyeon 	int error;
2148a07bd003SBill Paul 
2149a07bd003SBill Paul 	sc = ifp->if_softc;
2150592777f6SMichael Reifenberger 	VGE_LOCK(sc);
2151a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
21526f530983SPyun YongHyeon 	error = mii_mediachg(mii);
2153592777f6SMichael Reifenberger 	VGE_UNLOCK(sc);
2154a07bd003SBill Paul 
21556f530983SPyun YongHyeon 	return (error);
2156a07bd003SBill Paul }
2157a07bd003SBill Paul 
2158a07bd003SBill Paul /*
2159a07bd003SBill Paul  * Report current media status.
2160a07bd003SBill Paul  */
2161a07bd003SBill Paul static void
21626afe22a8SPyun YongHyeon vge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2163a07bd003SBill Paul {
2164a07bd003SBill Paul 	struct vge_softc *sc;
2165a07bd003SBill Paul 	struct mii_data *mii;
2166a07bd003SBill Paul 
2167a07bd003SBill Paul 	sc = ifp->if_softc;
2168a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2169a07bd003SBill Paul 
217067e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
21715f26dcd8SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
21725f26dcd8SPyun YongHyeon 		VGE_UNLOCK(sc);
21735f26dcd8SPyun YongHyeon 		return;
21745f26dcd8SPyun YongHyeon 	}
2175a07bd003SBill Paul 	mii_pollstat(mii);
217667e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2177a07bd003SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
2178a07bd003SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
2179a07bd003SBill Paul }
2180a07bd003SBill Paul 
2181a07bd003SBill Paul static void
21826afe22a8SPyun YongHyeon vge_miibus_statchg(device_t dev)
2183a07bd003SBill Paul {
2184a07bd003SBill Paul 	struct vge_softc *sc;
2185a07bd003SBill Paul 	struct mii_data *mii;
2186a07bd003SBill Paul 	struct ifmedia_entry *ife;
2187a07bd003SBill Paul 
2188a07bd003SBill Paul 	sc = device_get_softc(dev);
2189a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2190a07bd003SBill Paul 	ife = mii->mii_media.ifm_cur;
2191a07bd003SBill Paul 
2192a07bd003SBill Paul 	/*
2193a07bd003SBill Paul 	 * If the user manually selects a media mode, we need to turn
2194a07bd003SBill Paul 	 * on the forced MAC mode bit in the DIAGCTL register. If the
2195a07bd003SBill Paul 	 * user happens to choose a full duplex mode, we also need to
2196a07bd003SBill Paul 	 * set the 'force full duplex' bit. This applies only to
2197a07bd003SBill Paul 	 * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC
2198a07bd003SBill Paul 	 * mode is disabled, and in 1000baseT mode, full duplex is
2199a07bd003SBill Paul 	 * always implied, so we turn on the forced mode bit but leave
2200a07bd003SBill Paul 	 * the FDX bit cleared.
2201a07bd003SBill Paul 	 */
2202a07bd003SBill Paul 
2203a07bd003SBill Paul 	switch (IFM_SUBTYPE(ife->ifm_media)) {
2204a07bd003SBill Paul 	case IFM_AUTO:
2205a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2206a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2207a07bd003SBill Paul 		break;
2208a07bd003SBill Paul 	case IFM_1000_T:
2209a07bd003SBill Paul 		CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2210a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2211a07bd003SBill Paul 		break;
2212a07bd003SBill Paul 	case IFM_100_TX:
2213a07bd003SBill Paul 	case IFM_10_T:
2214a07bd003SBill Paul 		CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2215a07bd003SBill Paul 		if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
2216a07bd003SBill Paul 			CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2217a07bd003SBill Paul 		} else {
2218a07bd003SBill Paul 			CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2219a07bd003SBill Paul 		}
2220a07bd003SBill Paul 		break;
2221a07bd003SBill Paul 	default:
2222a07bd003SBill Paul 		device_printf(dev, "unknown media type: %x\n",
2223a07bd003SBill Paul 		    IFM_SUBTYPE(ife->ifm_media));
2224a07bd003SBill Paul 		break;
2225a07bd003SBill Paul 	}
2226a07bd003SBill Paul }
2227a07bd003SBill Paul 
2228a07bd003SBill Paul static int
22296afe22a8SPyun YongHyeon vge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2230a07bd003SBill Paul {
2231a07bd003SBill Paul 	struct vge_softc *sc = ifp->if_softc;
2232a07bd003SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
2233a07bd003SBill Paul 	struct mii_data *mii;
223438aa43c5SPyun YongHyeon 	int error = 0, mask;
2235a07bd003SBill Paul 
2236a07bd003SBill Paul 	switch (command) {
2237a07bd003SBill Paul 	case SIOCSIFMTU:
223833a0d70bSPyun YongHyeon 		VGE_LOCK(sc);
223933a0d70bSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > VGE_JUMBO_MTU)
2240a07bd003SBill Paul 			error = EINVAL;
224133a0d70bSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
224233a0d70bSPyun YongHyeon 			if (ifr->ifr_mtu > ETHERMTU &&
224333a0d70bSPyun YongHyeon 			    (sc->vge_flags & VGE_FLAG_JUMBO) == 0)
224433a0d70bSPyun YongHyeon 				error = EINVAL;
224533a0d70bSPyun YongHyeon 			else
2246a07bd003SBill Paul 				ifp->if_mtu = ifr->ifr_mtu;
224733a0d70bSPyun YongHyeon 		}
224833a0d70bSPyun YongHyeon 		VGE_UNLOCK(sc);
2249a07bd003SBill Paul 		break;
2250a07bd003SBill Paul 	case SIOCSIFFLAGS:
225167e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
22525f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
22535f07fd19SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
22545f07fd19SPyun YongHyeon 			    ((ifp->if_flags ^ sc->vge_if_flags) &
22555f07fd19SPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
22565f07fd19SPyun YongHyeon 				vge_rxfilter(sc);
22575f07fd19SPyun YongHyeon 			else
225867e1dfa7SJohn Baldwin 				vge_init_locked(sc);
22595f07fd19SPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2260a07bd003SBill Paul 			vge_stop(sc);
2261a07bd003SBill Paul 		sc->vge_if_flags = ifp->if_flags;
226267e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
2263a07bd003SBill Paul 		break;
2264a07bd003SBill Paul 	case SIOCADDMULTI:
2265a07bd003SBill Paul 	case SIOCDELMULTI:
226667e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
2267410f4c60SPyun YongHyeon 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
22685f07fd19SPyun YongHyeon 			vge_rxfilter(sc);
226967e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
2270a07bd003SBill Paul 		break;
2271a07bd003SBill Paul 	case SIOCGIFMEDIA:
2272a07bd003SBill Paul 	case SIOCSIFMEDIA:
2273a07bd003SBill Paul 		mii = device_get_softc(sc->vge_miibus);
2274a07bd003SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2275a07bd003SBill Paul 		break;
2276a07bd003SBill Paul 	case SIOCSIFCAP:
227738aa43c5SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
227840929967SGleb Smirnoff #ifdef DEVICE_POLLING
227940929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
228040929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
228140929967SGleb Smirnoff 				error = ether_poll_register(vge_poll, ifp);
228240929967SGleb Smirnoff 				if (error)
228340929967SGleb Smirnoff 					return (error);
228440929967SGleb Smirnoff 				VGE_LOCK(sc);
228540929967SGleb Smirnoff 					/* Disable interrupts */
2286*a3f4b452SPyun YongHyeon 				CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS_POLLING);
2287*a3f4b452SPyun YongHyeon 				CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2288*a3f4b452SPyun YongHyeon 				CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
228940929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
229040929967SGleb Smirnoff 				VGE_UNLOCK(sc);
229140929967SGleb Smirnoff 			} else {
229240929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
229340929967SGleb Smirnoff 				/* Enable interrupts. */
229440929967SGleb Smirnoff 				VGE_LOCK(sc);
229540929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
229640929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
229740929967SGleb Smirnoff 				CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
229840929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
229940929967SGleb Smirnoff 				VGE_UNLOCK(sc);
230040929967SGleb Smirnoff 			}
230140929967SGleb Smirnoff 		}
230240929967SGleb Smirnoff #endif /* DEVICE_POLLING */
230367e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
230420f9ef43SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
230520f9ef43SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
230620f9ef43SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
230720f9ef43SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
230820f9ef43SPyun YongHyeon 				ifp->if_hwassist |= VGE_CSUM_FEATURES;
2309a07bd003SBill Paul 			else
231020f9ef43SPyun YongHyeon 				ifp->if_hwassist &= ~VGE_CSUM_FEATURES;
231140929967SGleb Smirnoff 		}
231220f9ef43SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
231320f9ef43SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
231420f9ef43SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
23157fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_UCAST) != 0 &&
23167fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_UCAST) != 0)
23177fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_UCAST;
23187fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
23197fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
23207fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
23217fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
23227fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
23237fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
232438aa43c5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
232538aa43c5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
232638aa43c5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
232738aa43c5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
232838aa43c5SPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
232938aa43c5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
233038aa43c5SPyun YongHyeon 			vge_setvlan(sc);
233140929967SGleb Smirnoff 		}
233238aa43c5SPyun YongHyeon 		VGE_UNLOCK(sc);
233338aa43c5SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2334a07bd003SBill Paul 		break;
2335a07bd003SBill Paul 	default:
2336a07bd003SBill Paul 		error = ether_ioctl(ifp, command, data);
2337a07bd003SBill Paul 		break;
2338a07bd003SBill Paul 	}
2339a07bd003SBill Paul 
2340a07bd003SBill Paul 	return (error);
2341a07bd003SBill Paul }
2342a07bd003SBill Paul 
2343a07bd003SBill Paul static void
234467e1dfa7SJohn Baldwin vge_watchdog(void *arg)
2345a07bd003SBill Paul {
2346a07bd003SBill Paul 	struct vge_softc *sc;
234767e1dfa7SJohn Baldwin 	struct ifnet *ifp;
2348a07bd003SBill Paul 
234967e1dfa7SJohn Baldwin 	sc = arg;
235067e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
23517129fb20SPyun YongHyeon 	vge_stats_update(sc);
235267e1dfa7SJohn Baldwin 	callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
235367e1dfa7SJohn Baldwin 	if (sc->vge_timer == 0 || --sc->vge_timer > 0)
235467e1dfa7SJohn Baldwin 		return;
235567e1dfa7SJohn Baldwin 
235667e1dfa7SJohn Baldwin 	ifp = sc->vge_ifp;
2357f1b21184SJohn Baldwin 	if_printf(ifp, "watchdog timeout\n");
2358a07bd003SBill Paul 	ifp->if_oerrors++;
2359a07bd003SBill Paul 
2360a07bd003SBill Paul 	vge_txeof(sc);
2361410f4c60SPyun YongHyeon 	vge_rxeof(sc, VGE_RX_DESC_CNT);
2362a07bd003SBill Paul 
2363410f4c60SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
236467e1dfa7SJohn Baldwin 	vge_init_locked(sc);
2365a07bd003SBill Paul }
2366a07bd003SBill Paul 
2367a07bd003SBill Paul /*
2368a07bd003SBill Paul  * Stop the adapter and free any mbufs allocated to the
2369a07bd003SBill Paul  * RX and TX lists.
2370a07bd003SBill Paul  */
2371a07bd003SBill Paul static void
23726afe22a8SPyun YongHyeon vge_stop(struct vge_softc *sc)
2373a07bd003SBill Paul {
2374a07bd003SBill Paul 	struct ifnet *ifp;
2375a07bd003SBill Paul 
237667e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
2377fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
237867e1dfa7SJohn Baldwin 	sc->vge_timer = 0;
237967e1dfa7SJohn Baldwin 	callout_stop(&sc->vge_watchdog);
2380a07bd003SBill Paul 
238113f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2382a07bd003SBill Paul 
2383a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
2384a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP);
2385a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2386a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF);
2387a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF);
2388a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0);
2389a07bd003SBill Paul 
23907129fb20SPyun YongHyeon 	vge_stats_update(sc);
2391410f4c60SPyun YongHyeon 	VGE_CHAIN_RESET(sc);
2392410f4c60SPyun YongHyeon 	vge_txeof(sc);
2393410f4c60SPyun YongHyeon 	vge_freebufs(sc);
2394a07bd003SBill Paul }
2395a07bd003SBill Paul 
2396a07bd003SBill Paul /*
2397a07bd003SBill Paul  * Device suspend routine.  Stop the interface and save some PCI
2398a07bd003SBill Paul  * settings in case the BIOS doesn't restore them properly on
2399a07bd003SBill Paul  * resume.
2400a07bd003SBill Paul  */
2401a07bd003SBill Paul static int
24026afe22a8SPyun YongHyeon vge_suspend(device_t dev)
2403a07bd003SBill Paul {
2404a07bd003SBill Paul 	struct vge_softc *sc;
2405a07bd003SBill Paul 
2406a07bd003SBill Paul 	sc = device_get_softc(dev);
2407a07bd003SBill Paul 
240867e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
2409a07bd003SBill Paul 	vge_stop(sc);
24107fc94bc4SPyun YongHyeon 	vge_setwol(sc);
2411a931e549SPyun YongHyeon 	sc->vge_flags |= VGE_FLAG_SUSPENDED;
241267e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2413a07bd003SBill Paul 
2414a07bd003SBill Paul 	return (0);
2415a07bd003SBill Paul }
2416a07bd003SBill Paul 
2417a07bd003SBill Paul /*
2418a07bd003SBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
2419a07bd003SBill Paul  * doesn't, re-enable busmastering, and restart the interface if
2420a07bd003SBill Paul  * appropriate.
2421a07bd003SBill Paul  */
2422a07bd003SBill Paul static int
24236afe22a8SPyun YongHyeon vge_resume(device_t dev)
2424a07bd003SBill Paul {
2425a07bd003SBill Paul 	struct vge_softc *sc;
2426a07bd003SBill Paul 	struct ifnet *ifp;
24277fc94bc4SPyun YongHyeon 	uint16_t pmstat;
2428a07bd003SBill Paul 
2429a07bd003SBill Paul 	sc = device_get_softc(dev);
243067e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
24317fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0) {
24327fc94bc4SPyun YongHyeon 		/* Disable PME and clear PME status. */
24337fc94bc4SPyun YongHyeon 		pmstat = pci_read_config(sc->vge_dev,
24347fc94bc4SPyun YongHyeon 		    sc->vge_pmcap + PCIR_POWER_STATUS, 2);
24357fc94bc4SPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
24367fc94bc4SPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
24377fc94bc4SPyun YongHyeon 			pci_write_config(sc->vge_dev,
24387fc94bc4SPyun YongHyeon 			    sc->vge_pmcap + PCIR_POWER_STATUS, pmstat, 2);
24397fc94bc4SPyun YongHyeon 		}
24407fc94bc4SPyun YongHyeon 	}
24417fc94bc4SPyun YongHyeon 	vge_clrwol(sc);
24427fc94bc4SPyun YongHyeon 	/* Restart MII auto-polling. */
24437fc94bc4SPyun YongHyeon 	vge_miipoll_start(sc);
24447fc94bc4SPyun YongHyeon 	ifp = sc->vge_ifp;
24457fc94bc4SPyun YongHyeon 	/* Reinitialize interface if necessary. */
24467fc94bc4SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2447410f4c60SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
244867e1dfa7SJohn Baldwin 		vge_init_locked(sc);
2449410f4c60SPyun YongHyeon 	}
2450a931e549SPyun YongHyeon 	sc->vge_flags &= ~VGE_FLAG_SUSPENDED;
245167e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2452a07bd003SBill Paul 
2453a07bd003SBill Paul 	return (0);
2454a07bd003SBill Paul }
2455a07bd003SBill Paul 
2456a07bd003SBill Paul /*
2457a07bd003SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
2458a07bd003SBill Paul  * get confused by errant DMAs when rebooting.
2459a07bd003SBill Paul  */
24606a087a87SPyun YongHyeon static int
24616afe22a8SPyun YongHyeon vge_shutdown(device_t dev)
2462a07bd003SBill Paul {
2463a07bd003SBill Paul 
24647fc94bc4SPyun YongHyeon 	return (vge_suspend(dev));
2465a07bd003SBill Paul }
24667129fb20SPyun YongHyeon 
24677129fb20SPyun YongHyeon #define	VGE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
24687129fb20SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
24697129fb20SPyun YongHyeon 
24707129fb20SPyun YongHyeon static void
24717129fb20SPyun YongHyeon vge_sysctl_node(struct vge_softc *sc)
24727129fb20SPyun YongHyeon {
24737129fb20SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
24747129fb20SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
24757129fb20SPyun YongHyeon 	struct sysctl_oid *tree;
24767129fb20SPyun YongHyeon 	struct vge_hw_stats *stats;
24777129fb20SPyun YongHyeon 
24787129fb20SPyun YongHyeon 	stats = &sc->vge_stats;
24797129fb20SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->vge_dev);
24807129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->vge_dev));
24813b2b8afbSPyun YongHyeon 
24823b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "int_holdoff",
24833b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_int_holdoff, 0, "interrupt holdoff");
24843b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "rx_coal_pkt",
24853b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_rx_coal_pkt, 0, "rx coalescing packet");
24863b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "tx_coal_pkt",
24873b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_tx_coal_pkt, 0, "tx coalescing packet");
24883b2b8afbSPyun YongHyeon 
24893b2b8afbSPyun YongHyeon 	/* Pull in device tunables. */
24903b2b8afbSPyun YongHyeon 	sc->vge_int_holdoff = VGE_INT_HOLDOFF_DEFAULT;
24913b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
24923b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "int_holdoff", &sc->vge_int_holdoff);
24933b2b8afbSPyun YongHyeon 	sc->vge_rx_coal_pkt = VGE_RX_COAL_PKT_DEFAULT;
24943b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
24953b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "rx_coal_pkt", &sc->vge_rx_coal_pkt);
24963b2b8afbSPyun YongHyeon 	sc->vge_tx_coal_pkt = VGE_TX_COAL_PKT_DEFAULT;
24973b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
24983b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "tx_coal_pkt", &sc->vge_tx_coal_pkt);
24993b2b8afbSPyun YongHyeon 
25007129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
25017129fb20SPyun YongHyeon 	    NULL, "VGE statistics");
25027129fb20SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
25037129fb20SPyun YongHyeon 
25047129fb20SPyun YongHyeon 	/* Rx statistics. */
25057129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
25067129fb20SPyun YongHyeon 	    NULL, "RX MAC statistics");
25077129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
25087129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames",
25097129fb20SPyun YongHyeon 	    &stats->rx_frames, "frames");
25107129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
25117129fb20SPyun YongHyeon 	    &stats->rx_good_frames, "Good frames");
25127129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
25137129fb20SPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
25147129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "runts",
25157129fb20SPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
25167129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "runts_errs",
25177129fb20SPyun YongHyeon 	    &stats->rx_runts_errs, "Too short frames with errors");
25187129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
25197129fb20SPyun YongHyeon 	    &stats->rx_pkts_64, "64 bytes frames");
25207129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
25217129fb20SPyun YongHyeon 	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
25227129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
25237129fb20SPyun YongHyeon 	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
25247129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
25257129fb20SPyun YongHyeon 	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
25267129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
25277129fb20SPyun YongHyeon 	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
25287129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
25297129fb20SPyun YongHyeon 	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
25307129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
25317129fb20SPyun YongHyeon 	    &stats->rx_pkts_1519_max, "1519 to max frames");
25327129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max_errs",
25337129fb20SPyun YongHyeon 	    &stats->rx_pkts_1519_max_errs, "1519 to max frames with error");
25347129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
25357129fb20SPyun YongHyeon 	    &stats->rx_jumbos, "Jumbo frames");
25367129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "crcerrs",
25377129fb20SPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
25387129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
25397129fb20SPyun YongHyeon 	    &stats->rx_pause_frames, "CRC errors");
25407129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
25417129fb20SPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
25427129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "nobufs",
25437129fb20SPyun YongHyeon 	    &stats->rx_nobufs, "Frames with no buffer event");
25447129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "sym_errs",
25457129fb20SPyun YongHyeon 	    &stats->rx_symerrs, "Frames with symbol errors");
25467129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
25477129fb20SPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
25487129fb20SPyun YongHyeon 
25497129fb20SPyun YongHyeon 	/* Tx statistics. */
25507129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
25517129fb20SPyun YongHyeon 	    NULL, "TX MAC statistics");
25527129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
25537129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
25547129fb20SPyun YongHyeon 	    &stats->tx_good_frames, "Good frames");
25557129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
25567129fb20SPyun YongHyeon 	    &stats->tx_pkts_64, "64 bytes frames");
25577129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
25587129fb20SPyun YongHyeon 	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
25597129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
25607129fb20SPyun YongHyeon 	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
25617129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
25627129fb20SPyun YongHyeon 	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
25637129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
25647129fb20SPyun YongHyeon 	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
25657129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
25667129fb20SPyun YongHyeon 	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
25677129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
25687129fb20SPyun YongHyeon 	    &stats->tx_jumbos, "Jumbo frames");
25697129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "colls",
25707129fb20SPyun YongHyeon 	    &stats->tx_colls, "Collisions");
25717129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
25727129fb20SPyun YongHyeon 	    &stats->tx_latecolls, "Late collisions");
25737129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
25747129fb20SPyun YongHyeon 	    &stats->tx_pause, "Pause frames");
25757129fb20SPyun YongHyeon #ifdef VGE_ENABLE_SQEERR
25767129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "sqeerrs",
25777129fb20SPyun YongHyeon 	    &stats->tx_sqeerrs, "SQE errors");
25787129fb20SPyun YongHyeon #endif
25797129fb20SPyun YongHyeon 	/* Clear MAC statistics. */
25807129fb20SPyun YongHyeon 	vge_stats_clear(sc);
25817129fb20SPyun YongHyeon }
25827129fb20SPyun YongHyeon 
25837129fb20SPyun YongHyeon #undef	VGE_SYSCTL_STAT_ADD32
25847129fb20SPyun YongHyeon 
25857129fb20SPyun YongHyeon static void
25867129fb20SPyun YongHyeon vge_stats_clear(struct vge_softc *sc)
25877129fb20SPyun YongHyeon {
25887129fb20SPyun YongHyeon 	int i;
25897129fb20SPyun YongHyeon 
25907129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
25917129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FREEZE);
25927129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
25937129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_CLR);
25947129fb20SPyun YongHyeon 	for (i = VGE_TIMEOUT; i > 0; i--) {
25957129fb20SPyun YongHyeon 		DELAY(1);
25967129fb20SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_CLR) == 0)
25977129fb20SPyun YongHyeon 			break;
25987129fb20SPyun YongHyeon 	}
25997129fb20SPyun YongHyeon 	if (i == 0)
26007129fb20SPyun YongHyeon 		device_printf(sc->vge_dev, "MIB clear timed out!\n");
26017129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR, CSR_READ_1(sc, VGE_MIBCSR) &
26027129fb20SPyun YongHyeon 	    ~VGE_MIBCSR_FREEZE);
26037129fb20SPyun YongHyeon }
26047129fb20SPyun YongHyeon 
26057129fb20SPyun YongHyeon static void
26067129fb20SPyun YongHyeon vge_stats_update(struct vge_softc *sc)
26077129fb20SPyun YongHyeon {
26087129fb20SPyun YongHyeon 	struct vge_hw_stats *stats;
26097129fb20SPyun YongHyeon 	struct ifnet *ifp;
26107129fb20SPyun YongHyeon 	uint32_t mib[VGE_MIB_CNT], val;
26117129fb20SPyun YongHyeon 	int i;
26127129fb20SPyun YongHyeon 
26137129fb20SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
26147129fb20SPyun YongHyeon 
26157129fb20SPyun YongHyeon 	stats = &sc->vge_stats;
26167129fb20SPyun YongHyeon 	ifp = sc->vge_ifp;
26177129fb20SPyun YongHyeon 
26187129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26197129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FLUSH);
26207129fb20SPyun YongHyeon 	for (i = VGE_TIMEOUT; i > 0; i--) {
26217129fb20SPyun YongHyeon 		DELAY(1);
26227129fb20SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_FLUSH) == 0)
26237129fb20SPyun YongHyeon 			break;
26247129fb20SPyun YongHyeon 	}
26257129fb20SPyun YongHyeon 	if (i == 0) {
26267129fb20SPyun YongHyeon 		device_printf(sc->vge_dev, "MIB counter dump timed out!\n");
26277129fb20SPyun YongHyeon 		vge_stats_clear(sc);
26287129fb20SPyun YongHyeon 		return;
26297129fb20SPyun YongHyeon 	}
26307129fb20SPyun YongHyeon 
26317129fb20SPyun YongHyeon 	bzero(mib, sizeof(mib));
26327129fb20SPyun YongHyeon reset_idx:
26337129fb20SPyun YongHyeon 	/* Set MIB read index to 0. */
26347129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26357129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_RINI);
26367129fb20SPyun YongHyeon 	for (i = 0; i < VGE_MIB_CNT; i++) {
26377129fb20SPyun YongHyeon 		val = CSR_READ_4(sc, VGE_MIBDATA);
26387129fb20SPyun YongHyeon 		if (i != VGE_MIB_DATA_IDX(val)) {
26397129fb20SPyun YongHyeon 			/* Reading interrupted. */
26407129fb20SPyun YongHyeon 			goto reset_idx;
26417129fb20SPyun YongHyeon 		}
26427129fb20SPyun YongHyeon 		mib[i] = val & VGE_MIB_DATA_MASK;
26437129fb20SPyun YongHyeon 	}
26447129fb20SPyun YongHyeon 
26457129fb20SPyun YongHyeon 	/* Rx stats. */
26467129fb20SPyun YongHyeon 	stats->rx_frames += mib[VGE_MIB_RX_FRAMES];
26477129fb20SPyun YongHyeon 	stats->rx_good_frames += mib[VGE_MIB_RX_GOOD_FRAMES];
26487129fb20SPyun YongHyeon 	stats->rx_fifo_oflows += mib[VGE_MIB_RX_FIFO_OVERRUNS];
26497129fb20SPyun YongHyeon 	stats->rx_runts += mib[VGE_MIB_RX_RUNTS];
26507129fb20SPyun YongHyeon 	stats->rx_runts_errs += mib[VGE_MIB_RX_RUNTS_ERRS];
26517129fb20SPyun YongHyeon 	stats->rx_pkts_64 += mib[VGE_MIB_RX_PKTS_64];
26527129fb20SPyun YongHyeon 	stats->rx_pkts_65_127 += mib[VGE_MIB_RX_PKTS_65_127];
26537129fb20SPyun YongHyeon 	stats->rx_pkts_128_255 += mib[VGE_MIB_RX_PKTS_128_255];
26547129fb20SPyun YongHyeon 	stats->rx_pkts_256_511 += mib[VGE_MIB_RX_PKTS_256_511];
26557129fb20SPyun YongHyeon 	stats->rx_pkts_512_1023 += mib[VGE_MIB_RX_PKTS_512_1023];
26567129fb20SPyun YongHyeon 	stats->rx_pkts_1024_1518 += mib[VGE_MIB_RX_PKTS_1024_1518];
26577129fb20SPyun YongHyeon 	stats->rx_pkts_1519_max += mib[VGE_MIB_RX_PKTS_1519_MAX];
26587129fb20SPyun YongHyeon 	stats->rx_pkts_1519_max_errs += mib[VGE_MIB_RX_PKTS_1519_MAX_ERRS];
26597129fb20SPyun YongHyeon 	stats->rx_jumbos += mib[VGE_MIB_RX_JUMBOS];
26607129fb20SPyun YongHyeon 	stats->rx_crcerrs += mib[VGE_MIB_RX_CRCERRS];
26617129fb20SPyun YongHyeon 	stats->rx_pause_frames += mib[VGE_MIB_RX_PAUSE];
26627129fb20SPyun YongHyeon 	stats->rx_alignerrs += mib[VGE_MIB_RX_ALIGNERRS];
26637129fb20SPyun YongHyeon 	stats->rx_nobufs += mib[VGE_MIB_RX_NOBUFS];
26647129fb20SPyun YongHyeon 	stats->rx_symerrs += mib[VGE_MIB_RX_SYMERRS];
26657129fb20SPyun YongHyeon 	stats->rx_lenerrs += mib[VGE_MIB_RX_LENERRS];
26667129fb20SPyun YongHyeon 
26677129fb20SPyun YongHyeon 	/* Tx stats. */
26687129fb20SPyun YongHyeon 	stats->tx_good_frames += mib[VGE_MIB_TX_GOOD_FRAMES];
26697129fb20SPyun YongHyeon 	stats->tx_pkts_64 += mib[VGE_MIB_TX_PKTS_64];
26707129fb20SPyun YongHyeon 	stats->tx_pkts_65_127 += mib[VGE_MIB_TX_PKTS_65_127];
26717129fb20SPyun YongHyeon 	stats->tx_pkts_128_255 += mib[VGE_MIB_TX_PKTS_128_255];
26727129fb20SPyun YongHyeon 	stats->tx_pkts_256_511 += mib[VGE_MIB_TX_PKTS_256_511];
26737129fb20SPyun YongHyeon 	stats->tx_pkts_512_1023 += mib[VGE_MIB_TX_PKTS_512_1023];
26747129fb20SPyun YongHyeon 	stats->tx_pkts_1024_1518 += mib[VGE_MIB_TX_PKTS_1024_1518];
26757129fb20SPyun YongHyeon 	stats->tx_jumbos += mib[VGE_MIB_TX_JUMBOS];
26767129fb20SPyun YongHyeon 	stats->tx_colls += mib[VGE_MIB_TX_COLLS];
26777129fb20SPyun YongHyeon 	stats->tx_pause += mib[VGE_MIB_TX_PAUSE];
26787129fb20SPyun YongHyeon #ifdef VGE_ENABLE_SQEERR
26797129fb20SPyun YongHyeon 	stats->tx_sqeerrs += mib[VGE_MIB_TX_SQEERRS];
26807129fb20SPyun YongHyeon #endif
26817129fb20SPyun YongHyeon 	stats->tx_latecolls += mib[VGE_MIB_TX_LATECOLLS];
26827129fb20SPyun YongHyeon 
26837129fb20SPyun YongHyeon 	/* Update counters in ifnet. */
26847129fb20SPyun YongHyeon 	ifp->if_opackets += mib[VGE_MIB_TX_GOOD_FRAMES];
26857129fb20SPyun YongHyeon 
26867129fb20SPyun YongHyeon 	ifp->if_collisions += mib[VGE_MIB_TX_COLLS] +
26877129fb20SPyun YongHyeon 	    mib[VGE_MIB_TX_LATECOLLS];
26887129fb20SPyun YongHyeon 
26897129fb20SPyun YongHyeon 	ifp->if_oerrors += mib[VGE_MIB_TX_COLLS] +
26907129fb20SPyun YongHyeon 	    mib[VGE_MIB_TX_LATECOLLS];
26917129fb20SPyun YongHyeon 
26927129fb20SPyun YongHyeon 	ifp->if_ipackets += mib[VGE_MIB_RX_GOOD_FRAMES];
26937129fb20SPyun YongHyeon 
26947129fb20SPyun YongHyeon 	ifp->if_ierrors += mib[VGE_MIB_RX_FIFO_OVERRUNS] +
26957129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_RUNTS] +
26967129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_RUNTS_ERRS] +
26977129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_CRCERRS] +
26987129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_ALIGNERRS] +
26997129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_NOBUFS] +
27007129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_SYMERRS] +
27017129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_LENERRS];
27027129fb20SPyun YongHyeon }
27033b2b8afbSPyun YongHyeon 
27043b2b8afbSPyun YongHyeon static void
27053b2b8afbSPyun YongHyeon vge_intr_holdoff(struct vge_softc *sc)
27063b2b8afbSPyun YongHyeon {
27073b2b8afbSPyun YongHyeon 	uint8_t intctl;
27083b2b8afbSPyun YongHyeon 
27093b2b8afbSPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
27103b2b8afbSPyun YongHyeon 
27113b2b8afbSPyun YongHyeon 	/*
27123b2b8afbSPyun YongHyeon 	 * Set Tx interrupt supression threshold.
27133b2b8afbSPyun YongHyeon 	 * It's possible to use single-shot timer in VGE_CRS1 register
27143b2b8afbSPyun YongHyeon 	 * in Tx path such that driver can remove most of Tx completion
27153b2b8afbSPyun YongHyeon 	 * interrupts. However this requires additional access to
27163b2b8afbSPyun YongHyeon 	 * VGE_CRS1 register to reload the timer in addintion to
27173b2b8afbSPyun YongHyeon 	 * activating Tx kick command. Another downside is we don't know
27183b2b8afbSPyun YongHyeon 	 * what single-shot timer value should be used in advance so
27193b2b8afbSPyun YongHyeon 	 * reclaiming transmitted mbufs could be delayed a lot which in
27203b2b8afbSPyun YongHyeon 	 * turn slows down Tx operation.
27213b2b8afbSPyun YongHyeon 	 */
27223b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_TXSUPPTHR);
27233b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_TXSUPPTHR, sc->vge_tx_coal_pkt);
27243b2b8afbSPyun YongHyeon 
27253b2b8afbSPyun YongHyeon 	/* Set Rx interrupt suppresion threshold. */
27263b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR);
27273b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXSUPPTHR, sc->vge_rx_coal_pkt);
27283b2b8afbSPyun YongHyeon 
27293b2b8afbSPyun YongHyeon 	intctl = CSR_READ_1(sc, VGE_INTCTL1);
27303b2b8afbSPyun YongHyeon 	intctl &= ~VGE_INTCTL_SC_RELOAD;
27313b2b8afbSPyun YongHyeon 	intctl |= VGE_INTCTL_HC_RELOAD;
27323b2b8afbSPyun YongHyeon 	if (sc->vge_tx_coal_pkt <= 0)
27333b2b8afbSPyun YongHyeon 		intctl |= VGE_INTCTL_TXINTSUP_DISABLE;
27343b2b8afbSPyun YongHyeon 	else
27353b2b8afbSPyun YongHyeon 		intctl &= ~VGE_INTCTL_TXINTSUP_DISABLE;
27363b2b8afbSPyun YongHyeon 	if (sc->vge_rx_coal_pkt <= 0)
27373b2b8afbSPyun YongHyeon 		intctl |= VGE_INTCTL_RXINTSUP_DISABLE;
27383b2b8afbSPyun YongHyeon 	else
27393b2b8afbSPyun YongHyeon 		intctl &= ~VGE_INTCTL_RXINTSUP_DISABLE;
27403b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_INTCTL1, intctl);
27413b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_HOLDOFF);
27423b2b8afbSPyun YongHyeon 	if (sc->vge_int_holdoff > 0) {
27433b2b8afbSPyun YongHyeon 		/* Set interrupt holdoff timer. */
27443b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF);
27453b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_INTHOLDOFF,
27463b2b8afbSPyun YongHyeon 		    VGE_INT_HOLDOFF_USEC(sc->vge_int_holdoff));
27473b2b8afbSPyun YongHyeon 		/* Enable holdoff timer. */
27483b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF);
27493b2b8afbSPyun YongHyeon 	}
27503b2b8afbSPyun YongHyeon }
27517fc94bc4SPyun YongHyeon 
27527fc94bc4SPyun YongHyeon static void
27537fc94bc4SPyun YongHyeon vge_setlinkspeed(struct vge_softc *sc)
27547fc94bc4SPyun YongHyeon {
27557fc94bc4SPyun YongHyeon 	struct mii_data *mii;
27567fc94bc4SPyun YongHyeon 	int aneg, i;
27577fc94bc4SPyun YongHyeon 
27587fc94bc4SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
27597fc94bc4SPyun YongHyeon 
27607fc94bc4SPyun YongHyeon 	mii = device_get_softc(sc->vge_miibus);
27617fc94bc4SPyun YongHyeon 	mii_pollstat(mii);
27627fc94bc4SPyun YongHyeon 	aneg = 0;
27637fc94bc4SPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
27647fc94bc4SPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
27657fc94bc4SPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
27667fc94bc4SPyun YongHyeon 		case IFM_10_T:
27677fc94bc4SPyun YongHyeon 		case IFM_100_TX:
27687fc94bc4SPyun YongHyeon 			return;
27697fc94bc4SPyun YongHyeon 		case IFM_1000_T:
27707fc94bc4SPyun YongHyeon 			aneg++;
27717fc94bc4SPyun YongHyeon 		default:
27727fc94bc4SPyun YongHyeon 			break;
27737fc94bc4SPyun YongHyeon 		}
27747fc94bc4SPyun YongHyeon 	}
27757fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_100T2CR, 0);
27767fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_ANAR,
27777fc94bc4SPyun YongHyeon 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
27787fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
27797fc94bc4SPyun YongHyeon 	    BMCR_AUTOEN | BMCR_STARTNEG);
27807fc94bc4SPyun YongHyeon 	DELAY(1000);
27817fc94bc4SPyun YongHyeon 	if (aneg != 0) {
27827fc94bc4SPyun YongHyeon 		/* Poll link state until vge(4) get a 10/100 link. */
27837fc94bc4SPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
27847fc94bc4SPyun YongHyeon 			mii_pollstat(mii);
27857fc94bc4SPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
27867fc94bc4SPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
27877fc94bc4SPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
27887fc94bc4SPyun YongHyeon 				case IFM_10_T:
27897fc94bc4SPyun YongHyeon 				case IFM_100_TX:
27907fc94bc4SPyun YongHyeon 					return;
27917fc94bc4SPyun YongHyeon 				default:
27927fc94bc4SPyun YongHyeon 					break;
27937fc94bc4SPyun YongHyeon 				}
27947fc94bc4SPyun YongHyeon 			}
27957fc94bc4SPyun YongHyeon 			VGE_UNLOCK(sc);
27967fc94bc4SPyun YongHyeon 			pause("vgelnk", hz);
27977fc94bc4SPyun YongHyeon 			VGE_LOCK(sc);
27987fc94bc4SPyun YongHyeon 		}
27997fc94bc4SPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
28007fc94bc4SPyun YongHyeon 			device_printf(sc->vge_dev, "establishing link failed, "
28017fc94bc4SPyun YongHyeon 			    "WOL may not work!");
28027fc94bc4SPyun YongHyeon 	}
28037fc94bc4SPyun YongHyeon 	/*
28047fc94bc4SPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
28057fc94bc4SPyun YongHyeon 	 * This is the last resort and may/may not work.
28067fc94bc4SPyun YongHyeon 	 */
28077fc94bc4SPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
28087fc94bc4SPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
28097fc94bc4SPyun YongHyeon }
28107fc94bc4SPyun YongHyeon 
28117fc94bc4SPyun YongHyeon static void
28127fc94bc4SPyun YongHyeon vge_setwol(struct vge_softc *sc)
28137fc94bc4SPyun YongHyeon {
28147fc94bc4SPyun YongHyeon 	struct ifnet *ifp;
28157fc94bc4SPyun YongHyeon 	uint16_t pmstat;
28167fc94bc4SPyun YongHyeon 	uint8_t val;
28177fc94bc4SPyun YongHyeon 
28187fc94bc4SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
28197fc94bc4SPyun YongHyeon 
28207fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) == 0) {
28217fc94bc4SPyun YongHyeon 		/* No PME capability, PHY power down. */
28227fc94bc4SPyun YongHyeon 		vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
28237fc94bc4SPyun YongHyeon 		    BMCR_PDOWN);
28247fc94bc4SPyun YongHyeon 		vge_miipoll_stop(sc);
28257fc94bc4SPyun YongHyeon 		return;
28267fc94bc4SPyun YongHyeon 	}
28277fc94bc4SPyun YongHyeon 
28287fc94bc4SPyun YongHyeon 	ifp = sc->vge_ifp;
28297fc94bc4SPyun YongHyeon 
28307fc94bc4SPyun YongHyeon 	/* Clear WOL on pattern match. */
28317fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
28327fc94bc4SPyun YongHyeon 	/* Disable WOL on magic/unicast packet. */
28337fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
28347fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
28357fc94bc4SPyun YongHyeon 	    VGE_WOLCFG_PMEOVR);
28367fc94bc4SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
28377fc94bc4SPyun YongHyeon 		vge_setlinkspeed(sc);
28387fc94bc4SPyun YongHyeon 		val = 0;
28397fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
28407fc94bc4SPyun YongHyeon 			val |= VGE_WOLCR1_UCAST;
28417fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
28427fc94bc4SPyun YongHyeon 			val |= VGE_WOLCR1_MAGIC;
28437fc94bc4SPyun YongHyeon 		CSR_WRITE_1(sc, VGE_WOLCR1S, val);
28447fc94bc4SPyun YongHyeon 		val = 0;
28457fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
28467fc94bc4SPyun YongHyeon 			val |= VGE_WOLCFG_SAM | VGE_WOLCFG_SAB;
28477fc94bc4SPyun YongHyeon 		CSR_WRITE_1(sc, VGE_WOLCFGS, val | VGE_WOLCFG_PMEOVR);
28487fc94bc4SPyun YongHyeon 		/* Disable MII auto-polling. */
28497fc94bc4SPyun YongHyeon 		vge_miipoll_stop(sc);
28507fc94bc4SPyun YongHyeon 	}
28517fc94bc4SPyun YongHyeon 	CSR_SETBIT_1(sc, VGE_DIAGCTL,
28527fc94bc4SPyun YongHyeon 	    VGE_DIAGCTL_MACFORCE | VGE_DIAGCTL_FDXFORCE);
28537fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
28547fc94bc4SPyun YongHyeon 
28557fc94bc4SPyun YongHyeon 	/* Clear WOL status on pattern match. */
28567fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
28577fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
28587fc94bc4SPyun YongHyeon 
28597fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28607fc94bc4SPyun YongHyeon 	val |= VGE_STICKHW_SWPTAG;
28617fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28627fc94bc4SPyun YongHyeon 	/* Put hardware into sleep. */
28637fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28647fc94bc4SPyun YongHyeon 	val |= VGE_STICKHW_DS0 | VGE_STICKHW_DS1;
28657fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28667fc94bc4SPyun YongHyeon 	/* Request PME if WOL is requested. */
28677fc94bc4SPyun YongHyeon 	pmstat = pci_read_config(sc->vge_dev, sc->vge_pmcap +
28687fc94bc4SPyun YongHyeon 	    PCIR_POWER_STATUS, 2);
28697fc94bc4SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
28707fc94bc4SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
28717fc94bc4SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
28727fc94bc4SPyun YongHyeon 	pci_write_config(sc->vge_dev, sc->vge_pmcap + PCIR_POWER_STATUS,
28737fc94bc4SPyun YongHyeon 	    pmstat, 2);
28747fc94bc4SPyun YongHyeon }
28757fc94bc4SPyun YongHyeon 
28767fc94bc4SPyun YongHyeon static void
28777fc94bc4SPyun YongHyeon vge_clrwol(struct vge_softc *sc)
28787fc94bc4SPyun YongHyeon {
28797fc94bc4SPyun YongHyeon 	uint8_t val;
28807fc94bc4SPyun YongHyeon 
28817fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28827fc94bc4SPyun YongHyeon 	val &= ~VGE_STICKHW_SWPTAG;
28837fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28847fc94bc4SPyun YongHyeon 	/* Disable WOL and clear power state indicator. */
28857fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28867fc94bc4SPyun YongHyeon 	val &= ~(VGE_STICKHW_DS0 | VGE_STICKHW_DS1);
28877fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28887fc94bc4SPyun YongHyeon 
28897fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
28907fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
28917fc94bc4SPyun YongHyeon 
28927fc94bc4SPyun YongHyeon 	/* Clear WOL on pattern match. */
28937fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
28947fc94bc4SPyun YongHyeon 	/* Disable WOL on magic/unicast packet. */
28957fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
28967fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
28977fc94bc4SPyun YongHyeon 	    VGE_WOLCFG_PMEOVR);
28987fc94bc4SPyun YongHyeon 	/* Clear WOL status on pattern match. */
28997fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
29007fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
29017fc94bc4SPyun YongHyeon }
2902