1098ca2bdSWarner Losh /*- 2a07bd003SBill Paul * Copyright (c) 2004 3a07bd003SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a07bd003SBill Paul * 5a07bd003SBill Paul * Redistribution and use in source and binary forms, with or without 6a07bd003SBill Paul * modification, are permitted provided that the following conditions 7a07bd003SBill Paul * are met: 8a07bd003SBill Paul * 1. Redistributions of source code must retain the above copyright 9a07bd003SBill Paul * notice, this list of conditions and the following disclaimer. 10a07bd003SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a07bd003SBill Paul * notice, this list of conditions and the following disclaimer in the 12a07bd003SBill Paul * documentation and/or other materials provided with the distribution. 13a07bd003SBill Paul * 3. All advertising materials mentioning features or use of this software 14a07bd003SBill Paul * must display the following acknowledgement: 15a07bd003SBill Paul * This product includes software developed by Bill Paul. 16a07bd003SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a07bd003SBill Paul * may be used to endorse or promote products derived from this software 18a07bd003SBill Paul * without specific prior written permission. 19a07bd003SBill Paul * 20a07bd003SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a07bd003SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a07bd003SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a07bd003SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a07bd003SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a07bd003SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a07bd003SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a07bd003SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a07bd003SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a07bd003SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a07bd003SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a07bd003SBill Paul */ 32a07bd003SBill Paul 33a07bd003SBill Paul #include <sys/cdefs.h> 34a07bd003SBill Paul __FBSDID("$FreeBSD$"); 35a07bd003SBill Paul 36a07bd003SBill Paul /* 37a07bd003SBill Paul * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver. 38a07bd003SBill Paul * 39a07bd003SBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a07bd003SBill Paul * Senior Networking Software Engineer 41a07bd003SBill Paul * Wind River Systems 42a07bd003SBill Paul */ 43a07bd003SBill Paul 44a07bd003SBill Paul /* 45a07bd003SBill Paul * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that 46a07bd003SBill Paul * combines a tri-speed ethernet MAC and PHY, with the following 47a07bd003SBill Paul * features: 48a07bd003SBill Paul * 49a07bd003SBill Paul * o Jumbo frame support up to 16K 50a07bd003SBill Paul * o Transmit and receive flow control 51a07bd003SBill Paul * o IPv4 checksum offload 52a07bd003SBill Paul * o VLAN tag insertion and stripping 53a07bd003SBill Paul * o TCP large send 54a07bd003SBill Paul * o 64-bit multicast hash table filter 55a07bd003SBill Paul * o 64 entry CAM filter 56a07bd003SBill Paul * o 16K RX FIFO and 48K TX FIFO memory 57a07bd003SBill Paul * o Interrupt moderation 58a07bd003SBill Paul * 59a07bd003SBill Paul * The VT6122 supports up to four transmit DMA queues. The descriptors 60a07bd003SBill Paul * in the transmit ring can address up to 7 data fragments; frames which 61a07bd003SBill Paul * span more than 7 data buffers must be coalesced, but in general the 62a07bd003SBill Paul * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments 63a07bd003SBill Paul * long. The receive descriptors address only a single buffer. 64a07bd003SBill Paul * 65a07bd003SBill Paul * There are two peculiar design issues with the VT6122. One is that 66a07bd003SBill Paul * receive data buffers must be aligned on a 32-bit boundary. This is 67a07bd003SBill Paul * not a problem where the VT6122 is used as a LOM device in x86-based 68a07bd003SBill Paul * systems, but on architectures that generate unaligned access traps, we 69a07bd003SBill Paul * have to do some copying. 70a07bd003SBill Paul * 71a07bd003SBill Paul * The other issue has to do with the way 64-bit addresses are handled. 72a07bd003SBill Paul * The DMA descriptors only allow you to specify 48 bits of addressing 73a07bd003SBill Paul * information. The remaining 16 bits are specified using one of the 74a07bd003SBill Paul * I/O registers. If you only have a 32-bit system, then this isn't 75a07bd003SBill Paul * an issue, but if you have a 64-bit system and more than 4GB of 76a07bd003SBill Paul * memory, you must have to make sure your network data buffers reside 77a07bd003SBill Paul * in the same 48-bit 'segment.' 78a07bd003SBill Paul * 79a07bd003SBill Paul * Special thanks to Ryan Fu at VIA Networking for providing documentation 80a07bd003SBill Paul * and sample NICs for testing. 81a07bd003SBill Paul */ 82a07bd003SBill Paul 83f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 84f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 85f0796cd2SGleb Smirnoff #endif 86f0796cd2SGleb Smirnoff 87a07bd003SBill Paul #include <sys/param.h> 88a07bd003SBill Paul #include <sys/endian.h> 89a07bd003SBill Paul #include <sys/systm.h> 90a07bd003SBill Paul #include <sys/sockio.h> 91a07bd003SBill Paul #include <sys/mbuf.h> 92a07bd003SBill Paul #include <sys/malloc.h> 93a07bd003SBill Paul #include <sys/module.h> 94a07bd003SBill Paul #include <sys/kernel.h> 95a07bd003SBill Paul #include <sys/socket.h> 96a07bd003SBill Paul 97a07bd003SBill Paul #include <net/if.h> 98a07bd003SBill Paul #include <net/if_arp.h> 99a07bd003SBill Paul #include <net/ethernet.h> 100a07bd003SBill Paul #include <net/if_dl.h> 101a07bd003SBill Paul #include <net/if_media.h> 102fc74a9f9SBrooks Davis #include <net/if_types.h> 103a07bd003SBill Paul #include <net/if_vlan_var.h> 104a07bd003SBill Paul 105a07bd003SBill Paul #include <net/bpf.h> 106a07bd003SBill Paul 107a07bd003SBill Paul #include <machine/bus.h> 108a07bd003SBill Paul #include <machine/resource.h> 109a07bd003SBill Paul #include <sys/bus.h> 110a07bd003SBill Paul #include <sys/rman.h> 111a07bd003SBill Paul 112a07bd003SBill Paul #include <dev/mii/mii.h> 113a07bd003SBill Paul #include <dev/mii/miivar.h> 114a07bd003SBill Paul 115a07bd003SBill Paul #include <dev/pci/pcireg.h> 116a07bd003SBill Paul #include <dev/pci/pcivar.h> 117a07bd003SBill Paul 118a07bd003SBill Paul MODULE_DEPEND(vge, pci, 1, 1, 1); 119a07bd003SBill Paul MODULE_DEPEND(vge, ether, 1, 1, 1); 120a07bd003SBill Paul MODULE_DEPEND(vge, miibus, 1, 1, 1); 121a07bd003SBill Paul 1227b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 123a07bd003SBill Paul #include "miibus_if.h" 124a07bd003SBill Paul 125a07bd003SBill Paul #include <dev/vge/if_vgereg.h> 126a07bd003SBill Paul #include <dev/vge/if_vgevar.h> 127a07bd003SBill Paul 128a07bd003SBill Paul #define VGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 129a07bd003SBill Paul 130a07bd003SBill Paul /* 131a07bd003SBill Paul * Various supported device vendors/types and their names. 132a07bd003SBill Paul */ 133a07bd003SBill Paul static struct vge_type vge_devs[] = { 134a07bd003SBill Paul { VIA_VENDORID, VIA_DEVICEID_61XX, 135a07bd003SBill Paul "VIA Networking Gigabit Ethernet" }, 136a07bd003SBill Paul { 0, 0, NULL } 137a07bd003SBill Paul }; 138a07bd003SBill Paul 139a07bd003SBill Paul static int vge_probe (device_t); 140a07bd003SBill Paul static int vge_attach (device_t); 141a07bd003SBill Paul static int vge_detach (device_t); 142a07bd003SBill Paul 143a07bd003SBill Paul static int vge_encap (struct vge_softc *, struct mbuf *, int); 144a07bd003SBill Paul 145a07bd003SBill Paul static void vge_dma_map_addr (void *, bus_dma_segment_t *, int, int); 146a07bd003SBill Paul static void vge_dma_map_rx_desc (void *, bus_dma_segment_t *, int, 147a07bd003SBill Paul bus_size_t, int); 148a07bd003SBill Paul static void vge_dma_map_tx_desc (void *, bus_dma_segment_t *, int, 149a07bd003SBill Paul bus_size_t, int); 150a07bd003SBill Paul static int vge_allocmem (device_t, struct vge_softc *); 151a07bd003SBill Paul static int vge_newbuf (struct vge_softc *, int, struct mbuf *); 152a07bd003SBill Paul static int vge_rx_list_init (struct vge_softc *); 153a07bd003SBill Paul static int vge_tx_list_init (struct vge_softc *); 154a07bd003SBill Paul #ifdef VGE_FIXUP_RX 155a07bd003SBill Paul static __inline void vge_fixup_rx 156a07bd003SBill Paul (struct mbuf *); 157a07bd003SBill Paul #endif 1581abcdbd1SAttilio Rao static int vge_rxeof (struct vge_softc *); 159a07bd003SBill Paul static void vge_txeof (struct vge_softc *); 160a07bd003SBill Paul static void vge_intr (void *); 161a07bd003SBill Paul static void vge_tick (void *); 162a07bd003SBill Paul static void vge_start (struct ifnet *); 16367e1dfa7SJohn Baldwin static void vge_start_locked (struct ifnet *); 164a07bd003SBill Paul static int vge_ioctl (struct ifnet *, u_long, caddr_t); 165a07bd003SBill Paul static void vge_init (void *); 16667e1dfa7SJohn Baldwin static void vge_init_locked (struct vge_softc *); 167a07bd003SBill Paul static void vge_stop (struct vge_softc *); 16867e1dfa7SJohn Baldwin static void vge_watchdog (void *); 169a07bd003SBill Paul static int vge_suspend (device_t); 170a07bd003SBill Paul static int vge_resume (device_t); 1716a087a87SPyun YongHyeon static int vge_shutdown (device_t); 172a07bd003SBill Paul static int vge_ifmedia_upd (struct ifnet *); 173a07bd003SBill Paul static void vge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 174a07bd003SBill Paul 175bb74e5f6SBill Paul #ifdef VGE_EEPROM 176a07bd003SBill Paul static void vge_eeprom_getword (struct vge_softc *, int, u_int16_t *); 177bb74e5f6SBill Paul #endif 178a07bd003SBill Paul static void vge_read_eeprom (struct vge_softc *, caddr_t, int, int, int); 179a07bd003SBill Paul 180a07bd003SBill Paul static void vge_miipoll_start (struct vge_softc *); 181a07bd003SBill Paul static void vge_miipoll_stop (struct vge_softc *); 182a07bd003SBill Paul static int vge_miibus_readreg (device_t, int, int); 183a07bd003SBill Paul static int vge_miibus_writereg (device_t, int, int, int); 184a07bd003SBill Paul static void vge_miibus_statchg (device_t); 185a07bd003SBill Paul 186a07bd003SBill Paul static void vge_cam_clear (struct vge_softc *); 187a07bd003SBill Paul static int vge_cam_set (struct vge_softc *, uint8_t *); 188a07bd003SBill Paul static void vge_setmulti (struct vge_softc *); 189a07bd003SBill Paul static void vge_reset (struct vge_softc *); 190a07bd003SBill Paul 191a07bd003SBill Paul #define VGE_PCI_LOIO 0x10 192a07bd003SBill Paul #define VGE_PCI_LOMEM 0x14 193a07bd003SBill Paul 194a07bd003SBill Paul static device_method_t vge_methods[] = { 195a07bd003SBill Paul /* Device interface */ 196a07bd003SBill Paul DEVMETHOD(device_probe, vge_probe), 197a07bd003SBill Paul DEVMETHOD(device_attach, vge_attach), 198a07bd003SBill Paul DEVMETHOD(device_detach, vge_detach), 199a07bd003SBill Paul DEVMETHOD(device_suspend, vge_suspend), 200a07bd003SBill Paul DEVMETHOD(device_resume, vge_resume), 201a07bd003SBill Paul DEVMETHOD(device_shutdown, vge_shutdown), 202a07bd003SBill Paul 203a07bd003SBill Paul /* bus interface */ 204a07bd003SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 205a07bd003SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 206a07bd003SBill Paul 207a07bd003SBill Paul /* MII interface */ 208a07bd003SBill Paul DEVMETHOD(miibus_readreg, vge_miibus_readreg), 209a07bd003SBill Paul DEVMETHOD(miibus_writereg, vge_miibus_writereg), 210a07bd003SBill Paul DEVMETHOD(miibus_statchg, vge_miibus_statchg), 211a07bd003SBill Paul 212a07bd003SBill Paul { 0, 0 } 213a07bd003SBill Paul }; 214a07bd003SBill Paul 215a07bd003SBill Paul static driver_t vge_driver = { 216a07bd003SBill Paul "vge", 217a07bd003SBill Paul vge_methods, 218a07bd003SBill Paul sizeof(struct vge_softc) 219a07bd003SBill Paul }; 220a07bd003SBill Paul 221a07bd003SBill Paul static devclass_t vge_devclass; 222a07bd003SBill Paul 223a07bd003SBill Paul DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0); 224a07bd003SBill Paul DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0); 225a07bd003SBill Paul 226bb74e5f6SBill Paul #ifdef VGE_EEPROM 227a07bd003SBill Paul /* 228a07bd003SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 229a07bd003SBill Paul */ 230a07bd003SBill Paul static void 231a07bd003SBill Paul vge_eeprom_getword(sc, addr, dest) 232a07bd003SBill Paul struct vge_softc *sc; 233a07bd003SBill Paul int addr; 234a07bd003SBill Paul u_int16_t *dest; 235a07bd003SBill Paul { 236b534dcd5SPyun YongHyeon int i; 237a07bd003SBill Paul u_int16_t word = 0; 238a07bd003SBill Paul 239a07bd003SBill Paul /* 240a07bd003SBill Paul * Enter EEPROM embedded programming mode. In order to 241a07bd003SBill Paul * access the EEPROM at all, we first have to set the 242a07bd003SBill Paul * EELOAD bit in the CHIPCFG2 register. 243a07bd003SBill Paul */ 244a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD); 245a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/); 246a07bd003SBill Paul 247a07bd003SBill Paul /* Select the address of the word we want to read */ 248a07bd003SBill Paul CSR_WRITE_1(sc, VGE_EEADDR, addr); 249a07bd003SBill Paul 250a07bd003SBill Paul /* Issue read command */ 251a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD); 252a07bd003SBill Paul 253a07bd003SBill Paul /* Wait for the done bit to be set. */ 254a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 255a07bd003SBill Paul if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE) 256a07bd003SBill Paul break; 257a07bd003SBill Paul } 258a07bd003SBill Paul 259a07bd003SBill Paul if (i == VGE_TIMEOUT) { 260a07bd003SBill Paul device_printf(sc->vge_dev, "EEPROM read timed out\n"); 261a07bd003SBill Paul *dest = 0; 262a07bd003SBill Paul return; 263a07bd003SBill Paul } 264a07bd003SBill Paul 265a07bd003SBill Paul /* Read the result */ 266a07bd003SBill Paul word = CSR_READ_2(sc, VGE_EERDDAT); 267a07bd003SBill Paul 268a07bd003SBill Paul /* Turn off EEPROM access mode. */ 269a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/); 270a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD); 271a07bd003SBill Paul 272a07bd003SBill Paul *dest = word; 273a07bd003SBill Paul 274a07bd003SBill Paul return; 275a07bd003SBill Paul } 276bb74e5f6SBill Paul #endif 277a07bd003SBill Paul 278a07bd003SBill Paul /* 279a07bd003SBill Paul * Read a sequence of words from the EEPROM. 280a07bd003SBill Paul */ 281a07bd003SBill Paul static void 282a07bd003SBill Paul vge_read_eeprom(sc, dest, off, cnt, swap) 283a07bd003SBill Paul struct vge_softc *sc; 284a07bd003SBill Paul caddr_t dest; 285a07bd003SBill Paul int off; 286a07bd003SBill Paul int cnt; 287a07bd003SBill Paul int swap; 288a07bd003SBill Paul { 289a07bd003SBill Paul int i; 290bb74e5f6SBill Paul #ifdef VGE_EEPROM 291a07bd003SBill Paul u_int16_t word = 0, *ptr; 292a07bd003SBill Paul 293a07bd003SBill Paul for (i = 0; i < cnt; i++) { 294a07bd003SBill Paul vge_eeprom_getword(sc, off + i, &word); 295a07bd003SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 296a07bd003SBill Paul if (swap) 297a07bd003SBill Paul *ptr = ntohs(word); 298a07bd003SBill Paul else 299a07bd003SBill Paul *ptr = word; 300a07bd003SBill Paul } 301bb74e5f6SBill Paul #else 302bb74e5f6SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 303bb74e5f6SBill Paul dest[i] = CSR_READ_1(sc, VGE_PAR0 + i); 304bb74e5f6SBill Paul #endif 305a07bd003SBill Paul } 306a07bd003SBill Paul 307a07bd003SBill Paul static void 308a07bd003SBill Paul vge_miipoll_stop(sc) 309a07bd003SBill Paul struct vge_softc *sc; 310a07bd003SBill Paul { 311a07bd003SBill Paul int i; 312a07bd003SBill Paul 313a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, 0); 314a07bd003SBill Paul 315a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 316a07bd003SBill Paul DELAY(1); 317a07bd003SBill Paul if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) 318a07bd003SBill Paul break; 319a07bd003SBill Paul } 320a07bd003SBill Paul 321a07bd003SBill Paul if (i == VGE_TIMEOUT) 322a07bd003SBill Paul device_printf(sc->vge_dev, "failed to idle MII autopoll\n"); 323a07bd003SBill Paul 324a07bd003SBill Paul return; 325a07bd003SBill Paul } 326a07bd003SBill Paul 327a07bd003SBill Paul static void 328a07bd003SBill Paul vge_miipoll_start(sc) 329a07bd003SBill Paul struct vge_softc *sc; 330a07bd003SBill Paul { 331a07bd003SBill Paul int i; 332a07bd003SBill Paul 333a07bd003SBill Paul /* First, make sure we're idle. */ 334a07bd003SBill Paul 335a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, 0); 336a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL); 337a07bd003SBill Paul 338a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 339a07bd003SBill Paul DELAY(1); 340a07bd003SBill Paul if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) 341a07bd003SBill Paul break; 342a07bd003SBill Paul } 343a07bd003SBill Paul 344a07bd003SBill Paul if (i == VGE_TIMEOUT) { 345a07bd003SBill Paul device_printf(sc->vge_dev, "failed to idle MII autopoll\n"); 346a07bd003SBill Paul return; 347a07bd003SBill Paul } 348a07bd003SBill Paul 349a07bd003SBill Paul /* Now enable auto poll mode. */ 350a07bd003SBill Paul 351a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO); 352a07bd003SBill Paul 353a07bd003SBill Paul /* And make sure it started. */ 354a07bd003SBill Paul 355a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 356a07bd003SBill Paul DELAY(1); 357a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0) 358a07bd003SBill Paul break; 359a07bd003SBill Paul } 360a07bd003SBill Paul 361a07bd003SBill Paul if (i == VGE_TIMEOUT) 362a07bd003SBill Paul device_printf(sc->vge_dev, "failed to start MII autopoll\n"); 363a07bd003SBill Paul 364a07bd003SBill Paul return; 365a07bd003SBill Paul } 366a07bd003SBill Paul 367a07bd003SBill Paul static int 368a07bd003SBill Paul vge_miibus_readreg(dev, phy, reg) 369a07bd003SBill Paul device_t dev; 370a07bd003SBill Paul int phy, reg; 371a07bd003SBill Paul { 372a07bd003SBill Paul struct vge_softc *sc; 373a07bd003SBill Paul int i; 374a07bd003SBill Paul u_int16_t rval = 0; 375a07bd003SBill Paul 376a07bd003SBill Paul sc = device_get_softc(dev); 377a07bd003SBill Paul 378a07bd003SBill Paul if (phy != (CSR_READ_1(sc, VGE_MIICFG) & 0x1F)) 379a07bd003SBill Paul return(0); 380a07bd003SBill Paul 381a07bd003SBill Paul vge_miipoll_stop(sc); 382a07bd003SBill Paul 383a07bd003SBill Paul /* Specify the register we want to read. */ 384a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, reg); 385a07bd003SBill Paul 386a07bd003SBill Paul /* Issue read command. */ 387a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD); 388a07bd003SBill Paul 389a07bd003SBill Paul /* Wait for the read command bit to self-clear. */ 390a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 391a07bd003SBill Paul DELAY(1); 392a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0) 393a07bd003SBill Paul break; 394a07bd003SBill Paul } 395a07bd003SBill Paul 396a07bd003SBill Paul if (i == VGE_TIMEOUT) 397a07bd003SBill Paul device_printf(sc->vge_dev, "MII read timed out\n"); 398a07bd003SBill Paul else 399a07bd003SBill Paul rval = CSR_READ_2(sc, VGE_MIIDATA); 400a07bd003SBill Paul 401a07bd003SBill Paul vge_miipoll_start(sc); 402a07bd003SBill Paul 403a07bd003SBill Paul return (rval); 404a07bd003SBill Paul } 405a07bd003SBill Paul 406a07bd003SBill Paul static int 407a07bd003SBill Paul vge_miibus_writereg(dev, phy, reg, data) 408a07bd003SBill Paul device_t dev; 409a07bd003SBill Paul int phy, reg, data; 410a07bd003SBill Paul { 411a07bd003SBill Paul struct vge_softc *sc; 412a07bd003SBill Paul int i, rval = 0; 413a07bd003SBill Paul 414a07bd003SBill Paul sc = device_get_softc(dev); 415a07bd003SBill Paul 416a07bd003SBill Paul if (phy != (CSR_READ_1(sc, VGE_MIICFG) & 0x1F)) 417a07bd003SBill Paul return(0); 418a07bd003SBill Paul 419a07bd003SBill Paul vge_miipoll_stop(sc); 420a07bd003SBill Paul 421a07bd003SBill Paul /* Specify the register we want to write. */ 422a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, reg); 423a07bd003SBill Paul 424a07bd003SBill Paul /* Specify the data we want to write. */ 425a07bd003SBill Paul CSR_WRITE_2(sc, VGE_MIIDATA, data); 426a07bd003SBill Paul 427a07bd003SBill Paul /* Issue write command. */ 428a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD); 429a07bd003SBill Paul 430a07bd003SBill Paul /* Wait for the write command bit to self-clear. */ 431a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 432a07bd003SBill Paul DELAY(1); 433a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0) 434a07bd003SBill Paul break; 435a07bd003SBill Paul } 436a07bd003SBill Paul 437a07bd003SBill Paul if (i == VGE_TIMEOUT) { 438a07bd003SBill Paul device_printf(sc->vge_dev, "MII write timed out\n"); 439a07bd003SBill Paul rval = EIO; 440a07bd003SBill Paul } 441a07bd003SBill Paul 442a07bd003SBill Paul vge_miipoll_start(sc); 443a07bd003SBill Paul 444a07bd003SBill Paul return (rval); 445a07bd003SBill Paul } 446a07bd003SBill Paul 447a07bd003SBill Paul static void 448a07bd003SBill Paul vge_cam_clear(sc) 449a07bd003SBill Paul struct vge_softc *sc; 450a07bd003SBill Paul { 451a07bd003SBill Paul int i; 452a07bd003SBill Paul 453a07bd003SBill Paul /* 454a07bd003SBill Paul * Turn off all the mask bits. This tells the chip 455a07bd003SBill Paul * that none of the entries in the CAM filter are valid. 456a07bd003SBill Paul * desired entries will be enabled as we fill the filter in. 457a07bd003SBill Paul */ 458a07bd003SBill Paul 459a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 460a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK); 461a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE); 462a07bd003SBill Paul for (i = 0; i < 8; i++) 463a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, 0); 464a07bd003SBill Paul 465a07bd003SBill Paul /* Clear the VLAN filter too. */ 466a07bd003SBill Paul 467a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0); 468a07bd003SBill Paul for (i = 0; i < 8; i++) 469a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, 0); 470a07bd003SBill Paul 471a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, 0); 472a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 473a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 474a07bd003SBill Paul 475a07bd003SBill Paul sc->vge_camidx = 0; 476a07bd003SBill Paul 477a07bd003SBill Paul return; 478a07bd003SBill Paul } 479a07bd003SBill Paul 480a07bd003SBill Paul static int 481a07bd003SBill Paul vge_cam_set(sc, addr) 482a07bd003SBill Paul struct vge_softc *sc; 483a07bd003SBill Paul uint8_t *addr; 484a07bd003SBill Paul { 485a07bd003SBill Paul int i, error = 0; 486a07bd003SBill Paul 487a07bd003SBill Paul if (sc->vge_camidx == VGE_CAM_MAXADDRS) 488a07bd003SBill Paul return(ENOSPC); 489a07bd003SBill Paul 490a07bd003SBill Paul /* Select the CAM data page. */ 491a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 492a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA); 493a07bd003SBill Paul 494a07bd003SBill Paul /* Set the filter entry we want to update and enable writing. */ 495a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx); 496a07bd003SBill Paul 497a07bd003SBill Paul /* Write the address to the CAM registers */ 498a07bd003SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 499a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]); 500a07bd003SBill Paul 501a07bd003SBill Paul /* Issue a write command. */ 502a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE); 503a07bd003SBill Paul 504a07bd003SBill Paul /* Wake for it to clear. */ 505a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 506a07bd003SBill Paul DELAY(1); 507a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0) 508a07bd003SBill Paul break; 509a07bd003SBill Paul } 510a07bd003SBill Paul 511a07bd003SBill Paul if (i == VGE_TIMEOUT) { 512a07bd003SBill Paul device_printf(sc->vge_dev, "setting CAM filter failed\n"); 513a07bd003SBill Paul error = EIO; 514a07bd003SBill Paul goto fail; 515a07bd003SBill Paul } 516a07bd003SBill Paul 517a07bd003SBill Paul /* Select the CAM mask page. */ 518a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 519a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK); 520a07bd003SBill Paul 521a07bd003SBill Paul /* Set the mask bit that enables this filter. */ 522a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8), 523a07bd003SBill Paul 1<<(sc->vge_camidx & 7)); 524a07bd003SBill Paul 525a07bd003SBill Paul sc->vge_camidx++; 526a07bd003SBill Paul 527a07bd003SBill Paul fail: 528a07bd003SBill Paul /* Turn off access to CAM. */ 529a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, 0); 530a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 531a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 532a07bd003SBill Paul 533a07bd003SBill Paul return (error); 534a07bd003SBill Paul } 535a07bd003SBill Paul 536a07bd003SBill Paul /* 537a07bd003SBill Paul * Program the multicast filter. We use the 64-entry CAM filter 538a07bd003SBill Paul * for perfect filtering. If there's more than 64 multicast addresses, 5398170b243SPyun YongHyeon * we use the hash filter instead. 540a07bd003SBill Paul */ 541a07bd003SBill Paul static void 542a07bd003SBill Paul vge_setmulti(sc) 543a07bd003SBill Paul struct vge_softc *sc; 544a07bd003SBill Paul { 545a07bd003SBill Paul struct ifnet *ifp; 546a07bd003SBill Paul int error = 0/*, h = 0*/; 547a07bd003SBill Paul struct ifmultiaddr *ifma; 548a07bd003SBill Paul u_int32_t h, hashes[2] = { 0, 0 }; 549a07bd003SBill Paul 550fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 551a07bd003SBill Paul 552a07bd003SBill Paul /* First, zot all the multicast entries. */ 553a07bd003SBill Paul vge_cam_clear(sc); 554a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, 0); 555a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, 0); 556a07bd003SBill Paul 557a07bd003SBill Paul /* 558a07bd003SBill Paul * If the user wants allmulti or promisc mode, enable reception 559a07bd003SBill Paul * of all multicast frames. 560a07bd003SBill Paul */ 561a07bd003SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 562a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, 0xFFFFFFFF); 563a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, 0xFFFFFFFF); 564a07bd003SBill Paul return; 565a07bd003SBill Paul } 566a07bd003SBill Paul 567a07bd003SBill Paul /* Now program new ones */ 568eb956cd0SRobert Watson if_maddr_rlock(ifp); 569a07bd003SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 570a07bd003SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 571a07bd003SBill Paul continue; 572a07bd003SBill Paul error = vge_cam_set(sc, 573a07bd003SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 574a07bd003SBill Paul if (error) 575a07bd003SBill Paul break; 576a07bd003SBill Paul } 577a07bd003SBill Paul 578a07bd003SBill Paul /* If there were too many addresses, use the hash filter. */ 579a07bd003SBill Paul if (error) { 580a07bd003SBill Paul vge_cam_clear(sc); 581a07bd003SBill Paul 582a07bd003SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 583a07bd003SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 584a07bd003SBill Paul continue; 585a07bd003SBill Paul h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 586a07bd003SBill Paul ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 587a07bd003SBill Paul if (h < 32) 588a07bd003SBill Paul hashes[0] |= (1 << h); 589a07bd003SBill Paul else 590a07bd003SBill Paul hashes[1] |= (1 << (h - 32)); 591a07bd003SBill Paul } 592a07bd003SBill Paul 593a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, hashes[0]); 594a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, hashes[1]); 595a07bd003SBill Paul } 596eb956cd0SRobert Watson if_maddr_runlock(ifp); 597a07bd003SBill Paul 598a07bd003SBill Paul return; 599a07bd003SBill Paul } 600a07bd003SBill Paul 601a07bd003SBill Paul static void 602a07bd003SBill Paul vge_reset(sc) 603a07bd003SBill Paul struct vge_softc *sc; 604a07bd003SBill Paul { 605b534dcd5SPyun YongHyeon int i; 606a07bd003SBill Paul 607a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET); 608a07bd003SBill Paul 609a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 610a07bd003SBill Paul DELAY(5); 611a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0) 612a07bd003SBill Paul break; 613a07bd003SBill Paul } 614a07bd003SBill Paul 615a07bd003SBill Paul if (i == VGE_TIMEOUT) { 616a07bd003SBill Paul device_printf(sc->vge_dev, "soft reset timed out"); 617a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE); 618a07bd003SBill Paul DELAY(2000); 619a07bd003SBill Paul } 620a07bd003SBill Paul 621a07bd003SBill Paul DELAY(5000); 622a07bd003SBill Paul 623a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_RELOAD); 624a07bd003SBill Paul 625a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 626a07bd003SBill Paul DELAY(5); 627a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0) 628a07bd003SBill Paul break; 629a07bd003SBill Paul } 630a07bd003SBill Paul 631a07bd003SBill Paul if (i == VGE_TIMEOUT) { 632a07bd003SBill Paul device_printf(sc->vge_dev, "EEPROM reload timed out\n"); 633a07bd003SBill Paul return; 634a07bd003SBill Paul } 635a07bd003SBill Paul 636a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI); 637a07bd003SBill Paul 638a07bd003SBill Paul return; 639a07bd003SBill Paul } 640a07bd003SBill Paul 641a07bd003SBill Paul /* 642a07bd003SBill Paul * Probe for a VIA gigabit chip. Check the PCI vendor and device 643a07bd003SBill Paul * IDs against our list and return a device name if we find a match. 644a07bd003SBill Paul */ 645a07bd003SBill Paul static int 646a07bd003SBill Paul vge_probe(dev) 647a07bd003SBill Paul device_t dev; 648a07bd003SBill Paul { 649a07bd003SBill Paul struct vge_type *t; 650a07bd003SBill Paul 651a07bd003SBill Paul t = vge_devs; 652a07bd003SBill Paul 653a07bd003SBill Paul while (t->vge_name != NULL) { 654a07bd003SBill Paul if ((pci_get_vendor(dev) == t->vge_vid) && 655a07bd003SBill Paul (pci_get_device(dev) == t->vge_did)) { 656a07bd003SBill Paul device_set_desc(dev, t->vge_name); 6572ece8174SWarner Losh return (BUS_PROBE_DEFAULT); 658a07bd003SBill Paul } 659a07bd003SBill Paul t++; 660a07bd003SBill Paul } 661a07bd003SBill Paul 662a07bd003SBill Paul return (ENXIO); 663a07bd003SBill Paul } 664a07bd003SBill Paul 665a07bd003SBill Paul static void 666a07bd003SBill Paul vge_dma_map_rx_desc(arg, segs, nseg, mapsize, error) 667a07bd003SBill Paul void *arg; 668a07bd003SBill Paul bus_dma_segment_t *segs; 669a07bd003SBill Paul int nseg; 670a07bd003SBill Paul bus_size_t mapsize; 671a07bd003SBill Paul int error; 672a07bd003SBill Paul { 673a07bd003SBill Paul 674a07bd003SBill Paul struct vge_dmaload_arg *ctx; 675a07bd003SBill Paul struct vge_rx_desc *d = NULL; 676a07bd003SBill Paul 677a07bd003SBill Paul if (error) 678a07bd003SBill Paul return; 679a07bd003SBill Paul 680a07bd003SBill Paul ctx = arg; 681a07bd003SBill Paul 682a07bd003SBill Paul /* Signal error to caller if there's too many segments */ 683a07bd003SBill Paul if (nseg > ctx->vge_maxsegs) { 684a07bd003SBill Paul ctx->vge_maxsegs = 0; 685a07bd003SBill Paul return; 686a07bd003SBill Paul } 687a07bd003SBill Paul 688a07bd003SBill Paul /* 689a07bd003SBill Paul * Map the segment array into descriptors. 690a07bd003SBill Paul */ 691a07bd003SBill Paul 692a07bd003SBill Paul d = &ctx->sc->vge_ldata.vge_rx_list[ctx->vge_idx]; 693a07bd003SBill Paul 694a07bd003SBill Paul /* If this descriptor is still owned by the chip, bail. */ 695a07bd003SBill Paul 696a07bd003SBill Paul if (le32toh(d->vge_sts) & VGE_RDSTS_OWN) { 697a07bd003SBill Paul device_printf(ctx->sc->vge_dev, 698a07bd003SBill Paul "tried to map busy descriptor\n"); 699a07bd003SBill Paul ctx->vge_maxsegs = 0; 700a07bd003SBill Paul return; 701a07bd003SBill Paul } 702a07bd003SBill Paul 703a07bd003SBill Paul d->vge_buflen = htole16(VGE_BUFLEN(segs[0].ds_len) | VGE_RXDESC_I); 704a07bd003SBill Paul d->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr)); 705a07bd003SBill Paul d->vge_addrhi = htole16(VGE_ADDR_HI(segs[0].ds_addr) & 0xFFFF); 706a07bd003SBill Paul d->vge_sts = 0; 707a07bd003SBill Paul d->vge_ctl = 0; 708a07bd003SBill Paul 709a07bd003SBill Paul ctx->vge_maxsegs = 1; 710a07bd003SBill Paul 711a07bd003SBill Paul return; 712a07bd003SBill Paul } 713a07bd003SBill Paul 714a07bd003SBill Paul static void 715a07bd003SBill Paul vge_dma_map_tx_desc(arg, segs, nseg, mapsize, error) 716a07bd003SBill Paul void *arg; 717a07bd003SBill Paul bus_dma_segment_t *segs; 718a07bd003SBill Paul int nseg; 719a07bd003SBill Paul bus_size_t mapsize; 720a07bd003SBill Paul int error; 721a07bd003SBill Paul { 722a07bd003SBill Paul struct vge_dmaload_arg *ctx; 723a07bd003SBill Paul struct vge_tx_desc *d = NULL; 724a07bd003SBill Paul struct vge_tx_frag *f; 725a07bd003SBill Paul int i = 0; 726a07bd003SBill Paul 727a07bd003SBill Paul if (error) 728a07bd003SBill Paul return; 729a07bd003SBill Paul 730a07bd003SBill Paul ctx = arg; 731a07bd003SBill Paul 732a07bd003SBill Paul /* Signal error to caller if there's too many segments */ 733a07bd003SBill Paul if (nseg > ctx->vge_maxsegs) { 734a07bd003SBill Paul ctx->vge_maxsegs = 0; 735a07bd003SBill Paul return; 736a07bd003SBill Paul } 737a07bd003SBill Paul 738a07bd003SBill Paul /* Map the segment array into descriptors. */ 739a07bd003SBill Paul 740a07bd003SBill Paul d = &ctx->sc->vge_ldata.vge_tx_list[ctx->vge_idx]; 741a07bd003SBill Paul 742a07bd003SBill Paul /* If this descriptor is still owned by the chip, bail. */ 743a07bd003SBill Paul 744a07bd003SBill Paul if (le32toh(d->vge_sts) & VGE_TDSTS_OWN) { 745a07bd003SBill Paul ctx->vge_maxsegs = 0; 746a07bd003SBill Paul return; 747a07bd003SBill Paul } 748a07bd003SBill Paul 749a07bd003SBill Paul for (i = 0; i < nseg; i++) { 750a07bd003SBill Paul f = &d->vge_frag[i]; 751a07bd003SBill Paul f->vge_buflen = htole16(VGE_BUFLEN(segs[i].ds_len)); 752a07bd003SBill Paul f->vge_addrlo = htole32(VGE_ADDR_LO(segs[i].ds_addr)); 753a07bd003SBill Paul f->vge_addrhi = htole16(VGE_ADDR_HI(segs[i].ds_addr) & 0xFFFF); 754a07bd003SBill Paul } 755a07bd003SBill Paul 756a07bd003SBill Paul /* Argh. This chip does not autopad short frames */ 757a07bd003SBill Paul 758a07bd003SBill Paul if (ctx->vge_m0->m_pkthdr.len < VGE_MIN_FRAMELEN) { 759a07bd003SBill Paul f = &d->vge_frag[i]; 760a07bd003SBill Paul f->vge_buflen = htole16(VGE_BUFLEN(VGE_MIN_FRAMELEN - 761a07bd003SBill Paul ctx->vge_m0->m_pkthdr.len)); 762a07bd003SBill Paul f->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr)); 763a07bd003SBill Paul f->vge_addrhi = htole16(VGE_ADDR_HI(segs[0].ds_addr) & 0xFFFF); 764a07bd003SBill Paul ctx->vge_m0->m_pkthdr.len = VGE_MIN_FRAMELEN; 765a07bd003SBill Paul i++; 766a07bd003SBill Paul } 767a07bd003SBill Paul 768a07bd003SBill Paul /* 769a07bd003SBill Paul * When telling the chip how many segments there are, we 770a07bd003SBill Paul * must use nsegs + 1 instead of just nsegs. Darned if I 771a07bd003SBill Paul * know why. 772a07bd003SBill Paul */ 773a07bd003SBill Paul i++; 774a07bd003SBill Paul 775a07bd003SBill Paul d->vge_sts = ctx->vge_m0->m_pkthdr.len << 16; 776a07bd003SBill Paul d->vge_ctl = ctx->vge_flags|(i << 28)|VGE_TD_LS_NORM; 777a07bd003SBill Paul 778a07bd003SBill Paul if (ctx->vge_m0->m_pkthdr.len > ETHERMTU + ETHER_HDR_LEN) 779a07bd003SBill Paul d->vge_ctl |= VGE_TDCTL_JUMBO; 780a07bd003SBill Paul 781a07bd003SBill Paul ctx->vge_maxsegs = nseg; 782a07bd003SBill Paul 783a07bd003SBill Paul return; 784a07bd003SBill Paul } 785a07bd003SBill Paul 786a07bd003SBill Paul /* 787a07bd003SBill Paul * Map a single buffer address. 788a07bd003SBill Paul */ 789a07bd003SBill Paul 790a07bd003SBill Paul static void 791a07bd003SBill Paul vge_dma_map_addr(arg, segs, nseg, error) 792a07bd003SBill Paul void *arg; 793a07bd003SBill Paul bus_dma_segment_t *segs; 794a07bd003SBill Paul int nseg; 795a07bd003SBill Paul int error; 796a07bd003SBill Paul { 797a07bd003SBill Paul bus_addr_t *addr; 798a07bd003SBill Paul 799a07bd003SBill Paul if (error) 800a07bd003SBill Paul return; 801a07bd003SBill Paul 802a07bd003SBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 803a07bd003SBill Paul addr = arg; 804a07bd003SBill Paul *addr = segs->ds_addr; 805a07bd003SBill Paul 806a07bd003SBill Paul return; 807a07bd003SBill Paul } 808a07bd003SBill Paul 809a07bd003SBill Paul static int 810a07bd003SBill Paul vge_allocmem(dev, sc) 811a07bd003SBill Paul device_t dev; 812a07bd003SBill Paul struct vge_softc *sc; 813a07bd003SBill Paul { 814a07bd003SBill Paul int error; 815a07bd003SBill Paul int nseg; 816a07bd003SBill Paul int i; 817a07bd003SBill Paul 818a07bd003SBill Paul /* 819a07bd003SBill Paul * Allocate map for RX mbufs. 820a07bd003SBill Paul */ 821a07bd003SBill Paul nseg = 32; 822a07bd003SBill Paul error = bus_dma_tag_create(sc->vge_parent_tag, ETHER_ALIGN, 0, 823a07bd003SBill Paul BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 824a07bd003SBill Paul NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW, 825a07bd003SBill Paul NULL, NULL, &sc->vge_ldata.vge_mtag); 826a07bd003SBill Paul if (error) { 827a07bd003SBill Paul device_printf(dev, "could not allocate dma tag\n"); 828a07bd003SBill Paul return (ENOMEM); 829a07bd003SBill Paul } 830a07bd003SBill Paul 831a07bd003SBill Paul /* 832a07bd003SBill Paul * Allocate map for TX descriptor list. 833a07bd003SBill Paul */ 834a07bd003SBill Paul error = bus_dma_tag_create(sc->vge_parent_tag, VGE_RING_ALIGN, 835a07bd003SBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 836a07bd003SBill Paul NULL, VGE_TX_LIST_SZ, 1, VGE_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 837a07bd003SBill Paul NULL, NULL, &sc->vge_ldata.vge_tx_list_tag); 838a07bd003SBill Paul if (error) { 839a07bd003SBill Paul device_printf(dev, "could not allocate dma tag\n"); 840a07bd003SBill Paul return (ENOMEM); 841a07bd003SBill Paul } 842a07bd003SBill Paul 843a07bd003SBill Paul /* Allocate DMA'able memory for the TX ring */ 844a07bd003SBill Paul 845a07bd003SBill Paul error = bus_dmamem_alloc(sc->vge_ldata.vge_tx_list_tag, 846a07bd003SBill Paul (void **)&sc->vge_ldata.vge_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 847a07bd003SBill Paul &sc->vge_ldata.vge_tx_list_map); 848a07bd003SBill Paul if (error) 849a07bd003SBill Paul return (ENOMEM); 850a07bd003SBill Paul 851a07bd003SBill Paul /* Load the map for the TX ring. */ 852a07bd003SBill Paul 853a07bd003SBill Paul error = bus_dmamap_load(sc->vge_ldata.vge_tx_list_tag, 854a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, sc->vge_ldata.vge_tx_list, 855a07bd003SBill Paul VGE_TX_LIST_SZ, vge_dma_map_addr, 856a07bd003SBill Paul &sc->vge_ldata.vge_tx_list_addr, BUS_DMA_NOWAIT); 857a07bd003SBill Paul 858a07bd003SBill Paul /* Create DMA maps for TX buffers */ 859a07bd003SBill Paul 860a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) { 861a07bd003SBill Paul error = bus_dmamap_create(sc->vge_ldata.vge_mtag, 0, 862a07bd003SBill Paul &sc->vge_ldata.vge_tx_dmamap[i]); 863a07bd003SBill Paul if (error) { 864a07bd003SBill Paul device_printf(dev, "can't create DMA map for TX\n"); 865a07bd003SBill Paul return (ENOMEM); 866a07bd003SBill Paul } 867a07bd003SBill Paul } 868a07bd003SBill Paul 869a07bd003SBill Paul /* 870a07bd003SBill Paul * Allocate map for RX descriptor list. 871a07bd003SBill Paul */ 872a07bd003SBill Paul error = bus_dma_tag_create(sc->vge_parent_tag, VGE_RING_ALIGN, 873a07bd003SBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 874a07bd003SBill Paul NULL, VGE_TX_LIST_SZ, 1, VGE_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 875a07bd003SBill Paul NULL, NULL, &sc->vge_ldata.vge_rx_list_tag); 876a07bd003SBill Paul if (error) { 877a07bd003SBill Paul device_printf(dev, "could not allocate dma tag\n"); 878a07bd003SBill Paul return (ENOMEM); 879a07bd003SBill Paul } 880a07bd003SBill Paul 881a07bd003SBill Paul /* Allocate DMA'able memory for the RX ring */ 882a07bd003SBill Paul 883a07bd003SBill Paul error = bus_dmamem_alloc(sc->vge_ldata.vge_rx_list_tag, 884a07bd003SBill Paul (void **)&sc->vge_ldata.vge_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 885a07bd003SBill Paul &sc->vge_ldata.vge_rx_list_map); 886a07bd003SBill Paul if (error) 887a07bd003SBill Paul return (ENOMEM); 888a07bd003SBill Paul 889a07bd003SBill Paul /* Load the map for the RX ring. */ 890a07bd003SBill Paul 891a07bd003SBill Paul error = bus_dmamap_load(sc->vge_ldata.vge_rx_list_tag, 892a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, sc->vge_ldata.vge_rx_list, 893a07bd003SBill Paul VGE_TX_LIST_SZ, vge_dma_map_addr, 894a07bd003SBill Paul &sc->vge_ldata.vge_rx_list_addr, BUS_DMA_NOWAIT); 895a07bd003SBill Paul 896a07bd003SBill Paul /* Create DMA maps for RX buffers */ 897a07bd003SBill Paul 898a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 899a07bd003SBill Paul error = bus_dmamap_create(sc->vge_ldata.vge_mtag, 0, 900a07bd003SBill Paul &sc->vge_ldata.vge_rx_dmamap[i]); 901a07bd003SBill Paul if (error) { 902a07bd003SBill Paul device_printf(dev, "can't create DMA map for RX\n"); 903a07bd003SBill Paul return (ENOMEM); 904a07bd003SBill Paul } 905a07bd003SBill Paul } 906a07bd003SBill Paul 907a07bd003SBill Paul return (0); 908a07bd003SBill Paul } 909a07bd003SBill Paul 910a07bd003SBill Paul /* 911a07bd003SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 912a07bd003SBill Paul * setup and ethernet/BPF attach. 913a07bd003SBill Paul */ 914a07bd003SBill Paul static int 915a07bd003SBill Paul vge_attach(dev) 916a07bd003SBill Paul device_t dev; 917a07bd003SBill Paul { 918a07bd003SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 919a07bd003SBill Paul struct vge_softc *sc; 920a07bd003SBill Paul struct ifnet *ifp; 921481402e1SPyun YongHyeon int error = 0, rid; 922a07bd003SBill Paul 923a07bd003SBill Paul sc = device_get_softc(dev); 924a07bd003SBill Paul sc->vge_dev = dev; 925a07bd003SBill Paul 926a07bd003SBill Paul mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 92767e1dfa7SJohn Baldwin MTX_DEF); 92867e1dfa7SJohn Baldwin callout_init_mtx(&sc->vge_watchdog, &sc->vge_mtx, 0); 92967e1dfa7SJohn Baldwin 930a07bd003SBill Paul /* 931a07bd003SBill Paul * Map control/status registers. 932a07bd003SBill Paul */ 933a07bd003SBill Paul pci_enable_busmaster(dev); 934a07bd003SBill Paul 935a07bd003SBill Paul rid = VGE_PCI_LOMEM; 9368b3433dcSPyun YongHyeon sc->vge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 9378b3433dcSPyun YongHyeon RF_ACTIVE); 938a07bd003SBill Paul 939a07bd003SBill Paul if (sc->vge_res == NULL) { 940481402e1SPyun YongHyeon device_printf(dev, "couldn't map ports/memory\n"); 941a07bd003SBill Paul error = ENXIO; 942a07bd003SBill Paul goto fail; 943a07bd003SBill Paul } 944a07bd003SBill Paul 945a07bd003SBill Paul /* Allocate interrupt */ 946a07bd003SBill Paul rid = 0; 9478b3433dcSPyun YongHyeon sc->vge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 9488b3433dcSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 949a07bd003SBill Paul 950a07bd003SBill Paul if (sc->vge_irq == NULL) { 951481402e1SPyun YongHyeon device_printf(dev, "couldn't map interrupt\n"); 952a07bd003SBill Paul error = ENXIO; 953a07bd003SBill Paul goto fail; 954a07bd003SBill Paul } 955a07bd003SBill Paul 956a07bd003SBill Paul /* Reset the adapter. */ 957a07bd003SBill Paul vge_reset(sc); 958a07bd003SBill Paul 959a07bd003SBill Paul /* 960a07bd003SBill Paul * Get station address from the EEPROM. 961a07bd003SBill Paul */ 962a07bd003SBill Paul vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0); 963a07bd003SBill Paul 964a07bd003SBill Paul /* 965a07bd003SBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 966a07bd003SBill Paul */ 967a07bd003SBill Paul #define VGE_NSEG_NEW 32 968a07bd003SBill Paul error = bus_dma_tag_create(NULL, /* parent */ 969a07bd003SBill Paul 1, 0, /* alignment, boundary */ 970a07bd003SBill Paul BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 971a07bd003SBill Paul BUS_SPACE_MAXADDR, /* highaddr */ 972a07bd003SBill Paul NULL, NULL, /* filter, filterarg */ 973a07bd003SBill Paul MAXBSIZE, VGE_NSEG_NEW, /* maxsize, nsegments */ 974a07bd003SBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 975a07bd003SBill Paul BUS_DMA_ALLOCNOW, /* flags */ 976a07bd003SBill Paul NULL, NULL, /* lockfunc, lockarg */ 977a07bd003SBill Paul &sc->vge_parent_tag); 978a07bd003SBill Paul if (error) 979a07bd003SBill Paul goto fail; 980a07bd003SBill Paul 981a07bd003SBill Paul error = vge_allocmem(dev, sc); 982a07bd003SBill Paul 983a07bd003SBill Paul if (error) 984a07bd003SBill Paul goto fail; 985a07bd003SBill Paul 986cd036ec1SBrooks Davis ifp = sc->vge_ifp = if_alloc(IFT_ETHER); 987cd036ec1SBrooks Davis if (ifp == NULL) { 988f1b21184SJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 989cd036ec1SBrooks Davis error = ENOSPC; 990cd036ec1SBrooks Davis goto fail; 991cd036ec1SBrooks Davis } 992cd036ec1SBrooks Davis 993a07bd003SBill Paul /* Do MII setup */ 994a07bd003SBill Paul if (mii_phy_probe(dev, &sc->vge_miibus, 995a07bd003SBill Paul vge_ifmedia_upd, vge_ifmedia_sts)) { 996f1b21184SJohn Baldwin device_printf(dev, "MII without any phy!\n"); 997a07bd003SBill Paul error = ENXIO; 998a07bd003SBill Paul goto fail; 999a07bd003SBill Paul } 1000a07bd003SBill Paul 1001a07bd003SBill Paul ifp->if_softc = sc; 1002a07bd003SBill Paul if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1003a07bd003SBill Paul ifp->if_mtu = ETHERMTU; 1004a07bd003SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1005a07bd003SBill Paul ifp->if_ioctl = vge_ioctl; 1006a07bd003SBill Paul ifp->if_capabilities = IFCAP_VLAN_MTU; 1007a07bd003SBill Paul ifp->if_start = vge_start; 1008a07bd003SBill Paul ifp->if_hwassist = VGE_CSUM_FEATURES; 1009a07bd003SBill Paul ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING; 101040929967SGleb Smirnoff ifp->if_capenable = ifp->if_capabilities; 1011a07bd003SBill Paul #ifdef DEVICE_POLLING 1012a07bd003SBill Paul ifp->if_capabilities |= IFCAP_POLLING; 1013a07bd003SBill Paul #endif 1014a07bd003SBill Paul ifp->if_init = vge_init; 101599baad9dSChristian Brueffer IFQ_SET_MAXLEN(&ifp->if_snd, VGE_IFQ_MAXLEN); 101699baad9dSChristian Brueffer ifp->if_snd.ifq_drv_maxlen = VGE_IFQ_MAXLEN; 101799baad9dSChristian Brueffer IFQ_SET_READY(&ifp->if_snd); 1018a07bd003SBill Paul 1019a07bd003SBill Paul /* 1020a07bd003SBill Paul * Call MI attach routine. 1021a07bd003SBill Paul */ 1022a07bd003SBill Paul ether_ifattach(ifp, eaddr); 1023a07bd003SBill Paul 1024a07bd003SBill Paul /* Hook interrupt last to avoid having to lock softc */ 1025a07bd003SBill Paul error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE, 1026ef544f63SPaolo Pisati NULL, vge_intr, sc, &sc->vge_intrhand); 1027a07bd003SBill Paul 1028a07bd003SBill Paul if (error) { 1029481402e1SPyun YongHyeon device_printf(dev, "couldn't set up irq\n"); 1030a07bd003SBill Paul ether_ifdetach(ifp); 1031a07bd003SBill Paul goto fail; 1032a07bd003SBill Paul } 1033a07bd003SBill Paul 1034a07bd003SBill Paul fail: 1035a07bd003SBill Paul if (error) 1036a07bd003SBill Paul vge_detach(dev); 1037a07bd003SBill Paul 1038a07bd003SBill Paul return (error); 1039a07bd003SBill Paul } 1040a07bd003SBill Paul 1041a07bd003SBill Paul /* 1042a07bd003SBill Paul * Shutdown hardware and free up resources. This can be called any 1043a07bd003SBill Paul * time after the mutex has been initialized. It is called in both 1044a07bd003SBill Paul * the error case in attach and the normal detach case so it needs 1045a07bd003SBill Paul * to be careful about only freeing resources that have actually been 1046a07bd003SBill Paul * allocated. 1047a07bd003SBill Paul */ 1048a07bd003SBill Paul static int 1049a07bd003SBill Paul vge_detach(dev) 1050a07bd003SBill Paul device_t dev; 1051a07bd003SBill Paul { 1052a07bd003SBill Paul struct vge_softc *sc; 1053a07bd003SBill Paul struct ifnet *ifp; 1054a07bd003SBill Paul int i; 1055a07bd003SBill Paul 1056a07bd003SBill Paul sc = device_get_softc(dev); 1057a07bd003SBill Paul KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized")); 1058fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1059a07bd003SBill Paul 106040929967SGleb Smirnoff #ifdef DEVICE_POLLING 106140929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 106240929967SGleb Smirnoff ether_poll_deregister(ifp); 106340929967SGleb Smirnoff #endif 106440929967SGleb Smirnoff 1065a07bd003SBill Paul /* These should only be active if attach succeeded */ 1066a07bd003SBill Paul if (device_is_attached(dev)) { 1067a07bd003SBill Paul ether_ifdetach(ifp); 106867e1dfa7SJohn Baldwin VGE_LOCK(sc); 106967e1dfa7SJohn Baldwin vge_stop(sc); 107067e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 107167e1dfa7SJohn Baldwin callout_drain(&sc->vge_watchdog); 1072a07bd003SBill Paul } 1073a07bd003SBill Paul if (sc->vge_miibus) 1074a07bd003SBill Paul device_delete_child(dev, sc->vge_miibus); 1075a07bd003SBill Paul bus_generic_detach(dev); 1076a07bd003SBill Paul 1077a07bd003SBill Paul if (sc->vge_intrhand) 1078a07bd003SBill Paul bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand); 1079a07bd003SBill Paul if (sc->vge_irq) 1080a07bd003SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->vge_irq); 1081a07bd003SBill Paul if (sc->vge_res) 1082a07bd003SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 1083a07bd003SBill Paul VGE_PCI_LOMEM, sc->vge_res); 1084ad4f426eSWarner Losh if (ifp) 1085ad4f426eSWarner Losh if_free(ifp); 1086a07bd003SBill Paul 1087a07bd003SBill Paul /* Unload and free the RX DMA ring memory and map */ 1088a07bd003SBill Paul 1089a07bd003SBill Paul if (sc->vge_ldata.vge_rx_list_tag) { 1090a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_rx_list_tag, 1091a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map); 1092a07bd003SBill Paul bus_dmamem_free(sc->vge_ldata.vge_rx_list_tag, 1093a07bd003SBill Paul sc->vge_ldata.vge_rx_list, 1094a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map); 1095a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_ldata.vge_rx_list_tag); 1096a07bd003SBill Paul } 1097a07bd003SBill Paul 1098a07bd003SBill Paul /* Unload and free the TX DMA ring memory and map */ 1099a07bd003SBill Paul 1100a07bd003SBill Paul if (sc->vge_ldata.vge_tx_list_tag) { 1101a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_tx_list_tag, 1102a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map); 1103a07bd003SBill Paul bus_dmamem_free(sc->vge_ldata.vge_tx_list_tag, 1104a07bd003SBill Paul sc->vge_ldata.vge_tx_list, 1105a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map); 1106a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_ldata.vge_tx_list_tag); 1107a07bd003SBill Paul } 1108a07bd003SBill Paul 1109a07bd003SBill Paul /* Destroy all the RX and TX buffer maps */ 1110a07bd003SBill Paul 1111a07bd003SBill Paul if (sc->vge_ldata.vge_mtag) { 1112a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) 1113a07bd003SBill Paul bus_dmamap_destroy(sc->vge_ldata.vge_mtag, 1114a07bd003SBill Paul sc->vge_ldata.vge_tx_dmamap[i]); 1115a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) 1116a07bd003SBill Paul bus_dmamap_destroy(sc->vge_ldata.vge_mtag, 1117a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i]); 1118a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_ldata.vge_mtag); 1119a07bd003SBill Paul } 1120a07bd003SBill Paul 1121a07bd003SBill Paul if (sc->vge_parent_tag) 1122a07bd003SBill Paul bus_dma_tag_destroy(sc->vge_parent_tag); 1123a07bd003SBill Paul 1124a07bd003SBill Paul mtx_destroy(&sc->vge_mtx); 1125a07bd003SBill Paul 1126a07bd003SBill Paul return (0); 1127a07bd003SBill Paul } 1128a07bd003SBill Paul 1129a07bd003SBill Paul static int 1130a07bd003SBill Paul vge_newbuf(sc, idx, m) 1131a07bd003SBill Paul struct vge_softc *sc; 1132a07bd003SBill Paul int idx; 1133a07bd003SBill Paul struct mbuf *m; 1134a07bd003SBill Paul { 1135a07bd003SBill Paul struct vge_dmaload_arg arg; 1136a07bd003SBill Paul struct mbuf *n = NULL; 1137a07bd003SBill Paul int i, error; 1138a07bd003SBill Paul 1139a07bd003SBill Paul if (m == NULL) { 1140a07bd003SBill Paul n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1141a07bd003SBill Paul if (n == NULL) 1142a07bd003SBill Paul return (ENOBUFS); 1143a07bd003SBill Paul m = n; 1144a07bd003SBill Paul } else 1145a07bd003SBill Paul m->m_data = m->m_ext.ext_buf; 1146a07bd003SBill Paul 1147a07bd003SBill Paul 1148a07bd003SBill Paul #ifdef VGE_FIXUP_RX 1149a07bd003SBill Paul /* 1150a07bd003SBill Paul * This is part of an evil trick to deal with non-x86 platforms. 1151a07bd003SBill Paul * The VIA chip requires RX buffers to be aligned on 32-bit 1152a07bd003SBill Paul * boundaries, but that will hose non-x86 machines. To get around 1153a07bd003SBill Paul * this, we leave some empty space at the start of each buffer 1154a07bd003SBill Paul * and for non-x86 hosts, we copy the buffer back two bytes 1155a07bd003SBill Paul * to achieve word alignment. This is slightly more efficient 1156a07bd003SBill Paul * than allocating a new buffer, copying the contents, and 1157a07bd003SBill Paul * discarding the old buffer. 1158a07bd003SBill Paul */ 1159a07bd003SBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES - VGE_ETHER_ALIGN; 1160a07bd003SBill Paul m_adj(m, VGE_ETHER_ALIGN); 1161a07bd003SBill Paul #else 1162a07bd003SBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 1163a07bd003SBill Paul #endif 1164a07bd003SBill Paul 1165a07bd003SBill Paul arg.sc = sc; 1166a07bd003SBill Paul arg.vge_idx = idx; 1167a07bd003SBill Paul arg.vge_maxsegs = 1; 1168a07bd003SBill Paul arg.vge_flags = 0; 1169a07bd003SBill Paul 1170a07bd003SBill Paul error = bus_dmamap_load_mbuf(sc->vge_ldata.vge_mtag, 1171a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[idx], m, vge_dma_map_rx_desc, 1172a07bd003SBill Paul &arg, BUS_DMA_NOWAIT); 1173a07bd003SBill Paul if (error || arg.vge_maxsegs != 1) { 1174a07bd003SBill Paul if (n != NULL) 1175a07bd003SBill Paul m_freem(n); 1176a07bd003SBill Paul return (ENOMEM); 1177a07bd003SBill Paul } 1178a07bd003SBill Paul 1179a07bd003SBill Paul /* 1180a07bd003SBill Paul * Note: the manual fails to document the fact that for 11818170b243SPyun YongHyeon * proper operation, the driver needs to replenish the RX 1182a07bd003SBill Paul * DMA ring 4 descriptors at a time (rather than one at a 1183a07bd003SBill Paul * time, like most chips). We can allocate the new buffers 1184a07bd003SBill Paul * but we should not set the OWN bits until we're ready 1185a07bd003SBill Paul * to hand back 4 of them in one shot. 1186a07bd003SBill Paul */ 1187a07bd003SBill Paul 1188a07bd003SBill Paul #define VGE_RXCHUNK 4 1189a07bd003SBill Paul sc->vge_rx_consumed++; 1190a07bd003SBill Paul if (sc->vge_rx_consumed == VGE_RXCHUNK) { 1191a07bd003SBill Paul for (i = idx; i != idx - sc->vge_rx_consumed; i--) 1192a07bd003SBill Paul sc->vge_ldata.vge_rx_list[i].vge_sts |= 1193a07bd003SBill Paul htole32(VGE_RDSTS_OWN); 1194a07bd003SBill Paul sc->vge_rx_consumed = 0; 1195a07bd003SBill Paul } 1196a07bd003SBill Paul 1197a07bd003SBill Paul sc->vge_ldata.vge_rx_mbuf[idx] = m; 1198a07bd003SBill Paul 1199a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_mtag, 1200a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[idx], 1201a07bd003SBill Paul BUS_DMASYNC_PREREAD); 1202a07bd003SBill Paul 1203a07bd003SBill Paul return (0); 1204a07bd003SBill Paul } 1205a07bd003SBill Paul 1206a07bd003SBill Paul static int 1207a07bd003SBill Paul vge_tx_list_init(sc) 1208a07bd003SBill Paul struct vge_softc *sc; 1209a07bd003SBill Paul { 1210a07bd003SBill Paul bzero ((char *)sc->vge_ldata.vge_tx_list, VGE_TX_LIST_SZ); 1211a07bd003SBill Paul bzero ((char *)&sc->vge_ldata.vge_tx_mbuf, 1212a07bd003SBill Paul (VGE_TX_DESC_CNT * sizeof(struct mbuf *))); 1213a07bd003SBill Paul 1214a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_tx_list_tag, 1215a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, BUS_DMASYNC_PREWRITE); 1216a07bd003SBill Paul sc->vge_ldata.vge_tx_prodidx = 0; 1217a07bd003SBill Paul sc->vge_ldata.vge_tx_considx = 0; 1218a07bd003SBill Paul sc->vge_ldata.vge_tx_free = VGE_TX_DESC_CNT; 1219a07bd003SBill Paul 1220a07bd003SBill Paul return (0); 1221a07bd003SBill Paul } 1222a07bd003SBill Paul 1223a07bd003SBill Paul static int 1224a07bd003SBill Paul vge_rx_list_init(sc) 1225a07bd003SBill Paul struct vge_softc *sc; 1226a07bd003SBill Paul { 1227a07bd003SBill Paul int i; 1228a07bd003SBill Paul 1229a07bd003SBill Paul bzero ((char *)sc->vge_ldata.vge_rx_list, VGE_RX_LIST_SZ); 1230a07bd003SBill Paul bzero ((char *)&sc->vge_ldata.vge_rx_mbuf, 1231a07bd003SBill Paul (VGE_RX_DESC_CNT * sizeof(struct mbuf *))); 1232a07bd003SBill Paul 1233a07bd003SBill Paul sc->vge_rx_consumed = 0; 1234a07bd003SBill Paul 1235a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 1236a07bd003SBill Paul if (vge_newbuf(sc, i, NULL) == ENOBUFS) 1237a07bd003SBill Paul return (ENOBUFS); 1238a07bd003SBill Paul } 1239a07bd003SBill Paul 1240a07bd003SBill Paul /* Flush the RX descriptors */ 1241a07bd003SBill Paul 1242a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_rx_list_tag, 1243a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, 1244a07bd003SBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1245a07bd003SBill Paul 1246a07bd003SBill Paul sc->vge_ldata.vge_rx_prodidx = 0; 1247a07bd003SBill Paul sc->vge_rx_consumed = 0; 1248a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1249a07bd003SBill Paul 1250a07bd003SBill Paul return (0); 1251a07bd003SBill Paul } 1252a07bd003SBill Paul 1253a07bd003SBill Paul #ifdef VGE_FIXUP_RX 1254a07bd003SBill Paul static __inline void 1255a07bd003SBill Paul vge_fixup_rx(m) 1256a07bd003SBill Paul struct mbuf *m; 1257a07bd003SBill Paul { 1258a07bd003SBill Paul int i; 1259a07bd003SBill Paul uint16_t *src, *dst; 1260a07bd003SBill Paul 1261a07bd003SBill Paul src = mtod(m, uint16_t *); 1262a07bd003SBill Paul dst = src - 1; 1263a07bd003SBill Paul 1264a07bd003SBill Paul for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 1265a07bd003SBill Paul *dst++ = *src++; 1266a07bd003SBill Paul 1267a07bd003SBill Paul m->m_data -= ETHER_ALIGN; 1268a07bd003SBill Paul 1269a07bd003SBill Paul return; 1270a07bd003SBill Paul } 1271a07bd003SBill Paul #endif 1272a07bd003SBill Paul 1273a07bd003SBill Paul /* 1274a07bd003SBill Paul * RX handler. We support the reception of jumbo frames that have 1275a07bd003SBill Paul * been fragmented across multiple 2K mbuf cluster buffers. 1276a07bd003SBill Paul */ 12771abcdbd1SAttilio Rao static int 1278a07bd003SBill Paul vge_rxeof(sc) 1279a07bd003SBill Paul struct vge_softc *sc; 1280a07bd003SBill Paul { 1281a07bd003SBill Paul struct mbuf *m; 1282a07bd003SBill Paul struct ifnet *ifp; 1283a07bd003SBill Paul int i, total_len; 1284a07bd003SBill Paul int lim = 0; 1285a07bd003SBill Paul struct vge_rx_desc *cur_rx; 1286a07bd003SBill Paul u_int32_t rxstat, rxctl; 1287a07bd003SBill Paul 1288a07bd003SBill Paul VGE_LOCK_ASSERT(sc); 1289fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1290a07bd003SBill Paul i = sc->vge_ldata.vge_rx_prodidx; 1291a07bd003SBill Paul 1292a07bd003SBill Paul /* Invalidate the descriptor memory */ 1293a07bd003SBill Paul 1294a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_rx_list_tag, 1295a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, 1296a07bd003SBill Paul BUS_DMASYNC_POSTREAD); 1297a07bd003SBill Paul 1298a07bd003SBill Paul while (!VGE_OWN(&sc->vge_ldata.vge_rx_list[i])) { 1299a07bd003SBill Paul 1300a07bd003SBill Paul #ifdef DEVICE_POLLING 130140929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 1302a07bd003SBill Paul if (sc->rxcycles <= 0) 1303a07bd003SBill Paul break; 1304a07bd003SBill Paul sc->rxcycles--; 1305a07bd003SBill Paul } 130640929967SGleb Smirnoff #endif 1307a07bd003SBill Paul 1308a07bd003SBill Paul cur_rx = &sc->vge_ldata.vge_rx_list[i]; 1309a07bd003SBill Paul m = sc->vge_ldata.vge_rx_mbuf[i]; 1310a07bd003SBill Paul total_len = VGE_RXBYTES(cur_rx); 1311a07bd003SBill Paul rxstat = le32toh(cur_rx->vge_sts); 1312a07bd003SBill Paul rxctl = le32toh(cur_rx->vge_ctl); 1313a07bd003SBill Paul 1314a07bd003SBill Paul /* Invalidate the RX mbuf and unload its map */ 1315a07bd003SBill Paul 1316a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_mtag, 1317a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i], 1318a07bd003SBill Paul BUS_DMASYNC_POSTWRITE); 1319a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 1320a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i]); 1321a07bd003SBill Paul 1322a07bd003SBill Paul /* 1323a07bd003SBill Paul * If the 'start of frame' bit is set, this indicates 1324a07bd003SBill Paul * either the first fragment in a multi-fragment receive, 1325a07bd003SBill Paul * or an intermediate fragment. Either way, we want to 1326a07bd003SBill Paul * accumulate the buffers. 1327a07bd003SBill Paul */ 1328a07bd003SBill Paul if (rxstat & VGE_RXPKT_SOF) { 1329a07bd003SBill Paul m->m_len = MCLBYTES - VGE_ETHER_ALIGN; 1330a07bd003SBill Paul if (sc->vge_head == NULL) 1331a07bd003SBill Paul sc->vge_head = sc->vge_tail = m; 1332a07bd003SBill Paul else { 1333a07bd003SBill Paul m->m_flags &= ~M_PKTHDR; 1334a07bd003SBill Paul sc->vge_tail->m_next = m; 1335a07bd003SBill Paul sc->vge_tail = m; 1336a07bd003SBill Paul } 1337a07bd003SBill Paul vge_newbuf(sc, i, NULL); 1338a07bd003SBill Paul VGE_RX_DESC_INC(i); 1339a07bd003SBill Paul continue; 1340a07bd003SBill Paul } 1341a07bd003SBill Paul 1342a07bd003SBill Paul /* 1343a07bd003SBill Paul * Bad/error frames will have the RXOK bit cleared. 1344a07bd003SBill Paul * However, there's one error case we want to allow: 1345a07bd003SBill Paul * if a VLAN tagged frame arrives and the chip can't 1346a07bd003SBill Paul * match it against the CAM filter, it considers this 1347a07bd003SBill Paul * a 'VLAN CAM filter miss' and clears the 'RXOK' bit. 1348a07bd003SBill Paul * We don't want to drop the frame though: our VLAN 1349a07bd003SBill Paul * filtering is done in software. 1350a07bd003SBill Paul */ 1351a07bd003SBill Paul if (!(rxstat & VGE_RDSTS_RXOK) && !(rxstat & VGE_RDSTS_VIDM) 1352a07bd003SBill Paul && !(rxstat & VGE_RDSTS_CSUMERR)) { 1353a07bd003SBill Paul ifp->if_ierrors++; 1354a07bd003SBill Paul /* 1355a07bd003SBill Paul * If this is part of a multi-fragment packet, 1356a07bd003SBill Paul * discard all the pieces. 1357a07bd003SBill Paul */ 1358a07bd003SBill Paul if (sc->vge_head != NULL) { 1359a07bd003SBill Paul m_freem(sc->vge_head); 1360a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1361a07bd003SBill Paul } 1362a07bd003SBill Paul vge_newbuf(sc, i, m); 1363a07bd003SBill Paul VGE_RX_DESC_INC(i); 1364a07bd003SBill Paul continue; 1365a07bd003SBill Paul } 1366a07bd003SBill Paul 1367a07bd003SBill Paul /* 1368a07bd003SBill Paul * If allocating a replacement mbuf fails, 1369a07bd003SBill Paul * reload the current one. 1370a07bd003SBill Paul */ 1371a07bd003SBill Paul 1372a07bd003SBill Paul if (vge_newbuf(sc, i, NULL)) { 1373a07bd003SBill Paul ifp->if_ierrors++; 1374a07bd003SBill Paul if (sc->vge_head != NULL) { 1375a07bd003SBill Paul m_freem(sc->vge_head); 1376a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1377a07bd003SBill Paul } 1378a07bd003SBill Paul vge_newbuf(sc, i, m); 1379a07bd003SBill Paul VGE_RX_DESC_INC(i); 1380a07bd003SBill Paul continue; 1381a07bd003SBill Paul } 1382a07bd003SBill Paul 1383a07bd003SBill Paul VGE_RX_DESC_INC(i); 1384a07bd003SBill Paul 1385a07bd003SBill Paul if (sc->vge_head != NULL) { 1386a07bd003SBill Paul m->m_len = total_len % (MCLBYTES - VGE_ETHER_ALIGN); 1387a07bd003SBill Paul /* 1388a07bd003SBill Paul * Special case: if there's 4 bytes or less 1389a07bd003SBill Paul * in this buffer, the mbuf can be discarded: 1390a07bd003SBill Paul * the last 4 bytes is the CRC, which we don't 1391a07bd003SBill Paul * care about anyway. 1392a07bd003SBill Paul */ 1393a07bd003SBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1394a07bd003SBill Paul sc->vge_tail->m_len -= 1395a07bd003SBill Paul (ETHER_CRC_LEN - m->m_len); 1396a07bd003SBill Paul m_freem(m); 1397a07bd003SBill Paul } else { 1398a07bd003SBill Paul m->m_len -= ETHER_CRC_LEN; 1399a07bd003SBill Paul m->m_flags &= ~M_PKTHDR; 1400a07bd003SBill Paul sc->vge_tail->m_next = m; 1401a07bd003SBill Paul } 1402a07bd003SBill Paul m = sc->vge_head; 1403a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 1404a07bd003SBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1405a07bd003SBill Paul } else 1406a07bd003SBill Paul m->m_pkthdr.len = m->m_len = 1407a07bd003SBill Paul (total_len - ETHER_CRC_LEN); 1408a07bd003SBill Paul 1409a07bd003SBill Paul #ifdef VGE_FIXUP_RX 1410a07bd003SBill Paul vge_fixup_rx(m); 1411a07bd003SBill Paul #endif 1412a07bd003SBill Paul ifp->if_ipackets++; 1413a07bd003SBill Paul m->m_pkthdr.rcvif = ifp; 1414a07bd003SBill Paul 1415a07bd003SBill Paul /* Do RX checksumming if enabled */ 1416a07bd003SBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1417a07bd003SBill Paul 1418a07bd003SBill Paul /* Check IP header checksum */ 1419a07bd003SBill Paul if (rxctl & VGE_RDCTL_IPPKT) 1420a07bd003SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1421a07bd003SBill Paul if (rxctl & VGE_RDCTL_IPCSUMOK) 1422a07bd003SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1423a07bd003SBill Paul 1424a07bd003SBill Paul /* Check TCP/UDP checksum */ 1425a07bd003SBill Paul if (rxctl & (VGE_RDCTL_TCPPKT|VGE_RDCTL_UDPPKT) && 1426a07bd003SBill Paul rxctl & VGE_RDCTL_PROTOCSUMOK) { 1427a07bd003SBill Paul m->m_pkthdr.csum_flags |= 1428a07bd003SBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1429a07bd003SBill Paul m->m_pkthdr.csum_data = 0xffff; 1430a07bd003SBill Paul } 1431a07bd003SBill Paul } 1432a07bd003SBill Paul 1433d147662cSGleb Smirnoff if (rxstat & VGE_RDSTS_VTAG) { 143403eab9f7SRuslan Ermilov /* 143503eab9f7SRuslan Ermilov * The 32-bit rxctl register is stored in little-endian. 143603eab9f7SRuslan Ermilov * However, the 16-bit vlan tag is stored in big-endian, 143703eab9f7SRuslan Ermilov * so we have to byte swap it. 143803eab9f7SRuslan Ermilov */ 143978ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 144003eab9f7SRuslan Ermilov bswap16(rxctl & VGE_RDCTL_VLANID); 144178ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 1442d147662cSGleb Smirnoff } 1443a07bd003SBill Paul 1444a07bd003SBill Paul VGE_UNLOCK(sc); 1445a07bd003SBill Paul (*ifp->if_input)(ifp, m); 1446a07bd003SBill Paul VGE_LOCK(sc); 1447a07bd003SBill Paul 1448a07bd003SBill Paul lim++; 1449a07bd003SBill Paul if (lim == VGE_RX_DESC_CNT) 1450a07bd003SBill Paul break; 1451a07bd003SBill Paul 1452a07bd003SBill Paul } 1453a07bd003SBill Paul 1454a07bd003SBill Paul /* Flush the RX DMA ring */ 1455a07bd003SBill Paul 1456a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_rx_list_tag, 1457a07bd003SBill Paul sc->vge_ldata.vge_rx_list_map, 1458a07bd003SBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1459a07bd003SBill Paul 1460a07bd003SBill Paul sc->vge_ldata.vge_rx_prodidx = i; 1461a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, lim); 1462a07bd003SBill Paul 1463a07bd003SBill Paul 14641abcdbd1SAttilio Rao return (lim); 1465a07bd003SBill Paul } 1466a07bd003SBill Paul 1467a07bd003SBill Paul static void 1468a07bd003SBill Paul vge_txeof(sc) 1469a07bd003SBill Paul struct vge_softc *sc; 1470a07bd003SBill Paul { 1471a07bd003SBill Paul struct ifnet *ifp; 1472a07bd003SBill Paul u_int32_t txstat; 1473a07bd003SBill Paul int idx; 1474a07bd003SBill Paul 1475fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1476a07bd003SBill Paul idx = sc->vge_ldata.vge_tx_considx; 1477a07bd003SBill Paul 1478a07bd003SBill Paul /* Invalidate the TX descriptor list */ 1479a07bd003SBill Paul 1480a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_tx_list_tag, 1481a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, 1482a07bd003SBill Paul BUS_DMASYNC_POSTREAD); 1483a07bd003SBill Paul 1484a07bd003SBill Paul while (idx != sc->vge_ldata.vge_tx_prodidx) { 1485a07bd003SBill Paul 1486a07bd003SBill Paul txstat = le32toh(sc->vge_ldata.vge_tx_list[idx].vge_sts); 1487a07bd003SBill Paul if (txstat & VGE_TDSTS_OWN) 1488a07bd003SBill Paul break; 1489a07bd003SBill Paul 1490a07bd003SBill Paul m_freem(sc->vge_ldata.vge_tx_mbuf[idx]); 1491a07bd003SBill Paul sc->vge_ldata.vge_tx_mbuf[idx] = NULL; 1492a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 1493a07bd003SBill Paul sc->vge_ldata.vge_tx_dmamap[idx]); 1494a07bd003SBill Paul if (txstat & (VGE_TDSTS_EXCESSCOLL|VGE_TDSTS_COLL)) 1495a07bd003SBill Paul ifp->if_collisions++; 1496a07bd003SBill Paul if (txstat & VGE_TDSTS_TXERR) 1497a07bd003SBill Paul ifp->if_oerrors++; 1498a07bd003SBill Paul else 1499a07bd003SBill Paul ifp->if_opackets++; 1500a07bd003SBill Paul 1501a07bd003SBill Paul sc->vge_ldata.vge_tx_free++; 1502a07bd003SBill Paul VGE_TX_DESC_INC(idx); 1503a07bd003SBill Paul } 1504a07bd003SBill Paul 1505a07bd003SBill Paul /* No changes made to the TX ring, so no flush needed */ 1506a07bd003SBill Paul 1507a07bd003SBill Paul if (idx != sc->vge_ldata.vge_tx_considx) { 1508a07bd003SBill Paul sc->vge_ldata.vge_tx_considx = idx; 150913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 151067e1dfa7SJohn Baldwin sc->vge_timer = 0; 1511a07bd003SBill Paul } 1512a07bd003SBill Paul 1513a07bd003SBill Paul /* 1514a07bd003SBill Paul * If not all descriptors have been released reaped yet, 1515a07bd003SBill Paul * reload the timer so that we will eventually get another 1516a07bd003SBill Paul * interrupt that will cause us to re-enter this routine. 1517a07bd003SBill Paul * This is done in case the transmitter has gone idle. 1518a07bd003SBill Paul */ 1519a07bd003SBill Paul if (sc->vge_ldata.vge_tx_free != VGE_TX_DESC_CNT) { 1520a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE); 1521a07bd003SBill Paul } 1522a07bd003SBill Paul 1523a07bd003SBill Paul return; 1524a07bd003SBill Paul } 1525a07bd003SBill Paul 1526a07bd003SBill Paul static void 1527a07bd003SBill Paul vge_tick(xsc) 1528a07bd003SBill Paul void *xsc; 1529a07bd003SBill Paul { 1530a07bd003SBill Paul struct vge_softc *sc; 1531a07bd003SBill Paul struct ifnet *ifp; 1532a07bd003SBill Paul struct mii_data *mii; 1533a07bd003SBill Paul 1534a07bd003SBill Paul sc = xsc; 1535fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 153667e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 1537a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 1538a07bd003SBill Paul 1539a07bd003SBill Paul mii_tick(mii); 1540a07bd003SBill Paul if (sc->vge_link) { 1541a07bd003SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) { 1542a07bd003SBill Paul sc->vge_link = 0; 1543fc74a9f9SBrooks Davis if_link_state_change(sc->vge_ifp, 154442559cd2SBill Paul LINK_STATE_DOWN); 1545a07bd003SBill Paul } 1546a07bd003SBill Paul } else { 1547a07bd003SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1548a07bd003SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1549a07bd003SBill Paul sc->vge_link = 1; 1550fc74a9f9SBrooks Davis if_link_state_change(sc->vge_ifp, 155142559cd2SBill Paul LINK_STATE_UP); 1552a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 155367e1dfa7SJohn Baldwin vge_start_locked(ifp); 1554a07bd003SBill Paul } 1555a07bd003SBill Paul } 1556a07bd003SBill Paul 1557a07bd003SBill Paul return; 1558a07bd003SBill Paul } 1559a07bd003SBill Paul 1560a07bd003SBill Paul #ifdef DEVICE_POLLING 15611abcdbd1SAttilio Rao static int 1562a07bd003SBill Paul vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count) 1563a07bd003SBill Paul { 1564a07bd003SBill Paul struct vge_softc *sc = ifp->if_softc; 15651abcdbd1SAttilio Rao int rx_npkts = 0; 1566a07bd003SBill Paul 1567a07bd003SBill Paul VGE_LOCK(sc); 156840929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) 1569a07bd003SBill Paul goto done; 1570a07bd003SBill Paul 1571a07bd003SBill Paul sc->rxcycles = count; 15721abcdbd1SAttilio Rao rx_npkts = vge_rxeof(sc); 1573a07bd003SBill Paul vge_txeof(sc); 1574a07bd003SBill Paul 1575a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 157667e1dfa7SJohn Baldwin vge_start_locked(ifp); 1577a07bd003SBill Paul 1578a07bd003SBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 1579a07bd003SBill Paul u_int32_t status; 1580a07bd003SBill Paul status = CSR_READ_4(sc, VGE_ISR); 1581a07bd003SBill Paul if (status == 0xFFFFFFFF) 1582a07bd003SBill Paul goto done; 1583a07bd003SBill Paul if (status) 1584a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, status); 1585a07bd003SBill Paul 1586a07bd003SBill Paul /* 1587a07bd003SBill Paul * XXX check behaviour on receiver stalls. 1588a07bd003SBill Paul */ 1589a07bd003SBill Paul 1590a07bd003SBill Paul if (status & VGE_ISR_TXDMA_STALL || 1591a07bd003SBill Paul status & VGE_ISR_RXDMA_STALL) 159267e1dfa7SJohn Baldwin vge_init_locked(sc); 1593a07bd003SBill Paul 1594a07bd003SBill Paul if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) { 1595a07bd003SBill Paul vge_rxeof(sc); 1596a07bd003SBill Paul ifp->if_ierrors++; 1597a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1598a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1599a07bd003SBill Paul } 1600a07bd003SBill Paul } 1601a07bd003SBill Paul done: 1602a07bd003SBill Paul VGE_UNLOCK(sc); 16031abcdbd1SAttilio Rao return (rx_npkts); 1604a07bd003SBill Paul } 1605a07bd003SBill Paul #endif /* DEVICE_POLLING */ 1606a07bd003SBill Paul 1607a07bd003SBill Paul static void 1608a07bd003SBill Paul vge_intr(arg) 1609a07bd003SBill Paul void *arg; 1610a07bd003SBill Paul { 1611a07bd003SBill Paul struct vge_softc *sc; 1612a07bd003SBill Paul struct ifnet *ifp; 1613a07bd003SBill Paul u_int32_t status; 1614a07bd003SBill Paul 1615a07bd003SBill Paul sc = arg; 1616a07bd003SBill Paul 1617a07bd003SBill Paul if (sc->suspended) { 1618a07bd003SBill Paul return; 1619a07bd003SBill Paul } 1620a07bd003SBill Paul 1621a07bd003SBill Paul VGE_LOCK(sc); 1622fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1623a07bd003SBill Paul 1624a07bd003SBill Paul if (!(ifp->if_flags & IFF_UP)) { 1625a07bd003SBill Paul VGE_UNLOCK(sc); 1626a07bd003SBill Paul return; 1627a07bd003SBill Paul } 1628a07bd003SBill Paul 1629a07bd003SBill Paul #ifdef DEVICE_POLLING 163040929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 163140929967SGleb Smirnoff VGE_UNLOCK(sc); 163240929967SGleb Smirnoff return; 1633a07bd003SBill Paul } 163440929967SGleb Smirnoff #endif 1635a07bd003SBill Paul 1636a07bd003SBill Paul /* Disable interrupts */ 1637a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 1638a07bd003SBill Paul 1639a07bd003SBill Paul for (;;) { 1640a07bd003SBill Paul 1641a07bd003SBill Paul status = CSR_READ_4(sc, VGE_ISR); 1642a07bd003SBill Paul /* If the card has gone away the read returns 0xffff. */ 1643a07bd003SBill Paul if (status == 0xFFFFFFFF) 1644a07bd003SBill Paul break; 1645a07bd003SBill Paul 1646a07bd003SBill Paul if (status) 1647a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, status); 1648a07bd003SBill Paul 1649a07bd003SBill Paul if ((status & VGE_INTRS) == 0) 1650a07bd003SBill Paul break; 1651a07bd003SBill Paul 1652a07bd003SBill Paul if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO)) 1653a07bd003SBill Paul vge_rxeof(sc); 1654a07bd003SBill Paul 1655a07bd003SBill Paul if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) { 1656a07bd003SBill Paul vge_rxeof(sc); 1657a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1658a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1659a07bd003SBill Paul } 1660a07bd003SBill Paul 1661a07bd003SBill Paul if (status & (VGE_ISR_TXOK0|VGE_ISR_TIMER0)) 1662a07bd003SBill Paul vge_txeof(sc); 1663a07bd003SBill Paul 1664a07bd003SBill Paul if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) 166567e1dfa7SJohn Baldwin vge_init_locked(sc); 1666a07bd003SBill Paul 1667a07bd003SBill Paul if (status & VGE_ISR_LINKSTS) 1668a07bd003SBill Paul vge_tick(sc); 1669a07bd003SBill Paul } 1670a07bd003SBill Paul 1671a07bd003SBill Paul /* Re-enable interrupts */ 1672a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 1673a07bd003SBill Paul 1674a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 167567e1dfa7SJohn Baldwin vge_start_locked(ifp); 167667e1dfa7SJohn Baldwin 167767e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 1678a07bd003SBill Paul 1679a07bd003SBill Paul return; 1680a07bd003SBill Paul } 1681a07bd003SBill Paul 1682a07bd003SBill Paul static int 1683a07bd003SBill Paul vge_encap(sc, m_head, idx) 1684a07bd003SBill Paul struct vge_softc *sc; 1685a07bd003SBill Paul struct mbuf *m_head; 1686a07bd003SBill Paul int idx; 1687a07bd003SBill Paul { 1688a07bd003SBill Paul struct mbuf *m_new = NULL; 1689a07bd003SBill Paul struct vge_dmaload_arg arg; 1690a07bd003SBill Paul bus_dmamap_t map; 1691a07bd003SBill Paul int error; 1692a07bd003SBill Paul 1693a07bd003SBill Paul if (sc->vge_ldata.vge_tx_free <= 2) 1694a07bd003SBill Paul return (EFBIG); 1695a07bd003SBill Paul 1696a07bd003SBill Paul arg.vge_flags = 0; 1697a07bd003SBill Paul 1698a07bd003SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_IP) 1699a07bd003SBill Paul arg.vge_flags |= VGE_TDCTL_IPCSUM; 1700a07bd003SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_TCP) 1701a07bd003SBill Paul arg.vge_flags |= VGE_TDCTL_TCPCSUM; 1702a07bd003SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_UDP) 1703a07bd003SBill Paul arg.vge_flags |= VGE_TDCTL_UDPCSUM; 1704a07bd003SBill Paul 1705a07bd003SBill Paul arg.sc = sc; 1706a07bd003SBill Paul arg.vge_idx = idx; 1707a07bd003SBill Paul arg.vge_m0 = m_head; 1708a07bd003SBill Paul arg.vge_maxsegs = VGE_TX_FRAGS; 1709a07bd003SBill Paul 1710a07bd003SBill Paul map = sc->vge_ldata.vge_tx_dmamap[idx]; 1711a07bd003SBill Paul error = bus_dmamap_load_mbuf(sc->vge_ldata.vge_mtag, map, 1712a07bd003SBill Paul m_head, vge_dma_map_tx_desc, &arg, BUS_DMA_NOWAIT); 1713a07bd003SBill Paul 1714a07bd003SBill Paul if (error && error != EFBIG) { 1715f1b21184SJohn Baldwin if_printf(sc->vge_ifp, "can't map mbuf (error %d)\n", error); 1716a07bd003SBill Paul return (ENOBUFS); 1717a07bd003SBill Paul } 1718a07bd003SBill Paul 1719a07bd003SBill Paul /* Too many segments to map, coalesce into a single mbuf */ 1720a07bd003SBill Paul 1721a07bd003SBill Paul if (error || arg.vge_maxsegs == 0) { 1722a07bd003SBill Paul m_new = m_defrag(m_head, M_DONTWAIT); 1723a07bd003SBill Paul if (m_new == NULL) 1724a07bd003SBill Paul return (1); 1725a07bd003SBill Paul else 1726a07bd003SBill Paul m_head = m_new; 1727a07bd003SBill Paul 1728a07bd003SBill Paul arg.sc = sc; 1729a07bd003SBill Paul arg.vge_m0 = m_head; 1730a07bd003SBill Paul arg.vge_idx = idx; 1731a07bd003SBill Paul arg.vge_maxsegs = 1; 1732a07bd003SBill Paul 1733a07bd003SBill Paul error = bus_dmamap_load_mbuf(sc->vge_ldata.vge_mtag, map, 1734a07bd003SBill Paul m_head, vge_dma_map_tx_desc, &arg, BUS_DMA_NOWAIT); 1735a07bd003SBill Paul if (error) { 1736f1b21184SJohn Baldwin if_printf(sc->vge_ifp, "can't map mbuf (error %d)\n", 1737f1b21184SJohn Baldwin error); 1738a07bd003SBill Paul return (EFBIG); 1739a07bd003SBill Paul } 1740a07bd003SBill Paul } 1741a07bd003SBill Paul 1742a07bd003SBill Paul sc->vge_ldata.vge_tx_mbuf[idx] = m_head; 1743a07bd003SBill Paul sc->vge_ldata.vge_tx_free--; 1744a07bd003SBill Paul 1745a07bd003SBill Paul /* 1746a07bd003SBill Paul * Set up hardware VLAN tagging. 1747a07bd003SBill Paul */ 1748a07bd003SBill Paul 174978ba57b9SAndre Oppermann if (m_head->m_flags & M_VLANTAG) 1750a07bd003SBill Paul sc->vge_ldata.vge_tx_list[idx].vge_ctl |= 175103eab9f7SRuslan Ermilov htole32(m_head->m_pkthdr.ether_vtag | VGE_TDCTL_VTAG); 1752a07bd003SBill Paul 1753a07bd003SBill Paul sc->vge_ldata.vge_tx_list[idx].vge_sts |= htole32(VGE_TDSTS_OWN); 1754a07bd003SBill Paul 1755a07bd003SBill Paul return (0); 1756a07bd003SBill Paul } 1757a07bd003SBill Paul 1758a07bd003SBill Paul /* 1759a07bd003SBill Paul * Main transmit routine. 1760a07bd003SBill Paul */ 1761a07bd003SBill Paul 1762a07bd003SBill Paul static void 1763a07bd003SBill Paul vge_start(ifp) 1764a07bd003SBill Paul struct ifnet *ifp; 1765a07bd003SBill Paul { 1766a07bd003SBill Paul struct vge_softc *sc; 176767e1dfa7SJohn Baldwin 176867e1dfa7SJohn Baldwin sc = ifp->if_softc; 176967e1dfa7SJohn Baldwin VGE_LOCK(sc); 177067e1dfa7SJohn Baldwin vge_start_locked(ifp); 177167e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 177267e1dfa7SJohn Baldwin } 177367e1dfa7SJohn Baldwin 177467e1dfa7SJohn Baldwin static void 177567e1dfa7SJohn Baldwin vge_start_locked(ifp) 177667e1dfa7SJohn Baldwin struct ifnet *ifp; 177767e1dfa7SJohn Baldwin { 177867e1dfa7SJohn Baldwin struct vge_softc *sc; 1779a07bd003SBill Paul struct mbuf *m_head = NULL; 1780a07bd003SBill Paul int idx, pidx = 0; 1781a07bd003SBill Paul 1782a07bd003SBill Paul sc = ifp->if_softc; 178367e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 1784a07bd003SBill Paul 178567e1dfa7SJohn Baldwin if (!sc->vge_link || ifp->if_drv_flags & IFF_DRV_OACTIVE) 1786a07bd003SBill Paul return; 1787a07bd003SBill Paul 178867e1dfa7SJohn Baldwin if (IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1789a07bd003SBill Paul return; 1790a07bd003SBill Paul 1791a07bd003SBill Paul idx = sc->vge_ldata.vge_tx_prodidx; 1792a07bd003SBill Paul 1793a07bd003SBill Paul pidx = idx - 1; 1794a07bd003SBill Paul if (pidx < 0) 1795a07bd003SBill Paul pidx = VGE_TX_DESC_CNT - 1; 1796a07bd003SBill Paul 1797a07bd003SBill Paul 1798a07bd003SBill Paul while (sc->vge_ldata.vge_tx_mbuf[idx] == NULL) { 1799a07bd003SBill Paul IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1800a07bd003SBill Paul if (m_head == NULL) 1801a07bd003SBill Paul break; 1802a07bd003SBill Paul 1803a07bd003SBill Paul if (vge_encap(sc, m_head, idx)) { 1804a07bd003SBill Paul IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 180513f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1806a07bd003SBill Paul break; 1807a07bd003SBill Paul } 1808a07bd003SBill Paul 1809a07bd003SBill Paul sc->vge_ldata.vge_tx_list[pidx].vge_frag[0].vge_buflen |= 1810a07bd003SBill Paul htole16(VGE_TXDESC_Q); 1811a07bd003SBill Paul 1812a07bd003SBill Paul pidx = idx; 1813a07bd003SBill Paul VGE_TX_DESC_INC(idx); 1814a07bd003SBill Paul 1815a07bd003SBill Paul /* 1816a07bd003SBill Paul * If there's a BPF listener, bounce a copy of this frame 1817a07bd003SBill Paul * to him. 1818a07bd003SBill Paul */ 181959a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 1820a07bd003SBill Paul } 1821a07bd003SBill Paul 182267e1dfa7SJohn Baldwin if (idx == sc->vge_ldata.vge_tx_prodidx) 1823a07bd003SBill Paul return; 1824a07bd003SBill Paul 1825a07bd003SBill Paul /* Flush the TX descriptors */ 1826a07bd003SBill Paul 1827a07bd003SBill Paul bus_dmamap_sync(sc->vge_ldata.vge_tx_list_tag, 1828a07bd003SBill Paul sc->vge_ldata.vge_tx_list_map, 1829a07bd003SBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1830a07bd003SBill Paul 1831a07bd003SBill Paul /* Issue a transmit command. */ 1832a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0); 1833a07bd003SBill Paul 1834a07bd003SBill Paul sc->vge_ldata.vge_tx_prodidx = idx; 1835a07bd003SBill Paul 1836a07bd003SBill Paul /* 1837a07bd003SBill Paul * Use the countdown timer for interrupt moderation. 1838a07bd003SBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 1839a07bd003SBill Paul * countdown timer, which will begin counting until it hits 1840a07bd003SBill Paul * the value in the SSTIMER register, and then trigger an 1841a07bd003SBill Paul * interrupt. Each time we set the TIMER0_ENABLE bit, the 1842a07bd003SBill Paul * the timer count is reloaded. Only when the transmitter 1843a07bd003SBill Paul * is idle will the timer hit 0 and an interrupt fire. 1844a07bd003SBill Paul */ 1845a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE); 1846a07bd003SBill Paul 1847a07bd003SBill Paul /* 1848a07bd003SBill Paul * Set a timeout in case the chip goes out to lunch. 1849a07bd003SBill Paul */ 185067e1dfa7SJohn Baldwin sc->vge_timer = 5; 1851a07bd003SBill Paul 1852a07bd003SBill Paul return; 1853a07bd003SBill Paul } 1854a07bd003SBill Paul 1855a07bd003SBill Paul static void 1856a07bd003SBill Paul vge_init(xsc) 1857a07bd003SBill Paul void *xsc; 1858a07bd003SBill Paul { 1859a07bd003SBill Paul struct vge_softc *sc = xsc; 186067e1dfa7SJohn Baldwin 186167e1dfa7SJohn Baldwin VGE_LOCK(sc); 186267e1dfa7SJohn Baldwin vge_init_locked(sc); 186367e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 186467e1dfa7SJohn Baldwin } 186567e1dfa7SJohn Baldwin 186667e1dfa7SJohn Baldwin static void 186767e1dfa7SJohn Baldwin vge_init_locked(struct vge_softc *sc) 186867e1dfa7SJohn Baldwin { 1869fc74a9f9SBrooks Davis struct ifnet *ifp = sc->vge_ifp; 1870a07bd003SBill Paul struct mii_data *mii; 1871a07bd003SBill Paul int i; 1872a07bd003SBill Paul 187367e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 1874a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 1875a07bd003SBill Paul 1876a07bd003SBill Paul /* 1877a07bd003SBill Paul * Cancel pending I/O and free all RX/TX buffers. 1878a07bd003SBill Paul */ 1879a07bd003SBill Paul vge_stop(sc); 1880a07bd003SBill Paul vge_reset(sc); 1881a07bd003SBill Paul 1882a07bd003SBill Paul /* 1883a07bd003SBill Paul * Initialize the RX and TX descriptors and mbufs. 1884a07bd003SBill Paul */ 1885a07bd003SBill Paul 1886a07bd003SBill Paul vge_rx_list_init(sc); 1887a07bd003SBill Paul vge_tx_list_init(sc); 1888a07bd003SBill Paul 1889a07bd003SBill Paul /* Set our station address */ 1890a07bd003SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 18914a0d6638SRuslan Ermilov CSR_WRITE_1(sc, VGE_PAR0 + i, IF_LLADDR(sc->vge_ifp)[i]); 1892a07bd003SBill Paul 1893a07bd003SBill Paul /* 1894a07bd003SBill Paul * Set receive FIFO threshold. Also allow transmission and 1895a07bd003SBill Paul * reception of VLAN tagged frames. 1896a07bd003SBill Paul */ 1897a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT); 1898a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES|VGE_VTAG_OPT2); 1899a07bd003SBill Paul 1900a07bd003SBill Paul /* Set DMA burst length */ 1901a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN); 1902a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128); 1903a07bd003SBill Paul 1904a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK); 1905a07bd003SBill Paul 1906a07bd003SBill Paul /* Set collision backoff algorithm */ 1907a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM| 1908a07bd003SBill Paul VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT); 1909a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET); 1910a07bd003SBill Paul 1911a07bd003SBill Paul /* Disable LPSEL field in priority resolution */ 1912a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS); 1913a07bd003SBill Paul 1914a07bd003SBill Paul /* 1915a07bd003SBill Paul * Load the addresses of the DMA queues into the chip. 1916a07bd003SBill Paul * Note that we only use one transmit queue. 1917a07bd003SBill Paul */ 1918a07bd003SBill Paul 1919a07bd003SBill Paul CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0, 1920a07bd003SBill Paul VGE_ADDR_LO(sc->vge_ldata.vge_tx_list_addr)); 1921a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1); 1922a07bd003SBill Paul 1923a07bd003SBill Paul CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 1924a07bd003SBill Paul VGE_ADDR_LO(sc->vge_ldata.vge_rx_list_addr)); 1925a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1); 1926a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT); 1927a07bd003SBill Paul 1928a07bd003SBill Paul /* Enable and wake up the RX descriptor queue */ 1929a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1930a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1931a07bd003SBill Paul 1932a07bd003SBill Paul /* Enable the TX descriptor queue */ 1933a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0); 1934a07bd003SBill Paul 1935a07bd003SBill Paul /* Set up the receive filter -- allow large frames for VLANs. */ 1936a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXCTL, VGE_RXCTL_RX_UCAST|VGE_RXCTL_RX_GIANT); 1937a07bd003SBill Paul 1938a07bd003SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 1939a07bd003SBill Paul if (ifp->if_flags & IFF_PROMISC) { 1940a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_PROMISC); 1941a07bd003SBill Paul } 1942a07bd003SBill Paul 1943a07bd003SBill Paul /* Set capture broadcast bit to capture broadcast frames. */ 1944a07bd003SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1945a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_BCAST); 1946a07bd003SBill Paul } 1947a07bd003SBill Paul 1948a07bd003SBill Paul /* Set multicast bit to capture multicast frames. */ 1949a07bd003SBill Paul if (ifp->if_flags & IFF_MULTICAST) { 1950a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_MCAST); 1951a07bd003SBill Paul } 1952a07bd003SBill Paul 1953a07bd003SBill Paul /* Init the cam filter. */ 1954a07bd003SBill Paul vge_cam_clear(sc); 1955a07bd003SBill Paul 1956a07bd003SBill Paul /* Init the multicast filter. */ 1957a07bd003SBill Paul vge_setmulti(sc); 1958a07bd003SBill Paul 1959a07bd003SBill Paul /* Enable flow control */ 1960a07bd003SBill Paul 1961a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS2, 0x8B); 1962a07bd003SBill Paul 1963a07bd003SBill Paul /* Enable jumbo frame reception (if desired) */ 1964a07bd003SBill Paul 1965a07bd003SBill Paul /* Start the MAC. */ 1966a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP); 1967a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL); 1968a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS0, 1969a07bd003SBill Paul VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START); 1970a07bd003SBill Paul 1971a07bd003SBill Paul /* 1972a07bd003SBill Paul * Configure one-shot timer for microsecond 19738170b243SPyun YongHyeon * resolution and load it for 500 usecs. 1974a07bd003SBill Paul */ 1975a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_TIMER0_RES); 1976a07bd003SBill Paul CSR_WRITE_2(sc, VGE_SSTIMER, 400); 1977a07bd003SBill Paul 1978a07bd003SBill Paul /* 1979a07bd003SBill Paul * Configure interrupt moderation for receive. Enable 1980a07bd003SBill Paul * the holdoff counter and load it, and set the RX 1981a07bd003SBill Paul * suppression count to the number of descriptors we 1982a07bd003SBill Paul * want to allow before triggering an interrupt. 1983a07bd003SBill Paul * The holdoff timer is in units of 20 usecs. 1984a07bd003SBill Paul */ 1985a07bd003SBill Paul 1986a07bd003SBill Paul #ifdef notyet 1987a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_TXINTSUP_DISABLE); 1988a07bd003SBill Paul /* Select the interrupt holdoff timer page. */ 1989a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 1990a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF); 1991a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTHOLDOFF, 10); /* ~200 usecs */ 1992a07bd003SBill Paul 1993a07bd003SBill Paul /* Enable use of the holdoff timer. */ 1994a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF); 1995a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_SC_RELOAD); 1996a07bd003SBill Paul 1997a07bd003SBill Paul /* Select the RX suppression threshold page. */ 1998a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 1999a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR); 2000a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXSUPPTHR, 64); /* interrupt after 64 packets */ 2001a07bd003SBill Paul 2002a07bd003SBill Paul /* Restore the page select bits. */ 2003a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2004a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 2005a07bd003SBill Paul #endif 2006a07bd003SBill Paul 2007a07bd003SBill Paul #ifdef DEVICE_POLLING 2008a07bd003SBill Paul /* 2009a07bd003SBill Paul * Disable interrupts if we are polling. 2010a07bd003SBill Paul */ 201140929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 2012a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, 0); 2013a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 2014a07bd003SBill Paul } else /* otherwise ... */ 201540929967SGleb Smirnoff #endif 2016a07bd003SBill Paul { 2017a07bd003SBill Paul /* 2018a07bd003SBill Paul * Enable interrupts. 2019a07bd003SBill Paul */ 2020a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS); 2021a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0); 2022a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 2023a07bd003SBill Paul } 2024a07bd003SBill Paul 2025a07bd003SBill Paul mii_mediachg(mii); 2026a07bd003SBill Paul 202713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 202813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 202967e1dfa7SJohn Baldwin callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc); 2030a07bd003SBill Paul 2031a07bd003SBill Paul sc->vge_if_flags = 0; 2032a07bd003SBill Paul sc->vge_link = 0; 2033a07bd003SBill Paul 2034a07bd003SBill Paul return; 2035a07bd003SBill Paul } 2036a07bd003SBill Paul 2037a07bd003SBill Paul /* 2038a07bd003SBill Paul * Set media options. 2039a07bd003SBill Paul */ 2040a07bd003SBill Paul static int 2041a07bd003SBill Paul vge_ifmedia_upd(ifp) 2042a07bd003SBill Paul struct ifnet *ifp; 2043a07bd003SBill Paul { 2044a07bd003SBill Paul struct vge_softc *sc; 2045a07bd003SBill Paul struct mii_data *mii; 2046a07bd003SBill Paul 2047a07bd003SBill Paul sc = ifp->if_softc; 2048592777f6SMichael Reifenberger VGE_LOCK(sc); 2049a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2050a07bd003SBill Paul mii_mediachg(mii); 2051592777f6SMichael Reifenberger VGE_UNLOCK(sc); 2052a07bd003SBill Paul 2053a07bd003SBill Paul return (0); 2054a07bd003SBill Paul } 2055a07bd003SBill Paul 2056a07bd003SBill Paul /* 2057a07bd003SBill Paul * Report current media status. 2058a07bd003SBill Paul */ 2059a07bd003SBill Paul static void 2060a07bd003SBill Paul vge_ifmedia_sts(ifp, ifmr) 2061a07bd003SBill Paul struct ifnet *ifp; 2062a07bd003SBill Paul struct ifmediareq *ifmr; 2063a07bd003SBill Paul { 2064a07bd003SBill Paul struct vge_softc *sc; 2065a07bd003SBill Paul struct mii_data *mii; 2066a07bd003SBill Paul 2067a07bd003SBill Paul sc = ifp->if_softc; 2068a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2069a07bd003SBill Paul 207067e1dfa7SJohn Baldwin VGE_LOCK(sc); 2071a07bd003SBill Paul mii_pollstat(mii); 207267e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2073a07bd003SBill Paul ifmr->ifm_active = mii->mii_media_active; 2074a07bd003SBill Paul ifmr->ifm_status = mii->mii_media_status; 2075a07bd003SBill Paul 2076a07bd003SBill Paul return; 2077a07bd003SBill Paul } 2078a07bd003SBill Paul 2079a07bd003SBill Paul static void 2080a07bd003SBill Paul vge_miibus_statchg(dev) 2081a07bd003SBill Paul device_t dev; 2082a07bd003SBill Paul { 2083a07bd003SBill Paul struct vge_softc *sc; 2084a07bd003SBill Paul struct mii_data *mii; 2085a07bd003SBill Paul struct ifmedia_entry *ife; 2086a07bd003SBill Paul 2087a07bd003SBill Paul sc = device_get_softc(dev); 2088a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2089a07bd003SBill Paul ife = mii->mii_media.ifm_cur; 2090a07bd003SBill Paul 2091a07bd003SBill Paul /* 2092a07bd003SBill Paul * If the user manually selects a media mode, we need to turn 2093a07bd003SBill Paul * on the forced MAC mode bit in the DIAGCTL register. If the 2094a07bd003SBill Paul * user happens to choose a full duplex mode, we also need to 2095a07bd003SBill Paul * set the 'force full duplex' bit. This applies only to 2096a07bd003SBill Paul * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC 2097a07bd003SBill Paul * mode is disabled, and in 1000baseT mode, full duplex is 2098a07bd003SBill Paul * always implied, so we turn on the forced mode bit but leave 2099a07bd003SBill Paul * the FDX bit cleared. 2100a07bd003SBill Paul */ 2101a07bd003SBill Paul 2102a07bd003SBill Paul switch (IFM_SUBTYPE(ife->ifm_media)) { 2103a07bd003SBill Paul case IFM_AUTO: 2104a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2105a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2106a07bd003SBill Paul break; 2107a07bd003SBill Paul case IFM_1000_T: 2108a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2109a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2110a07bd003SBill Paul break; 2111a07bd003SBill Paul case IFM_100_TX: 2112a07bd003SBill Paul case IFM_10_T: 2113a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2114a07bd003SBill Paul if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) { 2115a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2116a07bd003SBill Paul } else { 2117a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2118a07bd003SBill Paul } 2119a07bd003SBill Paul break; 2120a07bd003SBill Paul default: 2121a07bd003SBill Paul device_printf(dev, "unknown media type: %x\n", 2122a07bd003SBill Paul IFM_SUBTYPE(ife->ifm_media)); 2123a07bd003SBill Paul break; 2124a07bd003SBill Paul } 2125a07bd003SBill Paul 2126a07bd003SBill Paul return; 2127a07bd003SBill Paul } 2128a07bd003SBill Paul 2129a07bd003SBill Paul static int 2130a07bd003SBill Paul vge_ioctl(ifp, command, data) 2131a07bd003SBill Paul struct ifnet *ifp; 2132a07bd003SBill Paul u_long command; 2133a07bd003SBill Paul caddr_t data; 2134a07bd003SBill Paul { 2135a07bd003SBill Paul struct vge_softc *sc = ifp->if_softc; 2136a07bd003SBill Paul struct ifreq *ifr = (struct ifreq *) data; 2137a07bd003SBill Paul struct mii_data *mii; 2138a07bd003SBill Paul int error = 0; 2139a07bd003SBill Paul 2140a07bd003SBill Paul switch (command) { 2141a07bd003SBill Paul case SIOCSIFMTU: 2142a07bd003SBill Paul if (ifr->ifr_mtu > VGE_JUMBO_MTU) 2143a07bd003SBill Paul error = EINVAL; 2144a07bd003SBill Paul ifp->if_mtu = ifr->ifr_mtu; 2145a07bd003SBill Paul break; 2146a07bd003SBill Paul case SIOCSIFFLAGS: 214767e1dfa7SJohn Baldwin VGE_LOCK(sc); 2148a07bd003SBill Paul if (ifp->if_flags & IFF_UP) { 214913f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 2150a07bd003SBill Paul ifp->if_flags & IFF_PROMISC && 2151a07bd003SBill Paul !(sc->vge_if_flags & IFF_PROMISC)) { 2152a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, 2153a07bd003SBill Paul VGE_RXCTL_RX_PROMISC); 2154a07bd003SBill Paul vge_setmulti(sc); 215513f4c340SRobert Watson } else if (ifp->if_drv_flags & IFF_DRV_RUNNING && 2156a07bd003SBill Paul !(ifp->if_flags & IFF_PROMISC) && 2157a07bd003SBill Paul sc->vge_if_flags & IFF_PROMISC) { 2158a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_RXCTL, 2159a07bd003SBill Paul VGE_RXCTL_RX_PROMISC); 2160a07bd003SBill Paul vge_setmulti(sc); 2161a07bd003SBill Paul } else 216267e1dfa7SJohn Baldwin vge_init_locked(sc); 2163a07bd003SBill Paul } else { 216413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2165a07bd003SBill Paul vge_stop(sc); 2166a07bd003SBill Paul } 2167a07bd003SBill Paul sc->vge_if_flags = ifp->if_flags; 216867e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2169a07bd003SBill Paul break; 2170a07bd003SBill Paul case SIOCADDMULTI: 2171a07bd003SBill Paul case SIOCDELMULTI: 217267e1dfa7SJohn Baldwin VGE_LOCK(sc); 2173a07bd003SBill Paul vge_setmulti(sc); 217467e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2175a07bd003SBill Paul break; 2176a07bd003SBill Paul case SIOCGIFMEDIA: 2177a07bd003SBill Paul case SIOCSIFMEDIA: 2178a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2179a07bd003SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2180a07bd003SBill Paul break; 2181a07bd003SBill Paul case SIOCSIFCAP: 218240929967SGleb Smirnoff { 218340929967SGleb Smirnoff int mask = ifr->ifr_reqcap ^ ifp->if_capenable; 218440929967SGleb Smirnoff #ifdef DEVICE_POLLING 218540929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 218640929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 218740929967SGleb Smirnoff error = ether_poll_register(vge_poll, ifp); 218840929967SGleb Smirnoff if (error) 218940929967SGleb Smirnoff return(error); 219040929967SGleb Smirnoff VGE_LOCK(sc); 219140929967SGleb Smirnoff /* Disable interrupts */ 219240929967SGleb Smirnoff CSR_WRITE_4(sc, VGE_IMR, 0); 219340929967SGleb Smirnoff CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 219440929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 219540929967SGleb Smirnoff VGE_UNLOCK(sc); 219640929967SGleb Smirnoff } else { 219740929967SGleb Smirnoff error = ether_poll_deregister(ifp); 219840929967SGleb Smirnoff /* Enable interrupts. */ 219940929967SGleb Smirnoff VGE_LOCK(sc); 220040929967SGleb Smirnoff CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS); 220140929967SGleb Smirnoff CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF); 220240929967SGleb Smirnoff CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 220340929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 220440929967SGleb Smirnoff VGE_UNLOCK(sc); 220540929967SGleb Smirnoff } 220640929967SGleb Smirnoff } 220740929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 220867e1dfa7SJohn Baldwin VGE_LOCK(sc); 220920f9ef43SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 221020f9ef43SPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 221120f9ef43SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 221220f9ef43SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 221320f9ef43SPyun YongHyeon ifp->if_hwassist |= VGE_CSUM_FEATURES; 2214a07bd003SBill Paul else 221520f9ef43SPyun YongHyeon ifp->if_hwassist &= ~VGE_CSUM_FEATURES; 221640929967SGleb Smirnoff } 221720f9ef43SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 221820f9ef43SPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 221920f9ef43SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 222067e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 222140929967SGleb Smirnoff } 2222a07bd003SBill Paul break; 2223a07bd003SBill Paul default: 2224a07bd003SBill Paul error = ether_ioctl(ifp, command, data); 2225a07bd003SBill Paul break; 2226a07bd003SBill Paul } 2227a07bd003SBill Paul 2228a07bd003SBill Paul return (error); 2229a07bd003SBill Paul } 2230a07bd003SBill Paul 2231a07bd003SBill Paul static void 223267e1dfa7SJohn Baldwin vge_watchdog(void *arg) 2233a07bd003SBill Paul { 2234a07bd003SBill Paul struct vge_softc *sc; 223567e1dfa7SJohn Baldwin struct ifnet *ifp; 2236a07bd003SBill Paul 223767e1dfa7SJohn Baldwin sc = arg; 223867e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 223967e1dfa7SJohn Baldwin callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc); 224067e1dfa7SJohn Baldwin if (sc->vge_timer == 0 || --sc->vge_timer > 0) 224167e1dfa7SJohn Baldwin return; 224267e1dfa7SJohn Baldwin 224367e1dfa7SJohn Baldwin ifp = sc->vge_ifp; 2244f1b21184SJohn Baldwin if_printf(ifp, "watchdog timeout\n"); 2245a07bd003SBill Paul ifp->if_oerrors++; 2246a07bd003SBill Paul 2247a07bd003SBill Paul vge_txeof(sc); 2248a07bd003SBill Paul vge_rxeof(sc); 2249a07bd003SBill Paul 225067e1dfa7SJohn Baldwin vge_init_locked(sc); 2251a07bd003SBill Paul 2252a07bd003SBill Paul return; 2253a07bd003SBill Paul } 2254a07bd003SBill Paul 2255a07bd003SBill Paul /* 2256a07bd003SBill Paul * Stop the adapter and free any mbufs allocated to the 2257a07bd003SBill Paul * RX and TX lists. 2258a07bd003SBill Paul */ 2259a07bd003SBill Paul static void 2260a07bd003SBill Paul vge_stop(sc) 2261a07bd003SBill Paul struct vge_softc *sc; 2262a07bd003SBill Paul { 2263b534dcd5SPyun YongHyeon int i; 2264a07bd003SBill Paul struct ifnet *ifp; 2265a07bd003SBill Paul 226667e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 2267fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 226867e1dfa7SJohn Baldwin sc->vge_timer = 0; 226967e1dfa7SJohn Baldwin callout_stop(&sc->vge_watchdog); 2270a07bd003SBill Paul 227113f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2272a07bd003SBill Paul 2273a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 2274a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP); 2275a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF); 2276a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF); 2277a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF); 2278a07bd003SBill Paul CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0); 2279a07bd003SBill Paul 2280a07bd003SBill Paul if (sc->vge_head != NULL) { 2281a07bd003SBill Paul m_freem(sc->vge_head); 2282a07bd003SBill Paul sc->vge_head = sc->vge_tail = NULL; 2283a07bd003SBill Paul } 2284a07bd003SBill Paul 2285a07bd003SBill Paul /* Free the TX list buffers. */ 2286a07bd003SBill Paul 2287a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) { 2288a07bd003SBill Paul if (sc->vge_ldata.vge_tx_mbuf[i] != NULL) { 2289a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 2290a07bd003SBill Paul sc->vge_ldata.vge_tx_dmamap[i]); 2291a07bd003SBill Paul m_freem(sc->vge_ldata.vge_tx_mbuf[i]); 2292a07bd003SBill Paul sc->vge_ldata.vge_tx_mbuf[i] = NULL; 2293a07bd003SBill Paul } 2294a07bd003SBill Paul } 2295a07bd003SBill Paul 2296a07bd003SBill Paul /* Free the RX list buffers. */ 2297a07bd003SBill Paul 2298a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 2299a07bd003SBill Paul if (sc->vge_ldata.vge_rx_mbuf[i] != NULL) { 2300a07bd003SBill Paul bus_dmamap_unload(sc->vge_ldata.vge_mtag, 2301a07bd003SBill Paul sc->vge_ldata.vge_rx_dmamap[i]); 2302a07bd003SBill Paul m_freem(sc->vge_ldata.vge_rx_mbuf[i]); 2303a07bd003SBill Paul sc->vge_ldata.vge_rx_mbuf[i] = NULL; 2304a07bd003SBill Paul } 2305a07bd003SBill Paul } 2306a07bd003SBill Paul 2307a07bd003SBill Paul return; 2308a07bd003SBill Paul } 2309a07bd003SBill Paul 2310a07bd003SBill Paul /* 2311a07bd003SBill Paul * Device suspend routine. Stop the interface and save some PCI 2312a07bd003SBill Paul * settings in case the BIOS doesn't restore them properly on 2313a07bd003SBill Paul * resume. 2314a07bd003SBill Paul */ 2315a07bd003SBill Paul static int 2316a07bd003SBill Paul vge_suspend(dev) 2317a07bd003SBill Paul device_t dev; 2318a07bd003SBill Paul { 2319a07bd003SBill Paul struct vge_softc *sc; 2320a07bd003SBill Paul 2321a07bd003SBill Paul sc = device_get_softc(dev); 2322a07bd003SBill Paul 232367e1dfa7SJohn Baldwin VGE_LOCK(sc); 2324a07bd003SBill Paul vge_stop(sc); 2325a07bd003SBill Paul 2326a07bd003SBill Paul sc->suspended = 1; 232767e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2328a07bd003SBill Paul 2329a07bd003SBill Paul return (0); 2330a07bd003SBill Paul } 2331a07bd003SBill Paul 2332a07bd003SBill Paul /* 2333a07bd003SBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2334a07bd003SBill Paul * doesn't, re-enable busmastering, and restart the interface if 2335a07bd003SBill Paul * appropriate. 2336a07bd003SBill Paul */ 2337a07bd003SBill Paul static int 2338a07bd003SBill Paul vge_resume(dev) 2339a07bd003SBill Paul device_t dev; 2340a07bd003SBill Paul { 2341a07bd003SBill Paul struct vge_softc *sc; 2342a07bd003SBill Paul struct ifnet *ifp; 2343a07bd003SBill Paul 2344a07bd003SBill Paul sc = device_get_softc(dev); 2345fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 2346a07bd003SBill Paul 2347a07bd003SBill Paul /* reenable busmastering */ 2348a07bd003SBill Paul pci_enable_busmaster(dev); 2349a07bd003SBill Paul pci_enable_io(dev, SYS_RES_MEMORY); 2350a07bd003SBill Paul 2351a07bd003SBill Paul /* reinitialize interface if necessary */ 235267e1dfa7SJohn Baldwin VGE_LOCK(sc); 2353a07bd003SBill Paul if (ifp->if_flags & IFF_UP) 235467e1dfa7SJohn Baldwin vge_init_locked(sc); 2355a07bd003SBill Paul 2356a07bd003SBill Paul sc->suspended = 0; 235767e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2358a07bd003SBill Paul 2359a07bd003SBill Paul return (0); 2360a07bd003SBill Paul } 2361a07bd003SBill Paul 2362a07bd003SBill Paul /* 2363a07bd003SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2364a07bd003SBill Paul * get confused by errant DMAs when rebooting. 2365a07bd003SBill Paul */ 23666a087a87SPyun YongHyeon static int 2367a07bd003SBill Paul vge_shutdown(dev) 2368a07bd003SBill Paul device_t dev; 2369a07bd003SBill Paul { 2370a07bd003SBill Paul struct vge_softc *sc; 2371a07bd003SBill Paul 2372a07bd003SBill Paul sc = device_get_softc(dev); 2373a07bd003SBill Paul 237467e1dfa7SJohn Baldwin VGE_LOCK(sc); 2375a07bd003SBill Paul vge_stop(sc); 237667e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 23776a087a87SPyun YongHyeon 23786a087a87SPyun YongHyeon return (0); 2379a07bd003SBill Paul } 2380