1098ca2bdSWarner Losh /*- 2a07bd003SBill Paul * Copyright (c) 2004 3a07bd003SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a07bd003SBill Paul * 5a07bd003SBill Paul * Redistribution and use in source and binary forms, with or without 6a07bd003SBill Paul * modification, are permitted provided that the following conditions 7a07bd003SBill Paul * are met: 8a07bd003SBill Paul * 1. Redistributions of source code must retain the above copyright 9a07bd003SBill Paul * notice, this list of conditions and the following disclaimer. 10a07bd003SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a07bd003SBill Paul * notice, this list of conditions and the following disclaimer in the 12a07bd003SBill Paul * documentation and/or other materials provided with the distribution. 13a07bd003SBill Paul * 3. All advertising materials mentioning features or use of this software 14a07bd003SBill Paul * must display the following acknowledgement: 15a07bd003SBill Paul * This product includes software developed by Bill Paul. 16a07bd003SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a07bd003SBill Paul * may be used to endorse or promote products derived from this software 18a07bd003SBill Paul * without specific prior written permission. 19a07bd003SBill Paul * 20a07bd003SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a07bd003SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a07bd003SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a07bd003SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a07bd003SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a07bd003SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a07bd003SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a07bd003SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a07bd003SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a07bd003SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a07bd003SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a07bd003SBill Paul */ 32a07bd003SBill Paul 33a07bd003SBill Paul #include <sys/cdefs.h> 34a07bd003SBill Paul __FBSDID("$FreeBSD$"); 35a07bd003SBill Paul 36a07bd003SBill Paul /* 37a07bd003SBill Paul * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver. 38a07bd003SBill Paul * 39a07bd003SBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a07bd003SBill Paul * Senior Networking Software Engineer 41a07bd003SBill Paul * Wind River Systems 42a07bd003SBill Paul */ 43a07bd003SBill Paul 44a07bd003SBill Paul /* 45a07bd003SBill Paul * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that 46a07bd003SBill Paul * combines a tri-speed ethernet MAC and PHY, with the following 47a07bd003SBill Paul * features: 48a07bd003SBill Paul * 49a07bd003SBill Paul * o Jumbo frame support up to 16K 50a07bd003SBill Paul * o Transmit and receive flow control 51a07bd003SBill Paul * o IPv4 checksum offload 52a07bd003SBill Paul * o VLAN tag insertion and stripping 53a07bd003SBill Paul * o TCP large send 54a07bd003SBill Paul * o 64-bit multicast hash table filter 55a07bd003SBill Paul * o 64 entry CAM filter 56a07bd003SBill Paul * o 16K RX FIFO and 48K TX FIFO memory 57a07bd003SBill Paul * o Interrupt moderation 58a07bd003SBill Paul * 59a07bd003SBill Paul * The VT6122 supports up to four transmit DMA queues. The descriptors 60a07bd003SBill Paul * in the transmit ring can address up to 7 data fragments; frames which 61a07bd003SBill Paul * span more than 7 data buffers must be coalesced, but in general the 62a07bd003SBill Paul * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments 63a07bd003SBill Paul * long. The receive descriptors address only a single buffer. 64a07bd003SBill Paul * 65a07bd003SBill Paul * There are two peculiar design issues with the VT6122. One is that 66a07bd003SBill Paul * receive data buffers must be aligned on a 32-bit boundary. This is 67a07bd003SBill Paul * not a problem where the VT6122 is used as a LOM device in x86-based 68a07bd003SBill Paul * systems, but on architectures that generate unaligned access traps, we 69a07bd003SBill Paul * have to do some copying. 70a07bd003SBill Paul * 71a07bd003SBill Paul * The other issue has to do with the way 64-bit addresses are handled. 72a07bd003SBill Paul * The DMA descriptors only allow you to specify 48 bits of addressing 73a07bd003SBill Paul * information. The remaining 16 bits are specified using one of the 74a07bd003SBill Paul * I/O registers. If you only have a 32-bit system, then this isn't 75a07bd003SBill Paul * an issue, but if you have a 64-bit system and more than 4GB of 76a07bd003SBill Paul * memory, you must have to make sure your network data buffers reside 77a07bd003SBill Paul * in the same 48-bit 'segment.' 78a07bd003SBill Paul * 79a07bd003SBill Paul * Special thanks to Ryan Fu at VIA Networking for providing documentation 80a07bd003SBill Paul * and sample NICs for testing. 81a07bd003SBill Paul */ 82a07bd003SBill Paul 83f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 84f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 85f0796cd2SGleb Smirnoff #endif 86f0796cd2SGleb Smirnoff 87a07bd003SBill Paul #include <sys/param.h> 88a07bd003SBill Paul #include <sys/endian.h> 89a07bd003SBill Paul #include <sys/systm.h> 90a07bd003SBill Paul #include <sys/sockio.h> 91a07bd003SBill Paul #include <sys/mbuf.h> 92a07bd003SBill Paul #include <sys/malloc.h> 93a07bd003SBill Paul #include <sys/module.h> 94a07bd003SBill Paul #include <sys/kernel.h> 95a07bd003SBill Paul #include <sys/socket.h> 96a07bd003SBill Paul 97a07bd003SBill Paul #include <net/if.h> 98a07bd003SBill Paul #include <net/if_arp.h> 99a07bd003SBill Paul #include <net/ethernet.h> 100a07bd003SBill Paul #include <net/if_dl.h> 101a07bd003SBill Paul #include <net/if_media.h> 102fc74a9f9SBrooks Davis #include <net/if_types.h> 103a07bd003SBill Paul #include <net/if_vlan_var.h> 104a07bd003SBill Paul 105a07bd003SBill Paul #include <net/bpf.h> 106a07bd003SBill Paul 107a07bd003SBill Paul #include <machine/bus.h> 108a07bd003SBill Paul #include <machine/resource.h> 109a07bd003SBill Paul #include <sys/bus.h> 110a07bd003SBill Paul #include <sys/rman.h> 111a07bd003SBill Paul 112a07bd003SBill Paul #include <dev/mii/mii.h> 113a07bd003SBill Paul #include <dev/mii/miivar.h> 114a07bd003SBill Paul 115a07bd003SBill Paul #include <dev/pci/pcireg.h> 116a07bd003SBill Paul #include <dev/pci/pcivar.h> 117a07bd003SBill Paul 118a07bd003SBill Paul MODULE_DEPEND(vge, pci, 1, 1, 1); 119a07bd003SBill Paul MODULE_DEPEND(vge, ether, 1, 1, 1); 120a07bd003SBill Paul MODULE_DEPEND(vge, miibus, 1, 1, 1); 121a07bd003SBill Paul 1227b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 123a07bd003SBill Paul #include "miibus_if.h" 124a07bd003SBill Paul 125a07bd003SBill Paul #include <dev/vge/if_vgereg.h> 126a07bd003SBill Paul #include <dev/vge/if_vgevar.h> 127a07bd003SBill Paul 128a07bd003SBill Paul #define VGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 129a07bd003SBill Paul 1305957cc2aSPyun YongHyeon /* Tunables */ 1315957cc2aSPyun YongHyeon static int msi_disable = 0; 1325957cc2aSPyun YongHyeon TUNABLE_INT("hw.vge.msi_disable", &msi_disable); 1335957cc2aSPyun YongHyeon 134a07bd003SBill Paul /* 135a07bd003SBill Paul * Various supported device vendors/types and their names. 136a07bd003SBill Paul */ 137a07bd003SBill Paul static struct vge_type vge_devs[] = { 138a07bd003SBill Paul { VIA_VENDORID, VIA_DEVICEID_61XX, 139a07bd003SBill Paul "VIA Networking Gigabit Ethernet" }, 140a07bd003SBill Paul { 0, 0, NULL } 141a07bd003SBill Paul }; 142a07bd003SBill Paul 143a07bd003SBill Paul static int vge_probe (device_t); 144a07bd003SBill Paul static int vge_attach (device_t); 145a07bd003SBill Paul static int vge_detach (device_t); 146a07bd003SBill Paul 147410f4c60SPyun YongHyeon static int vge_encap (struct vge_softc *, struct mbuf **); 148a07bd003SBill Paul 149410f4c60SPyun YongHyeon static void vge_dmamap_cb (void *, bus_dma_segment_t *, int, int); 150410f4c60SPyun YongHyeon static int vge_dma_alloc (struct vge_softc *); 151410f4c60SPyun YongHyeon static void vge_dma_free (struct vge_softc *); 152410f4c60SPyun YongHyeon static void vge_discard_rxbuf (struct vge_softc *, int); 153410f4c60SPyun YongHyeon static int vge_newbuf (struct vge_softc *, int); 154a07bd003SBill Paul static int vge_rx_list_init (struct vge_softc *); 155a07bd003SBill Paul static int vge_tx_list_init (struct vge_softc *); 156410f4c60SPyun YongHyeon static void vge_freebufs (struct vge_softc *); 157410f4c60SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 158a07bd003SBill Paul static __inline void vge_fixup_rx 159a07bd003SBill Paul (struct mbuf *); 160a07bd003SBill Paul #endif 161410f4c60SPyun YongHyeon static int vge_rxeof (struct vge_softc *, int); 162a07bd003SBill Paul static void vge_txeof (struct vge_softc *); 163a07bd003SBill Paul static void vge_intr (void *); 164a07bd003SBill Paul static void vge_tick (void *); 165a07bd003SBill Paul static void vge_start (struct ifnet *); 16667e1dfa7SJohn Baldwin static void vge_start_locked (struct ifnet *); 167a07bd003SBill Paul static int vge_ioctl (struct ifnet *, u_long, caddr_t); 168a07bd003SBill Paul static void vge_init (void *); 16967e1dfa7SJohn Baldwin static void vge_init_locked (struct vge_softc *); 170a07bd003SBill Paul static void vge_stop (struct vge_softc *); 17167e1dfa7SJohn Baldwin static void vge_watchdog (void *); 172a07bd003SBill Paul static int vge_suspend (device_t); 173a07bd003SBill Paul static int vge_resume (device_t); 1746a087a87SPyun YongHyeon static int vge_shutdown (device_t); 175a07bd003SBill Paul static int vge_ifmedia_upd (struct ifnet *); 176a07bd003SBill Paul static void vge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 177a07bd003SBill Paul 178bb74e5f6SBill Paul #ifdef VGE_EEPROM 179c3c74c61SPyun YongHyeon static void vge_eeprom_getword (struct vge_softc *, int, uint16_t *); 180bb74e5f6SBill Paul #endif 181a07bd003SBill Paul static void vge_read_eeprom (struct vge_softc *, caddr_t, int, int, int); 182a07bd003SBill Paul 183a07bd003SBill Paul static void vge_miipoll_start (struct vge_softc *); 184a07bd003SBill Paul static void vge_miipoll_stop (struct vge_softc *); 185a07bd003SBill Paul static int vge_miibus_readreg (device_t, int, int); 186a07bd003SBill Paul static int vge_miibus_writereg (device_t, int, int, int); 187a07bd003SBill Paul static void vge_miibus_statchg (device_t); 188a07bd003SBill Paul 189a07bd003SBill Paul static void vge_cam_clear (struct vge_softc *); 190a07bd003SBill Paul static int vge_cam_set (struct vge_softc *, uint8_t *); 191a07bd003SBill Paul static void vge_setmulti (struct vge_softc *); 192a07bd003SBill Paul static void vge_reset (struct vge_softc *); 193a07bd003SBill Paul 194a07bd003SBill Paul static device_method_t vge_methods[] = { 195a07bd003SBill Paul /* Device interface */ 196a07bd003SBill Paul DEVMETHOD(device_probe, vge_probe), 197a07bd003SBill Paul DEVMETHOD(device_attach, vge_attach), 198a07bd003SBill Paul DEVMETHOD(device_detach, vge_detach), 199a07bd003SBill Paul DEVMETHOD(device_suspend, vge_suspend), 200a07bd003SBill Paul DEVMETHOD(device_resume, vge_resume), 201a07bd003SBill Paul DEVMETHOD(device_shutdown, vge_shutdown), 202a07bd003SBill Paul 203a07bd003SBill Paul /* bus interface */ 204a07bd003SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 205a07bd003SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 206a07bd003SBill Paul 207a07bd003SBill Paul /* MII interface */ 208a07bd003SBill Paul DEVMETHOD(miibus_readreg, vge_miibus_readreg), 209a07bd003SBill Paul DEVMETHOD(miibus_writereg, vge_miibus_writereg), 210a07bd003SBill Paul DEVMETHOD(miibus_statchg, vge_miibus_statchg), 211a07bd003SBill Paul 212a07bd003SBill Paul { 0, 0 } 213a07bd003SBill Paul }; 214a07bd003SBill Paul 215a07bd003SBill Paul static driver_t vge_driver = { 216a07bd003SBill Paul "vge", 217a07bd003SBill Paul vge_methods, 218a07bd003SBill Paul sizeof(struct vge_softc) 219a07bd003SBill Paul }; 220a07bd003SBill Paul 221a07bd003SBill Paul static devclass_t vge_devclass; 222a07bd003SBill Paul 223a07bd003SBill Paul DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0); 224a07bd003SBill Paul DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0); 225a07bd003SBill Paul 226bb74e5f6SBill Paul #ifdef VGE_EEPROM 227a07bd003SBill Paul /* 228a07bd003SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 229a07bd003SBill Paul */ 230a07bd003SBill Paul static void 231c3c74c61SPyun YongHyeon vge_eeprom_getword(struct vge_softc *sc, int addr, uint16_t *dest) 232a07bd003SBill Paul { 233b534dcd5SPyun YongHyeon int i; 234c3c74c61SPyun YongHyeon uint16_t word = 0; 235a07bd003SBill Paul 236a07bd003SBill Paul /* 237a07bd003SBill Paul * Enter EEPROM embedded programming mode. In order to 238a07bd003SBill Paul * access the EEPROM at all, we first have to set the 239a07bd003SBill Paul * EELOAD bit in the CHIPCFG2 register. 240a07bd003SBill Paul */ 241a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD); 242a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/); 243a07bd003SBill Paul 244a07bd003SBill Paul /* Select the address of the word we want to read */ 245a07bd003SBill Paul CSR_WRITE_1(sc, VGE_EEADDR, addr); 246a07bd003SBill Paul 247a07bd003SBill Paul /* Issue read command */ 248a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD); 249a07bd003SBill Paul 250a07bd003SBill Paul /* Wait for the done bit to be set. */ 251a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 252a07bd003SBill Paul if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE) 253a07bd003SBill Paul break; 254a07bd003SBill Paul } 255a07bd003SBill Paul 256a07bd003SBill Paul if (i == VGE_TIMEOUT) { 257a07bd003SBill Paul device_printf(sc->vge_dev, "EEPROM read timed out\n"); 258a07bd003SBill Paul *dest = 0; 259a07bd003SBill Paul return; 260a07bd003SBill Paul } 261a07bd003SBill Paul 262a07bd003SBill Paul /* Read the result */ 263a07bd003SBill Paul word = CSR_READ_2(sc, VGE_EERDDAT); 264a07bd003SBill Paul 265a07bd003SBill Paul /* Turn off EEPROM access mode. */ 266a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/); 267a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD); 268a07bd003SBill Paul 269a07bd003SBill Paul *dest = word; 270a07bd003SBill Paul } 271bb74e5f6SBill Paul #endif 272a07bd003SBill Paul 273a07bd003SBill Paul /* 274a07bd003SBill Paul * Read a sequence of words from the EEPROM. 275a07bd003SBill Paul */ 276a07bd003SBill Paul static void 2776afe22a8SPyun YongHyeon vge_read_eeprom(struct vge_softc *sc, caddr_t dest, int off, int cnt, int swap) 278a07bd003SBill Paul { 279a07bd003SBill Paul int i; 280bb74e5f6SBill Paul #ifdef VGE_EEPROM 281c3c74c61SPyun YongHyeon uint16_t word = 0, *ptr; 282a07bd003SBill Paul 283a07bd003SBill Paul for (i = 0; i < cnt; i++) { 284a07bd003SBill Paul vge_eeprom_getword(sc, off + i, &word); 285c3c74c61SPyun YongHyeon ptr = (uint16_t *)(dest + (i * 2)); 286a07bd003SBill Paul if (swap) 287a07bd003SBill Paul *ptr = ntohs(word); 288a07bd003SBill Paul else 289a07bd003SBill Paul *ptr = word; 290a07bd003SBill Paul } 291bb74e5f6SBill Paul #else 292bb74e5f6SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 293bb74e5f6SBill Paul dest[i] = CSR_READ_1(sc, VGE_PAR0 + i); 294bb74e5f6SBill Paul #endif 295a07bd003SBill Paul } 296a07bd003SBill Paul 297a07bd003SBill Paul static void 2986afe22a8SPyun YongHyeon vge_miipoll_stop(struct vge_softc *sc) 299a07bd003SBill Paul { 300a07bd003SBill Paul int i; 301a07bd003SBill Paul 302a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, 0); 303a07bd003SBill Paul 304a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 305a07bd003SBill Paul DELAY(1); 306a07bd003SBill Paul if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) 307a07bd003SBill Paul break; 308a07bd003SBill Paul } 309a07bd003SBill Paul 310a07bd003SBill Paul if (i == VGE_TIMEOUT) 311a07bd003SBill Paul device_printf(sc->vge_dev, "failed to idle MII autopoll\n"); 312a07bd003SBill Paul } 313a07bd003SBill Paul 314a07bd003SBill Paul static void 3156afe22a8SPyun YongHyeon vge_miipoll_start(struct vge_softc *sc) 316a07bd003SBill Paul { 317a07bd003SBill Paul int i; 318a07bd003SBill Paul 319a07bd003SBill Paul /* First, make sure we're idle. */ 320a07bd003SBill Paul 321a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, 0); 322a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL); 323a07bd003SBill Paul 324a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 325a07bd003SBill Paul DELAY(1); 326a07bd003SBill Paul if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) 327a07bd003SBill Paul break; 328a07bd003SBill Paul } 329a07bd003SBill Paul 330a07bd003SBill Paul if (i == VGE_TIMEOUT) { 331a07bd003SBill Paul device_printf(sc->vge_dev, "failed to idle MII autopoll\n"); 332a07bd003SBill Paul return; 333a07bd003SBill Paul } 334a07bd003SBill Paul 335a07bd003SBill Paul /* Now enable auto poll mode. */ 336a07bd003SBill Paul 337a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO); 338a07bd003SBill Paul 339a07bd003SBill Paul /* And make sure it started. */ 340a07bd003SBill Paul 341a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 342a07bd003SBill Paul DELAY(1); 343a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0) 344a07bd003SBill Paul break; 345a07bd003SBill Paul } 346a07bd003SBill Paul 347a07bd003SBill Paul if (i == VGE_TIMEOUT) 348a07bd003SBill Paul device_printf(sc->vge_dev, "failed to start MII autopoll\n"); 349a07bd003SBill Paul } 350a07bd003SBill Paul 351a07bd003SBill Paul static int 3526afe22a8SPyun YongHyeon vge_miibus_readreg(device_t dev, int phy, int reg) 353a07bd003SBill Paul { 354a07bd003SBill Paul struct vge_softc *sc; 355a07bd003SBill Paul int i; 356c3c74c61SPyun YongHyeon uint16_t rval = 0; 357a07bd003SBill Paul 358a07bd003SBill Paul sc = device_get_softc(dev); 359a07bd003SBill Paul 360643e9ee9SPyun YongHyeon if (phy != sc->vge_phyaddr) 361a07bd003SBill Paul return (0); 362a07bd003SBill Paul 363a07bd003SBill Paul vge_miipoll_stop(sc); 364a07bd003SBill Paul 365a07bd003SBill Paul /* Specify the register we want to read. */ 366a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, reg); 367a07bd003SBill Paul 368a07bd003SBill Paul /* Issue read command. */ 369a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD); 370a07bd003SBill Paul 371a07bd003SBill Paul /* Wait for the read command bit to self-clear. */ 372a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 373a07bd003SBill Paul DELAY(1); 374a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0) 375a07bd003SBill Paul break; 376a07bd003SBill Paul } 377a07bd003SBill Paul 378a07bd003SBill Paul if (i == VGE_TIMEOUT) 379a07bd003SBill Paul device_printf(sc->vge_dev, "MII read timed out\n"); 380a07bd003SBill Paul else 381a07bd003SBill Paul rval = CSR_READ_2(sc, VGE_MIIDATA); 382a07bd003SBill Paul 383a07bd003SBill Paul vge_miipoll_start(sc); 384a07bd003SBill Paul 385a07bd003SBill Paul return (rval); 386a07bd003SBill Paul } 387a07bd003SBill Paul 388a07bd003SBill Paul static int 3896afe22a8SPyun YongHyeon vge_miibus_writereg(device_t dev, int phy, int reg, int data) 390a07bd003SBill Paul { 391a07bd003SBill Paul struct vge_softc *sc; 392a07bd003SBill Paul int i, rval = 0; 393a07bd003SBill Paul 394a07bd003SBill Paul sc = device_get_softc(dev); 395a07bd003SBill Paul 396643e9ee9SPyun YongHyeon if (phy != sc->vge_phyaddr) 397a07bd003SBill Paul return (0); 398a07bd003SBill Paul 399a07bd003SBill Paul vge_miipoll_stop(sc); 400a07bd003SBill Paul 401a07bd003SBill Paul /* Specify the register we want to write. */ 402a07bd003SBill Paul CSR_WRITE_1(sc, VGE_MIIADDR, reg); 403a07bd003SBill Paul 404a07bd003SBill Paul /* Specify the data we want to write. */ 405a07bd003SBill Paul CSR_WRITE_2(sc, VGE_MIIDATA, data); 406a07bd003SBill Paul 407a07bd003SBill Paul /* Issue write command. */ 408a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD); 409a07bd003SBill Paul 410a07bd003SBill Paul /* Wait for the write command bit to self-clear. */ 411a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 412a07bd003SBill Paul DELAY(1); 413a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0) 414a07bd003SBill Paul break; 415a07bd003SBill Paul } 416a07bd003SBill Paul 417a07bd003SBill Paul if (i == VGE_TIMEOUT) { 418a07bd003SBill Paul device_printf(sc->vge_dev, "MII write timed out\n"); 419a07bd003SBill Paul rval = EIO; 420a07bd003SBill Paul } 421a07bd003SBill Paul 422a07bd003SBill Paul vge_miipoll_start(sc); 423a07bd003SBill Paul 424a07bd003SBill Paul return (rval); 425a07bd003SBill Paul } 426a07bd003SBill Paul 427a07bd003SBill Paul static void 4286afe22a8SPyun YongHyeon vge_cam_clear(struct vge_softc *sc) 429a07bd003SBill Paul { 430a07bd003SBill Paul int i; 431a07bd003SBill Paul 432a07bd003SBill Paul /* 433a07bd003SBill Paul * Turn off all the mask bits. This tells the chip 434a07bd003SBill Paul * that none of the entries in the CAM filter are valid. 435a07bd003SBill Paul * desired entries will be enabled as we fill the filter in. 436a07bd003SBill Paul */ 437a07bd003SBill Paul 438a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 439a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK); 440a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE); 441a07bd003SBill Paul for (i = 0; i < 8; i++) 442a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, 0); 443a07bd003SBill Paul 444a07bd003SBill Paul /* Clear the VLAN filter too. */ 445a07bd003SBill Paul 446a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0); 447a07bd003SBill Paul for (i = 0; i < 8; i++) 448a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, 0); 449a07bd003SBill Paul 450a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, 0); 451a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 452a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 453a07bd003SBill Paul 454a07bd003SBill Paul sc->vge_camidx = 0; 455a07bd003SBill Paul } 456a07bd003SBill Paul 457a07bd003SBill Paul static int 4586afe22a8SPyun YongHyeon vge_cam_set(struct vge_softc *sc, uint8_t *addr) 459a07bd003SBill Paul { 460a07bd003SBill Paul int i, error = 0; 461a07bd003SBill Paul 462a07bd003SBill Paul if (sc->vge_camidx == VGE_CAM_MAXADDRS) 463a07bd003SBill Paul return (ENOSPC); 464a07bd003SBill Paul 465a07bd003SBill Paul /* Select the CAM data page. */ 466a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 467a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA); 468a07bd003SBill Paul 469a07bd003SBill Paul /* Set the filter entry we want to update and enable writing. */ 470a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx); 471a07bd003SBill Paul 472a07bd003SBill Paul /* Write the address to the CAM registers */ 473a07bd003SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 474a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]); 475a07bd003SBill Paul 476a07bd003SBill Paul /* Issue a write command. */ 477a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE); 478a07bd003SBill Paul 479a07bd003SBill Paul /* Wake for it to clear. */ 480a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 481a07bd003SBill Paul DELAY(1); 482a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0) 483a07bd003SBill Paul break; 484a07bd003SBill Paul } 485a07bd003SBill Paul 486a07bd003SBill Paul if (i == VGE_TIMEOUT) { 487a07bd003SBill Paul device_printf(sc->vge_dev, "setting CAM filter failed\n"); 488a07bd003SBill Paul error = EIO; 489a07bd003SBill Paul goto fail; 490a07bd003SBill Paul } 491a07bd003SBill Paul 492a07bd003SBill Paul /* Select the CAM mask page. */ 493a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 494a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK); 495a07bd003SBill Paul 496a07bd003SBill Paul /* Set the mask bit that enables this filter. */ 497a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8), 498a07bd003SBill Paul 1<<(sc->vge_camidx & 7)); 499a07bd003SBill Paul 500a07bd003SBill Paul sc->vge_camidx++; 501a07bd003SBill Paul 502a07bd003SBill Paul fail: 503a07bd003SBill Paul /* Turn off access to CAM. */ 504a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CAMADDR, 0); 505a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 506a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 507a07bd003SBill Paul 508a07bd003SBill Paul return (error); 509a07bd003SBill Paul } 510a07bd003SBill Paul 511a07bd003SBill Paul /* 512a07bd003SBill Paul * Program the multicast filter. We use the 64-entry CAM filter 513a07bd003SBill Paul * for perfect filtering. If there's more than 64 multicast addresses, 5148170b243SPyun YongHyeon * we use the hash filter instead. 515a07bd003SBill Paul */ 516a07bd003SBill Paul static void 5176afe22a8SPyun YongHyeon vge_setmulti(struct vge_softc *sc) 518a07bd003SBill Paul { 519a07bd003SBill Paul struct ifnet *ifp; 520a07bd003SBill Paul int error = 0/*, h = 0*/; 521a07bd003SBill Paul struct ifmultiaddr *ifma; 522c3c74c61SPyun YongHyeon uint32_t h, hashes[2] = { 0, 0 }; 523a07bd003SBill Paul 524410f4c60SPyun YongHyeon VGE_LOCK_ASSERT(sc); 525410f4c60SPyun YongHyeon 526fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 527a07bd003SBill Paul 528a07bd003SBill Paul /* First, zot all the multicast entries. */ 529a07bd003SBill Paul vge_cam_clear(sc); 530a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, 0); 531a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, 0); 532a07bd003SBill Paul 533a07bd003SBill Paul /* 534a07bd003SBill Paul * If the user wants allmulti or promisc mode, enable reception 535a07bd003SBill Paul * of all multicast frames. 536a07bd003SBill Paul */ 537a07bd003SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 538a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, 0xFFFFFFFF); 539a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, 0xFFFFFFFF); 540a07bd003SBill Paul return; 541a07bd003SBill Paul } 542a07bd003SBill Paul 543a07bd003SBill Paul /* Now program new ones */ 544eb956cd0SRobert Watson if_maddr_rlock(ifp); 545a07bd003SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 546a07bd003SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 547a07bd003SBill Paul continue; 548a07bd003SBill Paul error = vge_cam_set(sc, 549a07bd003SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 550a07bd003SBill Paul if (error) 551a07bd003SBill Paul break; 552a07bd003SBill Paul } 553a07bd003SBill Paul 554a07bd003SBill Paul /* If there were too many addresses, use the hash filter. */ 555a07bd003SBill Paul if (error) { 556a07bd003SBill Paul vge_cam_clear(sc); 557a07bd003SBill Paul 558a07bd003SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 559a07bd003SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 560a07bd003SBill Paul continue; 561a07bd003SBill Paul h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 562a07bd003SBill Paul ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 563a07bd003SBill Paul if (h < 32) 564a07bd003SBill Paul hashes[0] |= (1 << h); 565a07bd003SBill Paul else 566a07bd003SBill Paul hashes[1] |= (1 << (h - 32)); 567a07bd003SBill Paul } 568a07bd003SBill Paul 569a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR0, hashes[0]); 570a07bd003SBill Paul CSR_WRITE_4(sc, VGE_MAR1, hashes[1]); 571a07bd003SBill Paul } 572eb956cd0SRobert Watson if_maddr_runlock(ifp); 573a07bd003SBill Paul } 574a07bd003SBill Paul 575a07bd003SBill Paul static void 5766afe22a8SPyun YongHyeon vge_reset(struct vge_softc *sc) 577a07bd003SBill Paul { 578b534dcd5SPyun YongHyeon int i; 579a07bd003SBill Paul 580a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET); 581a07bd003SBill Paul 582a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 583a07bd003SBill Paul DELAY(5); 584a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0) 585a07bd003SBill Paul break; 586a07bd003SBill Paul } 587a07bd003SBill Paul 588a07bd003SBill Paul if (i == VGE_TIMEOUT) { 589a07bd003SBill Paul device_printf(sc->vge_dev, "soft reset timed out"); 590a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE); 591a07bd003SBill Paul DELAY(2000); 592a07bd003SBill Paul } 593a07bd003SBill Paul 594a07bd003SBill Paul DELAY(5000); 595a07bd003SBill Paul 596a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_RELOAD); 597a07bd003SBill Paul 598a07bd003SBill Paul for (i = 0; i < VGE_TIMEOUT; i++) { 599a07bd003SBill Paul DELAY(5); 600a07bd003SBill Paul if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0) 601a07bd003SBill Paul break; 602a07bd003SBill Paul } 603a07bd003SBill Paul 604a07bd003SBill Paul if (i == VGE_TIMEOUT) { 605a07bd003SBill Paul device_printf(sc->vge_dev, "EEPROM reload timed out\n"); 606a07bd003SBill Paul return; 607a07bd003SBill Paul } 608a07bd003SBill Paul 609a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI); 610a07bd003SBill Paul } 611a07bd003SBill Paul 612a07bd003SBill Paul /* 613a07bd003SBill Paul * Probe for a VIA gigabit chip. Check the PCI vendor and device 614a07bd003SBill Paul * IDs against our list and return a device name if we find a match. 615a07bd003SBill Paul */ 616a07bd003SBill Paul static int 6176afe22a8SPyun YongHyeon vge_probe(device_t dev) 618a07bd003SBill Paul { 619a07bd003SBill Paul struct vge_type *t; 620a07bd003SBill Paul 621a07bd003SBill Paul t = vge_devs; 622a07bd003SBill Paul 623a07bd003SBill Paul while (t->vge_name != NULL) { 624a07bd003SBill Paul if ((pci_get_vendor(dev) == t->vge_vid) && 625a07bd003SBill Paul (pci_get_device(dev) == t->vge_did)) { 626a07bd003SBill Paul device_set_desc(dev, t->vge_name); 6272ece8174SWarner Losh return (BUS_PROBE_DEFAULT); 628a07bd003SBill Paul } 629a07bd003SBill Paul t++; 630a07bd003SBill Paul } 631a07bd003SBill Paul 632a07bd003SBill Paul return (ENXIO); 633a07bd003SBill Paul } 634a07bd003SBill Paul 635a07bd003SBill Paul /* 636a07bd003SBill Paul * Map a single buffer address. 637a07bd003SBill Paul */ 638a07bd003SBill Paul 639410f4c60SPyun YongHyeon struct vge_dmamap_arg { 640410f4c60SPyun YongHyeon bus_addr_t vge_busaddr; 641410f4c60SPyun YongHyeon }; 642410f4c60SPyun YongHyeon 643a07bd003SBill Paul static void 6446afe22a8SPyun YongHyeon vge_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 645a07bd003SBill Paul { 646410f4c60SPyun YongHyeon struct vge_dmamap_arg *ctx; 647a07bd003SBill Paul 648410f4c60SPyun YongHyeon if (error != 0) 649a07bd003SBill Paul return; 650a07bd003SBill Paul 651410f4c60SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 652a07bd003SBill Paul 653410f4c60SPyun YongHyeon ctx = (struct vge_dmamap_arg *)arg; 654410f4c60SPyun YongHyeon ctx->vge_busaddr = segs[0].ds_addr; 655a07bd003SBill Paul } 656a07bd003SBill Paul 657a07bd003SBill Paul static int 6586afe22a8SPyun YongHyeon vge_dma_alloc(struct vge_softc *sc) 659a07bd003SBill Paul { 660410f4c60SPyun YongHyeon struct vge_dmamap_arg ctx; 661410f4c60SPyun YongHyeon struct vge_txdesc *txd; 662410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 663410f4c60SPyun YongHyeon bus_addr_t lowaddr, tx_ring_end, rx_ring_end; 664410f4c60SPyun YongHyeon int error, i; 665410f4c60SPyun YongHyeon 666410f4c60SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 667410f4c60SPyun YongHyeon 668410f4c60SPyun YongHyeon again: 669410f4c60SPyun YongHyeon /* Create parent ring tag. */ 670410f4c60SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */ 671410f4c60SPyun YongHyeon 1, 0, /* algnmnt, boundary */ 672410f4c60SPyun YongHyeon lowaddr, /* lowaddr */ 673410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 674410f4c60SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 675410f4c60SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 676410f4c60SPyun YongHyeon 0, /* nsegments */ 677410f4c60SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 678410f4c60SPyun YongHyeon 0, /* flags */ 679410f4c60SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 680410f4c60SPyun YongHyeon &sc->vge_cdata.vge_ring_tag); 681410f4c60SPyun YongHyeon if (error != 0) { 682410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 683410f4c60SPyun YongHyeon "could not create parent DMA tag.\n"); 684410f4c60SPyun YongHyeon goto fail; 685410f4c60SPyun YongHyeon } 686410f4c60SPyun YongHyeon 687410f4c60SPyun YongHyeon /* Create tag for Tx ring. */ 688410f4c60SPyun YongHyeon error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */ 689410f4c60SPyun YongHyeon VGE_TX_RING_ALIGN, 0, /* algnmnt, boundary */ 690410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 691410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 692410f4c60SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 693410f4c60SPyun YongHyeon VGE_TX_LIST_SZ, /* maxsize */ 694410f4c60SPyun YongHyeon 1, /* nsegments */ 695410f4c60SPyun YongHyeon VGE_TX_LIST_SZ, /* maxsegsize */ 696410f4c60SPyun YongHyeon 0, /* flags */ 697410f4c60SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 698410f4c60SPyun YongHyeon &sc->vge_cdata.vge_tx_ring_tag); 699410f4c60SPyun YongHyeon if (error != 0) { 700410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 701410f4c60SPyun YongHyeon "could not allocate Tx ring DMA tag.\n"); 702410f4c60SPyun YongHyeon goto fail; 703410f4c60SPyun YongHyeon } 704410f4c60SPyun YongHyeon 705410f4c60SPyun YongHyeon /* Create tag for Rx ring. */ 706410f4c60SPyun YongHyeon error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */ 707410f4c60SPyun YongHyeon VGE_RX_RING_ALIGN, 0, /* algnmnt, boundary */ 708410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 709410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 710410f4c60SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 711410f4c60SPyun YongHyeon VGE_RX_LIST_SZ, /* maxsize */ 712410f4c60SPyun YongHyeon 1, /* nsegments */ 713410f4c60SPyun YongHyeon VGE_RX_LIST_SZ, /* maxsegsize */ 714410f4c60SPyun YongHyeon 0, /* flags */ 715410f4c60SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 716410f4c60SPyun YongHyeon &sc->vge_cdata.vge_rx_ring_tag); 717410f4c60SPyun YongHyeon if (error != 0) { 718410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 719410f4c60SPyun YongHyeon "could not allocate Rx ring DMA tag.\n"); 720410f4c60SPyun YongHyeon goto fail; 721410f4c60SPyun YongHyeon } 722410f4c60SPyun YongHyeon 723410f4c60SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 724410f4c60SPyun YongHyeon error = bus_dmamem_alloc(sc->vge_cdata.vge_tx_ring_tag, 725410f4c60SPyun YongHyeon (void **)&sc->vge_rdata.vge_tx_ring, 726410f4c60SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 727410f4c60SPyun YongHyeon &sc->vge_cdata.vge_tx_ring_map); 728410f4c60SPyun YongHyeon if (error != 0) { 729410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 730410f4c60SPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 731410f4c60SPyun YongHyeon goto fail; 732410f4c60SPyun YongHyeon } 733410f4c60SPyun YongHyeon 734410f4c60SPyun YongHyeon ctx.vge_busaddr = 0; 735410f4c60SPyun YongHyeon error = bus_dmamap_load(sc->vge_cdata.vge_tx_ring_tag, 736410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map, sc->vge_rdata.vge_tx_ring, 737410f4c60SPyun YongHyeon VGE_TX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 738410f4c60SPyun YongHyeon if (error != 0 || ctx.vge_busaddr == 0) { 739410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 740410f4c60SPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 741410f4c60SPyun YongHyeon goto fail; 742410f4c60SPyun YongHyeon } 743410f4c60SPyun YongHyeon sc->vge_rdata.vge_tx_ring_paddr = ctx.vge_busaddr; 744410f4c60SPyun YongHyeon 745410f4c60SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 746410f4c60SPyun YongHyeon error = bus_dmamem_alloc(sc->vge_cdata.vge_rx_ring_tag, 747410f4c60SPyun YongHyeon (void **)&sc->vge_rdata.vge_rx_ring, 748410f4c60SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 749410f4c60SPyun YongHyeon &sc->vge_cdata.vge_rx_ring_map); 750410f4c60SPyun YongHyeon if (error != 0) { 751410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 752410f4c60SPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 753410f4c60SPyun YongHyeon goto fail; 754410f4c60SPyun YongHyeon } 755410f4c60SPyun YongHyeon 756410f4c60SPyun YongHyeon ctx.vge_busaddr = 0; 757410f4c60SPyun YongHyeon error = bus_dmamap_load(sc->vge_cdata.vge_rx_ring_tag, 758410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map, sc->vge_rdata.vge_rx_ring, 759410f4c60SPyun YongHyeon VGE_RX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT); 760410f4c60SPyun YongHyeon if (error != 0 || ctx.vge_busaddr == 0) { 761410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 762410f4c60SPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 763410f4c60SPyun YongHyeon goto fail; 764410f4c60SPyun YongHyeon } 765410f4c60SPyun YongHyeon sc->vge_rdata.vge_rx_ring_paddr = ctx.vge_busaddr; 766410f4c60SPyun YongHyeon 767410f4c60SPyun YongHyeon /* Tx/Rx descriptor queue should reside within 4GB boundary. */ 768410f4c60SPyun YongHyeon tx_ring_end = sc->vge_rdata.vge_tx_ring_paddr + VGE_TX_LIST_SZ; 769410f4c60SPyun YongHyeon rx_ring_end = sc->vge_rdata.vge_rx_ring_paddr + VGE_RX_LIST_SZ; 770410f4c60SPyun YongHyeon if ((VGE_ADDR_HI(tx_ring_end) != 771410f4c60SPyun YongHyeon VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr)) || 772410f4c60SPyun YongHyeon (VGE_ADDR_HI(rx_ring_end) != 773410f4c60SPyun YongHyeon VGE_ADDR_HI(sc->vge_rdata.vge_rx_ring_paddr)) || 774410f4c60SPyun YongHyeon VGE_ADDR_HI(tx_ring_end) != VGE_ADDR_HI(rx_ring_end)) { 775410f4c60SPyun YongHyeon device_printf(sc->vge_dev, "4GB boundary crossed, " 776410f4c60SPyun YongHyeon "switching to 32bit DMA address mode.\n"); 777410f4c60SPyun YongHyeon vge_dma_free(sc); 778410f4c60SPyun YongHyeon /* Limit DMA address space to 32bit and try again. */ 779410f4c60SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 780410f4c60SPyun YongHyeon goto again; 781410f4c60SPyun YongHyeon } 782410f4c60SPyun YongHyeon 783410f4c60SPyun YongHyeon /* Create parent buffer tag. */ 784410f4c60SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */ 785410f4c60SPyun YongHyeon 1, 0, /* algnmnt, boundary */ 786410f4c60SPyun YongHyeon VGE_BUF_DMA_MAXADDR, /* lowaddr */ 787410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 788410f4c60SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 789410f4c60SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 790410f4c60SPyun YongHyeon 0, /* nsegments */ 791410f4c60SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 792410f4c60SPyun YongHyeon 0, /* flags */ 793410f4c60SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 794410f4c60SPyun YongHyeon &sc->vge_cdata.vge_buffer_tag); 795410f4c60SPyun YongHyeon if (error != 0) { 796410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 797410f4c60SPyun YongHyeon "could not create parent buffer DMA tag.\n"); 798410f4c60SPyun YongHyeon goto fail; 799410f4c60SPyun YongHyeon } 800410f4c60SPyun YongHyeon 801410f4c60SPyun YongHyeon /* Create tag for Tx buffers. */ 802410f4c60SPyun YongHyeon error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */ 803410f4c60SPyun YongHyeon 1, 0, /* algnmnt, boundary */ 804410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 805410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 806410f4c60SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 807410f4c60SPyun YongHyeon MCLBYTES * VGE_MAXTXSEGS, /* maxsize */ 808410f4c60SPyun YongHyeon VGE_MAXTXSEGS, /* nsegments */ 809410f4c60SPyun YongHyeon MCLBYTES, /* maxsegsize */ 810410f4c60SPyun YongHyeon 0, /* flags */ 811410f4c60SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 812410f4c60SPyun YongHyeon &sc->vge_cdata.vge_tx_tag); 813410f4c60SPyun YongHyeon if (error != 0) { 814410f4c60SPyun YongHyeon device_printf(sc->vge_dev, "could not create Tx DMA tag.\n"); 815410f4c60SPyun YongHyeon goto fail; 816410f4c60SPyun YongHyeon } 817410f4c60SPyun YongHyeon 818410f4c60SPyun YongHyeon /* Create tag for Rx buffers. */ 819410f4c60SPyun YongHyeon error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */ 820410f4c60SPyun YongHyeon VGE_RX_BUF_ALIGN, 0, /* algnmnt, boundary */ 821410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 822410f4c60SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 823410f4c60SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 824410f4c60SPyun YongHyeon MCLBYTES, /* maxsize */ 825410f4c60SPyun YongHyeon 1, /* nsegments */ 826410f4c60SPyun YongHyeon MCLBYTES, /* maxsegsize */ 827410f4c60SPyun YongHyeon 0, /* flags */ 828410f4c60SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 829410f4c60SPyun YongHyeon &sc->vge_cdata.vge_rx_tag); 830410f4c60SPyun YongHyeon if (error != 0) { 831410f4c60SPyun YongHyeon device_printf(sc->vge_dev, "could not create Rx DMA tag.\n"); 832410f4c60SPyun YongHyeon goto fail; 833410f4c60SPyun YongHyeon } 834410f4c60SPyun YongHyeon 835410f4c60SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 836410f4c60SPyun YongHyeon for (i = 0; i < VGE_TX_DESC_CNT; i++) { 837410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[i]; 838410f4c60SPyun YongHyeon txd->tx_m = NULL; 839410f4c60SPyun YongHyeon txd->tx_dmamap = NULL; 840410f4c60SPyun YongHyeon error = bus_dmamap_create(sc->vge_cdata.vge_tx_tag, 0, 841410f4c60SPyun YongHyeon &txd->tx_dmamap); 842410f4c60SPyun YongHyeon if (error != 0) { 843410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 844410f4c60SPyun YongHyeon "could not create Tx dmamap.\n"); 845410f4c60SPyun YongHyeon goto fail; 846410f4c60SPyun YongHyeon } 847410f4c60SPyun YongHyeon } 848410f4c60SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 849410f4c60SPyun YongHyeon if ((error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0, 850410f4c60SPyun YongHyeon &sc->vge_cdata.vge_rx_sparemap)) != 0) { 851410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 852410f4c60SPyun YongHyeon "could not create spare Rx dmamap.\n"); 853410f4c60SPyun YongHyeon goto fail; 854410f4c60SPyun YongHyeon } 855410f4c60SPyun YongHyeon for (i = 0; i < VGE_RX_DESC_CNT; i++) { 856410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[i]; 857410f4c60SPyun YongHyeon rxd->rx_m = NULL; 858410f4c60SPyun YongHyeon rxd->rx_dmamap = NULL; 859410f4c60SPyun YongHyeon error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0, 860410f4c60SPyun YongHyeon &rxd->rx_dmamap); 861410f4c60SPyun YongHyeon if (error != 0) { 862410f4c60SPyun YongHyeon device_printf(sc->vge_dev, 863410f4c60SPyun YongHyeon "could not create Rx dmamap.\n"); 864410f4c60SPyun YongHyeon goto fail; 865410f4c60SPyun YongHyeon } 866410f4c60SPyun YongHyeon } 867410f4c60SPyun YongHyeon 868410f4c60SPyun YongHyeon fail: 869410f4c60SPyun YongHyeon return (error); 870410f4c60SPyun YongHyeon } 871410f4c60SPyun YongHyeon 872410f4c60SPyun YongHyeon static void 8736afe22a8SPyun YongHyeon vge_dma_free(struct vge_softc *sc) 874410f4c60SPyun YongHyeon { 875410f4c60SPyun YongHyeon struct vge_txdesc *txd; 876410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 877a07bd003SBill Paul int i; 878a07bd003SBill Paul 879410f4c60SPyun YongHyeon /* Tx ring. */ 880410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_tx_ring_tag != NULL) { 881410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_tx_ring_map) 882410f4c60SPyun YongHyeon bus_dmamap_unload(sc->vge_cdata.vge_tx_ring_tag, 883410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map); 884410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_tx_ring_map && 885410f4c60SPyun YongHyeon sc->vge_rdata.vge_tx_ring) 886410f4c60SPyun YongHyeon bus_dmamem_free(sc->vge_cdata.vge_tx_ring_tag, 887410f4c60SPyun YongHyeon sc->vge_rdata.vge_tx_ring, 888410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map); 889410f4c60SPyun YongHyeon sc->vge_rdata.vge_tx_ring = NULL; 890410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map = NULL; 891410f4c60SPyun YongHyeon bus_dma_tag_destroy(sc->vge_cdata.vge_tx_ring_tag); 892410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_tag = NULL; 893a07bd003SBill Paul } 894410f4c60SPyun YongHyeon /* Rx ring. */ 895410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_rx_ring_tag != NULL) { 896410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_rx_ring_map) 897410f4c60SPyun YongHyeon bus_dmamap_unload(sc->vge_cdata.vge_rx_ring_tag, 898410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map); 899410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_rx_ring_map && 900410f4c60SPyun YongHyeon sc->vge_rdata.vge_rx_ring) 901410f4c60SPyun YongHyeon bus_dmamem_free(sc->vge_cdata.vge_rx_ring_tag, 902410f4c60SPyun YongHyeon sc->vge_rdata.vge_rx_ring, 903410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map); 904410f4c60SPyun YongHyeon sc->vge_rdata.vge_rx_ring = NULL; 905410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map = NULL; 906410f4c60SPyun YongHyeon bus_dma_tag_destroy(sc->vge_cdata.vge_rx_ring_tag); 907410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_tag = NULL; 908a07bd003SBill Paul } 909410f4c60SPyun YongHyeon /* Tx buffers. */ 910410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_tx_tag != NULL) { 911a07bd003SBill Paul for (i = 0; i < VGE_TX_DESC_CNT; i++) { 912410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[i]; 913410f4c60SPyun YongHyeon if (txd->tx_dmamap != NULL) { 914410f4c60SPyun YongHyeon bus_dmamap_destroy(sc->vge_cdata.vge_tx_tag, 915410f4c60SPyun YongHyeon txd->tx_dmamap); 916410f4c60SPyun YongHyeon txd->tx_dmamap = NULL; 917a07bd003SBill Paul } 918a07bd003SBill Paul } 919410f4c60SPyun YongHyeon bus_dma_tag_destroy(sc->vge_cdata.vge_tx_tag); 920410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_tag = NULL; 921a07bd003SBill Paul } 922410f4c60SPyun YongHyeon /* Rx buffers. */ 923410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_rx_tag != NULL) { 924a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 925410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[i]; 926410f4c60SPyun YongHyeon if (rxd->rx_dmamap != NULL) { 927410f4c60SPyun YongHyeon bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag, 928410f4c60SPyun YongHyeon rxd->rx_dmamap); 929410f4c60SPyun YongHyeon rxd->rx_dmamap = NULL; 930a07bd003SBill Paul } 931a07bd003SBill Paul } 932410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_rx_sparemap != NULL) { 933410f4c60SPyun YongHyeon bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag, 934410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_sparemap); 935410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_sparemap = NULL; 936410f4c60SPyun YongHyeon } 937410f4c60SPyun YongHyeon bus_dma_tag_destroy(sc->vge_cdata.vge_rx_tag); 938410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_tag = NULL; 939410f4c60SPyun YongHyeon } 940a07bd003SBill Paul 941410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_buffer_tag != NULL) { 942410f4c60SPyun YongHyeon bus_dma_tag_destroy(sc->vge_cdata.vge_buffer_tag); 943410f4c60SPyun YongHyeon sc->vge_cdata.vge_buffer_tag = NULL; 944410f4c60SPyun YongHyeon } 945410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_ring_tag != NULL) { 946410f4c60SPyun YongHyeon bus_dma_tag_destroy(sc->vge_cdata.vge_ring_tag); 947410f4c60SPyun YongHyeon sc->vge_cdata.vge_ring_tag = NULL; 948410f4c60SPyun YongHyeon } 949a07bd003SBill Paul } 950a07bd003SBill Paul 951a07bd003SBill Paul /* 952a07bd003SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 953a07bd003SBill Paul * setup and ethernet/BPF attach. 954a07bd003SBill Paul */ 955a07bd003SBill Paul static int 9566afe22a8SPyun YongHyeon vge_attach(device_t dev) 957a07bd003SBill Paul { 958a07bd003SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 959a07bd003SBill Paul struct vge_softc *sc; 960a07bd003SBill Paul struct ifnet *ifp; 9615957cc2aSPyun YongHyeon int error = 0, cap, msic, rid; 962a07bd003SBill Paul 963a07bd003SBill Paul sc = device_get_softc(dev); 964a07bd003SBill Paul sc->vge_dev = dev; 965a07bd003SBill Paul 966a07bd003SBill Paul mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 96767e1dfa7SJohn Baldwin MTX_DEF); 96867e1dfa7SJohn Baldwin callout_init_mtx(&sc->vge_watchdog, &sc->vge_mtx, 0); 96967e1dfa7SJohn Baldwin 970a07bd003SBill Paul /* 971a07bd003SBill Paul * Map control/status registers. 972a07bd003SBill Paul */ 973a07bd003SBill Paul pci_enable_busmaster(dev); 974a07bd003SBill Paul 9754baee897SPyun YongHyeon rid = PCIR_BAR(1); 9768b3433dcSPyun YongHyeon sc->vge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 9778b3433dcSPyun YongHyeon RF_ACTIVE); 978a07bd003SBill Paul 979a07bd003SBill Paul if (sc->vge_res == NULL) { 980481402e1SPyun YongHyeon device_printf(dev, "couldn't map ports/memory\n"); 981a07bd003SBill Paul error = ENXIO; 982a07bd003SBill Paul goto fail; 983a07bd003SBill Paul } 984a07bd003SBill Paul 985643e9ee9SPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, &cap) == 0) { 986643e9ee9SPyun YongHyeon sc->vge_flags |= VGE_FLAG_PCIE; 987643e9ee9SPyun YongHyeon sc->vge_expcap = cap; 988643e9ee9SPyun YongHyeon } 9895957cc2aSPyun YongHyeon rid = 0; 9905957cc2aSPyun YongHyeon msic = pci_msi_count(dev); 9915957cc2aSPyun YongHyeon if (msi_disable == 0 && msic > 0) { 9925957cc2aSPyun YongHyeon msic = 1; 9935957cc2aSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 9945957cc2aSPyun YongHyeon if (msic == 1) { 9955957cc2aSPyun YongHyeon sc->vge_flags |= VGE_FLAG_MSI; 9965957cc2aSPyun YongHyeon device_printf(dev, "Using %d MSI message\n", 9975957cc2aSPyun YongHyeon msic); 9985957cc2aSPyun YongHyeon rid = 1; 9995957cc2aSPyun YongHyeon } else 10005957cc2aSPyun YongHyeon pci_release_msi(dev); 10015957cc2aSPyun YongHyeon } 10025957cc2aSPyun YongHyeon } 1003643e9ee9SPyun YongHyeon 1004a07bd003SBill Paul /* Allocate interrupt */ 10058b3433dcSPyun YongHyeon sc->vge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 10065957cc2aSPyun YongHyeon ((sc->vge_flags & VGE_FLAG_MSI) ? 0 : RF_SHAREABLE) | RF_ACTIVE); 1007a07bd003SBill Paul if (sc->vge_irq == NULL) { 1008481402e1SPyun YongHyeon device_printf(dev, "couldn't map interrupt\n"); 1009a07bd003SBill Paul error = ENXIO; 1010a07bd003SBill Paul goto fail; 1011a07bd003SBill Paul } 1012a07bd003SBill Paul 1013a07bd003SBill Paul /* Reset the adapter. */ 1014a07bd003SBill Paul vge_reset(sc); 1015a07bd003SBill Paul 1016a07bd003SBill Paul /* 1017a07bd003SBill Paul * Get station address from the EEPROM. 1018a07bd003SBill Paul */ 1019a07bd003SBill Paul vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0); 1020643e9ee9SPyun YongHyeon /* 1021643e9ee9SPyun YongHyeon * Save configured PHY address. 1022643e9ee9SPyun YongHyeon * It seems the PHY address of PCIe controllers just 1023643e9ee9SPyun YongHyeon * reflects media jump strapping status so we assume the 1024643e9ee9SPyun YongHyeon * internal PHY address of PCIe controller is at 1. 1025643e9ee9SPyun YongHyeon */ 1026643e9ee9SPyun YongHyeon if ((sc->vge_flags & VGE_FLAG_PCIE) != 0) 1027643e9ee9SPyun YongHyeon sc->vge_phyaddr = 1; 1028643e9ee9SPyun YongHyeon else 1029643e9ee9SPyun YongHyeon sc->vge_phyaddr = CSR_READ_1(sc, VGE_MIICFG) & 1030643e9ee9SPyun YongHyeon VGE_MIICFG_PHYADDR; 1031410f4c60SPyun YongHyeon error = vge_dma_alloc(sc); 1032a07bd003SBill Paul if (error) 1033a07bd003SBill Paul goto fail; 1034a07bd003SBill Paul 1035cd036ec1SBrooks Davis ifp = sc->vge_ifp = if_alloc(IFT_ETHER); 1036cd036ec1SBrooks Davis if (ifp == NULL) { 1037f1b21184SJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1038cd036ec1SBrooks Davis error = ENOSPC; 1039cd036ec1SBrooks Davis goto fail; 1040cd036ec1SBrooks Davis } 1041cd036ec1SBrooks Davis 1042a07bd003SBill Paul /* Do MII setup */ 1043a07bd003SBill Paul if (mii_phy_probe(dev, &sc->vge_miibus, 1044a07bd003SBill Paul vge_ifmedia_upd, vge_ifmedia_sts)) { 1045f1b21184SJohn Baldwin device_printf(dev, "MII without any phy!\n"); 1046a07bd003SBill Paul error = ENXIO; 1047a07bd003SBill Paul goto fail; 1048a07bd003SBill Paul } 1049a07bd003SBill Paul 1050a07bd003SBill Paul ifp->if_softc = sc; 1051a07bd003SBill Paul if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1052a07bd003SBill Paul ifp->if_mtu = ETHERMTU; 1053a07bd003SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1054a07bd003SBill Paul ifp->if_ioctl = vge_ioctl; 1055a07bd003SBill Paul ifp->if_capabilities = IFCAP_VLAN_MTU; 1056a07bd003SBill Paul ifp->if_start = vge_start; 1057a07bd003SBill Paul ifp->if_hwassist = VGE_CSUM_FEATURES; 1058a07bd003SBill Paul ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING; 105940929967SGleb Smirnoff ifp->if_capenable = ifp->if_capabilities; 1060a07bd003SBill Paul #ifdef DEVICE_POLLING 1061a07bd003SBill Paul ifp->if_capabilities |= IFCAP_POLLING; 1062a07bd003SBill Paul #endif 1063a07bd003SBill Paul ifp->if_init = vge_init; 106499baad9dSChristian Brueffer IFQ_SET_MAXLEN(&ifp->if_snd, VGE_IFQ_MAXLEN); 106599baad9dSChristian Brueffer ifp->if_snd.ifq_drv_maxlen = VGE_IFQ_MAXLEN; 106699baad9dSChristian Brueffer IFQ_SET_READY(&ifp->if_snd); 1067a07bd003SBill Paul 1068a07bd003SBill Paul /* 1069a07bd003SBill Paul * Call MI attach routine. 1070a07bd003SBill Paul */ 1071a07bd003SBill Paul ether_ifattach(ifp, eaddr); 1072a07bd003SBill Paul 1073a07bd003SBill Paul /* Hook interrupt last to avoid having to lock softc */ 1074a07bd003SBill Paul error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE, 1075ef544f63SPaolo Pisati NULL, vge_intr, sc, &sc->vge_intrhand); 1076a07bd003SBill Paul 1077a07bd003SBill Paul if (error) { 1078481402e1SPyun YongHyeon device_printf(dev, "couldn't set up irq\n"); 1079a07bd003SBill Paul ether_ifdetach(ifp); 1080a07bd003SBill Paul goto fail; 1081a07bd003SBill Paul } 1082a07bd003SBill Paul 1083a07bd003SBill Paul fail: 1084a07bd003SBill Paul if (error) 1085a07bd003SBill Paul vge_detach(dev); 1086a07bd003SBill Paul 1087a07bd003SBill Paul return (error); 1088a07bd003SBill Paul } 1089a07bd003SBill Paul 1090a07bd003SBill Paul /* 1091a07bd003SBill Paul * Shutdown hardware and free up resources. This can be called any 1092a07bd003SBill Paul * time after the mutex has been initialized. It is called in both 1093a07bd003SBill Paul * the error case in attach and the normal detach case so it needs 1094a07bd003SBill Paul * to be careful about only freeing resources that have actually been 1095a07bd003SBill Paul * allocated. 1096a07bd003SBill Paul */ 1097a07bd003SBill Paul static int 10986afe22a8SPyun YongHyeon vge_detach(device_t dev) 1099a07bd003SBill Paul { 1100a07bd003SBill Paul struct vge_softc *sc; 1101a07bd003SBill Paul struct ifnet *ifp; 1102a07bd003SBill Paul 1103a07bd003SBill Paul sc = device_get_softc(dev); 1104a07bd003SBill Paul KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized")); 1105fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1106a07bd003SBill Paul 110740929967SGleb Smirnoff #ifdef DEVICE_POLLING 110840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 110940929967SGleb Smirnoff ether_poll_deregister(ifp); 111040929967SGleb Smirnoff #endif 111140929967SGleb Smirnoff 1112a07bd003SBill Paul /* These should only be active if attach succeeded */ 1113a07bd003SBill Paul if (device_is_attached(dev)) { 1114a07bd003SBill Paul ether_ifdetach(ifp); 111567e1dfa7SJohn Baldwin VGE_LOCK(sc); 111667e1dfa7SJohn Baldwin vge_stop(sc); 111767e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 111867e1dfa7SJohn Baldwin callout_drain(&sc->vge_watchdog); 1119a07bd003SBill Paul } 1120a07bd003SBill Paul if (sc->vge_miibus) 1121a07bd003SBill Paul device_delete_child(dev, sc->vge_miibus); 1122a07bd003SBill Paul bus_generic_detach(dev); 1123a07bd003SBill Paul 1124a07bd003SBill Paul if (sc->vge_intrhand) 1125a07bd003SBill Paul bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand); 1126a07bd003SBill Paul if (sc->vge_irq) 11275957cc2aSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 11285957cc2aSPyun YongHyeon sc->vge_flags & VGE_FLAG_MSI ? 1 : 0, sc->vge_irq); 11295957cc2aSPyun YongHyeon if (sc->vge_flags & VGE_FLAG_MSI) 11305957cc2aSPyun YongHyeon pci_release_msi(dev); 1131a07bd003SBill Paul if (sc->vge_res) 1132a07bd003SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 11334baee897SPyun YongHyeon PCIR_BAR(1), sc->vge_res); 1134ad4f426eSWarner Losh if (ifp) 1135ad4f426eSWarner Losh if_free(ifp); 1136a07bd003SBill Paul 1137410f4c60SPyun YongHyeon vge_dma_free(sc); 1138a07bd003SBill Paul mtx_destroy(&sc->vge_mtx); 1139a07bd003SBill Paul 1140a07bd003SBill Paul return (0); 1141a07bd003SBill Paul } 1142a07bd003SBill Paul 1143410f4c60SPyun YongHyeon static void 11446afe22a8SPyun YongHyeon vge_discard_rxbuf(struct vge_softc *sc, int prod) 1145a07bd003SBill Paul { 1146410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 1147410f4c60SPyun YongHyeon int i; 1148a07bd003SBill Paul 1149410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[prod]; 1150410f4c60SPyun YongHyeon rxd->rx_desc->vge_sts = 0; 1151410f4c60SPyun YongHyeon rxd->rx_desc->vge_ctl = 0; 1152a07bd003SBill Paul 1153a07bd003SBill Paul /* 1154410f4c60SPyun YongHyeon * Note: the manual fails to document the fact that for 1155410f4c60SPyun YongHyeon * proper opration, the driver needs to replentish the RX 1156410f4c60SPyun YongHyeon * DMA ring 4 descriptors at a time (rather than one at a 1157410f4c60SPyun YongHyeon * time, like most chips). We can allocate the new buffers 1158410f4c60SPyun YongHyeon * but we should not set the OWN bits until we're ready 1159410f4c60SPyun YongHyeon * to hand back 4 of them in one shot. 1160a07bd003SBill Paul */ 1161410f4c60SPyun YongHyeon if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) { 1162410f4c60SPyun YongHyeon for (i = VGE_RXCHUNK; i > 0; i--) { 1163410f4c60SPyun YongHyeon rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN); 1164410f4c60SPyun YongHyeon rxd = rxd->rxd_prev; 1165a07bd003SBill Paul } 1166410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK; 1167410f4c60SPyun YongHyeon } 1168410f4c60SPyun YongHyeon } 1169410f4c60SPyun YongHyeon 1170410f4c60SPyun YongHyeon static int 11716afe22a8SPyun YongHyeon vge_newbuf(struct vge_softc *sc, int prod) 1172410f4c60SPyun YongHyeon { 1173410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 1174410f4c60SPyun YongHyeon struct mbuf *m; 1175410f4c60SPyun YongHyeon bus_dma_segment_t segs[1]; 1176410f4c60SPyun YongHyeon bus_dmamap_t map; 1177410f4c60SPyun YongHyeon int i, nsegs; 1178410f4c60SPyun YongHyeon 1179410f4c60SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1180410f4c60SPyun YongHyeon if (m == NULL) 1181410f4c60SPyun YongHyeon return (ENOBUFS); 1182410f4c60SPyun YongHyeon /* 1183410f4c60SPyun YongHyeon * This is part of an evil trick to deal with strict-alignment 1184410f4c60SPyun YongHyeon * architectures. The VIA chip requires RX buffers to be aligned 1185410f4c60SPyun YongHyeon * on 32-bit boundaries, but that will hose strict-alignment 1186410f4c60SPyun YongHyeon * architectures. To get around this, we leave some empty space 1187410f4c60SPyun YongHyeon * at the start of each buffer and for non-strict-alignment hosts, 1188410f4c60SPyun YongHyeon * we copy the buffer back two bytes to achieve word alignment. 1189410f4c60SPyun YongHyeon * This is slightly more efficient than allocating a new buffer, 1190410f4c60SPyun YongHyeon * copying the contents, and discarding the old buffer. 1191410f4c60SPyun YongHyeon */ 1192410f4c60SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 1193410f4c60SPyun YongHyeon m_adj(m, VGE_RX_BUF_ALIGN); 1194410f4c60SPyun YongHyeon 1195410f4c60SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_rx_tag, 1196410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_sparemap, m, segs, &nsegs, 0) != 0) { 1197410f4c60SPyun YongHyeon m_freem(m); 1198410f4c60SPyun YongHyeon return (ENOBUFS); 1199410f4c60SPyun YongHyeon } 1200410f4c60SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1201410f4c60SPyun YongHyeon 1202410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[prod]; 1203410f4c60SPyun YongHyeon if (rxd->rx_m != NULL) { 1204410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap, 1205410f4c60SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1206410f4c60SPyun YongHyeon bus_dmamap_unload(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap); 1207410f4c60SPyun YongHyeon } 1208410f4c60SPyun YongHyeon map = rxd->rx_dmamap; 1209410f4c60SPyun YongHyeon rxd->rx_dmamap = sc->vge_cdata.vge_rx_sparemap; 1210410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_sparemap = map; 1211410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap, 1212410f4c60SPyun YongHyeon BUS_DMASYNC_PREREAD); 1213410f4c60SPyun YongHyeon rxd->rx_m = m; 1214410f4c60SPyun YongHyeon 1215410f4c60SPyun YongHyeon rxd->rx_desc->vge_sts = 0; 1216410f4c60SPyun YongHyeon rxd->rx_desc->vge_ctl = 0; 1217410f4c60SPyun YongHyeon rxd->rx_desc->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr)); 1218410f4c60SPyun YongHyeon rxd->rx_desc->vge_addrhi = htole32(VGE_ADDR_HI(segs[0].ds_addr) | 1219410f4c60SPyun YongHyeon (VGE_BUFLEN(segs[0].ds_len) << 16) | VGE_RXDESC_I); 1220a07bd003SBill Paul 1221a07bd003SBill Paul /* 1222a07bd003SBill Paul * Note: the manual fails to document the fact that for 12238170b243SPyun YongHyeon * proper operation, the driver needs to replenish the RX 1224a07bd003SBill Paul * DMA ring 4 descriptors at a time (rather than one at a 1225a07bd003SBill Paul * time, like most chips). We can allocate the new buffers 1226a07bd003SBill Paul * but we should not set the OWN bits until we're ready 1227a07bd003SBill Paul * to hand back 4 of them in one shot. 1228a07bd003SBill Paul */ 1229410f4c60SPyun YongHyeon if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) { 1230410f4c60SPyun YongHyeon for (i = VGE_RXCHUNK; i > 0; i--) { 1231410f4c60SPyun YongHyeon rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN); 1232410f4c60SPyun YongHyeon rxd = rxd->rxd_prev; 1233a07bd003SBill Paul } 1234410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK; 1235410f4c60SPyun YongHyeon } 1236a07bd003SBill Paul 1237a07bd003SBill Paul return (0); 1238a07bd003SBill Paul } 1239a07bd003SBill Paul 1240a07bd003SBill Paul static int 12416afe22a8SPyun YongHyeon vge_tx_list_init(struct vge_softc *sc) 1242a07bd003SBill Paul { 1243410f4c60SPyun YongHyeon struct vge_ring_data *rd; 1244410f4c60SPyun YongHyeon struct vge_txdesc *txd; 1245410f4c60SPyun YongHyeon int i; 1246a07bd003SBill Paul 1247410f4c60SPyun YongHyeon VGE_LOCK_ASSERT(sc); 1248410f4c60SPyun YongHyeon 1249410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_prodidx = 0; 1250410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_considx = 0; 1251410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_cnt = 0; 1252410f4c60SPyun YongHyeon 1253410f4c60SPyun YongHyeon rd = &sc->vge_rdata; 1254410f4c60SPyun YongHyeon bzero(rd->vge_tx_ring, VGE_TX_LIST_SZ); 1255410f4c60SPyun YongHyeon for (i = 0; i < VGE_TX_DESC_CNT; i++) { 1256410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[i]; 1257410f4c60SPyun YongHyeon txd->tx_m = NULL; 1258410f4c60SPyun YongHyeon txd->tx_desc = &rd->vge_tx_ring[i]; 1259410f4c60SPyun YongHyeon } 1260410f4c60SPyun YongHyeon 1261410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag, 1262410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map, 1263410f4c60SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1264a07bd003SBill Paul 1265a07bd003SBill Paul return (0); 1266a07bd003SBill Paul } 1267a07bd003SBill Paul 1268a07bd003SBill Paul static int 12696afe22a8SPyun YongHyeon vge_rx_list_init(struct vge_softc *sc) 1270a07bd003SBill Paul { 1271410f4c60SPyun YongHyeon struct vge_ring_data *rd; 1272410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 1273a07bd003SBill Paul int i; 1274a07bd003SBill Paul 1275410f4c60SPyun YongHyeon VGE_LOCK_ASSERT(sc); 1276a07bd003SBill Paul 1277410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_prodidx = 0; 1278410f4c60SPyun YongHyeon sc->vge_cdata.vge_head = NULL; 1279410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail = NULL; 1280410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_commit = 0; 1281a07bd003SBill Paul 1282410f4c60SPyun YongHyeon rd = &sc->vge_rdata; 1283410f4c60SPyun YongHyeon bzero(rd->vge_rx_ring, VGE_RX_LIST_SZ); 1284a07bd003SBill Paul for (i = 0; i < VGE_RX_DESC_CNT; i++) { 1285410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[i]; 1286410f4c60SPyun YongHyeon rxd->rx_m = NULL; 1287410f4c60SPyun YongHyeon rxd->rx_desc = &rd->vge_rx_ring[i]; 1288410f4c60SPyun YongHyeon if (i == 0) 1289410f4c60SPyun YongHyeon rxd->rxd_prev = 1290410f4c60SPyun YongHyeon &sc->vge_cdata.vge_rxdesc[VGE_RX_DESC_CNT - 1]; 1291410f4c60SPyun YongHyeon else 1292410f4c60SPyun YongHyeon rxd->rxd_prev = &sc->vge_cdata.vge_rxdesc[i - 1]; 1293410f4c60SPyun YongHyeon if (vge_newbuf(sc, i) != 0) 1294a07bd003SBill Paul return (ENOBUFS); 1295a07bd003SBill Paul } 1296a07bd003SBill Paul 1297410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag, 1298410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map, 1299410f4c60SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1300a07bd003SBill Paul 1301410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_commit = 0; 1302a07bd003SBill Paul 1303a07bd003SBill Paul return (0); 1304a07bd003SBill Paul } 1305a07bd003SBill Paul 1306410f4c60SPyun YongHyeon static void 13076afe22a8SPyun YongHyeon vge_freebufs(struct vge_softc *sc) 1308410f4c60SPyun YongHyeon { 1309410f4c60SPyun YongHyeon struct vge_txdesc *txd; 1310410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 1311410f4c60SPyun YongHyeon struct ifnet *ifp; 1312410f4c60SPyun YongHyeon int i; 1313410f4c60SPyun YongHyeon 1314410f4c60SPyun YongHyeon VGE_LOCK_ASSERT(sc); 1315410f4c60SPyun YongHyeon 1316410f4c60SPyun YongHyeon ifp = sc->vge_ifp; 1317410f4c60SPyun YongHyeon /* 1318410f4c60SPyun YongHyeon * Free RX and TX mbufs still in the queues. 1319410f4c60SPyun YongHyeon */ 1320410f4c60SPyun YongHyeon for (i = 0; i < VGE_RX_DESC_CNT; i++) { 1321410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[i]; 1322410f4c60SPyun YongHyeon if (rxd->rx_m != NULL) { 1323410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, 1324410f4c60SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 1325410f4c60SPyun YongHyeon bus_dmamap_unload(sc->vge_cdata.vge_rx_tag, 1326410f4c60SPyun YongHyeon rxd->rx_dmamap); 1327410f4c60SPyun YongHyeon m_freem(rxd->rx_m); 1328410f4c60SPyun YongHyeon rxd->rx_m = NULL; 1329410f4c60SPyun YongHyeon } 1330410f4c60SPyun YongHyeon } 1331410f4c60SPyun YongHyeon 1332410f4c60SPyun YongHyeon for (i = 0; i < VGE_TX_DESC_CNT; i++) { 1333410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[i]; 1334410f4c60SPyun YongHyeon if (txd->tx_m != NULL) { 1335410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, 1336410f4c60SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 1337410f4c60SPyun YongHyeon bus_dmamap_unload(sc->vge_cdata.vge_tx_tag, 1338410f4c60SPyun YongHyeon txd->tx_dmamap); 1339410f4c60SPyun YongHyeon m_freem(txd->tx_m); 1340410f4c60SPyun YongHyeon txd->tx_m = NULL; 1341410f4c60SPyun YongHyeon ifp->if_oerrors++; 1342410f4c60SPyun YongHyeon } 1343410f4c60SPyun YongHyeon } 1344410f4c60SPyun YongHyeon } 1345410f4c60SPyun YongHyeon 1346410f4c60SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 1347a07bd003SBill Paul static __inline void 13486afe22a8SPyun YongHyeon vge_fixup_rx(struct mbuf *m) 1349a07bd003SBill Paul { 1350a07bd003SBill Paul int i; 1351a07bd003SBill Paul uint16_t *src, *dst; 1352a07bd003SBill Paul 1353a07bd003SBill Paul src = mtod(m, uint16_t *); 1354a07bd003SBill Paul dst = src - 1; 1355a07bd003SBill Paul 1356a07bd003SBill Paul for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 1357a07bd003SBill Paul *dst++ = *src++; 1358a07bd003SBill Paul 1359a07bd003SBill Paul m->m_data -= ETHER_ALIGN; 1360a07bd003SBill Paul } 1361a07bd003SBill Paul #endif 1362a07bd003SBill Paul 1363a07bd003SBill Paul /* 1364a07bd003SBill Paul * RX handler. We support the reception of jumbo frames that have 1365a07bd003SBill Paul * been fragmented across multiple 2K mbuf cluster buffers. 1366a07bd003SBill Paul */ 13671abcdbd1SAttilio Rao static int 13686afe22a8SPyun YongHyeon vge_rxeof(struct vge_softc *sc, int count) 1369a07bd003SBill Paul { 1370a07bd003SBill Paul struct mbuf *m; 1371a07bd003SBill Paul struct ifnet *ifp; 1372410f4c60SPyun YongHyeon int prod, prog, total_len; 1373410f4c60SPyun YongHyeon struct vge_rxdesc *rxd; 1374a07bd003SBill Paul struct vge_rx_desc *cur_rx; 1375410f4c60SPyun YongHyeon uint32_t rxstat, rxctl; 1376a07bd003SBill Paul 1377a07bd003SBill Paul VGE_LOCK_ASSERT(sc); 1378410f4c60SPyun YongHyeon 1379fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1380a07bd003SBill Paul 1381410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag, 1382410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map, 1383410f4c60SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1384a07bd003SBill Paul 1385410f4c60SPyun YongHyeon prod = sc->vge_cdata.vge_rx_prodidx; 1386410f4c60SPyun YongHyeon for (prog = 0; count > 0 && 1387410f4c60SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0; 1388410f4c60SPyun YongHyeon VGE_RX_DESC_INC(prod)) { 1389410f4c60SPyun YongHyeon cur_rx = &sc->vge_rdata.vge_rx_ring[prod]; 1390a07bd003SBill Paul rxstat = le32toh(cur_rx->vge_sts); 1391410f4c60SPyun YongHyeon if ((rxstat & VGE_RDSTS_OWN) != 0) 1392410f4c60SPyun YongHyeon break; 1393410f4c60SPyun YongHyeon count--; 1394410f4c60SPyun YongHyeon prog++; 1395a07bd003SBill Paul rxctl = le32toh(cur_rx->vge_ctl); 1396410f4c60SPyun YongHyeon total_len = VGE_RXBYTES(rxstat); 1397410f4c60SPyun YongHyeon rxd = &sc->vge_cdata.vge_rxdesc[prod]; 1398410f4c60SPyun YongHyeon m = rxd->rx_m; 1399a07bd003SBill Paul 1400a07bd003SBill Paul /* 1401a07bd003SBill Paul * If the 'start of frame' bit is set, this indicates 1402a07bd003SBill Paul * either the first fragment in a multi-fragment receive, 1403a07bd003SBill Paul * or an intermediate fragment. Either way, we want to 1404a07bd003SBill Paul * accumulate the buffers. 1405a07bd003SBill Paul */ 1406410f4c60SPyun YongHyeon if ((rxstat & VGE_RXPKT_SOF) != 0) { 1407410f4c60SPyun YongHyeon if (vge_newbuf(sc, prod) != 0) { 1408410f4c60SPyun YongHyeon ifp->if_iqdrops++; 1409410f4c60SPyun YongHyeon VGE_CHAIN_RESET(sc); 1410410f4c60SPyun YongHyeon vge_discard_rxbuf(sc, prod); 1411410f4c60SPyun YongHyeon continue; 1412a07bd003SBill Paul } 1413410f4c60SPyun YongHyeon m->m_len = MCLBYTES - VGE_RX_BUF_ALIGN; 1414410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_head == NULL) { 1415410f4c60SPyun YongHyeon sc->vge_cdata.vge_head = m; 1416410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail = m; 1417410f4c60SPyun YongHyeon } else { 1418410f4c60SPyun YongHyeon m->m_flags &= ~M_PKTHDR; 1419410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail->m_next = m; 1420410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail = m; 1421410f4c60SPyun YongHyeon } 1422a07bd003SBill Paul continue; 1423a07bd003SBill Paul } 1424a07bd003SBill Paul 1425a07bd003SBill Paul /* 1426a07bd003SBill Paul * Bad/error frames will have the RXOK bit cleared. 1427a07bd003SBill Paul * However, there's one error case we want to allow: 1428a07bd003SBill Paul * if a VLAN tagged frame arrives and the chip can't 1429a07bd003SBill Paul * match it against the CAM filter, it considers this 1430a07bd003SBill Paul * a 'VLAN CAM filter miss' and clears the 'RXOK' bit. 1431a07bd003SBill Paul * We don't want to drop the frame though: our VLAN 1432a07bd003SBill Paul * filtering is done in software. 1433410f4c60SPyun YongHyeon * We also want to receive bad-checksummed frames and 1434410f4c60SPyun YongHyeon * and frames with bad-length. 1435a07bd003SBill Paul */ 1436410f4c60SPyun YongHyeon if ((rxstat & VGE_RDSTS_RXOK) == 0 && 1437410f4c60SPyun YongHyeon (rxstat & (VGE_RDSTS_VIDM | VGE_RDSTS_RLERR | 1438410f4c60SPyun YongHyeon VGE_RDSTS_CSUMERR)) == 0) { 1439a07bd003SBill Paul ifp->if_ierrors++; 1440a07bd003SBill Paul /* 1441a07bd003SBill Paul * If this is part of a multi-fragment packet, 1442a07bd003SBill Paul * discard all the pieces. 1443a07bd003SBill Paul */ 1444410f4c60SPyun YongHyeon VGE_CHAIN_RESET(sc); 1445410f4c60SPyun YongHyeon vge_discard_rxbuf(sc, prod); 1446a07bd003SBill Paul continue; 1447a07bd003SBill Paul } 1448a07bd003SBill Paul 1449410f4c60SPyun YongHyeon if (vge_newbuf(sc, prod) != 0) { 1450410f4c60SPyun YongHyeon ifp->if_iqdrops++; 1451410f4c60SPyun YongHyeon VGE_CHAIN_RESET(sc); 1452410f4c60SPyun YongHyeon vge_discard_rxbuf(sc, prod); 1453a07bd003SBill Paul continue; 1454a07bd003SBill Paul } 1455a07bd003SBill Paul 1456410f4c60SPyun YongHyeon /* Chain received mbufs. */ 1457410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_head != NULL) { 1458410f4c60SPyun YongHyeon m->m_len = total_len % (MCLBYTES - VGE_RX_BUF_ALIGN); 1459a07bd003SBill Paul /* 1460a07bd003SBill Paul * Special case: if there's 4 bytes or less 1461a07bd003SBill Paul * in this buffer, the mbuf can be discarded: 1462a07bd003SBill Paul * the last 4 bytes is the CRC, which we don't 1463a07bd003SBill Paul * care about anyway. 1464a07bd003SBill Paul */ 1465a07bd003SBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1466410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail->m_len -= 1467a07bd003SBill Paul (ETHER_CRC_LEN - m->m_len); 1468a07bd003SBill Paul m_freem(m); 1469a07bd003SBill Paul } else { 1470a07bd003SBill Paul m->m_len -= ETHER_CRC_LEN; 1471a07bd003SBill Paul m->m_flags &= ~M_PKTHDR; 1472410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail->m_next = m; 1473a07bd003SBill Paul } 1474410f4c60SPyun YongHyeon m = sc->vge_cdata.vge_head; 1475410f4c60SPyun YongHyeon m->m_flags |= M_PKTHDR; 1476a07bd003SBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1477410f4c60SPyun YongHyeon } else { 1478410f4c60SPyun YongHyeon m->m_flags |= M_PKTHDR; 1479a07bd003SBill Paul m->m_pkthdr.len = m->m_len = 1480a07bd003SBill Paul (total_len - ETHER_CRC_LEN); 1481410f4c60SPyun YongHyeon } 1482a07bd003SBill Paul 1483410f4c60SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 1484a07bd003SBill Paul vge_fixup_rx(m); 1485a07bd003SBill Paul #endif 1486a07bd003SBill Paul m->m_pkthdr.rcvif = ifp; 1487a07bd003SBill Paul 1488a07bd003SBill Paul /* Do RX checksumming if enabled */ 1489410f4c60SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 1490410f4c60SPyun YongHyeon (rxctl & VGE_RDCTL_FRAG) == 0) { 1491a07bd003SBill Paul /* Check IP header checksum */ 1492410f4c60SPyun YongHyeon if ((rxctl & VGE_RDCTL_IPPKT) != 0) 1493a07bd003SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1494410f4c60SPyun YongHyeon if ((rxctl & VGE_RDCTL_IPCSUMOK) != 0) 1495a07bd003SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1496a07bd003SBill Paul 1497a07bd003SBill Paul /* Check TCP/UDP checksum */ 1498a07bd003SBill Paul if (rxctl & (VGE_RDCTL_TCPPKT | VGE_RDCTL_UDPPKT) && 1499a07bd003SBill Paul rxctl & VGE_RDCTL_PROTOCSUMOK) { 1500a07bd003SBill Paul m->m_pkthdr.csum_flags |= 1501a07bd003SBill Paul CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 1502a07bd003SBill Paul m->m_pkthdr.csum_data = 0xffff; 1503a07bd003SBill Paul } 1504a07bd003SBill Paul } 1505a07bd003SBill Paul 1506410f4c60SPyun YongHyeon if ((rxstat & VGE_RDSTS_VTAG) != 0) { 150703eab9f7SRuslan Ermilov /* 150803eab9f7SRuslan Ermilov * The 32-bit rxctl register is stored in little-endian. 150903eab9f7SRuslan Ermilov * However, the 16-bit vlan tag is stored in big-endian, 151003eab9f7SRuslan Ermilov * so we have to byte swap it. 151103eab9f7SRuslan Ermilov */ 151278ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 151303eab9f7SRuslan Ermilov bswap16(rxctl & VGE_RDCTL_VLANID); 151478ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 1515d147662cSGleb Smirnoff } 1516a07bd003SBill Paul 1517a07bd003SBill Paul VGE_UNLOCK(sc); 1518a07bd003SBill Paul (*ifp->if_input)(ifp, m); 1519a07bd003SBill Paul VGE_LOCK(sc); 1520410f4c60SPyun YongHyeon sc->vge_cdata.vge_head = NULL; 1521410f4c60SPyun YongHyeon sc->vge_cdata.vge_tail = NULL; 1522a07bd003SBill Paul } 1523a07bd003SBill Paul 1524410f4c60SPyun YongHyeon if (prog > 0) { 1525410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_prodidx = prod; 1526410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag, 1527410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_ring_map, 1528410f4c60SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1529410f4c60SPyun YongHyeon /* Update residue counter. */ 1530410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_rx_commit != 0) { 1531410f4c60SPyun YongHyeon CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, 1532410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_commit); 1533410f4c60SPyun YongHyeon sc->vge_cdata.vge_rx_commit = 0; 1534410f4c60SPyun YongHyeon } 1535410f4c60SPyun YongHyeon } 1536410f4c60SPyun YongHyeon return (prog); 1537a07bd003SBill Paul } 1538a07bd003SBill Paul 1539a07bd003SBill Paul static void 15406afe22a8SPyun YongHyeon vge_txeof(struct vge_softc *sc) 1541a07bd003SBill Paul { 1542a07bd003SBill Paul struct ifnet *ifp; 1543410f4c60SPyun YongHyeon struct vge_tx_desc *cur_tx; 1544410f4c60SPyun YongHyeon struct vge_txdesc *txd; 1545410f4c60SPyun YongHyeon uint32_t txstat; 1546410f4c60SPyun YongHyeon int cons, prod; 1547410f4c60SPyun YongHyeon 1548410f4c60SPyun YongHyeon VGE_LOCK_ASSERT(sc); 1549a07bd003SBill Paul 1550fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1551a07bd003SBill Paul 1552410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_tx_cnt == 0) 1553410f4c60SPyun YongHyeon return; 1554a07bd003SBill Paul 1555410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag, 1556410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map, 1557410f4c60SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1558a07bd003SBill Paul 1559410f4c60SPyun YongHyeon /* 1560410f4c60SPyun YongHyeon * Go through our tx list and free mbufs for those 1561410f4c60SPyun YongHyeon * frames that have been transmitted. 1562410f4c60SPyun YongHyeon */ 1563410f4c60SPyun YongHyeon cons = sc->vge_cdata.vge_tx_considx; 1564410f4c60SPyun YongHyeon prod = sc->vge_cdata.vge_tx_prodidx; 1565410f4c60SPyun YongHyeon for (; cons != prod; VGE_TX_DESC_INC(cons)) { 1566410f4c60SPyun YongHyeon cur_tx = &sc->vge_rdata.vge_tx_ring[cons]; 1567410f4c60SPyun YongHyeon txstat = le32toh(cur_tx->vge_sts); 1568410f4c60SPyun YongHyeon if ((txstat & VGE_TDSTS_OWN) != 0) 1569a07bd003SBill Paul break; 1570410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_cnt--; 157113f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1572410f4c60SPyun YongHyeon 1573410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[cons]; 1574410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap, 1575410f4c60SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 1576410f4c60SPyun YongHyeon bus_dmamap_unload(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap); 1577410f4c60SPyun YongHyeon 1578410f4c60SPyun YongHyeon KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!\n", 1579410f4c60SPyun YongHyeon __func__)); 1580410f4c60SPyun YongHyeon m_freem(txd->tx_m); 1581410f4c60SPyun YongHyeon txd->tx_m = NULL; 1582420d0abfSPyun YongHyeon txd->tx_desc->vge_frag[0].vge_addrhi = 0; 1583a07bd003SBill Paul } 1584420d0abfSPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag, 1585420d0abfSPyun YongHyeon sc->vge_cdata.vge_tx_ring_map, 1586420d0abfSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1587410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_considx = cons; 1588410f4c60SPyun YongHyeon if (sc->vge_cdata.vge_tx_cnt == 0) 1589410f4c60SPyun YongHyeon sc->vge_timer = 0; 1590410f4c60SPyun YongHyeon else { 1591a07bd003SBill Paul /* 1592a07bd003SBill Paul * If not all descriptors have been released reaped yet, 1593a07bd003SBill Paul * reload the timer so that we will eventually get another 1594a07bd003SBill Paul * interrupt that will cause us to re-enter this routine. 1595a07bd003SBill Paul * This is done in case the transmitter has gone idle. 1596a07bd003SBill Paul */ 1597a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE); 1598a07bd003SBill Paul } 1599a07bd003SBill Paul } 1600a07bd003SBill Paul 1601a07bd003SBill Paul static void 16026afe22a8SPyun YongHyeon vge_tick(void *xsc) 1603a07bd003SBill Paul { 1604a07bd003SBill Paul struct vge_softc *sc; 1605a07bd003SBill Paul struct ifnet *ifp; 1606a07bd003SBill Paul struct mii_data *mii; 1607a07bd003SBill Paul 1608a07bd003SBill Paul sc = xsc; 1609fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 161067e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 1611a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 1612a07bd003SBill Paul 1613a07bd003SBill Paul mii_tick(mii); 16144d7235ddSPyun YongHyeon if ((sc->vge_flags & VGE_FLAG_LINK) != 0) { 1615a07bd003SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) { 16164d7235ddSPyun YongHyeon sc->vge_flags &= ~VGE_FLAG_LINK; 1617fc74a9f9SBrooks Davis if_link_state_change(sc->vge_ifp, 161842559cd2SBill Paul LINK_STATE_DOWN); 1619a07bd003SBill Paul } 1620a07bd003SBill Paul } else { 1621a07bd003SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1622a07bd003SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 16234d7235ddSPyun YongHyeon sc->vge_flags |= VGE_FLAG_LINK; 1624fc74a9f9SBrooks Davis if_link_state_change(sc->vge_ifp, 162542559cd2SBill Paul LINK_STATE_UP); 1626a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 162767e1dfa7SJohn Baldwin vge_start_locked(ifp); 1628a07bd003SBill Paul } 1629a07bd003SBill Paul } 1630a07bd003SBill Paul } 1631a07bd003SBill Paul 1632a07bd003SBill Paul #ifdef DEVICE_POLLING 16331abcdbd1SAttilio Rao static int 1634a07bd003SBill Paul vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count) 1635a07bd003SBill Paul { 1636a07bd003SBill Paul struct vge_softc *sc = ifp->if_softc; 16371abcdbd1SAttilio Rao int rx_npkts = 0; 1638a07bd003SBill Paul 1639a07bd003SBill Paul VGE_LOCK(sc); 164040929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) 1641a07bd003SBill Paul goto done; 1642a07bd003SBill Paul 1643410f4c60SPyun YongHyeon rx_npkts = vge_rxeof(sc, count); 1644a07bd003SBill Paul vge_txeof(sc); 1645a07bd003SBill Paul 1646a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 164767e1dfa7SJohn Baldwin vge_start_locked(ifp); 1648a07bd003SBill Paul 1649a07bd003SBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 1650c3c74c61SPyun YongHyeon uint32_t status; 1651a07bd003SBill Paul status = CSR_READ_4(sc, VGE_ISR); 1652a07bd003SBill Paul if (status == 0xFFFFFFFF) 1653a07bd003SBill Paul goto done; 1654a07bd003SBill Paul if (status) 1655a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, status); 1656a07bd003SBill Paul 1657a07bd003SBill Paul /* 1658a07bd003SBill Paul * XXX check behaviour on receiver stalls. 1659a07bd003SBill Paul */ 1660a07bd003SBill Paul 1661a07bd003SBill Paul if (status & VGE_ISR_TXDMA_STALL || 1662410f4c60SPyun YongHyeon status & VGE_ISR_RXDMA_STALL) { 1663410f4c60SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 166467e1dfa7SJohn Baldwin vge_init_locked(sc); 1665410f4c60SPyun YongHyeon } 1666a07bd003SBill Paul 1667a07bd003SBill Paul if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) { 1668410f4c60SPyun YongHyeon vge_rxeof(sc, count); 1669a07bd003SBill Paul ifp->if_ierrors++; 1670a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1671a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1672a07bd003SBill Paul } 1673a07bd003SBill Paul } 1674a07bd003SBill Paul done: 1675a07bd003SBill Paul VGE_UNLOCK(sc); 16761abcdbd1SAttilio Rao return (rx_npkts); 1677a07bd003SBill Paul } 1678a07bd003SBill Paul #endif /* DEVICE_POLLING */ 1679a07bd003SBill Paul 1680a07bd003SBill Paul static void 16816afe22a8SPyun YongHyeon vge_intr(void *arg) 1682a07bd003SBill Paul { 1683a07bd003SBill Paul struct vge_softc *sc; 1684a07bd003SBill Paul struct ifnet *ifp; 1685c3c74c61SPyun YongHyeon uint32_t status; 1686a07bd003SBill Paul 1687a07bd003SBill Paul sc = arg; 1688a07bd003SBill Paul 1689a07bd003SBill Paul if (sc->suspended) { 1690a07bd003SBill Paul return; 1691a07bd003SBill Paul } 1692a07bd003SBill Paul 1693a07bd003SBill Paul VGE_LOCK(sc); 1694fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 1695a07bd003SBill Paul 1696a07bd003SBill Paul if (!(ifp->if_flags & IFF_UP)) { 1697a07bd003SBill Paul VGE_UNLOCK(sc); 1698a07bd003SBill Paul return; 1699a07bd003SBill Paul } 1700a07bd003SBill Paul 1701a07bd003SBill Paul #ifdef DEVICE_POLLING 170240929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 170340929967SGleb Smirnoff VGE_UNLOCK(sc); 170440929967SGleb Smirnoff return; 1705a07bd003SBill Paul } 170640929967SGleb Smirnoff #endif 1707a07bd003SBill Paul 1708a07bd003SBill Paul /* Disable interrupts */ 1709a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 1710a07bd003SBill Paul 1711a07bd003SBill Paul for (;;) { 1712a07bd003SBill Paul 1713a07bd003SBill Paul status = CSR_READ_4(sc, VGE_ISR); 1714a07bd003SBill Paul /* If the card has gone away the read returns 0xffff. */ 1715a07bd003SBill Paul if (status == 0xFFFFFFFF) 1716a07bd003SBill Paul break; 1717a07bd003SBill Paul 1718a07bd003SBill Paul if (status) 1719a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, status); 1720a07bd003SBill Paul 1721a07bd003SBill Paul if ((status & VGE_INTRS) == 0) 1722a07bd003SBill Paul break; 1723a07bd003SBill Paul 1724a07bd003SBill Paul if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO)) 1725410f4c60SPyun YongHyeon vge_rxeof(sc, VGE_RX_DESC_CNT); 1726a07bd003SBill Paul 1727a07bd003SBill Paul if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) { 1728410f4c60SPyun YongHyeon vge_rxeof(sc, VGE_RX_DESC_CNT); 1729a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 1730a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 1731a07bd003SBill Paul } 1732a07bd003SBill Paul 1733a07bd003SBill Paul if (status & (VGE_ISR_TXOK0|VGE_ISR_TIMER0)) 1734a07bd003SBill Paul vge_txeof(sc); 1735a07bd003SBill Paul 1736410f4c60SPyun YongHyeon if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) { 1737410f4c60SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 173867e1dfa7SJohn Baldwin vge_init_locked(sc); 1739410f4c60SPyun YongHyeon } 1740a07bd003SBill Paul 1741a07bd003SBill Paul if (status & VGE_ISR_LINKSTS) 1742a07bd003SBill Paul vge_tick(sc); 1743a07bd003SBill Paul } 1744a07bd003SBill Paul 1745a07bd003SBill Paul /* Re-enable interrupts */ 1746a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 1747a07bd003SBill Paul 1748a07bd003SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 174967e1dfa7SJohn Baldwin vge_start_locked(ifp); 175067e1dfa7SJohn Baldwin 175167e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 1752a07bd003SBill Paul } 1753a07bd003SBill Paul 1754a07bd003SBill Paul static int 17556afe22a8SPyun YongHyeon vge_encap(struct vge_softc *sc, struct mbuf **m_head) 1756a07bd003SBill Paul { 1757410f4c60SPyun YongHyeon struct vge_txdesc *txd; 1758410f4c60SPyun YongHyeon struct vge_tx_frag *frag; 1759410f4c60SPyun YongHyeon struct mbuf *m; 1760410f4c60SPyun YongHyeon bus_dma_segment_t txsegs[VGE_MAXTXSEGS]; 1761410f4c60SPyun YongHyeon int error, i, nsegs, padlen; 1762410f4c60SPyun YongHyeon uint32_t cflags; 1763a07bd003SBill Paul 1764410f4c60SPyun YongHyeon VGE_LOCK_ASSERT(sc); 1765a07bd003SBill Paul 1766410f4c60SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 1767a07bd003SBill Paul 1768410f4c60SPyun YongHyeon /* Argh. This chip does not autopad short frames. */ 1769410f4c60SPyun YongHyeon if ((*m_head)->m_pkthdr.len < VGE_MIN_FRAMELEN) { 1770410f4c60SPyun YongHyeon m = *m_head; 1771410f4c60SPyun YongHyeon padlen = VGE_MIN_FRAMELEN - m->m_pkthdr.len; 1772410f4c60SPyun YongHyeon if (M_WRITABLE(m) == 0) { 1773410f4c60SPyun YongHyeon /* Get a writable copy. */ 1774410f4c60SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 1775410f4c60SPyun YongHyeon m_freem(*m_head); 1776410f4c60SPyun YongHyeon if (m == NULL) { 1777410f4c60SPyun YongHyeon *m_head = NULL; 1778a07bd003SBill Paul return (ENOBUFS); 1779a07bd003SBill Paul } 1780410f4c60SPyun YongHyeon *m_head = m; 1781410f4c60SPyun YongHyeon } 1782410f4c60SPyun YongHyeon if (M_TRAILINGSPACE(m) < padlen) { 1783410f4c60SPyun YongHyeon m = m_defrag(m, M_DONTWAIT); 1784410f4c60SPyun YongHyeon if (m == NULL) { 1785410f4c60SPyun YongHyeon m_freem(*m_head); 1786410f4c60SPyun YongHyeon *m_head = NULL; 1787410f4c60SPyun YongHyeon return (ENOBUFS); 1788a07bd003SBill Paul } 1789a07bd003SBill Paul } 1790410f4c60SPyun YongHyeon /* 1791410f4c60SPyun YongHyeon * Manually pad short frames, and zero the pad space 1792410f4c60SPyun YongHyeon * to avoid leaking data. 1793410f4c60SPyun YongHyeon */ 1794410f4c60SPyun YongHyeon bzero(mtod(m, char *) + m->m_pkthdr.len, padlen); 1795410f4c60SPyun YongHyeon m->m_pkthdr.len += padlen; 1796410f4c60SPyun YongHyeon m->m_len = m->m_pkthdr.len; 1797410f4c60SPyun YongHyeon *m_head = m; 1798410f4c60SPyun YongHyeon } 1799a07bd003SBill Paul 1800410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[sc->vge_cdata.vge_tx_prodidx]; 1801410f4c60SPyun YongHyeon 1802410f4c60SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag, 1803410f4c60SPyun YongHyeon txd->tx_dmamap, *m_head, txsegs, &nsegs, 0); 1804410f4c60SPyun YongHyeon if (error == EFBIG) { 1805410f4c60SPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, VGE_MAXTXSEGS); 1806410f4c60SPyun YongHyeon if (m == NULL) { 1807410f4c60SPyun YongHyeon m_freem(*m_head); 1808410f4c60SPyun YongHyeon *m_head = NULL; 1809410f4c60SPyun YongHyeon return (ENOMEM); 1810410f4c60SPyun YongHyeon } 1811410f4c60SPyun YongHyeon *m_head = m; 1812410f4c60SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag, 1813410f4c60SPyun YongHyeon txd->tx_dmamap, *m_head, txsegs, &nsegs, 0); 1814410f4c60SPyun YongHyeon if (error != 0) { 1815410f4c60SPyun YongHyeon m_freem(*m_head); 1816410f4c60SPyun YongHyeon *m_head = NULL; 1817410f4c60SPyun YongHyeon return (error); 1818410f4c60SPyun YongHyeon } 1819410f4c60SPyun YongHyeon } else if (error != 0) 1820410f4c60SPyun YongHyeon return (error); 1821410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap, 1822410f4c60SPyun YongHyeon BUS_DMASYNC_PREWRITE); 1823410f4c60SPyun YongHyeon 1824410f4c60SPyun YongHyeon m = *m_head; 1825410f4c60SPyun YongHyeon cflags = 0; 1826410f4c60SPyun YongHyeon 1827410f4c60SPyun YongHyeon /* Configure checksum offload. */ 1828410f4c60SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 1829410f4c60SPyun YongHyeon cflags |= VGE_TDCTL_IPCSUM; 1830410f4c60SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 1831410f4c60SPyun YongHyeon cflags |= VGE_TDCTL_TCPCSUM; 1832410f4c60SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 1833410f4c60SPyun YongHyeon cflags |= VGE_TDCTL_UDPCSUM; 1834410f4c60SPyun YongHyeon 1835410f4c60SPyun YongHyeon /* Configure VLAN. */ 1836410f4c60SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) 1837410f4c60SPyun YongHyeon cflags |= m->m_pkthdr.ether_vtag | VGE_TDCTL_VTAG; 1838410f4c60SPyun YongHyeon txd->tx_desc->vge_sts = htole32(m->m_pkthdr.len << 16); 1839410f4c60SPyun YongHyeon /* 1840410f4c60SPyun YongHyeon * XXX 1841410f4c60SPyun YongHyeon * Velocity family seems to support TSO but no information 1842410f4c60SPyun YongHyeon * for MSS configuration is available. Also the number of 1843410f4c60SPyun YongHyeon * fragments supported by a descriptor is too small to hold 1844410f4c60SPyun YongHyeon * entire 64KB TCP/IP segment. Maybe VGE_TD_LS_MOF, 1845410f4c60SPyun YongHyeon * VGE_TD_LS_SOF and VGE_TD_LS_EOF could be used to build 1846410f4c60SPyun YongHyeon * longer chain of buffers but no additional information is 1847410f4c60SPyun YongHyeon * available. 1848410f4c60SPyun YongHyeon * 1849410f4c60SPyun YongHyeon * When telling the chip how many segments there are, we 1850410f4c60SPyun YongHyeon * must use nsegs + 1 instead of just nsegs. Darned if I 1851410f4c60SPyun YongHyeon * know why. This also means we can't use the last fragment 1852410f4c60SPyun YongHyeon * field of Tx descriptor. 1853410f4c60SPyun YongHyeon */ 1854410f4c60SPyun YongHyeon txd->tx_desc->vge_ctl = htole32(cflags | ((nsegs + 1) << 28) | 1855410f4c60SPyun YongHyeon VGE_TD_LS_NORM); 1856410f4c60SPyun YongHyeon for (i = 0; i < nsegs; i++) { 1857410f4c60SPyun YongHyeon frag = &txd->tx_desc->vge_frag[i]; 1858410f4c60SPyun YongHyeon frag->vge_addrlo = htole32(VGE_ADDR_LO(txsegs[i].ds_addr)); 1859410f4c60SPyun YongHyeon frag->vge_addrhi = htole32(VGE_ADDR_HI(txsegs[i].ds_addr) | 1860410f4c60SPyun YongHyeon (VGE_BUFLEN(txsegs[i].ds_len) << 16)); 1861410f4c60SPyun YongHyeon } 1862410f4c60SPyun YongHyeon 1863410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_cnt++; 1864410f4c60SPyun YongHyeon VGE_TX_DESC_INC(sc->vge_cdata.vge_tx_prodidx); 1865a07bd003SBill Paul 1866a07bd003SBill Paul /* 1867410f4c60SPyun YongHyeon * Finally request interrupt and give the first descriptor 1868410f4c60SPyun YongHyeon * ownership to hardware. 1869a07bd003SBill Paul */ 1870410f4c60SPyun YongHyeon txd->tx_desc->vge_ctl |= htole32(VGE_TDCTL_TIC); 1871410f4c60SPyun YongHyeon txd->tx_desc->vge_sts |= htole32(VGE_TDSTS_OWN); 1872410f4c60SPyun YongHyeon txd->tx_m = m; 1873a07bd003SBill Paul 1874a07bd003SBill Paul return (0); 1875a07bd003SBill Paul } 1876a07bd003SBill Paul 1877a07bd003SBill Paul /* 1878a07bd003SBill Paul * Main transmit routine. 1879a07bd003SBill Paul */ 1880a07bd003SBill Paul 1881a07bd003SBill Paul static void 18826afe22a8SPyun YongHyeon vge_start(struct ifnet *ifp) 1883a07bd003SBill Paul { 1884a07bd003SBill Paul struct vge_softc *sc; 188567e1dfa7SJohn Baldwin 188667e1dfa7SJohn Baldwin sc = ifp->if_softc; 188767e1dfa7SJohn Baldwin VGE_LOCK(sc); 188867e1dfa7SJohn Baldwin vge_start_locked(ifp); 188967e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 189067e1dfa7SJohn Baldwin } 189167e1dfa7SJohn Baldwin 1892410f4c60SPyun YongHyeon 189367e1dfa7SJohn Baldwin static void 18946afe22a8SPyun YongHyeon vge_start_locked(struct ifnet *ifp) 189567e1dfa7SJohn Baldwin { 189667e1dfa7SJohn Baldwin struct vge_softc *sc; 1897410f4c60SPyun YongHyeon struct vge_txdesc *txd; 1898410f4c60SPyun YongHyeon struct mbuf *m_head; 1899410f4c60SPyun YongHyeon int enq, idx; 1900a07bd003SBill Paul 1901a07bd003SBill Paul sc = ifp->if_softc; 1902410f4c60SPyun YongHyeon 190367e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 1904a07bd003SBill Paul 19054d7235ddSPyun YongHyeon if ((sc->vge_flags & VGE_FLAG_LINK) == 0 || 1906410f4c60SPyun YongHyeon (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1907410f4c60SPyun YongHyeon IFF_DRV_RUNNING) 1908a07bd003SBill Paul return; 1909a07bd003SBill Paul 1910410f4c60SPyun YongHyeon idx = sc->vge_cdata.vge_tx_prodidx; 1911410f4c60SPyun YongHyeon VGE_TX_DESC_DEC(idx); 1912410f4c60SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 1913410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_cnt < VGE_TX_DESC_CNT - 1; ) { 1914a07bd003SBill Paul IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1915a07bd003SBill Paul if (m_head == NULL) 1916a07bd003SBill Paul break; 1917410f4c60SPyun YongHyeon /* 1918410f4c60SPyun YongHyeon * Pack the data into the transmit ring. If we 1919410f4c60SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 1920410f4c60SPyun YongHyeon * for the NIC to drain the ring. 1921410f4c60SPyun YongHyeon */ 1922410f4c60SPyun YongHyeon if (vge_encap(sc, &m_head)) { 1923410f4c60SPyun YongHyeon if (m_head == NULL) 1924410f4c60SPyun YongHyeon break; 1925a07bd003SBill Paul IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 192613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1927a07bd003SBill Paul break; 1928a07bd003SBill Paul } 1929a07bd003SBill Paul 1930410f4c60SPyun YongHyeon txd = &sc->vge_cdata.vge_txdesc[idx]; 1931410f4c60SPyun YongHyeon txd->tx_desc->vge_frag[0].vge_addrhi |= htole32(VGE_TXDESC_Q); 1932a07bd003SBill Paul VGE_TX_DESC_INC(idx); 1933a07bd003SBill Paul 1934410f4c60SPyun YongHyeon enq++; 1935a07bd003SBill Paul /* 1936a07bd003SBill Paul * If there's a BPF listener, bounce a copy of this frame 1937a07bd003SBill Paul * to him. 1938a07bd003SBill Paul */ 193959a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 1940a07bd003SBill Paul } 1941a07bd003SBill Paul 1942410f4c60SPyun YongHyeon if (enq > 0) { 1943410f4c60SPyun YongHyeon bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag, 1944410f4c60SPyun YongHyeon sc->vge_cdata.vge_tx_ring_map, 1945410f4c60SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1946a07bd003SBill Paul /* Issue a transmit command. */ 1947a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0); 1948a07bd003SBill Paul /* 1949a07bd003SBill Paul * Use the countdown timer for interrupt moderation. 1950a07bd003SBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 1951a07bd003SBill Paul * countdown timer, which will begin counting until it hits 1952a07bd003SBill Paul * the value in the SSTIMER register, and then trigger an 1953a07bd003SBill Paul * interrupt. Each time we set the TIMER0_ENABLE bit, the 1954a07bd003SBill Paul * the timer count is reloaded. Only when the transmitter 1955a07bd003SBill Paul * is idle will the timer hit 0 and an interrupt fire. 1956a07bd003SBill Paul */ 1957a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE); 1958a07bd003SBill Paul 1959a07bd003SBill Paul /* 1960a07bd003SBill Paul * Set a timeout in case the chip goes out to lunch. 1961a07bd003SBill Paul */ 196267e1dfa7SJohn Baldwin sc->vge_timer = 5; 1963410f4c60SPyun YongHyeon } 1964a07bd003SBill Paul } 1965a07bd003SBill Paul 1966a07bd003SBill Paul static void 19676afe22a8SPyun YongHyeon vge_init(void *xsc) 1968a07bd003SBill Paul { 1969a07bd003SBill Paul struct vge_softc *sc = xsc; 197067e1dfa7SJohn Baldwin 197167e1dfa7SJohn Baldwin VGE_LOCK(sc); 197267e1dfa7SJohn Baldwin vge_init_locked(sc); 197367e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 197467e1dfa7SJohn Baldwin } 197567e1dfa7SJohn Baldwin 197667e1dfa7SJohn Baldwin static void 197767e1dfa7SJohn Baldwin vge_init_locked(struct vge_softc *sc) 197867e1dfa7SJohn Baldwin { 1979fc74a9f9SBrooks Davis struct ifnet *ifp = sc->vge_ifp; 1980a07bd003SBill Paul struct mii_data *mii; 1981410f4c60SPyun YongHyeon int error, i; 1982a07bd003SBill Paul 198367e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 1984a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 1985a07bd003SBill Paul 1986410f4c60SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1987410f4c60SPyun YongHyeon return; 1988410f4c60SPyun YongHyeon 1989a07bd003SBill Paul /* 1990a07bd003SBill Paul * Cancel pending I/O and free all RX/TX buffers. 1991a07bd003SBill Paul */ 1992a07bd003SBill Paul vge_stop(sc); 1993a07bd003SBill Paul vge_reset(sc); 1994a07bd003SBill Paul 1995a07bd003SBill Paul /* 1996a07bd003SBill Paul * Initialize the RX and TX descriptors and mbufs. 1997a07bd003SBill Paul */ 1998a07bd003SBill Paul 1999410f4c60SPyun YongHyeon error = vge_rx_list_init(sc); 2000410f4c60SPyun YongHyeon if (error != 0) { 2001410f4c60SPyun YongHyeon device_printf(sc->vge_dev, "no memory for Rx buffers.\n"); 2002410f4c60SPyun YongHyeon return; 2003410f4c60SPyun YongHyeon } 2004a07bd003SBill Paul vge_tx_list_init(sc); 2005a07bd003SBill Paul 2006a07bd003SBill Paul /* Set our station address */ 2007a07bd003SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 20084a0d6638SRuslan Ermilov CSR_WRITE_1(sc, VGE_PAR0 + i, IF_LLADDR(sc->vge_ifp)[i]); 2009a07bd003SBill Paul 2010a07bd003SBill Paul /* 2011a07bd003SBill Paul * Set receive FIFO threshold. Also allow transmission and 2012a07bd003SBill Paul * reception of VLAN tagged frames. 2013a07bd003SBill Paul */ 2014a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT); 2015a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES|VGE_VTAG_OPT2); 2016a07bd003SBill Paul 2017a07bd003SBill Paul /* Set DMA burst length */ 2018a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN); 2019a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128); 2020a07bd003SBill Paul 2021a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK); 2022a07bd003SBill Paul 2023a07bd003SBill Paul /* Set collision backoff algorithm */ 2024a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM| 2025a07bd003SBill Paul VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT); 2026a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET); 2027a07bd003SBill Paul 2028a07bd003SBill Paul /* Disable LPSEL field in priority resolution */ 2029a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS); 2030a07bd003SBill Paul 2031a07bd003SBill Paul /* 2032a07bd003SBill Paul * Load the addresses of the DMA queues into the chip. 2033a07bd003SBill Paul * Note that we only use one transmit queue. 2034a07bd003SBill Paul */ 2035a07bd003SBill Paul 2036410f4c60SPyun YongHyeon CSR_WRITE_4(sc, VGE_TXDESC_HIADDR, 2037410f4c60SPyun YongHyeon VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr)); 2038a07bd003SBill Paul CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0, 2039410f4c60SPyun YongHyeon VGE_ADDR_LO(sc->vge_rdata.vge_tx_ring_paddr)); 2040a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1); 2041a07bd003SBill Paul 2042a07bd003SBill Paul CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 2043410f4c60SPyun YongHyeon VGE_ADDR_LO(sc->vge_rdata.vge_rx_ring_paddr)); 2044a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1); 2045a07bd003SBill Paul CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT); 2046a07bd003SBill Paul 2047a07bd003SBill Paul /* Enable and wake up the RX descriptor queue */ 2048a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN); 2049a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK); 2050a07bd003SBill Paul 2051a07bd003SBill Paul /* Enable the TX descriptor queue */ 2052a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0); 2053a07bd003SBill Paul 2054a07bd003SBill Paul /* Set up the receive filter -- allow large frames for VLANs. */ 2055a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXCTL, VGE_RXCTL_RX_UCAST|VGE_RXCTL_RX_GIANT); 2056a07bd003SBill Paul 2057a07bd003SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 2058a07bd003SBill Paul if (ifp->if_flags & IFF_PROMISC) { 2059a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_PROMISC); 2060a07bd003SBill Paul } 2061a07bd003SBill Paul 2062a07bd003SBill Paul /* Set capture broadcast bit to capture broadcast frames. */ 2063a07bd003SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 2064a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_BCAST); 2065a07bd003SBill Paul } 2066a07bd003SBill Paul 2067a07bd003SBill Paul /* Set multicast bit to capture multicast frames. */ 2068a07bd003SBill Paul if (ifp->if_flags & IFF_MULTICAST) { 2069a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_MCAST); 2070a07bd003SBill Paul } 2071a07bd003SBill Paul 2072a07bd003SBill Paul /* Init the cam filter. */ 2073a07bd003SBill Paul vge_cam_clear(sc); 2074a07bd003SBill Paul 2075a07bd003SBill Paul /* Init the multicast filter. */ 2076a07bd003SBill Paul vge_setmulti(sc); 2077a07bd003SBill Paul 2078a07bd003SBill Paul /* Enable flow control */ 2079a07bd003SBill Paul 2080a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS2, 0x8B); 2081a07bd003SBill Paul 2082a07bd003SBill Paul /* Enable jumbo frame reception (if desired) */ 2083a07bd003SBill Paul 2084a07bd003SBill Paul /* Start the MAC. */ 2085a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP); 2086a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL); 2087a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS0, 2088a07bd003SBill Paul VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START); 2089a07bd003SBill Paul 2090a07bd003SBill Paul /* 2091a07bd003SBill Paul * Configure one-shot timer for microsecond 20928170b243SPyun YongHyeon * resolution and load it for 500 usecs. 2093a07bd003SBill Paul */ 2094a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_TIMER0_RES); 2095a07bd003SBill Paul CSR_WRITE_2(sc, VGE_SSTIMER, 400); 2096a07bd003SBill Paul 2097a07bd003SBill Paul /* 2098a07bd003SBill Paul * Configure interrupt moderation for receive. Enable 2099a07bd003SBill Paul * the holdoff counter and load it, and set the RX 2100a07bd003SBill Paul * suppression count to the number of descriptors we 2101a07bd003SBill Paul * want to allow before triggering an interrupt. 2102a07bd003SBill Paul * The holdoff timer is in units of 20 usecs. 2103a07bd003SBill Paul */ 2104a07bd003SBill Paul 2105a07bd003SBill Paul #ifdef notyet 2106a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_TXINTSUP_DISABLE); 2107a07bd003SBill Paul /* Select the interrupt holdoff timer page. */ 2108a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2109a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF); 2110a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTHOLDOFF, 10); /* ~200 usecs */ 2111a07bd003SBill Paul 2112a07bd003SBill Paul /* Enable use of the holdoff timer. */ 2113a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF); 2114a07bd003SBill Paul CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_SC_RELOAD); 2115a07bd003SBill Paul 2116a07bd003SBill Paul /* Select the RX suppression threshold page. */ 2117a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2118a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR); 2119a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXSUPPTHR, 64); /* interrupt after 64 packets */ 2120a07bd003SBill Paul 2121a07bd003SBill Paul /* Restore the page select bits. */ 2122a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL); 2123a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR); 2124a07bd003SBill Paul #endif 2125a07bd003SBill Paul 2126a07bd003SBill Paul #ifdef DEVICE_POLLING 2127a07bd003SBill Paul /* 2128a07bd003SBill Paul * Disable interrupts if we are polling. 2129a07bd003SBill Paul */ 213040929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 2131a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, 0); 2132a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 2133a07bd003SBill Paul } else /* otherwise ... */ 213440929967SGleb Smirnoff #endif 2135a07bd003SBill Paul { 2136a07bd003SBill Paul /* 2137a07bd003SBill Paul * Enable interrupts. 2138a07bd003SBill Paul */ 2139a07bd003SBill Paul CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS); 2140a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0); 2141a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 2142a07bd003SBill Paul } 2143a07bd003SBill Paul 21444d7235ddSPyun YongHyeon sc->vge_flags &= ~VGE_FLAG_LINK; 2145a07bd003SBill Paul mii_mediachg(mii); 2146a07bd003SBill Paul 214713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 214813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 214967e1dfa7SJohn Baldwin callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc); 2150a07bd003SBill Paul } 2151a07bd003SBill Paul 2152a07bd003SBill Paul /* 2153a07bd003SBill Paul * Set media options. 2154a07bd003SBill Paul */ 2155a07bd003SBill Paul static int 21566afe22a8SPyun YongHyeon vge_ifmedia_upd(struct ifnet *ifp) 2157a07bd003SBill Paul { 2158a07bd003SBill Paul struct vge_softc *sc; 2159a07bd003SBill Paul struct mii_data *mii; 2160a07bd003SBill Paul 2161a07bd003SBill Paul sc = ifp->if_softc; 2162592777f6SMichael Reifenberger VGE_LOCK(sc); 2163a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2164a07bd003SBill Paul mii_mediachg(mii); 2165592777f6SMichael Reifenberger VGE_UNLOCK(sc); 2166a07bd003SBill Paul 2167a07bd003SBill Paul return (0); 2168a07bd003SBill Paul } 2169a07bd003SBill Paul 2170a07bd003SBill Paul /* 2171a07bd003SBill Paul * Report current media status. 2172a07bd003SBill Paul */ 2173a07bd003SBill Paul static void 21746afe22a8SPyun YongHyeon vge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 2175a07bd003SBill Paul { 2176a07bd003SBill Paul struct vge_softc *sc; 2177a07bd003SBill Paul struct mii_data *mii; 2178a07bd003SBill Paul 2179a07bd003SBill Paul sc = ifp->if_softc; 2180a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2181a07bd003SBill Paul 218267e1dfa7SJohn Baldwin VGE_LOCK(sc); 2183a07bd003SBill Paul mii_pollstat(mii); 218467e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2185a07bd003SBill Paul ifmr->ifm_active = mii->mii_media_active; 2186a07bd003SBill Paul ifmr->ifm_status = mii->mii_media_status; 2187a07bd003SBill Paul } 2188a07bd003SBill Paul 2189a07bd003SBill Paul static void 21906afe22a8SPyun YongHyeon vge_miibus_statchg(device_t dev) 2191a07bd003SBill Paul { 2192a07bd003SBill Paul struct vge_softc *sc; 2193a07bd003SBill Paul struct mii_data *mii; 2194a07bd003SBill Paul struct ifmedia_entry *ife; 2195a07bd003SBill Paul 2196a07bd003SBill Paul sc = device_get_softc(dev); 2197a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2198a07bd003SBill Paul ife = mii->mii_media.ifm_cur; 2199a07bd003SBill Paul 2200a07bd003SBill Paul /* 2201a07bd003SBill Paul * If the user manually selects a media mode, we need to turn 2202a07bd003SBill Paul * on the forced MAC mode bit in the DIAGCTL register. If the 2203a07bd003SBill Paul * user happens to choose a full duplex mode, we also need to 2204a07bd003SBill Paul * set the 'force full duplex' bit. This applies only to 2205a07bd003SBill Paul * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC 2206a07bd003SBill Paul * mode is disabled, and in 1000baseT mode, full duplex is 2207a07bd003SBill Paul * always implied, so we turn on the forced mode bit but leave 2208a07bd003SBill Paul * the FDX bit cleared. 2209a07bd003SBill Paul */ 2210a07bd003SBill Paul 2211a07bd003SBill Paul switch (IFM_SUBTYPE(ife->ifm_media)) { 2212a07bd003SBill Paul case IFM_AUTO: 2213a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2214a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2215a07bd003SBill Paul break; 2216a07bd003SBill Paul case IFM_1000_T: 2217a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2218a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2219a07bd003SBill Paul break; 2220a07bd003SBill Paul case IFM_100_TX: 2221a07bd003SBill Paul case IFM_10_T: 2222a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE); 2223a07bd003SBill Paul if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) { 2224a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2225a07bd003SBill Paul } else { 2226a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE); 2227a07bd003SBill Paul } 2228a07bd003SBill Paul break; 2229a07bd003SBill Paul default: 2230a07bd003SBill Paul device_printf(dev, "unknown media type: %x\n", 2231a07bd003SBill Paul IFM_SUBTYPE(ife->ifm_media)); 2232a07bd003SBill Paul break; 2233a07bd003SBill Paul } 2234a07bd003SBill Paul } 2235a07bd003SBill Paul 2236a07bd003SBill Paul static int 22376afe22a8SPyun YongHyeon vge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 2238a07bd003SBill Paul { 2239a07bd003SBill Paul struct vge_softc *sc = ifp->if_softc; 2240a07bd003SBill Paul struct ifreq *ifr = (struct ifreq *) data; 2241a07bd003SBill Paul struct mii_data *mii; 2242a07bd003SBill Paul int error = 0; 2243a07bd003SBill Paul 2244a07bd003SBill Paul switch (command) { 2245a07bd003SBill Paul case SIOCSIFMTU: 2246a07bd003SBill Paul if (ifr->ifr_mtu > VGE_JUMBO_MTU) 2247a07bd003SBill Paul error = EINVAL; 2248a07bd003SBill Paul ifp->if_mtu = ifr->ifr_mtu; 2249a07bd003SBill Paul break; 2250a07bd003SBill Paul case SIOCSIFFLAGS: 225167e1dfa7SJohn Baldwin VGE_LOCK(sc); 2252a07bd003SBill Paul if (ifp->if_flags & IFF_UP) { 225313f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 2254a07bd003SBill Paul ifp->if_flags & IFF_PROMISC && 2255a07bd003SBill Paul !(sc->vge_if_flags & IFF_PROMISC)) { 2256a07bd003SBill Paul CSR_SETBIT_1(sc, VGE_RXCTL, 2257a07bd003SBill Paul VGE_RXCTL_RX_PROMISC); 2258a07bd003SBill Paul vge_setmulti(sc); 225913f4c340SRobert Watson } else if (ifp->if_drv_flags & IFF_DRV_RUNNING && 2260a07bd003SBill Paul !(ifp->if_flags & IFF_PROMISC) && 2261a07bd003SBill Paul sc->vge_if_flags & IFF_PROMISC) { 2262a07bd003SBill Paul CSR_CLRBIT_1(sc, VGE_RXCTL, 2263a07bd003SBill Paul VGE_RXCTL_RX_PROMISC); 2264a07bd003SBill Paul vge_setmulti(sc); 2265a07bd003SBill Paul } else 226667e1dfa7SJohn Baldwin vge_init_locked(sc); 2267a07bd003SBill Paul } else { 226813f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2269a07bd003SBill Paul vge_stop(sc); 2270a07bd003SBill Paul } 2271a07bd003SBill Paul sc->vge_if_flags = ifp->if_flags; 227267e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2273a07bd003SBill Paul break; 2274a07bd003SBill Paul case SIOCADDMULTI: 2275a07bd003SBill Paul case SIOCDELMULTI: 227667e1dfa7SJohn Baldwin VGE_LOCK(sc); 2277410f4c60SPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2278a07bd003SBill Paul vge_setmulti(sc); 227967e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2280a07bd003SBill Paul break; 2281a07bd003SBill Paul case SIOCGIFMEDIA: 2282a07bd003SBill Paul case SIOCSIFMEDIA: 2283a07bd003SBill Paul mii = device_get_softc(sc->vge_miibus); 2284a07bd003SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2285a07bd003SBill Paul break; 2286a07bd003SBill Paul case SIOCSIFCAP: 228740929967SGleb Smirnoff { 228840929967SGleb Smirnoff int mask = ifr->ifr_reqcap ^ ifp->if_capenable; 228940929967SGleb Smirnoff #ifdef DEVICE_POLLING 229040929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 229140929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 229240929967SGleb Smirnoff error = ether_poll_register(vge_poll, ifp); 229340929967SGleb Smirnoff if (error) 229440929967SGleb Smirnoff return (error); 229540929967SGleb Smirnoff VGE_LOCK(sc); 229640929967SGleb Smirnoff /* Disable interrupts */ 229740929967SGleb Smirnoff CSR_WRITE_4(sc, VGE_IMR, 0); 229840929967SGleb Smirnoff CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 229940929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 230040929967SGleb Smirnoff VGE_UNLOCK(sc); 230140929967SGleb Smirnoff } else { 230240929967SGleb Smirnoff error = ether_poll_deregister(ifp); 230340929967SGleb Smirnoff /* Enable interrupts. */ 230440929967SGleb Smirnoff VGE_LOCK(sc); 230540929967SGleb Smirnoff CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS); 230640929967SGleb Smirnoff CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF); 230740929967SGleb Smirnoff CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK); 230840929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 230940929967SGleb Smirnoff VGE_UNLOCK(sc); 231040929967SGleb Smirnoff } 231140929967SGleb Smirnoff } 231240929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 231367e1dfa7SJohn Baldwin VGE_LOCK(sc); 231420f9ef43SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 231520f9ef43SPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 231620f9ef43SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 231720f9ef43SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 231820f9ef43SPyun YongHyeon ifp->if_hwassist |= VGE_CSUM_FEATURES; 2319a07bd003SBill Paul else 232020f9ef43SPyun YongHyeon ifp->if_hwassist &= ~VGE_CSUM_FEATURES; 232140929967SGleb Smirnoff } 232220f9ef43SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 232320f9ef43SPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 232420f9ef43SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 232567e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 232640929967SGleb Smirnoff } 2327a07bd003SBill Paul break; 2328a07bd003SBill Paul default: 2329a07bd003SBill Paul error = ether_ioctl(ifp, command, data); 2330a07bd003SBill Paul break; 2331a07bd003SBill Paul } 2332a07bd003SBill Paul 2333a07bd003SBill Paul return (error); 2334a07bd003SBill Paul } 2335a07bd003SBill Paul 2336a07bd003SBill Paul static void 233767e1dfa7SJohn Baldwin vge_watchdog(void *arg) 2338a07bd003SBill Paul { 2339a07bd003SBill Paul struct vge_softc *sc; 234067e1dfa7SJohn Baldwin struct ifnet *ifp; 2341a07bd003SBill Paul 234267e1dfa7SJohn Baldwin sc = arg; 234367e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 234467e1dfa7SJohn Baldwin callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc); 234567e1dfa7SJohn Baldwin if (sc->vge_timer == 0 || --sc->vge_timer > 0) 234667e1dfa7SJohn Baldwin return; 234767e1dfa7SJohn Baldwin 234867e1dfa7SJohn Baldwin ifp = sc->vge_ifp; 2349f1b21184SJohn Baldwin if_printf(ifp, "watchdog timeout\n"); 2350a07bd003SBill Paul ifp->if_oerrors++; 2351a07bd003SBill Paul 2352a07bd003SBill Paul vge_txeof(sc); 2353410f4c60SPyun YongHyeon vge_rxeof(sc, VGE_RX_DESC_CNT); 2354a07bd003SBill Paul 2355410f4c60SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 235667e1dfa7SJohn Baldwin vge_init_locked(sc); 2357a07bd003SBill Paul } 2358a07bd003SBill Paul 2359a07bd003SBill Paul /* 2360a07bd003SBill Paul * Stop the adapter and free any mbufs allocated to the 2361a07bd003SBill Paul * RX and TX lists. 2362a07bd003SBill Paul */ 2363a07bd003SBill Paul static void 23646afe22a8SPyun YongHyeon vge_stop(struct vge_softc *sc) 2365a07bd003SBill Paul { 2366a07bd003SBill Paul struct ifnet *ifp; 2367a07bd003SBill Paul 236867e1dfa7SJohn Baldwin VGE_LOCK_ASSERT(sc); 2369fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 237067e1dfa7SJohn Baldwin sc->vge_timer = 0; 237167e1dfa7SJohn Baldwin callout_stop(&sc->vge_watchdog); 2372a07bd003SBill Paul 237313f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2374a07bd003SBill Paul 2375a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK); 2376a07bd003SBill Paul CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP); 2377a07bd003SBill Paul CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF); 2378a07bd003SBill Paul CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF); 2379a07bd003SBill Paul CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF); 2380a07bd003SBill Paul CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0); 2381a07bd003SBill Paul 2382410f4c60SPyun YongHyeon VGE_CHAIN_RESET(sc); 2383410f4c60SPyun YongHyeon vge_txeof(sc); 2384410f4c60SPyun YongHyeon vge_freebufs(sc); 2385a07bd003SBill Paul } 2386a07bd003SBill Paul 2387a07bd003SBill Paul /* 2388a07bd003SBill Paul * Device suspend routine. Stop the interface and save some PCI 2389a07bd003SBill Paul * settings in case the BIOS doesn't restore them properly on 2390a07bd003SBill Paul * resume. 2391a07bd003SBill Paul */ 2392a07bd003SBill Paul static int 23936afe22a8SPyun YongHyeon vge_suspend(device_t dev) 2394a07bd003SBill Paul { 2395a07bd003SBill Paul struct vge_softc *sc; 2396a07bd003SBill Paul 2397a07bd003SBill Paul sc = device_get_softc(dev); 2398a07bd003SBill Paul 239967e1dfa7SJohn Baldwin VGE_LOCK(sc); 2400a07bd003SBill Paul vge_stop(sc); 2401a07bd003SBill Paul 2402a07bd003SBill Paul sc->suspended = 1; 240367e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2404a07bd003SBill Paul 2405a07bd003SBill Paul return (0); 2406a07bd003SBill Paul } 2407a07bd003SBill Paul 2408a07bd003SBill Paul /* 2409a07bd003SBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2410a07bd003SBill Paul * doesn't, re-enable busmastering, and restart the interface if 2411a07bd003SBill Paul * appropriate. 2412a07bd003SBill Paul */ 2413a07bd003SBill Paul static int 24146afe22a8SPyun YongHyeon vge_resume(device_t dev) 2415a07bd003SBill Paul { 2416a07bd003SBill Paul struct vge_softc *sc; 2417a07bd003SBill Paul struct ifnet *ifp; 2418a07bd003SBill Paul 2419a07bd003SBill Paul sc = device_get_softc(dev); 2420fc74a9f9SBrooks Davis ifp = sc->vge_ifp; 2421a07bd003SBill Paul 2422a07bd003SBill Paul /* reenable busmastering */ 2423a07bd003SBill Paul pci_enable_busmaster(dev); 2424a07bd003SBill Paul pci_enable_io(dev, SYS_RES_MEMORY); 2425a07bd003SBill Paul 2426a07bd003SBill Paul /* reinitialize interface if necessary */ 242767e1dfa7SJohn Baldwin VGE_LOCK(sc); 2428410f4c60SPyun YongHyeon if (ifp->if_flags & IFF_UP) { 2429410f4c60SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 243067e1dfa7SJohn Baldwin vge_init_locked(sc); 2431410f4c60SPyun YongHyeon } 2432a07bd003SBill Paul sc->suspended = 0; 243367e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 2434a07bd003SBill Paul 2435a07bd003SBill Paul return (0); 2436a07bd003SBill Paul } 2437a07bd003SBill Paul 2438a07bd003SBill Paul /* 2439a07bd003SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2440a07bd003SBill Paul * get confused by errant DMAs when rebooting. 2441a07bd003SBill Paul */ 24426a087a87SPyun YongHyeon static int 24436afe22a8SPyun YongHyeon vge_shutdown(device_t dev) 2444a07bd003SBill Paul { 2445a07bd003SBill Paul struct vge_softc *sc; 2446a07bd003SBill Paul 2447a07bd003SBill Paul sc = device_get_softc(dev); 2448a07bd003SBill Paul 244967e1dfa7SJohn Baldwin VGE_LOCK(sc); 2450a07bd003SBill Paul vge_stop(sc); 245167e1dfa7SJohn Baldwin VGE_UNLOCK(sc); 24526a087a87SPyun YongHyeon 24536a087a87SPyun YongHyeon return (0); 2454a07bd003SBill Paul } 2455