xref: /freebsd/sys/dev/vge/if_vge.c (revision 33a0d70b864a6b53fe640f05c796fc78b4f0c267)
1098ca2bdSWarner Losh /*-
2a07bd003SBill Paul  * Copyright (c) 2004
3a07bd003SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a07bd003SBill Paul  *
5a07bd003SBill Paul  * Redistribution and use in source and binary forms, with or without
6a07bd003SBill Paul  * modification, are permitted provided that the following conditions
7a07bd003SBill Paul  * are met:
8a07bd003SBill Paul  * 1. Redistributions of source code must retain the above copyright
9a07bd003SBill Paul  *    notice, this list of conditions and the following disclaimer.
10a07bd003SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a07bd003SBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a07bd003SBill Paul  *    documentation and/or other materials provided with the distribution.
13a07bd003SBill Paul  * 3. All advertising materials mentioning features or use of this software
14a07bd003SBill Paul  *    must display the following acknowledgement:
15a07bd003SBill Paul  *	This product includes software developed by Bill Paul.
16a07bd003SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a07bd003SBill Paul  *    may be used to endorse or promote products derived from this software
18a07bd003SBill Paul  *    without specific prior written permission.
19a07bd003SBill Paul  *
20a07bd003SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a07bd003SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a07bd003SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a07bd003SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a07bd003SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a07bd003SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a07bd003SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a07bd003SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a07bd003SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a07bd003SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a07bd003SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a07bd003SBill Paul  */
32a07bd003SBill Paul 
33a07bd003SBill Paul #include <sys/cdefs.h>
34a07bd003SBill Paul __FBSDID("$FreeBSD$");
35a07bd003SBill Paul 
36a07bd003SBill Paul /*
37a07bd003SBill Paul  * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver.
38a07bd003SBill Paul  *
39a07bd003SBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a07bd003SBill Paul  * Senior Networking Software Engineer
41a07bd003SBill Paul  * Wind River Systems
42a07bd003SBill Paul  */
43a07bd003SBill Paul 
44a07bd003SBill Paul /*
45a07bd003SBill Paul  * The VIA Networking VT6122 is a 32bit, 33/66Mhz PCI device that
46a07bd003SBill Paul  * combines a tri-speed ethernet MAC and PHY, with the following
47a07bd003SBill Paul  * features:
48a07bd003SBill Paul  *
49a07bd003SBill Paul  *	o Jumbo frame support up to 16K
50a07bd003SBill Paul  *	o Transmit and receive flow control
51a07bd003SBill Paul  *	o IPv4 checksum offload
52a07bd003SBill Paul  *	o VLAN tag insertion and stripping
53a07bd003SBill Paul  *	o TCP large send
54a07bd003SBill Paul  *	o 64-bit multicast hash table filter
55a07bd003SBill Paul  *	o 64 entry CAM filter
56a07bd003SBill Paul  *	o 16K RX FIFO and 48K TX FIFO memory
57a07bd003SBill Paul  *	o Interrupt moderation
58a07bd003SBill Paul  *
59a07bd003SBill Paul  * The VT6122 supports up to four transmit DMA queues. The descriptors
60a07bd003SBill Paul  * in the transmit ring can address up to 7 data fragments; frames which
61a07bd003SBill Paul  * span more than 7 data buffers must be coalesced, but in general the
62a07bd003SBill Paul  * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments
63a07bd003SBill Paul  * long. The receive descriptors address only a single buffer.
64a07bd003SBill Paul  *
65a07bd003SBill Paul  * There are two peculiar design issues with the VT6122. One is that
66a07bd003SBill Paul  * receive data buffers must be aligned on a 32-bit boundary. This is
67a07bd003SBill Paul  * not a problem where the VT6122 is used as a LOM device in x86-based
68a07bd003SBill Paul  * systems, but on architectures that generate unaligned access traps, we
69a07bd003SBill Paul  * have to do some copying.
70a07bd003SBill Paul  *
71a07bd003SBill Paul  * The other issue has to do with the way 64-bit addresses are handled.
72a07bd003SBill Paul  * The DMA descriptors only allow you to specify 48 bits of addressing
73a07bd003SBill Paul  * information. The remaining 16 bits are specified using one of the
74a07bd003SBill Paul  * I/O registers. If you only have a 32-bit system, then this isn't
75a07bd003SBill Paul  * an issue, but if you have a 64-bit system and more than 4GB of
76a07bd003SBill Paul  * memory, you must have to make sure your network data buffers reside
77a07bd003SBill Paul  * in the same 48-bit 'segment.'
78a07bd003SBill Paul  *
79a07bd003SBill Paul  * Special thanks to Ryan Fu at VIA Networking for providing documentation
80a07bd003SBill Paul  * and sample NICs for testing.
81a07bd003SBill Paul  */
82a07bd003SBill Paul 
83f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
84f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
85f0796cd2SGleb Smirnoff #endif
86f0796cd2SGleb Smirnoff 
87a07bd003SBill Paul #include <sys/param.h>
88a07bd003SBill Paul #include <sys/endian.h>
89a07bd003SBill Paul #include <sys/systm.h>
90a07bd003SBill Paul #include <sys/sockio.h>
91a07bd003SBill Paul #include <sys/mbuf.h>
92a07bd003SBill Paul #include <sys/malloc.h>
93a07bd003SBill Paul #include <sys/module.h>
94a07bd003SBill Paul #include <sys/kernel.h>
95a07bd003SBill Paul #include <sys/socket.h>
967129fb20SPyun YongHyeon #include <sys/sysctl.h>
97a07bd003SBill Paul 
98a07bd003SBill Paul #include <net/if.h>
99a07bd003SBill Paul #include <net/if_arp.h>
100a07bd003SBill Paul #include <net/ethernet.h>
101a07bd003SBill Paul #include <net/if_dl.h>
102a07bd003SBill Paul #include <net/if_media.h>
103fc74a9f9SBrooks Davis #include <net/if_types.h>
104a07bd003SBill Paul #include <net/if_vlan_var.h>
105a07bd003SBill Paul 
106a07bd003SBill Paul #include <net/bpf.h>
107a07bd003SBill Paul 
108a07bd003SBill Paul #include <machine/bus.h>
109a07bd003SBill Paul #include <machine/resource.h>
110a07bd003SBill Paul #include <sys/bus.h>
111a07bd003SBill Paul #include <sys/rman.h>
112a07bd003SBill Paul 
113a07bd003SBill Paul #include <dev/mii/mii.h>
114a07bd003SBill Paul #include <dev/mii/miivar.h>
115a07bd003SBill Paul 
116a07bd003SBill Paul #include <dev/pci/pcireg.h>
117a07bd003SBill Paul #include <dev/pci/pcivar.h>
118a07bd003SBill Paul 
119a07bd003SBill Paul MODULE_DEPEND(vge, pci, 1, 1, 1);
120a07bd003SBill Paul MODULE_DEPEND(vge, ether, 1, 1, 1);
121a07bd003SBill Paul MODULE_DEPEND(vge, miibus, 1, 1, 1);
122a07bd003SBill Paul 
1237b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
124a07bd003SBill Paul #include "miibus_if.h"
125a07bd003SBill Paul 
126a07bd003SBill Paul #include <dev/vge/if_vgereg.h>
127a07bd003SBill Paul #include <dev/vge/if_vgevar.h>
128a07bd003SBill Paul 
129a07bd003SBill Paul #define VGE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
130a07bd003SBill Paul 
1315957cc2aSPyun YongHyeon /* Tunables */
1325957cc2aSPyun YongHyeon static int msi_disable = 0;
1335957cc2aSPyun YongHyeon TUNABLE_INT("hw.vge.msi_disable", &msi_disable);
1345957cc2aSPyun YongHyeon 
135a07bd003SBill Paul /*
1367129fb20SPyun YongHyeon  * The SQE error counter of MIB seems to report bogus value.
1377129fb20SPyun YongHyeon  * Vendor's workaround does not seem to work on PCIe based
1387129fb20SPyun YongHyeon  * controllers. Disable it until we find better workaround.
1397129fb20SPyun YongHyeon  */
1407129fb20SPyun YongHyeon #undef VGE_ENABLE_SQEERR
1417129fb20SPyun YongHyeon 
1427129fb20SPyun YongHyeon /*
143a07bd003SBill Paul  * Various supported device vendors/types and their names.
144a07bd003SBill Paul  */
145a07bd003SBill Paul static struct vge_type vge_devs[] = {
146a07bd003SBill Paul 	{ VIA_VENDORID, VIA_DEVICEID_61XX,
14783accfdbSPyun YongHyeon 		"VIA Networking Velocity Gigabit Ethernet" },
148a07bd003SBill Paul 	{ 0, 0, NULL }
149a07bd003SBill Paul };
150a07bd003SBill Paul 
151a07bd003SBill Paul static int	vge_attach(device_t);
152a07bd003SBill Paul static int	vge_detach(device_t);
153e4027c49SPyun YongHyeon static int	vge_probe(device_t);
154a07bd003SBill Paul static int	vge_resume(device_t);
1556a087a87SPyun YongHyeon static int	vge_shutdown(device_t);
156e4027c49SPyun YongHyeon static int	vge_suspend(device_t);
157a07bd003SBill Paul 
158a07bd003SBill Paul static void	vge_cam_clear(struct vge_softc *);
159a07bd003SBill Paul static int	vge_cam_set(struct vge_softc *, uint8_t *);
1607fc94bc4SPyun YongHyeon static void	vge_clrwol(struct vge_softc *);
161e4027c49SPyun YongHyeon static void	vge_discard_rxbuf(struct vge_softc *, int);
162e4027c49SPyun YongHyeon static int	vge_dma_alloc(struct vge_softc *);
163e4027c49SPyun YongHyeon static void	vge_dma_free(struct vge_softc *);
164e4027c49SPyun YongHyeon static void	vge_dmamap_cb(void *, bus_dma_segment_t *, int, int);
165e4027c49SPyun YongHyeon #ifdef VGE_EEPROM
166e4027c49SPyun YongHyeon static void	vge_eeprom_getword(struct vge_softc *, int, uint16_t *);
167e4027c49SPyun YongHyeon #endif
168e4027c49SPyun YongHyeon static int	vge_encap(struct vge_softc *, struct mbuf **);
169e4027c49SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
170e4027c49SPyun YongHyeon static __inline void
171e4027c49SPyun YongHyeon 		vge_fixup_rx(struct mbuf *);
172e4027c49SPyun YongHyeon #endif
173e4027c49SPyun YongHyeon static void	vge_freebufs(struct vge_softc *);
174e4027c49SPyun YongHyeon static void	vge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
175e4027c49SPyun YongHyeon static int	vge_ifmedia_upd(struct ifnet *);
176e4027c49SPyun YongHyeon static void	vge_init(void *);
177e4027c49SPyun YongHyeon static void	vge_init_locked(struct vge_softc *);
178e4027c49SPyun YongHyeon static void	vge_intr(void *);
1793b2b8afbSPyun YongHyeon static void	vge_intr_holdoff(struct vge_softc *);
180e4027c49SPyun YongHyeon static int	vge_ioctl(struct ifnet *, u_long, caddr_t);
181e7b2d9b8SPyun YongHyeon static void	vge_link_statchg(void *);
182e4027c49SPyun YongHyeon static int	vge_miibus_readreg(device_t, int, int);
183e4027c49SPyun YongHyeon static void	vge_miibus_statchg(device_t);
184e4027c49SPyun YongHyeon static int	vge_miibus_writereg(device_t, int, int, int);
185e4027c49SPyun YongHyeon static void	vge_miipoll_start(struct vge_softc *);
186e4027c49SPyun YongHyeon static void	vge_miipoll_stop(struct vge_softc *);
187e4027c49SPyun YongHyeon static int	vge_newbuf(struct vge_softc *, int);
188e4027c49SPyun YongHyeon static void	vge_read_eeprom(struct vge_softc *, caddr_t, int, int, int);
189a07bd003SBill Paul static void	vge_reset(struct vge_softc *);
190e4027c49SPyun YongHyeon static int	vge_rx_list_init(struct vge_softc *);
191e4027c49SPyun YongHyeon static int	vge_rxeof(struct vge_softc *, int);
1925f07fd19SPyun YongHyeon static void	vge_rxfilter(struct vge_softc *);
19338aa43c5SPyun YongHyeon static void	vge_setvlan(struct vge_softc *);
1947fc94bc4SPyun YongHyeon static void	vge_setwol(struct vge_softc *);
195e4027c49SPyun YongHyeon static void	vge_start(struct ifnet *);
196e4027c49SPyun YongHyeon static void	vge_start_locked(struct ifnet *);
1977129fb20SPyun YongHyeon static void	vge_stats_clear(struct vge_softc *);
1987129fb20SPyun YongHyeon static void	vge_stats_update(struct vge_softc *);
199e4027c49SPyun YongHyeon static void	vge_stop(struct vge_softc *);
2007129fb20SPyun YongHyeon static void	vge_sysctl_node(struct vge_softc *);
201e4027c49SPyun YongHyeon static int	vge_tx_list_init(struct vge_softc *);
202e4027c49SPyun YongHyeon static void	vge_txeof(struct vge_softc *);
203e4027c49SPyun YongHyeon static void	vge_watchdog(void *);
204a07bd003SBill Paul 
205a07bd003SBill Paul static device_method_t vge_methods[] = {
206a07bd003SBill Paul 	/* Device interface */
207a07bd003SBill Paul 	DEVMETHOD(device_probe,		vge_probe),
208a07bd003SBill Paul 	DEVMETHOD(device_attach,	vge_attach),
209a07bd003SBill Paul 	DEVMETHOD(device_detach,	vge_detach),
210a07bd003SBill Paul 	DEVMETHOD(device_suspend,	vge_suspend),
211a07bd003SBill Paul 	DEVMETHOD(device_resume,	vge_resume),
212a07bd003SBill Paul 	DEVMETHOD(device_shutdown,	vge_shutdown),
213a07bd003SBill Paul 
214a07bd003SBill Paul 	/* bus interface */
215a07bd003SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
216a07bd003SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
217a07bd003SBill Paul 
218a07bd003SBill Paul 	/* MII interface */
219a07bd003SBill Paul 	DEVMETHOD(miibus_readreg,	vge_miibus_readreg),
220a07bd003SBill Paul 	DEVMETHOD(miibus_writereg,	vge_miibus_writereg),
221a07bd003SBill Paul 	DEVMETHOD(miibus_statchg,	vge_miibus_statchg),
222a07bd003SBill Paul 
223a07bd003SBill Paul 	{ 0, 0 }
224a07bd003SBill Paul };
225a07bd003SBill Paul 
226a07bd003SBill Paul static driver_t vge_driver = {
227a07bd003SBill Paul 	"vge",
228a07bd003SBill Paul 	vge_methods,
229a07bd003SBill Paul 	sizeof(struct vge_softc)
230a07bd003SBill Paul };
231a07bd003SBill Paul 
232a07bd003SBill Paul static devclass_t vge_devclass;
233a07bd003SBill Paul 
234a07bd003SBill Paul DRIVER_MODULE(vge, pci, vge_driver, vge_devclass, 0, 0);
235a07bd003SBill Paul DRIVER_MODULE(miibus, vge, miibus_driver, miibus_devclass, 0, 0);
236a07bd003SBill Paul 
237bb74e5f6SBill Paul #ifdef VGE_EEPROM
238a07bd003SBill Paul /*
239a07bd003SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
240a07bd003SBill Paul  */
241a07bd003SBill Paul static void
242c3c74c61SPyun YongHyeon vge_eeprom_getword(struct vge_softc *sc, int addr, uint16_t *dest)
243a07bd003SBill Paul {
244b534dcd5SPyun YongHyeon 	int i;
245c3c74c61SPyun YongHyeon 	uint16_t word = 0;
246a07bd003SBill Paul 
247a07bd003SBill Paul 	/*
248a07bd003SBill Paul 	 * Enter EEPROM embedded programming mode. In order to
249a07bd003SBill Paul 	 * access the EEPROM at all, we first have to set the
250a07bd003SBill Paul 	 * EELOAD bit in the CHIPCFG2 register.
251a07bd003SBill Paul 	 */
252a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
253a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
254a07bd003SBill Paul 
255a07bd003SBill Paul 	/* Select the address of the word we want to read */
256a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_EEADDR, addr);
257a07bd003SBill Paul 
258a07bd003SBill Paul 	/* Issue read command */
259a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD);
260a07bd003SBill Paul 
261a07bd003SBill Paul 	/* Wait for the done bit to be set. */
262a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
263a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE)
264a07bd003SBill Paul 			break;
265a07bd003SBill Paul 	}
266a07bd003SBill Paul 
267a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
268a07bd003SBill Paul 		device_printf(sc->vge_dev, "EEPROM read timed out\n");
269a07bd003SBill Paul 		*dest = 0;
270a07bd003SBill Paul 		return;
271a07bd003SBill Paul 	}
272a07bd003SBill Paul 
273a07bd003SBill Paul 	/* Read the result */
274a07bd003SBill Paul 	word = CSR_READ_2(sc, VGE_EERDDAT);
275a07bd003SBill Paul 
276a07bd003SBill Paul 	/* Turn off EEPROM access mode. */
277a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
278a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
279a07bd003SBill Paul 
280a07bd003SBill Paul 	*dest = word;
281a07bd003SBill Paul }
282bb74e5f6SBill Paul #endif
283a07bd003SBill Paul 
284a07bd003SBill Paul /*
285a07bd003SBill Paul  * Read a sequence of words from the EEPROM.
286a07bd003SBill Paul  */
287a07bd003SBill Paul static void
2886afe22a8SPyun YongHyeon vge_read_eeprom(struct vge_softc *sc, caddr_t dest, int off, int cnt, int swap)
289a07bd003SBill Paul {
290a07bd003SBill Paul 	int i;
291bb74e5f6SBill Paul #ifdef VGE_EEPROM
292c3c74c61SPyun YongHyeon 	uint16_t word = 0, *ptr;
293a07bd003SBill Paul 
294a07bd003SBill Paul 	for (i = 0; i < cnt; i++) {
295a07bd003SBill Paul 		vge_eeprom_getword(sc, off + i, &word);
296c3c74c61SPyun YongHyeon 		ptr = (uint16_t *)(dest + (i * 2));
297a07bd003SBill Paul 		if (swap)
298a07bd003SBill Paul 			*ptr = ntohs(word);
299a07bd003SBill Paul 		else
300a07bd003SBill Paul 			*ptr = word;
301a07bd003SBill Paul 	}
302bb74e5f6SBill Paul #else
303bb74e5f6SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
304bb74e5f6SBill Paul 		dest[i] = CSR_READ_1(sc, VGE_PAR0 + i);
305bb74e5f6SBill Paul #endif
306a07bd003SBill Paul }
307a07bd003SBill Paul 
308a07bd003SBill Paul static void
3096afe22a8SPyun YongHyeon vge_miipoll_stop(struct vge_softc *sc)
310a07bd003SBill Paul {
311a07bd003SBill Paul 	int i;
312a07bd003SBill Paul 
313a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, 0);
314a07bd003SBill Paul 
315a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
316a07bd003SBill Paul 		DELAY(1);
317a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
318a07bd003SBill Paul 			break;
319a07bd003SBill Paul 	}
320a07bd003SBill Paul 
321a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
322a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
323a07bd003SBill Paul }
324a07bd003SBill Paul 
325a07bd003SBill Paul static void
3266afe22a8SPyun YongHyeon vge_miipoll_start(struct vge_softc *sc)
327a07bd003SBill Paul {
328a07bd003SBill Paul 	int i;
329a07bd003SBill Paul 
330a07bd003SBill Paul 	/* First, make sure we're idle. */
331a07bd003SBill Paul 
332a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, 0);
333a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL);
334a07bd003SBill Paul 
335a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
336a07bd003SBill Paul 		DELAY(1);
337a07bd003SBill Paul 		if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
338a07bd003SBill Paul 			break;
339a07bd003SBill Paul 	}
340a07bd003SBill Paul 
341a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
342a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to idle MII autopoll\n");
343a07bd003SBill Paul 		return;
344a07bd003SBill Paul 	}
345a07bd003SBill Paul 
346a07bd003SBill Paul 	/* Now enable auto poll mode. */
347a07bd003SBill Paul 
348a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO);
349a07bd003SBill Paul 
350a07bd003SBill Paul 	/* And make sure it started. */
351a07bd003SBill Paul 
352a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
353a07bd003SBill Paul 		DELAY(1);
354a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0)
355a07bd003SBill Paul 			break;
356a07bd003SBill Paul 	}
357a07bd003SBill Paul 
358a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
359a07bd003SBill Paul 		device_printf(sc->vge_dev, "failed to start MII autopoll\n");
360a07bd003SBill Paul }
361a07bd003SBill Paul 
362a07bd003SBill Paul static int
3636afe22a8SPyun YongHyeon vge_miibus_readreg(device_t dev, int phy, int reg)
364a07bd003SBill Paul {
365a07bd003SBill Paul 	struct vge_softc *sc;
366a07bd003SBill Paul 	int i;
367c3c74c61SPyun YongHyeon 	uint16_t rval = 0;
368a07bd003SBill Paul 
369a07bd003SBill Paul 	sc = device_get_softc(dev);
370a07bd003SBill Paul 
371643e9ee9SPyun YongHyeon 	if (phy != sc->vge_phyaddr)
372a07bd003SBill Paul 		return (0);
373a07bd003SBill Paul 
374a07bd003SBill Paul 	vge_miipoll_stop(sc);
375a07bd003SBill Paul 
376a07bd003SBill Paul 	/* Specify the register we want to read. */
377a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, reg);
378a07bd003SBill Paul 
379a07bd003SBill Paul 	/* Issue read command. */
380a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD);
381a07bd003SBill Paul 
382a07bd003SBill Paul 	/* Wait for the read command bit to self-clear. */
383a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
384a07bd003SBill Paul 		DELAY(1);
385a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0)
386a07bd003SBill Paul 			break;
387a07bd003SBill Paul 	}
388a07bd003SBill Paul 
389a07bd003SBill Paul 	if (i == VGE_TIMEOUT)
390a07bd003SBill Paul 		device_printf(sc->vge_dev, "MII read timed out\n");
391a07bd003SBill Paul 	else
392a07bd003SBill Paul 		rval = CSR_READ_2(sc, VGE_MIIDATA);
393a07bd003SBill Paul 
394a07bd003SBill Paul 	vge_miipoll_start(sc);
395a07bd003SBill Paul 
396a07bd003SBill Paul 	return (rval);
397a07bd003SBill Paul }
398a07bd003SBill Paul 
399a07bd003SBill Paul static int
4006afe22a8SPyun YongHyeon vge_miibus_writereg(device_t dev, int phy, int reg, int data)
401a07bd003SBill Paul {
402a07bd003SBill Paul 	struct vge_softc *sc;
403a07bd003SBill Paul 	int i, rval = 0;
404a07bd003SBill Paul 
405a07bd003SBill Paul 	sc = device_get_softc(dev);
406a07bd003SBill Paul 
407643e9ee9SPyun YongHyeon 	if (phy != sc->vge_phyaddr)
408a07bd003SBill Paul 		return (0);
409a07bd003SBill Paul 
410a07bd003SBill Paul 	vge_miipoll_stop(sc);
411a07bd003SBill Paul 
412a07bd003SBill Paul 	/* Specify the register we want to write. */
413a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_MIIADDR, reg);
414a07bd003SBill Paul 
415a07bd003SBill Paul 	/* Specify the data we want to write. */
416a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_MIIDATA, data);
417a07bd003SBill Paul 
418a07bd003SBill Paul 	/* Issue write command. */
419a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD);
420a07bd003SBill Paul 
421a07bd003SBill Paul 	/* Wait for the write command bit to self-clear. */
422a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
423a07bd003SBill Paul 		DELAY(1);
424a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0)
425a07bd003SBill Paul 			break;
426a07bd003SBill Paul 	}
427a07bd003SBill Paul 
428a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
429a07bd003SBill Paul 		device_printf(sc->vge_dev, "MII write timed out\n");
430a07bd003SBill Paul 		rval = EIO;
431a07bd003SBill Paul 	}
432a07bd003SBill Paul 
433a07bd003SBill Paul 	vge_miipoll_start(sc);
434a07bd003SBill Paul 
435a07bd003SBill Paul 	return (rval);
436a07bd003SBill Paul }
437a07bd003SBill Paul 
438a07bd003SBill Paul static void
4396afe22a8SPyun YongHyeon vge_cam_clear(struct vge_softc *sc)
440a07bd003SBill Paul {
441a07bd003SBill Paul 	int i;
442a07bd003SBill Paul 
443a07bd003SBill Paul 	/*
444a07bd003SBill Paul 	 * Turn off all the mask bits. This tells the chip
445a07bd003SBill Paul 	 * that none of the entries in the CAM filter are valid.
446a07bd003SBill Paul 	 * desired entries will be enabled as we fill the filter in.
447a07bd003SBill Paul 	 */
448a07bd003SBill Paul 
449a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
450a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
451a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE);
452a07bd003SBill Paul 	for (i = 0; i < 8; i++)
453a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
454a07bd003SBill Paul 
455a07bd003SBill Paul 	/* Clear the VLAN filter too. */
456a07bd003SBill Paul 
457a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0);
458a07bd003SBill Paul 	for (i = 0; i < 8; i++)
459a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
460a07bd003SBill Paul 
461a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, 0);
462a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
463a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
464a07bd003SBill Paul 
465a07bd003SBill Paul 	sc->vge_camidx = 0;
466a07bd003SBill Paul }
467a07bd003SBill Paul 
468a07bd003SBill Paul static int
4696afe22a8SPyun YongHyeon vge_cam_set(struct vge_softc *sc, uint8_t *addr)
470a07bd003SBill Paul {
471a07bd003SBill Paul 	int i, error = 0;
472a07bd003SBill Paul 
473a07bd003SBill Paul 	if (sc->vge_camidx == VGE_CAM_MAXADDRS)
474a07bd003SBill Paul 		return (ENOSPC);
475a07bd003SBill Paul 
476a07bd003SBill Paul 	/* Select the CAM data page. */
477a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
478a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA);
479a07bd003SBill Paul 
480a07bd003SBill Paul 	/* Set the filter entry we want to update and enable writing. */
481a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|sc->vge_camidx);
482a07bd003SBill Paul 
483a07bd003SBill Paul 	/* Write the address to the CAM registers */
484a07bd003SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
485a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]);
486a07bd003SBill Paul 
487a07bd003SBill Paul 	/* Issue a write command. */
488a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE);
489a07bd003SBill Paul 
490a07bd003SBill Paul 	/* Wake for it to clear. */
491a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
492a07bd003SBill Paul 		DELAY(1);
493a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0)
494a07bd003SBill Paul 			break;
495a07bd003SBill Paul 	}
496a07bd003SBill Paul 
497a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
498a07bd003SBill Paul 		device_printf(sc->vge_dev, "setting CAM filter failed\n");
499a07bd003SBill Paul 		error = EIO;
500a07bd003SBill Paul 		goto fail;
501a07bd003SBill Paul 	}
502a07bd003SBill Paul 
503a07bd003SBill Paul 	/* Select the CAM mask page. */
504a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
505a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
506a07bd003SBill Paul 
507a07bd003SBill Paul 	/* Set the mask bit that enables this filter. */
508a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAM0 + (sc->vge_camidx/8),
509a07bd003SBill Paul 	    1<<(sc->vge_camidx & 7));
510a07bd003SBill Paul 
511a07bd003SBill Paul 	sc->vge_camidx++;
512a07bd003SBill Paul 
513a07bd003SBill Paul fail:
514a07bd003SBill Paul 	/* Turn off access to CAM. */
515a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CAMADDR, 0);
516a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
517a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
518a07bd003SBill Paul 
519a07bd003SBill Paul 	return (error);
520a07bd003SBill Paul }
521a07bd003SBill Paul 
52238aa43c5SPyun YongHyeon static void
52338aa43c5SPyun YongHyeon vge_setvlan(struct vge_softc *sc)
52438aa43c5SPyun YongHyeon {
52538aa43c5SPyun YongHyeon 	struct ifnet *ifp;
52638aa43c5SPyun YongHyeon 	uint8_t cfg;
52738aa43c5SPyun YongHyeon 
52838aa43c5SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
52938aa43c5SPyun YongHyeon 
53038aa43c5SPyun YongHyeon 	ifp = sc->vge_ifp;
53138aa43c5SPyun YongHyeon 	cfg = CSR_READ_1(sc, VGE_RXCFG);
53238aa43c5SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
53338aa43c5SPyun YongHyeon 		cfg |= VGE_VTAG_OPT2;
53438aa43c5SPyun YongHyeon 	else
53538aa43c5SPyun YongHyeon 		cfg &= ~VGE_VTAG_OPT2;
53638aa43c5SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXCFG, cfg);
53738aa43c5SPyun YongHyeon }
53838aa43c5SPyun YongHyeon 
539a07bd003SBill Paul /*
540a07bd003SBill Paul  * Program the multicast filter. We use the 64-entry CAM filter
541a07bd003SBill Paul  * for perfect filtering. If there's more than 64 multicast addresses,
5428170b243SPyun YongHyeon  * we use the hash filter instead.
543a07bd003SBill Paul  */
544a07bd003SBill Paul static void
5455f07fd19SPyun YongHyeon vge_rxfilter(struct vge_softc *sc)
546a07bd003SBill Paul {
547a07bd003SBill Paul 	struct ifnet *ifp;
548a07bd003SBill Paul 	struct ifmultiaddr *ifma;
5495f07fd19SPyun YongHyeon 	uint32_t h, hashes[2];
5505f07fd19SPyun YongHyeon 	uint8_t rxcfg;
5515f07fd19SPyun YongHyeon 	int error = 0;
552a07bd003SBill Paul 
553410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
554410f4c60SPyun YongHyeon 
555a07bd003SBill Paul 	/* First, zot all the multicast entries. */
5565f07fd19SPyun YongHyeon 	hashes[0] = 0;
5575f07fd19SPyun YongHyeon 	hashes[1] = 0;
558a07bd003SBill Paul 
5595f07fd19SPyun YongHyeon 	rxcfg = CSR_READ_1(sc, VGE_RXCTL);
5605f07fd19SPyun YongHyeon 	rxcfg &= ~(VGE_RXCTL_RX_MCAST | VGE_RXCTL_RX_BCAST |
5615f07fd19SPyun YongHyeon 	    VGE_RXCTL_RX_PROMISC);
562a07bd003SBill Paul 	/*
5635f07fd19SPyun YongHyeon 	 * Always allow VLAN oversized frames and frames for
5645f07fd19SPyun YongHyeon 	 * this host.
565a07bd003SBill Paul 	 */
5665f07fd19SPyun YongHyeon 	rxcfg |= VGE_RXCTL_RX_GIANT | VGE_RXCTL_RX_UCAST;
5675f07fd19SPyun YongHyeon 
5685f07fd19SPyun YongHyeon 	ifp = sc->vge_ifp;
5695f07fd19SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
5705f07fd19SPyun YongHyeon 		rxcfg |= VGE_RXCTL_RX_BCAST;
5715f07fd19SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
5725f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
5735f07fd19SPyun YongHyeon 			rxcfg |= VGE_RXCTL_RX_PROMISC;
5745f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
5755f07fd19SPyun YongHyeon 			hashes[0] = 0xFFFFFFFF;
5765f07fd19SPyun YongHyeon 			hashes[1] = 0xFFFFFFFF;
5775f07fd19SPyun YongHyeon 		}
5785f07fd19SPyun YongHyeon 		goto done;
579a07bd003SBill Paul 	}
580a07bd003SBill Paul 
5815f07fd19SPyun YongHyeon 	vge_cam_clear(sc);
582a07bd003SBill Paul 	/* Now program new ones */
583eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
584a07bd003SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
585a07bd003SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
586a07bd003SBill Paul 			continue;
587a07bd003SBill Paul 		error = vge_cam_set(sc,
588a07bd003SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
589a07bd003SBill Paul 		if (error)
590a07bd003SBill Paul 			break;
591a07bd003SBill Paul 	}
592a07bd003SBill Paul 
593a07bd003SBill Paul 	/* If there were too many addresses, use the hash filter. */
594a07bd003SBill Paul 	if (error) {
595a07bd003SBill Paul 		vge_cam_clear(sc);
596a07bd003SBill Paul 
597a07bd003SBill Paul 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
598a07bd003SBill Paul 			if (ifma->ifma_addr->sa_family != AF_LINK)
599a07bd003SBill Paul 				continue;
600a07bd003SBill Paul 			h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
601a07bd003SBill Paul 			    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
602a07bd003SBill Paul 			if (h < 32)
603a07bd003SBill Paul 				hashes[0] |= (1 << h);
604a07bd003SBill Paul 			else
605a07bd003SBill Paul 				hashes[1] |= (1 << (h - 32));
606a07bd003SBill Paul 		}
607a07bd003SBill Paul 	}
608eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
6095f07fd19SPyun YongHyeon 
6105f07fd19SPyun YongHyeon done:
6115f07fd19SPyun YongHyeon 	if (hashes[0] != 0 || hashes[1] != 0)
6125f07fd19SPyun YongHyeon 		rxcfg |= VGE_RXCTL_RX_MCAST;
6135f07fd19SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_MAR0, hashes[0]);
6145f07fd19SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_MAR1, hashes[1]);
6155f07fd19SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXCTL, rxcfg);
616a07bd003SBill Paul }
617a07bd003SBill Paul 
618a07bd003SBill Paul static void
6196afe22a8SPyun YongHyeon vge_reset(struct vge_softc *sc)
620a07bd003SBill Paul {
621b534dcd5SPyun YongHyeon 	int i;
622a07bd003SBill Paul 
623a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET);
624a07bd003SBill Paul 
625a07bd003SBill Paul 	for (i = 0; i < VGE_TIMEOUT; i++) {
626a07bd003SBill Paul 		DELAY(5);
627a07bd003SBill Paul 		if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0)
628a07bd003SBill Paul 			break;
629a07bd003SBill Paul 	}
630a07bd003SBill Paul 
631a07bd003SBill Paul 	if (i == VGE_TIMEOUT) {
63220c3cb15SPyun YongHyeon 		device_printf(sc->vge_dev, "soft reset timed out\n");
633a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE);
634a07bd003SBill Paul 		DELAY(2000);
635a07bd003SBill Paul 	}
636a07bd003SBill Paul 
637a07bd003SBill Paul 	DELAY(5000);
638a07bd003SBill Paul }
639a07bd003SBill Paul 
640a07bd003SBill Paul /*
641a07bd003SBill Paul  * Probe for a VIA gigabit chip. Check the PCI vendor and device
642a07bd003SBill Paul  * IDs against our list and return a device name if we find a match.
643a07bd003SBill Paul  */
644a07bd003SBill Paul static int
6456afe22a8SPyun YongHyeon vge_probe(device_t dev)
646a07bd003SBill Paul {
647a07bd003SBill Paul 	struct vge_type	*t;
648a07bd003SBill Paul 
649a07bd003SBill Paul 	t = vge_devs;
650a07bd003SBill Paul 
651a07bd003SBill Paul 	while (t->vge_name != NULL) {
652a07bd003SBill Paul 		if ((pci_get_vendor(dev) == t->vge_vid) &&
653a07bd003SBill Paul 		    (pci_get_device(dev) == t->vge_did)) {
654a07bd003SBill Paul 			device_set_desc(dev, t->vge_name);
6552ece8174SWarner Losh 			return (BUS_PROBE_DEFAULT);
656a07bd003SBill Paul 		}
657a07bd003SBill Paul 		t++;
658a07bd003SBill Paul 	}
659a07bd003SBill Paul 
660a07bd003SBill Paul 	return (ENXIO);
661a07bd003SBill Paul }
662a07bd003SBill Paul 
663a07bd003SBill Paul /*
664a07bd003SBill Paul  * Map a single buffer address.
665a07bd003SBill Paul  */
666a07bd003SBill Paul 
667410f4c60SPyun YongHyeon struct vge_dmamap_arg {
668410f4c60SPyun YongHyeon 	bus_addr_t	vge_busaddr;
669410f4c60SPyun YongHyeon };
670410f4c60SPyun YongHyeon 
671a07bd003SBill Paul static void
6726afe22a8SPyun YongHyeon vge_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
673a07bd003SBill Paul {
674410f4c60SPyun YongHyeon 	struct vge_dmamap_arg *ctx;
675a07bd003SBill Paul 
676410f4c60SPyun YongHyeon 	if (error != 0)
677a07bd003SBill Paul 		return;
678a07bd003SBill Paul 
679410f4c60SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
680a07bd003SBill Paul 
681410f4c60SPyun YongHyeon 	ctx = (struct vge_dmamap_arg *)arg;
682410f4c60SPyun YongHyeon 	ctx->vge_busaddr = segs[0].ds_addr;
683a07bd003SBill Paul }
684a07bd003SBill Paul 
685a07bd003SBill Paul static int
6866afe22a8SPyun YongHyeon vge_dma_alloc(struct vge_softc *sc)
687a07bd003SBill Paul {
688410f4c60SPyun YongHyeon 	struct vge_dmamap_arg ctx;
689410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
690410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
691410f4c60SPyun YongHyeon 	bus_addr_t lowaddr, tx_ring_end, rx_ring_end;
692410f4c60SPyun YongHyeon 	int error, i;
693410f4c60SPyun YongHyeon 
694410f4c60SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
695410f4c60SPyun YongHyeon 
696410f4c60SPyun YongHyeon again:
697410f4c60SPyun YongHyeon 	/* Create parent ring tag. */
698410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
699410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
700410f4c60SPyun YongHyeon 	    lowaddr,			/* lowaddr */
701410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
702410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
703410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
704410f4c60SPyun YongHyeon 	    0,				/* nsegments */
705410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
706410f4c60SPyun YongHyeon 	    0,				/* flags */
707410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
708410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_ring_tag);
709410f4c60SPyun YongHyeon 	if (error != 0) {
710410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
711410f4c60SPyun YongHyeon 		    "could not create parent DMA tag.\n");
712410f4c60SPyun YongHyeon 		goto fail;
713410f4c60SPyun YongHyeon 	}
714410f4c60SPyun YongHyeon 
715410f4c60SPyun YongHyeon 	/* Create tag for Tx ring. */
716410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
717410f4c60SPyun YongHyeon 	    VGE_TX_RING_ALIGN, 0,	/* algnmnt, boundary */
718410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
719410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
720410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
721410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ,		/* maxsize */
722410f4c60SPyun YongHyeon 	    1,				/* nsegments */
723410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ,		/* maxsegsize */
724410f4c60SPyun YongHyeon 	    0,				/* flags */
725410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
726410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_ring_tag);
727410f4c60SPyun YongHyeon 	if (error != 0) {
728410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
729410f4c60SPyun YongHyeon 		    "could not allocate Tx ring DMA tag.\n");
730410f4c60SPyun YongHyeon 		goto fail;
731410f4c60SPyun YongHyeon 	}
732410f4c60SPyun YongHyeon 
733410f4c60SPyun YongHyeon 	/* Create tag for Rx ring. */
734410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_ring_tag,/* parent */
735410f4c60SPyun YongHyeon 	    VGE_RX_RING_ALIGN, 0,	/* algnmnt, boundary */
736410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
737410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
738410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
739410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ,		/* maxsize */
740410f4c60SPyun YongHyeon 	    1,				/* nsegments */
741410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ,		/* maxsegsize */
742410f4c60SPyun YongHyeon 	    0,				/* flags */
743410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
744410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_ring_tag);
745410f4c60SPyun YongHyeon 	if (error != 0) {
746410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
747410f4c60SPyun YongHyeon 		    "could not allocate Rx ring DMA tag.\n");
748410f4c60SPyun YongHyeon 		goto fail;
749410f4c60SPyun YongHyeon 	}
750410f4c60SPyun YongHyeon 
751410f4c60SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
752410f4c60SPyun YongHyeon 	error = bus_dmamem_alloc(sc->vge_cdata.vge_tx_ring_tag,
753410f4c60SPyun YongHyeon 	    (void **)&sc->vge_rdata.vge_tx_ring,
754410f4c60SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
755410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_ring_map);
756410f4c60SPyun YongHyeon 	if (error != 0) {
757410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
758410f4c60SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
759410f4c60SPyun YongHyeon 		goto fail;
760410f4c60SPyun YongHyeon 	}
761410f4c60SPyun YongHyeon 
762410f4c60SPyun YongHyeon 	ctx.vge_busaddr = 0;
763410f4c60SPyun YongHyeon 	error = bus_dmamap_load(sc->vge_cdata.vge_tx_ring_tag,
764410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map, sc->vge_rdata.vge_tx_ring,
765410f4c60SPyun YongHyeon 	    VGE_TX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
766410f4c60SPyun YongHyeon 	if (error != 0 || ctx.vge_busaddr == 0) {
767410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
768410f4c60SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
769410f4c60SPyun YongHyeon 		goto fail;
770410f4c60SPyun YongHyeon 	}
771410f4c60SPyun YongHyeon 	sc->vge_rdata.vge_tx_ring_paddr = ctx.vge_busaddr;
772410f4c60SPyun YongHyeon 
773410f4c60SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
774410f4c60SPyun YongHyeon 	error = bus_dmamem_alloc(sc->vge_cdata.vge_rx_ring_tag,
775410f4c60SPyun YongHyeon 	    (void **)&sc->vge_rdata.vge_rx_ring,
776410f4c60SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
777410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_ring_map);
778410f4c60SPyun YongHyeon 	if (error != 0) {
779410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
780410f4c60SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
781410f4c60SPyun YongHyeon 		goto fail;
782410f4c60SPyun YongHyeon 	}
783410f4c60SPyun YongHyeon 
784410f4c60SPyun YongHyeon 	ctx.vge_busaddr = 0;
785410f4c60SPyun YongHyeon 	error = bus_dmamap_load(sc->vge_cdata.vge_rx_ring_tag,
786410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map, sc->vge_rdata.vge_rx_ring,
787410f4c60SPyun YongHyeon 	    VGE_RX_LIST_SZ, vge_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
788410f4c60SPyun YongHyeon 	if (error != 0 || ctx.vge_busaddr == 0) {
789410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
790410f4c60SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
791410f4c60SPyun YongHyeon 		goto fail;
792410f4c60SPyun YongHyeon 	}
793410f4c60SPyun YongHyeon 	sc->vge_rdata.vge_rx_ring_paddr = ctx.vge_busaddr;
794410f4c60SPyun YongHyeon 
795410f4c60SPyun YongHyeon 	/* Tx/Rx descriptor queue should reside within 4GB boundary. */
796410f4c60SPyun YongHyeon 	tx_ring_end = sc->vge_rdata.vge_tx_ring_paddr + VGE_TX_LIST_SZ;
797410f4c60SPyun YongHyeon 	rx_ring_end = sc->vge_rdata.vge_rx_ring_paddr + VGE_RX_LIST_SZ;
798410f4c60SPyun YongHyeon 	if ((VGE_ADDR_HI(tx_ring_end) !=
799410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr)) ||
800410f4c60SPyun YongHyeon 	    (VGE_ADDR_HI(rx_ring_end) !=
801410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_rx_ring_paddr)) ||
802410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(tx_ring_end) != VGE_ADDR_HI(rx_ring_end)) {
803410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "4GB boundary crossed, "
804410f4c60SPyun YongHyeon 		    "switching to 32bit DMA address mode.\n");
805410f4c60SPyun YongHyeon 		vge_dma_free(sc);
806410f4c60SPyun YongHyeon 		/* Limit DMA address space to 32bit and try again. */
807410f4c60SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
808410f4c60SPyun YongHyeon 		goto again;
809410f4c60SPyun YongHyeon 	}
810410f4c60SPyun YongHyeon 
811410f4c60SPyun YongHyeon 	/* Create parent buffer tag. */
812410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->vge_dev),/* parent */
813410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
814410f4c60SPyun YongHyeon 	    VGE_BUF_DMA_MAXADDR,	/* lowaddr */
815410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
816410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
817410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
818410f4c60SPyun YongHyeon 	    0,				/* nsegments */
819410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
820410f4c60SPyun YongHyeon 	    0,				/* flags */
821410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
822410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_buffer_tag);
823410f4c60SPyun YongHyeon 	if (error != 0) {
824410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
825410f4c60SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
826410f4c60SPyun YongHyeon 		goto fail;
827410f4c60SPyun YongHyeon 	}
828410f4c60SPyun YongHyeon 
829410f4c60SPyun YongHyeon 	/* Create tag for Tx buffers. */
830410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
831410f4c60SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
832410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
833410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
834410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
835410f4c60SPyun YongHyeon 	    MCLBYTES * VGE_MAXTXSEGS,	/* maxsize */
836410f4c60SPyun YongHyeon 	    VGE_MAXTXSEGS,		/* nsegments */
837410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
838410f4c60SPyun YongHyeon 	    0,				/* flags */
839410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
840410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_tx_tag);
841410f4c60SPyun YongHyeon 	if (error != 0) {
842410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "could not create Tx DMA tag.\n");
843410f4c60SPyun YongHyeon 		goto fail;
844410f4c60SPyun YongHyeon 	}
845410f4c60SPyun YongHyeon 
846410f4c60SPyun YongHyeon 	/* Create tag for Rx buffers. */
847410f4c60SPyun YongHyeon 	error = bus_dma_tag_create(sc->vge_cdata.vge_buffer_tag,/* parent */
848410f4c60SPyun YongHyeon 	    VGE_RX_BUF_ALIGN, 0,	/* algnmnt, boundary */
849410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
850410f4c60SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
851410f4c60SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
852410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
853410f4c60SPyun YongHyeon 	    1,				/* nsegments */
854410f4c60SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
855410f4c60SPyun YongHyeon 	    0,				/* flags */
856410f4c60SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
857410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_tag);
858410f4c60SPyun YongHyeon 	if (error != 0) {
859410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev, "could not create Rx DMA tag.\n");
860410f4c60SPyun YongHyeon 		goto fail;
861410f4c60SPyun YongHyeon 	}
862410f4c60SPyun YongHyeon 
863410f4c60SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
864410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
865410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
866410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
867410f4c60SPyun YongHyeon 		txd->tx_dmamap = NULL;
868410f4c60SPyun YongHyeon 		error = bus_dmamap_create(sc->vge_cdata.vge_tx_tag, 0,
869410f4c60SPyun YongHyeon 		    &txd->tx_dmamap);
870410f4c60SPyun YongHyeon 		if (error != 0) {
871410f4c60SPyun YongHyeon 			device_printf(sc->vge_dev,
872410f4c60SPyun YongHyeon 			    "could not create Tx dmamap.\n");
873410f4c60SPyun YongHyeon 			goto fail;
874410f4c60SPyun YongHyeon 		}
875410f4c60SPyun YongHyeon 	}
876410f4c60SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
877410f4c60SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
878410f4c60SPyun YongHyeon 	    &sc->vge_cdata.vge_rx_sparemap)) != 0) {
879410f4c60SPyun YongHyeon 		device_printf(sc->vge_dev,
880410f4c60SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
881410f4c60SPyun YongHyeon 		goto fail;
882410f4c60SPyun YongHyeon 	}
883410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
884410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
885410f4c60SPyun YongHyeon 		rxd->rx_m = NULL;
886410f4c60SPyun YongHyeon 		rxd->rx_dmamap = NULL;
887410f4c60SPyun YongHyeon 		error = bus_dmamap_create(sc->vge_cdata.vge_rx_tag, 0,
888410f4c60SPyun YongHyeon 		    &rxd->rx_dmamap);
889410f4c60SPyun YongHyeon 		if (error != 0) {
890410f4c60SPyun YongHyeon 			device_printf(sc->vge_dev,
891410f4c60SPyun YongHyeon 			    "could not create Rx dmamap.\n");
892410f4c60SPyun YongHyeon 			goto fail;
893410f4c60SPyun YongHyeon 		}
894410f4c60SPyun YongHyeon 	}
895410f4c60SPyun YongHyeon 
896410f4c60SPyun YongHyeon fail:
897410f4c60SPyun YongHyeon 	return (error);
898410f4c60SPyun YongHyeon }
899410f4c60SPyun YongHyeon 
900410f4c60SPyun YongHyeon static void
9016afe22a8SPyun YongHyeon vge_dma_free(struct vge_softc *sc)
902410f4c60SPyun YongHyeon {
903410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
904410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
905a07bd003SBill Paul 	int i;
906a07bd003SBill Paul 
907410f4c60SPyun YongHyeon 	/* Tx ring. */
908410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_ring_tag != NULL) {
909410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_tx_ring_map)
910410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_tx_ring_tag,
911410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_tx_ring_map);
912410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_tx_ring_map &&
913410f4c60SPyun YongHyeon 		    sc->vge_rdata.vge_tx_ring)
914410f4c60SPyun YongHyeon 			bus_dmamem_free(sc->vge_cdata.vge_tx_ring_tag,
915410f4c60SPyun YongHyeon 			    sc->vge_rdata.vge_tx_ring,
916410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_tx_ring_map);
917410f4c60SPyun YongHyeon 		sc->vge_rdata.vge_tx_ring = NULL;
918410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_ring_map = NULL;
919410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_tx_ring_tag);
920410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_ring_tag = NULL;
921a07bd003SBill Paul 	}
922410f4c60SPyun YongHyeon 	/* Rx ring. */
923410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_rx_ring_tag != NULL) {
924410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_ring_map)
925410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_rx_ring_tag,
926410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_ring_map);
927410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_ring_map &&
928410f4c60SPyun YongHyeon 		    sc->vge_rdata.vge_rx_ring)
929410f4c60SPyun YongHyeon 			bus_dmamem_free(sc->vge_cdata.vge_rx_ring_tag,
930410f4c60SPyun YongHyeon 			    sc->vge_rdata.vge_rx_ring,
931410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_ring_map);
932410f4c60SPyun YongHyeon 		sc->vge_rdata.vge_rx_ring = NULL;
933410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_ring_map = NULL;
934410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_rx_ring_tag);
935410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_ring_tag = NULL;
936a07bd003SBill Paul 	}
937410f4c60SPyun YongHyeon 	/* Tx buffers. */
938410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_tag != NULL) {
939a07bd003SBill Paul 		for (i = 0; i < VGE_TX_DESC_CNT; i++) {
940410f4c60SPyun YongHyeon 			txd = &sc->vge_cdata.vge_txdesc[i];
941410f4c60SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
942410f4c60SPyun YongHyeon 				bus_dmamap_destroy(sc->vge_cdata.vge_tx_tag,
943410f4c60SPyun YongHyeon 				    txd->tx_dmamap);
944410f4c60SPyun YongHyeon 				txd->tx_dmamap = NULL;
945a07bd003SBill Paul 			}
946a07bd003SBill Paul 		}
947410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_tx_tag);
948410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_tag = NULL;
949a07bd003SBill Paul 	}
950410f4c60SPyun YongHyeon 	/* Rx buffers. */
951410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_rx_tag != NULL) {
952a07bd003SBill Paul 		for (i = 0; i < VGE_RX_DESC_CNT; i++) {
953410f4c60SPyun YongHyeon 			rxd = &sc->vge_cdata.vge_rxdesc[i];
954410f4c60SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
955410f4c60SPyun YongHyeon 				bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
956410f4c60SPyun YongHyeon 				    rxd->rx_dmamap);
957410f4c60SPyun YongHyeon 				rxd->rx_dmamap = NULL;
958a07bd003SBill Paul 			}
959a07bd003SBill Paul 		}
960410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_sparemap != NULL) {
961410f4c60SPyun YongHyeon 			bus_dmamap_destroy(sc->vge_cdata.vge_rx_tag,
962410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_sparemap);
963410f4c60SPyun YongHyeon 			sc->vge_cdata.vge_rx_sparemap = NULL;
964410f4c60SPyun YongHyeon 		}
965410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_rx_tag);
966410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_tag = NULL;
967410f4c60SPyun YongHyeon 	}
968a07bd003SBill Paul 
969410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_buffer_tag != NULL) {
970410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_buffer_tag);
971410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_buffer_tag = NULL;
972410f4c60SPyun YongHyeon 	}
973410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_ring_tag != NULL) {
974410f4c60SPyun YongHyeon 		bus_dma_tag_destroy(sc->vge_cdata.vge_ring_tag);
975410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_ring_tag = NULL;
976410f4c60SPyun YongHyeon 	}
977a07bd003SBill Paul }
978a07bd003SBill Paul 
979a07bd003SBill Paul /*
980a07bd003SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
981a07bd003SBill Paul  * setup and ethernet/BPF attach.
982a07bd003SBill Paul  */
983a07bd003SBill Paul static int
9846afe22a8SPyun YongHyeon vge_attach(device_t dev)
985a07bd003SBill Paul {
986a07bd003SBill Paul 	u_char eaddr[ETHER_ADDR_LEN];
987a07bd003SBill Paul 	struct vge_softc *sc;
988a07bd003SBill Paul 	struct ifnet *ifp;
98920c3cb15SPyun YongHyeon 	int error = 0, cap, i, msic, rid;
990a07bd003SBill Paul 
991a07bd003SBill Paul 	sc = device_get_softc(dev);
992a07bd003SBill Paul 	sc->vge_dev = dev;
993a07bd003SBill Paul 
994a07bd003SBill Paul 	mtx_init(&sc->vge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
99567e1dfa7SJohn Baldwin 	    MTX_DEF);
99667e1dfa7SJohn Baldwin 	callout_init_mtx(&sc->vge_watchdog, &sc->vge_mtx, 0);
99767e1dfa7SJohn Baldwin 
998a07bd003SBill Paul 	/*
999a07bd003SBill Paul 	 * Map control/status registers.
1000a07bd003SBill Paul 	 */
1001a07bd003SBill Paul 	pci_enable_busmaster(dev);
1002a07bd003SBill Paul 
10034baee897SPyun YongHyeon 	rid = PCIR_BAR(1);
10048b3433dcSPyun YongHyeon 	sc->vge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
10058b3433dcSPyun YongHyeon 	    RF_ACTIVE);
1006a07bd003SBill Paul 
1007a07bd003SBill Paul 	if (sc->vge_res == NULL) {
1008481402e1SPyun YongHyeon 		device_printf(dev, "couldn't map ports/memory\n");
1009a07bd003SBill Paul 		error = ENXIO;
1010a07bd003SBill Paul 		goto fail;
1011a07bd003SBill Paul 	}
1012a07bd003SBill Paul 
1013643e9ee9SPyun YongHyeon 	if (pci_find_extcap(dev, PCIY_EXPRESS, &cap) == 0) {
1014643e9ee9SPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_PCIE;
1015643e9ee9SPyun YongHyeon 		sc->vge_expcap = cap;
101633a0d70bSPyun YongHyeon 	} else
101733a0d70bSPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_JUMBO;
10187fc94bc4SPyun YongHyeon 	if (pci_find_extcap(dev, PCIY_PMG, &cap) == 0) {
10197fc94bc4SPyun YongHyeon 		sc->vge_flags |= VGE_FLAG_PMCAP;
10207fc94bc4SPyun YongHyeon 		sc->vge_pmcap = cap;
10217fc94bc4SPyun YongHyeon 	}
10225957cc2aSPyun YongHyeon 	rid = 0;
10235957cc2aSPyun YongHyeon 	msic = pci_msi_count(dev);
10245957cc2aSPyun YongHyeon 	if (msi_disable == 0 && msic > 0) {
10255957cc2aSPyun YongHyeon 		msic = 1;
10265957cc2aSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
10275957cc2aSPyun YongHyeon 			if (msic == 1) {
10285957cc2aSPyun YongHyeon 				sc->vge_flags |= VGE_FLAG_MSI;
10295957cc2aSPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
10305957cc2aSPyun YongHyeon 				    msic);
10315957cc2aSPyun YongHyeon 				rid = 1;
10325957cc2aSPyun YongHyeon 			} else
10335957cc2aSPyun YongHyeon 				pci_release_msi(dev);
10345957cc2aSPyun YongHyeon 		}
10355957cc2aSPyun YongHyeon 	}
1036643e9ee9SPyun YongHyeon 
1037a07bd003SBill Paul 	/* Allocate interrupt */
10388b3433dcSPyun YongHyeon 	sc->vge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
10395957cc2aSPyun YongHyeon 	    ((sc->vge_flags & VGE_FLAG_MSI) ? 0 : RF_SHAREABLE) | RF_ACTIVE);
1040a07bd003SBill Paul 	if (sc->vge_irq == NULL) {
1041481402e1SPyun YongHyeon 		device_printf(dev, "couldn't map interrupt\n");
1042a07bd003SBill Paul 		error = ENXIO;
1043a07bd003SBill Paul 		goto fail;
1044a07bd003SBill Paul 	}
1045a07bd003SBill Paul 
1046a07bd003SBill Paul 	/* Reset the adapter. */
1047a07bd003SBill Paul 	vge_reset(sc);
104820c3cb15SPyun YongHyeon 	/* Reload EEPROM. */
104920c3cb15SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_EECSR, VGE_EECSR_RELOAD);
105020c3cb15SPyun YongHyeon 	for (i = 0; i < VGE_TIMEOUT; i++) {
105120c3cb15SPyun YongHyeon 		DELAY(5);
105220c3cb15SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0)
105320c3cb15SPyun YongHyeon 			break;
105420c3cb15SPyun YongHyeon 	}
105520c3cb15SPyun YongHyeon 	if (i == VGE_TIMEOUT)
105620c3cb15SPyun YongHyeon 		device_printf(dev, "EEPROM reload timed out\n");
105720c3cb15SPyun YongHyeon 	/*
105820c3cb15SPyun YongHyeon 	 * Clear PACPI as EEPROM reload will set the bit. Otherwise
105920c3cb15SPyun YongHyeon 	 * MAC will receive magic packet which in turn confuses
106020c3cb15SPyun YongHyeon 	 * controller.
106120c3cb15SPyun YongHyeon 	 */
106220c3cb15SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI);
1063a07bd003SBill Paul 
1064a07bd003SBill Paul 	/*
1065a07bd003SBill Paul 	 * Get station address from the EEPROM.
1066a07bd003SBill Paul 	 */
1067a07bd003SBill Paul 	vge_read_eeprom(sc, (caddr_t)eaddr, VGE_EE_EADDR, 3, 0);
1068643e9ee9SPyun YongHyeon 	/*
1069643e9ee9SPyun YongHyeon 	 * Save configured PHY address.
1070643e9ee9SPyun YongHyeon 	 * It seems the PHY address of PCIe controllers just
1071643e9ee9SPyun YongHyeon 	 * reflects media jump strapping status so we assume the
1072643e9ee9SPyun YongHyeon 	 * internal PHY address of PCIe controller is at 1.
1073643e9ee9SPyun YongHyeon 	 */
1074643e9ee9SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PCIE) != 0)
1075643e9ee9SPyun YongHyeon 		sc->vge_phyaddr = 1;
1076643e9ee9SPyun YongHyeon 	else
1077643e9ee9SPyun YongHyeon 		sc->vge_phyaddr = CSR_READ_1(sc, VGE_MIICFG) &
1078643e9ee9SPyun YongHyeon 		    VGE_MIICFG_PHYADDR;
10797fc94bc4SPyun YongHyeon 	/* Clear WOL and take hardware from powerdown. */
10807fc94bc4SPyun YongHyeon 	vge_clrwol(sc);
10817129fb20SPyun YongHyeon 	vge_sysctl_node(sc);
1082410f4c60SPyun YongHyeon 	error = vge_dma_alloc(sc);
1083a07bd003SBill Paul 	if (error)
1084a07bd003SBill Paul 		goto fail;
1085a07bd003SBill Paul 
1086cd036ec1SBrooks Davis 	ifp = sc->vge_ifp = if_alloc(IFT_ETHER);
1087cd036ec1SBrooks Davis 	if (ifp == NULL) {
1088f1b21184SJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1089cd036ec1SBrooks Davis 		error = ENOSPC;
1090cd036ec1SBrooks Davis 		goto fail;
1091cd036ec1SBrooks Davis 	}
1092cd036ec1SBrooks Davis 
1093a07bd003SBill Paul 	/* Do MII setup */
1094a07bd003SBill Paul 	if (mii_phy_probe(dev, &sc->vge_miibus,
1095a07bd003SBill Paul 	    vge_ifmedia_upd, vge_ifmedia_sts)) {
1096f1b21184SJohn Baldwin 		device_printf(dev, "MII without any phy!\n");
1097a07bd003SBill Paul 		error = ENXIO;
1098a07bd003SBill Paul 		goto fail;
1099a07bd003SBill Paul 	}
1100a07bd003SBill Paul 
1101a07bd003SBill Paul 	ifp->if_softc = sc;
1102a07bd003SBill Paul 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1103a07bd003SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1104a07bd003SBill Paul 	ifp->if_ioctl = vge_ioctl;
1105a07bd003SBill Paul 	ifp->if_capabilities = IFCAP_VLAN_MTU;
1106a07bd003SBill Paul 	ifp->if_start = vge_start;
1107a07bd003SBill Paul 	ifp->if_hwassist = VGE_CSUM_FEATURES;
110838aa43c5SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM |
110938aa43c5SPyun YongHyeon 	    IFCAP_VLAN_HWTAGGING;
11107fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0)
11117fc94bc4SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
111240929967SGleb Smirnoff 	ifp->if_capenable = ifp->if_capabilities;
1113a07bd003SBill Paul #ifdef DEVICE_POLLING
1114a07bd003SBill Paul 	ifp->if_capabilities |= IFCAP_POLLING;
1115a07bd003SBill Paul #endif
1116a07bd003SBill Paul 	ifp->if_init = vge_init;
1117623fa718SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, VGE_TX_DESC_CNT - 1);
1118623fa718SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = VGE_TX_DESC_CNT - 1;
111999baad9dSChristian Brueffer 	IFQ_SET_READY(&ifp->if_snd);
1120a07bd003SBill Paul 
1121a07bd003SBill Paul 	/*
1122a07bd003SBill Paul 	 * Call MI attach routine.
1123a07bd003SBill Paul 	 */
1124a07bd003SBill Paul 	ether_ifattach(ifp, eaddr);
1125a07bd003SBill Paul 
11260c003e99SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
11270c003e99SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
11280c003e99SPyun YongHyeon 
1129a07bd003SBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1130a07bd003SBill Paul 	error = bus_setup_intr(dev, sc->vge_irq, INTR_TYPE_NET|INTR_MPSAFE,
1131ef544f63SPaolo Pisati 	    NULL, vge_intr, sc, &sc->vge_intrhand);
1132a07bd003SBill Paul 
1133a07bd003SBill Paul 	if (error) {
1134481402e1SPyun YongHyeon 		device_printf(dev, "couldn't set up irq\n");
1135a07bd003SBill Paul 		ether_ifdetach(ifp);
1136a07bd003SBill Paul 		goto fail;
1137a07bd003SBill Paul 	}
1138a07bd003SBill Paul 
1139a07bd003SBill Paul fail:
1140a07bd003SBill Paul 	if (error)
1141a07bd003SBill Paul 		vge_detach(dev);
1142a07bd003SBill Paul 
1143a07bd003SBill Paul 	return (error);
1144a07bd003SBill Paul }
1145a07bd003SBill Paul 
1146a07bd003SBill Paul /*
1147a07bd003SBill Paul  * Shutdown hardware and free up resources. This can be called any
1148a07bd003SBill Paul  * time after the mutex has been initialized. It is called in both
1149a07bd003SBill Paul  * the error case in attach and the normal detach case so it needs
1150a07bd003SBill Paul  * to be careful about only freeing resources that have actually been
1151a07bd003SBill Paul  * allocated.
1152a07bd003SBill Paul  */
1153a07bd003SBill Paul static int
11546afe22a8SPyun YongHyeon vge_detach(device_t dev)
1155a07bd003SBill Paul {
1156a07bd003SBill Paul 	struct vge_softc *sc;
1157a07bd003SBill Paul 	struct ifnet *ifp;
1158a07bd003SBill Paul 
1159a07bd003SBill Paul 	sc = device_get_softc(dev);
1160a07bd003SBill Paul 	KASSERT(mtx_initialized(&sc->vge_mtx), ("vge mutex not initialized"));
1161fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1162a07bd003SBill Paul 
116340929967SGleb Smirnoff #ifdef DEVICE_POLLING
116440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
116540929967SGleb Smirnoff 		ether_poll_deregister(ifp);
116640929967SGleb Smirnoff #endif
116740929967SGleb Smirnoff 
1168a07bd003SBill Paul 	/* These should only be active if attach succeeded */
1169a07bd003SBill Paul 	if (device_is_attached(dev)) {
1170a07bd003SBill Paul 		ether_ifdetach(ifp);
117167e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
117267e1dfa7SJohn Baldwin 		vge_stop(sc);
117367e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
117467e1dfa7SJohn Baldwin 		callout_drain(&sc->vge_watchdog);
1175a07bd003SBill Paul 	}
1176a07bd003SBill Paul 	if (sc->vge_miibus)
1177a07bd003SBill Paul 		device_delete_child(dev, sc->vge_miibus);
1178a07bd003SBill Paul 	bus_generic_detach(dev);
1179a07bd003SBill Paul 
1180a07bd003SBill Paul 	if (sc->vge_intrhand)
1181a07bd003SBill Paul 		bus_teardown_intr(dev, sc->vge_irq, sc->vge_intrhand);
1182a07bd003SBill Paul 	if (sc->vge_irq)
11835957cc2aSPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ,
11845957cc2aSPyun YongHyeon 		    sc->vge_flags & VGE_FLAG_MSI ? 1 : 0, sc->vge_irq);
11855957cc2aSPyun YongHyeon 	if (sc->vge_flags & VGE_FLAG_MSI)
11865957cc2aSPyun YongHyeon 		pci_release_msi(dev);
1187a07bd003SBill Paul 	if (sc->vge_res)
1188a07bd003SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
11894baee897SPyun YongHyeon 		    PCIR_BAR(1), sc->vge_res);
1190ad4f426eSWarner Losh 	if (ifp)
1191ad4f426eSWarner Losh 		if_free(ifp);
1192a07bd003SBill Paul 
1193410f4c60SPyun YongHyeon 	vge_dma_free(sc);
1194a07bd003SBill Paul 	mtx_destroy(&sc->vge_mtx);
1195a07bd003SBill Paul 
1196a07bd003SBill Paul 	return (0);
1197a07bd003SBill Paul }
1198a07bd003SBill Paul 
1199410f4c60SPyun YongHyeon static void
12006afe22a8SPyun YongHyeon vge_discard_rxbuf(struct vge_softc *sc, int prod)
1201a07bd003SBill Paul {
1202410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1203410f4c60SPyun YongHyeon 	int i;
1204a07bd003SBill Paul 
1205410f4c60SPyun YongHyeon 	rxd = &sc->vge_cdata.vge_rxdesc[prod];
1206410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_sts = 0;
1207410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_ctl = 0;
1208a07bd003SBill Paul 
1209a07bd003SBill Paul 	/*
1210410f4c60SPyun YongHyeon 	 * Note: the manual fails to document the fact that for
1211410f4c60SPyun YongHyeon 	 * proper opration, the driver needs to replentish the RX
1212410f4c60SPyun YongHyeon 	 * DMA ring 4 descriptors at a time (rather than one at a
1213410f4c60SPyun YongHyeon 	 * time, like most chips). We can allocate the new buffers
1214410f4c60SPyun YongHyeon 	 * but we should not set the OWN bits until we're ready
1215410f4c60SPyun YongHyeon 	 * to hand back 4 of them in one shot.
1216a07bd003SBill Paul 	 */
1217410f4c60SPyun YongHyeon 	if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1218410f4c60SPyun YongHyeon 		for (i = VGE_RXCHUNK; i > 0; i--) {
1219410f4c60SPyun YongHyeon 			rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1220410f4c60SPyun YongHyeon 			rxd = rxd->rxd_prev;
1221a07bd003SBill Paul 		}
1222410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1223410f4c60SPyun YongHyeon 	}
1224410f4c60SPyun YongHyeon }
1225410f4c60SPyun YongHyeon 
1226410f4c60SPyun YongHyeon static int
12276afe22a8SPyun YongHyeon vge_newbuf(struct vge_softc *sc, int prod)
1228410f4c60SPyun YongHyeon {
1229410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1230410f4c60SPyun YongHyeon 	struct mbuf *m;
1231410f4c60SPyun YongHyeon 	bus_dma_segment_t segs[1];
1232410f4c60SPyun YongHyeon 	bus_dmamap_t map;
1233410f4c60SPyun YongHyeon 	int i, nsegs;
1234410f4c60SPyun YongHyeon 
1235410f4c60SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1236410f4c60SPyun YongHyeon 	if (m == NULL)
1237410f4c60SPyun YongHyeon 		return (ENOBUFS);
1238410f4c60SPyun YongHyeon 	/*
1239410f4c60SPyun YongHyeon 	 * This is part of an evil trick to deal with strict-alignment
1240410f4c60SPyun YongHyeon 	 * architectures. The VIA chip requires RX buffers to be aligned
1241410f4c60SPyun YongHyeon 	 * on 32-bit boundaries, but that will hose strict-alignment
1242410f4c60SPyun YongHyeon 	 * architectures. To get around this, we leave some empty space
1243410f4c60SPyun YongHyeon 	 * at the start of each buffer and for non-strict-alignment hosts,
1244410f4c60SPyun YongHyeon 	 * we copy the buffer back two bytes to achieve word alignment.
1245410f4c60SPyun YongHyeon 	 * This is slightly more efficient than allocating a new buffer,
1246410f4c60SPyun YongHyeon 	 * copying the contents, and discarding the old buffer.
1247410f4c60SPyun YongHyeon 	 */
1248410f4c60SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1249410f4c60SPyun YongHyeon 	m_adj(m, VGE_RX_BUF_ALIGN);
1250410f4c60SPyun YongHyeon 
1251410f4c60SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_rx_tag,
1252410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_sparemap, m, segs, &nsegs, 0) != 0) {
1253410f4c60SPyun YongHyeon 		m_freem(m);
1254410f4c60SPyun YongHyeon 		return (ENOBUFS);
1255410f4c60SPyun YongHyeon 	}
1256410f4c60SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1257410f4c60SPyun YongHyeon 
1258410f4c60SPyun YongHyeon 	rxd = &sc->vge_cdata.vge_rxdesc[prod];
1259410f4c60SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1260410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1261410f4c60SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1262410f4c60SPyun YongHyeon 		bus_dmamap_unload(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap);
1263410f4c60SPyun YongHyeon 	}
1264410f4c60SPyun YongHyeon 	map = rxd->rx_dmamap;
1265410f4c60SPyun YongHyeon 	rxd->rx_dmamap = sc->vge_cdata.vge_rx_sparemap;
1266410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_sparemap = map;
1267410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_tag, rxd->rx_dmamap,
1268410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
1269410f4c60SPyun YongHyeon 	rxd->rx_m = m;
1270410f4c60SPyun YongHyeon 
1271410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_sts = 0;
1272410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_ctl = 0;
1273410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_addrlo = htole32(VGE_ADDR_LO(segs[0].ds_addr));
1274410f4c60SPyun YongHyeon 	rxd->rx_desc->vge_addrhi = htole32(VGE_ADDR_HI(segs[0].ds_addr) |
1275410f4c60SPyun YongHyeon 	    (VGE_BUFLEN(segs[0].ds_len) << 16) | VGE_RXDESC_I);
1276a07bd003SBill Paul 
1277a07bd003SBill Paul 	/*
1278a07bd003SBill Paul 	 * Note: the manual fails to document the fact that for
12798170b243SPyun YongHyeon 	 * proper operation, the driver needs to replenish the RX
1280a07bd003SBill Paul 	 * DMA ring 4 descriptors at a time (rather than one at a
1281a07bd003SBill Paul 	 * time, like most chips). We can allocate the new buffers
1282a07bd003SBill Paul 	 * but we should not set the OWN bits until we're ready
1283a07bd003SBill Paul 	 * to hand back 4 of them in one shot.
1284a07bd003SBill Paul 	 */
1285410f4c60SPyun YongHyeon 	if ((prod % VGE_RXCHUNK) == (VGE_RXCHUNK - 1)) {
1286410f4c60SPyun YongHyeon 		for (i = VGE_RXCHUNK; i > 0; i--) {
1287410f4c60SPyun YongHyeon 			rxd->rx_desc->vge_sts = htole32(VGE_RDSTS_OWN);
1288410f4c60SPyun YongHyeon 			rxd = rxd->rxd_prev;
1289a07bd003SBill Paul 		}
1290410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_commit += VGE_RXCHUNK;
1291410f4c60SPyun YongHyeon 	}
1292a07bd003SBill Paul 
1293a07bd003SBill Paul 	return (0);
1294a07bd003SBill Paul }
1295a07bd003SBill Paul 
1296a07bd003SBill Paul static int
12976afe22a8SPyun YongHyeon vge_tx_list_init(struct vge_softc *sc)
1298a07bd003SBill Paul {
1299410f4c60SPyun YongHyeon 	struct vge_ring_data *rd;
1300410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1301410f4c60SPyun YongHyeon 	int i;
1302a07bd003SBill Paul 
1303410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1304410f4c60SPyun YongHyeon 
1305410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_prodidx = 0;
1306410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_considx = 0;
1307410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_cnt = 0;
1308410f4c60SPyun YongHyeon 
1309410f4c60SPyun YongHyeon 	rd = &sc->vge_rdata;
1310410f4c60SPyun YongHyeon 	bzero(rd->vge_tx_ring, VGE_TX_LIST_SZ);
1311410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1312410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
1313410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
1314410f4c60SPyun YongHyeon 		txd->tx_desc = &rd->vge_tx_ring[i];
1315410f4c60SPyun YongHyeon 	}
1316410f4c60SPyun YongHyeon 
1317410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1318410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1319410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1320a07bd003SBill Paul 
1321a07bd003SBill Paul 	return (0);
1322a07bd003SBill Paul }
1323a07bd003SBill Paul 
1324a07bd003SBill Paul static int
13256afe22a8SPyun YongHyeon vge_rx_list_init(struct vge_softc *sc)
1326a07bd003SBill Paul {
1327410f4c60SPyun YongHyeon 	struct vge_ring_data *rd;
1328410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1329a07bd003SBill Paul 	int i;
1330a07bd003SBill Paul 
1331410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1332a07bd003SBill Paul 
1333410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_prodidx = 0;
1334410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_head = NULL;
1335410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tail = NULL;
1336410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_commit = 0;
1337a07bd003SBill Paul 
1338410f4c60SPyun YongHyeon 	rd = &sc->vge_rdata;
1339410f4c60SPyun YongHyeon 	bzero(rd->vge_rx_ring, VGE_RX_LIST_SZ);
1340a07bd003SBill Paul 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1341410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
1342410f4c60SPyun YongHyeon 		rxd->rx_m = NULL;
1343410f4c60SPyun YongHyeon 		rxd->rx_desc = &rd->vge_rx_ring[i];
1344410f4c60SPyun YongHyeon 		if (i == 0)
1345410f4c60SPyun YongHyeon 			rxd->rxd_prev =
1346410f4c60SPyun YongHyeon 			    &sc->vge_cdata.vge_rxdesc[VGE_RX_DESC_CNT - 1];
1347410f4c60SPyun YongHyeon 		else
1348410f4c60SPyun YongHyeon 			rxd->rxd_prev = &sc->vge_cdata.vge_rxdesc[i - 1];
1349410f4c60SPyun YongHyeon 		if (vge_newbuf(sc, i) != 0)
1350a07bd003SBill Paul 			return (ENOBUFS);
1351a07bd003SBill Paul 	}
1352a07bd003SBill Paul 
1353410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1354410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map,
1355410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1356a07bd003SBill Paul 
1357410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_rx_commit = 0;
1358a07bd003SBill Paul 
1359a07bd003SBill Paul 	return (0);
1360a07bd003SBill Paul }
1361a07bd003SBill Paul 
1362410f4c60SPyun YongHyeon static void
13636afe22a8SPyun YongHyeon vge_freebufs(struct vge_softc *sc)
1364410f4c60SPyun YongHyeon {
1365410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1366410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1367410f4c60SPyun YongHyeon 	struct ifnet *ifp;
1368410f4c60SPyun YongHyeon 	int i;
1369410f4c60SPyun YongHyeon 
1370410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1371410f4c60SPyun YongHyeon 
1372410f4c60SPyun YongHyeon 	ifp = sc->vge_ifp;
1373410f4c60SPyun YongHyeon 	/*
1374410f4c60SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
1375410f4c60SPyun YongHyeon 	 */
1376410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_RX_DESC_CNT; i++) {
1377410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[i];
1378410f4c60SPyun YongHyeon 		if (rxd->rx_m != NULL) {
1379410f4c60SPyun YongHyeon 			bus_dmamap_sync(sc->vge_cdata.vge_rx_tag,
1380410f4c60SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
1381410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_rx_tag,
1382410f4c60SPyun YongHyeon 			    rxd->rx_dmamap);
1383410f4c60SPyun YongHyeon 			m_freem(rxd->rx_m);
1384410f4c60SPyun YongHyeon 			rxd->rx_m = NULL;
1385410f4c60SPyun YongHyeon 		}
1386410f4c60SPyun YongHyeon 	}
1387410f4c60SPyun YongHyeon 
1388410f4c60SPyun YongHyeon 	for (i = 0; i < VGE_TX_DESC_CNT; i++) {
1389410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[i];
1390410f4c60SPyun YongHyeon 		if (txd->tx_m != NULL) {
1391410f4c60SPyun YongHyeon 			bus_dmamap_sync(sc->vge_cdata.vge_tx_tag,
1392410f4c60SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
1393410f4c60SPyun YongHyeon 			bus_dmamap_unload(sc->vge_cdata.vge_tx_tag,
1394410f4c60SPyun YongHyeon 			    txd->tx_dmamap);
1395410f4c60SPyun YongHyeon 			m_freem(txd->tx_m);
1396410f4c60SPyun YongHyeon 			txd->tx_m = NULL;
1397410f4c60SPyun YongHyeon 			ifp->if_oerrors++;
1398410f4c60SPyun YongHyeon 		}
1399410f4c60SPyun YongHyeon 	}
1400410f4c60SPyun YongHyeon }
1401410f4c60SPyun YongHyeon 
1402410f4c60SPyun YongHyeon #ifndef	__NO_STRICT_ALIGNMENT
1403a07bd003SBill Paul static __inline void
14046afe22a8SPyun YongHyeon vge_fixup_rx(struct mbuf *m)
1405a07bd003SBill Paul {
1406a07bd003SBill Paul 	int i;
1407a07bd003SBill Paul 	uint16_t *src, *dst;
1408a07bd003SBill Paul 
1409a07bd003SBill Paul 	src = mtod(m, uint16_t *);
1410a07bd003SBill Paul 	dst = src - 1;
1411a07bd003SBill Paul 
1412a07bd003SBill Paul 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1413a07bd003SBill Paul 		*dst++ = *src++;
1414a07bd003SBill Paul 
1415a07bd003SBill Paul 	m->m_data -= ETHER_ALIGN;
1416a07bd003SBill Paul }
1417a07bd003SBill Paul #endif
1418a07bd003SBill Paul 
1419a07bd003SBill Paul /*
1420a07bd003SBill Paul  * RX handler. We support the reception of jumbo frames that have
1421a07bd003SBill Paul  * been fragmented across multiple 2K mbuf cluster buffers.
1422a07bd003SBill Paul  */
14231abcdbd1SAttilio Rao static int
14246afe22a8SPyun YongHyeon vge_rxeof(struct vge_softc *sc, int count)
1425a07bd003SBill Paul {
1426a07bd003SBill Paul 	struct mbuf *m;
1427a07bd003SBill Paul 	struct ifnet *ifp;
1428410f4c60SPyun YongHyeon 	int prod, prog, total_len;
1429410f4c60SPyun YongHyeon 	struct vge_rxdesc *rxd;
1430a07bd003SBill Paul 	struct vge_rx_desc *cur_rx;
1431410f4c60SPyun YongHyeon 	uint32_t rxstat, rxctl;
1432a07bd003SBill Paul 
1433a07bd003SBill Paul 	VGE_LOCK_ASSERT(sc);
1434410f4c60SPyun YongHyeon 
1435fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1436a07bd003SBill Paul 
1437410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1438410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_rx_ring_map,
1439410f4c60SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1440a07bd003SBill Paul 
1441410f4c60SPyun YongHyeon 	prod = sc->vge_cdata.vge_rx_prodidx;
1442410f4c60SPyun YongHyeon 	for (prog = 0; count > 0 &&
1443410f4c60SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;
1444410f4c60SPyun YongHyeon 	    VGE_RX_DESC_INC(prod)) {
1445410f4c60SPyun YongHyeon 		cur_rx = &sc->vge_rdata.vge_rx_ring[prod];
1446a07bd003SBill Paul 		rxstat = le32toh(cur_rx->vge_sts);
1447410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_OWN) != 0)
1448410f4c60SPyun YongHyeon 			break;
1449410f4c60SPyun YongHyeon 		count--;
1450410f4c60SPyun YongHyeon 		prog++;
1451a07bd003SBill Paul 		rxctl = le32toh(cur_rx->vge_ctl);
1452410f4c60SPyun YongHyeon 		total_len = VGE_RXBYTES(rxstat);
1453410f4c60SPyun YongHyeon 		rxd = &sc->vge_cdata.vge_rxdesc[prod];
1454410f4c60SPyun YongHyeon 		m = rxd->rx_m;
1455a07bd003SBill Paul 
1456a07bd003SBill Paul 		/*
1457a07bd003SBill Paul 		 * If the 'start of frame' bit is set, this indicates
1458a07bd003SBill Paul 		 * either the first fragment in a multi-fragment receive,
1459a07bd003SBill Paul 		 * or an intermediate fragment. Either way, we want to
1460a07bd003SBill Paul 		 * accumulate the buffers.
1461a07bd003SBill Paul 		 */
1462410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RXPKT_SOF) != 0) {
1463410f4c60SPyun YongHyeon 			if (vge_newbuf(sc, prod) != 0) {
1464410f4c60SPyun YongHyeon 				ifp->if_iqdrops++;
1465410f4c60SPyun YongHyeon 				VGE_CHAIN_RESET(sc);
1466410f4c60SPyun YongHyeon 				vge_discard_rxbuf(sc, prod);
1467410f4c60SPyun YongHyeon 				continue;
1468a07bd003SBill Paul 			}
1469410f4c60SPyun YongHyeon 			m->m_len = MCLBYTES - VGE_RX_BUF_ALIGN;
1470410f4c60SPyun YongHyeon 			if (sc->vge_cdata.vge_head == NULL) {
1471410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_head = m;
1472410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail = m;
1473410f4c60SPyun YongHyeon 			} else {
1474410f4c60SPyun YongHyeon 				m->m_flags &= ~M_PKTHDR;
1475410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_next = m;
1476410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail = m;
1477410f4c60SPyun YongHyeon 			}
1478a07bd003SBill Paul 			continue;
1479a07bd003SBill Paul 		}
1480a07bd003SBill Paul 
1481a07bd003SBill Paul 		/*
1482a07bd003SBill Paul 		 * Bad/error frames will have the RXOK bit cleared.
1483a07bd003SBill Paul 		 * However, there's one error case we want to allow:
1484a07bd003SBill Paul 		 * if a VLAN tagged frame arrives and the chip can't
1485a07bd003SBill Paul 		 * match it against the CAM filter, it considers this
1486a07bd003SBill Paul 		 * a 'VLAN CAM filter miss' and clears the 'RXOK' bit.
1487a07bd003SBill Paul 		 * We don't want to drop the frame though: our VLAN
1488a07bd003SBill Paul 		 * filtering is done in software.
1489410f4c60SPyun YongHyeon 		 * We also want to receive bad-checksummed frames and
1490410f4c60SPyun YongHyeon 		 * and frames with bad-length.
1491a07bd003SBill Paul 		 */
1492410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_RXOK) == 0 &&
1493410f4c60SPyun YongHyeon 		    (rxstat & (VGE_RDSTS_VIDM | VGE_RDSTS_RLERR |
1494410f4c60SPyun YongHyeon 		    VGE_RDSTS_CSUMERR)) == 0) {
1495a07bd003SBill Paul 			ifp->if_ierrors++;
1496a07bd003SBill Paul 			/*
1497a07bd003SBill Paul 			 * If this is part of a multi-fragment packet,
1498a07bd003SBill Paul 			 * discard all the pieces.
1499a07bd003SBill Paul 			 */
1500410f4c60SPyun YongHyeon 			VGE_CHAIN_RESET(sc);
1501410f4c60SPyun YongHyeon 			vge_discard_rxbuf(sc, prod);
1502a07bd003SBill Paul 			continue;
1503a07bd003SBill Paul 		}
1504a07bd003SBill Paul 
1505410f4c60SPyun YongHyeon 		if (vge_newbuf(sc, prod) != 0) {
1506410f4c60SPyun YongHyeon 			ifp->if_iqdrops++;
1507410f4c60SPyun YongHyeon 			VGE_CHAIN_RESET(sc);
1508410f4c60SPyun YongHyeon 			vge_discard_rxbuf(sc, prod);
1509a07bd003SBill Paul 			continue;
1510a07bd003SBill Paul 		}
1511a07bd003SBill Paul 
1512410f4c60SPyun YongHyeon 		/* Chain received mbufs. */
1513410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_head != NULL) {
1514410f4c60SPyun YongHyeon 			m->m_len = total_len % (MCLBYTES - VGE_RX_BUF_ALIGN);
1515a07bd003SBill Paul 			/*
1516a07bd003SBill Paul 			 * Special case: if there's 4 bytes or less
1517a07bd003SBill Paul 			 * in this buffer, the mbuf can be discarded:
1518a07bd003SBill Paul 			 * the last 4 bytes is the CRC, which we don't
1519a07bd003SBill Paul 			 * care about anyway.
1520a07bd003SBill Paul 			 */
1521a07bd003SBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
1522410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_len -=
1523a07bd003SBill Paul 				    (ETHER_CRC_LEN - m->m_len);
1524a07bd003SBill Paul 				m_freem(m);
1525a07bd003SBill Paul 			} else {
1526a07bd003SBill Paul 				m->m_len -= ETHER_CRC_LEN;
1527a07bd003SBill Paul 				m->m_flags &= ~M_PKTHDR;
1528410f4c60SPyun YongHyeon 				sc->vge_cdata.vge_tail->m_next = m;
1529a07bd003SBill Paul 			}
1530410f4c60SPyun YongHyeon 			m = sc->vge_cdata.vge_head;
1531410f4c60SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
1532a07bd003SBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1533410f4c60SPyun YongHyeon 		} else {
1534410f4c60SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
1535a07bd003SBill Paul 			m->m_pkthdr.len = m->m_len =
1536a07bd003SBill Paul 			    (total_len - ETHER_CRC_LEN);
1537410f4c60SPyun YongHyeon 		}
1538a07bd003SBill Paul 
1539410f4c60SPyun YongHyeon #ifndef	__NO_STRICT_ALIGNMENT
1540a07bd003SBill Paul 		vge_fixup_rx(m);
1541a07bd003SBill Paul #endif
1542a07bd003SBill Paul 		m->m_pkthdr.rcvif = ifp;
1543a07bd003SBill Paul 
1544a07bd003SBill Paul 		/* Do RX checksumming if enabled */
1545410f4c60SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
1546410f4c60SPyun YongHyeon 		    (rxctl & VGE_RDCTL_FRAG) == 0) {
1547a07bd003SBill Paul 			/* Check IP header checksum */
1548410f4c60SPyun YongHyeon 			if ((rxctl & VGE_RDCTL_IPPKT) != 0)
1549a07bd003SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1550410f4c60SPyun YongHyeon 			if ((rxctl & VGE_RDCTL_IPCSUMOK) != 0)
1551a07bd003SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1552a07bd003SBill Paul 
1553a07bd003SBill Paul 			/* Check TCP/UDP checksum */
1554a07bd003SBill Paul 			if (rxctl & (VGE_RDCTL_TCPPKT | VGE_RDCTL_UDPPKT) &&
1555a07bd003SBill Paul 			    rxctl & VGE_RDCTL_PROTOCSUMOK) {
1556a07bd003SBill Paul 				m->m_pkthdr.csum_flags |=
1557a07bd003SBill Paul 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1558a07bd003SBill Paul 				m->m_pkthdr.csum_data = 0xffff;
1559a07bd003SBill Paul 			}
1560a07bd003SBill Paul 		}
1561a07bd003SBill Paul 
1562410f4c60SPyun YongHyeon 		if ((rxstat & VGE_RDSTS_VTAG) != 0) {
156303eab9f7SRuslan Ermilov 			/*
156403eab9f7SRuslan Ermilov 			 * The 32-bit rxctl register is stored in little-endian.
156503eab9f7SRuslan Ermilov 			 * However, the 16-bit vlan tag is stored in big-endian,
156603eab9f7SRuslan Ermilov 			 * so we have to byte swap it.
156703eab9f7SRuslan Ermilov 			 */
156878ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
156903eab9f7SRuslan Ermilov 			    bswap16(rxctl & VGE_RDCTL_VLANID);
157078ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
1571d147662cSGleb Smirnoff 		}
1572a07bd003SBill Paul 
1573a07bd003SBill Paul 		VGE_UNLOCK(sc);
1574a07bd003SBill Paul 		(*ifp->if_input)(ifp, m);
1575a07bd003SBill Paul 		VGE_LOCK(sc);
1576410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_head = NULL;
1577410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tail = NULL;
1578a07bd003SBill Paul 	}
1579a07bd003SBill Paul 
1580410f4c60SPyun YongHyeon 	if (prog > 0) {
1581410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_rx_prodidx = prod;
1582410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_rx_ring_tag,
1583410f4c60SPyun YongHyeon 		    sc->vge_cdata.vge_rx_ring_map,
1584410f4c60SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1585410f4c60SPyun YongHyeon 		/* Update residue counter. */
1586410f4c60SPyun YongHyeon 		if (sc->vge_cdata.vge_rx_commit != 0) {
1587410f4c60SPyun YongHyeon 			CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT,
1588410f4c60SPyun YongHyeon 			    sc->vge_cdata.vge_rx_commit);
1589410f4c60SPyun YongHyeon 			sc->vge_cdata.vge_rx_commit = 0;
1590410f4c60SPyun YongHyeon 		}
1591410f4c60SPyun YongHyeon 	}
1592410f4c60SPyun YongHyeon 	return (prog);
1593a07bd003SBill Paul }
1594a07bd003SBill Paul 
1595a07bd003SBill Paul static void
15966afe22a8SPyun YongHyeon vge_txeof(struct vge_softc *sc)
1597a07bd003SBill Paul {
1598a07bd003SBill Paul 	struct ifnet *ifp;
1599410f4c60SPyun YongHyeon 	struct vge_tx_desc *cur_tx;
1600410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1601410f4c60SPyun YongHyeon 	uint32_t txstat;
1602410f4c60SPyun YongHyeon 	int cons, prod;
1603410f4c60SPyun YongHyeon 
1604410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1605a07bd003SBill Paul 
1606fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
1607a07bd003SBill Paul 
1608410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_cnt == 0)
1609410f4c60SPyun YongHyeon 		return;
1610a07bd003SBill Paul 
1611410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1612410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1613410f4c60SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1614a07bd003SBill Paul 
1615410f4c60SPyun YongHyeon 	/*
1616410f4c60SPyun YongHyeon 	 * Go through our tx list and free mbufs for those
1617410f4c60SPyun YongHyeon 	 * frames that have been transmitted.
1618410f4c60SPyun YongHyeon 	 */
1619410f4c60SPyun YongHyeon 	cons = sc->vge_cdata.vge_tx_considx;
1620410f4c60SPyun YongHyeon 	prod = sc->vge_cdata.vge_tx_prodidx;
1621410f4c60SPyun YongHyeon 	for (; cons != prod; VGE_TX_DESC_INC(cons)) {
1622410f4c60SPyun YongHyeon 		cur_tx = &sc->vge_rdata.vge_tx_ring[cons];
1623410f4c60SPyun YongHyeon 		txstat = le32toh(cur_tx->vge_sts);
1624410f4c60SPyun YongHyeon 		if ((txstat & VGE_TDSTS_OWN) != 0)
1625a07bd003SBill Paul 			break;
1626410f4c60SPyun YongHyeon 		sc->vge_cdata.vge_tx_cnt--;
162713f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1628410f4c60SPyun YongHyeon 
1629410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[cons];
1630410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1631410f4c60SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
1632410f4c60SPyun YongHyeon 		bus_dmamap_unload(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap);
1633410f4c60SPyun YongHyeon 
1634410f4c60SPyun YongHyeon 		KASSERT(txd->tx_m != NULL, ("%s: freeing NULL mbuf!\n",
1635410f4c60SPyun YongHyeon 		    __func__));
1636410f4c60SPyun YongHyeon 		m_freem(txd->tx_m);
1637410f4c60SPyun YongHyeon 		txd->tx_m = NULL;
1638420d0abfSPyun YongHyeon 		txd->tx_desc->vge_frag[0].vge_addrhi = 0;
1639a07bd003SBill Paul 	}
1640420d0abfSPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1641420d0abfSPyun YongHyeon 	    sc->vge_cdata.vge_tx_ring_map,
1642420d0abfSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1643410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_considx = cons;
1644410f4c60SPyun YongHyeon 	if (sc->vge_cdata.vge_tx_cnt == 0)
1645410f4c60SPyun YongHyeon 		sc->vge_timer = 0;
1646a07bd003SBill Paul }
1647a07bd003SBill Paul 
1648a07bd003SBill Paul static void
1649e7b2d9b8SPyun YongHyeon vge_link_statchg(void *xsc)
1650a07bd003SBill Paul {
1651a07bd003SBill Paul 	struct vge_softc *sc;
1652a07bd003SBill Paul 	struct ifnet *ifp;
1653a07bd003SBill Paul 	struct mii_data *mii;
1654a07bd003SBill Paul 
1655a07bd003SBill Paul 	sc = xsc;
1656fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
165767e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
1658a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
1659a07bd003SBill Paul 
1660e7b2d9b8SPyun YongHyeon 	mii_pollstat(mii);
16614d7235ddSPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_LINK) != 0) {
1662a07bd003SBill Paul 		if (!(mii->mii_media_status & IFM_ACTIVE)) {
16634d7235ddSPyun YongHyeon 			sc->vge_flags &= ~VGE_FLAG_LINK;
1664fc74a9f9SBrooks Davis 			if_link_state_change(sc->vge_ifp,
166542559cd2SBill Paul 			    LINK_STATE_DOWN);
1666a07bd003SBill Paul 		}
1667a07bd003SBill Paul 	} else {
1668a07bd003SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
1669a07bd003SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
16704d7235ddSPyun YongHyeon 			sc->vge_flags |= VGE_FLAG_LINK;
1671fc74a9f9SBrooks Davis 			if_link_state_change(sc->vge_ifp,
167242559cd2SBill Paul 			    LINK_STATE_UP);
1673a07bd003SBill Paul 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
167467e1dfa7SJohn Baldwin 				vge_start_locked(ifp);
1675a07bd003SBill Paul 		}
1676a07bd003SBill Paul 	}
1677a07bd003SBill Paul }
1678a07bd003SBill Paul 
1679a07bd003SBill Paul #ifdef DEVICE_POLLING
16801abcdbd1SAttilio Rao static int
1681a07bd003SBill Paul vge_poll (struct ifnet *ifp, enum poll_cmd cmd, int count)
1682a07bd003SBill Paul {
1683a07bd003SBill Paul 	struct vge_softc *sc = ifp->if_softc;
16841abcdbd1SAttilio Rao 	int rx_npkts = 0;
1685a07bd003SBill Paul 
1686a07bd003SBill Paul 	VGE_LOCK(sc);
168740929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
1688a07bd003SBill Paul 		goto done;
1689a07bd003SBill Paul 
1690410f4c60SPyun YongHyeon 	rx_npkts = vge_rxeof(sc, count);
1691a07bd003SBill Paul 	vge_txeof(sc);
1692a07bd003SBill Paul 
1693a07bd003SBill Paul 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
169467e1dfa7SJohn Baldwin 		vge_start_locked(ifp);
1695a07bd003SBill Paul 
1696a07bd003SBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1697c3c74c61SPyun YongHyeon 		uint32_t       status;
1698a07bd003SBill Paul 		status = CSR_READ_4(sc, VGE_ISR);
1699a07bd003SBill Paul 		if (status == 0xFFFFFFFF)
1700a07bd003SBill Paul 			goto done;
1701a07bd003SBill Paul 		if (status)
1702a07bd003SBill Paul 			CSR_WRITE_4(sc, VGE_ISR, status);
1703a07bd003SBill Paul 
1704a07bd003SBill Paul 		/*
1705a07bd003SBill Paul 		 * XXX check behaviour on receiver stalls.
1706a07bd003SBill Paul 		 */
1707a07bd003SBill Paul 
1708a07bd003SBill Paul 		if (status & VGE_ISR_TXDMA_STALL ||
1709410f4c60SPyun YongHyeon 		    status & VGE_ISR_RXDMA_STALL) {
1710410f4c60SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
171167e1dfa7SJohn Baldwin 			vge_init_locked(sc);
1712410f4c60SPyun YongHyeon 		}
1713a07bd003SBill Paul 
1714a07bd003SBill Paul 		if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1715410f4c60SPyun YongHyeon 			vge_rxeof(sc, count);
1716a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1717a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1718a07bd003SBill Paul 		}
1719a07bd003SBill Paul 	}
1720a07bd003SBill Paul done:
1721a07bd003SBill Paul 	VGE_UNLOCK(sc);
17221abcdbd1SAttilio Rao 	return (rx_npkts);
1723a07bd003SBill Paul }
1724a07bd003SBill Paul #endif /* DEVICE_POLLING */
1725a07bd003SBill Paul 
1726a07bd003SBill Paul static void
17276afe22a8SPyun YongHyeon vge_intr(void *arg)
1728a07bd003SBill Paul {
1729a07bd003SBill Paul 	struct vge_softc *sc;
1730a07bd003SBill Paul 	struct ifnet *ifp;
1731c3c74c61SPyun YongHyeon 	uint32_t status;
1732a07bd003SBill Paul 
1733a07bd003SBill Paul 	sc = arg;
1734a07bd003SBill Paul 	VGE_LOCK(sc);
1735a07bd003SBill Paul 
1736a931e549SPyun YongHyeon 	ifp = sc->vge_ifp;
1737a931e549SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_SUSPENDED) != 0 ||
1738a931e549SPyun YongHyeon 	    (ifp->if_flags & IFF_UP) == 0) {
1739a07bd003SBill Paul 		VGE_UNLOCK(sc);
1740a07bd003SBill Paul 		return;
1741a07bd003SBill Paul 	}
1742a07bd003SBill Paul 
1743a07bd003SBill Paul #ifdef DEVICE_POLLING
174440929967SGleb Smirnoff 	if  (ifp->if_capenable & IFCAP_POLLING) {
174540929967SGleb Smirnoff 		VGE_UNLOCK(sc);
174640929967SGleb Smirnoff 		return;
1747a07bd003SBill Paul 	}
174840929967SGleb Smirnoff #endif
1749a07bd003SBill Paul 
1750a07bd003SBill Paul 	/* Disable interrupts */
1751a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
1752a07bd003SBill Paul 	status = CSR_READ_4(sc, VGE_ISR);
17533b2b8afbSPyun YongHyeon 	CSR_WRITE_4(sc, VGE_ISR, status | VGE_ISR_HOLDOFF_RELOAD);
1754a07bd003SBill Paul 	/* If the card has gone away the read returns 0xffff. */
17553b2b8afbSPyun YongHyeon 	if (status == 0xFFFFFFFF || (status & VGE_INTRS) == 0)
17563b2b8afbSPyun YongHyeon 		goto done;
17573b2b8afbSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1758a07bd003SBill Paul 		if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO))
1759410f4c60SPyun YongHyeon 			vge_rxeof(sc, VGE_RX_DESC_CNT);
1760a07bd003SBill Paul 		if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1761410f4c60SPyun YongHyeon 			vge_rxeof(sc, VGE_RX_DESC_CNT);
1762a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1763a07bd003SBill Paul 			CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1764a07bd003SBill Paul 		}
1765a07bd003SBill Paul 
17663b2b8afbSPyun YongHyeon 		if (status & (VGE_ISR_TXOK0|VGE_ISR_TXOK_HIPRIO))
1767a07bd003SBill Paul 			vge_txeof(sc);
1768a07bd003SBill Paul 
1769410f4c60SPyun YongHyeon 		if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL)) {
1770410f4c60SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
177167e1dfa7SJohn Baldwin 			vge_init_locked(sc);
1772410f4c60SPyun YongHyeon 		}
1773a07bd003SBill Paul 
1774a07bd003SBill Paul 		if (status & VGE_ISR_LINKSTS)
1775e7b2d9b8SPyun YongHyeon 			vge_link_statchg(sc);
1776a07bd003SBill Paul 	}
17773b2b8afbSPyun YongHyeon done:
17783b2b8afbSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1779a07bd003SBill Paul 		/* Re-enable interrupts */
1780a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
1781a07bd003SBill Paul 
1782a07bd003SBill Paul 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
178367e1dfa7SJohn Baldwin 			vge_start_locked(ifp);
17843b2b8afbSPyun YongHyeon 	}
178567e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
1786a07bd003SBill Paul }
1787a07bd003SBill Paul 
1788a07bd003SBill Paul static int
17896afe22a8SPyun YongHyeon vge_encap(struct vge_softc *sc, struct mbuf **m_head)
1790a07bd003SBill Paul {
1791410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1792410f4c60SPyun YongHyeon 	struct vge_tx_frag *frag;
1793410f4c60SPyun YongHyeon 	struct mbuf *m;
1794410f4c60SPyun YongHyeon 	bus_dma_segment_t txsegs[VGE_MAXTXSEGS];
1795410f4c60SPyun YongHyeon 	int error, i, nsegs, padlen;
1796410f4c60SPyun YongHyeon 	uint32_t cflags;
1797a07bd003SBill Paul 
1798410f4c60SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
1799a07bd003SBill Paul 
1800410f4c60SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1801a07bd003SBill Paul 
1802410f4c60SPyun YongHyeon 	/* Argh. This chip does not autopad short frames. */
1803410f4c60SPyun YongHyeon 	if ((*m_head)->m_pkthdr.len < VGE_MIN_FRAMELEN) {
1804410f4c60SPyun YongHyeon 		m = *m_head;
1805410f4c60SPyun YongHyeon 		padlen = VGE_MIN_FRAMELEN - m->m_pkthdr.len;
1806410f4c60SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
1807410f4c60SPyun YongHyeon 			/* Get a writable copy. */
1808410f4c60SPyun YongHyeon 			m = m_dup(*m_head, M_DONTWAIT);
1809410f4c60SPyun YongHyeon 			m_freem(*m_head);
1810410f4c60SPyun YongHyeon 			if (m == NULL) {
1811410f4c60SPyun YongHyeon 				*m_head = NULL;
1812a07bd003SBill Paul 				return (ENOBUFS);
1813a07bd003SBill Paul 			}
1814410f4c60SPyun YongHyeon 			*m_head = m;
1815410f4c60SPyun YongHyeon 		}
1816410f4c60SPyun YongHyeon 		if (M_TRAILINGSPACE(m) < padlen) {
1817410f4c60SPyun YongHyeon 			m = m_defrag(m, M_DONTWAIT);
1818410f4c60SPyun YongHyeon 			if (m == NULL) {
1819410f4c60SPyun YongHyeon 				m_freem(*m_head);
1820410f4c60SPyun YongHyeon 				*m_head = NULL;
1821410f4c60SPyun YongHyeon 				return (ENOBUFS);
1822a07bd003SBill Paul 			}
1823a07bd003SBill Paul 		}
1824410f4c60SPyun YongHyeon 		/*
1825410f4c60SPyun YongHyeon 		 * Manually pad short frames, and zero the pad space
1826410f4c60SPyun YongHyeon 		 * to avoid leaking data.
1827410f4c60SPyun YongHyeon 		 */
1828410f4c60SPyun YongHyeon 		bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
1829410f4c60SPyun YongHyeon 		m->m_pkthdr.len += padlen;
1830410f4c60SPyun YongHyeon 		m->m_len = m->m_pkthdr.len;
1831410f4c60SPyun YongHyeon 		*m_head = m;
1832410f4c60SPyun YongHyeon 	}
1833a07bd003SBill Paul 
1834410f4c60SPyun YongHyeon 	txd = &sc->vge_cdata.vge_txdesc[sc->vge_cdata.vge_tx_prodidx];
1835410f4c60SPyun YongHyeon 
1836410f4c60SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1837410f4c60SPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1838410f4c60SPyun YongHyeon 	if (error == EFBIG) {
1839410f4c60SPyun YongHyeon 		m = m_collapse(*m_head, M_DONTWAIT, VGE_MAXTXSEGS);
1840410f4c60SPyun YongHyeon 		if (m == NULL) {
1841410f4c60SPyun YongHyeon 			m_freem(*m_head);
1842410f4c60SPyun YongHyeon 			*m_head = NULL;
1843410f4c60SPyun YongHyeon 			return (ENOMEM);
1844410f4c60SPyun YongHyeon 		}
1845410f4c60SPyun YongHyeon 		*m_head = m;
1846410f4c60SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->vge_cdata.vge_tx_tag,
1847410f4c60SPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1848410f4c60SPyun YongHyeon 		if (error != 0) {
1849410f4c60SPyun YongHyeon 			m_freem(*m_head);
1850410f4c60SPyun YongHyeon 			*m_head = NULL;
1851410f4c60SPyun YongHyeon 			return (error);
1852410f4c60SPyun YongHyeon 		}
1853410f4c60SPyun YongHyeon 	} else if (error != 0)
1854410f4c60SPyun YongHyeon 		return (error);
1855410f4c60SPyun YongHyeon 	bus_dmamap_sync(sc->vge_cdata.vge_tx_tag, txd->tx_dmamap,
1856410f4c60SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1857410f4c60SPyun YongHyeon 
1858410f4c60SPyun YongHyeon 	m = *m_head;
1859410f4c60SPyun YongHyeon 	cflags = 0;
1860410f4c60SPyun YongHyeon 
1861410f4c60SPyun YongHyeon 	/* Configure checksum offload. */
1862410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1863410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_IPCSUM;
1864410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1865410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_TCPCSUM;
1866410f4c60SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1867410f4c60SPyun YongHyeon 		cflags |= VGE_TDCTL_UDPCSUM;
1868410f4c60SPyun YongHyeon 
1869410f4c60SPyun YongHyeon 	/* Configure VLAN. */
1870410f4c60SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0)
1871410f4c60SPyun YongHyeon 		cflags |= m->m_pkthdr.ether_vtag | VGE_TDCTL_VTAG;
1872410f4c60SPyun YongHyeon 	txd->tx_desc->vge_sts = htole32(m->m_pkthdr.len << 16);
1873410f4c60SPyun YongHyeon 	/*
1874410f4c60SPyun YongHyeon 	 * XXX
1875410f4c60SPyun YongHyeon 	 * Velocity family seems to support TSO but no information
1876410f4c60SPyun YongHyeon 	 * for MSS configuration is available. Also the number of
1877410f4c60SPyun YongHyeon 	 * fragments supported by a descriptor is too small to hold
1878410f4c60SPyun YongHyeon 	 * entire 64KB TCP/IP segment. Maybe VGE_TD_LS_MOF,
1879410f4c60SPyun YongHyeon 	 * VGE_TD_LS_SOF and VGE_TD_LS_EOF could be used to build
1880410f4c60SPyun YongHyeon 	 * longer chain of buffers but no additional information is
1881410f4c60SPyun YongHyeon 	 * available.
1882410f4c60SPyun YongHyeon 	 *
1883410f4c60SPyun YongHyeon 	 * When telling the chip how many segments there are, we
1884410f4c60SPyun YongHyeon 	 * must use nsegs + 1 instead of just nsegs. Darned if I
1885410f4c60SPyun YongHyeon 	 * know why. This also means we can't use the last fragment
1886410f4c60SPyun YongHyeon 	 * field of Tx descriptor.
1887410f4c60SPyun YongHyeon 	 */
1888410f4c60SPyun YongHyeon 	txd->tx_desc->vge_ctl = htole32(cflags | ((nsegs + 1) << 28) |
1889410f4c60SPyun YongHyeon 	    VGE_TD_LS_NORM);
1890410f4c60SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1891410f4c60SPyun YongHyeon 		frag = &txd->tx_desc->vge_frag[i];
1892410f4c60SPyun YongHyeon 		frag->vge_addrlo = htole32(VGE_ADDR_LO(txsegs[i].ds_addr));
1893410f4c60SPyun YongHyeon 		frag->vge_addrhi = htole32(VGE_ADDR_HI(txsegs[i].ds_addr) |
1894410f4c60SPyun YongHyeon 		    (VGE_BUFLEN(txsegs[i].ds_len) << 16));
1895410f4c60SPyun YongHyeon 	}
1896410f4c60SPyun YongHyeon 
1897410f4c60SPyun YongHyeon 	sc->vge_cdata.vge_tx_cnt++;
1898410f4c60SPyun YongHyeon 	VGE_TX_DESC_INC(sc->vge_cdata.vge_tx_prodidx);
1899a07bd003SBill Paul 
1900a07bd003SBill Paul 	/*
1901410f4c60SPyun YongHyeon 	 * Finally request interrupt and give the first descriptor
1902410f4c60SPyun YongHyeon 	 * ownership to hardware.
1903a07bd003SBill Paul 	 */
1904410f4c60SPyun YongHyeon 	txd->tx_desc->vge_ctl |= htole32(VGE_TDCTL_TIC);
1905410f4c60SPyun YongHyeon 	txd->tx_desc->vge_sts |= htole32(VGE_TDSTS_OWN);
1906410f4c60SPyun YongHyeon 	txd->tx_m = m;
1907a07bd003SBill Paul 
1908a07bd003SBill Paul 	return (0);
1909a07bd003SBill Paul }
1910a07bd003SBill Paul 
1911a07bd003SBill Paul /*
1912a07bd003SBill Paul  * Main transmit routine.
1913a07bd003SBill Paul  */
1914a07bd003SBill Paul 
1915a07bd003SBill Paul static void
19166afe22a8SPyun YongHyeon vge_start(struct ifnet *ifp)
1917a07bd003SBill Paul {
1918a07bd003SBill Paul 	struct vge_softc *sc;
191967e1dfa7SJohn Baldwin 
192067e1dfa7SJohn Baldwin 	sc = ifp->if_softc;
192167e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
192267e1dfa7SJohn Baldwin 	vge_start_locked(ifp);
192367e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
192467e1dfa7SJohn Baldwin }
192567e1dfa7SJohn Baldwin 
1926410f4c60SPyun YongHyeon 
192767e1dfa7SJohn Baldwin static void
19286afe22a8SPyun YongHyeon vge_start_locked(struct ifnet *ifp)
192967e1dfa7SJohn Baldwin {
193067e1dfa7SJohn Baldwin 	struct vge_softc *sc;
1931410f4c60SPyun YongHyeon 	struct vge_txdesc *txd;
1932410f4c60SPyun YongHyeon 	struct mbuf *m_head;
1933410f4c60SPyun YongHyeon 	int enq, idx;
1934a07bd003SBill Paul 
1935a07bd003SBill Paul 	sc = ifp->if_softc;
1936410f4c60SPyun YongHyeon 
193767e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
1938a07bd003SBill Paul 
19394d7235ddSPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_LINK) == 0 ||
1940410f4c60SPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1941410f4c60SPyun YongHyeon 	    IFF_DRV_RUNNING)
1942a07bd003SBill Paul 		return;
1943a07bd003SBill Paul 
1944410f4c60SPyun YongHyeon 	idx = sc->vge_cdata.vge_tx_prodidx;
1945410f4c60SPyun YongHyeon 	VGE_TX_DESC_DEC(idx);
1946410f4c60SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
1947410f4c60SPyun YongHyeon 	    sc->vge_cdata.vge_tx_cnt < VGE_TX_DESC_CNT - 1; ) {
1948a07bd003SBill Paul 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1949a07bd003SBill Paul 		if (m_head == NULL)
1950a07bd003SBill Paul 			break;
1951410f4c60SPyun YongHyeon 		/*
1952410f4c60SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
1953410f4c60SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
1954410f4c60SPyun YongHyeon 		 * for the NIC to drain the ring.
1955410f4c60SPyun YongHyeon 		 */
1956410f4c60SPyun YongHyeon 		if (vge_encap(sc, &m_head)) {
1957410f4c60SPyun YongHyeon 			if (m_head == NULL)
1958410f4c60SPyun YongHyeon 				break;
1959a07bd003SBill Paul 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
196013f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1961a07bd003SBill Paul 			break;
1962a07bd003SBill Paul 		}
1963a07bd003SBill Paul 
1964410f4c60SPyun YongHyeon 		txd = &sc->vge_cdata.vge_txdesc[idx];
1965410f4c60SPyun YongHyeon 		txd->tx_desc->vge_frag[0].vge_addrhi |= htole32(VGE_TXDESC_Q);
1966a07bd003SBill Paul 		VGE_TX_DESC_INC(idx);
1967a07bd003SBill Paul 
1968410f4c60SPyun YongHyeon 		enq++;
1969a07bd003SBill Paul 		/*
1970a07bd003SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
1971a07bd003SBill Paul 		 * to him.
1972a07bd003SBill Paul 		 */
197359a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
1974a07bd003SBill Paul 	}
1975a07bd003SBill Paul 
1976410f4c60SPyun YongHyeon 	if (enq > 0) {
1977410f4c60SPyun YongHyeon 		bus_dmamap_sync(sc->vge_cdata.vge_tx_ring_tag,
1978410f4c60SPyun YongHyeon 		    sc->vge_cdata.vge_tx_ring_map,
1979410f4c60SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1980a07bd003SBill Paul 		/* Issue a transmit command. */
1981a07bd003SBill Paul 		CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0);
1982a07bd003SBill Paul 		/*
1983a07bd003SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
1984a07bd003SBill Paul 		 */
198567e1dfa7SJohn Baldwin 		sc->vge_timer = 5;
1986410f4c60SPyun YongHyeon 	}
1987a07bd003SBill Paul }
1988a07bd003SBill Paul 
1989a07bd003SBill Paul static void
19906afe22a8SPyun YongHyeon vge_init(void *xsc)
1991a07bd003SBill Paul {
1992a07bd003SBill Paul 	struct vge_softc *sc = xsc;
199367e1dfa7SJohn Baldwin 
199467e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
199567e1dfa7SJohn Baldwin 	vge_init_locked(sc);
199667e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
199767e1dfa7SJohn Baldwin }
199867e1dfa7SJohn Baldwin 
199967e1dfa7SJohn Baldwin static void
200067e1dfa7SJohn Baldwin vge_init_locked(struct vge_softc *sc)
200167e1dfa7SJohn Baldwin {
2002fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->vge_ifp;
2003a07bd003SBill Paul 	struct mii_data *mii;
2004410f4c60SPyun YongHyeon 	int error, i;
2005a07bd003SBill Paul 
200667e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
2007a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2008a07bd003SBill Paul 
2009410f4c60SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2010410f4c60SPyun YongHyeon 		return;
2011410f4c60SPyun YongHyeon 
2012a07bd003SBill Paul 	/*
2013a07bd003SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2014a07bd003SBill Paul 	 */
2015a07bd003SBill Paul 	vge_stop(sc);
2016a07bd003SBill Paul 	vge_reset(sc);
2017a07bd003SBill Paul 
2018a07bd003SBill Paul 	/*
2019a07bd003SBill Paul 	 * Initialize the RX and TX descriptors and mbufs.
2020a07bd003SBill Paul 	 */
2021a07bd003SBill Paul 
2022410f4c60SPyun YongHyeon 	error = vge_rx_list_init(sc);
2023410f4c60SPyun YongHyeon 	if (error != 0) {
2024410f4c60SPyun YongHyeon                 device_printf(sc->vge_dev, "no memory for Rx buffers.\n");
2025410f4c60SPyun YongHyeon                 return;
2026410f4c60SPyun YongHyeon 	}
2027a07bd003SBill Paul 	vge_tx_list_init(sc);
20287129fb20SPyun YongHyeon 	/* Clear MAC statistics. */
20297129fb20SPyun YongHyeon 	vge_stats_clear(sc);
2030a07bd003SBill Paul 	/* Set our station address */
2031a07bd003SBill Paul 	for (i = 0; i < ETHER_ADDR_LEN; i++)
20324a0d6638SRuslan Ermilov 		CSR_WRITE_1(sc, VGE_PAR0 + i, IF_LLADDR(sc->vge_ifp)[i]);
2033a07bd003SBill Paul 
2034a07bd003SBill Paul 	/*
2035a07bd003SBill Paul 	 * Set receive FIFO threshold. Also allow transmission and
2036a07bd003SBill Paul 	 * reception of VLAN tagged frames.
2037a07bd003SBill Paul 	 */
2038a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT);
203938aa43c5SPyun YongHyeon 	CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES);
2040a07bd003SBill Paul 
2041a07bd003SBill Paul 	/* Set DMA burst length */
2042a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN);
2043a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128);
2044a07bd003SBill Paul 
2045a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK);
2046a07bd003SBill Paul 
2047a07bd003SBill Paul 	/* Set collision backoff algorithm */
2048a07bd003SBill Paul 	CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM|
2049a07bd003SBill Paul 	    VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT);
2050a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET);
2051a07bd003SBill Paul 
2052a07bd003SBill Paul 	/* Disable LPSEL field in priority resolution */
2053a07bd003SBill Paul 	CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS);
2054a07bd003SBill Paul 
2055a07bd003SBill Paul 	/*
2056a07bd003SBill Paul 	 * Load the addresses of the DMA queues into the chip.
2057a07bd003SBill Paul 	 * Note that we only use one transmit queue.
2058a07bd003SBill Paul 	 */
2059a07bd003SBill Paul 
2060410f4c60SPyun YongHyeon 	CSR_WRITE_4(sc, VGE_TXDESC_HIADDR,
2061410f4c60SPyun YongHyeon 	    VGE_ADDR_HI(sc->vge_rdata.vge_tx_ring_paddr));
2062a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0,
2063410f4c60SPyun YongHyeon 	    VGE_ADDR_LO(sc->vge_rdata.vge_tx_ring_paddr));
2064a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_TX_DESC_CNT - 1);
2065a07bd003SBill Paul 
2066a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO,
2067410f4c60SPyun YongHyeon 	    VGE_ADDR_LO(sc->vge_rdata.vge_rx_ring_paddr));
2068a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_RX_DESC_CNT - 1);
2069a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_RX_DESC_CNT);
2070a07bd003SBill Paul 
20713b2b8afbSPyun YongHyeon 	/* Configure interrupt moderation. */
20723b2b8afbSPyun YongHyeon 	vge_intr_holdoff(sc);
20733b2b8afbSPyun YongHyeon 
2074a07bd003SBill Paul 	/* Enable and wake up the RX descriptor queue */
2075a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
2076a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
2077a07bd003SBill Paul 
2078a07bd003SBill Paul 	/* Enable the TX descriptor queue */
2079a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0);
2080a07bd003SBill Paul 
2081a07bd003SBill Paul 	/* Init the cam filter. */
2082a07bd003SBill Paul 	vge_cam_clear(sc);
2083a07bd003SBill Paul 
20845f07fd19SPyun YongHyeon 	/* Set up receiver filter. */
20855f07fd19SPyun YongHyeon 	vge_rxfilter(sc);
208638aa43c5SPyun YongHyeon 	vge_setvlan(sc);
2087a07bd003SBill Paul 
2088a07bd003SBill Paul 	/* Enable flow control */
2089a07bd003SBill Paul 
2090a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS2, 0x8B);
2091a07bd003SBill Paul 
2092a07bd003SBill Paul 	/* Enable jumbo frame reception (if desired) */
2093a07bd003SBill Paul 
2094a07bd003SBill Paul 	/* Start the MAC. */
2095a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP);
2096a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL);
2097a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS0,
2098a07bd003SBill Paul 	    VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START);
2099a07bd003SBill Paul 
2100a07bd003SBill Paul #ifdef DEVICE_POLLING
2101a07bd003SBill Paul 	/*
2102a07bd003SBill Paul 	 * Disable interrupts if we are polling.
2103a07bd003SBill Paul 	 */
210440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
2105a07bd003SBill Paul 		CSR_WRITE_4(sc, VGE_IMR, 0);
2106a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
2107a07bd003SBill Paul 	} else	/* otherwise ... */
210840929967SGleb Smirnoff #endif
2109a07bd003SBill Paul 	{
2110a07bd003SBill Paul 	/*
2111a07bd003SBill Paul 	 * Enable interrupts.
2112a07bd003SBill Paul 	 */
2113a07bd003SBill Paul 		CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
2114610dfa93SPyun YongHyeon 		CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2115a07bd003SBill Paul 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
2116a07bd003SBill Paul 	}
2117a07bd003SBill Paul 
21184d7235ddSPyun YongHyeon 	sc->vge_flags &= ~VGE_FLAG_LINK;
2119a07bd003SBill Paul 	mii_mediachg(mii);
2120a07bd003SBill Paul 
212113f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
212213f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
212367e1dfa7SJohn Baldwin 	callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
2124a07bd003SBill Paul }
2125a07bd003SBill Paul 
2126a07bd003SBill Paul /*
2127a07bd003SBill Paul  * Set media options.
2128a07bd003SBill Paul  */
2129a07bd003SBill Paul static int
21306afe22a8SPyun YongHyeon vge_ifmedia_upd(struct ifnet *ifp)
2131a07bd003SBill Paul {
2132a07bd003SBill Paul 	struct vge_softc *sc;
2133a07bd003SBill Paul 	struct mii_data *mii;
21346f530983SPyun YongHyeon 	int error;
2135a07bd003SBill Paul 
2136a07bd003SBill Paul 	sc = ifp->if_softc;
2137592777f6SMichael Reifenberger 	VGE_LOCK(sc);
2138a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
21396f530983SPyun YongHyeon 	error = mii_mediachg(mii);
2140592777f6SMichael Reifenberger 	VGE_UNLOCK(sc);
2141a07bd003SBill Paul 
21426f530983SPyun YongHyeon 	return (error);
2143a07bd003SBill Paul }
2144a07bd003SBill Paul 
2145a07bd003SBill Paul /*
2146a07bd003SBill Paul  * Report current media status.
2147a07bd003SBill Paul  */
2148a07bd003SBill Paul static void
21496afe22a8SPyun YongHyeon vge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2150a07bd003SBill Paul {
2151a07bd003SBill Paul 	struct vge_softc *sc;
2152a07bd003SBill Paul 	struct mii_data *mii;
2153a07bd003SBill Paul 
2154a07bd003SBill Paul 	sc = ifp->if_softc;
2155a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2156a07bd003SBill Paul 
215767e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
21585f26dcd8SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
21595f26dcd8SPyun YongHyeon 		VGE_UNLOCK(sc);
21605f26dcd8SPyun YongHyeon 		return;
21615f26dcd8SPyun YongHyeon 	}
2162a07bd003SBill Paul 	mii_pollstat(mii);
216367e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2164a07bd003SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
2165a07bd003SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
2166a07bd003SBill Paul }
2167a07bd003SBill Paul 
2168a07bd003SBill Paul static void
21696afe22a8SPyun YongHyeon vge_miibus_statchg(device_t dev)
2170a07bd003SBill Paul {
2171a07bd003SBill Paul 	struct vge_softc *sc;
2172a07bd003SBill Paul 	struct mii_data *mii;
2173a07bd003SBill Paul 	struct ifmedia_entry *ife;
2174a07bd003SBill Paul 
2175a07bd003SBill Paul 	sc = device_get_softc(dev);
2176a07bd003SBill Paul 	mii = device_get_softc(sc->vge_miibus);
2177a07bd003SBill Paul 	ife = mii->mii_media.ifm_cur;
2178a07bd003SBill Paul 
2179a07bd003SBill Paul 	/*
2180a07bd003SBill Paul 	 * If the user manually selects a media mode, we need to turn
2181a07bd003SBill Paul 	 * on the forced MAC mode bit in the DIAGCTL register. If the
2182a07bd003SBill Paul 	 * user happens to choose a full duplex mode, we also need to
2183a07bd003SBill Paul 	 * set the 'force full duplex' bit. This applies only to
2184a07bd003SBill Paul 	 * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC
2185a07bd003SBill Paul 	 * mode is disabled, and in 1000baseT mode, full duplex is
2186a07bd003SBill Paul 	 * always implied, so we turn on the forced mode bit but leave
2187a07bd003SBill Paul 	 * the FDX bit cleared.
2188a07bd003SBill Paul 	 */
2189a07bd003SBill Paul 
2190a07bd003SBill Paul 	switch (IFM_SUBTYPE(ife->ifm_media)) {
2191a07bd003SBill Paul 	case IFM_AUTO:
2192a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2193a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2194a07bd003SBill Paul 		break;
2195a07bd003SBill Paul 	case IFM_1000_T:
2196a07bd003SBill Paul 		CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2197a07bd003SBill Paul 		CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2198a07bd003SBill Paul 		break;
2199a07bd003SBill Paul 	case IFM_100_TX:
2200a07bd003SBill Paul 	case IFM_10_T:
2201a07bd003SBill Paul 		CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
2202a07bd003SBill Paul 		if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
2203a07bd003SBill Paul 			CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2204a07bd003SBill Paul 		} else {
2205a07bd003SBill Paul 			CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
2206a07bd003SBill Paul 		}
2207a07bd003SBill Paul 		break;
2208a07bd003SBill Paul 	default:
2209a07bd003SBill Paul 		device_printf(dev, "unknown media type: %x\n",
2210a07bd003SBill Paul 		    IFM_SUBTYPE(ife->ifm_media));
2211a07bd003SBill Paul 		break;
2212a07bd003SBill Paul 	}
2213a07bd003SBill Paul }
2214a07bd003SBill Paul 
2215a07bd003SBill Paul static int
22166afe22a8SPyun YongHyeon vge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2217a07bd003SBill Paul {
2218a07bd003SBill Paul 	struct vge_softc *sc = ifp->if_softc;
2219a07bd003SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
2220a07bd003SBill Paul 	struct mii_data *mii;
222138aa43c5SPyun YongHyeon 	int error = 0, mask;
2222a07bd003SBill Paul 
2223a07bd003SBill Paul 	switch (command) {
2224a07bd003SBill Paul 	case SIOCSIFMTU:
222533a0d70bSPyun YongHyeon 		VGE_LOCK(sc);
222633a0d70bSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > VGE_JUMBO_MTU)
2227a07bd003SBill Paul 			error = EINVAL;
222833a0d70bSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
222933a0d70bSPyun YongHyeon 			if (ifr->ifr_mtu > ETHERMTU &&
223033a0d70bSPyun YongHyeon 			    (sc->vge_flags & VGE_FLAG_JUMBO) == 0)
223133a0d70bSPyun YongHyeon 				error = EINVAL;
223233a0d70bSPyun YongHyeon 			else
2233a07bd003SBill Paul 				ifp->if_mtu = ifr->ifr_mtu;
223433a0d70bSPyun YongHyeon 		}
223533a0d70bSPyun YongHyeon 		VGE_UNLOCK(sc);
2236a07bd003SBill Paul 		break;
2237a07bd003SBill Paul 	case SIOCSIFFLAGS:
223867e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
22395f07fd19SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
22405f07fd19SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
22415f07fd19SPyun YongHyeon 			    ((ifp->if_flags ^ sc->vge_if_flags) &
22425f07fd19SPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
22435f07fd19SPyun YongHyeon 				vge_rxfilter(sc);
22445f07fd19SPyun YongHyeon 			else
224567e1dfa7SJohn Baldwin 				vge_init_locked(sc);
22465f07fd19SPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2247a07bd003SBill Paul 			vge_stop(sc);
2248a07bd003SBill Paul 		sc->vge_if_flags = ifp->if_flags;
224967e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
2250a07bd003SBill Paul 		break;
2251a07bd003SBill Paul 	case SIOCADDMULTI:
2252a07bd003SBill Paul 	case SIOCDELMULTI:
225367e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
2254410f4c60SPyun YongHyeon 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
22555f07fd19SPyun YongHyeon 			vge_rxfilter(sc);
225667e1dfa7SJohn Baldwin 		VGE_UNLOCK(sc);
2257a07bd003SBill Paul 		break;
2258a07bd003SBill Paul 	case SIOCGIFMEDIA:
2259a07bd003SBill Paul 	case SIOCSIFMEDIA:
2260a07bd003SBill Paul 		mii = device_get_softc(sc->vge_miibus);
2261a07bd003SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2262a07bd003SBill Paul 		break;
2263a07bd003SBill Paul 	case SIOCSIFCAP:
226438aa43c5SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
226540929967SGleb Smirnoff #ifdef DEVICE_POLLING
226640929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
226740929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
226840929967SGleb Smirnoff 				error = ether_poll_register(vge_poll, ifp);
226940929967SGleb Smirnoff 				if (error)
227040929967SGleb Smirnoff 					return (error);
227140929967SGleb Smirnoff 				VGE_LOCK(sc);
227240929967SGleb Smirnoff 					/* Disable interrupts */
227340929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_IMR, 0);
227440929967SGleb Smirnoff 				CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
227540929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
227640929967SGleb Smirnoff 				VGE_UNLOCK(sc);
227740929967SGleb Smirnoff 			} else {
227840929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
227940929967SGleb Smirnoff 				/* Enable interrupts. */
228040929967SGleb Smirnoff 				VGE_LOCK(sc);
228140929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
228240929967SGleb Smirnoff 				CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
228340929967SGleb Smirnoff 				CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
228440929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
228540929967SGleb Smirnoff 				VGE_UNLOCK(sc);
228640929967SGleb Smirnoff 			}
228740929967SGleb Smirnoff 		}
228840929967SGleb Smirnoff #endif /* DEVICE_POLLING */
228967e1dfa7SJohn Baldwin 		VGE_LOCK(sc);
229020f9ef43SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
229120f9ef43SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
229220f9ef43SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
229320f9ef43SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
229420f9ef43SPyun YongHyeon 				ifp->if_hwassist |= VGE_CSUM_FEATURES;
2295a07bd003SBill Paul 			else
229620f9ef43SPyun YongHyeon 				ifp->if_hwassist &= ~VGE_CSUM_FEATURES;
229740929967SGleb Smirnoff 		}
229820f9ef43SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
229920f9ef43SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
230020f9ef43SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
23017fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_UCAST) != 0 &&
23027fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_UCAST) != 0)
23037fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_UCAST;
23047fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
23057fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
23067fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
23077fc94bc4SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
23087fc94bc4SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
23097fc94bc4SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
231038aa43c5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
231138aa43c5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
231238aa43c5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
231338aa43c5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
231438aa43c5SPyun YongHyeon 		    (IFCAP_VLAN_HWTAGGING & ifp->if_capabilities) != 0) {
231538aa43c5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
231638aa43c5SPyun YongHyeon 			vge_setvlan(sc);
231740929967SGleb Smirnoff 		}
231838aa43c5SPyun YongHyeon 		VGE_UNLOCK(sc);
231938aa43c5SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2320a07bd003SBill Paul 		break;
2321a07bd003SBill Paul 	default:
2322a07bd003SBill Paul 		error = ether_ioctl(ifp, command, data);
2323a07bd003SBill Paul 		break;
2324a07bd003SBill Paul 	}
2325a07bd003SBill Paul 
2326a07bd003SBill Paul 	return (error);
2327a07bd003SBill Paul }
2328a07bd003SBill Paul 
2329a07bd003SBill Paul static void
233067e1dfa7SJohn Baldwin vge_watchdog(void *arg)
2331a07bd003SBill Paul {
2332a07bd003SBill Paul 	struct vge_softc *sc;
233367e1dfa7SJohn Baldwin 	struct ifnet *ifp;
2334a07bd003SBill Paul 
233567e1dfa7SJohn Baldwin 	sc = arg;
233667e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
23377129fb20SPyun YongHyeon 	vge_stats_update(sc);
233867e1dfa7SJohn Baldwin 	callout_reset(&sc->vge_watchdog, hz, vge_watchdog, sc);
233967e1dfa7SJohn Baldwin 	if (sc->vge_timer == 0 || --sc->vge_timer > 0)
234067e1dfa7SJohn Baldwin 		return;
234167e1dfa7SJohn Baldwin 
234267e1dfa7SJohn Baldwin 	ifp = sc->vge_ifp;
2343f1b21184SJohn Baldwin 	if_printf(ifp, "watchdog timeout\n");
2344a07bd003SBill Paul 	ifp->if_oerrors++;
2345a07bd003SBill Paul 
2346a07bd003SBill Paul 	vge_txeof(sc);
2347410f4c60SPyun YongHyeon 	vge_rxeof(sc, VGE_RX_DESC_CNT);
2348a07bd003SBill Paul 
2349410f4c60SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
235067e1dfa7SJohn Baldwin 	vge_init_locked(sc);
2351a07bd003SBill Paul }
2352a07bd003SBill Paul 
2353a07bd003SBill Paul /*
2354a07bd003SBill Paul  * Stop the adapter and free any mbufs allocated to the
2355a07bd003SBill Paul  * RX and TX lists.
2356a07bd003SBill Paul  */
2357a07bd003SBill Paul static void
23586afe22a8SPyun YongHyeon vge_stop(struct vge_softc *sc)
2359a07bd003SBill Paul {
2360a07bd003SBill Paul 	struct ifnet *ifp;
2361a07bd003SBill Paul 
236267e1dfa7SJohn Baldwin 	VGE_LOCK_ASSERT(sc);
2363fc74a9f9SBrooks Davis 	ifp = sc->vge_ifp;
236467e1dfa7SJohn Baldwin 	sc->vge_timer = 0;
236567e1dfa7SJohn Baldwin 	callout_stop(&sc->vge_watchdog);
2366a07bd003SBill Paul 
236713f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2368a07bd003SBill Paul 
2369a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
2370a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP);
2371a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2372a07bd003SBill Paul 	CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF);
2373a07bd003SBill Paul 	CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF);
2374a07bd003SBill Paul 	CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0);
2375a07bd003SBill Paul 
23767129fb20SPyun YongHyeon 	vge_stats_update(sc);
2377410f4c60SPyun YongHyeon 	VGE_CHAIN_RESET(sc);
2378410f4c60SPyun YongHyeon 	vge_txeof(sc);
2379410f4c60SPyun YongHyeon 	vge_freebufs(sc);
2380a07bd003SBill Paul }
2381a07bd003SBill Paul 
2382a07bd003SBill Paul /*
2383a07bd003SBill Paul  * Device suspend routine.  Stop the interface and save some PCI
2384a07bd003SBill Paul  * settings in case the BIOS doesn't restore them properly on
2385a07bd003SBill Paul  * resume.
2386a07bd003SBill Paul  */
2387a07bd003SBill Paul static int
23886afe22a8SPyun YongHyeon vge_suspend(device_t dev)
2389a07bd003SBill Paul {
2390a07bd003SBill Paul 	struct vge_softc *sc;
2391a07bd003SBill Paul 
2392a07bd003SBill Paul 	sc = device_get_softc(dev);
2393a07bd003SBill Paul 
239467e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
2395a07bd003SBill Paul 	vge_stop(sc);
23967fc94bc4SPyun YongHyeon 	vge_setwol(sc);
2397a931e549SPyun YongHyeon 	sc->vge_flags |= VGE_FLAG_SUSPENDED;
239867e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2399a07bd003SBill Paul 
2400a07bd003SBill Paul 	return (0);
2401a07bd003SBill Paul }
2402a07bd003SBill Paul 
2403a07bd003SBill Paul /*
2404a07bd003SBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
2405a07bd003SBill Paul  * doesn't, re-enable busmastering, and restart the interface if
2406a07bd003SBill Paul  * appropriate.
2407a07bd003SBill Paul  */
2408a07bd003SBill Paul static int
24096afe22a8SPyun YongHyeon vge_resume(device_t dev)
2410a07bd003SBill Paul {
2411a07bd003SBill Paul 	struct vge_softc *sc;
2412a07bd003SBill Paul 	struct ifnet *ifp;
24137fc94bc4SPyun YongHyeon 	uint16_t pmstat;
2414a07bd003SBill Paul 
2415a07bd003SBill Paul 	sc = device_get_softc(dev);
241667e1dfa7SJohn Baldwin 	VGE_LOCK(sc);
24177fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) != 0) {
24187fc94bc4SPyun YongHyeon 		/* Disable PME and clear PME status. */
24197fc94bc4SPyun YongHyeon 		pmstat = pci_read_config(sc->vge_dev,
24207fc94bc4SPyun YongHyeon 		    sc->vge_pmcap + PCIR_POWER_STATUS, 2);
24217fc94bc4SPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
24227fc94bc4SPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
24237fc94bc4SPyun YongHyeon 			pci_write_config(sc->vge_dev,
24247fc94bc4SPyun YongHyeon 			    sc->vge_pmcap + PCIR_POWER_STATUS, pmstat, 2);
24257fc94bc4SPyun YongHyeon 		}
24267fc94bc4SPyun YongHyeon 	}
24277fc94bc4SPyun YongHyeon 	vge_clrwol(sc);
24287fc94bc4SPyun YongHyeon 	/* Restart MII auto-polling. */
24297fc94bc4SPyun YongHyeon 	vge_miipoll_start(sc);
24307fc94bc4SPyun YongHyeon 	ifp = sc->vge_ifp;
24317fc94bc4SPyun YongHyeon 	/* Reinitialize interface if necessary. */
24327fc94bc4SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2433410f4c60SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
243467e1dfa7SJohn Baldwin 		vge_init_locked(sc);
2435410f4c60SPyun YongHyeon 	}
2436a931e549SPyun YongHyeon 	sc->vge_flags &= ~VGE_FLAG_SUSPENDED;
243767e1dfa7SJohn Baldwin 	VGE_UNLOCK(sc);
2438a07bd003SBill Paul 
2439a07bd003SBill Paul 	return (0);
2440a07bd003SBill Paul }
2441a07bd003SBill Paul 
2442a07bd003SBill Paul /*
2443a07bd003SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
2444a07bd003SBill Paul  * get confused by errant DMAs when rebooting.
2445a07bd003SBill Paul  */
24466a087a87SPyun YongHyeon static int
24476afe22a8SPyun YongHyeon vge_shutdown(device_t dev)
2448a07bd003SBill Paul {
2449a07bd003SBill Paul 
24507fc94bc4SPyun YongHyeon 	return (vge_suspend(dev));
2451a07bd003SBill Paul }
24527129fb20SPyun YongHyeon 
24537129fb20SPyun YongHyeon #define	VGE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
24547129fb20SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
24557129fb20SPyun YongHyeon 
24567129fb20SPyun YongHyeon static void
24577129fb20SPyun YongHyeon vge_sysctl_node(struct vge_softc *sc)
24587129fb20SPyun YongHyeon {
24597129fb20SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
24607129fb20SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
24617129fb20SPyun YongHyeon 	struct sysctl_oid *tree;
24627129fb20SPyun YongHyeon 	struct vge_hw_stats *stats;
24637129fb20SPyun YongHyeon 
24647129fb20SPyun YongHyeon 	stats = &sc->vge_stats;
24657129fb20SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->vge_dev);
24667129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->vge_dev));
24673b2b8afbSPyun YongHyeon 
24683b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "int_holdoff",
24693b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_int_holdoff, 0, "interrupt holdoff");
24703b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "rx_coal_pkt",
24713b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_rx_coal_pkt, 0, "rx coalescing packet");
24723b2b8afbSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "tx_coal_pkt",
24733b2b8afbSPyun YongHyeon 	    CTLFLAG_RW, &sc->vge_tx_coal_pkt, 0, "tx coalescing packet");
24743b2b8afbSPyun YongHyeon 
24753b2b8afbSPyun YongHyeon 	/* Pull in device tunables. */
24763b2b8afbSPyun YongHyeon 	sc->vge_int_holdoff = VGE_INT_HOLDOFF_DEFAULT;
24773b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
24783b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "int_holdoff", &sc->vge_int_holdoff);
24793b2b8afbSPyun YongHyeon 	sc->vge_rx_coal_pkt = VGE_RX_COAL_PKT_DEFAULT;
24803b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
24813b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "rx_coal_pkt", &sc->vge_rx_coal_pkt);
24823b2b8afbSPyun YongHyeon 	sc->vge_tx_coal_pkt = VGE_TX_COAL_PKT_DEFAULT;
24833b2b8afbSPyun YongHyeon 	resource_int_value(device_get_name(sc->vge_dev),
24843b2b8afbSPyun YongHyeon 	    device_get_unit(sc->vge_dev), "tx_coal_pkt", &sc->vge_tx_coal_pkt);
24853b2b8afbSPyun YongHyeon 
24867129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
24877129fb20SPyun YongHyeon 	    NULL, "VGE statistics");
24887129fb20SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
24897129fb20SPyun YongHyeon 
24907129fb20SPyun YongHyeon 	/* Rx statistics. */
24917129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
24927129fb20SPyun YongHyeon 	    NULL, "RX MAC statistics");
24937129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
24947129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames",
24957129fb20SPyun YongHyeon 	    &stats->rx_frames, "frames");
24967129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
24977129fb20SPyun YongHyeon 	    &stats->rx_good_frames, "Good frames");
24987129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
24997129fb20SPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
25007129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "runts",
25017129fb20SPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
25027129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "runts_errs",
25037129fb20SPyun YongHyeon 	    &stats->rx_runts_errs, "Too short frames with errors");
25047129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
25057129fb20SPyun YongHyeon 	    &stats->rx_pkts_64, "64 bytes frames");
25067129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
25077129fb20SPyun YongHyeon 	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
25087129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
25097129fb20SPyun YongHyeon 	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
25107129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
25117129fb20SPyun YongHyeon 	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
25127129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
25137129fb20SPyun YongHyeon 	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
25147129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
25157129fb20SPyun YongHyeon 	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
25167129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
25177129fb20SPyun YongHyeon 	    &stats->rx_pkts_1519_max, "1519 to max frames");
25187129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max_errs",
25197129fb20SPyun YongHyeon 	    &stats->rx_pkts_1519_max_errs, "1519 to max frames with error");
25207129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
25217129fb20SPyun YongHyeon 	    &stats->rx_jumbos, "Jumbo frames");
25227129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "crcerrs",
25237129fb20SPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
25247129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
25257129fb20SPyun YongHyeon 	    &stats->rx_pause_frames, "CRC errors");
25267129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
25277129fb20SPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
25287129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "nobufs",
25297129fb20SPyun YongHyeon 	    &stats->rx_nobufs, "Frames with no buffer event");
25307129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "sym_errs",
25317129fb20SPyun YongHyeon 	    &stats->rx_symerrs, "Frames with symbol errors");
25327129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
25337129fb20SPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
25347129fb20SPyun YongHyeon 
25357129fb20SPyun YongHyeon 	/* Tx statistics. */
25367129fb20SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
25377129fb20SPyun YongHyeon 	    NULL, "TX MAC statistics");
25387129fb20SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
25397129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
25407129fb20SPyun YongHyeon 	    &stats->tx_good_frames, "Good frames");
25417129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
25427129fb20SPyun YongHyeon 	    &stats->tx_pkts_64, "64 bytes frames");
25437129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
25447129fb20SPyun YongHyeon 	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
25457129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
25467129fb20SPyun YongHyeon 	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
25477129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
25487129fb20SPyun YongHyeon 	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
25497129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
25507129fb20SPyun YongHyeon 	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
25517129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
25527129fb20SPyun YongHyeon 	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
25537129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "frames_jumbo",
25547129fb20SPyun YongHyeon 	    &stats->tx_jumbos, "Jumbo frames");
25557129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "colls",
25567129fb20SPyun YongHyeon 	    &stats->tx_colls, "Collisions");
25577129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
25587129fb20SPyun YongHyeon 	    &stats->tx_latecolls, "Late collisions");
25597129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
25607129fb20SPyun YongHyeon 	    &stats->tx_pause, "Pause frames");
25617129fb20SPyun YongHyeon #ifdef VGE_ENABLE_SQEERR
25627129fb20SPyun YongHyeon 	VGE_SYSCTL_STAT_ADD32(ctx, child, "sqeerrs",
25637129fb20SPyun YongHyeon 	    &stats->tx_sqeerrs, "SQE errors");
25647129fb20SPyun YongHyeon #endif
25657129fb20SPyun YongHyeon 	/* Clear MAC statistics. */
25667129fb20SPyun YongHyeon 	vge_stats_clear(sc);
25677129fb20SPyun YongHyeon }
25687129fb20SPyun YongHyeon 
25697129fb20SPyun YongHyeon #undef	VGE_SYSCTL_STAT_ADD32
25707129fb20SPyun YongHyeon 
25717129fb20SPyun YongHyeon static void
25727129fb20SPyun YongHyeon vge_stats_clear(struct vge_softc *sc)
25737129fb20SPyun YongHyeon {
25747129fb20SPyun YongHyeon 	int i;
25757129fb20SPyun YongHyeon 
25767129fb20SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
25777129fb20SPyun YongHyeon 
25787129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
25797129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FREEZE);
25807129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
25817129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_CLR);
25827129fb20SPyun YongHyeon 	for (i = VGE_TIMEOUT; i > 0; i--) {
25837129fb20SPyun YongHyeon 		DELAY(1);
25847129fb20SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_CLR) == 0)
25857129fb20SPyun YongHyeon 			break;
25867129fb20SPyun YongHyeon 	}
25877129fb20SPyun YongHyeon 	if (i == 0)
25887129fb20SPyun YongHyeon 		device_printf(sc->vge_dev, "MIB clear timed out!\n");
25897129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR, CSR_READ_1(sc, VGE_MIBCSR) &
25907129fb20SPyun YongHyeon 	    ~VGE_MIBCSR_FREEZE);
25917129fb20SPyun YongHyeon }
25927129fb20SPyun YongHyeon 
25937129fb20SPyun YongHyeon static void
25947129fb20SPyun YongHyeon vge_stats_update(struct vge_softc *sc)
25957129fb20SPyun YongHyeon {
25967129fb20SPyun YongHyeon 	struct vge_hw_stats *stats;
25977129fb20SPyun YongHyeon 	struct ifnet *ifp;
25987129fb20SPyun YongHyeon 	uint32_t mib[VGE_MIB_CNT], val;
25997129fb20SPyun YongHyeon 	int i;
26007129fb20SPyun YongHyeon 
26017129fb20SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
26027129fb20SPyun YongHyeon 
26037129fb20SPyun YongHyeon 	stats = &sc->vge_stats;
26047129fb20SPyun YongHyeon 	ifp = sc->vge_ifp;
26057129fb20SPyun YongHyeon 
26067129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26077129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_FLUSH);
26087129fb20SPyun YongHyeon 	for (i = VGE_TIMEOUT; i > 0; i--) {
26097129fb20SPyun YongHyeon 		DELAY(1);
26107129fb20SPyun YongHyeon 		if ((CSR_READ_1(sc, VGE_MIBCSR) & VGE_MIBCSR_FLUSH) == 0)
26117129fb20SPyun YongHyeon 			break;
26127129fb20SPyun YongHyeon 	}
26137129fb20SPyun YongHyeon 	if (i == 0) {
26147129fb20SPyun YongHyeon 		device_printf(sc->vge_dev, "MIB counter dump timed out!\n");
26157129fb20SPyun YongHyeon 		vge_stats_clear(sc);
26167129fb20SPyun YongHyeon 		return;
26177129fb20SPyun YongHyeon 	}
26187129fb20SPyun YongHyeon 
26197129fb20SPyun YongHyeon 	bzero(mib, sizeof(mib));
26207129fb20SPyun YongHyeon reset_idx:
26217129fb20SPyun YongHyeon 	/* Set MIB read index to 0. */
26227129fb20SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_MIBCSR,
26237129fb20SPyun YongHyeon 	    CSR_READ_1(sc, VGE_MIBCSR) | VGE_MIBCSR_RINI);
26247129fb20SPyun YongHyeon 	for (i = 0; i < VGE_MIB_CNT; i++) {
26257129fb20SPyun YongHyeon 		val = CSR_READ_4(sc, VGE_MIBDATA);
26267129fb20SPyun YongHyeon 		if (i != VGE_MIB_DATA_IDX(val)) {
26277129fb20SPyun YongHyeon 			/* Reading interrupted. */
26287129fb20SPyun YongHyeon 			goto reset_idx;
26297129fb20SPyun YongHyeon 		}
26307129fb20SPyun YongHyeon 		mib[i] = val & VGE_MIB_DATA_MASK;
26317129fb20SPyun YongHyeon 	}
26327129fb20SPyun YongHyeon 
26337129fb20SPyun YongHyeon 	/* Rx stats. */
26347129fb20SPyun YongHyeon 	stats->rx_frames += mib[VGE_MIB_RX_FRAMES];
26357129fb20SPyun YongHyeon 	stats->rx_good_frames += mib[VGE_MIB_RX_GOOD_FRAMES];
26367129fb20SPyun YongHyeon 	stats->rx_fifo_oflows += mib[VGE_MIB_RX_FIFO_OVERRUNS];
26377129fb20SPyun YongHyeon 	stats->rx_runts += mib[VGE_MIB_RX_RUNTS];
26387129fb20SPyun YongHyeon 	stats->rx_runts_errs += mib[VGE_MIB_RX_RUNTS_ERRS];
26397129fb20SPyun YongHyeon 	stats->rx_pkts_64 += mib[VGE_MIB_RX_PKTS_64];
26407129fb20SPyun YongHyeon 	stats->rx_pkts_65_127 += mib[VGE_MIB_RX_PKTS_65_127];
26417129fb20SPyun YongHyeon 	stats->rx_pkts_128_255 += mib[VGE_MIB_RX_PKTS_128_255];
26427129fb20SPyun YongHyeon 	stats->rx_pkts_256_511 += mib[VGE_MIB_RX_PKTS_256_511];
26437129fb20SPyun YongHyeon 	stats->rx_pkts_512_1023 += mib[VGE_MIB_RX_PKTS_512_1023];
26447129fb20SPyun YongHyeon 	stats->rx_pkts_1024_1518 += mib[VGE_MIB_RX_PKTS_1024_1518];
26457129fb20SPyun YongHyeon 	stats->rx_pkts_1519_max += mib[VGE_MIB_RX_PKTS_1519_MAX];
26467129fb20SPyun YongHyeon 	stats->rx_pkts_1519_max_errs += mib[VGE_MIB_RX_PKTS_1519_MAX_ERRS];
26477129fb20SPyun YongHyeon 	stats->rx_jumbos += mib[VGE_MIB_RX_JUMBOS];
26487129fb20SPyun YongHyeon 	stats->rx_crcerrs += mib[VGE_MIB_RX_CRCERRS];
26497129fb20SPyun YongHyeon 	stats->rx_pause_frames += mib[VGE_MIB_RX_PAUSE];
26507129fb20SPyun YongHyeon 	stats->rx_alignerrs += mib[VGE_MIB_RX_ALIGNERRS];
26517129fb20SPyun YongHyeon 	stats->rx_nobufs += mib[VGE_MIB_RX_NOBUFS];
26527129fb20SPyun YongHyeon 	stats->rx_symerrs += mib[VGE_MIB_RX_SYMERRS];
26537129fb20SPyun YongHyeon 	stats->rx_lenerrs += mib[VGE_MIB_RX_LENERRS];
26547129fb20SPyun YongHyeon 
26557129fb20SPyun YongHyeon 	/* Tx stats. */
26567129fb20SPyun YongHyeon 	stats->tx_good_frames += mib[VGE_MIB_TX_GOOD_FRAMES];
26577129fb20SPyun YongHyeon 	stats->tx_pkts_64 += mib[VGE_MIB_TX_PKTS_64];
26587129fb20SPyun YongHyeon 	stats->tx_pkts_65_127 += mib[VGE_MIB_TX_PKTS_65_127];
26597129fb20SPyun YongHyeon 	stats->tx_pkts_128_255 += mib[VGE_MIB_TX_PKTS_128_255];
26607129fb20SPyun YongHyeon 	stats->tx_pkts_256_511 += mib[VGE_MIB_TX_PKTS_256_511];
26617129fb20SPyun YongHyeon 	stats->tx_pkts_512_1023 += mib[VGE_MIB_TX_PKTS_512_1023];
26627129fb20SPyun YongHyeon 	stats->tx_pkts_1024_1518 += mib[VGE_MIB_TX_PKTS_1024_1518];
26637129fb20SPyun YongHyeon 	stats->tx_jumbos += mib[VGE_MIB_TX_JUMBOS];
26647129fb20SPyun YongHyeon 	stats->tx_colls += mib[VGE_MIB_TX_COLLS];
26657129fb20SPyun YongHyeon 	stats->tx_pause += mib[VGE_MIB_TX_PAUSE];
26667129fb20SPyun YongHyeon #ifdef VGE_ENABLE_SQEERR
26677129fb20SPyun YongHyeon 	stats->tx_sqeerrs += mib[VGE_MIB_TX_SQEERRS];
26687129fb20SPyun YongHyeon #endif
26697129fb20SPyun YongHyeon 	stats->tx_latecolls += mib[VGE_MIB_TX_LATECOLLS];
26707129fb20SPyun YongHyeon 
26717129fb20SPyun YongHyeon 	/* Update counters in ifnet. */
26727129fb20SPyun YongHyeon 	ifp->if_opackets += mib[VGE_MIB_TX_GOOD_FRAMES];
26737129fb20SPyun YongHyeon 
26747129fb20SPyun YongHyeon 	ifp->if_collisions += mib[VGE_MIB_TX_COLLS] +
26757129fb20SPyun YongHyeon 	    mib[VGE_MIB_TX_LATECOLLS];
26767129fb20SPyun YongHyeon 
26777129fb20SPyun YongHyeon 	ifp->if_oerrors += mib[VGE_MIB_TX_COLLS] +
26787129fb20SPyun YongHyeon 	    mib[VGE_MIB_TX_LATECOLLS];
26797129fb20SPyun YongHyeon 
26807129fb20SPyun YongHyeon 	ifp->if_ipackets += mib[VGE_MIB_RX_GOOD_FRAMES];
26817129fb20SPyun YongHyeon 
26827129fb20SPyun YongHyeon 	ifp->if_ierrors += mib[VGE_MIB_RX_FIFO_OVERRUNS] +
26837129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_RUNTS] +
26847129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_RUNTS_ERRS] +
26857129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_CRCERRS] +
26867129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_ALIGNERRS] +
26877129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_NOBUFS] +
26887129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_SYMERRS] +
26897129fb20SPyun YongHyeon 	    mib[VGE_MIB_RX_LENERRS];
26907129fb20SPyun YongHyeon }
26913b2b8afbSPyun YongHyeon 
26923b2b8afbSPyun YongHyeon static void
26933b2b8afbSPyun YongHyeon vge_intr_holdoff(struct vge_softc *sc)
26943b2b8afbSPyun YongHyeon {
26953b2b8afbSPyun YongHyeon 	uint8_t intctl;
26963b2b8afbSPyun YongHyeon 
26973b2b8afbSPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
26983b2b8afbSPyun YongHyeon 
26993b2b8afbSPyun YongHyeon 	/*
27003b2b8afbSPyun YongHyeon 	 * Set Tx interrupt supression threshold.
27013b2b8afbSPyun YongHyeon 	 * It's possible to use single-shot timer in VGE_CRS1 register
27023b2b8afbSPyun YongHyeon 	 * in Tx path such that driver can remove most of Tx completion
27033b2b8afbSPyun YongHyeon 	 * interrupts. However this requires additional access to
27043b2b8afbSPyun YongHyeon 	 * VGE_CRS1 register to reload the timer in addintion to
27053b2b8afbSPyun YongHyeon 	 * activating Tx kick command. Another downside is we don't know
27063b2b8afbSPyun YongHyeon 	 * what single-shot timer value should be used in advance so
27073b2b8afbSPyun YongHyeon 	 * reclaiming transmitted mbufs could be delayed a lot which in
27083b2b8afbSPyun YongHyeon 	 * turn slows down Tx operation.
27093b2b8afbSPyun YongHyeon 	 */
27103b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_TXSUPPTHR);
27113b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_TXSUPPTHR, sc->vge_tx_coal_pkt);
27123b2b8afbSPyun YongHyeon 
27133b2b8afbSPyun YongHyeon 	/* Set Rx interrupt suppresion threshold. */
27143b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR);
27153b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_RXSUPPTHR, sc->vge_rx_coal_pkt);
27163b2b8afbSPyun YongHyeon 
27173b2b8afbSPyun YongHyeon 	intctl = CSR_READ_1(sc, VGE_INTCTL1);
27183b2b8afbSPyun YongHyeon 	intctl &= ~VGE_INTCTL_SC_RELOAD;
27193b2b8afbSPyun YongHyeon 	intctl |= VGE_INTCTL_HC_RELOAD;
27203b2b8afbSPyun YongHyeon 	if (sc->vge_tx_coal_pkt <= 0)
27213b2b8afbSPyun YongHyeon 		intctl |= VGE_INTCTL_TXINTSUP_DISABLE;
27223b2b8afbSPyun YongHyeon 	else
27233b2b8afbSPyun YongHyeon 		intctl &= ~VGE_INTCTL_TXINTSUP_DISABLE;
27243b2b8afbSPyun YongHyeon 	if (sc->vge_rx_coal_pkt <= 0)
27253b2b8afbSPyun YongHyeon 		intctl |= VGE_INTCTL_RXINTSUP_DISABLE;
27263b2b8afbSPyun YongHyeon 	else
27273b2b8afbSPyun YongHyeon 		intctl &= ~VGE_INTCTL_RXINTSUP_DISABLE;
27283b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_INTCTL1, intctl);
27293b2b8afbSPyun YongHyeon 	CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_HOLDOFF);
27303b2b8afbSPyun YongHyeon 	if (sc->vge_int_holdoff > 0) {
27313b2b8afbSPyun YongHyeon 		/* Set interrupt holdoff timer. */
27323b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF);
27333b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_INTHOLDOFF,
27343b2b8afbSPyun YongHyeon 		    VGE_INT_HOLDOFF_USEC(sc->vge_int_holdoff));
27353b2b8afbSPyun YongHyeon 		/* Enable holdoff timer. */
27363b2b8afbSPyun YongHyeon 		CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF);
27373b2b8afbSPyun YongHyeon 	}
27383b2b8afbSPyun YongHyeon }
27397fc94bc4SPyun YongHyeon 
27407fc94bc4SPyun YongHyeon static void
27417fc94bc4SPyun YongHyeon vge_setlinkspeed(struct vge_softc *sc)
27427fc94bc4SPyun YongHyeon {
27437fc94bc4SPyun YongHyeon 	struct mii_data *mii;
27447fc94bc4SPyun YongHyeon 	int aneg, i;
27457fc94bc4SPyun YongHyeon 
27467fc94bc4SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
27477fc94bc4SPyun YongHyeon 
27487fc94bc4SPyun YongHyeon 	mii = device_get_softc(sc->vge_miibus);
27497fc94bc4SPyun YongHyeon 	mii_pollstat(mii);
27507fc94bc4SPyun YongHyeon 	aneg = 0;
27517fc94bc4SPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
27527fc94bc4SPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
27537fc94bc4SPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
27547fc94bc4SPyun YongHyeon 		case IFM_10_T:
27557fc94bc4SPyun YongHyeon 		case IFM_100_TX:
27567fc94bc4SPyun YongHyeon 			return;
27577fc94bc4SPyun YongHyeon 		case IFM_1000_T:
27587fc94bc4SPyun YongHyeon 			aneg++;
27597fc94bc4SPyun YongHyeon 		default:
27607fc94bc4SPyun YongHyeon 			break;
27617fc94bc4SPyun YongHyeon 		}
27627fc94bc4SPyun YongHyeon 	}
27637fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_100T2CR, 0);
27647fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_ANAR,
27657fc94bc4SPyun YongHyeon 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
27667fc94bc4SPyun YongHyeon 	vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
27677fc94bc4SPyun YongHyeon 	    BMCR_AUTOEN | BMCR_STARTNEG);
27687fc94bc4SPyun YongHyeon 	DELAY(1000);
27697fc94bc4SPyun YongHyeon 	if (aneg != 0) {
27707fc94bc4SPyun YongHyeon 		/* Poll link state until vge(4) get a 10/100 link. */
27717fc94bc4SPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
27727fc94bc4SPyun YongHyeon 			mii_pollstat(mii);
27737fc94bc4SPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
27747fc94bc4SPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
27757fc94bc4SPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
27767fc94bc4SPyun YongHyeon 				case IFM_10_T:
27777fc94bc4SPyun YongHyeon 				case IFM_100_TX:
27787fc94bc4SPyun YongHyeon 					return;
27797fc94bc4SPyun YongHyeon 				default:
27807fc94bc4SPyun YongHyeon 					break;
27817fc94bc4SPyun YongHyeon 				}
27827fc94bc4SPyun YongHyeon 			}
27837fc94bc4SPyun YongHyeon 			VGE_UNLOCK(sc);
27847fc94bc4SPyun YongHyeon 			pause("vgelnk", hz);
27857fc94bc4SPyun YongHyeon 			VGE_LOCK(sc);
27867fc94bc4SPyun YongHyeon 		}
27877fc94bc4SPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
27887fc94bc4SPyun YongHyeon 			device_printf(sc->vge_dev, "establishing link failed, "
27897fc94bc4SPyun YongHyeon 			    "WOL may not work!");
27907fc94bc4SPyun YongHyeon 	}
27917fc94bc4SPyun YongHyeon 	/*
27927fc94bc4SPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
27937fc94bc4SPyun YongHyeon 	 * This is the last resort and may/may not work.
27947fc94bc4SPyun YongHyeon 	 */
27957fc94bc4SPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
27967fc94bc4SPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
27977fc94bc4SPyun YongHyeon }
27987fc94bc4SPyun YongHyeon 
27997fc94bc4SPyun YongHyeon static void
28007fc94bc4SPyun YongHyeon vge_setwol(struct vge_softc *sc)
28017fc94bc4SPyun YongHyeon {
28027fc94bc4SPyun YongHyeon 	struct ifnet *ifp;
28037fc94bc4SPyun YongHyeon 	uint16_t pmstat;
28047fc94bc4SPyun YongHyeon 	uint8_t val;
28057fc94bc4SPyun YongHyeon 
28067fc94bc4SPyun YongHyeon 	VGE_LOCK_ASSERT(sc);
28077fc94bc4SPyun YongHyeon 
28087fc94bc4SPyun YongHyeon 	if ((sc->vge_flags & VGE_FLAG_PMCAP) == 0) {
28097fc94bc4SPyun YongHyeon 		/* No PME capability, PHY power down. */
28107fc94bc4SPyun YongHyeon 		vge_miibus_writereg(sc->vge_dev, sc->vge_phyaddr, MII_BMCR,
28117fc94bc4SPyun YongHyeon 		    BMCR_PDOWN);
28127fc94bc4SPyun YongHyeon 		vge_miipoll_stop(sc);
28137fc94bc4SPyun YongHyeon 		return;
28147fc94bc4SPyun YongHyeon 	}
28157fc94bc4SPyun YongHyeon 
28167fc94bc4SPyun YongHyeon 	ifp = sc->vge_ifp;
28177fc94bc4SPyun YongHyeon 
28187fc94bc4SPyun YongHyeon 	/* Clear WOL on pattern match. */
28197fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
28207fc94bc4SPyun YongHyeon 	/* Disable WOL on magic/unicast packet. */
28217fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
28227fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
28237fc94bc4SPyun YongHyeon 	    VGE_WOLCFG_PMEOVR);
28247fc94bc4SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
28257fc94bc4SPyun YongHyeon 		vge_setlinkspeed(sc);
28267fc94bc4SPyun YongHyeon 		val = 0;
28277fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
28287fc94bc4SPyun YongHyeon 			val |= VGE_WOLCR1_UCAST;
28297fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
28307fc94bc4SPyun YongHyeon 			val |= VGE_WOLCR1_MAGIC;
28317fc94bc4SPyun YongHyeon 		CSR_WRITE_1(sc, VGE_WOLCR1S, val);
28327fc94bc4SPyun YongHyeon 		val = 0;
28337fc94bc4SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
28347fc94bc4SPyun YongHyeon 			val |= VGE_WOLCFG_SAM | VGE_WOLCFG_SAB;
28357fc94bc4SPyun YongHyeon 		CSR_WRITE_1(sc, VGE_WOLCFGS, val | VGE_WOLCFG_PMEOVR);
28367fc94bc4SPyun YongHyeon 		/* Disable MII auto-polling. */
28377fc94bc4SPyun YongHyeon 		vge_miipoll_stop(sc);
28387fc94bc4SPyun YongHyeon 	}
28397fc94bc4SPyun YongHyeon 	CSR_SETBIT_1(sc, VGE_DIAGCTL,
28407fc94bc4SPyun YongHyeon 	    VGE_DIAGCTL_MACFORCE | VGE_DIAGCTL_FDXFORCE);
28417fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
28427fc94bc4SPyun YongHyeon 
28437fc94bc4SPyun YongHyeon 	/* Clear WOL status on pattern match. */
28447fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
28457fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
28467fc94bc4SPyun YongHyeon 
28477fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28487fc94bc4SPyun YongHyeon 	val |= VGE_STICKHW_SWPTAG;
28497fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28507fc94bc4SPyun YongHyeon 	/* Put hardware into sleep. */
28517fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28527fc94bc4SPyun YongHyeon 	val |= VGE_STICKHW_DS0 | VGE_STICKHW_DS1;
28537fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28547fc94bc4SPyun YongHyeon 	/* Request PME if WOL is requested. */
28557fc94bc4SPyun YongHyeon 	pmstat = pci_read_config(sc->vge_dev, sc->vge_pmcap +
28567fc94bc4SPyun YongHyeon 	    PCIR_POWER_STATUS, 2);
28577fc94bc4SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
28587fc94bc4SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
28597fc94bc4SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
28607fc94bc4SPyun YongHyeon 	pci_write_config(sc->vge_dev, sc->vge_pmcap + PCIR_POWER_STATUS,
28617fc94bc4SPyun YongHyeon 	    pmstat, 2);
28627fc94bc4SPyun YongHyeon }
28637fc94bc4SPyun YongHyeon 
28647fc94bc4SPyun YongHyeon static void
28657fc94bc4SPyun YongHyeon vge_clrwol(struct vge_softc *sc)
28667fc94bc4SPyun YongHyeon {
28677fc94bc4SPyun YongHyeon 	uint8_t val;
28687fc94bc4SPyun YongHyeon 
28697fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28707fc94bc4SPyun YongHyeon 	val &= ~VGE_STICKHW_SWPTAG;
28717fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28727fc94bc4SPyun YongHyeon 	/* Disable WOL and clear power state indicator. */
28737fc94bc4SPyun YongHyeon 	val = CSR_READ_1(sc, VGE_PWRSTAT);
28747fc94bc4SPyun YongHyeon 	val &= ~(VGE_STICKHW_DS0 | VGE_STICKHW_DS1);
28757fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_PWRSTAT, val);
28767fc94bc4SPyun YongHyeon 
28777fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_GMII);
28787fc94bc4SPyun YongHyeon 	CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
28797fc94bc4SPyun YongHyeon 
28807fc94bc4SPyun YongHyeon 	/* Clear WOL on pattern match. */
28817fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR0C, VGE_WOLCR0_PATTERN_ALL);
28827fc94bc4SPyun YongHyeon 	/* Disable WOL on magic/unicast packet. */
28837fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCR1C, 0x0F);
28847fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLCFGC, VGE_WOLCFG_SAB | VGE_WOLCFG_SAM |
28857fc94bc4SPyun YongHyeon 	    VGE_WOLCFG_PMEOVR);
28867fc94bc4SPyun YongHyeon 	/* Clear WOL status on pattern match. */
28877fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR0C, 0xFF);
28887fc94bc4SPyun YongHyeon 	CSR_WRITE_1(sc, VGE_WOLSR1C, 0xFF);
28897fc94bc4SPyun YongHyeon }
2890