131d98677SRui Paulo /*- 231d98677SRui Paulo * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr> 331d98677SRui Paulo * 431d98677SRui Paulo * Permission to use, copy, modify, and distribute this software for any 531d98677SRui Paulo * purpose with or without fee is hereby granted, provided that the above 631d98677SRui Paulo * copyright notice and this permission notice appear in all copies. 731d98677SRui Paulo * 831d98677SRui Paulo * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 931d98677SRui Paulo * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1031d98677SRui Paulo * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1131d98677SRui Paulo * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1231d98677SRui Paulo * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1331d98677SRui Paulo * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1431d98677SRui Paulo * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1531d98677SRui Paulo * 1631d98677SRui Paulo * $OpenBSD: if_rsureg.h,v 1.3 2013/04/15 09:23:01 mglocker Exp $ 1731d98677SRui Paulo * $FreeBSD$ 1831d98677SRui Paulo */ 1931d98677SRui Paulo 2031d98677SRui Paulo /* USB Requests. */ 2131d98677SRui Paulo #define R92S_REQ_REGS 0x05 2231d98677SRui Paulo 2331d98677SRui Paulo /* 2431d98677SRui Paulo * MAC registers. 2531d98677SRui Paulo */ 2631d98677SRui Paulo #define R92S_SYSCFG 0x0000 2731d98677SRui Paulo #define R92S_SYS_ISO_CTRL (R92S_SYSCFG + 0x000) 2831d98677SRui Paulo #define R92S_SYS_FUNC_EN (R92S_SYSCFG + 0x002) 2931d98677SRui Paulo #define R92S_PMC_FSM (R92S_SYSCFG + 0x004) 3031d98677SRui Paulo #define R92S_SYS_CLKR (R92S_SYSCFG + 0x008) 3131d98677SRui Paulo #define R92S_EE_9346CR (R92S_SYSCFG + 0x00a) 3231d98677SRui Paulo #define R92S_AFE_MISC (R92S_SYSCFG + 0x010) 3331d98677SRui Paulo #define R92S_SPS0_CTRL (R92S_SYSCFG + 0x011) 3431d98677SRui Paulo #define R92S_SPS1_CTRL (R92S_SYSCFG + 0x018) 3531d98677SRui Paulo #define R92S_RF_CTRL (R92S_SYSCFG + 0x01f) 3631d98677SRui Paulo #define R92S_LDOA15_CTRL (R92S_SYSCFG + 0x020) 3731d98677SRui Paulo #define R92S_LDOV12D_CTRL (R92S_SYSCFG + 0x021) 3831d98677SRui Paulo #define R92S_AFE_XTAL_CTRL (R92S_SYSCFG + 0x026) 3931d98677SRui Paulo #define R92S_AFE_PLL_CTRL (R92S_SYSCFG + 0x028) 4031d98677SRui Paulo #define R92S_EFUSE_CTRL (R92S_SYSCFG + 0x030) 4131d98677SRui Paulo #define R92S_EFUSE_TEST (R92S_SYSCFG + 0x034) 4231d98677SRui Paulo #define R92S_EFUSE_CLK_CTRL (R92S_SYSCFG + 0x2f8) 4331d98677SRui Paulo 4431d98677SRui Paulo #define R92S_CMDCTRL 0x0040 4531d98677SRui Paulo #define R92S_CR (R92S_CMDCTRL + 0x000) 4631847d94SAndriy Voskoboinyk #define R92S_TXPAUSE (R92S_CMDCTRL + 0x002) 4731d98677SRui Paulo #define R92S_TCR (R92S_CMDCTRL + 0x004) 4831d98677SRui Paulo #define R92S_RCR (R92S_CMDCTRL + 0x008) 4931d98677SRui Paulo 5031d98677SRui Paulo #define R92S_MACIDSETTING 0x0050 5131d98677SRui Paulo #define R92S_MACID (R92S_MACIDSETTING + 0x000) 52935b4fccSAndriy Voskoboinyk #define R92S_MAR (R92S_MACIDSETTING + 0x010) 5331d98677SRui Paulo 5488e8709eSAndriy Voskoboinyk #define R92S_TIMECTRL 0x0080 5588e8709eSAndriy Voskoboinyk #define R92S_TSFTR (R92S_TIMECTRL + 0x000) 5688e8709eSAndriy Voskoboinyk 57f06ccf88SAndriy Voskoboinyk #define R92S_FIFOCTRL 0x00a0 58f06ccf88SAndriy Voskoboinyk #define R92S_RXFLTMAP_MGT (R92S_FIFOCTRL + 0x076) 59f06ccf88SAndriy Voskoboinyk #define R92S_RXFLTMAP_CTL (R92S_FIFOCTRL + 0x078) 60f06ccf88SAndriy Voskoboinyk #define R92S_RXFLTMAP_DATA (R92S_FIFOCTRL + 0x07a) 61f06ccf88SAndriy Voskoboinyk #define R92S_RXFLTMAP_MESH (R92S_FIFOCTRL + 0x07c) 62f06ccf88SAndriy Voskoboinyk 6331847d94SAndriy Voskoboinyk #define R92S_SECURITY 0x0240 6431847d94SAndriy Voskoboinyk #define R92S_CAMCMD (R92S_SECURITY + 0x000) 6531847d94SAndriy Voskoboinyk #define R92S_CAMWRITE (R92S_SECURITY + 0x004) 6631847d94SAndriy Voskoboinyk #define R92S_CAMREAD (R92S_SECURITY + 0x008) 6731847d94SAndriy Voskoboinyk 68e1b3ed8fSAndriy Voskoboinyk #define R92S_GP 0x02e0 69e1b3ed8fSAndriy Voskoboinyk #define R92S_GPIO_CTRL (R92S_GP + 0x00c) 70e1b3ed8fSAndriy Voskoboinyk #define R92S_GPIO_IO_SEL (R92S_GP + 0x00e) 71e1b3ed8fSAndriy Voskoboinyk #define R92S_MAC_PINMUX_CTRL (R92S_GP + 0x011) 72f06ccf88SAndriy Voskoboinyk #define R92S_LEDCFG (R92S_GP + 0x012) 73e1b3ed8fSAndriy Voskoboinyk 7431d98677SRui Paulo #define R92S_IOCMD_CTRL 0x0370 7531d98677SRui Paulo #define R92S_IOCMD_DATA 0x0374 7631d98677SRui Paulo 7731d98677SRui Paulo #define R92S_USB_HRPWM 0xfe58 7831d98677SRui Paulo 7931d98677SRui Paulo /* Bits for R92S_SYS_FUNC_EN. */ 8031d98677SRui Paulo #define R92S_FEN_CPUEN 0x0400 8131d98677SRui Paulo 8231d98677SRui Paulo /* Bits for R92S_PMC_FSM. */ 8331d98677SRui Paulo #define R92S_PMC_FSM_CUT_M 0x000f8000 8431d98677SRui Paulo #define R92S_PMC_FSM_CUT_S 15 8531d98677SRui Paulo 8631d98677SRui Paulo /* Bits for R92S_SYS_CLKR. */ 8731d98677SRui Paulo #define R92S_SYS_CLKSEL 0x0001 8831d98677SRui Paulo #define R92S_SYS_PS_CLKSEL 0x0002 8931d98677SRui Paulo #define R92S_SYS_CPU_CLKSEL 0x0004 9031d98677SRui Paulo #define R92S_MAC_CLK_EN 0x0800 9131d98677SRui Paulo #define R92S_SYS_CLK_EN 0x1000 9231d98677SRui Paulo #define R92S_SWHW_SEL 0x4000 9331d98677SRui Paulo #define R92S_FWHW_SEL 0x8000 9431d98677SRui Paulo 9531d98677SRui Paulo /* Bits for R92S_EE_9346CR. */ 9631d98677SRui Paulo #define R92S_9356SEL 0x10 9731d98677SRui Paulo #define R92S_EEPROM_EN 0x20 9831d98677SRui Paulo 9931d98677SRui Paulo /* Bits for R92S_AFE_MISC. */ 10031d98677SRui Paulo #define R92S_AFE_MISC_BGEN 0x01 10131d98677SRui Paulo #define R92S_AFE_MISC_MBEN 0x02 10231d98677SRui Paulo #define R92S_AFE_MISC_I32_EN 0x08 10331d98677SRui Paulo 10431d98677SRui Paulo /* Bits for R92S_SPS1_CTRL. */ 10531d98677SRui Paulo #define R92S_SPS1_LDEN 0x01 10631d98677SRui Paulo #define R92S_SPS1_SWEN 0x02 10731d98677SRui Paulo 10831d98677SRui Paulo /* Bits for R92S_LDOA15_CTRL. */ 10931d98677SRui Paulo #define R92S_LDA15_EN 0x01 11031d98677SRui Paulo 11131d98677SRui Paulo /* Bits for R92S_LDOV12D_CTRL. */ 11231d98677SRui Paulo #define R92S_LDV12_EN 0x01 11331d98677SRui Paulo 11431d98677SRui Paulo /* Bits for R92C_EFUSE_CTRL. */ 11531d98677SRui Paulo #define R92S_EFUSE_CTRL_DATA_M 0x000000ff 11631d98677SRui Paulo #define R92S_EFUSE_CTRL_DATA_S 0 11731d98677SRui Paulo #define R92S_EFUSE_CTRL_ADDR_M 0x0003ff00 11831d98677SRui Paulo #define R92S_EFUSE_CTRL_ADDR_S 8 11931d98677SRui Paulo #define R92S_EFUSE_CTRL_VALID 0x80000000 12031d98677SRui Paulo 12131d98677SRui Paulo /* Bits for R92S_CR. */ 12231d98677SRui Paulo #define R92S_CR_TXDMA_EN 0x10 12331d98677SRui Paulo 12431847d94SAndriy Voskoboinyk /* Bits for R92S_TXPAUSE. */ 12531847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_VO 0x01 12631847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_VI 0x02 12731847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_BE 0x04 12831847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_BK 0x08 12931847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_MGT 0x10 13031847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_HIGH 0x20 13131847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_HCCA 0x40 13231847d94SAndriy Voskoboinyk 13331847d94SAndriy Voskoboinyk /* Shortcuts. */ 13431847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_AC \ 13531847d94SAndriy Voskoboinyk (R92S_TXPAUSE_VO | R92S_TXPAUSE_VI | \ 13631847d94SAndriy Voskoboinyk R92S_TXPAUSE_BE | R92S_TXPAUSE_BK) 13731847d94SAndriy Voskoboinyk 13831847d94SAndriy Voskoboinyk #define R92S_TXPAUSE_ALL \ 13931847d94SAndriy Voskoboinyk (R92S_TXPAUSE_AC | R92S_TXPAUSE_MGT | \ 14031847d94SAndriy Voskoboinyk R92S_TXPAUSE_HIGH | R92S_TXPAUSE_HCCA | 0x80) 14131847d94SAndriy Voskoboinyk 14231d98677SRui Paulo /* Bits for R92S_TCR. */ 14331d98677SRui Paulo #define R92S_TCR_IMEM_CODE_DONE 0x01 14431d98677SRui Paulo #define R92S_TCR_IMEM_CHK_RPT 0x02 14531d98677SRui Paulo #define R92S_TCR_EMEM_CODE_DONE 0x04 14631d98677SRui Paulo #define R92S_TCR_EMEM_CHK_RPT 0x08 14731d98677SRui Paulo #define R92S_TCR_DMEM_CODE_DONE 0x10 14831d98677SRui Paulo #define R92S_TCR_IMEM_RDY 0x20 14931d98677SRui Paulo #define R92S_TCR_FWRDY 0x80 15031d98677SRui Paulo 151f06ccf88SAndriy Voskoboinyk /* Bits for R92S_RCR. */ 152f06ccf88SAndriy Voskoboinyk #define R92S_RCR_AAP 0x00000001 153f06ccf88SAndriy Voskoboinyk #define R92S_RCR_APM 0x00000002 154f06ccf88SAndriy Voskoboinyk #define R92S_RCR_AM 0x00000004 155f06ccf88SAndriy Voskoboinyk #define R92S_RCR_AB 0x00000008 156f06ccf88SAndriy Voskoboinyk #define R92S_RCR_ACRC32 0x00000020 157f06ccf88SAndriy Voskoboinyk #define R92S_RCR_AICV 0x00001000 158f06ccf88SAndriy Voskoboinyk #define R92S_RCR_APP_ICV 0x00010000 159f06ccf88SAndriy Voskoboinyk #define R92S_RCR_APP_MIC 0x00020000 160f06ccf88SAndriy Voskoboinyk #define R92S_RCR_ADF 0x00040000 161f06ccf88SAndriy Voskoboinyk #define R92S_RCR_ACF 0x00080000 162f06ccf88SAndriy Voskoboinyk #define R92S_RCR_AMF 0x00100000 163f06ccf88SAndriy Voskoboinyk #define R92S_RCR_ADD3 0x00200000 164f06ccf88SAndriy Voskoboinyk #define R92S_RCR_APWRMGT 0x00400000 165f06ccf88SAndriy Voskoboinyk #define R92S_RCR_CBSSID 0x00800000 166f06ccf88SAndriy Voskoboinyk #define R92S_RCR_APP_PHYSTS 0x02000000 167ef06a176SAndriy Voskoboinyk #define R92S_RCR_TCP_OFFLD_EN 0x04000000 168f06ccf88SAndriy Voskoboinyk #define R92S_RCR_ENMBID 0x08000000 169f06ccf88SAndriy Voskoboinyk 170f06ccf88SAndriy Voskoboinyk /* Bits for R92S_RXFLTMAP*. */ 171f06ccf88SAndriy Voskoboinyk #define R92S_RXFLTMAP_MGT_DEF 0x3f3f 172f06ccf88SAndriy Voskoboinyk #define R92S_RXFLTMAP_FW(subtype) \ 173f06ccf88SAndriy Voskoboinyk (1 << ((subtype) >> IEEE80211_FC0_SUBTYPE_SHIFT)) 174f06ccf88SAndriy Voskoboinyk 17531d98677SRui Paulo /* Bits for R92S_GPIO_IO_SEL. */ 17631d98677SRui Paulo #define R92S_GPIO_WPS 0x10 17731d98677SRui Paulo 17831d98677SRui Paulo /* Bits for R92S_MAC_PINMUX_CTRL. */ 17931d98677SRui Paulo #define R92S_GPIOSEL_GPIO_M 0x03 18031d98677SRui Paulo #define R92S_GPIOSEL_GPIO_S 0 18131d98677SRui Paulo #define R92S_GPIOSEL_GPIO_JTAG 0 18231d98677SRui Paulo #define R92S_GPIOSEL_GPIO_PHYDBG 1 18331d98677SRui Paulo #define R92S_GPIOSEL_GPIO_BT 2 18431d98677SRui Paulo #define R92S_GPIOSEL_GPIO_WLANDBG 3 18531d98677SRui Paulo #define R92S_GPIOMUX_EN 0x08 18631d98677SRui Paulo 18731847d94SAndriy Voskoboinyk /* Bits for R92S_CAMCMD. */ 18831847d94SAndriy Voskoboinyk #define R92S_CAMCMD_ADDR_M 0x000000ff 18931847d94SAndriy Voskoboinyk #define R92S_CAMCMD_ADDR_S 0 19031847d94SAndriy Voskoboinyk #define R92S_CAMCMD_READ 0x00000000 19131847d94SAndriy Voskoboinyk #define R92S_CAMCMD_WRITE 0x00010000 19231847d94SAndriy Voskoboinyk #define R92S_CAMCMD_POLLING 0x80000000 19331847d94SAndriy Voskoboinyk 19431847d94SAndriy Voskoboinyk /* 19531847d94SAndriy Voskoboinyk * CAM entries. 19631847d94SAndriy Voskoboinyk */ 19731847d94SAndriy Voskoboinyk #define R92S_CAM_ENTRY_LIMIT 32 19831847d94SAndriy Voskoboinyk #define R92S_CAM_ENTRY_BYTES howmany(R92S_CAM_ENTRY_LIMIT, NBBY) 19931847d94SAndriy Voskoboinyk 20031847d94SAndriy Voskoboinyk #define R92S_CAM_CTL0(entry) ((entry) * 8 + 0) 20131847d94SAndriy Voskoboinyk #define R92S_CAM_CTL1(entry) ((entry) * 8 + 1) 20231847d94SAndriy Voskoboinyk #define R92S_CAM_KEY(entry, i) ((entry) * 8 + 2 + (i)) 20331847d94SAndriy Voskoboinyk 20431847d94SAndriy Voskoboinyk /* Bits for R92S_CAM_CTL0(i). */ 20531847d94SAndriy Voskoboinyk #define R92S_CAM_KEYID_M 0x00000003 20631847d94SAndriy Voskoboinyk #define R92S_CAM_KEYID_S 0 20731847d94SAndriy Voskoboinyk #define R92S_CAM_ALGO_M 0x0000001c 20831847d94SAndriy Voskoboinyk #define R92S_CAM_ALGO_S 2 20931847d94SAndriy Voskoboinyk #define R92S_CAM_VALID 0x00008000 21031847d94SAndriy Voskoboinyk #define R92S_CAM_MACLO_M 0xffff0000 21131847d94SAndriy Voskoboinyk #define R92S_CAM_MACLO_S 16 21231847d94SAndriy Voskoboinyk 21331d98677SRui Paulo /* Bits for R92S_IOCMD_CTRL. */ 21431d98677SRui Paulo #define R92S_IOCMD_CLASS_M 0xff000000 21531d98677SRui Paulo #define R92S_IOCMD_CLASS_S 24 21631d98677SRui Paulo #define R92S_IOCMD_CLASS_BB_RF 0xf0 21731d98677SRui Paulo #define R92S_IOCMD_VALUE_M 0x00ffff00 21831d98677SRui Paulo #define R92S_IOCMD_VALUE_S 8 21931d98677SRui Paulo #define R92S_IOCMD_INDEX_M 0x000000ff 22031d98677SRui Paulo #define R92S_IOCMD_INDEX_S 0 22131d98677SRui Paulo #define R92S_IOCMD_INDEX_BB_READ 0 22231d98677SRui Paulo #define R92S_IOCMD_INDEX_BB_WRITE 1 22331d98677SRui Paulo #define R92S_IOCMD_INDEX_RF_READ 2 22431d98677SRui Paulo #define R92S_IOCMD_INDEX_RF_WRITE 3 22531d98677SRui Paulo 22631d98677SRui Paulo /* Bits for R92S_USB_HRPWM. */ 22731d98677SRui Paulo #define R92S_USB_HRPWM_PS_ALL_ON 0x04 22831d98677SRui Paulo #define R92S_USB_HRPWM_PS_ST_ACTIVE 0x08 22931d98677SRui Paulo 23031d98677SRui Paulo /* 23131d98677SRui Paulo * Macros to access subfields in registers. 23231d98677SRui Paulo */ 23331d98677SRui Paulo /* Mask and Shift (getter). */ 23431d98677SRui Paulo #define MS(val, field) \ 23531d98677SRui Paulo (((val) & field##_M) >> field##_S) 23631d98677SRui Paulo 23731d98677SRui Paulo /* Shift and Mask (setter). */ 23831d98677SRui Paulo #define SM(field, val) \ 23931d98677SRui Paulo (((val) << field##_S) & field##_M) 24031d98677SRui Paulo 24131d98677SRui Paulo /* Rewrite. */ 24231d98677SRui Paulo #define RW(var, field, val) \ 24331d98677SRui Paulo (((var) & ~field##_M) | SM(field, val)) 24431d98677SRui Paulo 24531d98677SRui Paulo /* 24685dafc69SAdrian Chadd * ROM field with RF config. 24785dafc69SAdrian Chadd */ 24885dafc69SAdrian Chadd enum { 24985dafc69SAdrian Chadd RTL8712_RFCONFIG_1T = 0x10, 25085dafc69SAdrian Chadd RTL8712_RFCONFIG_2T = 0x20, 25185dafc69SAdrian Chadd RTL8712_RFCONFIG_1R = 0x01, 25285dafc69SAdrian Chadd RTL8712_RFCONFIG_2R = 0x02, 25385dafc69SAdrian Chadd RTL8712_RFCONFIG_1T1R = 0x11, 25485dafc69SAdrian Chadd RTL8712_RFCONFIG_1T2R = 0x12, 25585dafc69SAdrian Chadd RTL8712_RFCONFIG_TURBO = 0x92, 25685dafc69SAdrian Chadd RTL8712_RFCONFIG_2T2R = 0x22 25785dafc69SAdrian Chadd }; 25885dafc69SAdrian Chadd 25985dafc69SAdrian Chadd /* 26031d98677SRui Paulo * Firmware image header. 26131d98677SRui Paulo */ 26231d98677SRui Paulo struct r92s_fw_priv { 26331d98677SRui Paulo /* QWORD0 */ 26431d98677SRui Paulo uint16_t signature; 26531d98677SRui Paulo uint8_t hci_sel; 26631d98677SRui Paulo #define R92S_HCI_SEL_PCIE 0x01 26731d98677SRui Paulo #define R92S_HCI_SEL_USB 0x02 26831d98677SRui Paulo #define R92S_HCI_SEL_SDIO 0x04 26931d98677SRui Paulo #define R92S_HCI_SEL_8172 0x10 27031d98677SRui Paulo #define R92S_HCI_SEL_AP 0x80 27131d98677SRui Paulo 27231d98677SRui Paulo uint8_t chip_version; 27331d98677SRui Paulo uint16_t custid; 27431d98677SRui Paulo uint8_t rf_config; 27585dafc69SAdrian Chadd //0x11: 1T1R, 0x12: 1T2R, 0x92: 1T2R turbo, 0x22: 2T2R 27631d98677SRui Paulo uint8_t nendpoints; 27731d98677SRui Paulo /* QWORD1 */ 27831d98677SRui Paulo uint32_t regulatory; 27931d98677SRui Paulo uint8_t rfintfs; 28031d98677SRui Paulo uint8_t def_nettype; 28131d98677SRui Paulo uint8_t turbo_mode; 28231d98677SRui Paulo uint8_t lowpower_mode; 28331d98677SRui Paulo /* QWORD2 */ 28431d98677SRui Paulo uint8_t lbk_mode; 28531d98677SRui Paulo uint8_t mp_mode; 28631d98677SRui Paulo uint8_t vcs_type; 28731d98677SRui Paulo #define R92S_VCS_TYPE_DISABLE 0 28831d98677SRui Paulo #define R92S_VCS_TYPE_ENABLE 1 28931d98677SRui Paulo #define R92S_VCS_TYPE_AUTO 2 29031d98677SRui Paulo 29131d98677SRui Paulo uint8_t vcs_mode; 29231d98677SRui Paulo #define R92S_VCS_MODE_NONE 0 29331d98677SRui Paulo #define R92S_VCS_MODE_RTS_CTS 1 29431d98677SRui Paulo #define R92S_VCS_MODE_CTS2SELF 2 29531d98677SRui Paulo 29631d98677SRui Paulo uint32_t reserved1; 29731d98677SRui Paulo /* QWORD3 */ 29831d98677SRui Paulo uint8_t qos_en; 29931d98677SRui Paulo uint8_t bw40_en; 30031d98677SRui Paulo uint8_t amsdu2ampdu_en; 30131d98677SRui Paulo uint8_t ampdu_en; 30231d98677SRui Paulo uint8_t rc_offload; 30331d98677SRui Paulo uint8_t agg_offload; 30431d98677SRui Paulo uint16_t reserved2; 30531d98677SRui Paulo /* QWORD4 */ 30631d98677SRui Paulo uint8_t beacon_offload; 30731d98677SRui Paulo uint8_t mlme_offload; 30831d98677SRui Paulo uint8_t hwpc_offload; 30931d98677SRui Paulo uint8_t tcpcsum_offload; 31031d98677SRui Paulo uint8_t tcp_offload; 31131d98677SRui Paulo uint8_t ps_offload; 31231d98677SRui Paulo uint8_t wwlan_offload; 31331d98677SRui Paulo uint8_t reserved3; 31431d98677SRui Paulo /* QWORD5 */ 31531d98677SRui Paulo uint16_t tcp_tx_len; 31631d98677SRui Paulo uint16_t tcp_rx_len; 31731d98677SRui Paulo uint32_t reserved4; 31831d98677SRui Paulo } __packed; 31931d98677SRui Paulo 32031d98677SRui Paulo struct r92s_fw_hdr { 32131d98677SRui Paulo uint16_t signature; 32231d98677SRui Paulo uint16_t version; 32331d98677SRui Paulo uint32_t dmemsz; 32431d98677SRui Paulo uint32_t imemsz; 32531d98677SRui Paulo uint32_t sramsz; 32631d98677SRui Paulo uint32_t privsz; 32731d98677SRui Paulo uint16_t efuse_addr; 32831d98677SRui Paulo uint16_t h2c_resp_addr; 32931d98677SRui Paulo uint32_t svnrev; 33031d98677SRui Paulo uint8_t month; 33131d98677SRui Paulo uint8_t day; 33231d98677SRui Paulo uint8_t hour; 33331d98677SRui Paulo uint8_t minute; 33431d98677SRui Paulo struct r92s_fw_priv priv; 33531d98677SRui Paulo } __packed; 33631d98677SRui Paulo 33731d98677SRui Paulo /* Structure for FW commands and FW events notifications. */ 33831d98677SRui Paulo struct r92s_fw_cmd_hdr { 33931d98677SRui Paulo uint16_t len; 34031d98677SRui Paulo uint8_t code; 34131d98677SRui Paulo uint8_t seq; 34231d98677SRui Paulo #define R92S_FW_CMD_MORE 0x80 34331d98677SRui Paulo 34431d98677SRui Paulo uint32_t reserved; 34531d98677SRui Paulo } __packed; 34631d98677SRui Paulo 34731d98677SRui Paulo /* FW commands codes. */ 34831d98677SRui Paulo #define R92S_CMD_READ_MACREG 0 34931d98677SRui Paulo #define R92S_CMD_WRITE_MACREG 1 35031d98677SRui Paulo #define R92S_CMD_READ_BBREG 2 35131d98677SRui Paulo #define R92S_CMD_WRITE_BBREG 3 35231d98677SRui Paulo #define R92S_CMD_READ_RFREG 4 35331d98677SRui Paulo #define R92S_CMD_WRITE_RFREG 5 35431d98677SRui Paulo #define R92S_CMD_READ_EEPROM 6 35531d98677SRui Paulo #define R92S_CMD_WRITE_EEPROM 7 35631d98677SRui Paulo #define R92S_CMD_READ_EFUSE 8 35731d98677SRui Paulo #define R92S_CMD_WRITE_EFUSE 9 35831d98677SRui Paulo #define R92S_CMD_READ_CAM 10 35931d98677SRui Paulo #define R92S_CMD_WRITE_CAM 11 36031d98677SRui Paulo #define R92S_CMD_SET_BCNITV 12 36131d98677SRui Paulo #define R92S_CMD_SET_MBIDCFG 13 36231d98677SRui Paulo #define R92S_CMD_JOIN_BSS 14 36331d98677SRui Paulo #define R92S_CMD_DISCONNECT 15 36431d98677SRui Paulo #define R92S_CMD_CREATE_BSS 16 36531d98677SRui Paulo #define R92S_CMD_SET_OPMODE 17 36631d98677SRui Paulo #define R92S_CMD_SITE_SURVEY 18 36731d98677SRui Paulo #define R92S_CMD_SET_AUTH 19 36831d98677SRui Paulo #define R92S_CMD_SET_KEY 20 36931d98677SRui Paulo #define R92S_CMD_SET_STA_KEY 21 37031d98677SRui Paulo #define R92S_CMD_SET_ASSOC_STA 22 37131d98677SRui Paulo #define R92S_CMD_DEL_ASSOC_STA 23 37231d98677SRui Paulo #define R92S_CMD_SET_STAPWRSTATE 24 37331d98677SRui Paulo #define R92S_CMD_SET_BASIC_RATE 25 37431d98677SRui Paulo #define R92S_CMD_GET_BASIC_RATE 26 37531d98677SRui Paulo #define R92S_CMD_SET_DATA_RATE 27 37631d98677SRui Paulo #define R92S_CMD_GET_DATA_RATE 28 37731d98677SRui Paulo #define R92S_CMD_SET_PHY_INFO 29 37831d98677SRui Paulo #define R92S_CMD_GET_PHY_INFO 30 37931d98677SRui Paulo #define R92S_CMD_SET_PHY 31 38031d98677SRui Paulo #define R92S_CMD_GET_PHY 32 38131d98677SRui Paulo #define R92S_CMD_READ_RSSI 33 38231d98677SRui Paulo #define R92S_CMD_READ_GAIN 34 38331d98677SRui Paulo #define R92S_CMD_SET_ATIM 35 38431d98677SRui Paulo #define R92S_CMD_SET_PWR_MODE 36 38531d98677SRui Paulo #define R92S_CMD_JOIN_BSS_RPT 37 38631d98677SRui Paulo #define R92S_CMD_SET_RA_TABLE 38 38731d98677SRui Paulo #define R92S_CMD_GET_RA_TABLE 39 38831d98677SRui Paulo #define R92S_CMD_GET_CCX_REPORT 40 38931d98677SRui Paulo #define R92S_CMD_GET_DTM_REPORT 41 39031d98677SRui Paulo #define R92S_CMD_GET_TXRATE_STATS 42 39131d98677SRui Paulo #define R92S_CMD_SET_USB_SUSPEND 43 39231d98677SRui Paulo #define R92S_CMD_SET_H2C_LBK 44 39331d98677SRui Paulo #define R92S_CMD_ADDBA_REQ 45 39431d98677SRui Paulo #define R92S_CMD_SET_CHANNEL 46 39531d98677SRui Paulo #define R92S_CMD_SET_TXPOWER 47 39631d98677SRui Paulo #define R92S_CMD_SWITCH_ANTENNA 48 39731d98677SRui Paulo #define R92S_CMD_SET_CRYSTAL_CAL 49 39831d98677SRui Paulo #define R92S_CMD_SET_SINGLE_CARRIER_TX 50 39931d98677SRui Paulo #define R92S_CMD_SET_SINGLE_TONE_TX 51 40031d98677SRui Paulo #define R92S_CMD_SET_CARRIER_SUPPR_TX 52 40131d98677SRui Paulo #define R92S_CMD_SET_CONTINUOUS_TX 53 40231d98677SRui Paulo #define R92S_CMD_SWITCH_BANDWIDTH 54 40331d98677SRui Paulo #define R92S_CMD_TX_BEACON 55 40431d98677SRui Paulo #define R92S_CMD_SET_POWER_TRACKING 56 40531d98677SRui Paulo #define R92S_CMD_AMSDU_TO_AMPDU 57 40631d98677SRui Paulo #define R92S_CMD_SET_MAC_ADDRESS 58 40731d98677SRui Paulo #define R92S_CMD_GET_H2C_LBK 59 40831d98677SRui Paulo #define R92S_CMD_SET_PBREQ_IE 60 40931d98677SRui Paulo #define R92S_CMD_SET_ASSOCREQ_IE 61 41031d98677SRui Paulo #define R92S_CMD_SET_PBRESP_IE 62 41131d98677SRui Paulo #define R92S_CMD_SET_ASSOCRESP_IE 63 41231d98677SRui Paulo #define R92S_CMD_GET_CURDATARATE 64 41331d98677SRui Paulo #define R92S_CMD_GET_TXRETRY_CNT 65 41431d98677SRui Paulo #define R92S_CMD_GET_RXRETRY_CNT 66 41531d98677SRui Paulo #define R92S_CMD_GET_BCNOK_CNT 67 41631d98677SRui Paulo #define R92S_CMD_GET_BCNERR_CNT 68 41731d98677SRui Paulo #define R92S_CMD_GET_CURTXPWR_LEVEL 69 41831d98677SRui Paulo #define R92S_CMD_SET_DIG 70 41931d98677SRui Paulo #define R92S_CMD_SET_RA 71 42031d98677SRui Paulo #define R92S_CMD_SET_PT 72 42131d98677SRui Paulo #define R92S_CMD_READ_TSSI 73 42231d98677SRui Paulo 42331d98677SRui Paulo /* FW events notifications codes. */ 42431d98677SRui Paulo #define R92S_EVT_READ_MACREG 0 42531d98677SRui Paulo #define R92S_EVT_READ_BBREG 1 42631d98677SRui Paulo #define R92S_EVT_READ_RFREG 2 42731d98677SRui Paulo #define R92S_EVT_READ_EEPROM 3 42831d98677SRui Paulo #define R92S_EVT_READ_EFUSE 4 42931d98677SRui Paulo #define R92S_EVT_READ_CAM 5 43031d98677SRui Paulo #define R92S_EVT_GET_BASICRATE 6 43131d98677SRui Paulo #define R92S_EVT_GET_DATARATE 7 43231d98677SRui Paulo #define R92S_EVT_SURVEY 8 43331d98677SRui Paulo #define R92S_EVT_SURVEY_DONE 9 43431d98677SRui Paulo #define R92S_EVT_JOIN_BSS 10 43531d98677SRui Paulo #define R92S_EVT_ADD_STA 11 43631d98677SRui Paulo #define R92S_EVT_DEL_STA 12 43731d98677SRui Paulo #define R92S_EVT_ATIM_DONE 13 43831d98677SRui Paulo #define R92S_EVT_TX_REPORT 14 43931d98677SRui Paulo #define R92S_EVT_CCX_REPORT 15 44031d98677SRui Paulo #define R92S_EVT_DTM_REPORT 16 44131d98677SRui Paulo #define R92S_EVT_TXRATE_STATS 17 44231d98677SRui Paulo #define R92S_EVT_C2H_LBK 18 44331d98677SRui Paulo #define R92S_EVT_FWDBG 19 44431d98677SRui Paulo #define R92S_EVT_C2H_FEEDBACK 20 44531d98677SRui Paulo #define R92S_EVT_ADDBA 21 44631d98677SRui Paulo #define R92S_EVT_C2H_BCN 22 44731d98677SRui Paulo #define R92S_EVT_PWR_STATE 23 44831d98677SRui Paulo #define R92S_EVT_WPS_PBC 24 44931d98677SRui Paulo #define R92S_EVT_ADDBA_REQ_REPORT 25 45031d98677SRui Paulo 45131d98677SRui Paulo /* Structure for R92S_CMD_SITE_SURVEY. */ 45231d98677SRui Paulo struct r92s_fw_cmd_sitesurvey { 45331d98677SRui Paulo uint32_t active; 45431d98677SRui Paulo uint32_t limit; 45531d98677SRui Paulo uint32_t ssidlen; 45631d98677SRui Paulo uint8_t ssid[32 + 1]; 45731d98677SRui Paulo } __packed; 45831d98677SRui Paulo 45931d98677SRui Paulo /* Structure for R92S_CMD_SET_AUTH. */ 46031d98677SRui Paulo struct r92s_fw_cmd_auth { 46131d98677SRui Paulo uint8_t mode; 46231d98677SRui Paulo #define R92S_AUTHMODE_OPEN 0 46331d98677SRui Paulo #define R92S_AUTHMODE_SHARED 1 46431d98677SRui Paulo #define R92S_AUTHMODE_WPA 2 46531d98677SRui Paulo 46631d98677SRui Paulo uint8_t dot1x; 46731d98677SRui Paulo } __packed; 46831d98677SRui Paulo 46931d98677SRui Paulo /* Structure for R92S_CMD_SET_KEY. */ 47031d98677SRui Paulo struct r92s_fw_cmd_set_key { 47131d98677SRui Paulo uint8_t algo; 47231d98677SRui Paulo #define R92S_KEY_ALGO_NONE 0 47331d98677SRui Paulo #define R92S_KEY_ALGO_WEP40 1 47431d98677SRui Paulo #define R92S_KEY_ALGO_TKIP 2 47531d98677SRui Paulo #define R92S_KEY_ALGO_TKIP_MMIC 3 47631d98677SRui Paulo #define R92S_KEY_ALGO_AES 4 47731d98677SRui Paulo #define R92S_KEY_ALGO_WEP104 5 47831847d94SAndriy Voskoboinyk #define R92S_KEY_ALGO_INVALID 0xff /* for rsu_crypto_mode() only */ 47931d98677SRui Paulo 48031847d94SAndriy Voskoboinyk uint8_t cam_id; 48131d98677SRui Paulo uint8_t grpkey; 48231847d94SAndriy Voskoboinyk uint8_t key[IEEE80211_KEYBUF_SIZE]; 48331847d94SAndriy Voskoboinyk } __packed; 48431847d94SAndriy Voskoboinyk 48531847d94SAndriy Voskoboinyk /* Structure for R92S_CMD_SET_STA_KEY. */ 48631847d94SAndriy Voskoboinyk struct r92s_fw_cmd_set_key_mac { 48731847d94SAndriy Voskoboinyk uint8_t macaddr[IEEE80211_ADDR_LEN]; 48831847d94SAndriy Voskoboinyk uint8_t algo; 48931847d94SAndriy Voskoboinyk uint8_t key[IEEE80211_KEYBUF_SIZE]; 49031d98677SRui Paulo } __packed; 49131d98677SRui Paulo 49231d98677SRui Paulo /* Structures for R92S_EVENT_SURVEY/R92S_CMD_JOIN_BSS. */ 49331d98677SRui Paulo /* NDIS_802_11_SSID. */ 49431d98677SRui Paulo struct ndis_802_11_ssid { 49531d98677SRui Paulo uint32_t ssidlen; 49631d98677SRui Paulo uint8_t ssid[32]; 49731d98677SRui Paulo } __packed; 49831d98677SRui Paulo 49931d98677SRui Paulo /* NDIS_802_11_CONFIGURATION_FH. */ 50031d98677SRui Paulo struct ndis_802_11_configuration_fh { 50131d98677SRui Paulo uint32_t len; 50231d98677SRui Paulo uint32_t hoppattern; 50331d98677SRui Paulo uint32_t hopset; 50431d98677SRui Paulo uint32_t dwelltime; 50531d98677SRui Paulo } __packed; 50631d98677SRui Paulo 50731d98677SRui Paulo /* NDIS_802_11_CONFIGURATION. */ 50831d98677SRui Paulo struct ndis_802_11_configuration { 50931d98677SRui Paulo uint32_t len; 51031d98677SRui Paulo uint32_t bintval; 51131d98677SRui Paulo uint32_t atim; 51231d98677SRui Paulo uint32_t dsconfig; 51331d98677SRui Paulo struct ndis_802_11_configuration_fh fhconfig; 51431d98677SRui Paulo } __packed; 51531d98677SRui Paulo 51631d98677SRui Paulo /* NDIS_WLAN_BSSID_EX. */ 51731d98677SRui Paulo struct ndis_wlan_bssid_ex { 51831d98677SRui Paulo uint32_t len; 51931d98677SRui Paulo uint8_t macaddr[IEEE80211_ADDR_LEN]; 52031d98677SRui Paulo uint8_t reserved[2]; 52131d98677SRui Paulo struct ndis_802_11_ssid ssid; 52231d98677SRui Paulo uint32_t privacy; 52331d98677SRui Paulo int32_t rssi; 52431d98677SRui Paulo uint32_t networktype; 52531d98677SRui Paulo #define NDIS802_11FH 0 52631d98677SRui Paulo #define NDIS802_11DS 1 52731d98677SRui Paulo #define NDIS802_11OFDM5 2 52831d98677SRui Paulo #define NDIS802_11OFDM24 3 52931d98677SRui Paulo #define NDIS802_11AUTOMODE 4 53031d98677SRui Paulo 53131d98677SRui Paulo struct ndis_802_11_configuration config; 53231d98677SRui Paulo uint32_t inframode; 53331d98677SRui Paulo #define NDIS802_11IBSS 0 53431d98677SRui Paulo #define NDIS802_11INFRASTRUCTURE 1 53531d98677SRui Paulo #define NDIS802_11AUTOUNKNOWN 2 53631d98677SRui Paulo #define NDIS802_11MONITOR 3 53731d98677SRui Paulo #define NDIS802_11APMODE 4 53831d98677SRui Paulo 53931d98677SRui Paulo uint8_t supprates[16]; 54031d98677SRui Paulo uint32_t ieslen; 54131d98677SRui Paulo /* Followed by ``ieslen'' bytes. */ 54231d98677SRui Paulo } __packed; 54331d98677SRui Paulo 54431d98677SRui Paulo /* NDIS_802_11_FIXED_IEs. */ 54531d98677SRui Paulo struct ndis_802_11_fixed_ies { 54631d98677SRui Paulo uint8_t tstamp[8]; 54731d98677SRui Paulo uint16_t bintval; 54831d98677SRui Paulo uint16_t capabilities; 54931d98677SRui Paulo } __packed; 55031d98677SRui Paulo 55131d98677SRui Paulo /* Structure for R92S_CMD_SET_PWR_MODE. */ 55231d98677SRui Paulo struct r92s_set_pwr_mode { 55331d98677SRui Paulo uint8_t mode; 55431d98677SRui Paulo #define R92S_PS_MODE_ACTIVE 0 55531d98677SRui Paulo #define R92S_PS_MODE_MIN 1 55631d98677SRui Paulo #define R92S_PS_MODE_MAX 2 55731d98677SRui Paulo #define R92S_PS_MODE_DTIM 3 55831d98677SRui Paulo #define R92S_PS_MODE_VOIP 4 55931d98677SRui Paulo #define R92S_PS_MODE_UAPSD_WMM 5 56031d98677SRui Paulo #define R92S_PS_MODE_UAPSD 6 56131d98677SRui Paulo #define R92S_PS_MODE_IBSS 7 56231d98677SRui Paulo #define R92S_PS_MODE_WWLAN 8 56331d98677SRui Paulo #define R92S_PS_MODE_RADIOOFF 9 56431d98677SRui Paulo #define R92S_PS_MODE_DISABLE 10 56531d98677SRui Paulo 56631d98677SRui Paulo uint8_t low_traffic_en; 56731d98677SRui Paulo uint8_t lpnav_en; 56831d98677SRui Paulo uint8_t rf_low_snr_en; 56931d98677SRui Paulo uint8_t dps_en; 57031d98677SRui Paulo uint8_t bcn_rx_en; 57131d98677SRui Paulo uint8_t bcn_pass_cnt; 57231d98677SRui Paulo uint8_t bcn_to; 57331d98677SRui Paulo uint16_t bcn_itv; 57431d98677SRui Paulo uint8_t app_itv; 57531d98677SRui Paulo uint8_t awake_bcn_itv; 57631d98677SRui Paulo uint8_t smart_ps; 57731d98677SRui Paulo uint8_t bcn_pass_time; 57831d98677SRui Paulo } __packed; 57931d98677SRui Paulo 580f06ccf88SAndriy Voskoboinyk /* Structure for R92S_CMD_SET_CHANNEL. */ 581f06ccf88SAndriy Voskoboinyk struct r92s_set_channel { 582f06ccf88SAndriy Voskoboinyk uint32_t channel; 583f06ccf88SAndriy Voskoboinyk } __packed; 584f06ccf88SAndriy Voskoboinyk 58531d98677SRui Paulo /* Structure for event R92S_EVENT_JOIN_BSS. */ 58631d98677SRui Paulo struct r92s_event_join_bss { 58731d98677SRui Paulo uint32_t next; 58831d98677SRui Paulo uint32_t prev; 58931d98677SRui Paulo uint32_t networktype; 59031d98677SRui Paulo uint32_t fixed; 59131d98677SRui Paulo uint32_t lastscanned; 59231d98677SRui Paulo uint32_t associd; 59331d98677SRui Paulo uint32_t join_res; 59431d98677SRui Paulo struct ndis_wlan_bssid_ex bss; 59531d98677SRui Paulo } __packed; 59631d98677SRui Paulo 59731847d94SAndriy Voskoboinyk #define R92S_MACID_BSS 5 /* XXX hardcoded somewhere */ 59831d98677SRui Paulo 59931d98677SRui Paulo /* Rx MAC descriptor. */ 60031d98677SRui Paulo struct r92s_rx_stat { 60131d98677SRui Paulo uint32_t rxdw0; 60231d98677SRui Paulo #define R92S_RXDW0_PKTLEN_M 0x00003fff 60331d98677SRui Paulo #define R92S_RXDW0_PKTLEN_S 0 60431d98677SRui Paulo #define R92S_RXDW0_CRCERR 0x00004000 60531847d94SAndriy Voskoboinyk #define R92S_RXDW0_ICVERR 0x00008000 60631d98677SRui Paulo #define R92S_RXDW0_INFOSZ_M 0x000f0000 60731d98677SRui Paulo #define R92S_RXDW0_INFOSZ_S 16 60831847d94SAndriy Voskoboinyk #define R92S_RXDW0_CIPHER_M 0x00700000 60931847d94SAndriy Voskoboinyk #define R92S_RXDW0_CIPHER_S 20 61031d98677SRui Paulo #define R92S_RXDW0_QOS 0x00800000 61131d98677SRui Paulo #define R92S_RXDW0_SHIFT_M 0x03000000 61231d98677SRui Paulo #define R92S_RXDW0_SHIFT_S 24 613c057023bSAndriy Voskoboinyk #define R92S_RXDW0_PHYST 0x04000000 61431d98677SRui Paulo #define R92S_RXDW0_DECRYPTED 0x08000000 61531d98677SRui Paulo 61631d98677SRui Paulo uint32_t rxdw1; 61731d98677SRui Paulo #define R92S_RXDW1_MOREFRAG 0x08000000 61831d98677SRui Paulo 61931d98677SRui Paulo uint32_t rxdw2; 62031d98677SRui Paulo #define R92S_RXDW2_FRAG_M 0x0000f000 62131d98677SRui Paulo #define R92S_RXDW2_FRAG_S 12 62231d98677SRui Paulo #define R92S_RXDW2_PKTCNT_M 0x00ff0000 62331d98677SRui Paulo #define R92S_RXDW2_PKTCNT_S 16 62431d98677SRui Paulo 62531d98677SRui Paulo uint32_t rxdw3; 62631d98677SRui Paulo #define R92S_RXDW3_RATE_M 0x0000003f 62731d98677SRui Paulo #define R92S_RXDW3_RATE_S 0 62831d98677SRui Paulo #define R92S_RXDW3_TCPCHKRPT 0x00000800 62931d98677SRui Paulo #define R92S_RXDW3_IPCHKRPT 0x00001000 63031d98677SRui Paulo #define R92S_RXDW3_TCPCHKVALID 0x00002000 63131d98677SRui Paulo #define R92S_RXDW3_HTC 0x00004000 63231d98677SRui Paulo 63331d98677SRui Paulo uint32_t rxdw4; 63488e8709eSAndriy Voskoboinyk uint32_t tsf_low; 635400b4e53SHans Petter Selasky } __packed __aligned(4); 63631d98677SRui Paulo 63731d98677SRui Paulo /* Rx PHY descriptor. */ 63831d98677SRui Paulo struct r92s_rx_phystat { 63931d98677SRui Paulo uint32_t phydw0; 64031d98677SRui Paulo uint32_t phydw1; 64131d98677SRui Paulo uint32_t phydw2; 64231d98677SRui Paulo uint32_t phydw3; 64331d98677SRui Paulo uint32_t phydw4; 64431d98677SRui Paulo uint32_t phydw5; 64531d98677SRui Paulo uint32_t phydw6; 64631d98677SRui Paulo uint32_t phydw7; 647400b4e53SHans Petter Selasky } __packed __aligned(4); 64831d98677SRui Paulo 64931d98677SRui Paulo /* Rx PHY CCK descriptor. */ 65031d98677SRui Paulo struct r92s_rx_cck { 65131d98677SRui Paulo uint8_t adc_pwdb[4]; 65231d98677SRui Paulo uint8_t sq_rpt; 65331d98677SRui Paulo uint8_t agc_rpt; 65431d98677SRui Paulo } __packed; 65531d98677SRui Paulo 65631d98677SRui Paulo /* Tx MAC descriptor. */ 65731d98677SRui Paulo struct r92s_tx_desc { 65831d98677SRui Paulo uint32_t txdw0; 65931d98677SRui Paulo #define R92S_TXDW0_PKTLEN_M 0x0000ffff 66031d98677SRui Paulo #define R92S_TXDW0_PKTLEN_S 0 66131d98677SRui Paulo #define R92S_TXDW0_OFFSET_M 0x00ff0000 66231d98677SRui Paulo #define R92S_TXDW0_OFFSET_S 16 66331d98677SRui Paulo #define R92S_TXDW0_TYPE_M 0x03000000 66431d98677SRui Paulo #define R92S_TXDW0_TYPE_S 24 66531d98677SRui Paulo #define R92S_TXDW0_LSG 0x04000000 66631d98677SRui Paulo #define R92S_TXDW0_FSG 0x08000000 66731d98677SRui Paulo #define R92S_TXDW0_LINIP 0x10000000 66831d98677SRui Paulo #define R92S_TXDW0_OWN 0x80000000 66931d98677SRui Paulo 67031d98677SRui Paulo uint32_t txdw1; 67131d98677SRui Paulo #define R92S_TXDW1_MACID_M 0x0000001f 67231d98677SRui Paulo #define R92S_TXDW1_MACID_S 0 67331d98677SRui Paulo #define R92S_TXDW1_MOREDATA 0x00000020 67431d98677SRui Paulo #define R92S_TXDW1_MOREFRAG 0x00000040 67531d98677SRui Paulo #define R92S_TXDW1_QSEL_M 0x00001f00 67631d98677SRui Paulo #define R92S_TXDW1_QSEL_S 8 67731d98677SRui Paulo #define R92S_TXDW1_QSEL_BE 0x03 678babfcab6SAndriy Voskoboinyk #define R92S_TXDW1_QSEL_H2C 0x13 67931d98677SRui Paulo #define R92S_TXDW1_NONQOS 0x00010000 68031d98677SRui Paulo #define R92S_TXDW1_KEYIDX_M 0x00060000 68131d98677SRui Paulo #define R92S_TXDW1_KEYIDX_S 17 68231d98677SRui Paulo #define R92S_TXDW1_CIPHER_M 0x00c00000 68331d98677SRui Paulo #define R92S_TXDW1_CIPHER_S 22 68431847d94SAndriy Voskoboinyk #define R92S_TXDW1_CIPHER_NONE 0 68531d98677SRui Paulo #define R92S_TXDW1_CIPHER_WEP 1 68631d98677SRui Paulo #define R92S_TXDW1_CIPHER_TKIP 2 68731d98677SRui Paulo #define R92S_TXDW1_CIPHER_AES 3 68831d98677SRui Paulo #define R92S_TXDW1_HWPC 0x80000000 68931d98677SRui Paulo 69031d98677SRui Paulo uint32_t txdw2; 69131d98677SRui Paulo #define R92S_TXDW2_BMCAST 0x00000080 69231d98677SRui Paulo #define R92S_TXDW2_AGGEN 0x20000000 69331d98677SRui Paulo #define R92S_TXDW2_BK 0x40000000 69431d98677SRui Paulo 69531d98677SRui Paulo uint32_t txdw3; 69631d98677SRui Paulo #define R92S_TXDW3_SEQ_M 0x0fff0000 69731d98677SRui Paulo #define R92S_TXDW3_SEQ_S 16 69831d98677SRui Paulo #define R92S_TXDW3_FRAG_M 0xf0000000 69931d98677SRui Paulo #define R92S_TXDW3_FRAG_S 28 70031d98677SRui Paulo 70131d98677SRui Paulo uint32_t txdw4; 70231d98677SRui Paulo #define R92S_TXDW4_TXBW 0x00040000 703*701957cbSAndriy Voskoboinyk #define R92S_TXDW4_DRVRATE 0x80000000 70431d98677SRui Paulo 70531d98677SRui Paulo uint32_t txdw5; 706*701957cbSAndriy Voskoboinyk #define R92S_TXDW5_DATARATE_M 0x00007e00 707*701957cbSAndriy Voskoboinyk #define R92S_TXDW5_DATARATE_S 9 70831d98677SRui Paulo #define R92S_TXDW5_DISFB 0x00008000 709*701957cbSAndriy Voskoboinyk #define R92S_TXDW5_DATARATE_FB_LMT_M 0x001f0000 710*701957cbSAndriy Voskoboinyk #define R92S_TXDW5_DATARATE_FB_LMT_S 16 71131d98677SRui Paulo 71231d98677SRui Paulo uint16_t ipchksum; 71331d98677SRui Paulo uint16_t tcpchksum; 71431d98677SRui Paulo 71531d98677SRui Paulo uint16_t txbufsize; 71631d98677SRui Paulo uint16_t reserved1; 717400b4e53SHans Petter Selasky } __packed __aligned(4); 71831d98677SRui Paulo 719237c4b43SAdrian Chadd struct r92s_add_ba_event { 720237c4b43SAdrian Chadd uint8_t mac_addr[IEEE80211_ADDR_LEN]; 721237c4b43SAdrian Chadd uint16_t ssn; 722237c4b43SAdrian Chadd uint8_t tid; 723237c4b43SAdrian Chadd }; 72431d98677SRui Paulo 7256acf853dSAdrian Chadd struct r92s_add_ba_req { 7266acf853dSAdrian Chadd uint32_t tid; 7276acf853dSAdrian Chadd }; 7286acf853dSAdrian Chadd 72931d98677SRui Paulo /* 73031d98677SRui Paulo * Driver definitions. 73131d98677SRui Paulo */ 7327a4575d0SAndriy Voskoboinyk #define RSU_RX_LIST_COUNT 1 73331d98677SRui Paulo #define RSU_TX_LIST_COUNT 32 73431d98677SRui Paulo 7357a4575d0SAndriy Voskoboinyk #define RSU_RXBUFSZ (30 * 1024) 73631d98677SRui Paulo #define RSU_TXBUFSZ \ 73731d98677SRui Paulo ((sizeof(struct r92s_tx_desc) + IEEE80211_MAX_LEN + 3) & ~3) 73831d98677SRui Paulo 73931d98677SRui Paulo #define RSU_TX_TIMEOUT 5000 /* ms */ 74031d98677SRui Paulo #define RSU_CMD_TIMEOUT 2000 /* ms */ 74131d98677SRui Paulo 74231d98677SRui Paulo /* Queue ids (used by soft only). */ 74331d98677SRui Paulo #define RSU_QID_BCN 0 74431d98677SRui Paulo #define RSU_QID_MGT 1 74531d98677SRui Paulo #define RSU_QID_BMC 2 74631d98677SRui Paulo #define RSU_QID_VO 3 74731d98677SRui Paulo #define RSU_QID_VI 4 74831d98677SRui Paulo #define RSU_QID_BE 5 74931d98677SRui Paulo #define RSU_QID_BK 6 75031d98677SRui Paulo #define RSU_QID_RXOFF 7 75131d98677SRui Paulo #define RSU_QID_H2C 8 75231d98677SRui Paulo #define RSU_QID_C2H 9 75331d98677SRui Paulo 75431d98677SRui Paulo /* Map AC to queue id. */ 75531d98677SRui Paulo static const uint8_t rsu_ac2qid[WME_NUM_AC] = { 75631d98677SRui Paulo RSU_QID_BE, 75731d98677SRui Paulo RSU_QID_BK, 75831d98677SRui Paulo RSU_QID_VI, 75931d98677SRui Paulo RSU_QID_VO 76031d98677SRui Paulo }; 76131d98677SRui Paulo 76231d98677SRui Paulo /* Pipe index to endpoint address mapping. */ 76331d98677SRui Paulo static const uint8_t r92s_epaddr[] = 76431d98677SRui Paulo { 0x83, 0x04, 0x06, 0x0d, 76531d98677SRui Paulo 0x05, 0x07, 76631d98677SRui Paulo 0x89, 0x0a, 0x0b, 0x0c }; 76731d98677SRui Paulo 76831d98677SRui Paulo /* Queue id to pipe index mapping for 4 endpoints configurations. */ 76931d98677SRui Paulo static const uint8_t rsu_qid2idx_4ep[] = 77031d98677SRui Paulo { 3, 3, 3, 1, 1, 2, 2, 0, 3, 0 }; 77131d98677SRui Paulo 77231d98677SRui Paulo /* Queue id to pipe index mapping for 6 endpoints configurations. */ 77331d98677SRui Paulo static const uint8_t rsu_qid2idx_6ep[] = 77431d98677SRui Paulo { 3, 3, 3, 1, 4, 2, 5, 0, 3, 0 }; 77531d98677SRui Paulo 77631d98677SRui Paulo /* Queue id to pipe index mapping for 11 endpoints configurations. */ 77731d98677SRui Paulo static const uint8_t rsu_qid2idx_11ep[] = 77831d98677SRui Paulo { 7, 9, 8, 1, 4, 2, 5, 0, 3, 6 }; 77931d98677SRui Paulo 78031d98677SRui Paulo struct rsu_rx_radiotap_header { 78131d98677SRui Paulo struct ieee80211_radiotap_header wr_ihdr; 78288e8709eSAndriy Voskoboinyk uint64_t wr_tsft; 78331d98677SRui Paulo uint8_t wr_flags; 78431d98677SRui Paulo uint8_t wr_rate; 78531d98677SRui Paulo uint16_t wr_chan_freq; 78631d98677SRui Paulo uint16_t wr_chan_flags; 78731d98677SRui Paulo uint8_t wr_dbm_antsignal; 78831d98677SRui Paulo } __packed __aligned(8); 78931d98677SRui Paulo 79031d98677SRui Paulo #define RSU_RX_RADIOTAP_PRESENT \ 79188e8709eSAndriy Voskoboinyk (1 << IEEE80211_RADIOTAP_TSFT | \ 79288e8709eSAndriy Voskoboinyk 1 << IEEE80211_RADIOTAP_FLAGS | \ 79331d98677SRui Paulo 1 << IEEE80211_RADIOTAP_RATE | \ 79431d98677SRui Paulo 1 << IEEE80211_RADIOTAP_CHANNEL | \ 79531d98677SRui Paulo 1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) 79631d98677SRui Paulo 79731d98677SRui Paulo struct rsu_tx_radiotap_header { 79831d98677SRui Paulo struct ieee80211_radiotap_header wt_ihdr; 79931d98677SRui Paulo uint8_t wt_flags; 80031d98677SRui Paulo uint16_t wt_chan_freq; 80131d98677SRui Paulo uint16_t wt_chan_flags; 80231d98677SRui Paulo } __packed __aligned(8); 80331d98677SRui Paulo 80431d98677SRui Paulo #define RSU_TX_RADIOTAP_PRESENT \ 80531d98677SRui Paulo (1 << IEEE80211_RADIOTAP_FLAGS | \ 80631d98677SRui Paulo 1 << IEEE80211_RADIOTAP_CHANNEL) 80731d98677SRui Paulo 80831d98677SRui Paulo struct rsu_softc; 80931d98677SRui Paulo 81031d98677SRui Paulo enum { 81131d98677SRui Paulo RSU_BULK_RX, 812910593b5SHans Petter Selasky RSU_BULK_TX_BE_BK, /* = WME_AC_BE/BK */ 813910593b5SHans Petter Selasky RSU_BULK_TX_VI_VO, /* = WME_AC_VI/VO */ 814bc6a9865SAdrian Chadd RSU_BULK_TX_H2C, /* H2C */ 815910593b5SHans Petter Selasky RSU_N_TRANSFER, 81631d98677SRui Paulo }; 81731d98677SRui Paulo 81831d98677SRui Paulo struct rsu_data { 81931d98677SRui Paulo struct rsu_softc *sc; 82031d98677SRui Paulo uint8_t *buf; 82131d98677SRui Paulo uint16_t buflen; 82231d98677SRui Paulo struct mbuf *m; 82331d98677SRui Paulo struct ieee80211_node *ni; 82431d98677SRui Paulo STAILQ_ENTRY(rsu_data) next; 82531d98677SRui Paulo }; 82631d98677SRui Paulo 82731d98677SRui Paulo struct rsu_vap { 82831d98677SRui Paulo struct ieee80211vap vap; 82931d98677SRui Paulo 83031d98677SRui Paulo int (*newstate)(struct ieee80211vap *, 83131d98677SRui Paulo enum ieee80211_state, int); 83231d98677SRui Paulo }; 83331d98677SRui Paulo #define RSU_VAP(vap) ((struct rsu_vap *)(vap)) 83431d98677SRui Paulo 83531d98677SRui Paulo #define RSU_LOCK(sc) mtx_lock(&(sc)->sc_mtx) 83631d98677SRui Paulo #define RSU_UNLOCK(sc) mtx_unlock(&(sc)->sc_mtx) 83731d98677SRui Paulo #define RSU_ASSERT_LOCKED(sc) mtx_assert(&(sc)->sc_mtx, MA_OWNED) 83831d98677SRui Paulo 83931847d94SAndriy Voskoboinyk #define RSU_DELKEY_BMAP_LOCK_INIT(_sc) \ 84031847d94SAndriy Voskoboinyk mtx_init(&(_sc)->free_keys_bmap_mtx, "bmap lock", NULL, MTX_DEF) 84131847d94SAndriy Voskoboinyk #define RSU_DELKEY_BMAP_LOCK(_sc) mtx_lock(&(_sc)->free_keys_bmap_mtx) 84231847d94SAndriy Voskoboinyk #define RSU_DELKEY_BMAP_UNLOCK(_sc) mtx_unlock(&(_sc)->free_keys_bmap_mtx) 84331847d94SAndriy Voskoboinyk #define RSU_DELKEY_BMAP_LOCK_DESTROY(_sc) \ 84431847d94SAndriy Voskoboinyk mtx_destroy(&(_sc)->free_keys_bmap_mtx) 84531847d94SAndriy Voskoboinyk 84631d98677SRui Paulo struct rsu_softc { 8477a79cebfSGleb Smirnoff struct ieee80211com sc_ic; 8487a79cebfSGleb Smirnoff struct mbufq sc_snd; 84931d98677SRui Paulo device_t sc_dev; 85031d98677SRui Paulo struct usb_device *sc_udev; 851bcb07181SAndriy Voskoboinyk 85231d98677SRui Paulo struct timeout_task calib_task; 85377435f18SAdrian Chadd struct task tx_task; 85431d98677SRui Paulo struct mtx sc_mtx; 85547b0d9ddSAdrian Chadd int sc_ht; 85647b0d9ddSAdrian Chadd int sc_nendpoints; 85744369387SAdrian Chadd int sc_curpwrstate; 858a3767659SAdrian Chadd int sc_currssi; 85931d98677SRui Paulo 8607a79cebfSGleb Smirnoff u_int sc_running:1, 861f06ccf88SAndriy Voskoboinyk sc_vap_is_running:1, 862ef06a176SAndriy Voskoboinyk sc_rx_checksum_enable:1, 8637a79cebfSGleb Smirnoff sc_calibrating:1, 8645dbbb84eSAndriy Voskoboinyk sc_active_scan:1, 8655dbbb84eSAndriy Voskoboinyk sc_extra_scan:1; 86631d98677SRui Paulo u_int cut; 86785dafc69SAdrian Chadd uint8_t sc_rftype; 86885dafc69SAdrian Chadd int8_t sc_nrxstream; 86985dafc69SAdrian Chadd int8_t sc_ntxstream; 87031d98677SRui Paulo struct rsu_data sc_rx[RSU_RX_LIST_COUNT]; 87131d98677SRui Paulo struct rsu_data sc_tx[RSU_TX_LIST_COUNT]; 87231d98677SRui Paulo uint8_t cmd_seq; 87331d98677SRui Paulo uint8_t rom[128]; 87431d98677SRui Paulo struct usb_xfer *sc_xfer[RSU_N_TRANSFER]; 87531d98677SRui Paulo 87631d98677SRui Paulo STAILQ_HEAD(, rsu_data) sc_rx_active; 87731d98677SRui Paulo STAILQ_HEAD(, rsu_data) sc_rx_inactive; 878910593b5SHans Petter Selasky STAILQ_HEAD(, rsu_data) sc_tx_active[RSU_N_TRANSFER]; 87931d98677SRui Paulo STAILQ_HEAD(, rsu_data) sc_tx_inactive; 880910593b5SHans Petter Selasky STAILQ_HEAD(, rsu_data) sc_tx_pending[RSU_N_TRANSFER]; 88131d98677SRui Paulo 88231847d94SAndriy Voskoboinyk struct task del_key_task; 88331847d94SAndriy Voskoboinyk uint8_t keys_bmap[R92S_CAM_ENTRY_BYTES]; 88431847d94SAndriy Voskoboinyk const struct ieee80211_key *group_keys[IEEE80211_WEP_NKID]; 88531847d94SAndriy Voskoboinyk 88631847d94SAndriy Voskoboinyk struct mtx free_keys_bmap_mtx; 88731847d94SAndriy Voskoboinyk uint8_t free_keys_bmap[R92S_CAM_ENTRY_BYTES]; 88831847d94SAndriy Voskoboinyk 88931d98677SRui Paulo union { 89031d98677SRui Paulo struct rsu_rx_radiotap_header th; 89131d98677SRui Paulo uint8_t pad[64]; 89231d98677SRui Paulo } sc_rxtapu; 89331d98677SRui Paulo #define sc_rxtap sc_rxtapu.th 89431d98677SRui Paulo 89531d98677SRui Paulo union { 89631d98677SRui Paulo struct rsu_tx_radiotap_header th; 89731d98677SRui Paulo uint8_t pad[64]; 89831d98677SRui Paulo } sc_txtapu; 89931d98677SRui Paulo #define sc_txtap sc_txtapu.th 90031d98677SRui Paulo }; 901