xref: /freebsd/sys/dev/usb/wlan/if_rsureg.h (revision 400b4e53bd0fe4ee7fe2f877d6dfb0b71a972f18)
131d98677SRui Paulo /*-
231d98677SRui Paulo  * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr>
331d98677SRui Paulo  *
431d98677SRui Paulo  * Permission to use, copy, modify, and distribute this software for any
531d98677SRui Paulo  * purpose with or without fee is hereby granted, provided that the above
631d98677SRui Paulo  * copyright notice and this permission notice appear in all copies.
731d98677SRui Paulo  *
831d98677SRui Paulo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
931d98677SRui Paulo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1031d98677SRui Paulo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1131d98677SRui Paulo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1231d98677SRui Paulo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1331d98677SRui Paulo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1431d98677SRui Paulo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1531d98677SRui Paulo  *
1631d98677SRui Paulo  * $OpenBSD: if_rsureg.h,v 1.3 2013/04/15 09:23:01 mglocker Exp $
1731d98677SRui Paulo  * $FreeBSD$
1831d98677SRui Paulo  */
1931d98677SRui Paulo 
2031d98677SRui Paulo /* USB Requests. */
2131d98677SRui Paulo #define R92S_REQ_REGS	0x05
2231d98677SRui Paulo 
2331d98677SRui Paulo /*
2431d98677SRui Paulo  * MAC registers.
2531d98677SRui Paulo  */
2631d98677SRui Paulo #define R92S_SYSCFG		0x0000
2731d98677SRui Paulo #define R92S_SYS_ISO_CTRL	(R92S_SYSCFG + 0x000)
2831d98677SRui Paulo #define R92S_SYS_FUNC_EN	(R92S_SYSCFG + 0x002)
2931d98677SRui Paulo #define R92S_PMC_FSM		(R92S_SYSCFG + 0x004)
3031d98677SRui Paulo #define R92S_SYS_CLKR		(R92S_SYSCFG + 0x008)
3131d98677SRui Paulo #define R92S_EE_9346CR		(R92S_SYSCFG + 0x00a)
3231d98677SRui Paulo #define R92S_AFE_MISC		(R92S_SYSCFG + 0x010)
3331d98677SRui Paulo #define R92S_SPS0_CTRL		(R92S_SYSCFG + 0x011)
3431d98677SRui Paulo #define R92S_SPS1_CTRL		(R92S_SYSCFG + 0x018)
3531d98677SRui Paulo #define R92S_RF_CTRL		(R92S_SYSCFG + 0x01f)
3631d98677SRui Paulo #define R92S_LDOA15_CTRL	(R92S_SYSCFG + 0x020)
3731d98677SRui Paulo #define R92S_LDOV12D_CTRL	(R92S_SYSCFG + 0x021)
3831d98677SRui Paulo #define R92S_AFE_XTAL_CTRL	(R92S_SYSCFG + 0x026)
3931d98677SRui Paulo #define R92S_AFE_PLL_CTRL	(R92S_SYSCFG + 0x028)
4031d98677SRui Paulo #define R92S_EFUSE_CTRL		(R92S_SYSCFG + 0x030)
4131d98677SRui Paulo #define R92S_EFUSE_TEST		(R92S_SYSCFG + 0x034)
4231d98677SRui Paulo #define R92S_EFUSE_CLK_CTRL	(R92S_SYSCFG + 0x2f8)
4331d98677SRui Paulo 
4431d98677SRui Paulo #define R92S_CMDCTRL		0x0040
4531d98677SRui Paulo #define R92S_CR			(R92S_CMDCTRL + 0x000)
4631d98677SRui Paulo #define R92S_TCR		(R92S_CMDCTRL + 0x004)
4731d98677SRui Paulo #define R92S_RCR		(R92S_CMDCTRL + 0x008)
4831d98677SRui Paulo 
4931d98677SRui Paulo #define R92S_MACIDSETTING	0x0050
5031d98677SRui Paulo #define R92S_MACID		(R92S_MACIDSETTING + 0x000)
5131d98677SRui Paulo 
5231d98677SRui Paulo #define R92S_GP			0x01e0
5331d98677SRui Paulo #define R92S_GPIO_CTRL		(R92S_GP + 0x00c)
5431d98677SRui Paulo #define R92S_GPIO_IO_SEL	(R92S_GP + 0x00e)
5531d98677SRui Paulo #define R92S_MAC_PINMUX_CTRL	(R92S_GP + 0x011)
5631d98677SRui Paulo 
5731d98677SRui Paulo #define R92S_IOCMD_CTRL		0x0370
5831d98677SRui Paulo #define R92S_IOCMD_DATA		0x0374
5931d98677SRui Paulo 
6031d98677SRui Paulo #define R92S_USB_HRPWM		0xfe58
6131d98677SRui Paulo 
6231d98677SRui Paulo /* Bits for R92S_SYS_FUNC_EN. */
6331d98677SRui Paulo #define R92S_FEN_CPUEN	0x0400
6431d98677SRui Paulo 
6531d98677SRui Paulo /* Bits for R92S_PMC_FSM. */
6631d98677SRui Paulo #define R92S_PMC_FSM_CUT_M	0x000f8000
6731d98677SRui Paulo #define R92S_PMC_FSM_CUT_S	15
6831d98677SRui Paulo 
6931d98677SRui Paulo /* Bits for R92S_SYS_CLKR. */
7031d98677SRui Paulo #define R92S_SYS_CLKSEL		0x0001
7131d98677SRui Paulo #define R92S_SYS_PS_CLKSEL	0x0002
7231d98677SRui Paulo #define R92S_SYS_CPU_CLKSEL	0x0004
7331d98677SRui Paulo #define R92S_MAC_CLK_EN		0x0800
7431d98677SRui Paulo #define R92S_SYS_CLK_EN		0x1000
7531d98677SRui Paulo #define R92S_SWHW_SEL		0x4000
7631d98677SRui Paulo #define R92S_FWHW_SEL		0x8000
7731d98677SRui Paulo 
7831d98677SRui Paulo /* Bits for R92S_EE_9346CR. */
7931d98677SRui Paulo #define R92S_9356SEL		0x10
8031d98677SRui Paulo #define R92S_EEPROM_EN		0x20
8131d98677SRui Paulo 
8231d98677SRui Paulo /* Bits for R92S_AFE_MISC. */
8331d98677SRui Paulo #define R92S_AFE_MISC_BGEN	0x01
8431d98677SRui Paulo #define R92S_AFE_MISC_MBEN	0x02
8531d98677SRui Paulo #define R92S_AFE_MISC_I32_EN	0x08
8631d98677SRui Paulo 
8731d98677SRui Paulo /* Bits for R92S_SPS1_CTRL. */
8831d98677SRui Paulo #define R92S_SPS1_LDEN	0x01
8931d98677SRui Paulo #define R92S_SPS1_SWEN	0x02
9031d98677SRui Paulo 
9131d98677SRui Paulo /* Bits for R92S_LDOA15_CTRL. */
9231d98677SRui Paulo #define R92S_LDA15_EN	0x01
9331d98677SRui Paulo 
9431d98677SRui Paulo /* Bits for R92S_LDOV12D_CTRL. */
9531d98677SRui Paulo #define R92S_LDV12_EN	0x01
9631d98677SRui Paulo 
9731d98677SRui Paulo /* Bits for R92C_EFUSE_CTRL. */
9831d98677SRui Paulo #define R92S_EFUSE_CTRL_DATA_M	0x000000ff
9931d98677SRui Paulo #define R92S_EFUSE_CTRL_DATA_S	0
10031d98677SRui Paulo #define R92S_EFUSE_CTRL_ADDR_M	0x0003ff00
10131d98677SRui Paulo #define R92S_EFUSE_CTRL_ADDR_S	8
10231d98677SRui Paulo #define R92S_EFUSE_CTRL_VALID	0x80000000
10331d98677SRui Paulo 
10431d98677SRui Paulo /* Bits for R92S_CR. */
10531d98677SRui Paulo #define R92S_CR_TXDMA_EN	0x10
10631d98677SRui Paulo 
10731d98677SRui Paulo /* Bits for R92S_TCR. */
10831d98677SRui Paulo #define R92S_TCR_IMEM_CODE_DONE	0x01
10931d98677SRui Paulo #define R92S_TCR_IMEM_CHK_RPT	0x02
11031d98677SRui Paulo #define R92S_TCR_EMEM_CODE_DONE	0x04
11131d98677SRui Paulo #define R92S_TCR_EMEM_CHK_RPT	0x08
11231d98677SRui Paulo #define R92S_TCR_DMEM_CODE_DONE	0x10
11331d98677SRui Paulo #define R92S_TCR_IMEM_RDY	0x20
11431d98677SRui Paulo #define R92S_TCR_FWRDY		0x80
11531d98677SRui Paulo 
11631d98677SRui Paulo /* Bits for R92S_GPIO_IO_SEL. */
11731d98677SRui Paulo #define R92S_GPIO_WPS	0x10
11831d98677SRui Paulo 
11931d98677SRui Paulo /* Bits for R92S_MAC_PINMUX_CTRL. */
12031d98677SRui Paulo #define R92S_GPIOSEL_GPIO_M		0x03
12131d98677SRui Paulo #define R92S_GPIOSEL_GPIO_S		0
12231d98677SRui Paulo #define R92S_GPIOSEL_GPIO_JTAG		0
12331d98677SRui Paulo #define R92S_GPIOSEL_GPIO_PHYDBG	1
12431d98677SRui Paulo #define R92S_GPIOSEL_GPIO_BT		2
12531d98677SRui Paulo #define R92S_GPIOSEL_GPIO_WLANDBG	3
12631d98677SRui Paulo #define R92S_GPIOMUX_EN			0x08
12731d98677SRui Paulo 
12831d98677SRui Paulo /* Bits for R92S_IOCMD_CTRL. */
12931d98677SRui Paulo #define R92S_IOCMD_CLASS_M		0xff000000
13031d98677SRui Paulo #define R92S_IOCMD_CLASS_S		24
13131d98677SRui Paulo #define R92S_IOCMD_CLASS_BB_RF		0xf0
13231d98677SRui Paulo #define R92S_IOCMD_VALUE_M		0x00ffff00
13331d98677SRui Paulo #define R92S_IOCMD_VALUE_S		8
13431d98677SRui Paulo #define R92S_IOCMD_INDEX_M		0x000000ff
13531d98677SRui Paulo #define R92S_IOCMD_INDEX_S		0
13631d98677SRui Paulo #define R92S_IOCMD_INDEX_BB_READ	0
13731d98677SRui Paulo #define R92S_IOCMD_INDEX_BB_WRITE	1
13831d98677SRui Paulo #define R92S_IOCMD_INDEX_RF_READ	2
13931d98677SRui Paulo #define R92S_IOCMD_INDEX_RF_WRITE	3
14031d98677SRui Paulo 
14131d98677SRui Paulo /* Bits for R92S_USB_HRPWM. */
14231d98677SRui Paulo #define R92S_USB_HRPWM_PS_ALL_ON	0x04
14331d98677SRui Paulo #define R92S_USB_HRPWM_PS_ST_ACTIVE	0x08
14431d98677SRui Paulo 
14531d98677SRui Paulo /*
14631d98677SRui Paulo  * Macros to access subfields in registers.
14731d98677SRui Paulo  */
14831d98677SRui Paulo /* Mask and Shift (getter). */
14931d98677SRui Paulo #define MS(val, field)							\
15031d98677SRui Paulo 	(((val) & field##_M) >> field##_S)
15131d98677SRui Paulo 
15231d98677SRui Paulo /* Shift and Mask (setter). */
15331d98677SRui Paulo #define SM(field, val)							\
15431d98677SRui Paulo 	(((val) << field##_S) & field##_M)
15531d98677SRui Paulo 
15631d98677SRui Paulo /* Rewrite. */
15731d98677SRui Paulo #define RW(var, field, val)						\
15831d98677SRui Paulo 	(((var) & ~field##_M) | SM(field, val))
15931d98677SRui Paulo 
16031d98677SRui Paulo /*
16131d98677SRui Paulo  * Firmware image header.
16231d98677SRui Paulo  */
16331d98677SRui Paulo struct r92s_fw_priv {
16431d98677SRui Paulo 	/* QWORD0 */
16531d98677SRui Paulo 	uint16_t	signature;
16631d98677SRui Paulo 	uint8_t		hci_sel;
16731d98677SRui Paulo #define R92S_HCI_SEL_PCIE	0x01
16831d98677SRui Paulo #define R92S_HCI_SEL_USB	0x02
16931d98677SRui Paulo #define R92S_HCI_SEL_SDIO	0x04
17031d98677SRui Paulo #define R92S_HCI_SEL_8172	0x10
17131d98677SRui Paulo #define R92S_HCI_SEL_AP		0x80
17231d98677SRui Paulo 
17331d98677SRui Paulo 	uint8_t		chip_version;
17431d98677SRui Paulo 	uint16_t	custid;
17531d98677SRui Paulo 	uint8_t		rf_config;
17631d98677SRui Paulo 	uint8_t		nendpoints;
17731d98677SRui Paulo 	/* QWORD1 */
17831d98677SRui Paulo 	uint32_t	regulatory;
17931d98677SRui Paulo 	uint8_t		rfintfs;
18031d98677SRui Paulo 	uint8_t		def_nettype;
18131d98677SRui Paulo 	uint8_t		turbo_mode;
18231d98677SRui Paulo 	uint8_t		lowpower_mode;
18331d98677SRui Paulo 	/* QWORD2 */
18431d98677SRui Paulo 	uint8_t		lbk_mode;
18531d98677SRui Paulo 	uint8_t		mp_mode;
18631d98677SRui Paulo 	uint8_t		vcs_type;
18731d98677SRui Paulo #define R92S_VCS_TYPE_DISABLE	0
18831d98677SRui Paulo #define R92S_VCS_TYPE_ENABLE	1
18931d98677SRui Paulo #define R92S_VCS_TYPE_AUTO	2
19031d98677SRui Paulo 
19131d98677SRui Paulo 	uint8_t		vcs_mode;
19231d98677SRui Paulo #define R92S_VCS_MODE_NONE	0
19331d98677SRui Paulo #define R92S_VCS_MODE_RTS_CTS	1
19431d98677SRui Paulo #define R92S_VCS_MODE_CTS2SELF	2
19531d98677SRui Paulo 
19631d98677SRui Paulo 	uint32_t	reserved1;
19731d98677SRui Paulo 	/* QWORD3 */
19831d98677SRui Paulo 	uint8_t		qos_en;
19931d98677SRui Paulo 	uint8_t		bw40_en;
20031d98677SRui Paulo 	uint8_t		amsdu2ampdu_en;
20131d98677SRui Paulo 	uint8_t		ampdu_en;
20231d98677SRui Paulo 	uint8_t		rc_offload;
20331d98677SRui Paulo 	uint8_t		agg_offload;
20431d98677SRui Paulo 	uint16_t	reserved2;
20531d98677SRui Paulo 	/* QWORD4 */
20631d98677SRui Paulo 	uint8_t		beacon_offload;
20731d98677SRui Paulo 	uint8_t		mlme_offload;
20831d98677SRui Paulo 	uint8_t		hwpc_offload;
20931d98677SRui Paulo 	uint8_t		tcpcsum_offload;
21031d98677SRui Paulo 	uint8_t		tcp_offload;
21131d98677SRui Paulo 	uint8_t		ps_offload;
21231d98677SRui Paulo 	uint8_t		wwlan_offload;
21331d98677SRui Paulo 	uint8_t		reserved3;
21431d98677SRui Paulo 	/* QWORD5 */
21531d98677SRui Paulo 	uint16_t	tcp_tx_len;
21631d98677SRui Paulo 	uint16_t	tcp_rx_len;
21731d98677SRui Paulo 	uint32_t	reserved4;
21831d98677SRui Paulo } __packed;
21931d98677SRui Paulo 
22031d98677SRui Paulo struct r92s_fw_hdr {
22131d98677SRui Paulo 	uint16_t	signature;
22231d98677SRui Paulo 	uint16_t	version;
22331d98677SRui Paulo 	uint32_t	dmemsz;
22431d98677SRui Paulo 	uint32_t	imemsz;
22531d98677SRui Paulo 	uint32_t	sramsz;
22631d98677SRui Paulo 	uint32_t	privsz;
22731d98677SRui Paulo 	uint16_t	efuse_addr;
22831d98677SRui Paulo 	uint16_t	h2c_resp_addr;
22931d98677SRui Paulo 	uint32_t	svnrev;
23031d98677SRui Paulo 	uint8_t		month;
23131d98677SRui Paulo 	uint8_t		day;
23231d98677SRui Paulo 	uint8_t		hour;
23331d98677SRui Paulo 	uint8_t		minute;
23431d98677SRui Paulo 	struct		r92s_fw_priv priv;
23531d98677SRui Paulo } __packed;
23631d98677SRui Paulo 
23731d98677SRui Paulo /* Structure for FW commands and FW events notifications. */
23831d98677SRui Paulo struct r92s_fw_cmd_hdr {
23931d98677SRui Paulo 	uint16_t	len;
24031d98677SRui Paulo 	uint8_t		code;
24131d98677SRui Paulo 	uint8_t		seq;
24231d98677SRui Paulo #define R92S_FW_CMD_MORE	0x80
24331d98677SRui Paulo 
24431d98677SRui Paulo 	uint32_t	reserved;
24531d98677SRui Paulo } __packed;
24631d98677SRui Paulo 
24731d98677SRui Paulo /* FW commands codes. */
24831d98677SRui Paulo #define R92S_CMD_READ_MACREG		0
24931d98677SRui Paulo #define R92S_CMD_WRITE_MACREG		1
25031d98677SRui Paulo #define R92S_CMD_READ_BBREG		2
25131d98677SRui Paulo #define R92S_CMD_WRITE_BBREG		3
25231d98677SRui Paulo #define R92S_CMD_READ_RFREG		4
25331d98677SRui Paulo #define R92S_CMD_WRITE_RFREG		5
25431d98677SRui Paulo #define R92S_CMD_READ_EEPROM		6
25531d98677SRui Paulo #define R92S_CMD_WRITE_EEPROM		7
25631d98677SRui Paulo #define R92S_CMD_READ_EFUSE		8
25731d98677SRui Paulo #define R92S_CMD_WRITE_EFUSE		9
25831d98677SRui Paulo #define R92S_CMD_READ_CAM		10
25931d98677SRui Paulo #define R92S_CMD_WRITE_CAM		11
26031d98677SRui Paulo #define R92S_CMD_SET_BCNITV		12
26131d98677SRui Paulo #define R92S_CMD_SET_MBIDCFG		13
26231d98677SRui Paulo #define R92S_CMD_JOIN_BSS		14
26331d98677SRui Paulo #define R92S_CMD_DISCONNECT		15
26431d98677SRui Paulo #define R92S_CMD_CREATE_BSS		16
26531d98677SRui Paulo #define R92S_CMD_SET_OPMODE		17
26631d98677SRui Paulo #define R92S_CMD_SITE_SURVEY		18
26731d98677SRui Paulo #define R92S_CMD_SET_AUTH		19
26831d98677SRui Paulo #define R92S_CMD_SET_KEY		20
26931d98677SRui Paulo #define R92S_CMD_SET_STA_KEY		21
27031d98677SRui Paulo #define R92S_CMD_SET_ASSOC_STA		22
27131d98677SRui Paulo #define R92S_CMD_DEL_ASSOC_STA		23
27231d98677SRui Paulo #define R92S_CMD_SET_STAPWRSTATE	24
27331d98677SRui Paulo #define R92S_CMD_SET_BASIC_RATE		25
27431d98677SRui Paulo #define R92S_CMD_GET_BASIC_RATE		26
27531d98677SRui Paulo #define R92S_CMD_SET_DATA_RATE		27
27631d98677SRui Paulo #define R92S_CMD_GET_DATA_RATE		28
27731d98677SRui Paulo #define R92S_CMD_SET_PHY_INFO		29
27831d98677SRui Paulo #define R92S_CMD_GET_PHY_INFO		30
27931d98677SRui Paulo #define R92S_CMD_SET_PHY		31
28031d98677SRui Paulo #define R92S_CMD_GET_PHY		32
28131d98677SRui Paulo #define R92S_CMD_READ_RSSI		33
28231d98677SRui Paulo #define R92S_CMD_READ_GAIN		34
28331d98677SRui Paulo #define R92S_CMD_SET_ATIM		35
28431d98677SRui Paulo #define R92S_CMD_SET_PWR_MODE		36
28531d98677SRui Paulo #define R92S_CMD_JOIN_BSS_RPT		37
28631d98677SRui Paulo #define R92S_CMD_SET_RA_TABLE		38
28731d98677SRui Paulo #define R92S_CMD_GET_RA_TABLE		39
28831d98677SRui Paulo #define R92S_CMD_GET_CCX_REPORT		40
28931d98677SRui Paulo #define R92S_CMD_GET_DTM_REPORT		41
29031d98677SRui Paulo #define R92S_CMD_GET_TXRATE_STATS	42
29131d98677SRui Paulo #define R92S_CMD_SET_USB_SUSPEND	43
29231d98677SRui Paulo #define R92S_CMD_SET_H2C_LBK		44
29331d98677SRui Paulo #define R92S_CMD_ADDBA_REQ		45
29431d98677SRui Paulo #define R92S_CMD_SET_CHANNEL		46
29531d98677SRui Paulo #define R92S_CMD_SET_TXPOWER		47
29631d98677SRui Paulo #define R92S_CMD_SWITCH_ANTENNA		48
29731d98677SRui Paulo #define R92S_CMD_SET_CRYSTAL_CAL	49
29831d98677SRui Paulo #define R92S_CMD_SET_SINGLE_CARRIER_TX	50
29931d98677SRui Paulo #define R92S_CMD_SET_SINGLE_TONE_TX	51
30031d98677SRui Paulo #define R92S_CMD_SET_CARRIER_SUPPR_TX	52
30131d98677SRui Paulo #define R92S_CMD_SET_CONTINUOUS_TX	53
30231d98677SRui Paulo #define R92S_CMD_SWITCH_BANDWIDTH	54
30331d98677SRui Paulo #define R92S_CMD_TX_BEACON		55
30431d98677SRui Paulo #define R92S_CMD_SET_POWER_TRACKING	56
30531d98677SRui Paulo #define R92S_CMD_AMSDU_TO_AMPDU		57
30631d98677SRui Paulo #define R92S_CMD_SET_MAC_ADDRESS	58
30731d98677SRui Paulo #define R92S_CMD_GET_H2C_LBK		59
30831d98677SRui Paulo #define R92S_CMD_SET_PBREQ_IE		60
30931d98677SRui Paulo #define R92S_CMD_SET_ASSOCREQ_IE	61
31031d98677SRui Paulo #define R92S_CMD_SET_PBRESP_IE		62
31131d98677SRui Paulo #define R92S_CMD_SET_ASSOCRESP_IE	63
31231d98677SRui Paulo #define R92S_CMD_GET_CURDATARATE	64
31331d98677SRui Paulo #define R92S_CMD_GET_TXRETRY_CNT	65
31431d98677SRui Paulo #define R92S_CMD_GET_RXRETRY_CNT	66
31531d98677SRui Paulo #define R92S_CMD_GET_BCNOK_CNT		67
31631d98677SRui Paulo #define R92S_CMD_GET_BCNERR_CNT		68
31731d98677SRui Paulo #define R92S_CMD_GET_CURTXPWR_LEVEL	69
31831d98677SRui Paulo #define R92S_CMD_SET_DIG		70
31931d98677SRui Paulo #define R92S_CMD_SET_RA			71
32031d98677SRui Paulo #define R92S_CMD_SET_PT			72
32131d98677SRui Paulo #define R92S_CMD_READ_TSSI		73
32231d98677SRui Paulo 
32331d98677SRui Paulo /* FW events notifications codes. */
32431d98677SRui Paulo #define R92S_EVT_READ_MACREG		0
32531d98677SRui Paulo #define R92S_EVT_READ_BBREG		1
32631d98677SRui Paulo #define R92S_EVT_READ_RFREG		2
32731d98677SRui Paulo #define R92S_EVT_READ_EEPROM		3
32831d98677SRui Paulo #define R92S_EVT_READ_EFUSE		4
32931d98677SRui Paulo #define R92S_EVT_READ_CAM		5
33031d98677SRui Paulo #define R92S_EVT_GET_BASICRATE		6
33131d98677SRui Paulo #define R92S_EVT_GET_DATARATE		7
33231d98677SRui Paulo #define R92S_EVT_SURVEY			8
33331d98677SRui Paulo #define R92S_EVT_SURVEY_DONE		9
33431d98677SRui Paulo #define R92S_EVT_JOIN_BSS		10
33531d98677SRui Paulo #define R92S_EVT_ADD_STA		11
33631d98677SRui Paulo #define R92S_EVT_DEL_STA		12
33731d98677SRui Paulo #define R92S_EVT_ATIM_DONE		13
33831d98677SRui Paulo #define R92S_EVT_TX_REPORT		14
33931d98677SRui Paulo #define R92S_EVT_CCX_REPORT		15
34031d98677SRui Paulo #define R92S_EVT_DTM_REPORT		16
34131d98677SRui Paulo #define R92S_EVT_TXRATE_STATS		17
34231d98677SRui Paulo #define R92S_EVT_C2H_LBK		18
34331d98677SRui Paulo #define R92S_EVT_FWDBG			19
34431d98677SRui Paulo #define R92S_EVT_C2H_FEEDBACK		20
34531d98677SRui Paulo #define R92S_EVT_ADDBA			21
34631d98677SRui Paulo #define R92S_EVT_C2H_BCN		22
34731d98677SRui Paulo #define R92S_EVT_PWR_STATE		23
34831d98677SRui Paulo #define R92S_EVT_WPS_PBC		24
34931d98677SRui Paulo #define R92S_EVT_ADDBA_REQ_REPORT	25
35031d98677SRui Paulo 
35131d98677SRui Paulo /* Structure for R92S_CMD_SITE_SURVEY. */
35231d98677SRui Paulo struct r92s_fw_cmd_sitesurvey {
35331d98677SRui Paulo 	uint32_t	active;
35431d98677SRui Paulo 	uint32_t	limit;
35531d98677SRui Paulo 	uint32_t	ssidlen;
35631d98677SRui Paulo 	uint8_t		ssid[32 + 1];
35731d98677SRui Paulo } __packed;
35831d98677SRui Paulo 
35931d98677SRui Paulo /* Structure for R92S_CMD_SET_AUTH. */
36031d98677SRui Paulo struct r92s_fw_cmd_auth {
36131d98677SRui Paulo 	uint8_t	mode;
36231d98677SRui Paulo #define R92S_AUTHMODE_OPEN	0
36331d98677SRui Paulo #define R92S_AUTHMODE_SHARED	1
36431d98677SRui Paulo #define R92S_AUTHMODE_WPA	2
36531d98677SRui Paulo 
36631d98677SRui Paulo 	uint8_t	dot1x;
36731d98677SRui Paulo } __packed;
36831d98677SRui Paulo 
36931d98677SRui Paulo /* Structure for R92S_CMD_SET_KEY. */
37031d98677SRui Paulo struct r92s_fw_cmd_set_key {
37131d98677SRui Paulo 	uint8_t	algo;
37231d98677SRui Paulo #define R92S_KEY_ALGO_NONE	0
37331d98677SRui Paulo #define R92S_KEY_ALGO_WEP40	1
37431d98677SRui Paulo #define R92S_KEY_ALGO_TKIP	2
37531d98677SRui Paulo #define R92S_KEY_ALGO_TKIP_MMIC	3
37631d98677SRui Paulo #define R92S_KEY_ALGO_AES	4
37731d98677SRui Paulo #define R92S_KEY_ALGO_WEP104	5
37831d98677SRui Paulo 
37931d98677SRui Paulo 	uint8_t	id;
38031d98677SRui Paulo 	uint8_t	grpkey;
38131d98677SRui Paulo 	uint8_t	key[16];
38231d98677SRui Paulo } __packed;
38331d98677SRui Paulo 
38431d98677SRui Paulo /* Structures for R92S_EVENT_SURVEY/R92S_CMD_JOIN_BSS. */
38531d98677SRui Paulo /* NDIS_802_11_SSID. */
38631d98677SRui Paulo struct ndis_802_11_ssid {
38731d98677SRui Paulo 	uint32_t	ssidlen;
38831d98677SRui Paulo 	uint8_t		ssid[32];
38931d98677SRui Paulo } __packed;
39031d98677SRui Paulo 
39131d98677SRui Paulo /* NDIS_802_11_CONFIGURATION_FH. */
39231d98677SRui Paulo struct ndis_802_11_configuration_fh {
39331d98677SRui Paulo 	uint32_t	len;
39431d98677SRui Paulo 	uint32_t	hoppattern;
39531d98677SRui Paulo 	uint32_t	hopset;
39631d98677SRui Paulo 	uint32_t	dwelltime;
39731d98677SRui Paulo } __packed;
39831d98677SRui Paulo 
39931d98677SRui Paulo /* NDIS_802_11_CONFIGURATION. */
40031d98677SRui Paulo struct ndis_802_11_configuration {
40131d98677SRui Paulo 	uint32_t	len;
40231d98677SRui Paulo 	uint32_t	bintval;
40331d98677SRui Paulo 	uint32_t	atim;
40431d98677SRui Paulo 	uint32_t	dsconfig;
40531d98677SRui Paulo 	struct		ndis_802_11_configuration_fh fhconfig;
40631d98677SRui Paulo } __packed;
40731d98677SRui Paulo 
40831d98677SRui Paulo /* NDIS_WLAN_BSSID_EX. */
40931d98677SRui Paulo struct ndis_wlan_bssid_ex {
41031d98677SRui Paulo 	uint32_t	len;
41131d98677SRui Paulo 	uint8_t		macaddr[IEEE80211_ADDR_LEN];
41231d98677SRui Paulo 	uint8_t		reserved[2];
41331d98677SRui Paulo 	struct		ndis_802_11_ssid ssid;
41431d98677SRui Paulo 	uint32_t	privacy;
41531d98677SRui Paulo 	int32_t		rssi;
41631d98677SRui Paulo 	uint32_t	networktype;
41731d98677SRui Paulo #define NDIS802_11FH		0
41831d98677SRui Paulo #define NDIS802_11DS		1
41931d98677SRui Paulo #define NDIS802_11OFDM5		2
42031d98677SRui Paulo #define NDIS802_11OFDM24	3
42131d98677SRui Paulo #define NDIS802_11AUTOMODE	4
42231d98677SRui Paulo 
42331d98677SRui Paulo 	struct		ndis_802_11_configuration config;
42431d98677SRui Paulo 	uint32_t	inframode;
42531d98677SRui Paulo #define NDIS802_11IBSS			0
42631d98677SRui Paulo #define NDIS802_11INFRASTRUCTURE	1
42731d98677SRui Paulo #define NDIS802_11AUTOUNKNOWN		2
42831d98677SRui Paulo #define NDIS802_11MONITOR		3
42931d98677SRui Paulo #define NDIS802_11APMODE		4
43031d98677SRui Paulo 
43131d98677SRui Paulo 	uint8_t		supprates[16];
43231d98677SRui Paulo 	uint32_t	ieslen;
43331d98677SRui Paulo 	/* Followed by ``ieslen'' bytes. */
43431d98677SRui Paulo } __packed;
43531d98677SRui Paulo 
43631d98677SRui Paulo /* NDIS_802_11_FIXED_IEs. */
43731d98677SRui Paulo struct ndis_802_11_fixed_ies {
43831d98677SRui Paulo 	uint8_t		tstamp[8];
43931d98677SRui Paulo 	uint16_t	bintval;
44031d98677SRui Paulo 	uint16_t	capabilities;
44131d98677SRui Paulo } __packed;
44231d98677SRui Paulo 
44331d98677SRui Paulo /* Structure for R92S_CMD_SET_PWR_MODE. */
44431d98677SRui Paulo struct r92s_set_pwr_mode {
44531d98677SRui Paulo 	uint8_t		mode;
44631d98677SRui Paulo #define R92S_PS_MODE_ACTIVE	0
44731d98677SRui Paulo #define R92S_PS_MODE_MIN	1
44831d98677SRui Paulo #define R92S_PS_MODE_MAX	2
44931d98677SRui Paulo #define R92S_PS_MODE_DTIM	3
45031d98677SRui Paulo #define R92S_PS_MODE_VOIP	4
45131d98677SRui Paulo #define R92S_PS_MODE_UAPSD_WMM	5
45231d98677SRui Paulo #define R92S_PS_MODE_UAPSD	6
45331d98677SRui Paulo #define R92S_PS_MODE_IBSS	7
45431d98677SRui Paulo #define R92S_PS_MODE_WWLAN	8
45531d98677SRui Paulo #define R92S_PS_MODE_RADIOOFF	9
45631d98677SRui Paulo #define R92S_PS_MODE_DISABLE	10
45731d98677SRui Paulo 
45831d98677SRui Paulo 	uint8_t		low_traffic_en;
45931d98677SRui Paulo 	uint8_t		lpnav_en;
46031d98677SRui Paulo 	uint8_t		rf_low_snr_en;
46131d98677SRui Paulo 	uint8_t		dps_en;
46231d98677SRui Paulo 	uint8_t		bcn_rx_en;
46331d98677SRui Paulo 	uint8_t		bcn_pass_cnt;
46431d98677SRui Paulo 	uint8_t		bcn_to;
46531d98677SRui Paulo 	uint16_t	bcn_itv;
46631d98677SRui Paulo 	uint8_t		app_itv;
46731d98677SRui Paulo 	uint8_t		awake_bcn_itv;
46831d98677SRui Paulo 	uint8_t		smart_ps;
46931d98677SRui Paulo 	uint8_t		bcn_pass_time;
47031d98677SRui Paulo } __packed;
47131d98677SRui Paulo 
47231d98677SRui Paulo /* Structure for event R92S_EVENT_JOIN_BSS. */
47331d98677SRui Paulo struct r92s_event_join_bss {
47431d98677SRui Paulo 	uint32_t	next;
47531d98677SRui Paulo 	uint32_t	prev;
47631d98677SRui Paulo 	uint32_t	networktype;
47731d98677SRui Paulo 	uint32_t	fixed;
47831d98677SRui Paulo 	uint32_t	lastscanned;
47931d98677SRui Paulo 	uint32_t	associd;
48031d98677SRui Paulo 	uint32_t	join_res;
48131d98677SRui Paulo 	struct		ndis_wlan_bssid_ex bss;
48231d98677SRui Paulo } __packed;
48331d98677SRui Paulo 
48431d98677SRui Paulo #define R92S_MACID_BSS	5
48531d98677SRui Paulo 
48631d98677SRui Paulo /* Rx MAC descriptor. */
48731d98677SRui Paulo struct r92s_rx_stat {
48831d98677SRui Paulo 	uint32_t	rxdw0;
48931d98677SRui Paulo #define R92S_RXDW0_PKTLEN_M	0x00003fff
49031d98677SRui Paulo #define R92S_RXDW0_PKTLEN_S	0
49131d98677SRui Paulo #define R92S_RXDW0_CRCERR	0x00004000
49231d98677SRui Paulo #define R92S_RXDW0_INFOSZ_M	0x000f0000
49331d98677SRui Paulo #define R92S_RXDW0_INFOSZ_S	16
49431d98677SRui Paulo #define R92S_RXDW0_QOS		0x00800000
49531d98677SRui Paulo #define R92S_RXDW0_SHIFT_M	0x03000000
49631d98677SRui Paulo #define R92S_RXDW0_SHIFT_S	24
49731d98677SRui Paulo #define R92S_RXDW0_DECRYPTED	0x08000000
49831d98677SRui Paulo 
49931d98677SRui Paulo 	uint32_t	rxdw1;
50031d98677SRui Paulo #define R92S_RXDW1_MOREFRAG	0x08000000
50131d98677SRui Paulo 
50231d98677SRui Paulo 	uint32_t	rxdw2;
50331d98677SRui Paulo #define R92S_RXDW2_FRAG_M	0x0000f000
50431d98677SRui Paulo #define R92S_RXDW2_FRAG_S	12
50531d98677SRui Paulo #define R92S_RXDW2_PKTCNT_M	0x00ff0000
50631d98677SRui Paulo #define R92S_RXDW2_PKTCNT_S	16
50731d98677SRui Paulo 
50831d98677SRui Paulo 	uint32_t	rxdw3;
50931d98677SRui Paulo #define R92S_RXDW3_RATE_M	0x0000003f
51031d98677SRui Paulo #define R92S_RXDW3_RATE_S	0
51131d98677SRui Paulo #define R92S_RXDW3_TCPCHKRPT	0x00000800
51231d98677SRui Paulo #define R92S_RXDW3_IPCHKRPT	0x00001000
51331d98677SRui Paulo #define R92S_RXDW3_TCPCHKVALID	0x00002000
51431d98677SRui Paulo #define R92S_RXDW3_HTC		0x00004000
51531d98677SRui Paulo 
51631d98677SRui Paulo 	uint32_t	rxdw4;
51731d98677SRui Paulo 	uint32_t	rxdw5;
518*400b4e53SHans Petter Selasky } __packed __aligned(4);
51931d98677SRui Paulo 
52031d98677SRui Paulo /* Rx PHY descriptor. */
52131d98677SRui Paulo struct r92s_rx_phystat {
52231d98677SRui Paulo 	uint32_t	phydw0;
52331d98677SRui Paulo 	uint32_t	phydw1;
52431d98677SRui Paulo 	uint32_t	phydw2;
52531d98677SRui Paulo 	uint32_t	phydw3;
52631d98677SRui Paulo 	uint32_t	phydw4;
52731d98677SRui Paulo 	uint32_t	phydw5;
52831d98677SRui Paulo 	uint32_t	phydw6;
52931d98677SRui Paulo 	uint32_t	phydw7;
530*400b4e53SHans Petter Selasky } __packed __aligned(4);
53131d98677SRui Paulo 
53231d98677SRui Paulo /* Rx PHY CCK descriptor. */
53331d98677SRui Paulo struct r92s_rx_cck {
53431d98677SRui Paulo 	uint8_t		adc_pwdb[4];
53531d98677SRui Paulo 	uint8_t		sq_rpt;
53631d98677SRui Paulo 	uint8_t		agc_rpt;
53731d98677SRui Paulo } __packed;
53831d98677SRui Paulo 
53931d98677SRui Paulo /* Tx MAC descriptor. */
54031d98677SRui Paulo struct r92s_tx_desc {
54131d98677SRui Paulo 	uint32_t	txdw0;
54231d98677SRui Paulo #define R92S_TXDW0_PKTLEN_M	0x0000ffff
54331d98677SRui Paulo #define R92S_TXDW0_PKTLEN_S	0
54431d98677SRui Paulo #define R92S_TXDW0_OFFSET_M	0x00ff0000
54531d98677SRui Paulo #define R92S_TXDW0_OFFSET_S	16
54631d98677SRui Paulo #define R92S_TXDW0_TYPE_M	0x03000000
54731d98677SRui Paulo #define R92S_TXDW0_TYPE_S	24
54831d98677SRui Paulo #define R92S_TXDW0_LSG		0x04000000
54931d98677SRui Paulo #define R92S_TXDW0_FSG		0x08000000
55031d98677SRui Paulo #define R92S_TXDW0_LINIP	0x10000000
55131d98677SRui Paulo #define R92S_TXDW0_OWN		0x80000000
55231d98677SRui Paulo 
55331d98677SRui Paulo 	uint32_t	txdw1;
55431d98677SRui Paulo #define R92S_TXDW1_MACID_M	0x0000001f
55531d98677SRui Paulo #define R92S_TXDW1_MACID_S	0
55631d98677SRui Paulo #define R92S_TXDW1_MOREDATA	0x00000020
55731d98677SRui Paulo #define R92S_TXDW1_MOREFRAG	0x00000040
55831d98677SRui Paulo #define R92S_TXDW1_QSEL_M	0x00001f00
55931d98677SRui Paulo #define R92S_TXDW1_QSEL_S	8
56031d98677SRui Paulo #define R92S_TXDW1_QSEL_BE	0x03
56131d98677SRui Paulo #define R92S_TXDW1_QSEL_H2C	0x1f
56231d98677SRui Paulo #define R92S_TXDW1_NONQOS	0x00010000
56331d98677SRui Paulo #define R92S_TXDW1_KEYIDX_M	0x00060000
56431d98677SRui Paulo #define R92S_TXDW1_KEYIDX_S	17
56531d98677SRui Paulo #define R92S_TXDW1_CIPHER_M	0x00c00000
56631d98677SRui Paulo #define R92S_TXDW1_CIPHER_S	22
56731d98677SRui Paulo #define R92S_TXDW1_CIPHER_WEP	1
56831d98677SRui Paulo #define R92S_TXDW1_CIPHER_TKIP	2
56931d98677SRui Paulo #define R92S_TXDW1_CIPHER_AES	3
57031d98677SRui Paulo #define R92S_TXDW1_HWPC		0x80000000
57131d98677SRui Paulo 
57231d98677SRui Paulo 	uint32_t	txdw2;
57331d98677SRui Paulo #define R92S_TXDW2_BMCAST	0x00000080
57431d98677SRui Paulo #define R92S_TXDW2_AGGEN	0x20000000
57531d98677SRui Paulo #define R92S_TXDW2_BK		0x40000000
57631d98677SRui Paulo 
57731d98677SRui Paulo 	uint32_t	txdw3;
57831d98677SRui Paulo #define R92S_TXDW3_SEQ_M	0x0fff0000
57931d98677SRui Paulo #define R92S_TXDW3_SEQ_S	16
58031d98677SRui Paulo #define R92S_TXDW3_FRAG_M	0xf0000000
58131d98677SRui Paulo #define R92S_TXDW3_FRAG_S	28
58231d98677SRui Paulo 
58331d98677SRui Paulo 	uint32_t	txdw4;
58431d98677SRui Paulo #define R92S_TXDW4_TXBW		0x00040000
58531d98677SRui Paulo 
58631d98677SRui Paulo 	uint32_t	txdw5;
58731d98677SRui Paulo #define R92S_TXDW5_DISFB	0x00008000
58831d98677SRui Paulo 
58931d98677SRui Paulo 	uint16_t	ipchksum;
59031d98677SRui Paulo 	uint16_t	tcpchksum;
59131d98677SRui Paulo 
59231d98677SRui Paulo 	uint16_t	txbufsize;
59331d98677SRui Paulo 	uint16_t	reserved1;
594*400b4e53SHans Petter Selasky } __packed __aligned(4);
59531d98677SRui Paulo 
59631d98677SRui Paulo 
59731d98677SRui Paulo /*
59831d98677SRui Paulo  * Driver definitions.
59931d98677SRui Paulo  */
60031d98677SRui Paulo #define RSU_RX_LIST_COUNT	1
60131d98677SRui Paulo #define RSU_TX_LIST_COUNT	32
60231d98677SRui Paulo 
60331d98677SRui Paulo #define RSU_HOST_CMD_RING_COUNT	32
60431d98677SRui Paulo 
60531d98677SRui Paulo #define RSU_RXBUFSZ	(8 * 1024)
60631d98677SRui Paulo #define RSU_TXBUFSZ	\
60731d98677SRui Paulo 	((sizeof(struct r92s_tx_desc) + IEEE80211_MAX_LEN + 3) & ~3)
60831d98677SRui Paulo 
60931d98677SRui Paulo #define RSU_TX_TIMEOUT	5000	/* ms */
61031d98677SRui Paulo #define RSU_CMD_TIMEOUT	2000	/* ms */
61131d98677SRui Paulo 
61231d98677SRui Paulo /* Queue ids (used by soft only). */
61331d98677SRui Paulo #define RSU_QID_BCN	0
61431d98677SRui Paulo #define RSU_QID_MGT	1
61531d98677SRui Paulo #define RSU_QID_BMC	2
61631d98677SRui Paulo #define RSU_QID_VO	3
61731d98677SRui Paulo #define RSU_QID_VI	4
61831d98677SRui Paulo #define RSU_QID_BE	5
61931d98677SRui Paulo #define RSU_QID_BK	6
62031d98677SRui Paulo #define RSU_QID_RXOFF	7
62131d98677SRui Paulo #define RSU_QID_H2C	8
62231d98677SRui Paulo #define RSU_QID_C2H	9
62331d98677SRui Paulo 
62431d98677SRui Paulo /* Map AC to queue id. */
62531d98677SRui Paulo static const uint8_t rsu_ac2qid[WME_NUM_AC] = {
62631d98677SRui Paulo 	RSU_QID_BE,
62731d98677SRui Paulo 	RSU_QID_BK,
62831d98677SRui Paulo 	RSU_QID_VI,
62931d98677SRui Paulo 	RSU_QID_VO
63031d98677SRui Paulo };
63131d98677SRui Paulo 
63231d98677SRui Paulo /* Pipe index to endpoint address mapping. */
63331d98677SRui Paulo static const uint8_t r92s_epaddr[] =
63431d98677SRui Paulo     { 0x83, 0x04, 0x06, 0x0d,
63531d98677SRui Paulo       0x05, 0x07,
63631d98677SRui Paulo       0x89, 0x0a, 0x0b, 0x0c };
63731d98677SRui Paulo 
63831d98677SRui Paulo /* Queue id to pipe index mapping for 4 endpoints configurations. */
63931d98677SRui Paulo static const uint8_t rsu_qid2idx_4ep[] =
64031d98677SRui Paulo     { 3, 3, 3, 1, 1, 2, 2, 0, 3, 0 };
64131d98677SRui Paulo 
64231d98677SRui Paulo /* Queue id to pipe index mapping for 6 endpoints configurations. */
64331d98677SRui Paulo static const uint8_t rsu_qid2idx_6ep[] =
64431d98677SRui Paulo     { 3, 3, 3, 1, 4, 2, 5, 0, 3, 0 };
64531d98677SRui Paulo 
64631d98677SRui Paulo /* Queue id to pipe index mapping for 11 endpoints configurations. */
64731d98677SRui Paulo static const uint8_t rsu_qid2idx_11ep[] =
64831d98677SRui Paulo     { 7, 9, 8, 1, 4, 2, 5, 0, 3, 6 };
64931d98677SRui Paulo 
65031d98677SRui Paulo struct rsu_rx_radiotap_header {
65131d98677SRui Paulo 	struct ieee80211_radiotap_header wr_ihdr;
65231d98677SRui Paulo 	uint8_t		wr_flags;
65331d98677SRui Paulo 	uint8_t		wr_rate;
65431d98677SRui Paulo 	uint16_t	wr_chan_freq;
65531d98677SRui Paulo 	uint16_t	wr_chan_flags;
65631d98677SRui Paulo 	uint8_t		wr_dbm_antsignal;
65731d98677SRui Paulo } __packed __aligned(8);
65831d98677SRui Paulo 
65931d98677SRui Paulo #define RSU_RX_RADIOTAP_PRESENT			\
66031d98677SRui Paulo 	(1 << IEEE80211_RADIOTAP_FLAGS |	\
66131d98677SRui Paulo 	 1 << IEEE80211_RADIOTAP_RATE |		\
66231d98677SRui Paulo 	 1 << IEEE80211_RADIOTAP_CHANNEL |	\
66331d98677SRui Paulo 	 1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL)
66431d98677SRui Paulo 
66531d98677SRui Paulo struct rsu_tx_radiotap_header {
66631d98677SRui Paulo 	struct ieee80211_radiotap_header wt_ihdr;
66731d98677SRui Paulo 	uint8_t		wt_flags;
66831d98677SRui Paulo 	uint16_t	wt_chan_freq;
66931d98677SRui Paulo 	uint16_t	wt_chan_flags;
67031d98677SRui Paulo } __packed __aligned(8);
67131d98677SRui Paulo 
67231d98677SRui Paulo #define RSU_TX_RADIOTAP_PRESENT			\
67331d98677SRui Paulo 	(1 << IEEE80211_RADIOTAP_FLAGS |	\
67431d98677SRui Paulo 	 1 << IEEE80211_RADIOTAP_CHANNEL)
67531d98677SRui Paulo 
67631d98677SRui Paulo struct rsu_softc;
67731d98677SRui Paulo 
67831d98677SRui Paulo struct rsu_host_cmd {
67931d98677SRui Paulo 	void	(*cb)(struct rsu_softc *, void *);
68031d98677SRui Paulo 	uint8_t	data[256];
68131d98677SRui Paulo };
68231d98677SRui Paulo 
68331d98677SRui Paulo struct rsu_cmd_newstate {
68431d98677SRui Paulo 	enum ieee80211_state	state;
68531d98677SRui Paulo 	int			arg;
68631d98677SRui Paulo };
68731d98677SRui Paulo 
68831d98677SRui Paulo struct rsu_cmd_key {
68931d98677SRui Paulo 	struct ieee80211_key	key;
69031d98677SRui Paulo };
69131d98677SRui Paulo 
69231d98677SRui Paulo struct rsu_host_cmd_ring {
69331d98677SRui Paulo 	struct rsu_host_cmd	cmd[RSU_HOST_CMD_RING_COUNT];
69431d98677SRui Paulo 	int			cur;
69531d98677SRui Paulo 	int			next;
69631d98677SRui Paulo 	int			queued;
69731d98677SRui Paulo };
69831d98677SRui Paulo 
69931d98677SRui Paulo enum {
70031d98677SRui Paulo 	RSU_BULK_RX,
70131d98677SRui Paulo 	RSU_BULK_TX_BE,	/* = WME_AC_BE */
70231d98677SRui Paulo 	RSU_BULK_TX_BK,	/* = WME_AC_BK */
70331d98677SRui Paulo 	RSU_BULK_TX_VI,	/* = WME_AC_VI */
70431d98677SRui Paulo 	RSU_BULK_TX_VO,	/* = WME_AC_VI */
70531d98677SRui Paulo 	RSU_N_TRANSFER = 5,
70631d98677SRui Paulo };
70731d98677SRui Paulo 
70831d98677SRui Paulo struct rsu_data {
70931d98677SRui Paulo 	struct rsu_softc	*sc;
71031d98677SRui Paulo 	uint8_t			*buf;
71131d98677SRui Paulo 	uint16_t		buflen;
71231d98677SRui Paulo 	struct mbuf		*m;
71331d98677SRui Paulo 	struct ieee80211_node	*ni;
71431d98677SRui Paulo 	STAILQ_ENTRY(rsu_data)  next;
71531d98677SRui Paulo };
71631d98677SRui Paulo 
71731d98677SRui Paulo struct rsu_vap {
71831d98677SRui Paulo 	struct ieee80211vap		vap;
71931d98677SRui Paulo 	struct ieee80211_beacon_offsets bo;
72031d98677SRui Paulo 
72131d98677SRui Paulo 	int				(*newstate)(struct ieee80211vap *,
72231d98677SRui Paulo 					    enum ieee80211_state, int);
72331d98677SRui Paulo };
72431d98677SRui Paulo #define RSU_VAP(vap) 			((struct rsu_vap *)(vap))
72531d98677SRui Paulo 
72631d98677SRui Paulo #define	RSU_LOCK(sc)			mtx_lock(&(sc)->sc_mtx)
72731d98677SRui Paulo #define	RSU_UNLOCK(sc)			mtx_unlock(&(sc)->sc_mtx)
72831d98677SRui Paulo #define	RSU_ASSERT_LOCKED(sc)		mtx_assert(&(sc)->sc_mtx, MA_OWNED)
72931d98677SRui Paulo 
730*400b4e53SHans Petter Selasky #define	RSU_MAX_TX_EP			4
731*400b4e53SHans Petter Selasky 
73231d98677SRui Paulo struct rsu_softc {
73331d98677SRui Paulo 	struct ifnet			*sc_ifp;
73431d98677SRui Paulo 	device_t			sc_dev;
73531d98677SRui Paulo 	struct usb_device		*sc_udev;
73631d98677SRui Paulo 	int				(*sc_newstate)(struct ieee80211com *,
73731d98677SRui Paulo 					    enum ieee80211_state, int);
73831d98677SRui Paulo 	struct usbd_interface		*sc_iface;
73931d98677SRui Paulo 	struct timeout_task		calib_task;
74031d98677SRui Paulo 	const uint8_t			*qid2idx;
74131d98677SRui Paulo 	struct mtx			sc_mtx;
74231d98677SRui Paulo 
74331d98677SRui Paulo 	u_int				cut;
74431d98677SRui Paulo 	int				scan_pass;
74531d98677SRui Paulo 	struct rsu_host_cmd_ring	cmdq;
74631d98677SRui Paulo 	struct rsu_data			sc_rx[RSU_RX_LIST_COUNT];
74731d98677SRui Paulo 	struct rsu_data			sc_tx[RSU_TX_LIST_COUNT];
74831d98677SRui Paulo 	struct rsu_data			*fwcmd_data;
74931d98677SRui Paulo 	uint8_t				cmd_seq;
75031d98677SRui Paulo 	uint8_t				rom[128];
75131d98677SRui Paulo 	uint8_t				sc_bssid[IEEE80211_ADDR_LEN];
75231d98677SRui Paulo 	struct usb_xfer			*sc_xfer[RSU_N_TRANSFER];
75331d98677SRui Paulo 	uint8_t				sc_calibrating;
75431d98677SRui Paulo 
75531d98677SRui Paulo 	STAILQ_HEAD(, rsu_data)		sc_rx_active;
75631d98677SRui Paulo 	STAILQ_HEAD(, rsu_data)		sc_rx_inactive;
757*400b4e53SHans Petter Selasky 	STAILQ_HEAD(, rsu_data)		sc_tx_active[RSU_MAX_TX_EP];
75831d98677SRui Paulo 	STAILQ_HEAD(, rsu_data)		sc_tx_inactive;
759*400b4e53SHans Petter Selasky 	STAILQ_HEAD(, rsu_data)		sc_tx_pending[RSU_MAX_TX_EP];
76031d98677SRui Paulo 
76131d98677SRui Paulo 	union {
76231d98677SRui Paulo 		struct rsu_rx_radiotap_header th;
76331d98677SRui Paulo 		uint8_t	pad[64];
76431d98677SRui Paulo 	}				sc_rxtapu;
76531d98677SRui Paulo #define sc_rxtap	sc_rxtapu.th
76631d98677SRui Paulo 	int				sc_rxtap_len;
76731d98677SRui Paulo 
76831d98677SRui Paulo 	union {
76931d98677SRui Paulo 		struct rsu_tx_radiotap_header th;
77031d98677SRui Paulo 		uint8_t	pad[64];
77131d98677SRui Paulo 	}				sc_txtapu;
77231d98677SRui Paulo #define sc_txtap	sc_txtapu.th
77331d98677SRui Paulo 	int				sc_txtap_len;
77431d98677SRui Paulo };
775