xref: /freebsd/sys/dev/usb/serial/umcs.h (revision d743711016298046ca77c5661bab41739396a180)
1884a2a69SHans Petter Selasky /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4884a2a69SHans Petter Selasky  * Copyright (c) 2010 Lev Serebryakov <lev@FreeBSD.org>.
5884a2a69SHans Petter Selasky  * All rights reserved.
6884a2a69SHans Petter Selasky  *
7884a2a69SHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
8884a2a69SHans Petter Selasky  * modification, are permitted provided that the following conditions
9884a2a69SHans Petter Selasky  * are met:
10884a2a69SHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
11884a2a69SHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
12884a2a69SHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
13884a2a69SHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
14884a2a69SHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
15884a2a69SHans Petter Selasky  *
16884a2a69SHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17884a2a69SHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18884a2a69SHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19884a2a69SHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20884a2a69SHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21884a2a69SHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22884a2a69SHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23884a2a69SHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24884a2a69SHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25884a2a69SHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26884a2a69SHans Petter Selasky  * SUCH DAMAGE.
27884a2a69SHans Petter Selasky  */
28884a2a69SHans Petter Selasky #ifndef _UMCS7840_H_
29884a2a69SHans Petter Selasky #define	_UMCS7840_H_
30884a2a69SHans Petter Selasky 
31884a2a69SHans Petter Selasky #define	UMCS7840_MAX_PORTS	4
32884a2a69SHans Petter Selasky 
33884a2a69SHans Petter Selasky #define	UMCS7840_READ_LENGTH	1	/* bytes */
34884a2a69SHans Petter Selasky #define	UMCS7840_CTRL_TIMEOUT	500	/* ms */
35884a2a69SHans Petter Selasky 
36884a2a69SHans Petter Selasky /* Read/Wrtire registers vendor commands */
37884a2a69SHans Petter Selasky #define	MCS7840_RDREQ		0x0d
38884a2a69SHans Petter Selasky #define	MCS7840_WRREQ		0x0e
39884a2a69SHans Petter Selasky 
40884a2a69SHans Petter Selasky /* Read/Wrtie EEPROM values */
41884a2a69SHans Petter Selasky #define	MCS7840_EEPROM_RW_WVALUE	0x0900
42884a2a69SHans Petter Selasky 
43884a2a69SHans Petter Selasky /*
44884a2a69SHans Petter Selasky  *   All these registers are documented only in full datasheet,
45884a2a69SHans Petter Selasky  * which can be requested from MosChip tech support.
46884a2a69SHans Petter Selasky  */
4774c6ca6fSGordon Bergling #define	MCS7840_DEV_REG_SP1		0x00	/* Options for UART 1, R/W */
48884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CONTROL1	0x01	/* Control bits for UART 1,
49884a2a69SHans Petter Selasky 						 * R/W */
50884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_PINPONGHIGH	0x02	/* High bits of ping-pong
51884a2a69SHans Petter Selasky 						 * register, R/W */
52884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_PINPONGLOW	0x03	/* Low bits of ping-pong
53884a2a69SHans Petter Selasky 						 * register, R/W */
54884a2a69SHans Petter Selasky /* DCRx_1 Registers goes here (see below, they are documented) */
55884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_GPIO		0x07	/* GPIO_0 and GPIO_1 bits,
56884a2a69SHans Petter Selasky 						 * undocumented, see notes
57884a2a69SHans Petter Selasky 						 * below R/W */
5874c6ca6fSGordon Bergling #define	MCS7840_DEV_REG_SP2		0x08	/* Options for UART 2, R/W */
59884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CONTROL2	0x09	/* Control bits for UART 2,
60884a2a69SHans Petter Selasky 						 * R/W */
6174c6ca6fSGordon Bergling #define	MCS7840_DEV_REG_SP3		0x0a	/* Options for UART 3, R/W */
62884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CONTROL3	0x0b	/* Control bits for UART 3,
63884a2a69SHans Petter Selasky 						 * R/W */
6474c6ca6fSGordon Bergling #define	MCS7840_DEV_REG_SP4		0x0c	/* Options for UART 4, R/W */
65884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CONTROL4	0x0d	/* Control bits for UART 4,
66884a2a69SHans Petter Selasky 						 * R/W */
67884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_PLL_DIV_M	0x0e	/* Pre-diviedr for PLL, R/W */
68884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN1	0x0f	/* NOT MENTIONED AND NOT USED */
69884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_PLL_DIV_N	0x10	/* Loop divider for PLL, R/W */
70884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CLOCK_MUX	0x12	/* PLL input clock & Interrupt
71884a2a69SHans Petter Selasky 						 * endpoint control, R/W */
72884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN2	0x11	/* NOT MENTIONED AND NOT USED */
73884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CLOCK_SELECT12	0x13	/* Clock source for ports 1 &
74884a2a69SHans Petter Selasky 						 * 2, R/W */
75884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_CLOCK_SELECT34	0x14	/* Clock source for ports 3 &
76884a2a69SHans Petter Selasky 						 * 4, R/W */
77884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN3	0x15	/* NOT MENTIONED AND NOT USED */
78884a2a69SHans Petter Selasky /* DCRx_2-DCRx_4 Registers goes here (see below, they are documented) */
79884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN4	0x1f	/* NOT MENTIONED AND NOT USED */
80884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN5	0x20	/* NOT MENTIONED AND NOT USED */
81884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN6	0x21	/* NOT MENTIONED AND NOT USED */
82884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN7	0x22	/* NOT MENTIONED AND NOT USED */
83884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN8	0x23	/* NOT MENTIONED AND NOT USED */
84884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWN9	0x24	/* NOT MENTIONED AND NOT USED */
85884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWNA	0x25	/* NOT MENTIONED AND NOT USED */
86884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWNB	0x26	/* NOT MENTIONED AND NOT USED */
87884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWNC	0x27	/* NOT MENTIONED AND NOT USED */
88884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWND	0x28	/* NOT MENTIONED AND NOT USED */
89884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWNE	0x29	/* NOT MENTIONED AND NOT USED */
90884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_UNKNOWNF	0x2a	/* NOT MENTIONED AND NOT USED */
91884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_MODE		0x2b	/* Hardware configuration,
92884a2a69SHans Petter Selasky 						 * R/Only */
93884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_SP1_ICG		0x2c	/* Inter character gap
94884a2a69SHans Petter Selasky 						 * configuration for Port 1,
95884a2a69SHans Petter Selasky 						 * R/W */
96884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_SP2_ICG		0x2d	/* Inter character gap
97884a2a69SHans Petter Selasky 						 * configuration for Port 2,
98884a2a69SHans Petter Selasky 						 * R/W */
99884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_SP3_ICG		0x2e	/* Inter character gap
100884a2a69SHans Petter Selasky 						 * configuration for Port 3,
101884a2a69SHans Petter Selasky 						 * R/W */
102884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_SP4_ICG		0x2f	/* Inter character gap
103884a2a69SHans Petter Selasky 						 * configuration for Port 4,
104884a2a69SHans Petter Selasky 						 * R/W */
105884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_RX_SAMPLING12	0x30	/* RX sampling for ports 1 &
106884a2a69SHans Petter Selasky 						 * 2, R/W */
107884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_RX_SAMPLING34	0x31	/* RX sampling for ports 3 &
108884a2a69SHans Petter Selasky 						 * 4, R/W */
109884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BI_FIFO_STAT1	0x32	/* Bulk-In FIFO Stat for Port
110884a2a69SHans Petter Selasky 						 * 1, contains number of
11120733245SPedro F. Giffuni 						 * available bytes, R/Only */
112884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BO_FIFO_STAT1	0x33	/* Bulk-out FIFO Stat for Port
113884a2a69SHans Petter Selasky 						 * 1, contains number of
11420733245SPedro F. Giffuni 						 * available bytes, R/Only */
115884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BI_FIFO_STAT2	0x34	/* Bulk-In FIFO Stat for Port
116884a2a69SHans Petter Selasky 						 * 2, contains number of
11720733245SPedro F. Giffuni 						 * available bytes, R/Only */
118884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BO_FIFO_STAT2	0x35	/* Bulk-out FIFO Stat for Port
119884a2a69SHans Petter Selasky 						 * 2, contains number of
12020733245SPedro F. Giffuni 						 * available bytes, R/Only */
121884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BI_FIFO_STAT3	0x36	/* Bulk-In FIFO Stat for Port
122884a2a69SHans Petter Selasky 						 * 3, contains number of
12320733245SPedro F. Giffuni 						 * available bytes, R/Only */
124884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BO_FIFO_STAT3	0x37	/* Bulk-out FIFO Stat for Port
125884a2a69SHans Petter Selasky 						 * 3, contains number of
12620733245SPedro F. Giffuni 						 * available bytes, R/Only */
127884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BI_FIFO_STAT4	0x38	/* Bulk-In FIFO Stat for Port
128884a2a69SHans Petter Selasky 						 * 4, contains number of
12920733245SPedro F. Giffuni 						 * available bytes, R/Only */
130884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_BO_FIFO_STAT4	0x39	/* Bulk-out FIFO Stat for Port
131884a2a69SHans Petter Selasky 						 * 4, contains number of
13220733245SPedro F. Giffuni 						 * available bytes, R/Only */
133884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_ZERO_PERIOD1	0x3a	/* Period between zero out
134884a2a69SHans Petter Selasky 						 * frames for Port 1, R/W */
135884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_ZERO_PERIOD2	0x3b	/* Period between zero out
136884a2a69SHans Petter Selasky 						 * frames for Port 1, R/W */
137884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_ZERO_PERIOD3	0x3c	/* Period between zero out
138884a2a69SHans Petter Selasky 						 * frames for Port 1, R/W */
139884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_ZERO_PERIOD4	0x3d	/* Period between zero out
140884a2a69SHans Petter Selasky 						 * frames for Port 1, R/W */
141884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_ZERO_ENABLE	0x3e	/* Enable/disable of zero out
142884a2a69SHans Petter Selasky 						 * frames, R/W */
14320733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_LOW1	0x3f	/* Low 8 bits of threshold
144884a2a69SHans Petter Selasky 						 * value for Bulk-Out for Port
145884a2a69SHans Petter Selasky 						 * 1, R/W */
14620733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_HIGH1	0x40	/* High 1 bit of threshold
147884a2a69SHans Petter Selasky 						 * value for Bulk-Out and
148884a2a69SHans Petter Selasky 						 * enable flag for Port 1, R/W */
14920733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_LOW2	0x41	/* Low 8 bits of threshold
150884a2a69SHans Petter Selasky 						 * value for Bulk-Out for Port
151884a2a69SHans Petter Selasky 						 * 2, R/W */
15220733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_HIGH2	0x42	/* High 1 bit of threshold
153884a2a69SHans Petter Selasky 						 * value for Bulk-Out and
154884a2a69SHans Petter Selasky 						 * enable flag for Port 2, R/W */
15520733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_LOW3	0x43	/* Low 8 bits of threshold
156884a2a69SHans Petter Selasky 						 * value for Bulk-Out for Port
157884a2a69SHans Petter Selasky 						 * 3, R/W */
15820733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_HIGH3	0x44	/* High 1 bit of threshold
159884a2a69SHans Petter Selasky 						 * value for Bulk-Out and
160884a2a69SHans Petter Selasky 						 * enable flag for Port 3, R/W */
16120733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_LOW4	0x45	/* Low 8 bits of threshold
162884a2a69SHans Petter Selasky 						 * value for Bulk-Out for Port
163884a2a69SHans Petter Selasky 						 * 4, R/W */
16420733245SPedro F. Giffuni #define	MCS7840_DEV_REG_THR_VAL_HIGH4	0x46	/* High 1 bit of threshold
165884a2a69SHans Petter Selasky 						 * value for Bulk-Out and
166884a2a69SHans Petter Selasky 						 * enable flag for Port 4, R/W */
167884a2a69SHans Petter Selasky 
168884a2a69SHans Petter Selasky /* Bits for SPx registers */
169884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_LOOP_PIPES	0x01	/* Loop Bulk-Out FIFO to the
170884a2a69SHans Petter Selasky 						 * Bulk-In FIFO, default = 0 */
171884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_SKIP_ERR_DATA	0x02	/* Drop data bytes from UART,
172*d7437110SGordon Bergling 						 * which were received with
173884a2a69SHans Petter Selasky 						 * errors, default = 0 */
174884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_RESET_OUT_FIFO	0x04	/* Reset Bulk-Out FIFO */
175884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_RESET_IN_FIFO	0x08	/* Reset Bulk-In FIFO */
176884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_MASK	0x70	/* Mask to extract Baud CLK
177884a2a69SHans Petter Selasky 						 * source */
178884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_X1	0x00	/* CLK =  1.8432Mhz, max speed
179884a2a69SHans Petter Selasky 						 * = 115200 bps, default */
180884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_X2	0x10	/* CLK =  3.6864Mhz, max speed
181884a2a69SHans Petter Selasky 						 * = 230400 bps */
182884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_X35	0x20	/* CLK =  6.4512Mhz, max speed
183884a2a69SHans Petter Selasky 						 * = 403200 bps */
184884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_X4	0x30	/* CLK =  7.3728Mhz, max speed
185884a2a69SHans Petter Selasky 						 * = 460800 bps */
186884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_X7	0x40	/* CLK = 12.9024Mhz, max speed
187884a2a69SHans Petter Selasky 						 * = 806400 bps */
188884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_X8	0x50	/* CLK = 14.7456Mhz, max speed
189884a2a69SHans Petter Selasky 						 * = 921600 bps */
190884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_24MHZ	0x60	/* CLK = 24.0000Mhz, max speed
191884a2a69SHans Petter Selasky 						 * = 1.5 Mbps */
192884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_48MHZ	0x70	/* CLK = 48.0000Mhz, max speed
193884a2a69SHans Petter Selasky 						 * = 3.0 Mbps */
194884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_CLOCK_SHIFT	4	/* Value 0..7 can be shifted
195884a2a69SHans Petter Selasky 						 * to get clock value */
196884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_UART_RESET	0x80	/* Reset UART */
197884a2a69SHans Petter Selasky 
198884a2a69SHans Petter Selasky /* Bits for CONTROLx registers */
199884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_HWFC		0x01	/* Enable hardware flow
200884a2a69SHans Petter Selasky 							 * control (when power
201884a2a69SHans Petter Selasky 							 * down? It is unclear
202884a2a69SHans Petter Selasky 							 * in documents),
203884a2a69SHans Petter Selasky 							 * default = 0 */
204884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_UNUNSED1		0x02	/* Reserved */
205884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_CTS_ENABLE		0x04	/* CTS changes are
206884a2a69SHans Petter Selasky 							 * translated to MSR,
207884a2a69SHans Petter Selasky 							 * default = 0 */
208884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_UNUSED2		0x08	/* Reserved for ports
209884a2a69SHans Petter Selasky 							 * 2,3,4 */
210884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROL1_DRIVER_DONE	0x08	/* USB enumerating is
211884a2a69SHans Petter Selasky 							 * finished, USB
212884a2a69SHans Petter Selasky 							 * enumeration memory
213884a2a69SHans Petter Selasky 							 * can be used as FIFOs */
214884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_RX_NEGATE		0x10	/* Negate RX input,
215884a2a69SHans Petter Selasky 							 * works for IrDA mode
216884a2a69SHans Petter Selasky 							 * only, default = 0 */
217884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_RX_DISABLE		0x20	/* Disable RX logic,
218884a2a69SHans Petter Selasky 							 * works only for
219884a2a69SHans Petter Selasky 							 * RS-232/RS-485 mode,
220884a2a69SHans Petter Selasky 							 * default = 0 */
221884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_FSM_CONTROL	0x40	/* Disable RX FSM when
222884a2a69SHans Petter Selasky 							 * TX is in progress,
223884a2a69SHans Petter Selasky 							 * works for IrDA mode
224884a2a69SHans Petter Selasky 							 * only, default = 0 */
225884a2a69SHans Petter Selasky #define	MCS7840_DEV_CONTROLx_UNUSED3		0x80	/* Reserved */
226884a2a69SHans Petter Selasky 
227884a2a69SHans Petter Selasky /*
228884a2a69SHans Petter Selasky  * Bits for PINPONGx registers
229884a2a69SHans Petter Selasky  * These registers control how often two input buffers
230884a2a69SHans Petter Selasky  * for Bulk-In FIFOs are swapped. One of buffers is used
231884a2a69SHans Petter Selasky  * for USB trnasfer, other for receiving data from UART.
232884a2a69SHans Petter Selasky  * Exact meaning of 15 bit value in these registers is unknown
233884a2a69SHans Petter Selasky  */
234884a2a69SHans Petter Selasky #define	MCS7840_DEV_PINPONGHIGH_MULT	128	/* Only 7 bits in PINPONGLOW
235884a2a69SHans Petter Selasky 						 * register */
236884a2a69SHans Petter Selasky #define	MCS7840_DEV_PINPONGLOW_BITS	7	/* Only 7 bits in PINPONGLOW
237884a2a69SHans Petter Selasky 						 * register */
238884a2a69SHans Petter Selasky 
239884a2a69SHans Petter Selasky /*
240884a2a69SHans Petter Selasky  *  THIS ONE IS UNDOCUMENTED IN FULL DATASHEET, but e-mail from tech support
241884a2a69SHans Petter Selasky  * confirms, that it is register for GPIO_0 and GPIO_1 data input/output.
242884a2a69SHans Petter Selasky  *  Chips has 2 GPIO, but first one (lower bit) MUST be used by device
243884a2a69SHans Petter Selasky  * authors as "number of port" indicator, grounded (0) for two-port
244884a2a69SHans Petter Selasky  * devices and pulled-up to 1 for 4-port devices.
245884a2a69SHans Petter Selasky  */
246884a2a69SHans Petter Selasky #define	MCS7840_DEV_GPIO_4PORTS		0x01	/* Device has 4 ports
247884a2a69SHans Petter Selasky 						 * configured */
248884a2a69SHans Petter Selasky #define	MCS7840_DEV_GPIO_GPIO_0		0x01	/* The same as above */
249884a2a69SHans Petter Selasky #define	MCS7840_DEV_GPIO_GPIO_1		0x02	/* GPIO_1 data */
250884a2a69SHans Petter Selasky 
251884a2a69SHans Petter Selasky /*
252884a2a69SHans Petter Selasky  * Constants for PLL dividers
253884a2a69SHans Petter Selasky  * Ouptut frequency of PLL is:
254884a2a69SHans Petter Selasky  *   Fout = (N/M) * Fin.
255884a2a69SHans Petter Selasky  * Default PLL input frequency Fin is 12Mhz (on-chip).
256884a2a69SHans Petter Selasky  */
257884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_M_BITS	6	/* Number of useful bits for M
258884a2a69SHans Petter Selasky 						 * divider */
259884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_M_MASK	0x3f	/* Mask for M divider */
260884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_M_MIN	1	/* Minimum value for M, 0 is
261884a2a69SHans Petter Selasky 						 * forbidden */
262884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_M_DEF	1	/* Default value for M */
263884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_M_MAX	63	/* Maximum value for M */
264884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_N_BITS	6	/* Number of useful bits for N
265884a2a69SHans Petter Selasky 						 * divider */
266884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_N_MASK	0x3f	/* Mask for N divider */
267884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_N_MIN	1	/* Minimum value for N, 0 is
268884a2a69SHans Petter Selasky 						 * forbidden */
269884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_N_DEF	8	/* Default value for N */
270884a2a69SHans Petter Selasky #define	MCS7840_DEV_PLL_DIV_N_MAX	63	/* Maximum value for N */
271884a2a69SHans Petter Selasky 
272884a2a69SHans Petter Selasky /* Bits for CLOCK_MUX register */
273884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_INPUTMASK	0x03	/* Mask to extract PLL clock
274884a2a69SHans Petter Selasky 						 * input */
275884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_IN12MHZ	0x00	/* 12Mhz PLL input, default */
276884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_INEXTRN	0x01	/* External (device-depended)
277884a2a69SHans Petter Selasky 						 * PLL input */
278884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_INRSV1	0x02	/* Reserved */
279884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_INRSV2	0x03	/* Reserved */
280884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_PLLHIGH	0x04	/* 0 = PLL Output is
281884a2a69SHans Petter Selasky 						 * 20MHz-100MHz (default), 1 =
282884a2a69SHans Petter Selasky 						 * 100MHz-300MHz range */
283884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_INTRFIFOS	0x08	/* Enable additional 8 bytes
284884a2a69SHans Petter Selasky 						 * fro Interrupt USB pipe with
285884a2a69SHans Petter Selasky 						 * USB FIFOs statuses, default
286884a2a69SHans Petter Selasky 						 * = 0 */
287884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_RESERVED1	0x10	/* Unused */
288884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_RESERVED2	0x20	/* Unused */
289884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_RESERVED3	0x40	/* Unused */
290884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_MUX_RESERVED4	0x80	/* Unused */
291884a2a69SHans Petter Selasky 
292884a2a69SHans Petter Selasky /* Bits for CLOCK_SELECTxx registers	*/
293884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT1_MASK	0x07	/* Bits for port 1 in
294884a2a69SHans Petter Selasky 						 * CLOCK_SELECT12 */
295884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT1_SHIFT	0	/* Shift for port 1in
296884a2a69SHans Petter Selasky 						 * CLOCK_SELECT12 */
297884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT2_MASK	0x38	/* Bits for port 2 in
298884a2a69SHans Petter Selasky 						 * CLOCK_SELECT12 */
299884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT2_SHIFT	3	/* Shift for port 2 in
300884a2a69SHans Petter Selasky 						 * CLOCK_SELECT12 */
301884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT3_MASK	0x07	/* Bits for port 3 in
302884a2a69SHans Petter Selasky 						 * CLOCK_SELECT23 */
303884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT3_SHIFT	0	/* Shift for port 3 in
304884a2a69SHans Petter Selasky 						 * CLOCK_SELECT23 */
305884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT4_MASK	0x38	/* Bits for port 4 in
306884a2a69SHans Petter Selasky 						 * CLOCK_SELECT23 */
307884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT4_SHIFT	3	/* Shift for port 4 in
308884a2a69SHans Petter Selasky 						 * CLOCK_SELECT23 */
309884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_STD	0x00	/* STANDARD baudrate derived
310884a2a69SHans Petter Selasky 						 * from 96Mhz, default for all
311884a2a69SHans Petter Selasky 						 * ports */
312884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_30MHZ	0x01	/* 30Mhz */
313884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_96MHZ	0x02	/* 96Mhz direct */
314884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_120MHZ	0x03	/* 120Mhz */
315884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_PLL	0x04	/* PLL output (see for M and N
316884a2a69SHans Petter Selasky 						 * dividers) */
317884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_EXT	0x05	/* External clock input
318884a2a69SHans Petter Selasky 						 * (device-dependend) */
319884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_RES1	0x06	/* Unused */
320884a2a69SHans Petter Selasky #define	MCS7840_DEV_CLOCK_SELECT_RES2	0x07	/* Unused */
321884a2a69SHans Petter Selasky 
322884a2a69SHans Petter Selasky /* Bits for MODE register */
323884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_RESERVED1	0x01	/* Unused */
324884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_RESET		0x02	/* 0: RESET = Active High
325884a2a69SHans Petter Selasky 						 * (default), 1: Reserved (?) */
326884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_SER_PRSNT	0x04	/* 0: Reserved, 1: Do not use
327884a2a69SHans Petter Selasky 						 * hardocded values (default)
328884a2a69SHans Petter Selasky 						 * (?) */
329884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_PLLBYPASS	0x08	/* 1: PLL output is bypassed,
330884a2a69SHans Petter Selasky 						 * default = 0 */
331884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_PORBYPASS	0x10	/* 1: Power-On Reset is
332884a2a69SHans Petter Selasky 						 * bypassed, default = 0 */
333884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_SELECT24S	0x20	/* 0: 4 Serial Ports / IrDA
334884a2a69SHans Petter Selasky 						 * active, 1: 2 Serial Ports /
335884a2a69SHans Petter Selasky 						 * IrDA active */
336884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_EEPROMWR	0x40	/* EEPROM write is enabled,
337884a2a69SHans Petter Selasky 						 * default */
338884a2a69SHans Petter Selasky #define	MCS7840_DEV_MODE_IRDA		0x80	/* IrDA mode is activated
339884a2a69SHans Petter Selasky 						 * (could be turned on),
340884a2a69SHans Petter Selasky 						 * default */
341884a2a69SHans Petter Selasky 
342884a2a69SHans Petter Selasky /* Bits for SPx ICG */
343884a2a69SHans Petter Selasky #define	MCS7840_DEV_SPx_ICG_DEF		0x24	/* All 8 bits is used as
344884a2a69SHans Petter Selasky 						 * number of BAUD clocks of
345884a2a69SHans Petter Selasky 						 * pause */
346884a2a69SHans Petter Selasky 
347884a2a69SHans Petter Selasky /*
348884a2a69SHans Petter Selasky  * Bits for RX_SAMPLINGxx registers
349884a2a69SHans Petter Selasky  * These registers control when bit value will be sampled within
350884a2a69SHans Petter Selasky  * the baud period.
351884a2a69SHans Petter Selasky  * 0 is very beginning of period, 15 is very end, 7 is the middle.
352884a2a69SHans Petter Selasky  */
353884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING1_MASK	0x0f	/* Bits for port 1 in
354884a2a69SHans Petter Selasky 						 * RX_SAMPLING12 */
355884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING1_SHIFT	0	/* Shift for port 1in
356884a2a69SHans Petter Selasky 						 * RX_SAMPLING12 */
357884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING2_MASK	0xf0	/* Bits for port 2 in
358884a2a69SHans Petter Selasky 						 * RX_SAMPLING12 */
359884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING2_SHIFT	4	/* Shift for port 2 in
360884a2a69SHans Petter Selasky 						 * RX_SAMPLING12 */
361884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING3_MASK	0x0f	/* Bits for port 3 in
362884a2a69SHans Petter Selasky 						 * RX_SAMPLING23 */
363884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING3_SHIFT	0	/* Shift for port 3 in
364884a2a69SHans Petter Selasky 						 * RX_SAMPLING23 */
365884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING4_MASK	0xf0	/* Bits for port 4 in
366884a2a69SHans Petter Selasky 						 * RX_SAMPLING23 */
367884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLING4_SHIFT	4	/* Shift for port 4 in
368884a2a69SHans Petter Selasky 						 * RX_SAMPLING23 */
369884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLINGx_MIN	0	/* Max for any RX Sampling */
370884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLINGx_DEF	7	/* Default for any RX
371884a2a69SHans Petter Selasky 						 * Sampling, center of period */
372884a2a69SHans Petter Selasky #define	MCS7840_DEV_RX_SAMPLINGx_MAX	15	/* Min for any RX Sampling */
373884a2a69SHans Petter Selasky 
374884a2a69SHans Petter Selasky /* Bits for ZERO_PERIODx */
375884a2a69SHans Petter Selasky #define	MCS7840_DEV_ZERO_PERIODx_DEF	20	/* Number of Bulk-in requests
376884a2a69SHans Petter Selasky 						 * befor sending zero-sized
377884a2a69SHans Petter Selasky 						 * reply */
378884a2a69SHans Petter Selasky 
379884a2a69SHans Petter Selasky /* Bits for ZERO_ENABLE */
380884a2a69SHans Petter Selasky #define	MCS7840_DEV_ZERO_ENABLE_PORT1	0x01	/* Enable of sending
381884a2a69SHans Petter Selasky 						 * zero-sized replies for port
382884a2a69SHans Petter Selasky 						 * 1, default */
383884a2a69SHans Petter Selasky #define	MCS7840_DEV_ZERO_ENABLE_PORT2	0x02	/* Enable of sending
384884a2a69SHans Petter Selasky 						 * zero-sized replies for port
385884a2a69SHans Petter Selasky 						 * 2, default */
386884a2a69SHans Petter Selasky #define	MCS7840_DEV_ZERO_ENABLE_PORT3	0x04	/* Enable of sending
387884a2a69SHans Petter Selasky 						 * zero-sized replies for port
388884a2a69SHans Petter Selasky 						 * 3, default */
389884a2a69SHans Petter Selasky #define	MCS7840_DEV_ZERO_ENABLE_PORT4	0x08	/* Enable of sending
390884a2a69SHans Petter Selasky 						 * zero-sized replies for port
391884a2a69SHans Petter Selasky 						 * 4, default */
392884a2a69SHans Petter Selasky 
393884a2a69SHans Petter Selasky /* Bits for THR_VAL_HIGHx */
394884a2a69SHans Petter Selasky #define	MCS7840_DEV_THR_VAL_HIGH_MASK	0x01	/* Only one bit is used */
395884a2a69SHans Petter Selasky #define	MCS7840_DEV_THR_VAL_HIGH_MUL	256	/* This one bit is means "256" */
396884a2a69SHans Petter Selasky #define	MCS7840_DEV_THR_VAL_HIGH_SHIFT	8	/* This one bit is means "256" */
397884a2a69SHans Petter Selasky #define	MCS7840_DEV_THR_VAL_HIGH_ENABLE	0x80	/* Enable threshold */
398884a2a69SHans Petter Selasky 
399884a2a69SHans Petter Selasky /* These are documented in "public" datasheet */
400884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR0_1	0x04	/* Device contol register 0 for Port
401884a2a69SHans Petter Selasky 					 * 1, R/W */
402884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR1_1	0x05	/* Device contol register 1 for Port
403884a2a69SHans Petter Selasky 					 * 1, R/W */
404884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR2_1	0x06	/* Device contol register 2 for Port
405884a2a69SHans Petter Selasky 					 * 1, R/W */
406884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR0_2	0x16	/* Device contol register 0 for Port
407884a2a69SHans Petter Selasky 					 * 2, R/W */
408884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR1_2	0x17	/* Device contol register 1 for Port
409884a2a69SHans Petter Selasky 					 * 2, R/W */
410884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR2_2	0x18	/* Device contol register 2 for Port
411884a2a69SHans Petter Selasky 					 * 2, R/W */
412884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR0_3	0x19	/* Device contol register 0 for Port
413884a2a69SHans Petter Selasky 					 * 3, R/W */
414884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR1_3	0x1a	/* Device contol register 1 for Port
415884a2a69SHans Petter Selasky 					 * 3, R/W */
416884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR2_3	0x1b	/* Device contol register 2 for Port
417884a2a69SHans Petter Selasky 					 * 3, R/W */
418884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR0_4	0x1c	/* Device contol register 0 for Port
419884a2a69SHans Petter Selasky 					 * 4, R/W */
420884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR1_4	0x1d	/* Device contol register 1 for Port
421884a2a69SHans Petter Selasky 					 * 4, R/W */
422884a2a69SHans Petter Selasky #define	MCS7840_DEV_REG_DCR2_4	0x1e	/* Device contol register 2 for Port
423884a2a69SHans Petter Selasky 					 * 4, R/W */
424884a2a69SHans Petter Selasky 
425884a2a69SHans Petter Selasky /* Bits of DCR0 registers, documented in datasheet */
426884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_PWRSAVE		0x01	/* Shutdown transiver
427884a2a69SHans Petter Selasky 							 * when USB Suspend is
428884a2a69SHans Petter Selasky 							 * engaged, default = 1 */
429884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_RESERVED1		0x02	/* Unused */
430884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_GPIO_MODE_MASK		0x0c	/* GPIO Mode bits, WORKS
431884a2a69SHans Petter Selasky 							 * ONLY FOR PORT 1 */
432884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_GPIO_MODE_IN		0x00	/* GPIO Mode - Input
433884a2a69SHans Petter Selasky 							 * (0b00), WORKS ONLY
434884a2a69SHans Petter Selasky 							 * FOR PORT 1 */
435884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_GPIO_MODE_OUT		0x08	/* GPIO Mode - Input
436884a2a69SHans Petter Selasky 							 * (0b10), WORKS ONLY
437884a2a69SHans Petter Selasky 							 * FOR PORT 1 */
438884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_RTS_ACTIVE_HIGH	0x10	/* RTS Active is HIGH,
439884a2a69SHans Petter Selasky 							 * default = 0 (low) */
440884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_RTS_AUTO		0x20	/* RTS is controlled by
441884a2a69SHans Petter Selasky 							 * state of TX buffer,
442884a2a69SHans Petter Selasky 							 * default = 0
443884a2a69SHans Petter Selasky 							 * (controlled by MCR) */
444884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_IRDA			0x40	/* IrDA mode */
445884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR0_RESERVED2		0x80	/* Unused */
446884a2a69SHans Petter Selasky 
447884a2a69SHans Petter Selasky /* Bits of DCR1 registers, documented in datasheet */
448884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_GPIO_CURRENT_MASK	0x03	/* Mask to extract GPIO
449884a2a69SHans Petter Selasky 							 * current value, WORKS
450884a2a69SHans Petter Selasky 							 * ONLY FOR PORT 1 */
451884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_GPIO_CURRENT_6MA	0x00	/* GPIO output current
452884a2a69SHans Petter Selasky 							 * 6mA, WORKS ONLY FOR
453884a2a69SHans Petter Selasky 							 * PORT 1 */
454884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_GPIO_CURRENT_8MA	0x01	/* GPIO output current
455884a2a69SHans Petter Selasky 							 * 8mA, defauilt, WORKS
456884a2a69SHans Petter Selasky 							 * ONLY FOR PORT 1 */
457884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_GPIO_CURRENT_10MA	0x02	/* GPIO output current
458884a2a69SHans Petter Selasky 							 * 10mA, WORKS ONLY FOR
459884a2a69SHans Petter Selasky 							 * PORT 1 */
460884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_GPIO_CURRENT_12MA	0x03	/* GPIO output current
461884a2a69SHans Petter Selasky 							 * 12mA, WORKS ONLY FOR
462884a2a69SHans Petter Selasky 							 * PORT 1 */
463884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_UART_CURRENT_MASK	0x0c	/* Mask to extract UART
464884a2a69SHans Petter Selasky 							 * signals current value */
465884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_UART_CURRENT_6MA	0x00	/* UART output current
466884a2a69SHans Petter Selasky 							 * 6mA */
467884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_UART_CURRENT_8MA	0x04	/* UART output current
468884a2a69SHans Petter Selasky 							 * 8mA, defauilt */
469884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_UART_CURRENT_10MA	0x08	/* UART output current
470884a2a69SHans Petter Selasky 							 * 10mA */
471884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_UART_CURRENT_12MA	0x0c	/* UART output current
472884a2a69SHans Petter Selasky 							 * 12mA */
473884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_WAKEUP_DISABLE		0x10	/* Disable Remote USB
474884a2a69SHans Petter Selasky 							 * Wakeup */
475884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_PLLPWRDOWN_DISABLE	0x20	/* Disable PLL power
476884a2a69SHans Petter Selasky 							 * down when not needed,
477884a2a69SHans Petter Selasky 							 * WORKS ONLY FOR PORT 1 */
478884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_LONG_INTERRUPT		0x40	/* Enable 13 bytes of
479884a2a69SHans Petter Selasky 							 * interrupt data, with
480884a2a69SHans Petter Selasky 							 * FIFO statistics,
481884a2a69SHans Petter Selasky 							 * WORKS ONLY FOR PORT 1 */
482884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR1_RESERVED1		0x80	/* Unused */
483884a2a69SHans Petter Selasky 
484884a2a69SHans Petter Selasky /*
485884a2a69SHans Petter Selasky  * Bits of DCR2 registers, documented in datasheet
486884a2a69SHans Petter Selasky  * Wakeup will work only if DCR0_IRDA = 0 (RS-xxx mode) and
487884a2a69SHans Petter Selasky  * DCR1_WAKEUP_DISABLE = 0 (wakeup enabled).
488884a2a69SHans Petter Selasky  */
489884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_WAKEUP_CTS	0x01	/* Wakeup on CTS change,
490884a2a69SHans Petter Selasky 						 * default = 0 */
491884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_WAKEUP_DCD	0x02	/* Wakeup on DCD change,
492884a2a69SHans Petter Selasky 						 * default = 0 */
493884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_WAKEUP_RI	0x04	/* Wakeup on RI change,
494884a2a69SHans Petter Selasky 						 * default = 1 */
495884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_WAKEUP_DSR	0x08	/* Wakeup on DSR change,
496884a2a69SHans Petter Selasky 						 * default = 0 */
497884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_WAKEUP_RXD	0x10	/* Wakeup on RX Data change,
498884a2a69SHans Petter Selasky 						 * default = 0 */
499884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_WAKEUP_RESUME	0x20	/* Wakeup issues RESUME
500884a2a69SHans Petter Selasky 						 * signal, DISCONNECT
501884a2a69SHans Petter Selasky 						 * otherwise, default = 1 */
502884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_RESERVED1	0x40	/* Unused */
503884a2a69SHans Petter Selasky #define	MCS7840_DEV_DCR2_SHDN_POLARITY	0x80	/* 0: Pin 12 Active Low, 1:
504884a2a69SHans Petter Selasky 						 * Pin 12 Active High, default
505884a2a69SHans Petter Selasky 						 * = 0 */
506884a2a69SHans Petter Selasky 
507884a2a69SHans Petter Selasky /* Interrupt endpoint bytes & bits */
508884a2a69SHans Petter Selasky #define	MCS7840_IEP_FIFO_STATUS_INDEX	5
509884a2a69SHans Petter Selasky /*
510884a2a69SHans Petter Selasky  * Thesse can be calculated as "1 << portnumber" for Bulk-out and
511884a2a69SHans Petter Selasky  * "1 << (portnumber+1)" for Bulk-in
512884a2a69SHans Petter Selasky  */
513884a2a69SHans Petter Selasky #define	MCS7840_IEP_BO_PORT1_HASDATA	0x01
514884a2a69SHans Petter Selasky #define	MCS7840_IEP_BI_PORT1_HASDATA	0x02
515884a2a69SHans Petter Selasky #define	MCS7840_IEP_BO_PORT2_HASDATA	0x04
516884a2a69SHans Petter Selasky #define	MCS7840_IEP_BI_PORT2_HASDATA	0x08
517884a2a69SHans Petter Selasky #define	MCS7840_IEP_BO_PORT3_HASDATA	0x10
518884a2a69SHans Petter Selasky #define	MCS7840_IEP_BI_PORT3_HASDATA	0x20
519884a2a69SHans Petter Selasky #define	MCS7840_IEP_BO_PORT4_HASDATA	0x40
520884a2a69SHans Petter Selasky #define	MCS7840_IEP_BI_PORT4_HASDATA	0x80
521884a2a69SHans Petter Selasky 
522884a2a69SHans Petter Selasky /* Documented UART registers (fully compatible with 16550 UART) */
523884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_THR		0x00	/* Transmitter Holding
524884a2a69SHans Petter Selasky 						 * Register W/Only */
525884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_RHR		0x00	/* Receiver Holding Register
526884a2a69SHans Petter Selasky 						 * R/Only */
527884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_IER		0x01	/* Interrupt enable register -
528884a2a69SHans Petter Selasky 						 * R/W */
529884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_FCR		0x02	/* FIFO Control register -
530884a2a69SHans Petter Selasky 						 * W/Only */
531884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_ISR		0x02	/* Interrupt Status Registter
532884a2a69SHans Petter Selasky 						 * R/Only */
533884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_LCR		0x03	/* Line control register R/W */
534884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_MCR		0x04	/* Modem control register R/W */
535884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_LSR		0x05	/* Line status register R/Only */
536884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_MSR		0x06	/* Modem status register
537884a2a69SHans Petter Selasky 						 * R/Only */
538884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_SCRATCHPAD	0x07	/* Scratch pad register */
539884a2a69SHans Petter Selasky 
540884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_DLL		0x00	/* Low bits of BAUD divider */
541884a2a69SHans Petter Selasky #define	MCS7840_UART_REG_DLM		0x01	/* High bits of BAUD divider */
542884a2a69SHans Petter Selasky 
543884a2a69SHans Petter Selasky /* IER bits */
544884a2a69SHans Petter Selasky #define	MCS7840_UART_IER_RXREADY	0x01	/* RX Ready interrumpt mask */
545884a2a69SHans Petter Selasky #define	MCS7840_UART_IER_TXREADY	0x02	/* TX Ready interrumpt mask */
546884a2a69SHans Petter Selasky #define	MCS7840_UART_IER_RXSTAT		0x04	/* RX Status interrumpt mask */
547884a2a69SHans Petter Selasky #define	MCS7840_UART_IER_MODEM		0x08	/* Modem status change
548884a2a69SHans Petter Selasky 						 * interrumpt mask */
549884a2a69SHans Petter Selasky #define	MCS7840_UART_IER_SLEEP		0x10	/* SLEEP enable */
550884a2a69SHans Petter Selasky 
551884a2a69SHans Petter Selasky /* FCR bits */
552884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_ENABLE		0x01	/* Enable FIFO */
553884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_FLUSHRHR	0x02	/* Flush RHR and FIFO */
554884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_FLUSHTHR	0x04	/* Flush THR and FIFO */
555884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_RTLMASK	0xa0	/* Mask to select RHR
556884a2a69SHans Petter Selasky 						 * Interrupt Trigger level */
557884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_RTL_1_1	0x00	/* L1 = 1, L2 = 1 */
558884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_RTL_1_4	0x40	/* L1 = 1, L2 = 4 */
559884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_RTL_1_8	0x80	/* L1 = 1, L2 = 8 */
560884a2a69SHans Petter Selasky #define	MCS7840_UART_FCR_RTL_1_14	0xa0	/* L1 = 1, L2 = 14 */
561884a2a69SHans Petter Selasky 
562884a2a69SHans Petter Selasky /* ISR bits */
563884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_NOPENDING	0x01	/* No interrupt pending */
564884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_INTMASK	0x3f	/* Mask to select interrupt
565884a2a69SHans Petter Selasky 						 * source */
566884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_RXERR		0x06	/* Recevir error */
567884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_RXHASDATA	0x04	/* Recevier has data */
568884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_RXTIMEOUT	0x0c	/* Recevier timeout */
569884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_TXEMPTY	0x02	/* Transmitter empty */
570884a2a69SHans Petter Selasky #define	MCS7840_UART_ISR_MSCHANGE	0x00	/* Modem status change */
571884a2a69SHans Petter Selasky 
572884a2a69SHans Petter Selasky /* LCR bits */
573884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_DATALENMASK	0x03	/* Mask for data length */
574884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_DATALEN5	0x00	/* 5 data bits */
575884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_DATALEN6	0x01	/* 6 data bits */
576884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_DATALEN7	0x02	/* 7 data bits */
577884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_DATALEN8	0x03	/* 8 data bits */
578884a2a69SHans Petter Selasky 
579884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_STOPBMASK	0x04	/* Mask for stop bits */
580884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_STOPB1		0x00	/* 1 stop bit in any case */
581884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_STOPB2		0x04	/* 1.5-2 stop bits depends on
582884a2a69SHans Petter Selasky 						 * data length */
583884a2a69SHans Petter Selasky 
584884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_PARITYMASK	0x38	/* Mask for all parity data */
585884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_PARITYON	0x08	/* Parity ON/OFF - ON */
586884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_PARITYODD	0x00	/* Parity Odd */
587884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_PARITYEVEN	0x10	/* Parity Even */
588884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_PARITYODD	0x00	/* Parity Odd */
589884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_PARITYFORCE	0x20	/* Force parity odd/even */
590884a2a69SHans Petter Selasky 
591884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_BREAK		0x40	/* Send BREAK */
592884a2a69SHans Petter Selasky #define	MCS7840_UART_LCR_DIVISORS	0x80	/* Map DLL/DLM instead of
593884a2a69SHans Petter Selasky 						 * xHR/IER */
594884a2a69SHans Petter Selasky 
595884a2a69SHans Petter Selasky /* LSR bits */
596884a2a69SHans Petter Selasky #define	MCS7840_UART_LSR_RHRAVAIL	0x01	/* Data available for read */
597884a2a69SHans Petter Selasky #define	MCS7840_UART_LSR_RHROVERRUN	0x02	/* Data FIFO/register overflow */
598884a2a69SHans Petter Selasky #define	MCS7840_UART_LSR_PARITYERR	0x04	/* Parity error */
599884a2a69SHans Petter Selasky #define	MCS7840_UART_LSR_FRAMEERR	0x10	/* Framing error */
6009aa5c929SThomas Quinot #define	MCS7840_UART_LSR_BREAKERR	0x20	/* BREAK signal received */
601884a2a69SHans Petter Selasky #define	MCS7840_UART_LSR_THREMPTY	0x40	/* THR register is empty,
602884a2a69SHans Petter Selasky 						 * ready for transmit */
603884a2a69SHans Petter Selasky #define	MCS7840_UART_LSR_HASERR		0x80	/* Has error in receiver FIFO */
604884a2a69SHans Petter Selasky 
605884a2a69SHans Petter Selasky /* MCR bits */
606884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_DTR		0x01	/* Force DTR to be active
607884a2a69SHans Petter Selasky 						 * (low) */
608884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_RTS		0x02	/* Force RTS to be active
609884a2a69SHans Petter Selasky 						 * (low) */
610884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_IE		0x04	/* Enable interrupts (from
611884a2a69SHans Petter Selasky 						 * code, not documented) */
612884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_LOOPBACK	0x10	/* Enable local loopback test
613884a2a69SHans Petter Selasky 						 * mode */
614884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_CTSRTS		0x20	/* Enable CTS/RTS flow control
615884a2a69SHans Petter Selasky 						 * in 550 (FIFO) mode */
616884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_DTRDSR		0x40	/* Enable DTR/DSR flow control
617884a2a69SHans Petter Selasky 						 * in 550 (FIFO) mode */
618884a2a69SHans Petter Selasky #define	MCS7840_UART_MCR_DCD		0x80	/* Enable DCD flow control in
619884a2a69SHans Petter Selasky 						 * 550 (FIFO) mode */
620884a2a69SHans Petter Selasky 
621884a2a69SHans Petter Selasky /* MSR bits */
622884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_DELTACTS	0x01	/* CTS was changed since last
623884a2a69SHans Petter Selasky 						 * read */
624884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_DELTADSR	0x02	/* DSR was changed since last
625884a2a69SHans Petter Selasky 						 * read */
626884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_DELTARI	0x04	/* RI was changed from low to
627884a2a69SHans Petter Selasky 						 * high since last read */
628884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_DELTADCD	0x08	/* DCD was changed since last
629884a2a69SHans Petter Selasky 						 * read */
630884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_NEGCTS		0x10	/* Negated CTS signal */
631884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_NEGDSR		0x20	/* Negated DSR signal */
632884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_NEGRI		0x40	/* Negated RI signal */
633884a2a69SHans Petter Selasky #define	MCS7840_UART_MSR_NEGDCD		0x80	/* Negated DCD signal */
634884a2a69SHans Petter Selasky 
635884a2a69SHans Petter Selasky /* SCRATCHPAD bits */
636884a2a69SHans Petter Selasky #define	MCS7840_UART_SCRATCHPAD_RS232		0x00	/* RS-485 disabled */
637884a2a69SHans Petter Selasky #define	MCS7840_UART_SCRATCHPAD_RS485_DTRRX	0x80	/* RS-485 mode, DTR High
638884a2a69SHans Petter Selasky 							 * = RX */
639884a2a69SHans Petter Selasky #define	MCS7840_UART_SCRATCHPAD_RS485_DTRTX	0xc0	/* RS-485 mode, DTR High
640884a2a69SHans Petter Selasky 							 * = TX */
641884a2a69SHans Petter Selasky 
642884a2a69SHans Petter Selasky #define	MCS7840_CONFIG_INDEX	0
643884a2a69SHans Petter Selasky #define	MCS7840_IFACE_INDEX	0
644884a2a69SHans Petter Selasky 
645884a2a69SHans Petter Selasky #endif
646