xref: /freebsd/sys/dev/usb/net/if_smscreg.h (revision b011f8c4501308404e414ec860a5c98972d6bf4e)
1*b011f8c4SOleksandr Tymoshenko /*-
2*b011f8c4SOleksandr Tymoshenko  * Copyright (c) 2012
3*b011f8c4SOleksandr Tymoshenko  *	Ben Gray <bgray@freebsd.org>.
4*b011f8c4SOleksandr Tymoshenko  * All rights reserved.
5*b011f8c4SOleksandr Tymoshenko  *
6*b011f8c4SOleksandr Tymoshenko  * Redistribution and use in source and binary forms, with or without
7*b011f8c4SOleksandr Tymoshenko  * modification, are permitted provided that the following conditions
8*b011f8c4SOleksandr Tymoshenko  * are met:
9*b011f8c4SOleksandr Tymoshenko  * 1. Redistributions of source code must retain the above copyright
10*b011f8c4SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer.
11*b011f8c4SOleksandr Tymoshenko  * 2. Redistributions in binary form must reproduce the above copyright
12*b011f8c4SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer in the
13*b011f8c4SOleksandr Tymoshenko  *    documentation and/or other materials provided with the distribution.
14*b011f8c4SOleksandr Tymoshenko  *
15*b011f8c4SOleksandr Tymoshenko  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16*b011f8c4SOleksandr Tymoshenko  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17*b011f8c4SOleksandr Tymoshenko  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18*b011f8c4SOleksandr Tymoshenko  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
19*b011f8c4SOleksandr Tymoshenko  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20*b011f8c4SOleksandr Tymoshenko  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21*b011f8c4SOleksandr Tymoshenko  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22*b011f8c4SOleksandr Tymoshenko  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23*b011f8c4SOleksandr Tymoshenko  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24*b011f8c4SOleksandr Tymoshenko  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25*b011f8c4SOleksandr Tymoshenko  * SUCH DAMAGE.
26*b011f8c4SOleksandr Tymoshenko  *
27*b011f8c4SOleksandr Tymoshenko  * $FreeBSD$
28*b011f8c4SOleksandr Tymoshenko  */
29*b011f8c4SOleksandr Tymoshenko #ifndef _IF_SMSCREG_H_
30*b011f8c4SOleksandr Tymoshenko #define _IF_SMSCREG_H_
31*b011f8c4SOleksandr Tymoshenko 
32*b011f8c4SOleksandr Tymoshenko /*
33*b011f8c4SOleksandr Tymoshenko  * Definitions for the SMSC LAN9514 and LAN9514 USB to ethernet controllers.
34*b011f8c4SOleksandr Tymoshenko  *
35*b011f8c4SOleksandr Tymoshenko  * This information was gleaned from the SMSC driver in the linux kernel, where
36*b011f8c4SOleksandr Tymoshenko  * it is Copyrighted (C) 2007-2008 SMSC.
37*b011f8c4SOleksandr Tymoshenko  *
38*b011f8c4SOleksandr Tymoshenko  */
39*b011f8c4SOleksandr Tymoshenko 
40*b011f8c4SOleksandr Tymoshenko /**
41*b011f8c4SOleksandr Tymoshenko  * TRANSMIT FRAMES
42*b011f8c4SOleksandr Tymoshenko  * ---------------
43*b011f8c4SOleksandr Tymoshenko  *   Tx frames are prefixed with an 8-byte header which describes the frame
44*b011f8c4SOleksandr Tymoshenko  *
45*b011f8c4SOleksandr Tymoshenko  *         4 bytes      4 bytes           variable
46*b011f8c4SOleksandr Tymoshenko  *      +------------+------------+--- . . . . . . . . . . . . ---+
47*b011f8c4SOleksandr Tymoshenko  *      | TX_CTRL_0  | TX_CTRL_1  |  Ethernet frame data          |
48*b011f8c4SOleksandr Tymoshenko  *      +------------+------------+--- . . . . . . . . . . . . ---+
49*b011f8c4SOleksandr Tymoshenko  *
50*b011f8c4SOleksandr Tymoshenko  *   Where the headers have the following fields:
51*b011f8c4SOleksandr Tymoshenko  *
52*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_0 <20:16>  Data offset
53*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_0 <13>     First segment of frame indicator
54*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_0 <12>     Last segment of frame indicator
55*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_0 <10:0>   Buffer size (?)
56*b011f8c4SOleksandr Tymoshenko  *
57*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_1 <14>     Perform H/W checksuming on IP packets
58*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_1 <13>     Disable automatic ethernet CRC generation
59*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_1 <12>     Disable padding (?)
60*b011f8c4SOleksandr Tymoshenko  *      TX_CTRL_1 <10:0>   Packet byte length
61*b011f8c4SOleksandr Tymoshenko  *
62*b011f8c4SOleksandr Tymoshenko  */
63*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_0_OFFSET(x)         (((x) & 0x1FUL) << 16)
64*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_0_FIRST_SEG         (0x1UL << 13)
65*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_0_LAST_SEG          (0x1UL << 12)
66*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_0_BUF_SIZE(x)       ((x) & 0x000007FFUL)
67*b011f8c4SOleksandr Tymoshenko 
68*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_1_CSUM_ENABLE       (0x1UL << 14)
69*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_1_CRC_DISABLE       (0x1UL << 13)
70*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_1_PADDING_DISABLE   (0x1UL << 12)
71*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CTRL_1_PKT_LENGTH(x)     ((x) & 0x000007FFUL)
72*b011f8c4SOleksandr Tymoshenko 
73*b011f8c4SOleksandr Tymoshenko /**
74*b011f8c4SOleksandr Tymoshenko  * RECEIVE FRAMES
75*b011f8c4SOleksandr Tymoshenko  * --------------
76*b011f8c4SOleksandr Tymoshenko  *   Rx frames are prefixed with an 4-byte status header which describes any
77*b011f8c4SOleksandr Tymoshenko  *   errors with the frame as well as things like the length
78*b011f8c4SOleksandr Tymoshenko  *
79*b011f8c4SOleksandr Tymoshenko  *         4 bytes             variable
80*b011f8c4SOleksandr Tymoshenko  *      +------------+--- . . . . . . . . . . . . ---+
81*b011f8c4SOleksandr Tymoshenko  *      |   RX_STAT  |  Ethernet frame data          |
82*b011f8c4SOleksandr Tymoshenko  *      +------------+--- . . . . . . . . . . . . ---+
83*b011f8c4SOleksandr Tymoshenko  *
84*b011f8c4SOleksandr Tymoshenko  *   Where the status header has the following fields:
85*b011f8c4SOleksandr Tymoshenko  *
86*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <30>     Filter Fail
87*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <29:16>  Frame Length
88*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <15>     Error Summary
89*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <13>     Broadcast Frame
90*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <12>     Length Error
91*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <11>     Runt Frame
92*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <10>     Multicast Frame
93*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <7>      Frame too long
94*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <6>      Collision Seen
95*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <5>      Frame Type
96*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <4>      Receive Watchdog
97*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <3>      Mii Error
98*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <2>      Dribbling
99*b011f8c4SOleksandr Tymoshenko  *      RX_STAT   <1>      CRC Error
100*b011f8c4SOleksandr Tymoshenko  *
101*b011f8c4SOleksandr Tymoshenko  */
102*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_FILTER_FAIL         (0x1UL << 30)
103*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_FRM_LENGTH(x)       (((x) >> 16) & 0x3FFFUL)
104*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_ERROR               (0x1UL << 15)
105*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_BROADCAST           (0x1UL << 13)
106*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_LENGTH_ERROR        (0x1UL << 12)
107*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_RUNT                (0x1UL << 11)
108*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_MULTICAST           (0x1UL << 10)
109*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_FRM_TO_LONG         (0x1UL << 7)
110*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_COLLISION           (0x1UL << 6)
111*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_FRM_TYPE            (0x1UL << 5)
112*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_WATCHDOG            (0x1UL << 4)
113*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_MII_ERROR           (0x1UL << 3)
114*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_DRIBBLING           (0x1UL << 2)
115*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_STAT_CRC_ERROR           (0x1UL << 1)
116*b011f8c4SOleksandr Tymoshenko 
117*b011f8c4SOleksandr Tymoshenko /**
118*b011f8c4SOleksandr Tymoshenko  * REGISTERS
119*b011f8c4SOleksandr Tymoshenko  *
120*b011f8c4SOleksandr Tymoshenko  */
121*b011f8c4SOleksandr Tymoshenko #define SMSC_ID_REV                 0x000
122*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_STATUS            0x008
123*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_CFG                 0x00C
124*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CFG                 0x010
125*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG                 0x014
126*b011f8c4SOleksandr Tymoshenko #define SMSC_PM_CTRL                0x020
127*b011f8c4SOleksandr Tymoshenko #define SMSC_LED_GPIO_CFG           0x024
128*b011f8c4SOleksandr Tymoshenko #define SMSC_GPIO_CFG               0x028
129*b011f8c4SOleksandr Tymoshenko #define SMSC_AFC_CFG                0x02C
130*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD             0x030
131*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_DATA            0x034
132*b011f8c4SOleksandr Tymoshenko #define SMSC_BURST_CAP              0x038
133*b011f8c4SOleksandr Tymoshenko #define SMSC_GPIO_WAKE              0x064
134*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_CFG               0x068
135*b011f8c4SOleksandr Tymoshenko #define SMSC_BULK_IN_DLY            0x06C
136*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR                0x100
137*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_ADDRH              0x104
138*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_ADDRL              0x108
139*b011f8c4SOleksandr Tymoshenko #define SMSC_HASHH                  0x10C
140*b011f8c4SOleksandr Tymoshenko #define SMSC_HASHL                  0x110
141*b011f8c4SOleksandr Tymoshenko #define SMSC_MII_ADDR               0x114
142*b011f8c4SOleksandr Tymoshenko #define SMSC_MII_DATA               0x118
143*b011f8c4SOleksandr Tymoshenko #define SMSC_FLOW                   0x11C
144*b011f8c4SOleksandr Tymoshenko #define SMSC_VLAN1                  0x120
145*b011f8c4SOleksandr Tymoshenko #define SMSC_VLAN2                  0x124
146*b011f8c4SOleksandr Tymoshenko #define SMSC_WUFF                   0x128
147*b011f8c4SOleksandr Tymoshenko #define SMSC_WUCSR                  0x12C
148*b011f8c4SOleksandr Tymoshenko #define SMSC_COE_CTRL               0x130
149*b011f8c4SOleksandr Tymoshenko 
150*b011f8c4SOleksandr Tymoshenko /* ID / Revision register */
151*b011f8c4SOleksandr Tymoshenko #define SMSC_ID_REV_CHIP_ID_MASK    0xFFFF0000UL
152*b011f8c4SOleksandr Tymoshenko #define SMSC_ID_REV_CHIP_REV_MASK   0x0000FFFFUL
153*b011f8c4SOleksandr Tymoshenko 
154*b011f8c4SOleksandr Tymoshenko #define SMSC_RX_FIFO_FLUSH          (0x1UL << 0)
155*b011f8c4SOleksandr Tymoshenko 
156*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CFG_ON              (0x1UL << 2)
157*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CFG_STOP            (0x1UL << 1)
158*b011f8c4SOleksandr Tymoshenko #define SMSC_TX_CFG_FIFO_FLUSH      (0x1UL << 0)
159*b011f8c4SOleksandr Tymoshenko 
160*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_BIR             (0x1UL << 12)
161*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_LEDB            (0x1UL << 11)
162*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_RXDOFF          (0x3UL << 9)    /* RX pkt alignment */
163*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_DRP             (0x1UL << 6)
164*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_MEF             (0x1UL << 5)
165*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_LRST            (0x1UL << 3)    /* Lite reset */
166*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_PSEL            (0x1UL << 2)
167*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_BCE             (0x1UL << 1)
168*b011f8c4SOleksandr Tymoshenko #define SMSC_HW_CFG_SRST            (0x1UL << 0)
169*b011f8c4SOleksandr Tymoshenko 
170*b011f8c4SOleksandr Tymoshenko #define SMSC_PM_CTRL_PHY_RST        (0x1UL << 4)    /* PHY reset */
171*b011f8c4SOleksandr Tymoshenko 
172*b011f8c4SOleksandr Tymoshenko #define SMSC_LED_GPIO_CFG_SPD_LED   (0x1UL << 24)
173*b011f8c4SOleksandr Tymoshenko #define SMSC_LED_GPIO_CFG_LNK_LED   (0x1UL << 20)
174*b011f8c4SOleksandr Tymoshenko #define SMSC_LED_GPIO_CFG_FDX_LED   (0x1UL << 16)
175*b011f8c4SOleksandr Tymoshenko 
176*b011f8c4SOleksandr Tymoshenko /* Hi watermark = 15.5Kb (~10 mtu pkts) */
177*b011f8c4SOleksandr Tymoshenko /* low watermark = 3k (~2 mtu pkts) */
178*b011f8c4SOleksandr Tymoshenko /* backpressure duration = ~ 350us */
179*b011f8c4SOleksandr Tymoshenko /* Apply FC on any frame. */
180*b011f8c4SOleksandr Tymoshenko #define AFC_CFG_DEFAULT             (0x00F830A1)
181*b011f8c4SOleksandr Tymoshenko 
182*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_BUSY        (0x1UL << 31)
183*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_MASK        (0x7UL << 28)
184*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_READ        (0x0UL << 28)
185*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_WRITE       (0x3UL << 28)
186*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_ERASE       (0x5UL << 28)
187*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_RELOAD      (0x7UL << 28)
188*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_TIMEOUT     (0x1UL << 10)
189*b011f8c4SOleksandr Tymoshenko #define SMSC_EEPROM_CMD_ADDR_MASK   0x000001FFUL
190*b011f8c4SOleksandr Tymoshenko 
191*b011f8c4SOleksandr Tymoshenko /* MAC Control and Status Register */
192*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_RCVOWN         (0x1UL << 23)  /* Half duplex */
193*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_LOOPBK         (0x1UL << 21)  /* Loopback */
194*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_FDPX           (0x1UL << 20)  /* Full duplex */
195*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_MCPAS          (0x1UL << 19)  /* Multicast mode */
196*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_PRMS           (0x1UL << 18)  /* Promiscuous mode */
197*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_INVFILT        (0x1UL << 17)  /* Inverse filtering */
198*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_PASSBAD        (0x1UL << 16)  /* Pass on bad frames */
199*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_HPFILT         (0x1UL << 13)  /* Hash filtering */
200*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_BCAST          (0x1UL << 11)  /* Broadcast */
201*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_TXEN           (0x1UL << 3)   /* TX enable */
202*b011f8c4SOleksandr Tymoshenko #define SMSC_MAC_CSR_RXEN           (0x1UL << 2)   /* RX enable */
203*b011f8c4SOleksandr Tymoshenko 
204*b011f8c4SOleksandr Tymoshenko /* Interrupt control register */
205*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_NTEP              (0x1UL << 31)
206*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_MACRTO            (0x1UL << 19)
207*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_TX_STOP           (0x1UL << 17)
208*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_RX_STOP           (0x1UL << 16)
209*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_PHY_INT           (0x1UL << 15)
210*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_TXE               (0x1UL << 14)
211*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_TDFU              (0x1UL << 13)
212*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_TDFO              (0x1UL << 12)
213*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_RXDF              (0x1UL << 11)
214*b011f8c4SOleksandr Tymoshenko #define SMSC_INTR_GPIOS             0x000007FFUL
215*b011f8c4SOleksandr Tymoshenko 
216*b011f8c4SOleksandr Tymoshenko /* Phy MII interface register */
217*b011f8c4SOleksandr Tymoshenko #define SMSC_MII_WRITE              (0x1UL << 1)
218*b011f8c4SOleksandr Tymoshenko #define SMSC_MII_READ               (0x0UL << 1)
219*b011f8c4SOleksandr Tymoshenko #define SMSC_MII_BUSY               (0x1UL << 0)
220*b011f8c4SOleksandr Tymoshenko 
221*b011f8c4SOleksandr Tymoshenko /* H/W checksum register */
222*b011f8c4SOleksandr Tymoshenko #define SMSC_COE_CTRL_TX_EN         (0x1UL << 16)  /* Tx H/W csum enable */
223*b011f8c4SOleksandr Tymoshenko #define SMSC_COE_CTRL_RX_MODE       (0x1UL << 1)
224*b011f8c4SOleksandr Tymoshenko #define SMSC_COE_CTRL_RX_EN         (0x1UL << 0)   /* Rx H/W csum enable */
225*b011f8c4SOleksandr Tymoshenko 
226*b011f8c4SOleksandr Tymoshenko /* Registers on the phy, accessed via MII/MDIO */
227*b011f8c4SOleksandr Tymoshenko #define SMSC_PHY_INTR_STAT          (29)
228*b011f8c4SOleksandr Tymoshenko #define SMSC_PHY_INTR_MASK          (30)
229*b011f8c4SOleksandr Tymoshenko 
230*b011f8c4SOleksandr Tymoshenko #define SMSC_PHY_INTR_ENERGY_ON     (0x1U << 7)
231*b011f8c4SOleksandr Tymoshenko #define SMSC_PHY_INTR_ANEG_COMP     (0x1U << 6)
232*b011f8c4SOleksandr Tymoshenko #define SMSC_PHY_INTR_REMOTE_FAULT  (0x1U << 5)
233*b011f8c4SOleksandr Tymoshenko #define SMSC_PHY_INTR_LINK_DOWN     (0x1U << 4)
234*b011f8c4SOleksandr Tymoshenko 
235*b011f8c4SOleksandr Tymoshenko /* USB Vendor Requests */
236*b011f8c4SOleksandr Tymoshenko #define SMSC_UR_WRITE_REG   0xA0
237*b011f8c4SOleksandr Tymoshenko #define SMSC_UR_READ_REG    0xA1
238*b011f8c4SOleksandr Tymoshenko #define SMSC_UR_GET_STATS   0xA2
239*b011f8c4SOleksandr Tymoshenko 
240*b011f8c4SOleksandr Tymoshenko #define	SMSC_CONFIG_INDEX	0	/* config number 1 */
241*b011f8c4SOleksandr Tymoshenko #define	SMSC_IFACE_IDX		0
242*b011f8c4SOleksandr Tymoshenko 
243*b011f8c4SOleksandr Tymoshenko /*
244*b011f8c4SOleksandr Tymoshenko  * USB endpoints.
245*b011f8c4SOleksandr Tymoshenko  */
246*b011f8c4SOleksandr Tymoshenko enum {
247*b011f8c4SOleksandr Tymoshenko 	SMSC_BULK_DT_RD,
248*b011f8c4SOleksandr Tymoshenko 	SMSC_BULK_DT_WR,
249*b011f8c4SOleksandr Tymoshenko 	/* the LAN9514 device does support interrupt endpoints, however I couldn't
250*b011f8c4SOleksandr Tymoshenko 	 * get then to work reliably and since they are unneeded (poll the mii
251*b011f8c4SOleksandr Tymoshenko 	 * status) they are unused.
252*b011f8c4SOleksandr Tymoshenko 	 * SMSC_INTR_DT_WR,
253*b011f8c4SOleksandr Tymoshenko 	 * SMSC_INTR_DT_RD,
254*b011f8c4SOleksandr Tymoshenko 	 */
255*b011f8c4SOleksandr Tymoshenko 	SMSC_N_TRANSFER,
256*b011f8c4SOleksandr Tymoshenko };
257*b011f8c4SOleksandr Tymoshenko 
258*b011f8c4SOleksandr Tymoshenko struct smsc_softc {
259*b011f8c4SOleksandr Tymoshenko 	struct usb_ether  sc_ue;
260*b011f8c4SOleksandr Tymoshenko 	struct mtx        sc_mtx;
261*b011f8c4SOleksandr Tymoshenko 	struct usb_xfer  *sc_xfer[SMSC_N_TRANSFER];
262*b011f8c4SOleksandr Tymoshenko 	int               sc_phyno;
263*b011f8c4SOleksandr Tymoshenko 
264*b011f8c4SOleksandr Tymoshenko 	/* The following stores the settings in the mac control (MAC_CSR) register */
265*b011f8c4SOleksandr Tymoshenko 	uint32_t          sc_mac_csr;
266*b011f8c4SOleksandr Tymoshenko 	uint32_t          sc_rev_id;
267*b011f8c4SOleksandr Tymoshenko 
268*b011f8c4SOleksandr Tymoshenko 	uint32_t          sc_flags;
269*b011f8c4SOleksandr Tymoshenko #define	SMSC_FLAG_LINK      0x0001
270*b011f8c4SOleksandr Tymoshenko #define	SMSC_FLAG_LAN9514   0x1000	/* LAN9514 */
271*b011f8c4SOleksandr Tymoshenko };
272*b011f8c4SOleksandr Tymoshenko 
273*b011f8c4SOleksandr Tymoshenko #define	SMSC_LOCK(_sc)             mtx_lock(&(_sc)->sc_mtx)
274*b011f8c4SOleksandr Tymoshenko #define	SMSC_UNLOCK(_sc)           mtx_unlock(&(_sc)->sc_mtx)
275*b011f8c4SOleksandr Tymoshenko #define	SMSC_LOCK_ASSERT(_sc, t)   mtx_assert(&(_sc)->sc_mtx, t)
276*b011f8c4SOleksandr Tymoshenko 
277*b011f8c4SOleksandr Tymoshenko #endif  /* _IF_SMSCREG_H_ */
278