1 /*- 2 * Copyright (c) 1997, 1998, 1999, 2000-2003 3 * Bill Paul <wpaul@windriver.com>. All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 3. All advertising materials mentioning features or use of this software 14 * must display the following acknowledgement: 15 * This product includes software developed by Bill Paul. 16 * 4. Neither the name of the author nor the names of any co-contributors 17 * may be used to endorse or promote products derived from this software 18 * without specific prior written permission. 19 * 20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30 * THE POSSIBILITY OF SUCH DAMAGE. 31 */ 32 33 #include <sys/cdefs.h> 34 __FBSDID("$FreeBSD$"); 35 36 /* 37 * ASIX Electronics AX88172/AX88178/AX88778 USB 2.0 ethernet driver. 38 * Used in the LinkSys USB200M and various other adapters. 39 * 40 * Manuals available from: 41 * http://www.asix.com.tw/datasheet/mac/Ax88172.PDF 42 * Note: you need the manual for the AX88170 chip (USB 1.x ethernet 43 * controller) to find the definitions for the RX control register. 44 * http://www.asix.com.tw/datasheet/mac/Ax88170.PDF 45 * 46 * Written by Bill Paul <wpaul@windriver.com> 47 * Senior Engineer 48 * Wind River Systems 49 */ 50 51 /* 52 * The AX88172 provides USB ethernet supports at 10 and 100Mbps. 53 * It uses an external PHY (reference designs use a RealTek chip), 54 * and has a 64-bit multicast hash filter. There is some information 55 * missing from the manual which one needs to know in order to make 56 * the chip function: 57 * 58 * - You must set bit 7 in the RX control register, otherwise the 59 * chip won't receive any packets. 60 * - You must initialize all 3 IPG registers, or you won't be able 61 * to send any packets. 62 * 63 * Note that this device appears to only support loading the station 64 * address via autload from the EEPROM (i.e. there's no way to manaully 65 * set it). 66 * 67 * (Adam Weinberger wanted me to name this driver if_gir.c.) 68 */ 69 70 /* 71 * Ax88178 and Ax88772 support backported from the OpenBSD driver. 72 * 2007/02/12, J.R. Oldroyd, fbsd@opal.com 73 * 74 * Manual here: 75 * http://www.asix.com.tw/FrootAttach/datasheet/AX88178_datasheet_Rev10.pdf 76 * http://www.asix.com.tw/FrootAttach/datasheet/AX88772_datasheet_Rev10.pdf 77 */ 78 79 #include <sys/stdint.h> 80 #include <sys/stddef.h> 81 #include <sys/param.h> 82 #include <sys/queue.h> 83 #include <sys/types.h> 84 #include <sys/systm.h> 85 #include <sys/kernel.h> 86 #include <sys/bus.h> 87 #include <sys/module.h> 88 #include <sys/lock.h> 89 #include <sys/mutex.h> 90 #include <sys/condvar.h> 91 #include <sys/sysctl.h> 92 #include <sys/sx.h> 93 #include <sys/unistd.h> 94 #include <sys/callout.h> 95 #include <sys/malloc.h> 96 #include <sys/priv.h> 97 98 #include <dev/usb/usb.h> 99 #include <dev/usb/usbdi.h> 100 #include <dev/usb/usbdi_util.h> 101 #include "usbdevs.h" 102 103 #define USB_DEBUG_VAR axe_debug 104 #include <dev/usb/usb_debug.h> 105 #include <dev/usb/usb_process.h> 106 107 #include <dev/usb/net/usb_ethernet.h> 108 #include <dev/usb/net/if_axereg.h> 109 110 /* 111 * AXE_178_MAX_FRAME_BURST 112 * max frame burst size for Ax88178 and Ax88772 113 * 0 2048 bytes 114 * 1 4096 bytes 115 * 2 8192 bytes 116 * 3 16384 bytes 117 * use the largest your system can handle without USB stalling. 118 * 119 * NB: 88772 parts appear to generate lots of input errors with 120 * a 2K rx buffer and 8K is only slightly faster than 4K on an 121 * EHCI port on a T42 so change at your own risk. 122 */ 123 #define AXE_178_MAX_FRAME_BURST 1 124 125 #ifdef USB_DEBUG 126 static int axe_debug = 0; 127 128 SYSCTL_NODE(_hw_usb, OID_AUTO, axe, CTLFLAG_RW, 0, "USB axe"); 129 SYSCTL_INT(_hw_usb_axe, OID_AUTO, debug, CTLFLAG_RW, &axe_debug, 0, 130 "Debug level"); 131 #endif 132 133 /* 134 * Various supported device vendors/products. 135 */ 136 static const struct usb_device_id axe_devs[] = { 137 #define AXE_DEV(v,p,i) { USB_VPI(USB_VENDOR_##v, USB_PRODUCT_##v##_##p, i) } 138 AXE_DEV(ABOCOM, UF200, 0), 139 AXE_DEV(ACERCM, EP1427X2, 0), 140 AXE_DEV(APPLE, ETHERNET, AXE_FLAG_772), 141 AXE_DEV(ASIX, AX88172, 0), 142 AXE_DEV(ASIX, AX88178, AXE_FLAG_178), 143 AXE_DEV(ASIX, AX88772, AXE_FLAG_772), 144 AXE_DEV(ASIX, AX88772A, AXE_FLAG_772A), 145 AXE_DEV(ATEN, UC210T, 0), 146 AXE_DEV(BELKIN, F5D5055, AXE_FLAG_178), 147 AXE_DEV(BILLIONTON, USB2AR, 0), 148 AXE_DEV(CISCOLINKSYS, USB200MV2, AXE_FLAG_772A), 149 AXE_DEV(COREGA, FETHER_USB2_TX, 0), 150 AXE_DEV(DLINK, DUBE100, 0), 151 AXE_DEV(DLINK, DUBE100B1, AXE_FLAG_772), 152 AXE_DEV(GOODWAY, GWUSB2E, 0), 153 AXE_DEV(IODATA, ETGUS2, AXE_FLAG_178), 154 AXE_DEV(JVC, MP_PRX1, 0), 155 AXE_DEV(LINKSYS2, USB200M, 0), 156 AXE_DEV(LINKSYS4, USB1000, AXE_FLAG_178), 157 AXE_DEV(LOGITEC, LAN_GTJU2A, AXE_FLAG_178), 158 AXE_DEV(MELCO, LUAU2KTX, 0), 159 AXE_DEV(MELCO, LUA3U2AGT, AXE_FLAG_178), 160 AXE_DEV(NETGEAR, FA120, 0), 161 AXE_DEV(OQO, ETHER01PLUS, AXE_FLAG_772), 162 AXE_DEV(PLANEX3, GU1000T, AXE_FLAG_178), 163 AXE_DEV(SITECOM, LN029, 0), 164 AXE_DEV(SITECOMEU, LN028, AXE_FLAG_178), 165 AXE_DEV(SYSTEMTALKS, SGCX2UL, 0), 166 #undef AXE_DEV 167 }; 168 169 static device_probe_t axe_probe; 170 static device_attach_t axe_attach; 171 static device_detach_t axe_detach; 172 173 static usb_callback_t axe_bulk_read_callback; 174 static usb_callback_t axe_bulk_write_callback; 175 176 static miibus_readreg_t axe_miibus_readreg; 177 static miibus_writereg_t axe_miibus_writereg; 178 static miibus_statchg_t axe_miibus_statchg; 179 180 static uether_fn_t axe_attach_post; 181 static uether_fn_t axe_init; 182 static uether_fn_t axe_stop; 183 static uether_fn_t axe_start; 184 static uether_fn_t axe_tick; 185 static uether_fn_t axe_setmulti; 186 static uether_fn_t axe_setpromisc; 187 188 static int axe_ifmedia_upd(struct ifnet *); 189 static void axe_ifmedia_sts(struct ifnet *, struct ifmediareq *); 190 static int axe_cmd(struct axe_softc *, int, int, int, void *); 191 static void axe_ax88178_init(struct axe_softc *); 192 static void axe_ax88772_init(struct axe_softc *); 193 static void axe_ax88772a_init(struct axe_softc *); 194 static int axe_get_phyno(struct axe_softc *, int); 195 196 static const struct usb_config axe_config[AXE_N_TRANSFER] = { 197 198 [AXE_BULK_DT_WR] = { 199 .type = UE_BULK, 200 .endpoint = UE_ADDR_ANY, 201 .direction = UE_DIR_OUT, 202 .frames = 16, 203 .bufsize = 16 * MCLBYTES, 204 .flags = {.pipe_bof = 1,.force_short_xfer = 1,}, 205 .callback = axe_bulk_write_callback, 206 .timeout = 10000, /* 10 seconds */ 207 }, 208 209 [AXE_BULK_DT_RD] = { 210 .type = UE_BULK, 211 .endpoint = UE_ADDR_ANY, 212 .direction = UE_DIR_IN, 213 .bufsize = 16384, /* bytes */ 214 .flags = {.pipe_bof = 1,.short_xfer_ok = 1,}, 215 .callback = axe_bulk_read_callback, 216 .timeout = 0, /* no timeout */ 217 }, 218 }; 219 220 static device_method_t axe_methods[] = { 221 /* Device interface */ 222 DEVMETHOD(device_probe, axe_probe), 223 DEVMETHOD(device_attach, axe_attach), 224 DEVMETHOD(device_detach, axe_detach), 225 226 /* bus interface */ 227 DEVMETHOD(bus_print_child, bus_generic_print_child), 228 DEVMETHOD(bus_driver_added, bus_generic_driver_added), 229 230 /* MII interface */ 231 DEVMETHOD(miibus_readreg, axe_miibus_readreg), 232 DEVMETHOD(miibus_writereg, axe_miibus_writereg), 233 DEVMETHOD(miibus_statchg, axe_miibus_statchg), 234 235 {0, 0} 236 }; 237 238 static driver_t axe_driver = { 239 .name = "axe", 240 .methods = axe_methods, 241 .size = sizeof(struct axe_softc), 242 }; 243 244 static devclass_t axe_devclass; 245 246 DRIVER_MODULE(axe, uhub, axe_driver, axe_devclass, NULL, 0); 247 DRIVER_MODULE(miibus, axe, miibus_driver, miibus_devclass, 0, 0); 248 MODULE_DEPEND(axe, uether, 1, 1, 1); 249 MODULE_DEPEND(axe, usb, 1, 1, 1); 250 MODULE_DEPEND(axe, ether, 1, 1, 1); 251 MODULE_DEPEND(axe, miibus, 1, 1, 1); 252 MODULE_VERSION(axe, 1); 253 254 static const struct usb_ether_methods axe_ue_methods = { 255 .ue_attach_post = axe_attach_post, 256 .ue_start = axe_start, 257 .ue_init = axe_init, 258 .ue_stop = axe_stop, 259 .ue_tick = axe_tick, 260 .ue_setmulti = axe_setmulti, 261 .ue_setpromisc = axe_setpromisc, 262 .ue_mii_upd = axe_ifmedia_upd, 263 .ue_mii_sts = axe_ifmedia_sts, 264 }; 265 266 static int 267 axe_cmd(struct axe_softc *sc, int cmd, int index, int val, void *buf) 268 { 269 struct usb_device_request req; 270 usb_error_t err; 271 272 AXE_LOCK_ASSERT(sc, MA_OWNED); 273 274 req.bmRequestType = (AXE_CMD_IS_WRITE(cmd) ? 275 UT_WRITE_VENDOR_DEVICE : 276 UT_READ_VENDOR_DEVICE); 277 req.bRequest = AXE_CMD_CMD(cmd); 278 USETW(req.wValue, val); 279 USETW(req.wIndex, index); 280 USETW(req.wLength, AXE_CMD_LEN(cmd)); 281 282 err = uether_do_request(&sc->sc_ue, &req, buf, 1000); 283 284 return (err); 285 } 286 287 static int 288 axe_miibus_readreg(device_t dev, int phy, int reg) 289 { 290 struct axe_softc *sc = device_get_softc(dev); 291 uint16_t val; 292 int locked; 293 294 if (sc->sc_phyno != phy) 295 return (0); 296 297 locked = mtx_owned(&sc->sc_mtx); 298 if (!locked) 299 AXE_LOCK(sc); 300 301 axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL); 302 axe_cmd(sc, AXE_CMD_MII_READ_REG, reg, phy, &val); 303 axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL); 304 305 val = le16toh(val); 306 if (AXE_IS_772(sc) && reg == MII_BMSR) { 307 /* 308 * BMSR of AX88772 indicates that it supports extended 309 * capability but the extended status register is 310 * revered for embedded ethernet PHY. So clear the 311 * extended capability bit of BMSR. 312 */ 313 val &= ~BMSR_EXTCAP; 314 } 315 316 if (!locked) 317 AXE_UNLOCK(sc); 318 return (val); 319 } 320 321 static int 322 axe_miibus_writereg(device_t dev, int phy, int reg, int val) 323 { 324 struct axe_softc *sc = device_get_softc(dev); 325 int locked; 326 327 val = htole32(val); 328 329 if (sc->sc_phyno != phy) 330 return (0); 331 332 locked = mtx_owned(&sc->sc_mtx); 333 if (!locked) 334 AXE_LOCK(sc); 335 336 axe_cmd(sc, AXE_CMD_MII_OPMODE_SW, 0, 0, NULL); 337 axe_cmd(sc, AXE_CMD_MII_WRITE_REG, reg, phy, &val); 338 axe_cmd(sc, AXE_CMD_MII_OPMODE_HW, 0, 0, NULL); 339 340 if (!locked) 341 AXE_UNLOCK(sc); 342 return (0); 343 } 344 345 static void 346 axe_miibus_statchg(device_t dev) 347 { 348 struct axe_softc *sc = device_get_softc(dev); 349 struct mii_data *mii = GET_MII(sc); 350 struct ifnet *ifp; 351 uint16_t val; 352 int err, locked; 353 354 locked = mtx_owned(&sc->sc_mtx); 355 if (!locked) 356 AXE_LOCK(sc); 357 358 ifp = uether_getifp(&sc->sc_ue); 359 if (mii == NULL || ifp == NULL || 360 (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 361 goto done; 362 363 sc->sc_flags &= ~AXE_FLAG_LINK; 364 if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 365 (IFM_ACTIVE | IFM_AVALID)) { 366 switch (IFM_SUBTYPE(mii->mii_media_active)) { 367 case IFM_10_T: 368 case IFM_100_TX: 369 sc->sc_flags |= AXE_FLAG_LINK; 370 break; 371 case IFM_1000_T: 372 if ((sc->sc_flags & AXE_FLAG_178) == 0) 373 break; 374 sc->sc_flags |= AXE_FLAG_LINK; 375 break; 376 default: 377 break; 378 } 379 } 380 381 /* Lost link, do nothing. */ 382 if ((sc->sc_flags & AXE_FLAG_LINK) == 0) 383 goto done; 384 385 val = 0; 386 if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 387 val |= AXE_MEDIA_FULL_DUPLEX; 388 if (AXE_IS_178_FAMILY(sc)) { 389 val |= AXE_178_MEDIA_RX_EN | AXE_178_MEDIA_MAGIC; 390 if ((sc->sc_flags & AXE_FLAG_178) != 0) 391 val |= AXE_178_MEDIA_ENCK; 392 switch (IFM_SUBTYPE(mii->mii_media_active)) { 393 case IFM_1000_T: 394 val |= AXE_178_MEDIA_GMII | AXE_178_MEDIA_ENCK; 395 break; 396 case IFM_100_TX: 397 val |= AXE_178_MEDIA_100TX; 398 break; 399 case IFM_10_T: 400 /* doesn't need to be handled */ 401 break; 402 } 403 } 404 err = axe_cmd(sc, AXE_CMD_WRITE_MEDIA, 0, val, NULL); 405 if (err) 406 device_printf(dev, "media change failed, error %d\n", err); 407 done: 408 if (!locked) 409 AXE_UNLOCK(sc); 410 } 411 412 /* 413 * Set media options. 414 */ 415 static int 416 axe_ifmedia_upd(struct ifnet *ifp) 417 { 418 struct axe_softc *sc = ifp->if_softc; 419 struct mii_data *mii = GET_MII(sc); 420 int error; 421 422 AXE_LOCK_ASSERT(sc, MA_OWNED); 423 424 if (mii->mii_instance) { 425 struct mii_softc *miisc; 426 427 LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 428 mii_phy_reset(miisc); 429 } 430 error = mii_mediachg(mii); 431 return (error); 432 } 433 434 /* 435 * Report current media status. 436 */ 437 static void 438 axe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 439 { 440 struct axe_softc *sc = ifp->if_softc; 441 struct mii_data *mii = GET_MII(sc); 442 443 AXE_LOCK(sc); 444 mii_pollstat(mii); 445 AXE_UNLOCK(sc); 446 ifmr->ifm_active = mii->mii_media_active; 447 ifmr->ifm_status = mii->mii_media_status; 448 } 449 450 static void 451 axe_setmulti(struct usb_ether *ue) 452 { 453 struct axe_softc *sc = uether_getsc(ue); 454 struct ifnet *ifp = uether_getifp(ue); 455 struct ifmultiaddr *ifma; 456 uint32_t h = 0; 457 uint16_t rxmode; 458 uint8_t hashtbl[8] = { 0, 0, 0, 0, 0, 0, 0, 0 }; 459 460 AXE_LOCK_ASSERT(sc, MA_OWNED); 461 462 axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, &rxmode); 463 rxmode = le16toh(rxmode); 464 465 if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) { 466 rxmode |= AXE_RXCMD_ALLMULTI; 467 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL); 468 return; 469 } 470 rxmode &= ~AXE_RXCMD_ALLMULTI; 471 472 if_maddr_rlock(ifp); 473 TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) 474 { 475 if (ifma->ifma_addr->sa_family != AF_LINK) 476 continue; 477 h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 478 ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 479 hashtbl[h / 8] |= 1 << (h % 8); 480 } 481 if_maddr_runlock(ifp); 482 483 axe_cmd(sc, AXE_CMD_WRITE_MCAST, 0, 0, (void *)&hashtbl); 484 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL); 485 } 486 487 static int 488 axe_get_phyno(struct axe_softc *sc, int sel) 489 { 490 int phyno; 491 492 switch (AXE_PHY_TYPE(sc->sc_phyaddrs[sel])) { 493 case PHY_TYPE_100_HOME: 494 case PHY_TYPE_GIG: 495 phyno = AXE_PHY_NO(sc->sc_phyaddrs[sel]); 496 break; 497 case PHY_TYPE_SPECIAL: 498 /* FALLTHROUGH */ 499 case PHY_TYPE_RSVD: 500 /* FALLTHROUGH */ 501 case PHY_TYPE_NON_SUP: 502 /* FALLTHROUGH */ 503 default: 504 phyno = -1; 505 break; 506 } 507 508 return (phyno); 509 } 510 511 #define AXE_GPIO_WRITE(x, y) do { \ 512 axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, (x), NULL); \ 513 uether_pause(ue, (y)); \ 514 } while (0) 515 516 static void 517 axe_ax88178_init(struct axe_softc *sc) 518 { 519 struct usb_ether *ue; 520 int gpio0, phymode; 521 uint16_t eeprom, val; 522 523 ue = &sc->sc_ue; 524 axe_cmd(sc, AXE_CMD_SROM_WR_ENABLE, 0, 0, NULL); 525 /* XXX magic */ 526 axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom); 527 eeprom = le16toh(eeprom); 528 axe_cmd(sc, AXE_CMD_SROM_WR_DISABLE, 0, 0, NULL); 529 530 /* if EEPROM is invalid we have to use to GPIO0 */ 531 if (eeprom == 0xffff) { 532 phymode = AXE_PHY_MODE_MARVELL; 533 gpio0 = 1; 534 } else { 535 phymode = eeprom & 0x7f; 536 gpio0 = (eeprom & 0x80) ? 0 : 1; 537 } 538 539 if (bootverbose) 540 device_printf(sc->sc_ue.ue_dev, 541 "EEPROM data : 0x%04x, phymode : 0x%02x\n", eeprom, 542 phymode); 543 /* Program GPIOs depending on PHY hardware. */ 544 switch (phymode) { 545 case AXE_PHY_MODE_MARVELL: 546 if (gpio0 == 1) { 547 AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0_EN, 548 hz / 32); 549 AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN, 550 hz / 32); 551 AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2_EN, hz / 4); 552 AXE_GPIO_WRITE(AXE_GPIO0_EN | AXE_GPIO2 | AXE_GPIO2_EN, 553 hz / 32); 554 } else 555 AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 | 556 AXE_GPIO1_EN, hz / 32); 557 break; 558 case AXE_PHY_MODE_CICADA: 559 case AXE_PHY_MODE_CICADA_V2: 560 case AXE_PHY_MODE_CICADA_V2_ASIX: 561 if (gpio0 == 1) 562 AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO0 | 563 AXE_GPIO0_EN, hz / 32); 564 else 565 AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 | 566 AXE_GPIO1_EN, hz / 32); 567 break; 568 case AXE_PHY_MODE_AGERE: 569 AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM | AXE_GPIO1 | 570 AXE_GPIO1_EN, hz / 32); 571 AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 | 572 AXE_GPIO2_EN, hz / 32); 573 AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2_EN, hz / 4); 574 AXE_GPIO_WRITE(AXE_GPIO1 | AXE_GPIO1_EN | AXE_GPIO2 | 575 AXE_GPIO2_EN, hz / 32); 576 break; 577 case AXE_PHY_MODE_REALTEK_8211CL: 578 case AXE_PHY_MODE_REALTEK_8211BN: 579 case AXE_PHY_MODE_REALTEK_8251CL: 580 val = gpio0 == 1 ? AXE_GPIO0 | AXE_GPIO0_EN : 581 AXE_GPIO1 | AXE_GPIO1_EN; 582 AXE_GPIO_WRITE(val, hz / 32); 583 AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32); 584 AXE_GPIO_WRITE(val | AXE_GPIO2_EN, hz / 4); 585 AXE_GPIO_WRITE(val | AXE_GPIO2 | AXE_GPIO2_EN, hz / 32); 586 if (phymode == AXE_PHY_MODE_REALTEK_8211CL) { 587 axe_miibus_writereg(ue->ue_dev, sc->sc_phyno, 588 0x1F, 0x0005); 589 axe_miibus_writereg(ue->ue_dev, sc->sc_phyno, 590 0x0C, 0x0000); 591 val = axe_miibus_readreg(ue->ue_dev, sc->sc_phyno, 592 0x0001); 593 axe_miibus_writereg(ue->ue_dev, sc->sc_phyno, 594 0x01, val | 0x0080); 595 axe_miibus_writereg(ue->ue_dev, sc->sc_phyno, 596 0x1F, 0x0000); 597 } 598 break; 599 default: 600 /* Unknown PHY model or no need to program GPIOs. */ 601 break; 602 } 603 604 /* soft reset */ 605 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL); 606 uether_pause(ue, hz / 4); 607 608 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 609 AXE_SW_RESET_PRL | AXE_178_RESET_MAGIC, NULL); 610 uether_pause(ue, hz / 4); 611 /* Enable MII/GMII/RGMII interface to work with external PHY. */ 612 axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0, NULL); 613 uether_pause(ue, hz / 4); 614 615 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 616 } 617 618 static void 619 axe_ax88772_init(struct axe_softc *sc) 620 { 621 axe_cmd(sc, AXE_CMD_WRITE_GPIO, 0, 0x00b0, NULL); 622 uether_pause(&sc->sc_ue, hz / 16); 623 624 if (sc->sc_phyno == AXE_772_PHY_NO_EPHY) { 625 /* ask for the embedded PHY */ 626 axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0x01, NULL); 627 uether_pause(&sc->sc_ue, hz / 64); 628 629 /* power down and reset state, pin reset state */ 630 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 631 AXE_SW_RESET_CLEAR, NULL); 632 uether_pause(&sc->sc_ue, hz / 16); 633 634 /* power down/reset state, pin operating state */ 635 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 636 AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL); 637 uether_pause(&sc->sc_ue, hz / 4); 638 639 /* power up, reset */ 640 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_PRL, NULL); 641 642 /* power up, operating */ 643 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 644 AXE_SW_RESET_IPRL | AXE_SW_RESET_PRL, NULL); 645 } else { 646 /* ask for external PHY */ 647 axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, 0x00, NULL); 648 uether_pause(&sc->sc_ue, hz / 64); 649 650 /* power down internal PHY */ 651 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, 652 AXE_SW_RESET_IPPD | AXE_SW_RESET_PRL, NULL); 653 } 654 655 uether_pause(&sc->sc_ue, hz / 4); 656 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 657 } 658 659 static void 660 axe_ax88772a_init(struct axe_softc *sc) 661 { 662 struct usb_ether *ue; 663 uint16_t eeprom; 664 665 ue = &sc->sc_ue; 666 axe_cmd(sc, AXE_CMD_SROM_READ, 0, 0x0017, &eeprom); 667 eeprom = le16toh(eeprom); 668 /* Reload EEPROM. */ 669 AXE_GPIO_WRITE(AXE_GPIO_RELOAD_EEPROM, hz / 32); 670 if (sc->sc_phyno == AXE_772_PHY_NO_EPHY) { 671 /* Manually select internal(embedded) PHY - MAC mode. */ 672 axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB | 673 AXE_SW_PHY_SELECT_EMBEDDED | AXE_SW_PHY_SELECT_SS_MII, 674 NULL); 675 uether_pause(&sc->sc_ue, hz / 32); 676 } else { 677 /* 678 * Manually select external PHY - MAC mode. 679 * Reverse MII/RMII is for AX88772A PHY mode. 680 */ 681 axe_cmd(sc, AXE_CMD_SW_PHY_SELECT, 0, AXE_SW_PHY_SELECT_SS_ENB | 682 AXE_SW_PHY_SELECT_EXT | AXE_SW_PHY_SELECT_SS_MII, NULL); 683 uether_pause(&sc->sc_ue, hz / 32); 684 } 685 /* Take PHY out of power down. */ 686 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPPD | 687 AXE_SW_RESET_IPRL, NULL); 688 uether_pause(&sc->sc_ue, hz / 4); 689 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL); 690 uether_pause(&sc->sc_ue, hz); 691 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_CLEAR, NULL); 692 uether_pause(&sc->sc_ue, hz / 32); 693 axe_cmd(sc, AXE_CMD_SW_RESET_REG, 0, AXE_SW_RESET_IPRL, NULL); 694 uether_pause(&sc->sc_ue, hz / 32); 695 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, 0, NULL); 696 } 697 698 #undef AXE_GPIO_WRITE 699 700 static void 701 axe_reset(struct axe_softc *sc) 702 { 703 struct usb_config_descriptor *cd; 704 usb_error_t err; 705 706 cd = usbd_get_config_descriptor(sc->sc_ue.ue_udev); 707 708 err = usbd_req_set_config(sc->sc_ue.ue_udev, &sc->sc_mtx, 709 cd->bConfigurationValue); 710 if (err) 711 DPRINTF("reset failed (ignored)\n"); 712 713 /* Wait a little while for the chip to get its brains in order. */ 714 uether_pause(&sc->sc_ue, hz / 100); 715 716 /* Reinitialize controller to achieve full reset. */ 717 if (sc->sc_flags & AXE_FLAG_178) 718 axe_ax88178_init(sc); 719 else if (sc->sc_flags & AXE_FLAG_772) 720 axe_ax88772_init(sc); 721 else if (sc->sc_flags & AXE_FLAG_772A) 722 axe_ax88772a_init(sc); 723 } 724 725 static void 726 axe_attach_post(struct usb_ether *ue) 727 { 728 struct axe_softc *sc = uether_getsc(ue); 729 730 /* 731 * Load PHY indexes first. Needed by axe_xxx_init(). 732 */ 733 axe_cmd(sc, AXE_CMD_READ_PHYID, 0, 0, sc->sc_phyaddrs); 734 if (bootverbose) 735 device_printf(sc->sc_ue.ue_dev, "PHYADDR 0x%02x:0x%02x\n", 736 sc->sc_phyaddrs[0], sc->sc_phyaddrs[1]); 737 sc->sc_phyno = axe_get_phyno(sc, AXE_PHY_SEL_PRI); 738 if (sc->sc_phyno == -1) 739 sc->sc_phyno = axe_get_phyno(sc, AXE_PHY_SEL_SEC); 740 if (sc->sc_phyno == -1) { 741 device_printf(sc->sc_ue.ue_dev, 742 "no valid PHY address found, assuming PHY address 0\n"); 743 sc->sc_phyno = 0; 744 } 745 746 if (sc->sc_flags & AXE_FLAG_178) { 747 axe_ax88178_init(sc); 748 sc->sc_tx_bufsz = 16 * 1024; 749 } else if (sc->sc_flags & AXE_FLAG_772) { 750 axe_ax88772_init(sc); 751 sc->sc_tx_bufsz = 8 * 1024; 752 } else if (sc->sc_flags & AXE_FLAG_772A) { 753 axe_ax88772a_init(sc); 754 sc->sc_tx_bufsz = 8 * 1024; 755 } 756 757 /* 758 * Get station address. 759 */ 760 if (AXE_IS_178_FAMILY(sc)) 761 axe_cmd(sc, AXE_178_CMD_READ_NODEID, 0, 0, ue->ue_eaddr); 762 else 763 axe_cmd(sc, AXE_172_CMD_READ_NODEID, 0, 0, ue->ue_eaddr); 764 765 /* 766 * Fetch IPG values. 767 */ 768 if (sc->sc_flags & AXE_FLAG_772A) { 769 /* Set IPG values. */ 770 sc->sc_ipgs[0] = 0x15; 771 sc->sc_ipgs[1] = 0x16; 772 sc->sc_ipgs[2] = 0x1A; 773 } else 774 axe_cmd(sc, AXE_CMD_READ_IPG012, 0, 0, sc->sc_ipgs); 775 } 776 777 /* 778 * Probe for a AX88172 chip. 779 */ 780 static int 781 axe_probe(device_t dev) 782 { 783 struct usb_attach_arg *uaa = device_get_ivars(dev); 784 785 if (uaa->usb_mode != USB_MODE_HOST) 786 return (ENXIO); 787 if (uaa->info.bConfigIndex != AXE_CONFIG_IDX) 788 return (ENXIO); 789 if (uaa->info.bIfaceIndex != AXE_IFACE_IDX) 790 return (ENXIO); 791 792 return (usbd_lookup_id_by_uaa(axe_devs, sizeof(axe_devs), uaa)); 793 } 794 795 /* 796 * Attach the interface. Allocate softc structures, do ifmedia 797 * setup and ethernet/BPF attach. 798 */ 799 static int 800 axe_attach(device_t dev) 801 { 802 struct usb_attach_arg *uaa = device_get_ivars(dev); 803 struct axe_softc *sc = device_get_softc(dev); 804 struct usb_ether *ue = &sc->sc_ue; 805 uint8_t iface_index; 806 int error; 807 808 sc->sc_flags = USB_GET_DRIVER_INFO(uaa); 809 810 device_set_usb_desc(dev); 811 812 mtx_init(&sc->sc_mtx, device_get_nameunit(dev), NULL, MTX_DEF); 813 814 iface_index = AXE_IFACE_IDX; 815 error = usbd_transfer_setup(uaa->device, &iface_index, sc->sc_xfer, 816 axe_config, AXE_N_TRANSFER, sc, &sc->sc_mtx); 817 if (error) { 818 device_printf(dev, "allocating USB transfers failed\n"); 819 goto detach; 820 } 821 822 ue->ue_sc = sc; 823 ue->ue_dev = dev; 824 ue->ue_udev = uaa->device; 825 ue->ue_mtx = &sc->sc_mtx; 826 ue->ue_methods = &axe_ue_methods; 827 828 error = uether_ifattach(ue); 829 if (error) { 830 device_printf(dev, "could not attach interface\n"); 831 goto detach; 832 } 833 return (0); /* success */ 834 835 detach: 836 axe_detach(dev); 837 return (ENXIO); /* failure */ 838 } 839 840 static int 841 axe_detach(device_t dev) 842 { 843 struct axe_softc *sc = device_get_softc(dev); 844 struct usb_ether *ue = &sc->sc_ue; 845 846 usbd_transfer_unsetup(sc->sc_xfer, AXE_N_TRANSFER); 847 uether_ifdetach(ue); 848 mtx_destroy(&sc->sc_mtx); 849 850 return (0); 851 } 852 853 #if (AXE_BULK_BUF_SIZE >= 0x10000) 854 #error "Please update axe_bulk_read_callback()!" 855 #endif 856 857 static void 858 axe_bulk_read_callback(struct usb_xfer *xfer, usb_error_t error) 859 { 860 struct axe_softc *sc = usbd_xfer_softc(xfer); 861 struct usb_ether *ue = &sc->sc_ue; 862 struct ifnet *ifp = uether_getifp(ue); 863 struct axe_sframe_hdr hdr; 864 struct usb_page_cache *pc; 865 int err, pos, len; 866 int actlen; 867 868 usbd_xfer_status(xfer, &actlen, NULL, NULL, NULL); 869 870 switch (USB_GET_STATE(xfer)) { 871 case USB_ST_TRANSFERRED: 872 pos = 0; 873 len = 0; 874 err = 0; 875 876 pc = usbd_xfer_get_frame(xfer, 0); 877 if (AXE_IS_178_FAMILY(sc)) { 878 while (pos < actlen) { 879 if ((pos + sizeof(hdr)) > actlen) { 880 /* too little data */ 881 err = EINVAL; 882 break; 883 } 884 usbd_copy_out(pc, pos, &hdr, sizeof(hdr)); 885 886 if ((hdr.len ^ hdr.ilen) != 0xFFFF) { 887 /* we lost sync */ 888 err = EINVAL; 889 break; 890 } 891 pos += sizeof(hdr); 892 893 len = le16toh(hdr.len); 894 if ((pos + len) > actlen) { 895 /* invalid length */ 896 err = EINVAL; 897 break; 898 } 899 uether_rxbuf(ue, pc, pos, len); 900 901 pos += len + (len % 2); 902 } 903 } else 904 uether_rxbuf(ue, pc, 0, actlen); 905 906 if (err != 0) 907 ifp->if_ierrors++; 908 909 /* FALLTHROUGH */ 910 case USB_ST_SETUP: 911 tr_setup: 912 usbd_xfer_set_frame_len(xfer, 0, usbd_xfer_max_len(xfer)); 913 usbd_transfer_submit(xfer); 914 uether_rxflush(ue); 915 return; 916 917 default: /* Error */ 918 DPRINTF("bulk read error, %s\n", usbd_errstr(error)); 919 920 if (error != USB_ERR_CANCELLED) { 921 /* try to clear stall first */ 922 usbd_xfer_set_stall(xfer); 923 goto tr_setup; 924 } 925 return; 926 927 } 928 } 929 930 #if ((AXE_BULK_BUF_SIZE >= 0x10000) || (AXE_BULK_BUF_SIZE < (MCLBYTES+4))) 931 #error "Please update axe_bulk_write_callback()!" 932 #endif 933 934 static void 935 axe_bulk_write_callback(struct usb_xfer *xfer, usb_error_t error) 936 { 937 struct axe_softc *sc = usbd_xfer_softc(xfer); 938 struct axe_sframe_hdr hdr; 939 struct ifnet *ifp = uether_getifp(&sc->sc_ue); 940 struct usb_page_cache *pc; 941 struct mbuf *m; 942 int nframes, pos; 943 944 switch (USB_GET_STATE(xfer)) { 945 case USB_ST_TRANSFERRED: 946 DPRINTFN(11, "transfer complete\n"); 947 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 948 /* FALLTHROUGH */ 949 case USB_ST_SETUP: 950 tr_setup: 951 if ((sc->sc_flags & AXE_FLAG_LINK) == 0 || 952 (ifp->if_drv_flags & IFF_DRV_OACTIVE) != 0) { 953 /* 954 * Don't send anything if there is no link or 955 * controller is busy. 956 */ 957 return; 958 } 959 960 for (nframes = 0; nframes < 16 && 961 !IFQ_DRV_IS_EMPTY(&ifp->if_snd); nframes++) { 962 IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 963 if (m == NULL) 964 break; 965 usbd_xfer_set_frame_offset(xfer, nframes * MCLBYTES, 966 nframes); 967 pos = 0; 968 pc = usbd_xfer_get_frame(xfer, nframes); 969 if (AXE_IS_178_FAMILY(sc)) { 970 hdr.len = htole16(m->m_pkthdr.len); 971 hdr.ilen = ~hdr.len; 972 usbd_copy_in(pc, pos, &hdr, sizeof(hdr)); 973 pos += sizeof(hdr); 974 usbd_m_copy_in(pc, pos, m, 0, m->m_pkthdr.len); 975 pos += m->m_pkthdr.len; 976 if ((pos % 512) == 0) { 977 hdr.len = 0; 978 hdr.ilen = 0xffff; 979 usbd_copy_in(pc, pos, &hdr, 980 sizeof(hdr)); 981 pos += sizeof(hdr); 982 } 983 } else { 984 usbd_m_copy_in(pc, pos, m, 0, m->m_pkthdr.len); 985 pos += m->m_pkthdr.len; 986 } 987 988 /* 989 * XXX 990 * Update TX packet counter here. This is not 991 * correct way but it seems that there is no way 992 * to know how many packets are sent at the end 993 * of transfer because controller combines 994 * multiple writes into single one if there is 995 * room in TX buffer of controller. 996 */ 997 ifp->if_opackets++; 998 999 /* 1000 * if there's a BPF listener, bounce a copy 1001 * of this frame to him: 1002 */ 1003 BPF_MTAP(ifp, m); 1004 1005 m_freem(m); 1006 1007 /* Set frame length. */ 1008 usbd_xfer_set_frame_len(xfer, nframes, pos); 1009 } 1010 if (nframes != 0) { 1011 usbd_xfer_set_frames(xfer, nframes); 1012 usbd_transfer_submit(xfer); 1013 ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1014 } 1015 return; 1016 /* NOTREACHED */ 1017 default: /* Error */ 1018 DPRINTFN(11, "transfer error, %s\n", 1019 usbd_errstr(error)); 1020 1021 ifp->if_oerrors++; 1022 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1023 1024 if (error != USB_ERR_CANCELLED) { 1025 /* try to clear stall first */ 1026 usbd_xfer_set_stall(xfer); 1027 goto tr_setup; 1028 } 1029 return; 1030 1031 } 1032 } 1033 1034 static void 1035 axe_tick(struct usb_ether *ue) 1036 { 1037 struct axe_softc *sc = uether_getsc(ue); 1038 struct mii_data *mii = GET_MII(sc); 1039 1040 AXE_LOCK_ASSERT(sc, MA_OWNED); 1041 1042 mii_tick(mii); 1043 if ((sc->sc_flags & AXE_FLAG_LINK) == 0) { 1044 axe_miibus_statchg(ue->ue_dev); 1045 if ((sc->sc_flags & AXE_FLAG_LINK) != 0) 1046 axe_start(ue); 1047 } 1048 } 1049 1050 static void 1051 axe_start(struct usb_ether *ue) 1052 { 1053 struct axe_softc *sc = uether_getsc(ue); 1054 1055 /* 1056 * start the USB transfers, if not already started: 1057 */ 1058 usbd_transfer_start(sc->sc_xfer[AXE_BULK_DT_RD]); 1059 usbd_transfer_start(sc->sc_xfer[AXE_BULK_DT_WR]); 1060 } 1061 1062 static void 1063 axe_init(struct usb_ether *ue) 1064 { 1065 struct axe_softc *sc = uether_getsc(ue); 1066 struct ifnet *ifp = uether_getifp(ue); 1067 uint16_t rxmode; 1068 1069 AXE_LOCK_ASSERT(sc, MA_OWNED); 1070 1071 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1072 return; 1073 1074 /* Cancel pending I/O */ 1075 axe_stop(ue); 1076 1077 axe_reset(sc); 1078 1079 /* Set MAC address. */ 1080 if (AXE_IS_178_FAMILY(sc)) 1081 axe_cmd(sc, AXE_178_CMD_WRITE_NODEID, 0, 0, IF_LLADDR(ifp)); 1082 else 1083 axe_cmd(sc, AXE_172_CMD_WRITE_NODEID, 0, 0, IF_LLADDR(ifp)); 1084 1085 /* Set transmitter IPG values */ 1086 if (AXE_IS_178_FAMILY(sc)) 1087 axe_cmd(sc, AXE_178_CMD_WRITE_IPG012, sc->sc_ipgs[2], 1088 (sc->sc_ipgs[1] << 8) | (sc->sc_ipgs[0]), NULL); 1089 else { 1090 axe_cmd(sc, AXE_172_CMD_WRITE_IPG0, 0, sc->sc_ipgs[0], NULL); 1091 axe_cmd(sc, AXE_172_CMD_WRITE_IPG1, 0, sc->sc_ipgs[1], NULL); 1092 axe_cmd(sc, AXE_172_CMD_WRITE_IPG2, 0, sc->sc_ipgs[2], NULL); 1093 } 1094 1095 /* Enable receiver, set RX mode */ 1096 rxmode = (AXE_RXCMD_MULTICAST | AXE_RXCMD_ENABLE); 1097 if (AXE_IS_178_FAMILY(sc)) { 1098 #if 0 1099 rxmode |= AXE_178_RXCMD_MFB_2048; /* chip default */ 1100 #else 1101 /* 1102 * Default Rx buffer size is too small to get 1103 * maximum performance. 1104 */ 1105 rxmode |= AXE_178_RXCMD_MFB_16384; 1106 #endif 1107 } else { 1108 rxmode |= AXE_172_RXCMD_UNICAST; 1109 } 1110 1111 /* If we want promiscuous mode, set the allframes bit. */ 1112 if (ifp->if_flags & IFF_PROMISC) 1113 rxmode |= AXE_RXCMD_PROMISC; 1114 1115 if (ifp->if_flags & IFF_BROADCAST) 1116 rxmode |= AXE_RXCMD_BROADCAST; 1117 1118 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL); 1119 1120 /* Load the multicast filter. */ 1121 axe_setmulti(ue); 1122 1123 usbd_xfer_set_stall(sc->sc_xfer[AXE_BULK_DT_WR]); 1124 1125 ifp->if_drv_flags |= IFF_DRV_RUNNING; 1126 /* Switch to selected media. */ 1127 axe_ifmedia_upd(ifp); 1128 axe_start(ue); 1129 } 1130 1131 static void 1132 axe_setpromisc(struct usb_ether *ue) 1133 { 1134 struct axe_softc *sc = uether_getsc(ue); 1135 struct ifnet *ifp = uether_getifp(ue); 1136 uint16_t rxmode; 1137 1138 axe_cmd(sc, AXE_CMD_RXCTL_READ, 0, 0, &rxmode); 1139 1140 rxmode = le16toh(rxmode); 1141 1142 if (ifp->if_flags & IFF_PROMISC) { 1143 rxmode |= AXE_RXCMD_PROMISC; 1144 } else { 1145 rxmode &= ~AXE_RXCMD_PROMISC; 1146 } 1147 1148 axe_cmd(sc, AXE_CMD_RXCTL_WRITE, 0, rxmode, NULL); 1149 1150 axe_setmulti(ue); 1151 } 1152 1153 static void 1154 axe_stop(struct usb_ether *ue) 1155 { 1156 struct axe_softc *sc = uether_getsc(ue); 1157 struct ifnet *ifp = uether_getifp(ue); 1158 1159 AXE_LOCK_ASSERT(sc, MA_OWNED); 1160 1161 ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1162 sc->sc_flags &= ~AXE_FLAG_LINK; 1163 1164 /* 1165 * stop all the transfers, if not already stopped: 1166 */ 1167 usbd_transfer_stop(sc->sc_xfer[AXE_BULK_DT_WR]); 1168 usbd_transfer_stop(sc->sc_xfer[AXE_BULK_DT_RD]); 1169 } 1170