167196661SRafal Jaworowski /*- 2d1d3233eSRafal Jaworowski * Copyright (C) 2007-2008 Semihalf, Rafal Jaworowski 3d1d3233eSRafal Jaworowski * Copyright (C) 2006-2007 Semihalf, Piotr Kruszynski 467196661SRafal Jaworowski * All rights reserved. 567196661SRafal Jaworowski * 667196661SRafal Jaworowski * Redistribution and use in source and binary forms, with or without 767196661SRafal Jaworowski * modification, are permitted provided that the following conditions 867196661SRafal Jaworowski * are met: 967196661SRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 1067196661SRafal Jaworowski * notice, this list of conditions and the following disclaimer. 1167196661SRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 1267196661SRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 1367196661SRafal Jaworowski * documentation and/or other materials provided with the distribution. 1467196661SRafal Jaworowski * 1567196661SRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 1667196661SRafal Jaworowski * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 1767196661SRafal Jaworowski * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 1867196661SRafal Jaworowski * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 1967196661SRafal Jaworowski * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED 2067196661SRafal Jaworowski * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 2167196661SRafal Jaworowski * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 2267196661SRafal Jaworowski * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 2367196661SRafal Jaworowski * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 2467196661SRafal Jaworowski * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2567196661SRafal Jaworowski */ 2667196661SRafal Jaworowski 2767196661SRafal Jaworowski /* 2867196661SRafal Jaworowski * Freescale integrated Three-Speed Ethernet Controller (TSEC) driver. 2967196661SRafal Jaworowski */ 3067196661SRafal Jaworowski #include <sys/cdefs.h> 3167196661SRafal Jaworowski __FBSDID("$FreeBSD$"); 3267196661SRafal Jaworowski 33bd37530eSRafal Jaworowski #ifdef HAVE_KERNEL_OPTION_HEADERS 34bd37530eSRafal Jaworowski #include "opt_device_polling.h" 35bd37530eSRafal Jaworowski #endif 36bd37530eSRafal Jaworowski 3767196661SRafal Jaworowski #include <sys/param.h> 3867196661SRafal Jaworowski #include <sys/systm.h> 39321e12c8SRafal Jaworowski #include <sys/bus.h> 4067196661SRafal Jaworowski #include <sys/endian.h> 4167196661SRafal Jaworowski #include <sys/mbuf.h> 4267196661SRafal Jaworowski #include <sys/kernel.h> 4367196661SRafal Jaworowski #include <sys/module.h> 4467196661SRafal Jaworowski #include <sys/socket.h> 45321e12c8SRafal Jaworowski #include <sys/sockio.h> 4667196661SRafal Jaworowski #include <sys/sysctl.h> 4767196661SRafal Jaworowski 48321e12c8SRafal Jaworowski #include <net/bpf.h> 49321e12c8SRafal Jaworowski #include <net/ethernet.h> 5067196661SRafal Jaworowski #include <net/if.h> 51321e12c8SRafal Jaworowski #include <net/if_arp.h> 5267196661SRafal Jaworowski #include <net/if_dl.h> 5367196661SRafal Jaworowski #include <net/if_media.h> 5467196661SRafal Jaworowski #include <net/if_types.h> 5567196661SRafal Jaworowski #include <net/if_vlan_var.h> 5667196661SRafal Jaworowski 57bd37530eSRafal Jaworowski #include <netinet/in_systm.h> 58bd37530eSRafal Jaworowski #include <netinet/in.h> 59bd37530eSRafal Jaworowski #include <netinet/ip.h> 60bd37530eSRafal Jaworowski 61321e12c8SRafal Jaworowski #include <machine/bus.h> 62321e12c8SRafal Jaworowski 6367196661SRafal Jaworowski #include <dev/mii/mii.h> 6467196661SRafal Jaworowski #include <dev/mii/miivar.h> 6567196661SRafal Jaworowski 6667196661SRafal Jaworowski #include <dev/tsec/if_tsec.h> 6767196661SRafal Jaworowski #include <dev/tsec/if_tsecreg.h> 6867196661SRafal Jaworowski 69321e12c8SRafal Jaworowski static int tsec_alloc_dma_desc(device_t dev, bus_dma_tag_t *dtag, 70321e12c8SRafal Jaworowski bus_dmamap_t *dmap, bus_size_t dsize, void **vaddr, void *raddr, 71321e12c8SRafal Jaworowski const char *dname); 7267196661SRafal Jaworowski static void tsec_dma_ctl(struct tsec_softc *sc, int state); 73bd37530eSRafal Jaworowski static int tsec_encap(struct tsec_softc *sc, struct mbuf *m_head, 74bd37530eSRafal Jaworowski int fcb_inserted); 75321e12c8SRafal Jaworowski static void tsec_free_dma(struct tsec_softc *sc); 76321e12c8SRafal Jaworowski static void tsec_free_dma_desc(bus_dma_tag_t dtag, bus_dmamap_t dmap, void *vaddr); 7767196661SRafal Jaworowski static int tsec_ifmedia_upd(struct ifnet *ifp); 7867196661SRafal Jaworowski static void tsec_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr); 7967196661SRafal Jaworowski static int tsec_new_rxbuf(bus_dma_tag_t tag, bus_dmamap_t map, 8067196661SRafal Jaworowski struct mbuf **mbufp, uint32_t *paddr); 8167196661SRafal Jaworowski static void tsec_map_dma_addr(void *arg, bus_dma_segment_t *segs, 8267196661SRafal Jaworowski int nseg, int error); 83321e12c8SRafal Jaworowski static void tsec_intrs_ctl(struct tsec_softc *sc, int state); 84321e12c8SRafal Jaworowski static void tsec_init(void *xsc); 85321e12c8SRafal Jaworowski static void tsec_init_locked(struct tsec_softc *sc); 86321e12c8SRafal Jaworowski static int tsec_ioctl(struct ifnet *ifp, u_long command, caddr_t data); 87321e12c8SRafal Jaworowski static void tsec_reset_mac(struct tsec_softc *sc); 88321e12c8SRafal Jaworowski static void tsec_setfilter(struct tsec_softc *sc); 89321e12c8SRafal Jaworowski static void tsec_set_mac_address(struct tsec_softc *sc); 90321e12c8SRafal Jaworowski static void tsec_start(struct ifnet *ifp); 91321e12c8SRafal Jaworowski static void tsec_start_locked(struct ifnet *ifp); 9267196661SRafal Jaworowski static void tsec_stop(struct tsec_softc *sc); 9367196661SRafal Jaworowski static void tsec_tick(void *arg); 94321e12c8SRafal Jaworowski static void tsec_watchdog(struct tsec_softc *sc); 95bd37530eSRafal Jaworowski static void tsec_add_sysctls(struct tsec_softc *sc); 96bd37530eSRafal Jaworowski static int tsec_sysctl_ic_time(SYSCTL_HANDLER_ARGS); 97bd37530eSRafal Jaworowski static int tsec_sysctl_ic_count(SYSCTL_HANDLER_ARGS); 98bd37530eSRafal Jaworowski static void tsec_set_rxic(struct tsec_softc *sc); 99bd37530eSRafal Jaworowski static void tsec_set_txic(struct tsec_softc *sc); 1001abcdbd1SAttilio Rao static int tsec_receive_intr_locked(struct tsec_softc *sc, int count); 101bd37530eSRafal Jaworowski static void tsec_transmit_intr_locked(struct tsec_softc *sc); 102bd37530eSRafal Jaworowski static void tsec_error_intr_locked(struct tsec_softc *sc, int count); 103bd37530eSRafal Jaworowski static void tsec_offload_setup(struct tsec_softc *sc); 104bd37530eSRafal Jaworowski static void tsec_offload_process_frame(struct tsec_softc *sc, 105bd37530eSRafal Jaworowski struct mbuf *m); 106bd37530eSRafal Jaworowski static void tsec_setup_multicast(struct tsec_softc *sc); 107bd37530eSRafal Jaworowski static int tsec_set_mtu(struct tsec_softc *sc, unsigned int mtu); 10867196661SRafal Jaworowski 109321e12c8SRafal Jaworowski devclass_t tsec_devclass; 11067196661SRafal Jaworowski DRIVER_MODULE(miibus, tsec, miibus_driver, miibus_devclass, 0, 0); 11167196661SRafal Jaworowski MODULE_DEPEND(tsec, ether, 1, 1, 1); 11267196661SRafal Jaworowski MODULE_DEPEND(tsec, miibus, 1, 1, 1); 11367196661SRafal Jaworowski 114321e12c8SRafal Jaworowski int 115321e12c8SRafal Jaworowski tsec_attach(struct tsec_softc *sc) 11667196661SRafal Jaworowski { 117321e12c8SRafal Jaworowski uint8_t hwaddr[ETHER_ADDR_LEN]; 118321e12c8SRafal Jaworowski struct ifnet *ifp; 119321e12c8SRafal Jaworowski bus_dmamap_t *map_ptr; 120321e12c8SRafal Jaworowski bus_dmamap_t **map_pptr; 121321e12c8SRafal Jaworowski int error = 0; 122ecb1ab17SRafal Jaworowski int i; 12367196661SRafal Jaworowski 124321e12c8SRafal Jaworowski /* Reset all TSEC counters */ 125321e12c8SRafal Jaworowski TSEC_TX_RX_COUNTERS_INIT(sc); 126321e12c8SRafal Jaworowski 127321e12c8SRafal Jaworowski /* Stop DMA engine if enabled by firmware */ 128321e12c8SRafal Jaworowski tsec_dma_ctl(sc, 0); 129321e12c8SRafal Jaworowski 130321e12c8SRafal Jaworowski /* Reset MAC */ 131321e12c8SRafal Jaworowski tsec_reset_mac(sc); 132321e12c8SRafal Jaworowski 133321e12c8SRafal Jaworowski /* Disable interrupts for now */ 134321e12c8SRafal Jaworowski tsec_intrs_ctl(sc, 0); 135321e12c8SRafal Jaworowski 136bd37530eSRafal Jaworowski /* Configure defaults for interrupts coalescing */ 137bd37530eSRafal Jaworowski sc->rx_ic_time = 768; 138bd37530eSRafal Jaworowski sc->rx_ic_count = 16; 139bd37530eSRafal Jaworowski sc->tx_ic_time = 768; 140bd37530eSRafal Jaworowski sc->tx_ic_count = 16; 141bd37530eSRafal Jaworowski tsec_set_rxic(sc); 142bd37530eSRafal Jaworowski tsec_set_txic(sc); 143bd37530eSRafal Jaworowski tsec_add_sysctls(sc); 144bd37530eSRafal Jaworowski 145321e12c8SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for TX descriptors. */ 146bd37530eSRafal Jaworowski error = tsec_alloc_dma_desc(sc->dev, &sc->tsec_tx_dtag, 147bd37530eSRafal Jaworowski &sc->tsec_tx_dmap, sizeof(*sc->tsec_tx_vaddr) * TSEC_TX_NUM_DESC, 148321e12c8SRafal Jaworowski (void **)&sc->tsec_tx_vaddr, &sc->tsec_tx_raddr, "TX"); 149bd37530eSRafal Jaworowski 150321e12c8SRafal Jaworowski if (error) { 151321e12c8SRafal Jaworowski tsec_detach(sc); 152321e12c8SRafal Jaworowski return (ENXIO); 153ecb1ab17SRafal Jaworowski } 154ecb1ab17SRafal Jaworowski 155321e12c8SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for RX descriptors. */ 156bd37530eSRafal Jaworowski error = tsec_alloc_dma_desc(sc->dev, &sc->tsec_rx_dtag, 157bd37530eSRafal Jaworowski &sc->tsec_rx_dmap, sizeof(*sc->tsec_rx_vaddr) * TSEC_RX_NUM_DESC, 158321e12c8SRafal Jaworowski (void **)&sc->tsec_rx_vaddr, &sc->tsec_rx_raddr, "RX"); 159321e12c8SRafal Jaworowski if (error) { 160321e12c8SRafal Jaworowski tsec_detach(sc); 161321e12c8SRafal Jaworowski return (ENXIO); 162321e12c8SRafal Jaworowski } 16367196661SRafal Jaworowski 164321e12c8SRafal Jaworowski /* Allocate a busdma tag for TX mbufs. */ 165321e12c8SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 166321e12c8SRafal Jaworowski TSEC_TXBUFFER_ALIGNMENT, 0, /* alignment, boundary */ 167321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 168321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 169321e12c8SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 170321e12c8SRafal Jaworowski MCLBYTES * (TSEC_TX_NUM_DESC - 1), /* maxsize */ 171321e12c8SRafal Jaworowski TSEC_TX_NUM_DESC - 1, /* nsegments */ 172321e12c8SRafal Jaworowski MCLBYTES, 0, /* maxsegsz, flags */ 173321e12c8SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 174321e12c8SRafal Jaworowski &sc->tsec_tx_mtag); /* dmat */ 175321e12c8SRafal Jaworowski if (error) { 17664f90c9dSRafal Jaworowski device_printf(sc->dev, "failed to allocate busdma tag " 17764f90c9dSRafal Jaworowski "(tx mbufs)\n"); 178321e12c8SRafal Jaworowski tsec_detach(sc); 179321e12c8SRafal Jaworowski return (ENXIO); 180321e12c8SRafal Jaworowski } 181321e12c8SRafal Jaworowski 182321e12c8SRafal Jaworowski /* Allocate a busdma tag for RX mbufs. */ 183321e12c8SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 184321e12c8SRafal Jaworowski TSEC_RXBUFFER_ALIGNMENT, 0, /* alignment, boundary */ 185321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 186321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 187321e12c8SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 188321e12c8SRafal Jaworowski MCLBYTES, /* maxsize */ 189321e12c8SRafal Jaworowski 1, /* nsegments */ 190321e12c8SRafal Jaworowski MCLBYTES, 0, /* maxsegsz, flags */ 191321e12c8SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 192321e12c8SRafal Jaworowski &sc->tsec_rx_mtag); /* dmat */ 193321e12c8SRafal Jaworowski if (error) { 19464f90c9dSRafal Jaworowski device_printf(sc->dev, "failed to allocate busdma tag " 19564f90c9dSRafal Jaworowski "(rx mbufs)\n"); 196321e12c8SRafal Jaworowski tsec_detach(sc); 197321e12c8SRafal Jaworowski return (ENXIO); 198321e12c8SRafal Jaworowski } 199321e12c8SRafal Jaworowski 200321e12c8SRafal Jaworowski /* Create TX busdma maps */ 201321e12c8SRafal Jaworowski map_ptr = sc->tx_map_data; 202321e12c8SRafal Jaworowski map_pptr = sc->tx_map_unused_data; 203321e12c8SRafal Jaworowski 204321e12c8SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) { 205321e12c8SRafal Jaworowski map_pptr[i] = &map_ptr[i]; 206321e12c8SRafal Jaworowski error = bus_dmamap_create(sc->tsec_tx_mtag, 0, map_pptr[i]); 207321e12c8SRafal Jaworowski if (error) { 208321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to init TX ring\n"); 209321e12c8SRafal Jaworowski tsec_detach(sc); 210321e12c8SRafal Jaworowski return (ENXIO); 211321e12c8SRafal Jaworowski } 212321e12c8SRafal Jaworowski } 213321e12c8SRafal Jaworowski 214321e12c8SRafal Jaworowski /* Create RX busdma maps and zero mbuf handlers */ 215321e12c8SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 21664f90c9dSRafal Jaworowski error = bus_dmamap_create(sc->tsec_rx_mtag, 0, 21764f90c9dSRafal Jaworowski &sc->rx_data[i].map); 218321e12c8SRafal Jaworowski if (error) { 219321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to init RX ring\n"); 220321e12c8SRafal Jaworowski tsec_detach(sc); 221321e12c8SRafal Jaworowski return (ENXIO); 222321e12c8SRafal Jaworowski } 223321e12c8SRafal Jaworowski sc->rx_data[i].mbuf = NULL; 224321e12c8SRafal Jaworowski } 225321e12c8SRafal Jaworowski 226321e12c8SRafal Jaworowski /* Create mbufs for RX buffers */ 227321e12c8SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 228321e12c8SRafal Jaworowski error = tsec_new_rxbuf(sc->tsec_rx_mtag, sc->rx_data[i].map, 229321e12c8SRafal Jaworowski &sc->rx_data[i].mbuf, &sc->rx_data[i].paddr); 230321e12c8SRafal Jaworowski if (error) { 23164f90c9dSRafal Jaworowski device_printf(sc->dev, "can't load rx DMA map %d, " 23264f90c9dSRafal Jaworowski "error = %d\n", i, error); 233321e12c8SRafal Jaworowski tsec_detach(sc); 234321e12c8SRafal Jaworowski return (error); 235321e12c8SRafal Jaworowski } 236321e12c8SRafal Jaworowski } 237321e12c8SRafal Jaworowski 238321e12c8SRafal Jaworowski /* Create network interface for upper layers */ 239321e12c8SRafal Jaworowski ifp = sc->tsec_ifp = if_alloc(IFT_ETHER); 240321e12c8SRafal Jaworowski if (ifp == NULL) { 241321e12c8SRafal Jaworowski device_printf(sc->dev, "if_alloc() failed\n"); 242321e12c8SRafal Jaworowski tsec_detach(sc); 243321e12c8SRafal Jaworowski return (ENOMEM); 244321e12c8SRafal Jaworowski } 245321e12c8SRafal Jaworowski 246321e12c8SRafal Jaworowski ifp->if_softc = sc; 247321e12c8SRafal Jaworowski if_initname(ifp, device_get_name(sc->dev), device_get_unit(sc->dev)); 248bd37530eSRafal Jaworowski ifp->if_flags = IFF_SIMPLEX | IFF_MULTICAST | IFF_BROADCAST; 249321e12c8SRafal Jaworowski ifp->if_init = tsec_init; 250321e12c8SRafal Jaworowski ifp->if_start = tsec_start; 251321e12c8SRafal Jaworowski ifp->if_ioctl = tsec_ioctl; 252321e12c8SRafal Jaworowski 253321e12c8SRafal Jaworowski IFQ_SET_MAXLEN(&ifp->if_snd, TSEC_TX_NUM_DESC - 1); 254321e12c8SRafal Jaworowski ifp->if_snd.ifq_drv_maxlen = TSEC_TX_NUM_DESC - 1; 255321e12c8SRafal Jaworowski IFQ_SET_READY(&ifp->if_snd); 256321e12c8SRafal Jaworowski 257bd37530eSRafal Jaworowski ifp->if_capabilities = IFCAP_VLAN_MTU; 258bd37530eSRafal Jaworowski if (sc->is_etsec) 259bd37530eSRafal Jaworowski ifp->if_capabilities |= IFCAP_HWCSUM; 260bd37530eSRafal Jaworowski 261321e12c8SRafal Jaworowski ifp->if_capenable = ifp->if_capabilities; 262321e12c8SRafal Jaworowski 263bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 264bd37530eSRafal Jaworowski /* Advertise that polling is supported */ 265bd37530eSRafal Jaworowski ifp->if_capabilities |= IFCAP_POLLING; 266bd37530eSRafal Jaworowski #endif 267bd37530eSRafal Jaworowski 2688e5d93dbSMarius Strobl /* Attach PHY(s) */ 2698e5d93dbSMarius Strobl error = mii_attach(sc->dev, &sc->tsec_miibus, ifp, tsec_ifmedia_upd, 2708e5d93dbSMarius Strobl tsec_ifmedia_sts, BMSR_DEFCAPMASK, sc->phyaddr, MII_OFFSET_ANY, 2718e5d93dbSMarius Strobl 0); 272321e12c8SRafal Jaworowski if (error) { 2738e5d93dbSMarius Strobl device_printf(sc->dev, "attaching PHYs failed\n"); 274321e12c8SRafal Jaworowski if_free(ifp); 275321e12c8SRafal Jaworowski sc->tsec_ifp = NULL; 276321e12c8SRafal Jaworowski tsec_detach(sc); 277321e12c8SRafal Jaworowski return (error); 278321e12c8SRafal Jaworowski } 279321e12c8SRafal Jaworowski sc->tsec_mii = device_get_softc(sc->tsec_miibus); 280321e12c8SRafal Jaworowski 281321e12c8SRafal Jaworowski /* Set MAC address */ 282321e12c8SRafal Jaworowski tsec_get_hwaddr(sc, hwaddr); 283321e12c8SRafal Jaworowski ether_ifattach(ifp, hwaddr); 284321e12c8SRafal Jaworowski 285321e12c8SRafal Jaworowski return (0); 286321e12c8SRafal Jaworowski } 287321e12c8SRafal Jaworowski 288321e12c8SRafal Jaworowski int 289321e12c8SRafal Jaworowski tsec_detach(struct tsec_softc *sc) 290321e12c8SRafal Jaworowski { 291321e12c8SRafal Jaworowski 29233518175SAndrew Thompson if (sc->tsec_ifp != NULL) { 293bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 294bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) 295bd37530eSRafal Jaworowski ether_poll_deregister(sc->tsec_ifp); 296bd37530eSRafal Jaworowski #endif 297bd37530eSRafal Jaworowski 298321e12c8SRafal Jaworowski /* Stop TSEC controller and free TX queue */ 29933518175SAndrew Thompson if (sc->sc_rres) 300321e12c8SRafal Jaworowski tsec_shutdown(sc->dev); 301321e12c8SRafal Jaworowski 302321e12c8SRafal Jaworowski /* Detach network interface */ 303321e12c8SRafal Jaworowski ether_ifdetach(sc->tsec_ifp); 304321e12c8SRafal Jaworowski if_free(sc->tsec_ifp); 305321e12c8SRafal Jaworowski sc->tsec_ifp = NULL; 306321e12c8SRafal Jaworowski } 307321e12c8SRafal Jaworowski 308321e12c8SRafal Jaworowski /* Free DMA resources */ 309321e12c8SRafal Jaworowski tsec_free_dma(sc); 310321e12c8SRafal Jaworowski 311321e12c8SRafal Jaworowski return (0); 312321e12c8SRafal Jaworowski } 313321e12c8SRafal Jaworowski 314661ee6eeSRafal Jaworowski int 315321e12c8SRafal Jaworowski tsec_shutdown(device_t dev) 316321e12c8SRafal Jaworowski { 317321e12c8SRafal Jaworowski struct tsec_softc *sc; 318321e12c8SRafal Jaworowski 319321e12c8SRafal Jaworowski sc = device_get_softc(dev); 320321e12c8SRafal Jaworowski 321321e12c8SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 322321e12c8SRafal Jaworowski tsec_stop(sc); 323321e12c8SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 324661ee6eeSRafal Jaworowski return (0); 325321e12c8SRafal Jaworowski } 326321e12c8SRafal Jaworowski 327321e12c8SRafal Jaworowski int 328321e12c8SRafal Jaworowski tsec_suspend(device_t dev) 329321e12c8SRafal Jaworowski { 330321e12c8SRafal Jaworowski 331321e12c8SRafal Jaworowski /* TODO not implemented! */ 332321e12c8SRafal Jaworowski return (0); 333321e12c8SRafal Jaworowski } 334321e12c8SRafal Jaworowski 335321e12c8SRafal Jaworowski int 336321e12c8SRafal Jaworowski tsec_resume(device_t dev) 337321e12c8SRafal Jaworowski { 338321e12c8SRafal Jaworowski 339321e12c8SRafal Jaworowski /* TODO not implemented! */ 340321e12c8SRafal Jaworowski return (0); 34167196661SRafal Jaworowski } 34267196661SRafal Jaworowski 34367196661SRafal Jaworowski static void 34467196661SRafal Jaworowski tsec_init(void *xsc) 34567196661SRafal Jaworowski { 34667196661SRafal Jaworowski struct tsec_softc *sc = xsc; 34767196661SRafal Jaworowski 34867196661SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 34967196661SRafal Jaworowski tsec_init_locked(sc); 35067196661SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 35167196661SRafal Jaworowski } 35267196661SRafal Jaworowski 35367196661SRafal Jaworowski static void 35467196661SRafal Jaworowski tsec_init_locked(struct tsec_softc *sc) 35567196661SRafal Jaworowski { 35667196661SRafal Jaworowski struct tsec_desc *tx_desc = sc->tsec_tx_vaddr; 35767196661SRafal Jaworowski struct tsec_desc *rx_desc = sc->tsec_rx_vaddr; 35867196661SRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 35964f90c9dSRafal Jaworowski uint32_t timeout, val, i; 36067196661SRafal Jaworowski 361afceeed7SAndrew Thompson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 362afceeed7SAndrew Thompson return; 363afceeed7SAndrew Thompson 36467196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 36567196661SRafal Jaworowski tsec_stop(sc); 36667196661SRafal Jaworowski 36767196661SRafal Jaworowski /* 36867196661SRafal Jaworowski * These steps are according to the MPC8555E PowerQUICCIII RM: 36967196661SRafal Jaworowski * 14.7 Initialization/Application Information 37067196661SRafal Jaworowski */ 37167196661SRafal Jaworowski 37267196661SRafal Jaworowski /* Step 1: soft reset MAC */ 37367196661SRafal Jaworowski tsec_reset_mac(sc); 37467196661SRafal Jaworowski 37567196661SRafal Jaworowski /* Step 2: Initialize MACCFG2 */ 37667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG2, 37767196661SRafal Jaworowski TSEC_MACCFG2_FULLDUPLEX | /* Full Duplex = 1 */ 37867196661SRafal Jaworowski TSEC_MACCFG2_PADCRC | /* PAD/CRC append */ 37967196661SRafal Jaworowski TSEC_MACCFG2_GMII | /* I/F Mode bit */ 38067196661SRafal Jaworowski TSEC_MACCFG2_PRECNT /* Preamble count = 7 */ 38167196661SRafal Jaworowski ); 38267196661SRafal Jaworowski 38367196661SRafal Jaworowski /* Step 3: Initialize ECNTRL 38467196661SRafal Jaworowski * While the documentation states that R100M is ignored if RPM is 38567196661SRafal Jaworowski * not set, it does seem to be needed to get the orange boxes to 38667196661SRafal Jaworowski * work (which have a Marvell 88E1111 PHY). Go figure. 38767196661SRafal Jaworowski */ 38867196661SRafal Jaworowski 38967196661SRafal Jaworowski /* 39067196661SRafal Jaworowski * XXX kludge - use circumstancial evidence to program ECNTRL 39167196661SRafal Jaworowski * correctly. Ideally we need some board information to guide 39267196661SRafal Jaworowski * us here. 39367196661SRafal Jaworowski */ 39467196661SRafal Jaworowski i = TSEC_READ(sc, TSEC_REG_ID2); 39567196661SRafal Jaworowski val = (i & 0xffff) 39667196661SRafal Jaworowski ? (TSEC_ECNTRL_TBIM | TSEC_ECNTRL_SGMIIM) /* Sumatra */ 39767196661SRafal Jaworowski : TSEC_ECNTRL_R100M; /* Orange + CDS */ 39867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ECNTRL, TSEC_ECNTRL_STEN | val); 39967196661SRafal Jaworowski 40067196661SRafal Jaworowski /* Step 4: Initialize MAC station address */ 40167196661SRafal Jaworowski tsec_set_mac_address(sc); 40267196661SRafal Jaworowski 40367196661SRafal Jaworowski /* 40467196661SRafal Jaworowski * Step 5: Assign a Physical address to the TBI so as to not conflict 40567196661SRafal Jaworowski * with the external PHY physical address 40667196661SRafal Jaworowski */ 40767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TBIPA, 5); 40867196661SRafal Jaworowski 40967196661SRafal Jaworowski /* Step 6: Reset the management interface */ 410aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMCFG, TSEC_MIIMCFG_RESETMGMT); 41167196661SRafal Jaworowski 41267196661SRafal Jaworowski /* Step 7: Setup the MII Mgmt clock speed */ 413aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMCFG, TSEC_MIIMCFG_CLKDIV28); 41467196661SRafal Jaworowski 41567196661SRafal Jaworowski /* Step 8: Read MII Mgmt indicator register and check for Busy = 0 */ 41667196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 417aa15e881SRafal Jaworowski while (--timeout && (TSEC_READ(sc->phy_sc, TSEC_REG_MIIMIND) & 41867196661SRafal Jaworowski TSEC_MIIMIND_BUSY)) 41967196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 42067196661SRafal Jaworowski if (timeout == 0) { 42167196661SRafal Jaworowski if_printf(ifp, "tsec_init_locked(): Mgmt busy timeout\n"); 42267196661SRafal Jaworowski return; 42367196661SRafal Jaworowski } 42467196661SRafal Jaworowski 42567196661SRafal Jaworowski /* Step 9: Setup the MII Mgmt */ 42667196661SRafal Jaworowski mii_mediachg(sc->tsec_mii); 42767196661SRafal Jaworowski 42867196661SRafal Jaworowski /* Step 10: Clear IEVENT register */ 42967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, 0xffffffff); 43067196661SRafal Jaworowski 431bd37530eSRafal Jaworowski /* Step 11: Enable interrupts */ 432bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 433bd37530eSRafal Jaworowski /* 434bd37530eSRafal Jaworowski * ...only if polling is not turned on. Disable interrupts explicitly 435bd37530eSRafal Jaworowski * if polling is enabled. 436bd37530eSRafal Jaworowski */ 437bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_POLLING ) 438bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 0); 439bd37530eSRafal Jaworowski else 440bd37530eSRafal Jaworowski #endif /* DEVICE_POLLING */ 44167196661SRafal Jaworowski tsec_intrs_ctl(sc, 1); 44267196661SRafal Jaworowski 44367196661SRafal Jaworowski /* Step 12: Initialize IADDRn */ 44467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR0, 0); 44567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR1, 0); 44667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR2, 0); 44767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR3, 0); 44867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR4, 0); 44967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR5, 0); 45067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR6, 0); 45167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR7, 0); 45267196661SRafal Jaworowski 45367196661SRafal Jaworowski /* Step 13: Initialize GADDRn */ 45467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR0, 0); 45567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR1, 0); 45667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR2, 0); 45767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR3, 0); 45867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR4, 0); 45967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR5, 0); 46067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR6, 0); 46167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR7, 0); 46267196661SRafal Jaworowski 46367196661SRafal Jaworowski /* Step 14: Initialize RCTRL */ 46467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, 0); 46567196661SRafal Jaworowski 46667196661SRafal Jaworowski /* Step 15: Initialize DMACTRL */ 46767196661SRafal Jaworowski tsec_dma_ctl(sc, 1); 46867196661SRafal Jaworowski 46967196661SRafal Jaworowski /* Step 16: Initialize FIFO_PAUSE_CTRL */ 47067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_FIFO_PAUSE_CTRL, TSEC_FIFO_PAUSE_CTRL_EN); 47167196661SRafal Jaworowski 47267196661SRafal Jaworowski /* 47367196661SRafal Jaworowski * Step 17: Initialize transmit/receive descriptor rings. 47467196661SRafal Jaworowski * Initialize TBASE and RBASE. 47567196661SRafal Jaworowski */ 47667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TBASE, sc->tsec_tx_raddr); 47767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RBASE, sc->tsec_rx_raddr); 47867196661SRafal Jaworowski 47967196661SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) { 48067196661SRafal Jaworowski tx_desc[i].bufptr = 0; 48167196661SRafal Jaworowski tx_desc[i].length = 0; 48264f90c9dSRafal Jaworowski tx_desc[i].flags = ((i == TSEC_TX_NUM_DESC - 1) ? 48364f90c9dSRafal Jaworowski TSEC_TXBD_W : 0); 48467196661SRafal Jaworowski } 485321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 486321e12c8SRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 48767196661SRafal Jaworowski 48867196661SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 48967196661SRafal Jaworowski rx_desc[i].bufptr = sc->rx_data[i].paddr; 49067196661SRafal Jaworowski rx_desc[i].length = 0; 49167196661SRafal Jaworowski rx_desc[i].flags = TSEC_RXBD_E | TSEC_RXBD_I | 49267196661SRafal Jaworowski ((i == TSEC_RX_NUM_DESC - 1) ? TSEC_RXBD_W : 0); 49367196661SRafal Jaworowski } 494bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 495bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 49667196661SRafal Jaworowski 497bd37530eSRafal Jaworowski /* Step 18: Initialize the maximum receive buffer length */ 498bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MRBLR, MCLBYTES); 49967196661SRafal Jaworowski 500bd37530eSRafal Jaworowski /* Step 19: Configure ethernet frame sizes */ 501bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MINFLR, TSEC_MIN_FRAME_SIZE); 502bd37530eSRafal Jaworowski tsec_set_mtu(sc, ifp->if_mtu); 503bd37530eSRafal Jaworowski 504bd37530eSRafal Jaworowski /* Step 20: Enable Rx and RxBD sdata snooping */ 50567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ATTR, TSEC_ATTR_RDSEN | TSEC_ATTR_RBDSEN); 50667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ATTRELI, 0); 50767196661SRafal Jaworowski 508bd37530eSRafal Jaworowski /* Step 21: Reset collision counters in hardware */ 50967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TSCL, 0); 51067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TMCL, 0); 51167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TLCL, 0); 51267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TXCL, 0); 51367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TNCL, 0); 51467196661SRafal Jaworowski 515bd37530eSRafal Jaworowski /* Step 22: Mask all CAM interrupts */ 51667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_CAM1, 0xffffffff); 51767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_CAM2, 0xffffffff); 51867196661SRafal Jaworowski 519bd37530eSRafal Jaworowski /* Step 23: Enable Rx and Tx */ 52067196661SRafal Jaworowski val = TSEC_READ(sc, TSEC_REG_MACCFG1); 52167196661SRafal Jaworowski val |= (TSEC_MACCFG1_RX_EN | TSEC_MACCFG1_TX_EN); 52267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, val); 52367196661SRafal Jaworowski 524bd37530eSRafal Jaworowski /* Step 24: Reset TSEC counters for Tx and Rx rings */ 52567196661SRafal Jaworowski TSEC_TX_RX_COUNTERS_INIT(sc); 52667196661SRafal Jaworowski 527bd37530eSRafal Jaworowski /* Step 25: Setup TCP/IP Off-Load engine */ 528bd37530eSRafal Jaworowski if (sc->is_etsec) 529bd37530eSRafal Jaworowski tsec_offload_setup(sc); 530bd37530eSRafal Jaworowski 531bd37530eSRafal Jaworowski /* Step 26: Setup multicast filters */ 532bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 533bd37530eSRafal Jaworowski 534bd37530eSRafal Jaworowski /* Step 27: Activate network interface */ 53567196661SRafal Jaworowski ifp->if_drv_flags |= IFF_DRV_RUNNING; 53667196661SRafal Jaworowski ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 53767196661SRafal Jaworowski sc->tsec_if_flags = ifp->if_flags; 5385432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 539772619e1SRafal Jaworowski 540772619e1SRafal Jaworowski /* Schedule watchdog timeout */ 5415432bd9fSRafal Jaworowski callout_reset(&sc->tsec_callout, hz, tsec_tick, sc); 54267196661SRafal Jaworowski } 54367196661SRafal Jaworowski 54467196661SRafal Jaworowski static void 54567196661SRafal Jaworowski tsec_set_mac_address(struct tsec_softc *sc) 54667196661SRafal Jaworowski { 54767196661SRafal Jaworowski uint32_t macbuf[2] = { 0, 0 }; 54864f90c9dSRafal Jaworowski char *macbufp, *curmac; 549321e12c8SRafal Jaworowski int i; 55067196661SRafal Jaworowski 55167196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 55267196661SRafal Jaworowski 55367196661SRafal Jaworowski KASSERT((ETHER_ADDR_LEN <= sizeof(macbuf)), 55464f90c9dSRafal Jaworowski ("tsec_set_mac_address: (%d <= %d", ETHER_ADDR_LEN, 55564f90c9dSRafal Jaworowski sizeof(macbuf))); 55667196661SRafal Jaworowski 55767196661SRafal Jaworowski macbufp = (char *)macbuf; 55867196661SRafal Jaworowski curmac = (char *)IF_LLADDR(sc->tsec_ifp); 55967196661SRafal Jaworowski 56067196661SRafal Jaworowski /* Correct order of MAC address bytes */ 56167196661SRafal Jaworowski for (i = 1; i <= ETHER_ADDR_LEN; i++) 56267196661SRafal Jaworowski macbufp[ETHER_ADDR_LEN-i] = curmac[i-1]; 56367196661SRafal Jaworowski 56467196661SRafal Jaworowski /* Initialize MAC station address MACSTNADDR2 and MACSTNADDR1 */ 56567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACSTNADDR2, macbuf[1]); 56667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACSTNADDR1, macbuf[0]); 56767196661SRafal Jaworowski } 56867196661SRafal Jaworowski 56967196661SRafal Jaworowski /* 57067196661SRafal Jaworowski * DMA control function, if argument state is: 57167196661SRafal Jaworowski * 0 - DMA engine will be disabled 57267196661SRafal Jaworowski * 1 - DMA engine will be enabled 57367196661SRafal Jaworowski */ 57467196661SRafal Jaworowski static void 57567196661SRafal Jaworowski tsec_dma_ctl(struct tsec_softc *sc, int state) 57667196661SRafal Jaworowski { 57767196661SRafal Jaworowski device_t dev; 57864f90c9dSRafal Jaworowski uint32_t dma_flags, timeout; 57967196661SRafal Jaworowski 58067196661SRafal Jaworowski dev = sc->dev; 58167196661SRafal Jaworowski 58267196661SRafal Jaworowski dma_flags = TSEC_READ(sc, TSEC_REG_DMACTRL); 58367196661SRafal Jaworowski 58467196661SRafal Jaworowski switch (state) { 58567196661SRafal Jaworowski case 0: 58667196661SRafal Jaworowski /* Temporarily clear stop graceful stop bits. */ 58767196661SRafal Jaworowski tsec_dma_ctl(sc, 1000); 58867196661SRafal Jaworowski 58967196661SRafal Jaworowski /* Set it again */ 59067196661SRafal Jaworowski dma_flags |= (TSEC_DMACTRL_GRS | TSEC_DMACTRL_GTS); 59167196661SRafal Jaworowski break; 59267196661SRafal Jaworowski case 1000: 59367196661SRafal Jaworowski case 1: 59467196661SRafal Jaworowski /* Set write with response (WWR), wait (WOP) and snoop bits */ 59567196661SRafal Jaworowski dma_flags |= (TSEC_DMACTRL_TDSEN | TSEC_DMACTRL_TBDSEN | 59667196661SRafal Jaworowski DMACTRL_WWR | DMACTRL_WOP); 59767196661SRafal Jaworowski 59867196661SRafal Jaworowski /* Clear graceful stop bits */ 59967196661SRafal Jaworowski dma_flags &= ~(TSEC_DMACTRL_GRS | TSEC_DMACTRL_GTS); 60067196661SRafal Jaworowski break; 60167196661SRafal Jaworowski default: 60267196661SRafal Jaworowski device_printf(dev, "tsec_dma_ctl(): unknown state value: %d\n", 60367196661SRafal Jaworowski state); 60467196661SRafal Jaworowski } 60567196661SRafal Jaworowski 60667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_DMACTRL, dma_flags); 60767196661SRafal Jaworowski 60867196661SRafal Jaworowski switch (state) { 60967196661SRafal Jaworowski case 0: 61067196661SRafal Jaworowski /* Wait for DMA stop */ 61167196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 61267196661SRafal Jaworowski while (--timeout && (!(TSEC_READ(sc, TSEC_REG_IEVENT) & 61367196661SRafal Jaworowski (TSEC_IEVENT_GRSC | TSEC_IEVENT_GTSC)))) 61467196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 61567196661SRafal Jaworowski 61667196661SRafal Jaworowski if (timeout == 0) 61767196661SRafal Jaworowski device_printf(dev, "tsec_dma_ctl(): timeout!\n"); 61867196661SRafal Jaworowski break; 61967196661SRafal Jaworowski case 1: 62067196661SRafal Jaworowski /* Restart transmission function */ 62167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 62267196661SRafal Jaworowski } 62367196661SRafal Jaworowski } 62467196661SRafal Jaworowski 62567196661SRafal Jaworowski /* 62667196661SRafal Jaworowski * Interrupts control function, if argument state is: 62767196661SRafal Jaworowski * 0 - all TSEC interrupts will be masked 62867196661SRafal Jaworowski * 1 - all TSEC interrupts will be unmasked 62967196661SRafal Jaworowski */ 63067196661SRafal Jaworowski static void 63167196661SRafal Jaworowski tsec_intrs_ctl(struct tsec_softc *sc, int state) 63267196661SRafal Jaworowski { 63367196661SRafal Jaworowski device_t dev; 63467196661SRafal Jaworowski 63567196661SRafal Jaworowski dev = sc->dev; 63667196661SRafal Jaworowski 63767196661SRafal Jaworowski switch (state) { 63867196661SRafal Jaworowski case 0: 63967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IMASK, 0); 64067196661SRafal Jaworowski break; 64167196661SRafal Jaworowski case 1: 64264f90c9dSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IMASK, TSEC_IMASK_BREN | 64364f90c9dSRafal Jaworowski TSEC_IMASK_RXCEN | TSEC_IMASK_BSYEN | TSEC_IMASK_EBERREN | 64464f90c9dSRafal Jaworowski TSEC_IMASK_BTEN | TSEC_IMASK_TXEEN | TSEC_IMASK_TXBEN | 64564f90c9dSRafal Jaworowski TSEC_IMASK_TXFEN | TSEC_IMASK_XFUNEN | TSEC_IMASK_RXFEN); 64667196661SRafal Jaworowski break; 64767196661SRafal Jaworowski default: 64867196661SRafal Jaworowski device_printf(dev, "tsec_intrs_ctl(): unknown state value: %d\n", 64967196661SRafal Jaworowski state); 65067196661SRafal Jaworowski } 65167196661SRafal Jaworowski } 65267196661SRafal Jaworowski 65367196661SRafal Jaworowski static void 65467196661SRafal Jaworowski tsec_reset_mac(struct tsec_softc *sc) 65567196661SRafal Jaworowski { 65667196661SRafal Jaworowski uint32_t maccfg1_flags; 65767196661SRafal Jaworowski 65867196661SRafal Jaworowski /* Set soft reset bit */ 65967196661SRafal Jaworowski maccfg1_flags = TSEC_READ(sc, TSEC_REG_MACCFG1); 66067196661SRafal Jaworowski maccfg1_flags |= TSEC_MACCFG1_SOFT_RESET; 66167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, maccfg1_flags); 66267196661SRafal Jaworowski 66367196661SRafal Jaworowski /* Clear soft reset bit */ 66467196661SRafal Jaworowski maccfg1_flags = TSEC_READ(sc, TSEC_REG_MACCFG1); 66567196661SRafal Jaworowski maccfg1_flags &= ~TSEC_MACCFG1_SOFT_RESET; 66667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, maccfg1_flags); 66767196661SRafal Jaworowski } 66867196661SRafal Jaworowski 66967196661SRafal Jaworowski static void 670772619e1SRafal Jaworowski tsec_watchdog(struct tsec_softc *sc) 67167196661SRafal Jaworowski { 672772619e1SRafal Jaworowski struct ifnet *ifp; 67367196661SRafal Jaworowski 674772619e1SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 67567196661SRafal Jaworowski 6765432bd9fSRafal Jaworowski if (sc->tsec_watchdog == 0 || --sc->tsec_watchdog > 0) 677772619e1SRafal Jaworowski return; 678772619e1SRafal Jaworowski 679772619e1SRafal Jaworowski ifp = sc->tsec_ifp; 68067196661SRafal Jaworowski ifp->if_oerrors++; 68167196661SRafal Jaworowski if_printf(ifp, "watchdog timeout\n"); 68267196661SRafal Jaworowski 68367196661SRafal Jaworowski tsec_stop(sc); 68467196661SRafal Jaworowski tsec_init_locked(sc); 68567196661SRafal Jaworowski } 68667196661SRafal Jaworowski 68767196661SRafal Jaworowski static void 68867196661SRafal Jaworowski tsec_start(struct ifnet *ifp) 68967196661SRafal Jaworowski { 69067196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 69167196661SRafal Jaworowski 69267196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 69367196661SRafal Jaworowski tsec_start_locked(ifp); 69467196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 69567196661SRafal Jaworowski } 69667196661SRafal Jaworowski 69767196661SRafal Jaworowski static void 69867196661SRafal Jaworowski tsec_start_locked(struct ifnet *ifp) 69967196661SRafal Jaworowski { 70067196661SRafal Jaworowski struct tsec_softc *sc; 701bd37530eSRafal Jaworowski struct mbuf *m0, *mtmp; 702bd37530eSRafal Jaworowski struct tsec_tx_fcb *tx_fcb; 70367196661SRafal Jaworowski unsigned int queued = 0; 704bd37530eSRafal Jaworowski int csum_flags, fcb_inserted = 0; 70567196661SRafal Jaworowski 70667196661SRafal Jaworowski sc = ifp->if_softc; 70767196661SRafal Jaworowski 70867196661SRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 70967196661SRafal Jaworowski 71067196661SRafal Jaworowski if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 71167196661SRafal Jaworowski IFF_DRV_RUNNING) 71267196661SRafal Jaworowski return; 71367196661SRafal Jaworowski 71467196661SRafal Jaworowski if (sc->tsec_link == 0) 71567196661SRafal Jaworowski return; 71667196661SRafal Jaworowski 71764f90c9dSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 71864f90c9dSRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 71967196661SRafal Jaworowski 72004311706SRafal Jaworowski while (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) { 72167196661SRafal Jaworowski /* Get packet from the queue */ 72204311706SRafal Jaworowski IFQ_DRV_DEQUEUE(&ifp->if_snd, m0); 72367196661SRafal Jaworowski if (m0 == NULL) 72467196661SRafal Jaworowski break; 72567196661SRafal Jaworowski 726bd37530eSRafal Jaworowski /* Insert TCP/IP Off-load frame control block */ 727bd37530eSRafal Jaworowski csum_flags = m0->m_pkthdr.csum_flags; 728bd37530eSRafal Jaworowski if (csum_flags) { 729bd37530eSRafal Jaworowski 730*c6499eccSGleb Smirnoff M_PREPEND(m0, sizeof(struct tsec_tx_fcb), M_NOWAIT); 731bd37530eSRafal Jaworowski if (m0 == NULL) 732bd37530eSRafal Jaworowski break; 733bd37530eSRafal Jaworowski 734bd37530eSRafal Jaworowski tx_fcb = mtod(m0, struct tsec_tx_fcb *); 735bd37530eSRafal Jaworowski tx_fcb->flags = 0; 736bd37530eSRafal Jaworowski tx_fcb->l3_offset = ETHER_HDR_LEN; 737bd37530eSRafal Jaworowski tx_fcb->l4_offset = sizeof(struct ip); 738bd37530eSRafal Jaworowski 739bd37530eSRafal Jaworowski if (csum_flags & CSUM_IP) 740bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_IP4 | 741bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_IP; 742bd37530eSRafal Jaworowski 743bd37530eSRafal Jaworowski if (csum_flags & CSUM_TCP) 744bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_TCP | 745bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_TCP_UDP; 746bd37530eSRafal Jaworowski 747bd37530eSRafal Jaworowski if (csum_flags & CSUM_UDP) 748bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_UDP | 749bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_TCP_UDP; 750bd37530eSRafal Jaworowski 751bd37530eSRafal Jaworowski fcb_inserted = 1; 752bd37530eSRafal Jaworowski } 753bd37530eSRafal Jaworowski 754*c6499eccSGleb Smirnoff mtmp = m_defrag(m0, M_NOWAIT); 75567196661SRafal Jaworowski if (mtmp) 75667196661SRafal Jaworowski m0 = mtmp; 75767196661SRafal Jaworowski 758bd37530eSRafal Jaworowski if (tsec_encap(sc, m0, fcb_inserted)) { 75904311706SRafal Jaworowski IFQ_DRV_PREPEND(&ifp->if_snd, m0); 76067196661SRafal Jaworowski ifp->if_drv_flags |= IFF_DRV_OACTIVE; 76167196661SRafal Jaworowski break; 76267196661SRafal Jaworowski } 76367196661SRafal Jaworowski queued++; 76467196661SRafal Jaworowski BPF_MTAP(ifp, m0); 76567196661SRafal Jaworowski } 76664f90c9dSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 76764f90c9dSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 76867196661SRafal Jaworowski 76967196661SRafal Jaworowski if (queued) { 77067196661SRafal Jaworowski /* Enable transmitter and watchdog timer */ 77167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 7725432bd9fSRafal Jaworowski sc->tsec_watchdog = 5; 77367196661SRafal Jaworowski } 77467196661SRafal Jaworowski } 77567196661SRafal Jaworowski 77667196661SRafal Jaworowski static int 777bd37530eSRafal Jaworowski tsec_encap(struct tsec_softc *sc, struct mbuf *m0, int fcb_inserted) 77867196661SRafal Jaworowski { 77967196661SRafal Jaworowski struct tsec_desc *tx_desc = NULL; 78067196661SRafal Jaworowski struct ifnet *ifp; 78167196661SRafal Jaworowski bus_dma_segment_t segs[TSEC_TX_NUM_DESC]; 78267196661SRafal Jaworowski bus_dmamap_t *mapp; 783bd37530eSRafal Jaworowski int csum_flag = 0, error, seg, nsegs; 78467196661SRafal Jaworowski 78567196661SRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 78667196661SRafal Jaworowski 78767196661SRafal Jaworowski ifp = sc->tsec_ifp; 78867196661SRafal Jaworowski 78967196661SRafal Jaworowski if (TSEC_FREE_TX_DESC(sc) == 0) { 79067196661SRafal Jaworowski /* No free descriptors */ 79167196661SRafal Jaworowski return (-1); 79267196661SRafal Jaworowski } 79367196661SRafal Jaworowski 79467196661SRafal Jaworowski /* Fetch unused map */ 79567196661SRafal Jaworowski mapp = TSEC_ALLOC_TX_MAP(sc); 79667196661SRafal Jaworowski 79767196661SRafal Jaworowski /* Create mapping in DMA memory */ 79867196661SRafal Jaworowski error = bus_dmamap_load_mbuf_sg(sc->tsec_tx_mtag, 79967196661SRafal Jaworowski *mapp, m0, segs, &nsegs, BUS_DMA_NOWAIT); 80067196661SRafal Jaworowski if (error != 0 || nsegs > TSEC_FREE_TX_DESC(sc) || nsegs <= 0) { 80167196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 80267196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 80367196661SRafal Jaworowski return ((error != 0) ? error : -1); 80467196661SRafal Jaworowski } 80567196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, BUS_DMASYNC_PREWRITE); 80667196661SRafal Jaworowski 80767196661SRafal Jaworowski if ((ifp->if_flags & IFF_DEBUG) && (nsegs > 1)) 80867196661SRafal Jaworowski if_printf(ifp, "TX buffer has %d segments\n", nsegs); 80967196661SRafal Jaworowski 810bd37530eSRafal Jaworowski if (fcb_inserted) 811bd37530eSRafal Jaworowski csum_flag = TSEC_TXBD_TOE; 812bd37530eSRafal Jaworowski 81367196661SRafal Jaworowski /* Everything is ok, now we can send buffers */ 81467196661SRafal Jaworowski for (seg = 0; seg < nsegs; seg++) { 81567196661SRafal Jaworowski tx_desc = TSEC_GET_CUR_TX_DESC(sc); 81667196661SRafal Jaworowski 81767196661SRafal Jaworowski tx_desc->length = segs[seg].ds_len; 81867196661SRafal Jaworowski tx_desc->bufptr = segs[seg].ds_addr; 81967196661SRafal Jaworowski 820bd37530eSRafal Jaworowski /* 821bd37530eSRafal Jaworowski * Set flags: 822bd37530eSRafal Jaworowski * - wrap 823bd37530eSRafal Jaworowski * - checksum 824bd37530eSRafal Jaworowski * - ready to send 825bd37530eSRafal Jaworowski * - transmit the CRC sequence after the last data byte 826bd37530eSRafal Jaworowski * - interrupt after the last buffer 827bd37530eSRafal Jaworowski */ 82867196661SRafal Jaworowski tx_desc->flags = 829bd37530eSRafal Jaworowski (tx_desc->flags & TSEC_TXBD_W) | 830bd37530eSRafal Jaworowski ((seg == 0) ? csum_flag : 0) | TSEC_TXBD_R | TSEC_TXBD_TC | 831bd37530eSRafal Jaworowski ((seg == nsegs - 1) ? TSEC_TXBD_L | TSEC_TXBD_I : 0); 83267196661SRafal Jaworowski } 83367196661SRafal Jaworowski 83467196661SRafal Jaworowski /* Save mbuf and DMA mapping for release at later stage */ 83567196661SRafal Jaworowski TSEC_PUT_TX_MBUF(sc, m0); 83667196661SRafal Jaworowski TSEC_PUT_TX_MAP(sc, mapp); 83767196661SRafal Jaworowski 83867196661SRafal Jaworowski return (0); 83967196661SRafal Jaworowski } 84067196661SRafal Jaworowski 84167196661SRafal Jaworowski static void 84267196661SRafal Jaworowski tsec_setfilter(struct tsec_softc *sc) 84367196661SRafal Jaworowski { 84467196661SRafal Jaworowski struct ifnet *ifp; 84567196661SRafal Jaworowski uint32_t flags; 84667196661SRafal Jaworowski 84767196661SRafal Jaworowski ifp = sc->tsec_ifp; 84867196661SRafal Jaworowski flags = TSEC_READ(sc, TSEC_REG_RCTRL); 84967196661SRafal Jaworowski 85067196661SRafal Jaworowski /* Promiscuous mode */ 85167196661SRafal Jaworowski if (ifp->if_flags & IFF_PROMISC) 85267196661SRafal Jaworowski flags |= TSEC_RCTRL_PROM; 85367196661SRafal Jaworowski else 85467196661SRafal Jaworowski flags &= ~TSEC_RCTRL_PROM; 85567196661SRafal Jaworowski 85667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, flags); 85767196661SRafal Jaworowski } 85867196661SRafal Jaworowski 859bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 860bd37530eSRafal Jaworowski static poll_handler_t tsec_poll; 861bd37530eSRafal Jaworowski 8621abcdbd1SAttilio Rao static int 863bd37530eSRafal Jaworowski tsec_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 864bd37530eSRafal Jaworowski { 865bd37530eSRafal Jaworowski uint32_t ie; 866bd37530eSRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 8671abcdbd1SAttilio Rao int rx_npkts; 8681abcdbd1SAttilio Rao 8691abcdbd1SAttilio Rao rx_npkts = 0; 870bd37530eSRafal Jaworowski 871bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 872bd37530eSRafal Jaworowski if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 873bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 8741abcdbd1SAttilio Rao return (rx_npkts); 875bd37530eSRafal Jaworowski } 876bd37530eSRafal Jaworowski 877bd37530eSRafal Jaworowski if (cmd == POLL_AND_CHECK_STATUS) { 8780390701aSRafal Jaworowski tsec_error_intr_locked(sc, count); 879bd37530eSRafal Jaworowski 880bd37530eSRafal Jaworowski /* Clear all events reported */ 8810390701aSRafal Jaworowski ie = TSEC_READ(sc, TSEC_REG_IEVENT); 882bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, ie); 883bd37530eSRafal Jaworowski } 884bd37530eSRafal Jaworowski 885bd37530eSRafal Jaworowski tsec_transmit_intr_locked(sc); 886bd37530eSRafal Jaworowski 887bd37530eSRafal Jaworowski TSEC_GLOBAL_TO_RECEIVE_LOCK(sc); 888bd37530eSRafal Jaworowski 8891abcdbd1SAttilio Rao rx_npkts = tsec_receive_intr_locked(sc, count); 890bd37530eSRafal Jaworowski 891bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 8921abcdbd1SAttilio Rao 8931abcdbd1SAttilio Rao return (rx_npkts); 894bd37530eSRafal Jaworowski } 895bd37530eSRafal Jaworowski #endif /* DEVICE_POLLING */ 896bd37530eSRafal Jaworowski 89767196661SRafal Jaworowski static int 89867196661SRafal Jaworowski tsec_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 89967196661SRafal Jaworowski { 90067196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 90167196661SRafal Jaworowski struct ifreq *ifr = (struct ifreq *)data; 90267196661SRafal Jaworowski device_t dev; 903bd37530eSRafal Jaworowski int mask, error = 0; 90467196661SRafal Jaworowski 90567196661SRafal Jaworowski dev = sc->dev; 90667196661SRafal Jaworowski 90767196661SRafal Jaworowski switch (command) { 908bd37530eSRafal Jaworowski case SIOCSIFMTU: 909bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 910bd37530eSRafal Jaworowski if (tsec_set_mtu(sc, ifr->ifr_mtu)) 911bd37530eSRafal Jaworowski ifp->if_mtu = ifr->ifr_mtu; 912bd37530eSRafal Jaworowski else 913bd37530eSRafal Jaworowski error = EINVAL; 914bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 915bd37530eSRafal Jaworowski break; 91667196661SRafal Jaworowski case SIOCSIFFLAGS: 91767196661SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 91867196661SRafal Jaworowski if (ifp->if_flags & IFF_UP) { 91967196661SRafal Jaworowski if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 920bd37530eSRafal Jaworowski if ((sc->tsec_if_flags ^ ifp->if_flags) & 921bd37530eSRafal Jaworowski IFF_PROMISC) 92267196661SRafal Jaworowski tsec_setfilter(sc); 923bd37530eSRafal Jaworowski 924bd37530eSRafal Jaworowski if ((sc->tsec_if_flags ^ ifp->if_flags) & 925bd37530eSRafal Jaworowski IFF_ALLMULTI) 926bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 92767196661SRafal Jaworowski } else 92867196661SRafal Jaworowski tsec_init_locked(sc); 929321e12c8SRafal Jaworowski } else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 93067196661SRafal Jaworowski tsec_stop(sc); 931321e12c8SRafal Jaworowski 93267196661SRafal Jaworowski sc->tsec_if_flags = ifp->if_flags; 93367196661SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 93467196661SRafal Jaworowski break; 935bd37530eSRafal Jaworowski case SIOCADDMULTI: 936bd37530eSRafal Jaworowski case SIOCDELMULTI: 937bd37530eSRafal Jaworowski if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 938bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 939bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 940bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 941bd37530eSRafal Jaworowski } 94267196661SRafal Jaworowski case SIOCGIFMEDIA: 94367196661SRafal Jaworowski case SIOCSIFMEDIA: 944bd37530eSRafal Jaworowski error = ifmedia_ioctl(ifp, ifr, &sc->tsec_mii->mii_media, 945bd37530eSRafal Jaworowski command); 94667196661SRafal Jaworowski break; 947bd37530eSRafal Jaworowski case SIOCSIFCAP: 948bd37530eSRafal Jaworowski mask = ifp->if_capenable ^ ifr->ifr_reqcap; 949bd37530eSRafal Jaworowski if ((mask & IFCAP_HWCSUM) && sc->is_etsec) { 950bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 951bd37530eSRafal Jaworowski ifp->if_capenable &= ~IFCAP_HWCSUM; 952bd37530eSRafal Jaworowski ifp->if_capenable |= IFCAP_HWCSUM & ifr->ifr_reqcap; 953bd37530eSRafal Jaworowski tsec_offload_setup(sc); 954bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 955bd37530eSRafal Jaworowski } 956bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 957bd37530eSRafal Jaworowski if (mask & IFCAP_POLLING) { 958bd37530eSRafal Jaworowski if (ifr->ifr_reqcap & IFCAP_POLLING) { 959bd37530eSRafal Jaworowski error = ether_poll_register(tsec_poll, ifp); 960bd37530eSRafal Jaworowski if (error) 961bd37530eSRafal Jaworowski return (error); 962bd37530eSRafal Jaworowski 963bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 964bd37530eSRafal Jaworowski /* Disable interrupts */ 965bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 0); 966bd37530eSRafal Jaworowski ifp->if_capenable |= IFCAP_POLLING; 967bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 968bd37530eSRafal Jaworowski } else { 969bd37530eSRafal Jaworowski error = ether_poll_deregister(ifp); 970bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 971bd37530eSRafal Jaworowski /* Enable interrupts */ 972bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 1); 973bd37530eSRafal Jaworowski ifp->if_capenable &= ~IFCAP_POLLING; 974bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 975bd37530eSRafal Jaworowski } 976bd37530eSRafal Jaworowski } 977bd37530eSRafal Jaworowski #endif 978bd37530eSRafal Jaworowski break; 979bd37530eSRafal Jaworowski 98067196661SRafal Jaworowski default: 98167196661SRafal Jaworowski error = ether_ioctl(ifp, command, data); 98267196661SRafal Jaworowski } 98367196661SRafal Jaworowski 98467196661SRafal Jaworowski /* Flush buffers if not empty */ 98567196661SRafal Jaworowski if (ifp->if_flags & IFF_UP) 98667196661SRafal Jaworowski tsec_start(ifp); 98767196661SRafal Jaworowski return (error); 98867196661SRafal Jaworowski } 98967196661SRafal Jaworowski 99067196661SRafal Jaworowski static int 99167196661SRafal Jaworowski tsec_ifmedia_upd(struct ifnet *ifp) 99267196661SRafal Jaworowski { 99367196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 99467196661SRafal Jaworowski struct mii_data *mii; 99567196661SRafal Jaworowski 99667196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 99767196661SRafal Jaworowski 99867196661SRafal Jaworowski mii = sc->tsec_mii; 99967196661SRafal Jaworowski mii_mediachg(mii); 100067196661SRafal Jaworowski 100167196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 100267196661SRafal Jaworowski return (0); 100367196661SRafal Jaworowski } 100467196661SRafal Jaworowski 100567196661SRafal Jaworowski static void 100667196661SRafal Jaworowski tsec_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 100767196661SRafal Jaworowski { 100867196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 100967196661SRafal Jaworowski struct mii_data *mii; 101067196661SRafal Jaworowski 101167196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 101267196661SRafal Jaworowski 101367196661SRafal Jaworowski mii = sc->tsec_mii; 101467196661SRafal Jaworowski mii_pollstat(mii); 101567196661SRafal Jaworowski 101667196661SRafal Jaworowski ifmr->ifm_active = mii->mii_media_active; 101767196661SRafal Jaworowski ifmr->ifm_status = mii->mii_media_status; 101867196661SRafal Jaworowski 101967196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 102067196661SRafal Jaworowski } 102167196661SRafal Jaworowski 102267196661SRafal Jaworowski static int 102367196661SRafal Jaworowski tsec_new_rxbuf(bus_dma_tag_t tag, bus_dmamap_t map, struct mbuf **mbufp, 102467196661SRafal Jaworowski uint32_t *paddr) 102567196661SRafal Jaworowski { 102667196661SRafal Jaworowski struct mbuf *new_mbuf; 102767196661SRafal Jaworowski bus_dma_segment_t seg[1]; 1028bd37530eSRafal Jaworowski int error, nsegs; 102967196661SRafal Jaworowski 103067196661SRafal Jaworowski KASSERT(mbufp != NULL, ("NULL mbuf pointer!")); 103167196661SRafal Jaworowski 1032*c6499eccSGleb Smirnoff new_mbuf = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MCLBYTES); 103367196661SRafal Jaworowski if (new_mbuf == NULL) 103467196661SRafal Jaworowski return (ENOBUFS); 103567196661SRafal Jaworowski new_mbuf->m_len = new_mbuf->m_pkthdr.len = new_mbuf->m_ext.ext_size; 103667196661SRafal Jaworowski 103767196661SRafal Jaworowski if (*mbufp) { 103867196661SRafal Jaworowski bus_dmamap_sync(tag, map, BUS_DMASYNC_POSTREAD); 103967196661SRafal Jaworowski bus_dmamap_unload(tag, map); 104067196661SRafal Jaworowski } 104167196661SRafal Jaworowski 104267196661SRafal Jaworowski error = bus_dmamap_load_mbuf_sg(tag, map, new_mbuf, seg, &nsegs, 104367196661SRafal Jaworowski BUS_DMA_NOWAIT); 104467196661SRafal Jaworowski KASSERT(nsegs == 1, ("Too many segments returned!")); 104567196661SRafal Jaworowski if (nsegs != 1 || error) 104667196661SRafal Jaworowski panic("tsec_new_rxbuf(): nsegs(%d), error(%d)", nsegs, error); 104767196661SRafal Jaworowski 104867196661SRafal Jaworowski #if 0 104967196661SRafal Jaworowski if (error) { 105067196661SRafal Jaworowski printf("tsec: bus_dmamap_load_mbuf_sg() returned: %d!\n", 105167196661SRafal Jaworowski error); 105267196661SRafal Jaworowski m_freem(new_mbuf); 105367196661SRafal Jaworowski return (ENOBUFS); 105467196661SRafal Jaworowski } 105567196661SRafal Jaworowski #endif 105667196661SRafal Jaworowski 105767196661SRafal Jaworowski #if 0 105867196661SRafal Jaworowski KASSERT(((seg->ds_addr) & (TSEC_RXBUFFER_ALIGNMENT-1)) == 0, 105967196661SRafal Jaworowski ("Wrong alignment of RX buffer!")); 106067196661SRafal Jaworowski #endif 106167196661SRafal Jaworowski bus_dmamap_sync(tag, map, BUS_DMASYNC_PREREAD); 106267196661SRafal Jaworowski 106367196661SRafal Jaworowski (*mbufp) = new_mbuf; 106467196661SRafal Jaworowski (*paddr) = seg->ds_addr; 106567196661SRafal Jaworowski return (0); 106667196661SRafal Jaworowski } 106767196661SRafal Jaworowski 106867196661SRafal Jaworowski static void 106967196661SRafal Jaworowski tsec_map_dma_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 107067196661SRafal Jaworowski { 107167196661SRafal Jaworowski u_int32_t *paddr; 107267196661SRafal Jaworowski 107367196661SRafal Jaworowski KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 107467196661SRafal Jaworowski paddr = arg; 107567196661SRafal Jaworowski *paddr = segs->ds_addr; 107667196661SRafal Jaworowski } 107767196661SRafal Jaworowski 107867196661SRafal Jaworowski static int 107967196661SRafal Jaworowski tsec_alloc_dma_desc(device_t dev, bus_dma_tag_t *dtag, bus_dmamap_t *dmap, 108067196661SRafal Jaworowski bus_size_t dsize, void **vaddr, void *raddr, const char *dname) 108167196661SRafal Jaworowski { 108267196661SRafal Jaworowski int error; 108367196661SRafal Jaworowski 108467196661SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 108567196661SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 108667196661SRafal Jaworowski PAGE_SIZE, 0, /* alignment, boundary */ 108767196661SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 108867196661SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 108967196661SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 109067196661SRafal Jaworowski dsize, 1, /* maxsize, nsegments */ 109167196661SRafal Jaworowski dsize, 0, /* maxsegsz, flags */ 109267196661SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 109367196661SRafal Jaworowski dtag); /* dmat */ 109467196661SRafal Jaworowski 109567196661SRafal Jaworowski if (error) { 109664f90c9dSRafal Jaworowski device_printf(dev, "failed to allocate busdma %s tag\n", 109764f90c9dSRafal Jaworowski dname); 109867196661SRafal Jaworowski (*vaddr) = NULL; 109967196661SRafal Jaworowski return (ENXIO); 110067196661SRafal Jaworowski } 110167196661SRafal Jaworowski 110267196661SRafal Jaworowski error = bus_dmamem_alloc(*dtag, vaddr, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 110367196661SRafal Jaworowski dmap); 110467196661SRafal Jaworowski if (error) { 110567196661SRafal Jaworowski device_printf(dev, "failed to allocate %s DMA safe memory\n", 110667196661SRafal Jaworowski dname); 110767196661SRafal Jaworowski bus_dma_tag_destroy(*dtag); 110867196661SRafal Jaworowski (*vaddr) = NULL; 110967196661SRafal Jaworowski return (ENXIO); 111067196661SRafal Jaworowski } 111167196661SRafal Jaworowski 111264f90c9dSRafal Jaworowski error = bus_dmamap_load(*dtag, *dmap, *vaddr, dsize, 111364f90c9dSRafal Jaworowski tsec_map_dma_addr, raddr, BUS_DMA_NOWAIT); 111467196661SRafal Jaworowski if (error) { 111564f90c9dSRafal Jaworowski device_printf(dev, "cannot get address of the %s " 111664f90c9dSRafal Jaworowski "descriptors\n", dname); 111767196661SRafal Jaworowski bus_dmamem_free(*dtag, *vaddr, *dmap); 111867196661SRafal Jaworowski bus_dma_tag_destroy(*dtag); 111967196661SRafal Jaworowski (*vaddr) = NULL; 112067196661SRafal Jaworowski return (ENXIO); 112167196661SRafal Jaworowski } 112267196661SRafal Jaworowski 112367196661SRafal Jaworowski return (0); 112467196661SRafal Jaworowski } 112567196661SRafal Jaworowski 112667196661SRafal Jaworowski static void 112767196661SRafal Jaworowski tsec_free_dma_desc(bus_dma_tag_t dtag, bus_dmamap_t dmap, void *vaddr) 112867196661SRafal Jaworowski { 112967196661SRafal Jaworowski 113067196661SRafal Jaworowski if (vaddr == NULL) 113167196661SRafal Jaworowski return; 113267196661SRafal Jaworowski 113367196661SRafal Jaworowski /* Unmap descriptors from DMA memory */ 113464f90c9dSRafal Jaworowski bus_dmamap_sync(dtag, dmap, BUS_DMASYNC_POSTREAD | 113564f90c9dSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 113667196661SRafal Jaworowski bus_dmamap_unload(dtag, dmap); 113767196661SRafal Jaworowski 113867196661SRafal Jaworowski /* Free descriptors memory */ 113967196661SRafal Jaworowski bus_dmamem_free(dtag, vaddr, dmap); 114067196661SRafal Jaworowski 114167196661SRafal Jaworowski /* Destroy descriptors tag */ 114267196661SRafal Jaworowski bus_dma_tag_destroy(dtag); 114367196661SRafal Jaworowski } 114467196661SRafal Jaworowski 114567196661SRafal Jaworowski static void 114667196661SRafal Jaworowski tsec_free_dma(struct tsec_softc *sc) 114767196661SRafal Jaworowski { 114867196661SRafal Jaworowski int i; 114967196661SRafal Jaworowski 115067196661SRafal Jaworowski /* Free TX maps */ 115167196661SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) 115267196661SRafal Jaworowski if (sc->tx_map_data[i] != NULL) 115364f90c9dSRafal Jaworowski bus_dmamap_destroy(sc->tsec_tx_mtag, 115464f90c9dSRafal Jaworowski sc->tx_map_data[i]); 115564f90c9dSRafal Jaworowski /* Destroy tag for TX mbufs */ 115667196661SRafal Jaworowski bus_dma_tag_destroy(sc->tsec_tx_mtag); 115767196661SRafal Jaworowski 115867196661SRafal Jaworowski /* Free RX mbufs and maps */ 115967196661SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 116067196661SRafal Jaworowski if (sc->rx_data[i].mbuf) { 116167196661SRafal Jaworowski /* Unload buffer from DMA */ 116267196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_mtag, sc->rx_data[i].map, 116367196661SRafal Jaworowski BUS_DMASYNC_POSTREAD); 116464f90c9dSRafal Jaworowski bus_dmamap_unload(sc->tsec_rx_mtag, 116564f90c9dSRafal Jaworowski sc->rx_data[i].map); 116667196661SRafal Jaworowski 116767196661SRafal Jaworowski /* Free buffer */ 116867196661SRafal Jaworowski m_freem(sc->rx_data[i].mbuf); 116967196661SRafal Jaworowski } 117067196661SRafal Jaworowski /* Destroy map for this buffer */ 117167196661SRafal Jaworowski if (sc->rx_data[i].map != NULL) 117267196661SRafal Jaworowski bus_dmamap_destroy(sc->tsec_rx_mtag, 117367196661SRafal Jaworowski sc->rx_data[i].map); 117467196661SRafal Jaworowski } 117564f90c9dSRafal Jaworowski /* Destroy tag for RX mbufs */ 117667196661SRafal Jaworowski bus_dma_tag_destroy(sc->tsec_rx_mtag); 117767196661SRafal Jaworowski 117867196661SRafal Jaworowski /* Unload TX/RX descriptors */ 117967196661SRafal Jaworowski tsec_free_dma_desc(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 118067196661SRafal Jaworowski sc->tsec_tx_vaddr); 118167196661SRafal Jaworowski tsec_free_dma_desc(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 118267196661SRafal Jaworowski sc->tsec_rx_vaddr); 118367196661SRafal Jaworowski } 118467196661SRafal Jaworowski 118567196661SRafal Jaworowski static void 118667196661SRafal Jaworowski tsec_stop(struct tsec_softc *sc) 118767196661SRafal Jaworowski { 118867196661SRafal Jaworowski struct ifnet *ifp; 118967196661SRafal Jaworowski struct mbuf *m0; 119067196661SRafal Jaworowski bus_dmamap_t *mapp; 119167196661SRafal Jaworowski uint32_t tmpval; 119267196661SRafal Jaworowski 119367196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 119467196661SRafal Jaworowski 119567196661SRafal Jaworowski ifp = sc->tsec_ifp; 119667196661SRafal Jaworowski 119767196661SRafal Jaworowski /* Disable interface and watchdog timer */ 119864f90c9dSRafal Jaworowski callout_stop(&sc->tsec_callout); 119967196661SRafal Jaworowski ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 12005432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 120167196661SRafal Jaworowski 120267196661SRafal Jaworowski /* Disable all interrupts and stop DMA */ 120367196661SRafal Jaworowski tsec_intrs_ctl(sc, 0); 120467196661SRafal Jaworowski tsec_dma_ctl(sc, 0); 120567196661SRafal Jaworowski 120667196661SRafal Jaworowski /* Remove pending data from TX queue */ 120767196661SRafal Jaworowski while (!TSEC_EMPTYQ_TX_MBUF(sc)) { 120867196661SRafal Jaworowski m0 = TSEC_GET_TX_MBUF(sc); 120967196661SRafal Jaworowski mapp = TSEC_GET_TX_MAP(sc); 121067196661SRafal Jaworowski 1211bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, 1212bd37530eSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 121367196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 121467196661SRafal Jaworowski 121567196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 121667196661SRafal Jaworowski m_freem(m0); 121767196661SRafal Jaworowski } 121867196661SRafal Jaworowski 1219bd37530eSRafal Jaworowski /* Disable RX and TX */ 122067196661SRafal Jaworowski tmpval = TSEC_READ(sc, TSEC_REG_MACCFG1); 122167196661SRafal Jaworowski tmpval &= ~(TSEC_MACCFG1_RX_EN | TSEC_MACCFG1_TX_EN); 122267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, tmpval); 122367196661SRafal Jaworowski DELAY(10); 122467196661SRafal Jaworowski } 122567196661SRafal Jaworowski 1226bd37530eSRafal Jaworowski static void 1227bd37530eSRafal Jaworowski tsec_tick(void *arg) 122867196661SRafal Jaworowski { 122967196661SRafal Jaworowski struct tsec_softc *sc = arg; 1230bd37530eSRafal Jaworowski struct ifnet *ifp; 1231bd37530eSRafal Jaworowski int link; 1232bd37530eSRafal Jaworowski 1233bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 1234bd37530eSRafal Jaworowski 1235bd37530eSRafal Jaworowski tsec_watchdog(sc); 1236bd37530eSRafal Jaworowski 1237bd37530eSRafal Jaworowski ifp = sc->tsec_ifp; 1238bd37530eSRafal Jaworowski link = sc->tsec_link; 1239bd37530eSRafal Jaworowski 1240bd37530eSRafal Jaworowski mii_tick(sc->tsec_mii); 1241bd37530eSRafal Jaworowski 1242bd37530eSRafal Jaworowski if (link == 0 && sc->tsec_link == 1 && 1243bd37530eSRafal Jaworowski (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))) 1244bd37530eSRafal Jaworowski tsec_start_locked(ifp); 1245bd37530eSRafal Jaworowski 1246bd37530eSRafal Jaworowski /* Schedule another timeout one second from now. */ 1247bd37530eSRafal Jaworowski callout_reset(&sc->tsec_callout, hz, tsec_tick, sc); 1248bd37530eSRafal Jaworowski 1249bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 1250bd37530eSRafal Jaworowski } 1251bd37530eSRafal Jaworowski 1252bd37530eSRafal Jaworowski /* 1253bd37530eSRafal Jaworowski * This is the core RX routine. It replenishes mbufs in the descriptor and 1254bd37530eSRafal Jaworowski * sends data which have been dma'ed into host memory to upper layer. 1255bd37530eSRafal Jaworowski * 1256bd37530eSRafal Jaworowski * Loops at most count times if count is > 0, or until done if count < 0. 1257bd37530eSRafal Jaworowski */ 12581abcdbd1SAttilio Rao static int 1259bd37530eSRafal Jaworowski tsec_receive_intr_locked(struct tsec_softc *sc, int count) 1260bd37530eSRafal Jaworowski { 126167196661SRafal Jaworowski struct tsec_desc *rx_desc; 126267196661SRafal Jaworowski struct ifnet *ifp; 126367196661SRafal Jaworowski struct rx_data_type *rx_data; 126467196661SRafal Jaworowski struct mbuf *m; 126567196661SRafal Jaworowski device_t dev; 126667196661SRafal Jaworowski uint32_t i; 12671abcdbd1SAttilio Rao int c, rx_npkts; 126867196661SRafal Jaworowski uint16_t flags; 1269bd37530eSRafal Jaworowski 1270bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK_ASSERT(sc); 127167196661SRafal Jaworowski 127267196661SRafal Jaworowski ifp = sc->tsec_ifp; 127367196661SRafal Jaworowski rx_data = sc->rx_data; 127467196661SRafal Jaworowski dev = sc->dev; 12751abcdbd1SAttilio Rao rx_npkts = 0; 127667196661SRafal Jaworowski 1277bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 1278bd37530eSRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 127967196661SRafal Jaworowski 1280bd37530eSRafal Jaworowski for (c = 0; ; c++) { 1281bd37530eSRafal Jaworowski if (count >= 0 && count-- == 0) 1282bd37530eSRafal Jaworowski break; 128367196661SRafal Jaworowski 128467196661SRafal Jaworowski rx_desc = TSEC_GET_CUR_RX_DESC(sc); 128567196661SRafal Jaworowski flags = rx_desc->flags; 128667196661SRafal Jaworowski 128767196661SRafal Jaworowski /* Check if there is anything to receive */ 1288bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_E) || (c >= TSEC_RX_NUM_DESC)) { 128967196661SRafal Jaworowski /* 129067196661SRafal Jaworowski * Avoid generating another interrupt 129167196661SRafal Jaworowski */ 129267196661SRafal Jaworowski if (flags & TSEC_RXBD_E) 129367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, 129467196661SRafal Jaworowski TSEC_IEVENT_RXB | TSEC_IEVENT_RXF); 129567196661SRafal Jaworowski /* 129667196661SRafal Jaworowski * We didn't consume current descriptor and have to 129767196661SRafal Jaworowski * return it to the queue 129867196661SRafal Jaworowski */ 129967196661SRafal Jaworowski TSEC_BACK_CUR_RX_DESC(sc); 130067196661SRafal Jaworowski break; 130167196661SRafal Jaworowski } 130267196661SRafal Jaworowski 130367196661SRafal Jaworowski if (flags & (TSEC_RXBD_LG | TSEC_RXBD_SH | TSEC_RXBD_NO | 130467196661SRafal Jaworowski TSEC_RXBD_CR | TSEC_RXBD_OV | TSEC_RXBD_TR)) { 1305321e12c8SRafal Jaworowski 130667196661SRafal Jaworowski rx_desc->length = 0; 1307bd37530eSRafal Jaworowski rx_desc->flags = (rx_desc->flags & 1308bd37530eSRafal Jaworowski ~TSEC_RXBD_ZEROONINIT) | TSEC_RXBD_E | TSEC_RXBD_I; 1309bd37530eSRafal Jaworowski 1310bd37530eSRafal Jaworowski if (sc->frame != NULL) { 1311bd37530eSRafal Jaworowski m_free(sc->frame); 1312bd37530eSRafal Jaworowski sc->frame = NULL; 1313bd37530eSRafal Jaworowski } 1314bd37530eSRafal Jaworowski 131567196661SRafal Jaworowski continue; 131667196661SRafal Jaworowski } 131767196661SRafal Jaworowski 131867196661SRafal Jaworowski /* Ok... process frame */ 131967196661SRafal Jaworowski i = TSEC_GET_CUR_RX_DESC_CNT(sc); 132067196661SRafal Jaworowski m = rx_data[i].mbuf; 1321bd37530eSRafal Jaworowski m->m_len = rx_desc->length; 1322bd37530eSRafal Jaworowski 1323bd37530eSRafal Jaworowski if (sc->frame != NULL) { 1324bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_L) != 0) 1325bd37530eSRafal Jaworowski m->m_len -= m_length(sc->frame, NULL); 1326bd37530eSRafal Jaworowski 1327bd37530eSRafal Jaworowski m->m_flags &= ~M_PKTHDR; 1328bd37530eSRafal Jaworowski m_cat(sc->frame, m); 1329bd37530eSRafal Jaworowski } else { 1330bd37530eSRafal Jaworowski sc->frame = m; 1331bd37530eSRafal Jaworowski } 1332bd37530eSRafal Jaworowski 1333bd37530eSRafal Jaworowski m = NULL; 1334bd37530eSRafal Jaworowski 1335bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_L) != 0) { 1336bd37530eSRafal Jaworowski m = sc->frame; 1337bd37530eSRafal Jaworowski sc->frame = NULL; 1338bd37530eSRafal Jaworowski } 133967196661SRafal Jaworowski 134067196661SRafal Jaworowski if (tsec_new_rxbuf(sc->tsec_rx_mtag, rx_data[i].map, 134167196661SRafal Jaworowski &rx_data[i].mbuf, &rx_data[i].paddr)) { 134267196661SRafal Jaworowski ifp->if_ierrors++; 1343ab160495SRafal Jaworowski /* 1344ab160495SRafal Jaworowski * We ran out of mbufs; didn't consume current 1345ab160495SRafal Jaworowski * descriptor and have to return it to the queue. 1346ab160495SRafal Jaworowski */ 1347ab160495SRafal Jaworowski TSEC_BACK_CUR_RX_DESC(sc); 1348ab160495SRafal Jaworowski break; 134967196661SRafal Jaworowski } 1350bd37530eSRafal Jaworowski 1351bd37530eSRafal Jaworowski /* Attach new buffer to descriptor and clear flags */ 135267196661SRafal Jaworowski rx_desc->bufptr = rx_data[i].paddr; 135367196661SRafal Jaworowski rx_desc->length = 0; 135467196661SRafal Jaworowski rx_desc->flags = (rx_desc->flags & ~TSEC_RXBD_ZEROONINIT) | 135567196661SRafal Jaworowski TSEC_RXBD_E | TSEC_RXBD_I; 135667196661SRafal Jaworowski 1357bd37530eSRafal Jaworowski if (m != NULL) { 135867196661SRafal Jaworowski m->m_pkthdr.rcvif = ifp; 135967196661SRafal Jaworowski 1360bd37530eSRafal Jaworowski m_fixhdr(m); 1361bd37530eSRafal Jaworowski m_adj(m, -ETHER_CRC_LEN); 136267196661SRafal Jaworowski 1363bd37530eSRafal Jaworowski if (sc->is_etsec) 1364bd37530eSRafal Jaworowski tsec_offload_process_frame(sc, m); 136567196661SRafal Jaworowski 136667196661SRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1367bd37530eSRafal Jaworowski (*ifp->if_input)(ifp, m); 1368bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK(sc); 13691abcdbd1SAttilio Rao rx_npkts++; 1370bd37530eSRafal Jaworowski } 1371bd37530eSRafal Jaworowski } 137267196661SRafal Jaworowski 1373bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 1374bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1375371bf7ccSRafal Jaworowski 1376371bf7ccSRafal Jaworowski /* 1377371bf7ccSRafal Jaworowski * Make sure TSEC receiver is not halted. 1378371bf7ccSRafal Jaworowski * 1379371bf7ccSRafal Jaworowski * Various conditions can stop the TSEC receiver, but not all are 1380371bf7ccSRafal Jaworowski * signaled and handled by error interrupt, so make sure the receiver 1381371bf7ccSRafal Jaworowski * is running. Writing to TSEC_REG_RSTAT restarts the receiver when 1382371bf7ccSRafal Jaworowski * halted, and is harmless if already running. 1383371bf7ccSRafal Jaworowski */ 1384371bf7ccSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RSTAT, TSEC_RSTAT_QHLT); 13851abcdbd1SAttilio Rao return (rx_npkts); 138667196661SRafal Jaworowski } 138767196661SRafal Jaworowski 1388321e12c8SRafal Jaworowski void 1389bd37530eSRafal Jaworowski tsec_receive_intr(void *arg) 139067196661SRafal Jaworowski { 139167196661SRafal Jaworowski struct tsec_softc *sc = arg; 1392bd37530eSRafal Jaworowski 1393bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK(sc); 1394bd37530eSRafal Jaworowski 1395bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 1396bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) { 1397bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1398bd37530eSRafal Jaworowski return; 1399bd37530eSRafal Jaworowski } 1400bd37530eSRafal Jaworowski #endif 1401bd37530eSRafal Jaworowski 1402bd37530eSRafal Jaworowski /* Confirm the interrupt was received by driver */ 1403bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_RXB | TSEC_IEVENT_RXF); 1404bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, -1); 1405bd37530eSRafal Jaworowski 1406bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1407bd37530eSRafal Jaworowski } 1408bd37530eSRafal Jaworowski 1409bd37530eSRafal Jaworowski static void 1410bd37530eSRafal Jaworowski tsec_transmit_intr_locked(struct tsec_softc *sc) 1411bd37530eSRafal Jaworowski { 141267196661SRafal Jaworowski struct tsec_desc *tx_desc; 141367196661SRafal Jaworowski struct ifnet *ifp; 141467196661SRafal Jaworowski struct mbuf *m0; 141567196661SRafal Jaworowski bus_dmamap_t *mapp; 141667196661SRafal Jaworowski int send = 0; 141767196661SRafal Jaworowski 1418bd37530eSRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 1419bd37530eSRafal Jaworowski 142067196661SRafal Jaworowski ifp = sc->tsec_ifp; 142167196661SRafal Jaworowski 142267196661SRafal Jaworowski /* Update collision statistics */ 142367196661SRafal Jaworowski ifp->if_collisions += TSEC_READ(sc, TSEC_REG_MON_TNCL); 142467196661SRafal Jaworowski 142567196661SRafal Jaworowski /* Reset collision counters in hardware */ 142667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TSCL, 0); 142767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TMCL, 0); 142867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TLCL, 0); 142967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TXCL, 0); 143067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TNCL, 0); 143167196661SRafal Jaworowski 1432321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 1433321e12c8SRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 143467196661SRafal Jaworowski 143567196661SRafal Jaworowski while (TSEC_CUR_DIFF_DIRTY_TX_DESC(sc)) { 143667196661SRafal Jaworowski tx_desc = TSEC_GET_DIRTY_TX_DESC(sc); 143767196661SRafal Jaworowski if (tx_desc->flags & TSEC_TXBD_R) { 143867196661SRafal Jaworowski TSEC_BACK_DIRTY_TX_DESC(sc); 143967196661SRafal Jaworowski break; 144067196661SRafal Jaworowski } 144167196661SRafal Jaworowski 144267196661SRafal Jaworowski if ((tx_desc->flags & TSEC_TXBD_L) == 0) 144367196661SRafal Jaworowski continue; 144467196661SRafal Jaworowski 144567196661SRafal Jaworowski /* 144667196661SRafal Jaworowski * This is the last buf in this packet, so unmap and free it. 144767196661SRafal Jaworowski */ 144867196661SRafal Jaworowski m0 = TSEC_GET_TX_MBUF(sc); 144967196661SRafal Jaworowski mapp = TSEC_GET_TX_MAP(sc); 145067196661SRafal Jaworowski 145164f90c9dSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, 145264f90c9dSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 145367196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 145467196661SRafal Jaworowski 145567196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 145667196661SRafal Jaworowski m_freem(m0); 145767196661SRafal Jaworowski 145867196661SRafal Jaworowski ifp->if_opackets++; 145967196661SRafal Jaworowski send = 1; 146067196661SRafal Jaworowski } 1461bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 1462bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 146367196661SRafal Jaworowski 146467196661SRafal Jaworowski if (send) { 146567196661SRafal Jaworowski /* Now send anything that was pending */ 146667196661SRafal Jaworowski ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 146767196661SRafal Jaworowski tsec_start_locked(ifp); 146867196661SRafal Jaworowski 1469bd37530eSRafal Jaworowski /* Stop wathdog if all sent */ 147067196661SRafal Jaworowski if (TSEC_EMPTYQ_TX_MBUF(sc)) 14715432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 147267196661SRafal Jaworowski } 147367196661SRafal Jaworowski } 147467196661SRafal Jaworowski 1475321e12c8SRafal Jaworowski void 1476bd37530eSRafal Jaworowski tsec_transmit_intr(void *arg) 147767196661SRafal Jaworowski { 147867196661SRafal Jaworowski struct tsec_softc *sc = arg; 1479bd37530eSRafal Jaworowski 1480bd37530eSRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 1481bd37530eSRafal Jaworowski 1482bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 1483bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) { 1484bd37530eSRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 1485bd37530eSRafal Jaworowski return; 1486bd37530eSRafal Jaworowski } 1487bd37530eSRafal Jaworowski #endif 1488bd37530eSRafal Jaworowski /* Confirm the interrupt was received by driver */ 1489bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_TXB | TSEC_IEVENT_TXF); 1490bd37530eSRafal Jaworowski tsec_transmit_intr_locked(sc); 1491bd37530eSRafal Jaworowski 1492bd37530eSRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 1493bd37530eSRafal Jaworowski } 1494bd37530eSRafal Jaworowski 1495bd37530eSRafal Jaworowski static void 1496bd37530eSRafal Jaworowski tsec_error_intr_locked(struct tsec_softc *sc, int count) 1497bd37530eSRafal Jaworowski { 149867196661SRafal Jaworowski struct ifnet *ifp; 149967196661SRafal Jaworowski uint32_t eflags; 150067196661SRafal Jaworowski 1501bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1502bd37530eSRafal Jaworowski 150367196661SRafal Jaworowski ifp = sc->tsec_ifp; 150467196661SRafal Jaworowski 150567196661SRafal Jaworowski eflags = TSEC_READ(sc, TSEC_REG_IEVENT); 150667196661SRafal Jaworowski 150767196661SRafal Jaworowski /* Clear events bits in hardware */ 150867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_RXC | TSEC_IEVENT_BSY | 150967196661SRafal Jaworowski TSEC_IEVENT_EBERR | TSEC_IEVENT_MSRO | TSEC_IEVENT_BABT | 151067196661SRafal Jaworowski TSEC_IEVENT_TXC | TSEC_IEVENT_TXE | TSEC_IEVENT_LC | 151167196661SRafal Jaworowski TSEC_IEVENT_CRL | TSEC_IEVENT_XFUN); 151267196661SRafal Jaworowski 151367196661SRafal Jaworowski /* Check transmitter errors */ 151467196661SRafal Jaworowski if (eflags & TSEC_IEVENT_TXE) { 151567196661SRafal Jaworowski ifp->if_oerrors++; 151667196661SRafal Jaworowski 151767196661SRafal Jaworowski if (eflags & TSEC_IEVENT_LC) 151867196661SRafal Jaworowski ifp->if_collisions++; 151967196661SRafal Jaworowski 152067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 152167196661SRafal Jaworowski } 152267196661SRafal Jaworowski 152367196661SRafal Jaworowski /* Check receiver errors */ 152467196661SRafal Jaworowski if (eflags & TSEC_IEVENT_BSY) { 152567196661SRafal Jaworowski ifp->if_ierrors++; 152667196661SRafal Jaworowski ifp->if_iqdrops++; 152767196661SRafal Jaworowski 152867196661SRafal Jaworowski /* Get data from RX buffers */ 1529bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, count); 153067196661SRafal Jaworowski } 1531bd37530eSRafal Jaworowski 1532bd37530eSRafal Jaworowski if (ifp->if_flags & IFF_DEBUG) 1533bd37530eSRafal Jaworowski if_printf(ifp, "tsec_error_intr(): event flags: 0x%x\n", 1534bd37530eSRafal Jaworowski eflags); 1535bd37530eSRafal Jaworowski 1536bd37530eSRafal Jaworowski if (eflags & TSEC_IEVENT_EBERR) { 1537bd37530eSRafal Jaworowski if_printf(ifp, "System bus error occurred during" 1538bd37530eSRafal Jaworowski "DMA transaction (flags: 0x%x)\n", eflags); 1539bd37530eSRafal Jaworowski tsec_init_locked(sc); 1540bd37530eSRafal Jaworowski } 1541bd37530eSRafal Jaworowski 1542bd37530eSRafal Jaworowski if (eflags & TSEC_IEVENT_BABT) 1543bd37530eSRafal Jaworowski ifp->if_oerrors++; 1544bd37530eSRafal Jaworowski 154567196661SRafal Jaworowski if (eflags & TSEC_IEVENT_BABR) 154667196661SRafal Jaworowski ifp->if_ierrors++; 154767196661SRafal Jaworowski } 154867196661SRafal Jaworowski 1549bd37530eSRafal Jaworowski void 1550bd37530eSRafal Jaworowski tsec_error_intr(void *arg) 155167196661SRafal Jaworowski { 1552bd37530eSRafal Jaworowski struct tsec_softc *sc = arg; 155367196661SRafal Jaworowski 1554772619e1SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 1555bd37530eSRafal Jaworowski tsec_error_intr_locked(sc, -1); 1556772619e1SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 155767196661SRafal Jaworowski } 155867196661SRafal Jaworowski 1559321e12c8SRafal Jaworowski int 156067196661SRafal Jaworowski tsec_miibus_readreg(device_t dev, int phy, int reg) 156167196661SRafal Jaworowski { 156267196661SRafal Jaworowski struct tsec_softc *sc; 156367196661SRafal Jaworowski uint32_t timeout; 156467196661SRafal Jaworowski 1565aa15e881SRafal Jaworowski sc = device_get_softc(dev); 156667196661SRafal Jaworowski 1567aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMADD, (phy << 8) | reg); 1568aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMCOM, 0); 1569aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMCOM, TSEC_MIIMCOM_READCYCLE); 157067196661SRafal Jaworowski 157167196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 1572aa15e881SRafal Jaworowski while (--timeout && TSEC_READ(sc->phy_sc, TSEC_REG_MIIMIND) & 157367196661SRafal Jaworowski (TSEC_MIIMIND_NOTVALID | TSEC_MIIMIND_BUSY)) 157467196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 157567196661SRafal Jaworowski 157667196661SRafal Jaworowski if (timeout == 0) 157767196661SRafal Jaworowski device_printf(dev, "Timeout while reading from PHY!\n"); 157867196661SRafal Jaworowski 1579aa15e881SRafal Jaworowski return (TSEC_READ(sc->phy_sc, TSEC_REG_MIIMSTAT)); 158067196661SRafal Jaworowski } 158167196661SRafal Jaworowski 1582661ee6eeSRafal Jaworowski int 158367196661SRafal Jaworowski tsec_miibus_writereg(device_t dev, int phy, int reg, int value) 158467196661SRafal Jaworowski { 158567196661SRafal Jaworowski struct tsec_softc *sc; 158667196661SRafal Jaworowski uint32_t timeout; 158767196661SRafal Jaworowski 1588aa15e881SRafal Jaworowski sc = device_get_softc(dev); 158967196661SRafal Jaworowski 1590aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMADD, (phy << 8) | reg); 1591aa15e881SRafal Jaworowski TSEC_WRITE(sc->phy_sc, TSEC_REG_MIIMCON, value); 159267196661SRafal Jaworowski 159367196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 1594aa15e881SRafal Jaworowski while (--timeout && (TSEC_READ(sc->phy_sc, TSEC_REG_MIIMIND) & 159564f90c9dSRafal Jaworowski TSEC_MIIMIND_BUSY)) 159667196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 159767196661SRafal Jaworowski 159867196661SRafal Jaworowski if (timeout == 0) 159967196661SRafal Jaworowski device_printf(dev, "Timeout while writing to PHY!\n"); 1600661ee6eeSRafal Jaworowski 1601661ee6eeSRafal Jaworowski return (0); 160267196661SRafal Jaworowski } 160367196661SRafal Jaworowski 1604321e12c8SRafal Jaworowski void 160567196661SRafal Jaworowski tsec_miibus_statchg(device_t dev) 160667196661SRafal Jaworowski { 160767196661SRafal Jaworowski struct tsec_softc *sc; 160867196661SRafal Jaworowski struct mii_data *mii; 160967196661SRafal Jaworowski uint32_t ecntrl, id, tmp; 161067196661SRafal Jaworowski int link; 161167196661SRafal Jaworowski 161267196661SRafal Jaworowski sc = device_get_softc(dev); 161367196661SRafal Jaworowski mii = sc->tsec_mii; 161467196661SRafal Jaworowski link = ((mii->mii_media_status & IFM_ACTIVE) ? 1 : 0); 161567196661SRafal Jaworowski 161667196661SRafal Jaworowski tmp = TSEC_READ(sc, TSEC_REG_MACCFG2) & ~TSEC_MACCFG2_IF; 161767196661SRafal Jaworowski 161867196661SRafal Jaworowski if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 161967196661SRafal Jaworowski tmp |= TSEC_MACCFG2_FULLDUPLEX; 162067196661SRafal Jaworowski else 162167196661SRafal Jaworowski tmp &= ~TSEC_MACCFG2_FULLDUPLEX; 162267196661SRafal Jaworowski 162367196661SRafal Jaworowski switch (IFM_SUBTYPE(mii->mii_media_active)) { 162467196661SRafal Jaworowski case IFM_1000_T: 162567196661SRafal Jaworowski case IFM_1000_SX: 162667196661SRafal Jaworowski tmp |= TSEC_MACCFG2_GMII; 162767196661SRafal Jaworowski sc->tsec_link = link; 162867196661SRafal Jaworowski break; 162967196661SRafal Jaworowski case IFM_100_TX: 163067196661SRafal Jaworowski case IFM_10_T: 163167196661SRafal Jaworowski tmp |= TSEC_MACCFG2_MII; 163267196661SRafal Jaworowski sc->tsec_link = link; 163367196661SRafal Jaworowski break; 163467196661SRafal Jaworowski case IFM_NONE: 163567196661SRafal Jaworowski if (link) 163664f90c9dSRafal Jaworowski device_printf(dev, "No speed selected but link " 163764f90c9dSRafal Jaworowski "active!\n"); 163867196661SRafal Jaworowski sc->tsec_link = 0; 163967196661SRafal Jaworowski return; 164067196661SRafal Jaworowski default: 164167196661SRafal Jaworowski sc->tsec_link = 0; 164267196661SRafal Jaworowski device_printf(dev, "Unknown speed (%d), link %s!\n", 164367196661SRafal Jaworowski IFM_SUBTYPE(mii->mii_media_active), 164467196661SRafal Jaworowski ((link) ? "up" : "down")); 164567196661SRafal Jaworowski return; 164667196661SRafal Jaworowski } 164767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG2, tmp); 164867196661SRafal Jaworowski 164967196661SRafal Jaworowski /* XXX kludge - use circumstantial evidence for reduced mode. */ 165067196661SRafal Jaworowski id = TSEC_READ(sc, TSEC_REG_ID2); 165167196661SRafal Jaworowski if (id & 0xffff) { 165267196661SRafal Jaworowski ecntrl = TSEC_READ(sc, TSEC_REG_ECNTRL) & ~TSEC_ECNTRL_R100M; 165367196661SRafal Jaworowski ecntrl |= (tmp & TSEC_MACCFG2_MII) ? TSEC_ECNTRL_R100M : 0; 165467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ECNTRL, ecntrl); 165567196661SRafal Jaworowski } 165667196661SRafal Jaworowski } 1657bd37530eSRafal Jaworowski 1658bd37530eSRafal Jaworowski static void 1659bd37530eSRafal Jaworowski tsec_add_sysctls(struct tsec_softc *sc) 1660bd37530eSRafal Jaworowski { 1661bd37530eSRafal Jaworowski struct sysctl_ctx_list *ctx; 1662bd37530eSRafal Jaworowski struct sysctl_oid_list *children; 1663bd37530eSRafal Jaworowski struct sysctl_oid *tree; 1664bd37530eSRafal Jaworowski 1665bd37530eSRafal Jaworowski ctx = device_get_sysctl_ctx(sc->dev); 1666bd37530eSRafal Jaworowski children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 1667bd37530eSRafal Jaworowski tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "int_coal", 1668bd37530eSRafal Jaworowski CTLFLAG_RD, 0, "TSEC Interrupts coalescing"); 1669bd37530eSRafal Jaworowski children = SYSCTL_CHILDREN(tree); 1670bd37530eSRafal Jaworowski 1671bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_time", 1672bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_RX, tsec_sysctl_ic_time, 1673bd37530eSRafal Jaworowski "I", "IC RX time threshold (0-65535)"); 1674bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_count", 1675bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_RX, tsec_sysctl_ic_count, 1676bd37530eSRafal Jaworowski "I", "IC RX frame count threshold (0-255)"); 1677bd37530eSRafal Jaworowski 1678bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tx_time", 1679bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_TX, tsec_sysctl_ic_time, 1680bd37530eSRafal Jaworowski "I", "IC TX time threshold (0-65535)"); 1681bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tx_count", 1682bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_TX, tsec_sysctl_ic_count, 1683bd37530eSRafal Jaworowski "I", "IC TX frame count threshold (0-255)"); 1684bd37530eSRafal Jaworowski } 1685bd37530eSRafal Jaworowski 1686bd37530eSRafal Jaworowski /* 1687bd37530eSRafal Jaworowski * With Interrupt Coalescing (IC) active, a transmit/receive frame 1688bd37530eSRafal Jaworowski * interrupt is raised either upon: 1689bd37530eSRafal Jaworowski * 1690bd37530eSRafal Jaworowski * - threshold-defined period of time elapsed, or 1691bd37530eSRafal Jaworowski * - threshold-defined number of frames is received/transmitted, 1692bd37530eSRafal Jaworowski * whichever occurs first. 1693bd37530eSRafal Jaworowski * 1694bd37530eSRafal Jaworowski * The following sysctls regulate IC behaviour (for TX/RX separately): 1695bd37530eSRafal Jaworowski * 1696bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.rx_time 1697bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.rx_count 1698bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.tx_time 1699bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.tx_count 1700bd37530eSRafal Jaworowski * 1701bd37530eSRafal Jaworowski * Values: 1702bd37530eSRafal Jaworowski * 1703bd37530eSRafal Jaworowski * - 0 for either time or count disables IC on the given TX/RX path 1704bd37530eSRafal Jaworowski * 1705bd37530eSRafal Jaworowski * - count: 1-255 (expresses frame count number; note that value of 1 is 1706bd37530eSRafal Jaworowski * effectively IC off) 1707bd37530eSRafal Jaworowski * 1708bd37530eSRafal Jaworowski * - time: 1-65535 (value corresponds to a real time period and is 1709bd37530eSRafal Jaworowski * expressed in units equivalent to 64 TSEC interface clocks, i.e. one timer 1710bd37530eSRafal Jaworowski * threshold unit is 26.5 us, 2.56 us, or 512 ns, corresponding to 10 Mbps, 1711bd37530eSRafal Jaworowski * 100 Mbps, or 1Gbps, respectively. For detailed discussion consult the 1712bd37530eSRafal Jaworowski * TSEC reference manual. 1713bd37530eSRafal Jaworowski */ 1714bd37530eSRafal Jaworowski static int 1715bd37530eSRafal Jaworowski tsec_sysctl_ic_time(SYSCTL_HANDLER_ARGS) 1716bd37530eSRafal Jaworowski { 1717bd37530eSRafal Jaworowski int error; 1718bd37530eSRafal Jaworowski uint32_t time; 1719bd37530eSRafal Jaworowski struct tsec_softc *sc = (struct tsec_softc *)arg1; 1720bd37530eSRafal Jaworowski 1721bd37530eSRafal Jaworowski time = (arg2 == TSEC_IC_RX) ? sc->rx_ic_time : sc->tx_ic_time; 1722bd37530eSRafal Jaworowski 1723bd37530eSRafal Jaworowski error = sysctl_handle_int(oidp, &time, 0, req); 1724bd37530eSRafal Jaworowski if (error != 0) 1725bd37530eSRafal Jaworowski return (error); 1726bd37530eSRafal Jaworowski 1727bd37530eSRafal Jaworowski if (time > 65535) 1728bd37530eSRafal Jaworowski return (EINVAL); 1729bd37530eSRafal Jaworowski 1730bd37530eSRafal Jaworowski TSEC_IC_LOCK(sc); 1731bd37530eSRafal Jaworowski if (arg2 == TSEC_IC_RX) { 1732bd37530eSRafal Jaworowski sc->rx_ic_time = time; 1733bd37530eSRafal Jaworowski tsec_set_rxic(sc); 1734bd37530eSRafal Jaworowski } else { 1735bd37530eSRafal Jaworowski sc->tx_ic_time = time; 1736bd37530eSRafal Jaworowski tsec_set_txic(sc); 1737bd37530eSRafal Jaworowski } 1738bd37530eSRafal Jaworowski TSEC_IC_UNLOCK(sc); 1739bd37530eSRafal Jaworowski 1740bd37530eSRafal Jaworowski return (0); 1741bd37530eSRafal Jaworowski } 1742bd37530eSRafal Jaworowski 1743bd37530eSRafal Jaworowski static int 1744bd37530eSRafal Jaworowski tsec_sysctl_ic_count(SYSCTL_HANDLER_ARGS) 1745bd37530eSRafal Jaworowski { 1746bd37530eSRafal Jaworowski int error; 1747bd37530eSRafal Jaworowski uint32_t count; 1748bd37530eSRafal Jaworowski struct tsec_softc *sc = (struct tsec_softc *)arg1; 1749bd37530eSRafal Jaworowski 1750bd37530eSRafal Jaworowski count = (arg2 == TSEC_IC_RX) ? sc->rx_ic_count : sc->tx_ic_count; 1751bd37530eSRafal Jaworowski 1752bd37530eSRafal Jaworowski error = sysctl_handle_int(oidp, &count, 0, req); 1753bd37530eSRafal Jaworowski if (error != 0) 1754bd37530eSRafal Jaworowski return (error); 1755bd37530eSRafal Jaworowski 1756bd37530eSRafal Jaworowski if (count > 255) 1757bd37530eSRafal Jaworowski return (EINVAL); 1758bd37530eSRafal Jaworowski 1759bd37530eSRafal Jaworowski TSEC_IC_LOCK(sc); 1760bd37530eSRafal Jaworowski if (arg2 == TSEC_IC_RX) { 1761bd37530eSRafal Jaworowski sc->rx_ic_count = count; 1762bd37530eSRafal Jaworowski tsec_set_rxic(sc); 1763bd37530eSRafal Jaworowski } else { 1764bd37530eSRafal Jaworowski sc->tx_ic_count = count; 1765bd37530eSRafal Jaworowski tsec_set_txic(sc); 1766bd37530eSRafal Jaworowski } 1767bd37530eSRafal Jaworowski TSEC_IC_UNLOCK(sc); 1768bd37530eSRafal Jaworowski 1769bd37530eSRafal Jaworowski return (0); 1770bd37530eSRafal Jaworowski } 1771bd37530eSRafal Jaworowski 1772bd37530eSRafal Jaworowski static void 1773bd37530eSRafal Jaworowski tsec_set_rxic(struct tsec_softc *sc) 1774bd37530eSRafal Jaworowski { 1775bd37530eSRafal Jaworowski uint32_t rxic_val; 1776bd37530eSRafal Jaworowski 1777bd37530eSRafal Jaworowski if (sc->rx_ic_count == 0 || sc->rx_ic_time == 0) 1778bd37530eSRafal Jaworowski /* Disable RX IC */ 1779bd37530eSRafal Jaworowski rxic_val = 0; 1780bd37530eSRafal Jaworowski else { 1781bd37530eSRafal Jaworowski rxic_val = 0x80000000; 1782bd37530eSRafal Jaworowski rxic_val |= (sc->rx_ic_count << 21); 1783bd37530eSRafal Jaworowski rxic_val |= sc->rx_ic_time; 1784bd37530eSRafal Jaworowski } 1785bd37530eSRafal Jaworowski 1786bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RXIC, rxic_val); 1787bd37530eSRafal Jaworowski } 1788bd37530eSRafal Jaworowski 1789bd37530eSRafal Jaworowski static void 1790bd37530eSRafal Jaworowski tsec_set_txic(struct tsec_softc *sc) 1791bd37530eSRafal Jaworowski { 1792bd37530eSRafal Jaworowski uint32_t txic_val; 1793bd37530eSRafal Jaworowski 1794bd37530eSRafal Jaworowski if (sc->tx_ic_count == 0 || sc->tx_ic_time == 0) 1795bd37530eSRafal Jaworowski /* Disable TX IC */ 1796bd37530eSRafal Jaworowski txic_val = 0; 1797bd37530eSRafal Jaworowski else { 1798bd37530eSRafal Jaworowski txic_val = 0x80000000; 1799bd37530eSRafal Jaworowski txic_val |= (sc->tx_ic_count << 21); 1800bd37530eSRafal Jaworowski txic_val |= sc->tx_ic_time; 1801bd37530eSRafal Jaworowski } 1802bd37530eSRafal Jaworowski 1803bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TXIC, txic_val); 1804bd37530eSRafal Jaworowski } 1805bd37530eSRafal Jaworowski 1806bd37530eSRafal Jaworowski static void 1807bd37530eSRafal Jaworowski tsec_offload_setup(struct tsec_softc *sc) 1808bd37530eSRafal Jaworowski { 1809bd37530eSRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 1810bd37530eSRafal Jaworowski uint32_t reg; 1811bd37530eSRafal Jaworowski 1812bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1813bd37530eSRafal Jaworowski 1814bd37530eSRafal Jaworowski reg = TSEC_READ(sc, TSEC_REG_TCTRL); 1815bd37530eSRafal Jaworowski reg |= TSEC_TCTRL_IPCSEN | TSEC_TCTRL_TUCSEN; 1816bd37530eSRafal Jaworowski 1817bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_TXCSUM) 1818bd37530eSRafal Jaworowski ifp->if_hwassist = TSEC_CHECKSUM_FEATURES; 1819bd37530eSRafal Jaworowski else 1820bd37530eSRafal Jaworowski ifp->if_hwassist = 0; 1821bd37530eSRafal Jaworowski 1822bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TCTRL, reg); 1823bd37530eSRafal Jaworowski 1824bd37530eSRafal Jaworowski reg = TSEC_READ(sc, TSEC_REG_RCTRL); 1825bd37530eSRafal Jaworowski reg &= ~(TSEC_RCTRL_IPCSEN | TSEC_RCTRL_TUCSEN | TSEC_RCTRL_PRSDEP); 1826bd37530eSRafal Jaworowski reg |= TSEC_RCTRL_PRSDEP_PARSE_L2 | TSEC_RCTRL_VLEX; 1827bd37530eSRafal Jaworowski 1828bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_RXCSUM) 1829bd37530eSRafal Jaworowski reg |= TSEC_RCTRL_IPCSEN | TSEC_RCTRL_TUCSEN | 1830bd37530eSRafal Jaworowski TSEC_RCTRL_PRSDEP_PARSE_L234; 1831bd37530eSRafal Jaworowski 1832bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, reg); 1833bd37530eSRafal Jaworowski } 1834bd37530eSRafal Jaworowski 1835bd37530eSRafal Jaworowski 1836bd37530eSRafal Jaworowski static void 1837bd37530eSRafal Jaworowski tsec_offload_process_frame(struct tsec_softc *sc, struct mbuf *m) 1838bd37530eSRafal Jaworowski { 1839bd37530eSRafal Jaworowski struct tsec_rx_fcb rx_fcb; 1840bd37530eSRafal Jaworowski int csum_flags = 0; 1841bd37530eSRafal Jaworowski int protocol, flags; 1842bd37530eSRafal Jaworowski 1843bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK_ASSERT(sc); 1844bd37530eSRafal Jaworowski 1845bd37530eSRafal Jaworowski m_copydata(m, 0, sizeof(struct tsec_rx_fcb), (caddr_t)(&rx_fcb)); 1846bd37530eSRafal Jaworowski flags = rx_fcb.flags; 1847bd37530eSRafal Jaworowski protocol = rx_fcb.protocol; 1848bd37530eSRafal Jaworowski 1849bd37530eSRafal Jaworowski if (TSEC_RX_FCB_IP_CSUM_CHECKED(flags)) { 1850bd37530eSRafal Jaworowski csum_flags |= CSUM_IP_CHECKED; 1851bd37530eSRafal Jaworowski 1852bd37530eSRafal Jaworowski if ((flags & TSEC_RX_FCB_IP_CSUM_ERROR) == 0) 1853bd37530eSRafal Jaworowski csum_flags |= CSUM_IP_VALID; 1854bd37530eSRafal Jaworowski } 1855bd37530eSRafal Jaworowski 1856bd37530eSRafal Jaworowski if ((protocol == IPPROTO_TCP || protocol == IPPROTO_UDP) && 1857bd37530eSRafal Jaworowski TSEC_RX_FCB_TCP_UDP_CSUM_CHECKED(flags) && 1858bd37530eSRafal Jaworowski (flags & TSEC_RX_FCB_TCP_UDP_CSUM_ERROR) == 0) { 1859bd37530eSRafal Jaworowski 1860bd37530eSRafal Jaworowski csum_flags |= CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 1861bd37530eSRafal Jaworowski m->m_pkthdr.csum_data = 0xFFFF; 1862bd37530eSRafal Jaworowski } 1863bd37530eSRafal Jaworowski 1864bd37530eSRafal Jaworowski m->m_pkthdr.csum_flags = csum_flags; 1865bd37530eSRafal Jaworowski 1866bd37530eSRafal Jaworowski if (flags & TSEC_RX_FCB_VLAN) { 1867bd37530eSRafal Jaworowski m->m_pkthdr.ether_vtag = rx_fcb.vlan; 1868bd37530eSRafal Jaworowski m->m_flags |= M_VLANTAG; 1869bd37530eSRafal Jaworowski } 1870bd37530eSRafal Jaworowski 1871bd37530eSRafal Jaworowski m_adj(m, sizeof(struct tsec_rx_fcb)); 1872bd37530eSRafal Jaworowski } 1873bd37530eSRafal Jaworowski 1874bd37530eSRafal Jaworowski static void 1875bd37530eSRafal Jaworowski tsec_setup_multicast(struct tsec_softc *sc) 1876bd37530eSRafal Jaworowski { 1877bd37530eSRafal Jaworowski uint32_t hashtable[8] = { 0, 0, 0, 0, 0, 0, 0, 0 }; 1878bd37530eSRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 1879bd37530eSRafal Jaworowski struct ifmultiaddr *ifma; 1880bd37530eSRafal Jaworowski uint32_t h; 1881bd37530eSRafal Jaworowski int i; 1882bd37530eSRafal Jaworowski 1883bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1884bd37530eSRafal Jaworowski 1885bd37530eSRafal Jaworowski if (ifp->if_flags & IFF_ALLMULTI) { 1886bd37530eSRafal Jaworowski for (i = 0; i < 8; i++) 1887bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR(i), 0xFFFFFFFF); 1888bd37530eSRafal Jaworowski 1889bd37530eSRafal Jaworowski return; 1890bd37530eSRafal Jaworowski } 1891bd37530eSRafal Jaworowski 1892eb956cd0SRobert Watson if_maddr_rlock(ifp); 1893bd37530eSRafal Jaworowski TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1894bd37530eSRafal Jaworowski 1895bd37530eSRafal Jaworowski if (ifma->ifma_addr->sa_family != AF_LINK) 1896bd37530eSRafal Jaworowski continue; 1897bd37530eSRafal Jaworowski 1898bd37530eSRafal Jaworowski h = (ether_crc32_be(LLADDR((struct sockaddr_dl *) 1899bd37530eSRafal Jaworowski ifma->ifma_addr), ETHER_ADDR_LEN) >> 24) & 0xFF; 1900bd37530eSRafal Jaworowski 1901bd37530eSRafal Jaworowski hashtable[(h >> 5)] |= 1 << (0x1F - (h & 0x1F)); 1902bd37530eSRafal Jaworowski } 1903eb956cd0SRobert Watson if_maddr_runlock(ifp); 1904bd37530eSRafal Jaworowski 1905bd37530eSRafal Jaworowski for (i = 0; i < 8; i++) 1906bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR(i), hashtable[i]); 1907bd37530eSRafal Jaworowski } 1908bd37530eSRafal Jaworowski 1909bd37530eSRafal Jaworowski static int 1910bd37530eSRafal Jaworowski tsec_set_mtu(struct tsec_softc *sc, unsigned int mtu) 1911bd37530eSRafal Jaworowski { 1912bd37530eSRafal Jaworowski 1913bd37530eSRafal Jaworowski mtu += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN; 1914bd37530eSRafal Jaworowski 1915bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1916bd37530eSRafal Jaworowski 1917bd37530eSRafal Jaworowski if (mtu >= TSEC_MIN_FRAME_SIZE && mtu <= TSEC_MAX_FRAME_SIZE) { 1918bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MAXFRM, mtu); 1919bd37530eSRafal Jaworowski return (mtu); 1920bd37530eSRafal Jaworowski } 1921bd37530eSRafal Jaworowski 1922bd37530eSRafal Jaworowski return (0); 1923bd37530eSRafal Jaworowski } 1924