167196661SRafal Jaworowski /*- 2321e12c8SRafal Jaworowski * Copyright (C) 2007-2008 Semihalf, Rafal Jaworowski <raj@semihalf.com> 3321e12c8SRafal Jaworowski * Copyright (C) 2006-2007 Semihalf, Piotr Kruszynski <ppk@semihalf.com> 467196661SRafal Jaworowski * All rights reserved. 567196661SRafal Jaworowski * 667196661SRafal Jaworowski * Redistribution and use in source and binary forms, with or without 767196661SRafal Jaworowski * modification, are permitted provided that the following conditions 867196661SRafal Jaworowski * are met: 967196661SRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 1067196661SRafal Jaworowski * notice, this list of conditions and the following disclaimer. 1167196661SRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 1267196661SRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 1367196661SRafal Jaworowski * documentation and/or other materials provided with the distribution. 1467196661SRafal Jaworowski * 1567196661SRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 1667196661SRafal Jaworowski * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 1767196661SRafal Jaworowski * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 1867196661SRafal Jaworowski * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 1967196661SRafal Jaworowski * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED 2067196661SRafal Jaworowski * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 2167196661SRafal Jaworowski * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 2267196661SRafal Jaworowski * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 2367196661SRafal Jaworowski * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 2467196661SRafal Jaworowski * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2567196661SRafal Jaworowski */ 2667196661SRafal Jaworowski 2767196661SRafal Jaworowski /* 2867196661SRafal Jaworowski * Freescale integrated Three-Speed Ethernet Controller (TSEC) driver. 2967196661SRafal Jaworowski */ 3067196661SRafal Jaworowski #include <sys/cdefs.h> 3167196661SRafal Jaworowski __FBSDID("$FreeBSD$"); 3267196661SRafal Jaworowski 33bd37530eSRafal Jaworowski #ifdef HAVE_KERNEL_OPTION_HEADERS 34bd37530eSRafal Jaworowski #include "opt_device_polling.h" 35bd37530eSRafal Jaworowski #endif 36bd37530eSRafal Jaworowski 3767196661SRafal Jaworowski #include <sys/param.h> 3867196661SRafal Jaworowski #include <sys/systm.h> 39321e12c8SRafal Jaworowski #include <sys/bus.h> 4067196661SRafal Jaworowski #include <sys/endian.h> 4167196661SRafal Jaworowski #include <sys/mbuf.h> 4267196661SRafal Jaworowski #include <sys/kernel.h> 4367196661SRafal Jaworowski #include <sys/module.h> 4467196661SRafal Jaworowski #include <sys/socket.h> 45321e12c8SRafal Jaworowski #include <sys/sockio.h> 4667196661SRafal Jaworowski #include <sys/sysctl.h> 4767196661SRafal Jaworowski 48321e12c8SRafal Jaworowski #include <net/bpf.h> 49321e12c8SRafal Jaworowski #include <net/ethernet.h> 5067196661SRafal Jaworowski #include <net/if.h> 51321e12c8SRafal Jaworowski #include <net/if_arp.h> 5267196661SRafal Jaworowski #include <net/if_dl.h> 5367196661SRafal Jaworowski #include <net/if_media.h> 5467196661SRafal Jaworowski #include <net/if_types.h> 5567196661SRafal Jaworowski #include <net/if_vlan_var.h> 5667196661SRafal Jaworowski 57bd37530eSRafal Jaworowski #include <netinet/in_systm.h> 58bd37530eSRafal Jaworowski #include <netinet/in.h> 59bd37530eSRafal Jaworowski #include <netinet/ip.h> 60bd37530eSRafal Jaworowski 61321e12c8SRafal Jaworowski #include <machine/bus.h> 62321e12c8SRafal Jaworowski 6367196661SRafal Jaworowski #include <dev/mii/mii.h> 6467196661SRafal Jaworowski #include <dev/mii/miivar.h> 6567196661SRafal Jaworowski 6667196661SRafal Jaworowski #include <dev/tsec/if_tsec.h> 6767196661SRafal Jaworowski #include <dev/tsec/if_tsecreg.h> 6867196661SRafal Jaworowski 69321e12c8SRafal Jaworowski static int tsec_alloc_dma_desc(device_t dev, bus_dma_tag_t *dtag, 70321e12c8SRafal Jaworowski bus_dmamap_t *dmap, bus_size_t dsize, void **vaddr, void *raddr, 71321e12c8SRafal Jaworowski const char *dname); 7267196661SRafal Jaworowski static void tsec_dma_ctl(struct tsec_softc *sc, int state); 73bd37530eSRafal Jaworowski static int tsec_encap(struct tsec_softc *sc, struct mbuf *m_head, 74bd37530eSRafal Jaworowski int fcb_inserted); 75321e12c8SRafal Jaworowski static void tsec_free_dma(struct tsec_softc *sc); 76321e12c8SRafal Jaworowski static void tsec_free_dma_desc(bus_dma_tag_t dtag, bus_dmamap_t dmap, void *vaddr); 7767196661SRafal Jaworowski static int tsec_ifmedia_upd(struct ifnet *ifp); 7867196661SRafal Jaworowski static void tsec_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr); 7967196661SRafal Jaworowski static int tsec_new_rxbuf(bus_dma_tag_t tag, bus_dmamap_t map, 8067196661SRafal Jaworowski struct mbuf **mbufp, uint32_t *paddr); 8167196661SRafal Jaworowski static void tsec_map_dma_addr(void *arg, bus_dma_segment_t *segs, 8267196661SRafal Jaworowski int nseg, int error); 83321e12c8SRafal Jaworowski static void tsec_intrs_ctl(struct tsec_softc *sc, int state); 84321e12c8SRafal Jaworowski static void tsec_init(void *xsc); 85321e12c8SRafal Jaworowski static void tsec_init_locked(struct tsec_softc *sc); 86321e12c8SRafal Jaworowski static int tsec_ioctl(struct ifnet *ifp, u_long command, caddr_t data); 87321e12c8SRafal Jaworowski static void tsec_reset_mac(struct tsec_softc *sc); 88321e12c8SRafal Jaworowski static void tsec_setfilter(struct tsec_softc *sc); 89321e12c8SRafal Jaworowski static void tsec_set_mac_address(struct tsec_softc *sc); 90321e12c8SRafal Jaworowski static void tsec_start(struct ifnet *ifp); 91321e12c8SRafal Jaworowski static void tsec_start_locked(struct ifnet *ifp); 9267196661SRafal Jaworowski static void tsec_stop(struct tsec_softc *sc); 9367196661SRafal Jaworowski static void tsec_tick(void *arg); 94321e12c8SRafal Jaworowski static void tsec_watchdog(struct tsec_softc *sc); 95bd37530eSRafal Jaworowski static void tsec_add_sysctls(struct tsec_softc *sc); 96bd37530eSRafal Jaworowski static int tsec_sysctl_ic_time(SYSCTL_HANDLER_ARGS); 97bd37530eSRafal Jaworowski static int tsec_sysctl_ic_count(SYSCTL_HANDLER_ARGS); 98bd37530eSRafal Jaworowski static void tsec_set_rxic(struct tsec_softc *sc); 99bd37530eSRafal Jaworowski static void tsec_set_txic(struct tsec_softc *sc); 100bd37530eSRafal Jaworowski static void tsec_receive_intr_locked(struct tsec_softc *sc, int count); 101bd37530eSRafal Jaworowski static void tsec_transmit_intr_locked(struct tsec_softc *sc); 102bd37530eSRafal Jaworowski static void tsec_error_intr_locked(struct tsec_softc *sc, int count); 103bd37530eSRafal Jaworowski static void tsec_offload_setup(struct tsec_softc *sc); 104bd37530eSRafal Jaworowski static void tsec_offload_process_frame(struct tsec_softc *sc, 105bd37530eSRafal Jaworowski struct mbuf *m); 106bd37530eSRafal Jaworowski static void tsec_setup_multicast(struct tsec_softc *sc); 107bd37530eSRafal Jaworowski static int tsec_set_mtu(struct tsec_softc *sc, unsigned int mtu); 10867196661SRafal Jaworowski 109321e12c8SRafal Jaworowski struct tsec_softc *tsec0_sc = NULL; /* XXX ugly hack! */ 11067196661SRafal Jaworowski 111321e12c8SRafal Jaworowski devclass_t tsec_devclass; 11267196661SRafal Jaworowski DRIVER_MODULE(miibus, tsec, miibus_driver, miibus_devclass, 0, 0); 11367196661SRafal Jaworowski MODULE_DEPEND(tsec, ether, 1, 1, 1); 11467196661SRafal Jaworowski MODULE_DEPEND(tsec, miibus, 1, 1, 1); 11567196661SRafal Jaworowski 116321e12c8SRafal Jaworowski int 117321e12c8SRafal Jaworowski tsec_attach(struct tsec_softc *sc) 11867196661SRafal Jaworowski { 119321e12c8SRafal Jaworowski uint8_t hwaddr[ETHER_ADDR_LEN]; 120321e12c8SRafal Jaworowski struct ifnet *ifp; 121321e12c8SRafal Jaworowski bus_dmamap_t *map_ptr; 122321e12c8SRafal Jaworowski bus_dmamap_t **map_pptr; 123321e12c8SRafal Jaworowski int error = 0; 124ecb1ab17SRafal Jaworowski int i; 12567196661SRafal Jaworowski 126321e12c8SRafal Jaworowski /* Reset all TSEC counters */ 127321e12c8SRafal Jaworowski TSEC_TX_RX_COUNTERS_INIT(sc); 128321e12c8SRafal Jaworowski 129321e12c8SRafal Jaworowski /* Stop DMA engine if enabled by firmware */ 130321e12c8SRafal Jaworowski tsec_dma_ctl(sc, 0); 131321e12c8SRafal Jaworowski 132321e12c8SRafal Jaworowski /* Reset MAC */ 133321e12c8SRafal Jaworowski tsec_reset_mac(sc); 134321e12c8SRafal Jaworowski 135321e12c8SRafal Jaworowski /* Disable interrupts for now */ 136321e12c8SRafal Jaworowski tsec_intrs_ctl(sc, 0); 137321e12c8SRafal Jaworowski 138bd37530eSRafal Jaworowski /* Configure defaults for interrupts coalescing */ 139bd37530eSRafal Jaworowski sc->rx_ic_time = 768; 140bd37530eSRafal Jaworowski sc->rx_ic_count = 16; 141bd37530eSRafal Jaworowski sc->tx_ic_time = 768; 142bd37530eSRafal Jaworowski sc->tx_ic_count = 16; 143bd37530eSRafal Jaworowski tsec_set_rxic(sc); 144bd37530eSRafal Jaworowski tsec_set_txic(sc); 145bd37530eSRafal Jaworowski tsec_add_sysctls(sc); 146bd37530eSRafal Jaworowski 147321e12c8SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for TX descriptors. */ 148bd37530eSRafal Jaworowski error = tsec_alloc_dma_desc(sc->dev, &sc->tsec_tx_dtag, 149bd37530eSRafal Jaworowski &sc->tsec_tx_dmap, sizeof(*sc->tsec_tx_vaddr) * TSEC_TX_NUM_DESC, 150321e12c8SRafal Jaworowski (void **)&sc->tsec_tx_vaddr, &sc->tsec_tx_raddr, "TX"); 151bd37530eSRafal Jaworowski 152321e12c8SRafal Jaworowski if (error) { 153321e12c8SRafal Jaworowski tsec_detach(sc); 154321e12c8SRafal Jaworowski return (ENXIO); 155ecb1ab17SRafal Jaworowski } 156ecb1ab17SRafal Jaworowski 157321e12c8SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for RX descriptors. */ 158bd37530eSRafal Jaworowski error = tsec_alloc_dma_desc(sc->dev, &sc->tsec_rx_dtag, 159bd37530eSRafal Jaworowski &sc->tsec_rx_dmap, sizeof(*sc->tsec_rx_vaddr) * TSEC_RX_NUM_DESC, 160321e12c8SRafal Jaworowski (void **)&sc->tsec_rx_vaddr, &sc->tsec_rx_raddr, "RX"); 161321e12c8SRafal Jaworowski if (error) { 162321e12c8SRafal Jaworowski tsec_detach(sc); 163321e12c8SRafal Jaworowski return (ENXIO); 164321e12c8SRafal Jaworowski } 16567196661SRafal Jaworowski 166321e12c8SRafal Jaworowski /* Allocate a busdma tag for TX mbufs. */ 167321e12c8SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 168321e12c8SRafal Jaworowski TSEC_TXBUFFER_ALIGNMENT, 0, /* alignment, boundary */ 169321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 170321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 171321e12c8SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 172321e12c8SRafal Jaworowski MCLBYTES * (TSEC_TX_NUM_DESC - 1),/* maxsize */ 173321e12c8SRafal Jaworowski TSEC_TX_NUM_DESC - 1, /* nsegments */ 174321e12c8SRafal Jaworowski MCLBYTES, 0, /* maxsegsz, flags */ 175321e12c8SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 176321e12c8SRafal Jaworowski &sc->tsec_tx_mtag); /* dmat */ 177321e12c8SRafal Jaworowski if (error) { 178321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to allocate busdma tag(tx mbufs)\n"); 179321e12c8SRafal Jaworowski tsec_detach(sc); 180321e12c8SRafal Jaworowski return (ENXIO); 181321e12c8SRafal Jaworowski } 182321e12c8SRafal Jaworowski 183321e12c8SRafal Jaworowski /* Allocate a busdma tag for RX mbufs. */ 184321e12c8SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 185321e12c8SRafal Jaworowski TSEC_RXBUFFER_ALIGNMENT, 0, /* alignment, boundary */ 186321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 187321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 188321e12c8SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 189321e12c8SRafal Jaworowski MCLBYTES, /* maxsize */ 190321e12c8SRafal Jaworowski 1, /* nsegments */ 191321e12c8SRafal Jaworowski MCLBYTES, 0, /* maxsegsz, flags */ 192321e12c8SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 193321e12c8SRafal Jaworowski &sc->tsec_rx_mtag); /* dmat */ 194321e12c8SRafal Jaworowski if (error) { 195321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to allocate busdma tag(rx mbufs)\n"); 196321e12c8SRafal Jaworowski tsec_detach(sc); 197321e12c8SRafal Jaworowski return (ENXIO); 198321e12c8SRafal Jaworowski } 199321e12c8SRafal Jaworowski 200321e12c8SRafal Jaworowski /* Create TX busdma maps */ 201321e12c8SRafal Jaworowski map_ptr = sc->tx_map_data; 202321e12c8SRafal Jaworowski map_pptr = sc->tx_map_unused_data; 203321e12c8SRafal Jaworowski 204321e12c8SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) { 205321e12c8SRafal Jaworowski map_pptr[i] = &map_ptr[i]; 206321e12c8SRafal Jaworowski error = bus_dmamap_create(sc->tsec_tx_mtag, 0, map_pptr[i]); 207321e12c8SRafal Jaworowski if (error) { 208321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to init TX ring\n"); 209321e12c8SRafal Jaworowski tsec_detach(sc); 210321e12c8SRafal Jaworowski return (ENXIO); 211321e12c8SRafal Jaworowski } 212321e12c8SRafal Jaworowski } 213321e12c8SRafal Jaworowski 214321e12c8SRafal Jaworowski /* Create RX busdma maps and zero mbuf handlers */ 215321e12c8SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 216321e12c8SRafal Jaworowski error = bus_dmamap_create(sc->tsec_rx_mtag, 0, &sc->rx_data[i].map); 217321e12c8SRafal Jaworowski if (error) { 218321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to init RX ring\n"); 219321e12c8SRafal Jaworowski tsec_detach(sc); 220321e12c8SRafal Jaworowski return (ENXIO); 221321e12c8SRafal Jaworowski } 222321e12c8SRafal Jaworowski sc->rx_data[i].mbuf = NULL; 223321e12c8SRafal Jaworowski } 224321e12c8SRafal Jaworowski 225321e12c8SRafal Jaworowski /* Create mbufs for RX buffers */ 226321e12c8SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 227321e12c8SRafal Jaworowski error = tsec_new_rxbuf(sc->tsec_rx_mtag, sc->rx_data[i].map, 228321e12c8SRafal Jaworowski &sc->rx_data[i].mbuf, &sc->rx_data[i].paddr); 229321e12c8SRafal Jaworowski if (error) { 230321e12c8SRafal Jaworowski device_printf(sc->dev, "can't load rx DMA map %d, error = " 231321e12c8SRafal Jaworowski "%d\n", i, error); 232321e12c8SRafal Jaworowski tsec_detach(sc); 233321e12c8SRafal Jaworowski return (error); 234321e12c8SRafal Jaworowski } 235321e12c8SRafal Jaworowski } 236321e12c8SRafal Jaworowski 237321e12c8SRafal Jaworowski /* Create network interface for upper layers */ 238321e12c8SRafal Jaworowski ifp = sc->tsec_ifp = if_alloc(IFT_ETHER); 239321e12c8SRafal Jaworowski if (ifp == NULL) { 240321e12c8SRafal Jaworowski device_printf(sc->dev, "if_alloc() failed\n"); 241321e12c8SRafal Jaworowski tsec_detach(sc); 242321e12c8SRafal Jaworowski return (ENOMEM); 243321e12c8SRafal Jaworowski } 244321e12c8SRafal Jaworowski 245321e12c8SRafal Jaworowski ifp->if_softc = sc; 246321e12c8SRafal Jaworowski if_initname(ifp, device_get_name(sc->dev), device_get_unit(sc->dev)); 247321e12c8SRafal Jaworowski ifp->if_mtu = ETHERMTU; 248bd37530eSRafal Jaworowski ifp->if_flags = IFF_SIMPLEX | IFF_MULTICAST | IFF_BROADCAST; 249321e12c8SRafal Jaworowski ifp->if_init = tsec_init; 250321e12c8SRafal Jaworowski ifp->if_start = tsec_start; 251321e12c8SRafal Jaworowski ifp->if_ioctl = tsec_ioctl; 252321e12c8SRafal Jaworowski 253321e12c8SRafal Jaworowski IFQ_SET_MAXLEN(&ifp->if_snd, TSEC_TX_NUM_DESC - 1); 254321e12c8SRafal Jaworowski ifp->if_snd.ifq_drv_maxlen = TSEC_TX_NUM_DESC - 1; 255321e12c8SRafal Jaworowski IFQ_SET_READY(&ifp->if_snd); 256321e12c8SRafal Jaworowski 257bd37530eSRafal Jaworowski ifp->if_capabilities = IFCAP_VLAN_MTU; 258bd37530eSRafal Jaworowski if (sc->is_etsec) 259bd37530eSRafal Jaworowski ifp->if_capabilities |= IFCAP_HWCSUM; 260bd37530eSRafal Jaworowski 261321e12c8SRafal Jaworowski ifp->if_capenable = ifp->if_capabilities; 262321e12c8SRafal Jaworowski 263bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 264bd37530eSRafal Jaworowski /* Advertise that polling is supported */ 265bd37530eSRafal Jaworowski ifp->if_capabilities |= IFCAP_POLLING; 266bd37530eSRafal Jaworowski #endif 267bd37530eSRafal Jaworowski 268321e12c8SRafal Jaworowski /* Probe PHY(s) */ 269321e12c8SRafal Jaworowski error = mii_phy_probe(sc->dev, &sc->tsec_miibus, tsec_ifmedia_upd, 270321e12c8SRafal Jaworowski tsec_ifmedia_sts); 271321e12c8SRafal Jaworowski if (error) { 272321e12c8SRafal Jaworowski device_printf(sc->dev, "MII failed to find PHY!\n"); 273321e12c8SRafal Jaworowski if_free(ifp); 274321e12c8SRafal Jaworowski sc->tsec_ifp = NULL; 275321e12c8SRafal Jaworowski tsec_detach(sc); 276321e12c8SRafal Jaworowski return (error); 277321e12c8SRafal Jaworowski } 278321e12c8SRafal Jaworowski sc->tsec_mii = device_get_softc(sc->tsec_miibus); 279321e12c8SRafal Jaworowski 280321e12c8SRafal Jaworowski /* Set MAC address */ 281321e12c8SRafal Jaworowski tsec_get_hwaddr(sc, hwaddr); 282321e12c8SRafal Jaworowski ether_ifattach(ifp, hwaddr); 283321e12c8SRafal Jaworowski 284321e12c8SRafal Jaworowski return (0); 285321e12c8SRafal Jaworowski } 286321e12c8SRafal Jaworowski 287321e12c8SRafal Jaworowski int 288321e12c8SRafal Jaworowski tsec_detach(struct tsec_softc *sc) 289321e12c8SRafal Jaworowski { 290321e12c8SRafal Jaworowski 291bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 292bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) 293bd37530eSRafal Jaworowski ether_poll_deregister(sc->tsec_ifp); 294bd37530eSRafal Jaworowski #endif 295bd37530eSRafal Jaworowski 296321e12c8SRafal Jaworowski /* Stop TSEC controller and free TX queue */ 297321e12c8SRafal Jaworowski if (sc->sc_rres && sc->tsec_ifp) 298321e12c8SRafal Jaworowski tsec_shutdown(sc->dev); 299321e12c8SRafal Jaworowski 300321e12c8SRafal Jaworowski /* Detach network interface */ 301321e12c8SRafal Jaworowski if (sc->tsec_ifp) { 302321e12c8SRafal Jaworowski ether_ifdetach(sc->tsec_ifp); 303321e12c8SRafal Jaworowski if_free(sc->tsec_ifp); 304321e12c8SRafal Jaworowski sc->tsec_ifp = NULL; 305321e12c8SRafal Jaworowski } 306321e12c8SRafal Jaworowski 307321e12c8SRafal Jaworowski /* Free DMA resources */ 308321e12c8SRafal Jaworowski tsec_free_dma(sc); 309321e12c8SRafal Jaworowski 310321e12c8SRafal Jaworowski return (0); 311321e12c8SRafal Jaworowski } 312321e12c8SRafal Jaworowski 313321e12c8SRafal Jaworowski void 314321e12c8SRafal Jaworowski tsec_shutdown(device_t dev) 315321e12c8SRafal Jaworowski { 316321e12c8SRafal Jaworowski struct tsec_softc *sc; 317321e12c8SRafal Jaworowski 318321e12c8SRafal Jaworowski sc = device_get_softc(dev); 319321e12c8SRafal Jaworowski 320321e12c8SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 321321e12c8SRafal Jaworowski tsec_stop(sc); 322321e12c8SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 323321e12c8SRafal Jaworowski } 324321e12c8SRafal Jaworowski 325321e12c8SRafal Jaworowski int 326321e12c8SRafal Jaworowski tsec_suspend(device_t dev) 327321e12c8SRafal Jaworowski { 328321e12c8SRafal Jaworowski 329321e12c8SRafal Jaworowski /* TODO not implemented! */ 330321e12c8SRafal Jaworowski return (0); 331321e12c8SRafal Jaworowski } 332321e12c8SRafal Jaworowski 333321e12c8SRafal Jaworowski int 334321e12c8SRafal Jaworowski tsec_resume(device_t dev) 335321e12c8SRafal Jaworowski { 336321e12c8SRafal Jaworowski 337321e12c8SRafal Jaworowski /* TODO not implemented! */ 338321e12c8SRafal Jaworowski return (0); 33967196661SRafal Jaworowski } 34067196661SRafal Jaworowski 34167196661SRafal Jaworowski static void 34267196661SRafal Jaworowski tsec_init(void *xsc) 34367196661SRafal Jaworowski { 34467196661SRafal Jaworowski struct tsec_softc *sc = xsc; 34567196661SRafal Jaworowski 34667196661SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 34767196661SRafal Jaworowski tsec_init_locked(sc); 34867196661SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 34967196661SRafal Jaworowski } 35067196661SRafal Jaworowski 35167196661SRafal Jaworowski static void 35267196661SRafal Jaworowski tsec_init_locked(struct tsec_softc *sc) 35367196661SRafal Jaworowski { 35467196661SRafal Jaworowski struct tsec_desc *tx_desc = sc->tsec_tx_vaddr; 35567196661SRafal Jaworowski struct tsec_desc *rx_desc = sc->tsec_rx_vaddr; 35667196661SRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 35767196661SRafal Jaworowski uint32_t timeout; 35867196661SRafal Jaworowski uint32_t val; 35967196661SRafal Jaworowski uint32_t i; 36067196661SRafal Jaworowski 36167196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 36267196661SRafal Jaworowski tsec_stop(sc); 36367196661SRafal Jaworowski 36467196661SRafal Jaworowski /* 36567196661SRafal Jaworowski * These steps are according to the MPC8555E PowerQUICCIII RM: 36667196661SRafal Jaworowski * 14.7 Initialization/Application Information 36767196661SRafal Jaworowski */ 36867196661SRafal Jaworowski 36967196661SRafal Jaworowski /* Step 1: soft reset MAC */ 37067196661SRafal Jaworowski tsec_reset_mac(sc); 37167196661SRafal Jaworowski 37267196661SRafal Jaworowski /* Step 2: Initialize MACCFG2 */ 37367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG2, 37467196661SRafal Jaworowski TSEC_MACCFG2_FULLDUPLEX | /* Full Duplex = 1 */ 37567196661SRafal Jaworowski TSEC_MACCFG2_PADCRC | /* PAD/CRC append */ 37667196661SRafal Jaworowski TSEC_MACCFG2_GMII | /* I/F Mode bit */ 37767196661SRafal Jaworowski TSEC_MACCFG2_PRECNT /* Preamble count = 7 */ 37867196661SRafal Jaworowski ); 37967196661SRafal Jaworowski 38067196661SRafal Jaworowski /* Step 3: Initialize ECNTRL 38167196661SRafal Jaworowski * While the documentation states that R100M is ignored if RPM is 38267196661SRafal Jaworowski * not set, it does seem to be needed to get the orange boxes to 38367196661SRafal Jaworowski * work (which have a Marvell 88E1111 PHY). Go figure. 38467196661SRafal Jaworowski */ 38567196661SRafal Jaworowski 38667196661SRafal Jaworowski /* 38767196661SRafal Jaworowski * XXX kludge - use circumstancial evidence to program ECNTRL 38867196661SRafal Jaworowski * correctly. Ideally we need some board information to guide 38967196661SRafal Jaworowski * us here. 39067196661SRafal Jaworowski */ 39167196661SRafal Jaworowski i = TSEC_READ(sc, TSEC_REG_ID2); 39267196661SRafal Jaworowski val = (i & 0xffff) 39367196661SRafal Jaworowski ? (TSEC_ECNTRL_TBIM | TSEC_ECNTRL_SGMIIM) /* Sumatra */ 39467196661SRafal Jaworowski : TSEC_ECNTRL_R100M; /* Orange + CDS */ 39567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ECNTRL, TSEC_ECNTRL_STEN | val); 39667196661SRafal Jaworowski 39767196661SRafal Jaworowski /* Step 4: Initialize MAC station address */ 39867196661SRafal Jaworowski tsec_set_mac_address(sc); 39967196661SRafal Jaworowski 40067196661SRafal Jaworowski /* 40167196661SRafal Jaworowski * Step 5: Assign a Physical address to the TBI so as to not conflict 40267196661SRafal Jaworowski * with the external PHY physical address 40367196661SRafal Jaworowski */ 40467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TBIPA, 5); 40567196661SRafal Jaworowski 40667196661SRafal Jaworowski /* Step 6: Reset the management interface */ 40767196661SRafal Jaworowski TSEC_WRITE(tsec0_sc, TSEC_REG_MIIMCFG, TSEC_MIIMCFG_RESETMGMT); 40867196661SRafal Jaworowski 40967196661SRafal Jaworowski /* Step 7: Setup the MII Mgmt clock speed */ 41067196661SRafal Jaworowski TSEC_WRITE(tsec0_sc, TSEC_REG_MIIMCFG, TSEC_MIIMCFG_CLKDIV28); 41167196661SRafal Jaworowski 41267196661SRafal Jaworowski /* Step 8: Read MII Mgmt indicator register and check for Busy = 0 */ 41367196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 41467196661SRafal Jaworowski while (--timeout && (TSEC_READ(tsec0_sc, TSEC_REG_MIIMIND) & 41567196661SRafal Jaworowski TSEC_MIIMIND_BUSY)) 41667196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 41767196661SRafal Jaworowski if (timeout == 0) { 41867196661SRafal Jaworowski if_printf(ifp, "tsec_init_locked(): Mgmt busy timeout\n"); 41967196661SRafal Jaworowski return; 42067196661SRafal Jaworowski } 42167196661SRafal Jaworowski 42267196661SRafal Jaworowski /* Step 9: Setup the MII Mgmt */ 42367196661SRafal Jaworowski mii_mediachg(sc->tsec_mii); 42467196661SRafal Jaworowski 42567196661SRafal Jaworowski /* Step 10: Clear IEVENT register */ 42667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, 0xffffffff); 42767196661SRafal Jaworowski 428bd37530eSRafal Jaworowski /* Step 11: Enable interrupts */ 429bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 430bd37530eSRafal Jaworowski /* 431bd37530eSRafal Jaworowski * ...only if polling is not turned on. Disable interrupts explicitly 432bd37530eSRafal Jaworowski * if polling is enabled. 433bd37530eSRafal Jaworowski */ 434bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_POLLING ) 435bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 0); 436bd37530eSRafal Jaworowski else 437bd37530eSRafal Jaworowski #endif /* DEVICE_POLLING */ 43867196661SRafal Jaworowski tsec_intrs_ctl(sc, 1); 43967196661SRafal Jaworowski 44067196661SRafal Jaworowski /* Step 12: Initialize IADDRn */ 44167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR0, 0); 44267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR1, 0); 44367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR2, 0); 44467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR3, 0); 44567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR4, 0); 44667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR5, 0); 44767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR6, 0); 44867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR7, 0); 44967196661SRafal Jaworowski 45067196661SRafal Jaworowski /* Step 13: Initialize GADDRn */ 45167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR0, 0); 45267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR1, 0); 45367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR2, 0); 45467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR3, 0); 45567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR4, 0); 45667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR5, 0); 45767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR6, 0); 45867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR7, 0); 45967196661SRafal Jaworowski 46067196661SRafal Jaworowski /* Step 14: Initialize RCTRL */ 46167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, 0); 46267196661SRafal Jaworowski 46367196661SRafal Jaworowski /* Step 15: Initialize DMACTRL */ 46467196661SRafal Jaworowski tsec_dma_ctl(sc, 1); 46567196661SRafal Jaworowski 46667196661SRafal Jaworowski /* Step 16: Initialize FIFO_PAUSE_CTRL */ 46767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_FIFO_PAUSE_CTRL, TSEC_FIFO_PAUSE_CTRL_EN); 46867196661SRafal Jaworowski 46967196661SRafal Jaworowski /* 47067196661SRafal Jaworowski * Step 17: Initialize transmit/receive descriptor rings. 47167196661SRafal Jaworowski * Initialize TBASE and RBASE. 47267196661SRafal Jaworowski */ 47367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TBASE, sc->tsec_tx_raddr); 47467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RBASE, sc->tsec_rx_raddr); 47567196661SRafal Jaworowski 47667196661SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) { 47767196661SRafal Jaworowski tx_desc[i].bufptr = 0; 47867196661SRafal Jaworowski tx_desc[i].length = 0; 47967196661SRafal Jaworowski tx_desc[i].flags = ((i == TSEC_TX_NUM_DESC - 1) ? TSEC_TXBD_W : 0); 48067196661SRafal Jaworowski } 481321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 482321e12c8SRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 48367196661SRafal Jaworowski 48467196661SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 48567196661SRafal Jaworowski rx_desc[i].bufptr = sc->rx_data[i].paddr; 48667196661SRafal Jaworowski rx_desc[i].length = 0; 48767196661SRafal Jaworowski rx_desc[i].flags = TSEC_RXBD_E | TSEC_RXBD_I | 48867196661SRafal Jaworowski ((i == TSEC_RX_NUM_DESC - 1) ? TSEC_RXBD_W : 0); 48967196661SRafal Jaworowski } 490bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 491bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 49267196661SRafal Jaworowski 493bd37530eSRafal Jaworowski /* Step 18: Initialize the maximum receive buffer length */ 494bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MRBLR, MCLBYTES); 49567196661SRafal Jaworowski 496bd37530eSRafal Jaworowski /* Step 19: Configure ethernet frame sizes */ 497bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MINFLR, TSEC_MIN_FRAME_SIZE); 498bd37530eSRafal Jaworowski tsec_set_mtu(sc, ifp->if_mtu); 499bd37530eSRafal Jaworowski 500bd37530eSRafal Jaworowski /* Step 20: Enable Rx and RxBD sdata snooping */ 50167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ATTR, TSEC_ATTR_RDSEN | TSEC_ATTR_RBDSEN); 50267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ATTRELI, 0); 50367196661SRafal Jaworowski 504bd37530eSRafal Jaworowski /* Step 21: Reset collision counters in hardware */ 50567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TSCL, 0); 50667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TMCL, 0); 50767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TLCL, 0); 50867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TXCL, 0); 50967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TNCL, 0); 51067196661SRafal Jaworowski 511bd37530eSRafal Jaworowski /* Step 22: Mask all CAM interrupts */ 51267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_CAM1, 0xffffffff); 51367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_CAM2, 0xffffffff); 51467196661SRafal Jaworowski 515bd37530eSRafal Jaworowski /* Step 23: Enable Rx and Tx */ 51667196661SRafal Jaworowski val = TSEC_READ(sc, TSEC_REG_MACCFG1); 51767196661SRafal Jaworowski val |= (TSEC_MACCFG1_RX_EN | TSEC_MACCFG1_TX_EN); 51867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, val); 51967196661SRafal Jaworowski 520bd37530eSRafal Jaworowski /* Step 24: Reset TSEC counters for Tx and Rx rings */ 52167196661SRafal Jaworowski TSEC_TX_RX_COUNTERS_INIT(sc); 52267196661SRafal Jaworowski 523bd37530eSRafal Jaworowski /* Step 25: Setup TCP/IP Off-Load engine */ 524bd37530eSRafal Jaworowski if (sc->is_etsec) 525bd37530eSRafal Jaworowski tsec_offload_setup(sc); 526bd37530eSRafal Jaworowski 527bd37530eSRafal Jaworowski /* Step 26: Setup multicast filters */ 528bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 529bd37530eSRafal Jaworowski 530bd37530eSRafal Jaworowski /* Step 27: Activate network interface */ 53167196661SRafal Jaworowski ifp->if_drv_flags |= IFF_DRV_RUNNING; 53267196661SRafal Jaworowski ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 53367196661SRafal Jaworowski sc->tsec_if_flags = ifp->if_flags; 5345432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 535772619e1SRafal Jaworowski 536772619e1SRafal Jaworowski /* Schedule watchdog timeout */ 5375432bd9fSRafal Jaworowski callout_reset(&sc->tsec_callout, hz, tsec_tick, sc); 53867196661SRafal Jaworowski } 53967196661SRafal Jaworowski 54067196661SRafal Jaworowski static void 54167196661SRafal Jaworowski tsec_set_mac_address(struct tsec_softc *sc) 54267196661SRafal Jaworowski { 54367196661SRafal Jaworowski uint32_t macbuf[2] = { 0, 0 }; 54467196661SRafal Jaworowski char *macbufp; 54567196661SRafal Jaworowski char *curmac; 546321e12c8SRafal Jaworowski int i; 54767196661SRafal Jaworowski 54867196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 54967196661SRafal Jaworowski 55067196661SRafal Jaworowski KASSERT((ETHER_ADDR_LEN <= sizeof(macbuf)), 551321e12c8SRafal Jaworowski ("tsec_set_mac_address: (%d <= %d", ETHER_ADDR_LEN, sizeof(macbuf))); 55267196661SRafal Jaworowski 55367196661SRafal Jaworowski macbufp = (char *)macbuf; 55467196661SRafal Jaworowski curmac = (char *)IF_LLADDR(sc->tsec_ifp); 55567196661SRafal Jaworowski 55667196661SRafal Jaworowski /* Correct order of MAC address bytes */ 55767196661SRafal Jaworowski for (i = 1; i <= ETHER_ADDR_LEN; i++) 55867196661SRafal Jaworowski macbufp[ETHER_ADDR_LEN-i] = curmac[i-1]; 55967196661SRafal Jaworowski 56067196661SRafal Jaworowski /* Initialize MAC station address MACSTNADDR2 and MACSTNADDR1 */ 56167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACSTNADDR2, macbuf[1]); 56267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACSTNADDR1, macbuf[0]); 56367196661SRafal Jaworowski } 56467196661SRafal Jaworowski 56567196661SRafal Jaworowski /* 56667196661SRafal Jaworowski * DMA control function, if argument state is: 56767196661SRafal Jaworowski * 0 - DMA engine will be disabled 56867196661SRafal Jaworowski * 1 - DMA engine will be enabled 56967196661SRafal Jaworowski */ 57067196661SRafal Jaworowski static void 57167196661SRafal Jaworowski tsec_dma_ctl(struct tsec_softc *sc, int state) 57267196661SRafal Jaworowski { 57367196661SRafal Jaworowski device_t dev; 57467196661SRafal Jaworowski uint32_t dma_flags; 57567196661SRafal Jaworowski uint32_t timeout; 57667196661SRafal Jaworowski 57767196661SRafal Jaworowski dev = sc->dev; 57867196661SRafal Jaworowski 57967196661SRafal Jaworowski dma_flags = TSEC_READ(sc, TSEC_REG_DMACTRL); 58067196661SRafal Jaworowski 58167196661SRafal Jaworowski switch (state) { 58267196661SRafal Jaworowski case 0: 58367196661SRafal Jaworowski /* Temporarily clear stop graceful stop bits. */ 58467196661SRafal Jaworowski tsec_dma_ctl(sc, 1000); 58567196661SRafal Jaworowski 58667196661SRafal Jaworowski /* Set it again */ 58767196661SRafal Jaworowski dma_flags |= (TSEC_DMACTRL_GRS | TSEC_DMACTRL_GTS); 58867196661SRafal Jaworowski break; 58967196661SRafal Jaworowski case 1000: 59067196661SRafal Jaworowski case 1: 59167196661SRafal Jaworowski /* Set write with response (WWR), wait (WOP) and snoop bits */ 59267196661SRafal Jaworowski dma_flags |= (TSEC_DMACTRL_TDSEN | TSEC_DMACTRL_TBDSEN | 59367196661SRafal Jaworowski DMACTRL_WWR | DMACTRL_WOP); 59467196661SRafal Jaworowski 59567196661SRafal Jaworowski /* Clear graceful stop bits */ 59667196661SRafal Jaworowski dma_flags &= ~(TSEC_DMACTRL_GRS | TSEC_DMACTRL_GTS); 59767196661SRafal Jaworowski break; 59867196661SRafal Jaworowski default: 59967196661SRafal Jaworowski device_printf(dev, "tsec_dma_ctl(): unknown state value: %d\n", 60067196661SRafal Jaworowski state); 60167196661SRafal Jaworowski } 60267196661SRafal Jaworowski 60367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_DMACTRL, dma_flags); 60467196661SRafal Jaworowski 60567196661SRafal Jaworowski switch (state) { 60667196661SRafal Jaworowski case 0: 60767196661SRafal Jaworowski /* Wait for DMA stop */ 60867196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 60967196661SRafal Jaworowski while (--timeout && (!(TSEC_READ(sc, TSEC_REG_IEVENT) & 61067196661SRafal Jaworowski (TSEC_IEVENT_GRSC | TSEC_IEVENT_GTSC)))) 61167196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 61267196661SRafal Jaworowski 61367196661SRafal Jaworowski if (timeout == 0) 61467196661SRafal Jaworowski device_printf(dev, "tsec_dma_ctl(): timeout!\n"); 61567196661SRafal Jaworowski break; 61667196661SRafal Jaworowski case 1: 61767196661SRafal Jaworowski /* Restart transmission function */ 61867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 61967196661SRafal Jaworowski } 62067196661SRafal Jaworowski } 62167196661SRafal Jaworowski 62267196661SRafal Jaworowski /* 62367196661SRafal Jaworowski * Interrupts control function, if argument state is: 62467196661SRafal Jaworowski * 0 - all TSEC interrupts will be masked 62567196661SRafal Jaworowski * 1 - all TSEC interrupts will be unmasked 62667196661SRafal Jaworowski */ 62767196661SRafal Jaworowski static void 62867196661SRafal Jaworowski tsec_intrs_ctl(struct tsec_softc *sc, int state) 62967196661SRafal Jaworowski { 63067196661SRafal Jaworowski device_t dev; 63167196661SRafal Jaworowski 63267196661SRafal Jaworowski dev = sc->dev; 63367196661SRafal Jaworowski 63467196661SRafal Jaworowski switch (state) { 63567196661SRafal Jaworowski case 0: 63667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IMASK, 0); 63767196661SRafal Jaworowski break; 63867196661SRafal Jaworowski case 1: 639321e12c8SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IMASK, TSEC_IMASK_BREN | TSEC_IMASK_RXCEN | 640321e12c8SRafal Jaworowski TSEC_IMASK_BSYEN | TSEC_IMASK_EBERREN | TSEC_IMASK_BTEN | 641321e12c8SRafal Jaworowski TSEC_IMASK_TXEEN | TSEC_IMASK_TXBEN | TSEC_IMASK_TXFEN | 642321e12c8SRafal Jaworowski TSEC_IMASK_XFUNEN | TSEC_IMASK_RXFEN); 64367196661SRafal Jaworowski break; 64467196661SRafal Jaworowski default: 64567196661SRafal Jaworowski device_printf(dev, "tsec_intrs_ctl(): unknown state value: %d\n", 64667196661SRafal Jaworowski state); 64767196661SRafal Jaworowski } 64867196661SRafal Jaworowski } 64967196661SRafal Jaworowski 65067196661SRafal Jaworowski static void 65167196661SRafal Jaworowski tsec_reset_mac(struct tsec_softc *sc) 65267196661SRafal Jaworowski { 65367196661SRafal Jaworowski uint32_t maccfg1_flags; 65467196661SRafal Jaworowski 65567196661SRafal Jaworowski /* Set soft reset bit */ 65667196661SRafal Jaworowski maccfg1_flags = TSEC_READ(sc, TSEC_REG_MACCFG1); 65767196661SRafal Jaworowski maccfg1_flags |= TSEC_MACCFG1_SOFT_RESET; 65867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, maccfg1_flags); 65967196661SRafal Jaworowski 66067196661SRafal Jaworowski /* Clear soft reset bit */ 66167196661SRafal Jaworowski maccfg1_flags = TSEC_READ(sc, TSEC_REG_MACCFG1); 66267196661SRafal Jaworowski maccfg1_flags &= ~TSEC_MACCFG1_SOFT_RESET; 66367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, maccfg1_flags); 66467196661SRafal Jaworowski } 66567196661SRafal Jaworowski 66667196661SRafal Jaworowski static void 667772619e1SRafal Jaworowski tsec_watchdog(struct tsec_softc *sc) 66867196661SRafal Jaworowski { 669772619e1SRafal Jaworowski struct ifnet *ifp; 67067196661SRafal Jaworowski 671772619e1SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 67267196661SRafal Jaworowski 6735432bd9fSRafal Jaworowski if (sc->tsec_watchdog == 0 || --sc->tsec_watchdog > 0) 674772619e1SRafal Jaworowski return; 675772619e1SRafal Jaworowski 676772619e1SRafal Jaworowski ifp = sc->tsec_ifp; 67767196661SRafal Jaworowski ifp->if_oerrors++; 67867196661SRafal Jaworowski if_printf(ifp, "watchdog timeout\n"); 67967196661SRafal Jaworowski 68067196661SRafal Jaworowski tsec_stop(sc); 68167196661SRafal Jaworowski tsec_init_locked(sc); 68267196661SRafal Jaworowski } 68367196661SRafal Jaworowski 68467196661SRafal Jaworowski static void 68567196661SRafal Jaworowski tsec_start(struct ifnet *ifp) 68667196661SRafal Jaworowski { 68767196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 68867196661SRafal Jaworowski 68967196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 69067196661SRafal Jaworowski tsec_start_locked(ifp); 69167196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 69267196661SRafal Jaworowski } 69367196661SRafal Jaworowski 69467196661SRafal Jaworowski static void 69567196661SRafal Jaworowski tsec_start_locked(struct ifnet *ifp) 69667196661SRafal Jaworowski { 69767196661SRafal Jaworowski struct tsec_softc *sc; 698bd37530eSRafal Jaworowski struct mbuf *m0, *mtmp; 699bd37530eSRafal Jaworowski struct tsec_tx_fcb *tx_fcb; 70067196661SRafal Jaworowski unsigned int queued = 0; 701bd37530eSRafal Jaworowski int csum_flags, fcb_inserted = 0; 70267196661SRafal Jaworowski 70367196661SRafal Jaworowski sc = ifp->if_softc; 70467196661SRafal Jaworowski 70567196661SRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 70667196661SRafal Jaworowski 70767196661SRafal Jaworowski if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 70867196661SRafal Jaworowski IFF_DRV_RUNNING) 70967196661SRafal Jaworowski return; 71067196661SRafal Jaworowski 71167196661SRafal Jaworowski if (sc->tsec_link == 0) 71267196661SRafal Jaworowski return; 71367196661SRafal Jaworowski 714321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, BUS_DMASYNC_POSTREAD | 715321e12c8SRafal Jaworowski BUS_DMASYNC_POSTWRITE); 71667196661SRafal Jaworowski 71767196661SRafal Jaworowski for (;;) { 71867196661SRafal Jaworowski /* Get packet from the queue */ 71967196661SRafal Jaworowski IF_DEQUEUE(&ifp->if_snd, m0); 72067196661SRafal Jaworowski if (m0 == NULL) 72167196661SRafal Jaworowski break; 72267196661SRafal Jaworowski 723bd37530eSRafal Jaworowski /* Insert TCP/IP Off-load frame control block */ 724bd37530eSRafal Jaworowski csum_flags = m0->m_pkthdr.csum_flags; 725bd37530eSRafal Jaworowski if (csum_flags) { 726bd37530eSRafal Jaworowski 727bd37530eSRafal Jaworowski M_PREPEND(m0, sizeof(struct tsec_tx_fcb), M_DONTWAIT); 728bd37530eSRafal Jaworowski if (m0 == NULL) 729bd37530eSRafal Jaworowski break; 730bd37530eSRafal Jaworowski 731bd37530eSRafal Jaworowski tx_fcb = mtod(m0, struct tsec_tx_fcb *); 732bd37530eSRafal Jaworowski tx_fcb->flags = 0; 733bd37530eSRafal Jaworowski tx_fcb->l3_offset = ETHER_HDR_LEN; 734bd37530eSRafal Jaworowski tx_fcb->l4_offset = sizeof(struct ip); 735bd37530eSRafal Jaworowski 736bd37530eSRafal Jaworowski if (csum_flags & CSUM_IP) 737bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_IP4 | 738bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_IP; 739bd37530eSRafal Jaworowski 740bd37530eSRafal Jaworowski if (csum_flags & CSUM_TCP) 741bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_TCP | 742bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_TCP_UDP; 743bd37530eSRafal Jaworowski 744bd37530eSRafal Jaworowski if (csum_flags & CSUM_UDP) 745bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_UDP | 746bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_TCP_UDP; 747bd37530eSRafal Jaworowski 748bd37530eSRafal Jaworowski fcb_inserted = 1; 749bd37530eSRafal Jaworowski } 750bd37530eSRafal Jaworowski 75167196661SRafal Jaworowski mtmp = m_defrag(m0, M_DONTWAIT); 75267196661SRafal Jaworowski if (mtmp) 75367196661SRafal Jaworowski m0 = mtmp; 75467196661SRafal Jaworowski 755bd37530eSRafal Jaworowski if (tsec_encap(sc, m0, fcb_inserted)) { 75667196661SRafal Jaworowski IF_PREPEND(&ifp->if_snd, m0); 75767196661SRafal Jaworowski ifp->if_drv_flags |= IFF_DRV_OACTIVE; 75867196661SRafal Jaworowski break; 75967196661SRafal Jaworowski } 76067196661SRafal Jaworowski queued++; 76167196661SRafal Jaworowski BPF_MTAP(ifp, m0); 76267196661SRafal Jaworowski } 763321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, BUS_DMASYNC_PREREAD | 764321e12c8SRafal Jaworowski BUS_DMASYNC_PREWRITE); 76567196661SRafal Jaworowski 76667196661SRafal Jaworowski if (queued) { 76767196661SRafal Jaworowski /* Enable transmitter and watchdog timer */ 76867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 7695432bd9fSRafal Jaworowski sc->tsec_watchdog = 5; 77067196661SRafal Jaworowski } 77167196661SRafal Jaworowski } 77267196661SRafal Jaworowski 77367196661SRafal Jaworowski static int 774bd37530eSRafal Jaworowski tsec_encap(struct tsec_softc *sc, struct mbuf *m0, int fcb_inserted) 77567196661SRafal Jaworowski { 77667196661SRafal Jaworowski struct tsec_desc *tx_desc = NULL; 77767196661SRafal Jaworowski struct ifnet *ifp; 77867196661SRafal Jaworowski bus_dma_segment_t segs[TSEC_TX_NUM_DESC]; 77967196661SRafal Jaworowski bus_dmamap_t *mapp; 780bd37530eSRafal Jaworowski int csum_flag = 0, error, seg, nsegs; 78167196661SRafal Jaworowski 78267196661SRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 78367196661SRafal Jaworowski 78467196661SRafal Jaworowski ifp = sc->tsec_ifp; 78567196661SRafal Jaworowski 78667196661SRafal Jaworowski if (TSEC_FREE_TX_DESC(sc) == 0) { 78767196661SRafal Jaworowski /* No free descriptors */ 78867196661SRafal Jaworowski return (-1); 78967196661SRafal Jaworowski } 79067196661SRafal Jaworowski 79167196661SRafal Jaworowski /* Fetch unused map */ 79267196661SRafal Jaworowski mapp = TSEC_ALLOC_TX_MAP(sc); 79367196661SRafal Jaworowski 79467196661SRafal Jaworowski /* Create mapping in DMA memory */ 79567196661SRafal Jaworowski error = bus_dmamap_load_mbuf_sg(sc->tsec_tx_mtag, 79667196661SRafal Jaworowski *mapp, m0, segs, &nsegs, BUS_DMA_NOWAIT); 79767196661SRafal Jaworowski if (error != 0 || nsegs > TSEC_FREE_TX_DESC(sc) || nsegs <= 0) { 79867196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 79967196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 80067196661SRafal Jaworowski return ((error != 0) ? error : -1); 80167196661SRafal Jaworowski } 80267196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, BUS_DMASYNC_PREWRITE); 80367196661SRafal Jaworowski 80467196661SRafal Jaworowski if ((ifp->if_flags & IFF_DEBUG) && (nsegs > 1)) 80567196661SRafal Jaworowski if_printf(ifp, "TX buffer has %d segments\n", nsegs); 80667196661SRafal Jaworowski 807bd37530eSRafal Jaworowski if (fcb_inserted) 808bd37530eSRafal Jaworowski csum_flag = TSEC_TXBD_TOE; 809bd37530eSRafal Jaworowski 81067196661SRafal Jaworowski /* Everything is ok, now we can send buffers */ 81167196661SRafal Jaworowski for (seg = 0; seg < nsegs; seg++) { 81267196661SRafal Jaworowski tx_desc = TSEC_GET_CUR_TX_DESC(sc); 81367196661SRafal Jaworowski 81467196661SRafal Jaworowski tx_desc->length = segs[seg].ds_len; 81567196661SRafal Jaworowski tx_desc->bufptr = segs[seg].ds_addr; 81667196661SRafal Jaworowski 817bd37530eSRafal Jaworowski /* 818bd37530eSRafal Jaworowski * Set flags: 819bd37530eSRafal Jaworowski * - wrap 820bd37530eSRafal Jaworowski * - checksum 821bd37530eSRafal Jaworowski * - ready to send 822bd37530eSRafal Jaworowski * - transmit the CRC sequence after the last data byte 823bd37530eSRafal Jaworowski * - interrupt after the last buffer 824bd37530eSRafal Jaworowski */ 82567196661SRafal Jaworowski tx_desc->flags = 826bd37530eSRafal Jaworowski (tx_desc->flags & TSEC_TXBD_W) | 827bd37530eSRafal Jaworowski ((seg == 0) ? csum_flag : 0) | TSEC_TXBD_R | TSEC_TXBD_TC | 828bd37530eSRafal Jaworowski ((seg == nsegs - 1) ? TSEC_TXBD_L | TSEC_TXBD_I : 0); 82967196661SRafal Jaworowski } 83067196661SRafal Jaworowski 83167196661SRafal Jaworowski /* Save mbuf and DMA mapping for release at later stage */ 83267196661SRafal Jaworowski TSEC_PUT_TX_MBUF(sc, m0); 83367196661SRafal Jaworowski TSEC_PUT_TX_MAP(sc, mapp); 83467196661SRafal Jaworowski 83567196661SRafal Jaworowski return (0); 83667196661SRafal Jaworowski } 83767196661SRafal Jaworowski 83867196661SRafal Jaworowski static void 83967196661SRafal Jaworowski tsec_setfilter(struct tsec_softc *sc) 84067196661SRafal Jaworowski { 84167196661SRafal Jaworowski struct ifnet *ifp; 84267196661SRafal Jaworowski uint32_t flags; 84367196661SRafal Jaworowski 84467196661SRafal Jaworowski ifp = sc->tsec_ifp; 84567196661SRafal Jaworowski flags = TSEC_READ(sc, TSEC_REG_RCTRL); 84667196661SRafal Jaworowski 84767196661SRafal Jaworowski /* Promiscuous mode */ 84867196661SRafal Jaworowski if (ifp->if_flags & IFF_PROMISC) 84967196661SRafal Jaworowski flags |= TSEC_RCTRL_PROM; 85067196661SRafal Jaworowski else 85167196661SRafal Jaworowski flags &= ~TSEC_RCTRL_PROM; 85267196661SRafal Jaworowski 85367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, flags); 85467196661SRafal Jaworowski } 85567196661SRafal Jaworowski 856bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 857bd37530eSRafal Jaworowski static poll_handler_t tsec_poll; 858bd37530eSRafal Jaworowski 859bd37530eSRafal Jaworowski static void 860bd37530eSRafal Jaworowski tsec_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 861bd37530eSRafal Jaworowski { 862bd37530eSRafal Jaworowski uint32_t ie; 863bd37530eSRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 864bd37530eSRafal Jaworowski 865bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 866bd37530eSRafal Jaworowski if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 867bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 868bd37530eSRafal Jaworowski return; 869bd37530eSRafal Jaworowski } 870bd37530eSRafal Jaworowski 871bd37530eSRafal Jaworowski if (cmd == POLL_AND_CHECK_STATUS) { 872bd37530eSRafal Jaworowski ie = TSEC_READ(sc, TSEC_REG_IEVENT); 873bd37530eSRafal Jaworowski 874bd37530eSRafal Jaworowski /* Clear all events reported */ 875bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, ie); 876bd37530eSRafal Jaworowski tsec_error_intr_locked(sc, count); 877bd37530eSRafal Jaworowski } 878bd37530eSRafal Jaworowski 879bd37530eSRafal Jaworowski tsec_transmit_intr_locked(sc); 880bd37530eSRafal Jaworowski 881bd37530eSRafal Jaworowski TSEC_GLOBAL_TO_RECEIVE_LOCK(sc); 882bd37530eSRafal Jaworowski 883bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, count); 884bd37530eSRafal Jaworowski 885bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 886bd37530eSRafal Jaworowski } 887bd37530eSRafal Jaworowski #endif /* DEVICE_POLLING */ 888bd37530eSRafal Jaworowski 88967196661SRafal Jaworowski static int 89067196661SRafal Jaworowski tsec_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 89167196661SRafal Jaworowski { 89267196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 89367196661SRafal Jaworowski struct ifreq *ifr = (struct ifreq *)data; 89467196661SRafal Jaworowski device_t dev; 895bd37530eSRafal Jaworowski int mask, error = 0; 89667196661SRafal Jaworowski 89767196661SRafal Jaworowski dev = sc->dev; 89867196661SRafal Jaworowski 89967196661SRafal Jaworowski switch (command) { 900bd37530eSRafal Jaworowski case SIOCSIFMTU: 901bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 902bd37530eSRafal Jaworowski if (tsec_set_mtu(sc, ifr->ifr_mtu)) 903bd37530eSRafal Jaworowski ifp->if_mtu = ifr->ifr_mtu; 904bd37530eSRafal Jaworowski else 905bd37530eSRafal Jaworowski error = EINVAL; 906bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 907bd37530eSRafal Jaworowski break; 90867196661SRafal Jaworowski case SIOCSIFFLAGS: 90967196661SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 91067196661SRafal Jaworowski if (ifp->if_flags & IFF_UP) { 91167196661SRafal Jaworowski if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 912bd37530eSRafal Jaworowski if ((sc->tsec_if_flags ^ ifp->if_flags) & 913bd37530eSRafal Jaworowski IFF_PROMISC) 91467196661SRafal Jaworowski tsec_setfilter(sc); 915bd37530eSRafal Jaworowski 916bd37530eSRafal Jaworowski if ((sc->tsec_if_flags ^ ifp->if_flags) & 917bd37530eSRafal Jaworowski IFF_ALLMULTI) 918bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 91967196661SRafal Jaworowski } else 92067196661SRafal Jaworowski tsec_init_locked(sc); 921321e12c8SRafal Jaworowski } else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 92267196661SRafal Jaworowski tsec_stop(sc); 923321e12c8SRafal Jaworowski 92467196661SRafal Jaworowski sc->tsec_if_flags = ifp->if_flags; 92567196661SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 92667196661SRafal Jaworowski break; 927bd37530eSRafal Jaworowski case SIOCADDMULTI: 928bd37530eSRafal Jaworowski case SIOCDELMULTI: 929bd37530eSRafal Jaworowski if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 930bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 931bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 932bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 933bd37530eSRafal Jaworowski } 93467196661SRafal Jaworowski case SIOCGIFMEDIA: 93567196661SRafal Jaworowski case SIOCSIFMEDIA: 936bd37530eSRafal Jaworowski error = ifmedia_ioctl(ifp, ifr, &sc->tsec_mii->mii_media, 937bd37530eSRafal Jaworowski command); 93867196661SRafal Jaworowski break; 939bd37530eSRafal Jaworowski case SIOCSIFCAP: 940bd37530eSRafal Jaworowski mask = ifp->if_capenable ^ ifr->ifr_reqcap; 941bd37530eSRafal Jaworowski if ((mask & IFCAP_HWCSUM) && sc->is_etsec) { 942bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 943bd37530eSRafal Jaworowski ifp->if_capenable &= ~IFCAP_HWCSUM; 944bd37530eSRafal Jaworowski ifp->if_capenable |= IFCAP_HWCSUM & ifr->ifr_reqcap; 945bd37530eSRafal Jaworowski tsec_offload_setup(sc); 946bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 947bd37530eSRafal Jaworowski } 948bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 949bd37530eSRafal Jaworowski if (mask & IFCAP_POLLING) { 950bd37530eSRafal Jaworowski if (ifr->ifr_reqcap & IFCAP_POLLING) { 951bd37530eSRafal Jaworowski error = ether_poll_register(tsec_poll, ifp); 952bd37530eSRafal Jaworowski if (error) 953bd37530eSRafal Jaworowski return (error); 954bd37530eSRafal Jaworowski 955bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 956bd37530eSRafal Jaworowski /* Disable interrupts */ 957bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 0); 958bd37530eSRafal Jaworowski ifp->if_capenable |= IFCAP_POLLING; 959bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 960bd37530eSRafal Jaworowski } else { 961bd37530eSRafal Jaworowski error = ether_poll_deregister(ifp); 962bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 963bd37530eSRafal Jaworowski /* Enable interrupts */ 964bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 1); 965bd37530eSRafal Jaworowski ifp->if_capenable &= ~IFCAP_POLLING; 966bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 967bd37530eSRafal Jaworowski } 968bd37530eSRafal Jaworowski } 969bd37530eSRafal Jaworowski #endif 970bd37530eSRafal Jaworowski break; 971bd37530eSRafal Jaworowski 97267196661SRafal Jaworowski default: 97367196661SRafal Jaworowski error = ether_ioctl(ifp, command, data); 97467196661SRafal Jaworowski } 97567196661SRafal Jaworowski 97667196661SRafal Jaworowski /* Flush buffers if not empty */ 97767196661SRafal Jaworowski if (ifp->if_flags & IFF_UP) 97867196661SRafal Jaworowski tsec_start(ifp); 97967196661SRafal Jaworowski return (error); 98067196661SRafal Jaworowski } 98167196661SRafal Jaworowski 98267196661SRafal Jaworowski static int 98367196661SRafal Jaworowski tsec_ifmedia_upd(struct ifnet *ifp) 98467196661SRafal Jaworowski { 98567196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 98667196661SRafal Jaworowski struct mii_data *mii; 98767196661SRafal Jaworowski 98867196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 98967196661SRafal Jaworowski 99067196661SRafal Jaworowski mii = sc->tsec_mii; 99167196661SRafal Jaworowski mii_mediachg(mii); 99267196661SRafal Jaworowski 99367196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 99467196661SRafal Jaworowski return (0); 99567196661SRafal Jaworowski } 99667196661SRafal Jaworowski 99767196661SRafal Jaworowski static void 99867196661SRafal Jaworowski tsec_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 99967196661SRafal Jaworowski { 100067196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 100167196661SRafal Jaworowski struct mii_data *mii; 100267196661SRafal Jaworowski 100367196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 100467196661SRafal Jaworowski 100567196661SRafal Jaworowski mii = sc->tsec_mii; 100667196661SRafal Jaworowski mii_pollstat(mii); 100767196661SRafal Jaworowski 100867196661SRafal Jaworowski ifmr->ifm_active = mii->mii_media_active; 100967196661SRafal Jaworowski ifmr->ifm_status = mii->mii_media_status; 101067196661SRafal Jaworowski 101167196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 101267196661SRafal Jaworowski } 101367196661SRafal Jaworowski 101467196661SRafal Jaworowski static int 101567196661SRafal Jaworowski tsec_new_rxbuf(bus_dma_tag_t tag, bus_dmamap_t map, struct mbuf **mbufp, 101667196661SRafal Jaworowski uint32_t *paddr) 101767196661SRafal Jaworowski { 101867196661SRafal Jaworowski struct mbuf *new_mbuf; 101967196661SRafal Jaworowski bus_dma_segment_t seg[1]; 1020bd37530eSRafal Jaworowski int error, nsegs; 102167196661SRafal Jaworowski 102267196661SRafal Jaworowski KASSERT(mbufp != NULL, ("NULL mbuf pointer!")); 102367196661SRafal Jaworowski 1024bd37530eSRafal Jaworowski new_mbuf = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MCLBYTES); 102567196661SRafal Jaworowski if (new_mbuf == NULL) 102667196661SRafal Jaworowski return (ENOBUFS); 102767196661SRafal Jaworowski new_mbuf->m_len = new_mbuf->m_pkthdr.len = new_mbuf->m_ext.ext_size; 102867196661SRafal Jaworowski 102967196661SRafal Jaworowski if (*mbufp) { 103067196661SRafal Jaworowski bus_dmamap_sync(tag, map, BUS_DMASYNC_POSTREAD); 103167196661SRafal Jaworowski bus_dmamap_unload(tag, map); 103267196661SRafal Jaworowski } 103367196661SRafal Jaworowski 103467196661SRafal Jaworowski error = bus_dmamap_load_mbuf_sg(tag, map, new_mbuf, seg, &nsegs, 103567196661SRafal Jaworowski BUS_DMA_NOWAIT); 103667196661SRafal Jaworowski KASSERT(nsegs == 1, ("Too many segments returned!")); 103767196661SRafal Jaworowski if (nsegs != 1 || error) 103867196661SRafal Jaworowski panic("tsec_new_rxbuf(): nsegs(%d), error(%d)", nsegs, error); 103967196661SRafal Jaworowski 104067196661SRafal Jaworowski #if 0 104167196661SRafal Jaworowski if (error) { 104267196661SRafal Jaworowski printf("tsec: bus_dmamap_load_mbuf_sg() returned: %d!\n", 104367196661SRafal Jaworowski error); 104467196661SRafal Jaworowski m_freem(new_mbuf); 104567196661SRafal Jaworowski return (ENOBUFS); 104667196661SRafal Jaworowski } 104767196661SRafal Jaworowski #endif 104867196661SRafal Jaworowski 104967196661SRafal Jaworowski #if 0 105067196661SRafal Jaworowski KASSERT(((seg->ds_addr) & (TSEC_RXBUFFER_ALIGNMENT-1)) == 0, 105167196661SRafal Jaworowski ("Wrong alignment of RX buffer!")); 105267196661SRafal Jaworowski #endif 105367196661SRafal Jaworowski bus_dmamap_sync(tag, map, BUS_DMASYNC_PREREAD); 105467196661SRafal Jaworowski 105567196661SRafal Jaworowski (*mbufp) = new_mbuf; 105667196661SRafal Jaworowski (*paddr) = seg->ds_addr; 105767196661SRafal Jaworowski return (0); 105867196661SRafal Jaworowski } 105967196661SRafal Jaworowski 106067196661SRafal Jaworowski static void 106167196661SRafal Jaworowski tsec_map_dma_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 106267196661SRafal Jaworowski { 106367196661SRafal Jaworowski u_int32_t *paddr; 106467196661SRafal Jaworowski 106567196661SRafal Jaworowski KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 106667196661SRafal Jaworowski paddr = arg; 106767196661SRafal Jaworowski *paddr = segs->ds_addr; 106867196661SRafal Jaworowski } 106967196661SRafal Jaworowski 107067196661SRafal Jaworowski static int 107167196661SRafal Jaworowski tsec_alloc_dma_desc(device_t dev, bus_dma_tag_t *dtag, bus_dmamap_t *dmap, 107267196661SRafal Jaworowski bus_size_t dsize, void **vaddr, void *raddr, const char *dname) 107367196661SRafal Jaworowski { 107467196661SRafal Jaworowski int error; 107567196661SRafal Jaworowski 107667196661SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 107767196661SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 107867196661SRafal Jaworowski PAGE_SIZE, 0, /* alignment, boundary */ 107967196661SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 108067196661SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 108167196661SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 108267196661SRafal Jaworowski dsize, 1, /* maxsize, nsegments */ 108367196661SRafal Jaworowski dsize, 0, /* maxsegsz, flags */ 108467196661SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 108567196661SRafal Jaworowski dtag); /* dmat */ 108667196661SRafal Jaworowski 108767196661SRafal Jaworowski if (error) { 108867196661SRafal Jaworowski device_printf(dev, "failed to allocate busdma %s tag\n", dname); 108967196661SRafal Jaworowski (*vaddr) = NULL; 109067196661SRafal Jaworowski return (ENXIO); 109167196661SRafal Jaworowski } 109267196661SRafal Jaworowski 109367196661SRafal Jaworowski error = bus_dmamem_alloc(*dtag, vaddr, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 109467196661SRafal Jaworowski dmap); 109567196661SRafal Jaworowski if (error) { 109667196661SRafal Jaworowski device_printf(dev, "failed to allocate %s DMA safe memory\n", 109767196661SRafal Jaworowski dname); 109867196661SRafal Jaworowski bus_dma_tag_destroy(*dtag); 109967196661SRafal Jaworowski (*vaddr) = NULL; 110067196661SRafal Jaworowski return (ENXIO); 110167196661SRafal Jaworowski } 110267196661SRafal Jaworowski 110367196661SRafal Jaworowski error = bus_dmamap_load(*dtag, *dmap, *vaddr, dsize, tsec_map_dma_addr, 110467196661SRafal Jaworowski raddr, BUS_DMA_NOWAIT); 110567196661SRafal Jaworowski if (error) { 110667196661SRafal Jaworowski device_printf(dev, "cannot get address of the %s descriptors\n", 110767196661SRafal Jaworowski dname); 110867196661SRafal Jaworowski bus_dmamem_free(*dtag, *vaddr, *dmap); 110967196661SRafal Jaworowski bus_dma_tag_destroy(*dtag); 111067196661SRafal Jaworowski (*vaddr) = NULL; 111167196661SRafal Jaworowski return (ENXIO); 111267196661SRafal Jaworowski } 111367196661SRafal Jaworowski 111467196661SRafal Jaworowski return (0); 111567196661SRafal Jaworowski } 111667196661SRafal Jaworowski 111767196661SRafal Jaworowski static void 111867196661SRafal Jaworowski tsec_free_dma_desc(bus_dma_tag_t dtag, bus_dmamap_t dmap, void *vaddr) 111967196661SRafal Jaworowski { 112067196661SRafal Jaworowski 112167196661SRafal Jaworowski if (vaddr == NULL) 112267196661SRafal Jaworowski return; 112367196661SRafal Jaworowski 112467196661SRafal Jaworowski /* Unmap descriptors from DMA memory */ 112567196661SRafal Jaworowski bus_dmamap_sync(dtag, dmap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 112667196661SRafal Jaworowski bus_dmamap_unload(dtag, dmap); 112767196661SRafal Jaworowski 112867196661SRafal Jaworowski /* Free descriptors memory */ 112967196661SRafal Jaworowski bus_dmamem_free(dtag, vaddr, dmap); 113067196661SRafal Jaworowski 113167196661SRafal Jaworowski /* Destroy descriptors tag */ 113267196661SRafal Jaworowski bus_dma_tag_destroy(dtag); 113367196661SRafal Jaworowski } 113467196661SRafal Jaworowski 113567196661SRafal Jaworowski static void 113667196661SRafal Jaworowski tsec_free_dma(struct tsec_softc *sc) 113767196661SRafal Jaworowski { 113867196661SRafal Jaworowski int i; 113967196661SRafal Jaworowski 114067196661SRafal Jaworowski /* Free TX maps */ 114167196661SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) 114267196661SRafal Jaworowski if (sc->tx_map_data[i] != NULL) 1143321e12c8SRafal Jaworowski bus_dmamap_destroy(sc->tsec_tx_mtag, sc->tx_map_data[i]); 114467196661SRafal Jaworowski /* Destroy tag for Tx mbufs */ 114567196661SRafal Jaworowski bus_dma_tag_destroy(sc->tsec_tx_mtag); 114667196661SRafal Jaworowski 114767196661SRafal Jaworowski /* Free RX mbufs and maps */ 114867196661SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 114967196661SRafal Jaworowski if (sc->rx_data[i].mbuf) { 115067196661SRafal Jaworowski /* Unload buffer from DMA */ 115167196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_mtag, sc->rx_data[i].map, 115267196661SRafal Jaworowski BUS_DMASYNC_POSTREAD); 115367196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_rx_mtag, sc->rx_data[i].map); 115467196661SRafal Jaworowski 115567196661SRafal Jaworowski /* Free buffer */ 115667196661SRafal Jaworowski m_freem(sc->rx_data[i].mbuf); 115767196661SRafal Jaworowski } 115867196661SRafal Jaworowski /* Destroy map for this buffer */ 115967196661SRafal Jaworowski if (sc->rx_data[i].map != NULL) 116067196661SRafal Jaworowski bus_dmamap_destroy(sc->tsec_rx_mtag, 116167196661SRafal Jaworowski sc->rx_data[i].map); 116267196661SRafal Jaworowski } 116367196661SRafal Jaworowski /* Destroy tag for Rx mbufs */ 116467196661SRafal Jaworowski bus_dma_tag_destroy(sc->tsec_rx_mtag); 116567196661SRafal Jaworowski 116667196661SRafal Jaworowski /* Unload TX/RX descriptors */ 116767196661SRafal Jaworowski tsec_free_dma_desc(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 116867196661SRafal Jaworowski sc->tsec_tx_vaddr); 116967196661SRafal Jaworowski tsec_free_dma_desc(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 117067196661SRafal Jaworowski sc->tsec_rx_vaddr); 117167196661SRafal Jaworowski } 117267196661SRafal Jaworowski 117367196661SRafal Jaworowski static void 117467196661SRafal Jaworowski tsec_stop(struct tsec_softc *sc) 117567196661SRafal Jaworowski { 117667196661SRafal Jaworowski struct ifnet *ifp; 117767196661SRafal Jaworowski struct mbuf *m0; 117867196661SRafal Jaworowski bus_dmamap_t *mapp; 117967196661SRafal Jaworowski uint32_t tmpval; 118067196661SRafal Jaworowski 118167196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 118267196661SRafal Jaworowski 118367196661SRafal Jaworowski ifp = sc->tsec_ifp; 118467196661SRafal Jaworowski 11855432bd9fSRafal Jaworowski /* Stop tick engine */ 11865432bd9fSRafal Jaworowski callout_stop(&sc->tsec_callout); 118767196661SRafal Jaworowski 118867196661SRafal Jaworowski /* Disable interface and watchdog timer */ 118967196661SRafal Jaworowski ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 11905432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 119167196661SRafal Jaworowski 119267196661SRafal Jaworowski /* Disable all interrupts and stop DMA */ 119367196661SRafal Jaworowski tsec_intrs_ctl(sc, 0); 119467196661SRafal Jaworowski tsec_dma_ctl(sc, 0); 119567196661SRafal Jaworowski 119667196661SRafal Jaworowski /* Remove pending data from TX queue */ 119767196661SRafal Jaworowski while (!TSEC_EMPTYQ_TX_MBUF(sc)) { 119867196661SRafal Jaworowski m0 = TSEC_GET_TX_MBUF(sc); 119967196661SRafal Jaworowski mapp = TSEC_GET_TX_MAP(sc); 120067196661SRafal Jaworowski 1201bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, 1202bd37530eSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 120367196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 120467196661SRafal Jaworowski 120567196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 120667196661SRafal Jaworowski m_freem(m0); 120767196661SRafal Jaworowski } 120867196661SRafal Jaworowski 1209bd37530eSRafal Jaworowski /* Disable RX and TX */ 121067196661SRafal Jaworowski tmpval = TSEC_READ(sc, TSEC_REG_MACCFG1); 121167196661SRafal Jaworowski tmpval &= ~(TSEC_MACCFG1_RX_EN | TSEC_MACCFG1_TX_EN); 121267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, tmpval); 121367196661SRafal Jaworowski DELAY(10); 121467196661SRafal Jaworowski } 121567196661SRafal Jaworowski 1216bd37530eSRafal Jaworowski static void 1217bd37530eSRafal Jaworowski tsec_tick(void *arg) 121867196661SRafal Jaworowski { 121967196661SRafal Jaworowski struct tsec_softc *sc = arg; 1220bd37530eSRafal Jaworowski struct ifnet *ifp; 1221bd37530eSRafal Jaworowski int link; 1222bd37530eSRafal Jaworowski 1223bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 1224bd37530eSRafal Jaworowski 1225bd37530eSRafal Jaworowski tsec_watchdog(sc); 1226bd37530eSRafal Jaworowski 1227bd37530eSRafal Jaworowski ifp = sc->tsec_ifp; 1228bd37530eSRafal Jaworowski link = sc->tsec_link; 1229bd37530eSRafal Jaworowski 1230bd37530eSRafal Jaworowski mii_tick(sc->tsec_mii); 1231bd37530eSRafal Jaworowski 1232bd37530eSRafal Jaworowski if (link == 0 && sc->tsec_link == 1 && 1233bd37530eSRafal Jaworowski (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))) 1234bd37530eSRafal Jaworowski tsec_start_locked(ifp); 1235bd37530eSRafal Jaworowski 1236bd37530eSRafal Jaworowski /* Schedule another timeout one second from now. */ 1237bd37530eSRafal Jaworowski callout_reset(&sc->tsec_callout, hz, tsec_tick, sc); 1238bd37530eSRafal Jaworowski 1239bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 1240bd37530eSRafal Jaworowski } 1241bd37530eSRafal Jaworowski 1242bd37530eSRafal Jaworowski /* 1243bd37530eSRafal Jaworowski * This is the core RX routine. It replenishes mbufs in the descriptor and 1244bd37530eSRafal Jaworowski * sends data which have been dma'ed into host memory to upper layer. 1245bd37530eSRafal Jaworowski * 1246bd37530eSRafal Jaworowski * Loops at most count times if count is > 0, or until done if count < 0. 1247bd37530eSRafal Jaworowski */ 1248bd37530eSRafal Jaworowski static void 1249bd37530eSRafal Jaworowski tsec_receive_intr_locked(struct tsec_softc *sc, int count) 1250bd37530eSRafal Jaworowski { 125167196661SRafal Jaworowski struct tsec_desc *rx_desc; 125267196661SRafal Jaworowski struct ifnet *ifp; 125367196661SRafal Jaworowski struct rx_data_type *rx_data; 125467196661SRafal Jaworowski struct mbuf *m; 125567196661SRafal Jaworowski device_t dev; 125667196661SRafal Jaworowski uint32_t i; 1257bd37530eSRafal Jaworowski int c; 125867196661SRafal Jaworowski uint16_t flags; 1259bd37530eSRafal Jaworowski 1260bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK_ASSERT(sc); 126167196661SRafal Jaworowski 126267196661SRafal Jaworowski ifp = sc->tsec_ifp; 126367196661SRafal Jaworowski rx_data = sc->rx_data; 126467196661SRafal Jaworowski dev = sc->dev; 126567196661SRafal Jaworowski 1266bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 1267bd37530eSRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 126867196661SRafal Jaworowski 1269bd37530eSRafal Jaworowski for (c = 0; ; c++) { 1270bd37530eSRafal Jaworowski if (count >= 0 && count-- == 0) 1271bd37530eSRafal Jaworowski break; 127267196661SRafal Jaworowski 127367196661SRafal Jaworowski rx_desc = TSEC_GET_CUR_RX_DESC(sc); 127467196661SRafal Jaworowski flags = rx_desc->flags; 127567196661SRafal Jaworowski 127667196661SRafal Jaworowski /* Check if there is anything to receive */ 1277bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_E) || (c >= TSEC_RX_NUM_DESC)) { 127867196661SRafal Jaworowski /* 127967196661SRafal Jaworowski * Avoid generating another interrupt 128067196661SRafal Jaworowski */ 128167196661SRafal Jaworowski if (flags & TSEC_RXBD_E) 128267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, 128367196661SRafal Jaworowski TSEC_IEVENT_RXB | TSEC_IEVENT_RXF); 128467196661SRafal Jaworowski /* 128567196661SRafal Jaworowski * We didn't consume current descriptor and have to 128667196661SRafal Jaworowski * return it to the queue 128767196661SRafal Jaworowski */ 128867196661SRafal Jaworowski TSEC_BACK_CUR_RX_DESC(sc); 128967196661SRafal Jaworowski break; 129067196661SRafal Jaworowski } 129167196661SRafal Jaworowski 129267196661SRafal Jaworowski if (flags & (TSEC_RXBD_LG | TSEC_RXBD_SH | TSEC_RXBD_NO | 129367196661SRafal Jaworowski TSEC_RXBD_CR | TSEC_RXBD_OV | TSEC_RXBD_TR)) { 1294321e12c8SRafal Jaworowski 129567196661SRafal Jaworowski rx_desc->length = 0; 1296bd37530eSRafal Jaworowski rx_desc->flags = (rx_desc->flags & 1297bd37530eSRafal Jaworowski ~TSEC_RXBD_ZEROONINIT) | TSEC_RXBD_E | TSEC_RXBD_I; 1298bd37530eSRafal Jaworowski 1299bd37530eSRafal Jaworowski if (sc->frame != NULL) { 1300bd37530eSRafal Jaworowski m_free(sc->frame); 1301bd37530eSRafal Jaworowski sc->frame = NULL; 1302bd37530eSRafal Jaworowski } 1303bd37530eSRafal Jaworowski 130467196661SRafal Jaworowski continue; 130567196661SRafal Jaworowski } 130667196661SRafal Jaworowski 130767196661SRafal Jaworowski /* Ok... process frame */ 130867196661SRafal Jaworowski i = TSEC_GET_CUR_RX_DESC_CNT(sc); 130967196661SRafal Jaworowski m = rx_data[i].mbuf; 1310bd37530eSRafal Jaworowski m->m_len = rx_desc->length; 1311bd37530eSRafal Jaworowski 1312bd37530eSRafal Jaworowski if (sc->frame != NULL) { 1313bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_L) != 0) 1314bd37530eSRafal Jaworowski m->m_len -= m_length(sc->frame, NULL); 1315bd37530eSRafal Jaworowski 1316bd37530eSRafal Jaworowski m->m_flags &= ~M_PKTHDR; 1317bd37530eSRafal Jaworowski m_cat(sc->frame, m); 1318bd37530eSRafal Jaworowski } else { 1319bd37530eSRafal Jaworowski sc->frame = m; 1320bd37530eSRafal Jaworowski } 1321bd37530eSRafal Jaworowski 1322bd37530eSRafal Jaworowski m = NULL; 1323bd37530eSRafal Jaworowski 1324bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_L) != 0) { 1325bd37530eSRafal Jaworowski m = sc->frame; 1326bd37530eSRafal Jaworowski sc->frame = NULL; 1327bd37530eSRafal Jaworowski } 132867196661SRafal Jaworowski 132967196661SRafal Jaworowski if (tsec_new_rxbuf(sc->tsec_rx_mtag, rx_data[i].map, 133067196661SRafal Jaworowski &rx_data[i].mbuf, &rx_data[i].paddr)) { 133167196661SRafal Jaworowski ifp->if_ierrors++; 133267196661SRafal Jaworowski continue; 133367196661SRafal Jaworowski } 1334bd37530eSRafal Jaworowski 1335bd37530eSRafal Jaworowski /* Attach new buffer to descriptor and clear flags */ 133667196661SRafal Jaworowski rx_desc->bufptr = rx_data[i].paddr; 133767196661SRafal Jaworowski rx_desc->length = 0; 133867196661SRafal Jaworowski rx_desc->flags = (rx_desc->flags & ~TSEC_RXBD_ZEROONINIT) | 133967196661SRafal Jaworowski TSEC_RXBD_E | TSEC_RXBD_I; 134067196661SRafal Jaworowski 1341bd37530eSRafal Jaworowski if (m != NULL) { 134267196661SRafal Jaworowski m->m_pkthdr.rcvif = ifp; 134367196661SRafal Jaworowski 1344bd37530eSRafal Jaworowski m_fixhdr(m); 1345bd37530eSRafal Jaworowski m_adj(m, -ETHER_CRC_LEN); 134667196661SRafal Jaworowski 1347bd37530eSRafal Jaworowski if (sc->is_etsec) 1348bd37530eSRafal Jaworowski tsec_offload_process_frame(sc, m); 134967196661SRafal Jaworowski 135067196661SRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1351bd37530eSRafal Jaworowski (*ifp->if_input)(ifp, m); 1352bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK(sc); 1353bd37530eSRafal Jaworowski } 1354bd37530eSRafal Jaworowski } 135567196661SRafal Jaworowski 1356bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 1357bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 135867196661SRafal Jaworowski } 135967196661SRafal Jaworowski 1360321e12c8SRafal Jaworowski void 1361bd37530eSRafal Jaworowski tsec_receive_intr(void *arg) 136267196661SRafal Jaworowski { 136367196661SRafal Jaworowski struct tsec_softc *sc = arg; 1364bd37530eSRafal Jaworowski 1365bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK(sc); 1366bd37530eSRafal Jaworowski 1367bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 1368bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) { 1369bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1370bd37530eSRafal Jaworowski return; 1371bd37530eSRafal Jaworowski } 1372bd37530eSRafal Jaworowski #endif 1373bd37530eSRafal Jaworowski 1374bd37530eSRafal Jaworowski /* Confirm the interrupt was received by driver */ 1375bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_RXB | TSEC_IEVENT_RXF); 1376bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, -1); 1377bd37530eSRafal Jaworowski 1378bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1379bd37530eSRafal Jaworowski } 1380bd37530eSRafal Jaworowski 1381bd37530eSRafal Jaworowski static void 1382bd37530eSRafal Jaworowski tsec_transmit_intr_locked(struct tsec_softc *sc) 1383bd37530eSRafal Jaworowski { 138467196661SRafal Jaworowski struct tsec_desc *tx_desc; 138567196661SRafal Jaworowski struct ifnet *ifp; 138667196661SRafal Jaworowski struct mbuf *m0; 138767196661SRafal Jaworowski bus_dmamap_t *mapp; 138867196661SRafal Jaworowski int send = 0; 138967196661SRafal Jaworowski 1390bd37530eSRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 1391bd37530eSRafal Jaworowski 139267196661SRafal Jaworowski ifp = sc->tsec_ifp; 139367196661SRafal Jaworowski 139467196661SRafal Jaworowski /* Update collision statistics */ 139567196661SRafal Jaworowski ifp->if_collisions += TSEC_READ(sc, TSEC_REG_MON_TNCL); 139667196661SRafal Jaworowski 139767196661SRafal Jaworowski /* Reset collision counters in hardware */ 139867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TSCL, 0); 139967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TMCL, 0); 140067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TLCL, 0); 140167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TXCL, 0); 140267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TNCL, 0); 140367196661SRafal Jaworowski 1404321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 1405321e12c8SRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 140667196661SRafal Jaworowski 140767196661SRafal Jaworowski while (TSEC_CUR_DIFF_DIRTY_TX_DESC(sc)) { 140867196661SRafal Jaworowski tx_desc = TSEC_GET_DIRTY_TX_DESC(sc); 140967196661SRafal Jaworowski if (tx_desc->flags & TSEC_TXBD_R) { 141067196661SRafal Jaworowski TSEC_BACK_DIRTY_TX_DESC(sc); 141167196661SRafal Jaworowski break; 141267196661SRafal Jaworowski } 141367196661SRafal Jaworowski 141467196661SRafal Jaworowski if ((tx_desc->flags & TSEC_TXBD_L) == 0) 141567196661SRafal Jaworowski continue; 141667196661SRafal Jaworowski 141767196661SRafal Jaworowski /* 141867196661SRafal Jaworowski * This is the last buf in this packet, so unmap and free it. 141967196661SRafal Jaworowski */ 142067196661SRafal Jaworowski m0 = TSEC_GET_TX_MBUF(sc); 142167196661SRafal Jaworowski mapp = TSEC_GET_TX_MAP(sc); 142267196661SRafal Jaworowski 142367196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, BUS_DMASYNC_POSTWRITE); 142467196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 142567196661SRafal Jaworowski 142667196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 142767196661SRafal Jaworowski m_freem(m0); 142867196661SRafal Jaworowski 142967196661SRafal Jaworowski ifp->if_opackets++; 143067196661SRafal Jaworowski send = 1; 143167196661SRafal Jaworowski } 1432bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 1433bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 143467196661SRafal Jaworowski 143567196661SRafal Jaworowski if (send) { 143667196661SRafal Jaworowski /* Now send anything that was pending */ 143767196661SRafal Jaworowski ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 143867196661SRafal Jaworowski tsec_start_locked(ifp); 143967196661SRafal Jaworowski 1440bd37530eSRafal Jaworowski /* Stop wathdog if all sent */ 144167196661SRafal Jaworowski if (TSEC_EMPTYQ_TX_MBUF(sc)) 14425432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 144367196661SRafal Jaworowski } 144467196661SRafal Jaworowski } 144567196661SRafal Jaworowski 1446321e12c8SRafal Jaworowski void 1447bd37530eSRafal Jaworowski tsec_transmit_intr(void *arg) 144867196661SRafal Jaworowski { 144967196661SRafal Jaworowski struct tsec_softc *sc = arg; 1450bd37530eSRafal Jaworowski 1451bd37530eSRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 1452bd37530eSRafal Jaworowski 1453bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 1454bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) { 1455bd37530eSRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 1456bd37530eSRafal Jaworowski return; 1457bd37530eSRafal Jaworowski } 1458bd37530eSRafal Jaworowski #endif 1459bd37530eSRafal Jaworowski /* Confirm the interrupt was received by driver */ 1460bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_TXB | TSEC_IEVENT_TXF); 1461bd37530eSRafal Jaworowski tsec_transmit_intr_locked(sc); 1462bd37530eSRafal Jaworowski 1463bd37530eSRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 1464bd37530eSRafal Jaworowski } 1465bd37530eSRafal Jaworowski 1466bd37530eSRafal Jaworowski static void 1467bd37530eSRafal Jaworowski tsec_error_intr_locked(struct tsec_softc *sc, int count) 1468bd37530eSRafal Jaworowski { 146967196661SRafal Jaworowski struct ifnet *ifp; 147067196661SRafal Jaworowski uint32_t eflags; 147167196661SRafal Jaworowski 1472bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1473bd37530eSRafal Jaworowski 147467196661SRafal Jaworowski ifp = sc->tsec_ifp; 147567196661SRafal Jaworowski 147667196661SRafal Jaworowski eflags = TSEC_READ(sc, TSEC_REG_IEVENT); 147767196661SRafal Jaworowski 147867196661SRafal Jaworowski /* Clear events bits in hardware */ 147967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_RXC | TSEC_IEVENT_BSY | 148067196661SRafal Jaworowski TSEC_IEVENT_EBERR | TSEC_IEVENT_MSRO | TSEC_IEVENT_BABT | 148167196661SRafal Jaworowski TSEC_IEVENT_TXC | TSEC_IEVENT_TXE | TSEC_IEVENT_LC | 148267196661SRafal Jaworowski TSEC_IEVENT_CRL | TSEC_IEVENT_XFUN); 148367196661SRafal Jaworowski 148467196661SRafal Jaworowski /* Check transmitter errors */ 148567196661SRafal Jaworowski if (eflags & TSEC_IEVENT_TXE) { 148667196661SRafal Jaworowski ifp->if_oerrors++; 148767196661SRafal Jaworowski 148867196661SRafal Jaworowski if (eflags & TSEC_IEVENT_LC) 148967196661SRafal Jaworowski ifp->if_collisions++; 149067196661SRafal Jaworowski 149167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 149267196661SRafal Jaworowski } 149367196661SRafal Jaworowski 149467196661SRafal Jaworowski /* Check receiver errors */ 149567196661SRafal Jaworowski if (eflags & TSEC_IEVENT_BSY) { 149667196661SRafal Jaworowski ifp->if_ierrors++; 149767196661SRafal Jaworowski ifp->if_iqdrops++; 149867196661SRafal Jaworowski 149967196661SRafal Jaworowski /* Get data from RX buffers */ 1500bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, count); 150167196661SRafal Jaworowski 150267196661SRafal Jaworowski /* Make receiver again active */ 150367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RSTAT, TSEC_RSTAT_QHLT); 150467196661SRafal Jaworowski } 1505bd37530eSRafal Jaworowski 1506bd37530eSRafal Jaworowski if (ifp->if_flags & IFF_DEBUG) 1507bd37530eSRafal Jaworowski if_printf(ifp, "tsec_error_intr(): event flags: 0x%x\n", 1508bd37530eSRafal Jaworowski eflags); 1509bd37530eSRafal Jaworowski 1510bd37530eSRafal Jaworowski if (eflags & TSEC_IEVENT_EBERR) { 1511bd37530eSRafal Jaworowski if_printf(ifp, "System bus error occurred during" 1512bd37530eSRafal Jaworowski "DMA transaction (flags: 0x%x)\n", eflags); 1513bd37530eSRafal Jaworowski tsec_init_locked(sc); 1514bd37530eSRafal Jaworowski } 1515bd37530eSRafal Jaworowski 1516bd37530eSRafal Jaworowski if (eflags & TSEC_IEVENT_BABT) 1517bd37530eSRafal Jaworowski ifp->if_oerrors++; 1518bd37530eSRafal Jaworowski 151967196661SRafal Jaworowski if (eflags & TSEC_IEVENT_BABR) 152067196661SRafal Jaworowski ifp->if_ierrors++; 152167196661SRafal Jaworowski } 152267196661SRafal Jaworowski 1523bd37530eSRafal Jaworowski void 1524bd37530eSRafal Jaworowski tsec_error_intr(void *arg) 152567196661SRafal Jaworowski { 1526bd37530eSRafal Jaworowski struct tsec_softc *sc = arg; 152767196661SRafal Jaworowski 1528772619e1SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 1529bd37530eSRafal Jaworowski tsec_error_intr_locked(sc, -1); 1530772619e1SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 153167196661SRafal Jaworowski } 153267196661SRafal Jaworowski 1533321e12c8SRafal Jaworowski int 153467196661SRafal Jaworowski tsec_miibus_readreg(device_t dev, int phy, int reg) 153567196661SRafal Jaworowski { 153667196661SRafal Jaworowski struct tsec_softc *sc; 153767196661SRafal Jaworowski uint32_t timeout; 153867196661SRafal Jaworowski 153967196661SRafal Jaworowski sc = device_get_softc(dev); 154067196661SRafal Jaworowski 154167196661SRafal Jaworowski if (device_get_unit(dev) != phy) 154267196661SRafal Jaworowski return (0); 154367196661SRafal Jaworowski 154467196661SRafal Jaworowski sc = tsec0_sc; 154567196661SRafal Jaworowski 154667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMADD, (phy << 8) | reg); 154767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMCOM, 0); 154867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMCOM, TSEC_MIIMCOM_READCYCLE); 154967196661SRafal Jaworowski 155067196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 155167196661SRafal Jaworowski while (--timeout && TSEC_READ(sc, TSEC_REG_MIIMIND) & 155267196661SRafal Jaworowski (TSEC_MIIMIND_NOTVALID | TSEC_MIIMIND_BUSY)) 155367196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 155467196661SRafal Jaworowski 155567196661SRafal Jaworowski if (timeout == 0) 155667196661SRafal Jaworowski device_printf(dev, "Timeout while reading from PHY!\n"); 155767196661SRafal Jaworowski 155867196661SRafal Jaworowski return (TSEC_READ(sc, TSEC_REG_MIIMSTAT)); 155967196661SRafal Jaworowski } 156067196661SRafal Jaworowski 1561321e12c8SRafal Jaworowski void 156267196661SRafal Jaworowski tsec_miibus_writereg(device_t dev, int phy, int reg, int value) 156367196661SRafal Jaworowski { 156467196661SRafal Jaworowski struct tsec_softc *sc; 156567196661SRafal Jaworowski uint32_t timeout; 156667196661SRafal Jaworowski 156767196661SRafal Jaworowski sc = device_get_softc(dev); 156867196661SRafal Jaworowski 156967196661SRafal Jaworowski if (device_get_unit(dev) != phy) 157067196661SRafal Jaworowski device_printf(dev, "Trying to write to an alien PHY(%d)\n", phy); 157167196661SRafal Jaworowski 157267196661SRafal Jaworowski sc = tsec0_sc; 157367196661SRafal Jaworowski 157467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMADD, (phy << 8) | reg); 157567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMCON, value); 157667196661SRafal Jaworowski 157767196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 157867196661SRafal Jaworowski while (--timeout && (TSEC_READ(sc, TSEC_REG_MIIMIND) & TSEC_MIIMIND_BUSY)) 157967196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 158067196661SRafal Jaworowski 158167196661SRafal Jaworowski if (timeout == 0) 158267196661SRafal Jaworowski device_printf(dev, "Timeout while writing to PHY!\n"); 158367196661SRafal Jaworowski } 158467196661SRafal Jaworowski 1585321e12c8SRafal Jaworowski void 158667196661SRafal Jaworowski tsec_miibus_statchg(device_t dev) 158767196661SRafal Jaworowski { 158867196661SRafal Jaworowski struct tsec_softc *sc; 158967196661SRafal Jaworowski struct mii_data *mii; 159067196661SRafal Jaworowski uint32_t ecntrl, id, tmp; 159167196661SRafal Jaworowski int link; 159267196661SRafal Jaworowski 159367196661SRafal Jaworowski sc = device_get_softc(dev); 159467196661SRafal Jaworowski mii = sc->tsec_mii; 159567196661SRafal Jaworowski link = ((mii->mii_media_status & IFM_ACTIVE) ? 1 : 0); 159667196661SRafal Jaworowski 159767196661SRafal Jaworowski tmp = TSEC_READ(sc, TSEC_REG_MACCFG2) & ~TSEC_MACCFG2_IF; 159867196661SRafal Jaworowski 159967196661SRafal Jaworowski if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 160067196661SRafal Jaworowski tmp |= TSEC_MACCFG2_FULLDUPLEX; 160167196661SRafal Jaworowski else 160267196661SRafal Jaworowski tmp &= ~TSEC_MACCFG2_FULLDUPLEX; 160367196661SRafal Jaworowski 160467196661SRafal Jaworowski switch (IFM_SUBTYPE(mii->mii_media_active)) { 160567196661SRafal Jaworowski case IFM_1000_T: 160667196661SRafal Jaworowski case IFM_1000_SX: 160767196661SRafal Jaworowski tmp |= TSEC_MACCFG2_GMII; 160867196661SRafal Jaworowski sc->tsec_link = link; 160967196661SRafal Jaworowski break; 161067196661SRafal Jaworowski case IFM_100_TX: 161167196661SRafal Jaworowski case IFM_10_T: 161267196661SRafal Jaworowski tmp |= TSEC_MACCFG2_MII; 161367196661SRafal Jaworowski sc->tsec_link = link; 161467196661SRafal Jaworowski break; 161567196661SRafal Jaworowski case IFM_NONE: 161667196661SRafal Jaworowski if (link) 161767196661SRafal Jaworowski device_printf(dev, "No speed selected but link active!\n"); 161867196661SRafal Jaworowski sc->tsec_link = 0; 161967196661SRafal Jaworowski return; 162067196661SRafal Jaworowski default: 162167196661SRafal Jaworowski sc->tsec_link = 0; 162267196661SRafal Jaworowski device_printf(dev, "Unknown speed (%d), link %s!\n", 162367196661SRafal Jaworowski IFM_SUBTYPE(mii->mii_media_active), 162467196661SRafal Jaworowski ((link) ? "up" : "down")); 162567196661SRafal Jaworowski return; 162667196661SRafal Jaworowski } 162767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG2, tmp); 162867196661SRafal Jaworowski 162967196661SRafal Jaworowski /* XXX kludge - use circumstantial evidence for reduced mode. */ 163067196661SRafal Jaworowski id = TSEC_READ(sc, TSEC_REG_ID2); 163167196661SRafal Jaworowski if (id & 0xffff) { 163267196661SRafal Jaworowski ecntrl = TSEC_READ(sc, TSEC_REG_ECNTRL) & ~TSEC_ECNTRL_R100M; 163367196661SRafal Jaworowski ecntrl |= (tmp & TSEC_MACCFG2_MII) ? TSEC_ECNTRL_R100M : 0; 163467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ECNTRL, ecntrl); 163567196661SRafal Jaworowski } 163667196661SRafal Jaworowski } 1637bd37530eSRafal Jaworowski 1638bd37530eSRafal Jaworowski static void 1639bd37530eSRafal Jaworowski tsec_add_sysctls(struct tsec_softc *sc) 1640bd37530eSRafal Jaworowski { 1641bd37530eSRafal Jaworowski struct sysctl_ctx_list *ctx; 1642bd37530eSRafal Jaworowski struct sysctl_oid_list *children; 1643bd37530eSRafal Jaworowski struct sysctl_oid *tree; 1644bd37530eSRafal Jaworowski 1645bd37530eSRafal Jaworowski ctx = device_get_sysctl_ctx(sc->dev); 1646bd37530eSRafal Jaworowski children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 1647bd37530eSRafal Jaworowski tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "int_coal", 1648bd37530eSRafal Jaworowski CTLFLAG_RD, 0, "TSEC Interrupts coalescing"); 1649bd37530eSRafal Jaworowski children = SYSCTL_CHILDREN(tree); 1650bd37530eSRafal Jaworowski 1651bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_time", 1652bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_RX, tsec_sysctl_ic_time, 1653bd37530eSRafal Jaworowski "I", "IC RX time threshold (0-65535)"); 1654bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_count", 1655bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_RX, tsec_sysctl_ic_count, 1656bd37530eSRafal Jaworowski "I", "IC RX frame count threshold (0-255)"); 1657bd37530eSRafal Jaworowski 1658bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tx_time", 1659bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_TX, tsec_sysctl_ic_time, 1660bd37530eSRafal Jaworowski "I", "IC TX time threshold (0-65535)"); 1661bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tx_count", 1662bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_TX, tsec_sysctl_ic_count, 1663bd37530eSRafal Jaworowski "I", "IC TX frame count threshold (0-255)"); 1664bd37530eSRafal Jaworowski } 1665bd37530eSRafal Jaworowski 1666bd37530eSRafal Jaworowski /* 1667bd37530eSRafal Jaworowski * With Interrupt Coalescing (IC) active, a transmit/receive frame 1668bd37530eSRafal Jaworowski * interrupt is raised either upon: 1669bd37530eSRafal Jaworowski * 1670bd37530eSRafal Jaworowski * - threshold-defined period of time elapsed, or 1671bd37530eSRafal Jaworowski * - threshold-defined number of frames is received/transmitted, 1672bd37530eSRafal Jaworowski * whichever occurs first. 1673bd37530eSRafal Jaworowski * 1674bd37530eSRafal Jaworowski * The following sysctls regulate IC behaviour (for TX/RX separately): 1675bd37530eSRafal Jaworowski * 1676bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.rx_time 1677bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.rx_count 1678bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.tx_time 1679bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.tx_count 1680bd37530eSRafal Jaworowski * 1681bd37530eSRafal Jaworowski * Values: 1682bd37530eSRafal Jaworowski * 1683bd37530eSRafal Jaworowski * - 0 for either time or count disables IC on the given TX/RX path 1684bd37530eSRafal Jaworowski * 1685bd37530eSRafal Jaworowski * - count: 1-255 (expresses frame count number; note that value of 1 is 1686bd37530eSRafal Jaworowski * effectively IC off) 1687bd37530eSRafal Jaworowski * 1688bd37530eSRafal Jaworowski * - time: 1-65535 (value corresponds to a real time period and is 1689bd37530eSRafal Jaworowski * expressed in units equivalent to 64 TSEC interface clocks, i.e. one timer 1690bd37530eSRafal Jaworowski * threshold unit is 26.5 us, 2.56 us, or 512 ns, corresponding to 10 Mbps, 1691bd37530eSRafal Jaworowski * 100 Mbps, or 1Gbps, respectively. For detailed discussion consult the 1692bd37530eSRafal Jaworowski * TSEC reference manual. 1693bd37530eSRafal Jaworowski */ 1694bd37530eSRafal Jaworowski 1695bd37530eSRafal Jaworowski static int 1696bd37530eSRafal Jaworowski tsec_sysctl_ic_time(SYSCTL_HANDLER_ARGS) 1697bd37530eSRafal Jaworowski { 1698bd37530eSRafal Jaworowski int error; 1699bd37530eSRafal Jaworowski uint32_t time; 1700bd37530eSRafal Jaworowski struct tsec_softc *sc = (struct tsec_softc *)arg1; 1701bd37530eSRafal Jaworowski 1702bd37530eSRafal Jaworowski time = (arg2 == TSEC_IC_RX) ? sc->rx_ic_time : sc->tx_ic_time; 1703bd37530eSRafal Jaworowski 1704bd37530eSRafal Jaworowski error = sysctl_handle_int(oidp, &time, 0, req); 1705bd37530eSRafal Jaworowski if (error != 0) 1706bd37530eSRafal Jaworowski return (error); 1707bd37530eSRafal Jaworowski 1708bd37530eSRafal Jaworowski if (time > 65535) 1709bd37530eSRafal Jaworowski return (EINVAL); 1710bd37530eSRafal Jaworowski 1711bd37530eSRafal Jaworowski TSEC_IC_LOCK(sc); 1712bd37530eSRafal Jaworowski if (arg2 == TSEC_IC_RX) { 1713bd37530eSRafal Jaworowski sc->rx_ic_time = time; 1714bd37530eSRafal Jaworowski tsec_set_rxic(sc); 1715bd37530eSRafal Jaworowski } else { 1716bd37530eSRafal Jaworowski sc->tx_ic_time = time; 1717bd37530eSRafal Jaworowski tsec_set_txic(sc); 1718bd37530eSRafal Jaworowski } 1719bd37530eSRafal Jaworowski TSEC_IC_UNLOCK(sc); 1720bd37530eSRafal Jaworowski 1721bd37530eSRafal Jaworowski return (0); 1722bd37530eSRafal Jaworowski } 1723bd37530eSRafal Jaworowski 1724bd37530eSRafal Jaworowski static int 1725bd37530eSRafal Jaworowski tsec_sysctl_ic_count(SYSCTL_HANDLER_ARGS) 1726bd37530eSRafal Jaworowski { 1727bd37530eSRafal Jaworowski int error; 1728bd37530eSRafal Jaworowski uint32_t count; 1729bd37530eSRafal Jaworowski struct tsec_softc *sc = (struct tsec_softc *)arg1; 1730bd37530eSRafal Jaworowski 1731bd37530eSRafal Jaworowski count = (arg2 == TSEC_IC_RX) ? sc->rx_ic_count : sc->tx_ic_count; 1732bd37530eSRafal Jaworowski 1733bd37530eSRafal Jaworowski error = sysctl_handle_int(oidp, &count, 0, req); 1734bd37530eSRafal Jaworowski if (error != 0) 1735bd37530eSRafal Jaworowski return (error); 1736bd37530eSRafal Jaworowski 1737bd37530eSRafal Jaworowski if (count > 255) 1738bd37530eSRafal Jaworowski return (EINVAL); 1739bd37530eSRafal Jaworowski 1740bd37530eSRafal Jaworowski TSEC_IC_LOCK(sc); 1741bd37530eSRafal Jaworowski if (arg2 == TSEC_IC_RX) { 1742bd37530eSRafal Jaworowski sc->rx_ic_count = count; 1743bd37530eSRafal Jaworowski tsec_set_rxic(sc); 1744bd37530eSRafal Jaworowski } else { 1745bd37530eSRafal Jaworowski sc->tx_ic_count = count; 1746bd37530eSRafal Jaworowski tsec_set_txic(sc); 1747bd37530eSRafal Jaworowski } 1748bd37530eSRafal Jaworowski TSEC_IC_UNLOCK(sc); 1749bd37530eSRafal Jaworowski 1750bd37530eSRafal Jaworowski return (0); 1751bd37530eSRafal Jaworowski } 1752bd37530eSRafal Jaworowski 1753bd37530eSRafal Jaworowski static void 1754bd37530eSRafal Jaworowski tsec_set_rxic(struct tsec_softc *sc) 1755bd37530eSRafal Jaworowski { 1756bd37530eSRafal Jaworowski uint32_t rxic_val; 1757bd37530eSRafal Jaworowski 1758bd37530eSRafal Jaworowski if (sc->rx_ic_count == 0 || sc->rx_ic_time == 0) 1759bd37530eSRafal Jaworowski /* Disable RX IC */ 1760bd37530eSRafal Jaworowski rxic_val = 0; 1761bd37530eSRafal Jaworowski else { 1762bd37530eSRafal Jaworowski rxic_val = 0x80000000; 1763bd37530eSRafal Jaworowski rxic_val |= (sc->rx_ic_count << 21); 1764bd37530eSRafal Jaworowski rxic_val |= sc->rx_ic_time; 1765bd37530eSRafal Jaworowski } 1766bd37530eSRafal Jaworowski 1767bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RXIC, rxic_val); 1768bd37530eSRafal Jaworowski } 1769bd37530eSRafal Jaworowski 1770bd37530eSRafal Jaworowski static void 1771bd37530eSRafal Jaworowski tsec_set_txic(struct tsec_softc *sc) 1772bd37530eSRafal Jaworowski { 1773bd37530eSRafal Jaworowski uint32_t txic_val; 1774bd37530eSRafal Jaworowski 1775bd37530eSRafal Jaworowski if (sc->tx_ic_count == 0 || sc->tx_ic_time == 0) 1776bd37530eSRafal Jaworowski /* Disable TX IC */ 1777bd37530eSRafal Jaworowski txic_val = 0; 1778bd37530eSRafal Jaworowski else { 1779bd37530eSRafal Jaworowski txic_val = 0x80000000; 1780bd37530eSRafal Jaworowski txic_val |= (sc->tx_ic_count << 21); 1781bd37530eSRafal Jaworowski txic_val |= sc->tx_ic_time; 1782bd37530eSRafal Jaworowski } 1783bd37530eSRafal Jaworowski 1784bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TXIC, txic_val); 1785bd37530eSRafal Jaworowski } 1786bd37530eSRafal Jaworowski 1787bd37530eSRafal Jaworowski static void 1788bd37530eSRafal Jaworowski tsec_offload_setup(struct tsec_softc *sc) 1789bd37530eSRafal Jaworowski { 1790bd37530eSRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 1791bd37530eSRafal Jaworowski uint32_t reg; 1792bd37530eSRafal Jaworowski 1793bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1794bd37530eSRafal Jaworowski 1795bd37530eSRafal Jaworowski reg = TSEC_READ(sc, TSEC_REG_TCTRL); 1796bd37530eSRafal Jaworowski reg |= TSEC_TCTRL_IPCSEN | TSEC_TCTRL_TUCSEN; 1797bd37530eSRafal Jaworowski 1798bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_TXCSUM) 1799bd37530eSRafal Jaworowski ifp->if_hwassist = TSEC_CHECKSUM_FEATURES; 1800bd37530eSRafal Jaworowski else 1801bd37530eSRafal Jaworowski ifp->if_hwassist = 0; 1802bd37530eSRafal Jaworowski 1803bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TCTRL, reg); 1804bd37530eSRafal Jaworowski 1805bd37530eSRafal Jaworowski reg = TSEC_READ(sc, TSEC_REG_RCTRL); 1806bd37530eSRafal Jaworowski reg &= ~(TSEC_RCTRL_IPCSEN | TSEC_RCTRL_TUCSEN | TSEC_RCTRL_PRSDEP); 1807bd37530eSRafal Jaworowski reg |= TSEC_RCTRL_PRSDEP_PARSE_L2 | TSEC_RCTRL_VLEX; 1808bd37530eSRafal Jaworowski 1809bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_RXCSUM) 1810bd37530eSRafal Jaworowski reg |= TSEC_RCTRL_IPCSEN | TSEC_RCTRL_TUCSEN | 1811bd37530eSRafal Jaworowski TSEC_RCTRL_PRSDEP_PARSE_L234; 1812bd37530eSRafal Jaworowski 1813bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, reg); 1814bd37530eSRafal Jaworowski } 1815bd37530eSRafal Jaworowski 1816bd37530eSRafal Jaworowski 1817bd37530eSRafal Jaworowski static void 1818bd37530eSRafal Jaworowski tsec_offload_process_frame(struct tsec_softc *sc, struct mbuf *m) 1819bd37530eSRafal Jaworowski { 1820bd37530eSRafal Jaworowski struct tsec_rx_fcb rx_fcb; 1821bd37530eSRafal Jaworowski int csum_flags = 0; 1822bd37530eSRafal Jaworowski int protocol, flags; 1823bd37530eSRafal Jaworowski 1824bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK_ASSERT(sc); 1825bd37530eSRafal Jaworowski 1826bd37530eSRafal Jaworowski m_copydata(m, 0, sizeof(struct tsec_rx_fcb), (caddr_t)(&rx_fcb)); 1827bd37530eSRafal Jaworowski flags = rx_fcb.flags; 1828bd37530eSRafal Jaworowski protocol = rx_fcb.protocol; 1829bd37530eSRafal Jaworowski 1830bd37530eSRafal Jaworowski if (TSEC_RX_FCB_IP_CSUM_CHECKED(flags)) { 1831bd37530eSRafal Jaworowski csum_flags |= CSUM_IP_CHECKED; 1832bd37530eSRafal Jaworowski 1833bd37530eSRafal Jaworowski if ((flags & TSEC_RX_FCB_IP_CSUM_ERROR) == 0) 1834bd37530eSRafal Jaworowski csum_flags |= CSUM_IP_VALID; 1835bd37530eSRafal Jaworowski } 1836bd37530eSRafal Jaworowski 1837bd37530eSRafal Jaworowski if ((protocol == IPPROTO_TCP || protocol == IPPROTO_UDP) && 1838bd37530eSRafal Jaworowski TSEC_RX_FCB_TCP_UDP_CSUM_CHECKED(flags) && 1839bd37530eSRafal Jaworowski (flags & TSEC_RX_FCB_TCP_UDP_CSUM_ERROR) == 0) { 1840bd37530eSRafal Jaworowski 1841bd37530eSRafal Jaworowski csum_flags |= CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 1842bd37530eSRafal Jaworowski m->m_pkthdr.csum_data = 0xFFFF; 1843bd37530eSRafal Jaworowski } 1844bd37530eSRafal Jaworowski 1845bd37530eSRafal Jaworowski m->m_pkthdr.csum_flags = csum_flags; 1846bd37530eSRafal Jaworowski 1847bd37530eSRafal Jaworowski if (flags & TSEC_RX_FCB_VLAN) { 1848bd37530eSRafal Jaworowski m->m_pkthdr.ether_vtag = rx_fcb.vlan; 1849bd37530eSRafal Jaworowski m->m_flags |= M_VLANTAG; 1850bd37530eSRafal Jaworowski } 1851bd37530eSRafal Jaworowski 1852bd37530eSRafal Jaworowski m_adj(m, sizeof(struct tsec_rx_fcb)); 1853bd37530eSRafal Jaworowski } 1854bd37530eSRafal Jaworowski 1855bd37530eSRafal Jaworowski static void 1856bd37530eSRafal Jaworowski tsec_setup_multicast(struct tsec_softc *sc) 1857bd37530eSRafal Jaworowski { 1858bd37530eSRafal Jaworowski uint32_t hashtable[8] = { 0, 0, 0, 0, 0, 0, 0, 0 }; 1859bd37530eSRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 1860bd37530eSRafal Jaworowski struct ifmultiaddr *ifma; 1861bd37530eSRafal Jaworowski uint32_t h; 1862bd37530eSRafal Jaworowski int i; 1863bd37530eSRafal Jaworowski 1864bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1865bd37530eSRafal Jaworowski 1866bd37530eSRafal Jaworowski if (ifp->if_flags & IFF_ALLMULTI) { 1867bd37530eSRafal Jaworowski for (i = 0; i < 8; i++) 1868bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR(i), 0xFFFFFFFF); 1869bd37530eSRafal Jaworowski 1870bd37530eSRafal Jaworowski return; 1871bd37530eSRafal Jaworowski } 1872bd37530eSRafal Jaworowski 1873bd37530eSRafal Jaworowski IF_ADDR_LOCK(ifp); 1874bd37530eSRafal Jaworowski TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1875bd37530eSRafal Jaworowski 1876bd37530eSRafal Jaworowski if (ifma->ifma_addr->sa_family != AF_LINK) 1877bd37530eSRafal Jaworowski continue; 1878bd37530eSRafal Jaworowski 1879bd37530eSRafal Jaworowski h = (ether_crc32_be(LLADDR((struct sockaddr_dl *) 1880bd37530eSRafal Jaworowski ifma->ifma_addr), ETHER_ADDR_LEN) >> 24) & 0xFF; 1881bd37530eSRafal Jaworowski 1882bd37530eSRafal Jaworowski hashtable[(h >> 5)] |= 1 << (0x1F - (h & 0x1F)); 1883bd37530eSRafal Jaworowski } 1884bd37530eSRafal Jaworowski IF_ADDR_UNLOCK(ifp); 1885bd37530eSRafal Jaworowski 1886bd37530eSRafal Jaworowski for (i = 0; i < 8; i++) 1887bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR(i), hashtable[i]); 1888bd37530eSRafal Jaworowski } 1889bd37530eSRafal Jaworowski 1890bd37530eSRafal Jaworowski static int 1891bd37530eSRafal Jaworowski tsec_set_mtu(struct tsec_softc *sc, unsigned int mtu) 1892bd37530eSRafal Jaworowski { 1893bd37530eSRafal Jaworowski 1894bd37530eSRafal Jaworowski mtu += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN; 1895bd37530eSRafal Jaworowski 1896bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1897bd37530eSRafal Jaworowski 1898bd37530eSRafal Jaworowski if (mtu >= TSEC_MIN_FRAME_SIZE && mtu <= TSEC_MAX_FRAME_SIZE) { 1899bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MAXFRM, mtu); 1900bd37530eSRafal Jaworowski return (mtu); 1901bd37530eSRafal Jaworowski } 1902bd37530eSRafal Jaworowski 1903bd37530eSRafal Jaworowski return (0); 1904bd37530eSRafal Jaworowski } 1905