167196661SRafal Jaworowski /*- 2321e12c8SRafal Jaworowski * Copyright (C) 2007-2008 Semihalf, Rafal Jaworowski <raj@semihalf.com> 3321e12c8SRafal Jaworowski * Copyright (C) 2006-2007 Semihalf, Piotr Kruszynski <ppk@semihalf.com> 467196661SRafal Jaworowski * All rights reserved. 567196661SRafal Jaworowski * 667196661SRafal Jaworowski * Redistribution and use in source and binary forms, with or without 767196661SRafal Jaworowski * modification, are permitted provided that the following conditions 867196661SRafal Jaworowski * are met: 967196661SRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 1067196661SRafal Jaworowski * notice, this list of conditions and the following disclaimer. 1167196661SRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 1267196661SRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 1367196661SRafal Jaworowski * documentation and/or other materials provided with the distribution. 1467196661SRafal Jaworowski * 1567196661SRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 1667196661SRafal Jaworowski * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 1767196661SRafal Jaworowski * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 1867196661SRafal Jaworowski * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 1967196661SRafal Jaworowski * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED 2067196661SRafal Jaworowski * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 2167196661SRafal Jaworowski * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 2267196661SRafal Jaworowski * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 2367196661SRafal Jaworowski * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 2467196661SRafal Jaworowski * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2567196661SRafal Jaworowski */ 2667196661SRafal Jaworowski 2767196661SRafal Jaworowski /* 2867196661SRafal Jaworowski * Freescale integrated Three-Speed Ethernet Controller (TSEC) driver. 2967196661SRafal Jaworowski */ 3067196661SRafal Jaworowski #include <sys/cdefs.h> 3167196661SRafal Jaworowski __FBSDID("$FreeBSD$"); 3267196661SRafal Jaworowski 33bd37530eSRafal Jaworowski #ifdef HAVE_KERNEL_OPTION_HEADERS 34bd37530eSRafal Jaworowski #include "opt_device_polling.h" 35bd37530eSRafal Jaworowski #endif 36bd37530eSRafal Jaworowski 3767196661SRafal Jaworowski #include <sys/param.h> 3867196661SRafal Jaworowski #include <sys/systm.h> 39321e12c8SRafal Jaworowski #include <sys/bus.h> 4067196661SRafal Jaworowski #include <sys/endian.h> 4167196661SRafal Jaworowski #include <sys/mbuf.h> 4267196661SRafal Jaworowski #include <sys/kernel.h> 4367196661SRafal Jaworowski #include <sys/module.h> 4467196661SRafal Jaworowski #include <sys/socket.h> 45321e12c8SRafal Jaworowski #include <sys/sockio.h> 4667196661SRafal Jaworowski #include <sys/sysctl.h> 4767196661SRafal Jaworowski 48321e12c8SRafal Jaworowski #include <net/bpf.h> 49321e12c8SRafal Jaworowski #include <net/ethernet.h> 5067196661SRafal Jaworowski #include <net/if.h> 51321e12c8SRafal Jaworowski #include <net/if_arp.h> 5267196661SRafal Jaworowski #include <net/if_dl.h> 5367196661SRafal Jaworowski #include <net/if_media.h> 5467196661SRafal Jaworowski #include <net/if_types.h> 5567196661SRafal Jaworowski #include <net/if_vlan_var.h> 5667196661SRafal Jaworowski 57bd37530eSRafal Jaworowski #include <netinet/in_systm.h> 58bd37530eSRafal Jaworowski #include <netinet/in.h> 59bd37530eSRafal Jaworowski #include <netinet/ip.h> 60bd37530eSRafal Jaworowski 61321e12c8SRafal Jaworowski #include <machine/bus.h> 62321e12c8SRafal Jaworowski 6367196661SRafal Jaworowski #include <dev/mii/mii.h> 6467196661SRafal Jaworowski #include <dev/mii/miivar.h> 6567196661SRafal Jaworowski 6667196661SRafal Jaworowski #include <dev/tsec/if_tsec.h> 6767196661SRafal Jaworowski #include <dev/tsec/if_tsecreg.h> 6867196661SRafal Jaworowski 69321e12c8SRafal Jaworowski static int tsec_alloc_dma_desc(device_t dev, bus_dma_tag_t *dtag, 70321e12c8SRafal Jaworowski bus_dmamap_t *dmap, bus_size_t dsize, void **vaddr, void *raddr, 71321e12c8SRafal Jaworowski const char *dname); 7267196661SRafal Jaworowski static void tsec_dma_ctl(struct tsec_softc *sc, int state); 73bd37530eSRafal Jaworowski static int tsec_encap(struct tsec_softc *sc, struct mbuf *m_head, 74bd37530eSRafal Jaworowski int fcb_inserted); 75321e12c8SRafal Jaworowski static void tsec_free_dma(struct tsec_softc *sc); 76321e12c8SRafal Jaworowski static void tsec_free_dma_desc(bus_dma_tag_t dtag, bus_dmamap_t dmap, void *vaddr); 7767196661SRafal Jaworowski static int tsec_ifmedia_upd(struct ifnet *ifp); 7867196661SRafal Jaworowski static void tsec_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr); 7967196661SRafal Jaworowski static int tsec_new_rxbuf(bus_dma_tag_t tag, bus_dmamap_t map, 8067196661SRafal Jaworowski struct mbuf **mbufp, uint32_t *paddr); 8167196661SRafal Jaworowski static void tsec_map_dma_addr(void *arg, bus_dma_segment_t *segs, 8267196661SRafal Jaworowski int nseg, int error); 83321e12c8SRafal Jaworowski static void tsec_intrs_ctl(struct tsec_softc *sc, int state); 84321e12c8SRafal Jaworowski static void tsec_init(void *xsc); 85321e12c8SRafal Jaworowski static void tsec_init_locked(struct tsec_softc *sc); 86321e12c8SRafal Jaworowski static int tsec_ioctl(struct ifnet *ifp, u_long command, caddr_t data); 87321e12c8SRafal Jaworowski static void tsec_reset_mac(struct tsec_softc *sc); 88321e12c8SRafal Jaworowski static void tsec_setfilter(struct tsec_softc *sc); 89321e12c8SRafal Jaworowski static void tsec_set_mac_address(struct tsec_softc *sc); 90321e12c8SRafal Jaworowski static void tsec_start(struct ifnet *ifp); 91321e12c8SRafal Jaworowski static void tsec_start_locked(struct ifnet *ifp); 9267196661SRafal Jaworowski static void tsec_stop(struct tsec_softc *sc); 9367196661SRafal Jaworowski static void tsec_tick(void *arg); 94321e12c8SRafal Jaworowski static void tsec_watchdog(struct tsec_softc *sc); 95bd37530eSRafal Jaworowski static void tsec_add_sysctls(struct tsec_softc *sc); 96bd37530eSRafal Jaworowski static int tsec_sysctl_ic_time(SYSCTL_HANDLER_ARGS); 97bd37530eSRafal Jaworowski static int tsec_sysctl_ic_count(SYSCTL_HANDLER_ARGS); 98bd37530eSRafal Jaworowski static void tsec_set_rxic(struct tsec_softc *sc); 99bd37530eSRafal Jaworowski static void tsec_set_txic(struct tsec_softc *sc); 100bd37530eSRafal Jaworowski static void tsec_receive_intr_locked(struct tsec_softc *sc, int count); 101bd37530eSRafal Jaworowski static void tsec_transmit_intr_locked(struct tsec_softc *sc); 102bd37530eSRafal Jaworowski static void tsec_error_intr_locked(struct tsec_softc *sc, int count); 103bd37530eSRafal Jaworowski static void tsec_offload_setup(struct tsec_softc *sc); 104bd37530eSRafal Jaworowski static void tsec_offload_process_frame(struct tsec_softc *sc, 105bd37530eSRafal Jaworowski struct mbuf *m); 106bd37530eSRafal Jaworowski static void tsec_setup_multicast(struct tsec_softc *sc); 107bd37530eSRafal Jaworowski static int tsec_set_mtu(struct tsec_softc *sc, unsigned int mtu); 10867196661SRafal Jaworowski 109321e12c8SRafal Jaworowski struct tsec_softc *tsec0_sc = NULL; /* XXX ugly hack! */ 11067196661SRafal Jaworowski 111321e12c8SRafal Jaworowski devclass_t tsec_devclass; 11267196661SRafal Jaworowski DRIVER_MODULE(miibus, tsec, miibus_driver, miibus_devclass, 0, 0); 11367196661SRafal Jaworowski MODULE_DEPEND(tsec, ether, 1, 1, 1); 11467196661SRafal Jaworowski MODULE_DEPEND(tsec, miibus, 1, 1, 1); 11567196661SRafal Jaworowski 116321e12c8SRafal Jaworowski int 117321e12c8SRafal Jaworowski tsec_attach(struct tsec_softc *sc) 11867196661SRafal Jaworowski { 119321e12c8SRafal Jaworowski uint8_t hwaddr[ETHER_ADDR_LEN]; 120321e12c8SRafal Jaworowski struct ifnet *ifp; 121321e12c8SRafal Jaworowski bus_dmamap_t *map_ptr; 122321e12c8SRafal Jaworowski bus_dmamap_t **map_pptr; 123321e12c8SRafal Jaworowski int error = 0; 124ecb1ab17SRafal Jaworowski int i; 12567196661SRafal Jaworowski 126321e12c8SRafal Jaworowski /* Reset all TSEC counters */ 127321e12c8SRafal Jaworowski TSEC_TX_RX_COUNTERS_INIT(sc); 128321e12c8SRafal Jaworowski 129321e12c8SRafal Jaworowski /* Stop DMA engine if enabled by firmware */ 130321e12c8SRafal Jaworowski tsec_dma_ctl(sc, 0); 131321e12c8SRafal Jaworowski 132321e12c8SRafal Jaworowski /* Reset MAC */ 133321e12c8SRafal Jaworowski tsec_reset_mac(sc); 134321e12c8SRafal Jaworowski 135321e12c8SRafal Jaworowski /* Disable interrupts for now */ 136321e12c8SRafal Jaworowski tsec_intrs_ctl(sc, 0); 137321e12c8SRafal Jaworowski 138bd37530eSRafal Jaworowski /* Configure defaults for interrupts coalescing */ 139bd37530eSRafal Jaworowski sc->rx_ic_time = 768; 140bd37530eSRafal Jaworowski sc->rx_ic_count = 16; 141bd37530eSRafal Jaworowski sc->tx_ic_time = 768; 142bd37530eSRafal Jaworowski sc->tx_ic_count = 16; 143bd37530eSRafal Jaworowski tsec_set_rxic(sc); 144bd37530eSRafal Jaworowski tsec_set_txic(sc); 145bd37530eSRafal Jaworowski tsec_add_sysctls(sc); 146bd37530eSRafal Jaworowski 147321e12c8SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for TX descriptors. */ 148bd37530eSRafal Jaworowski error = tsec_alloc_dma_desc(sc->dev, &sc->tsec_tx_dtag, 149bd37530eSRafal Jaworowski &sc->tsec_tx_dmap, sizeof(*sc->tsec_tx_vaddr) * TSEC_TX_NUM_DESC, 150321e12c8SRafal Jaworowski (void **)&sc->tsec_tx_vaddr, &sc->tsec_tx_raddr, "TX"); 151bd37530eSRafal Jaworowski 152321e12c8SRafal Jaworowski if (error) { 153321e12c8SRafal Jaworowski tsec_detach(sc); 154321e12c8SRafal Jaworowski return (ENXIO); 155ecb1ab17SRafal Jaworowski } 156ecb1ab17SRafal Jaworowski 157321e12c8SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for RX descriptors. */ 158bd37530eSRafal Jaworowski error = tsec_alloc_dma_desc(sc->dev, &sc->tsec_rx_dtag, 159bd37530eSRafal Jaworowski &sc->tsec_rx_dmap, sizeof(*sc->tsec_rx_vaddr) * TSEC_RX_NUM_DESC, 160321e12c8SRafal Jaworowski (void **)&sc->tsec_rx_vaddr, &sc->tsec_rx_raddr, "RX"); 161321e12c8SRafal Jaworowski if (error) { 162321e12c8SRafal Jaworowski tsec_detach(sc); 163321e12c8SRafal Jaworowski return (ENXIO); 164321e12c8SRafal Jaworowski } 16567196661SRafal Jaworowski 166321e12c8SRafal Jaworowski /* Allocate a busdma tag for TX mbufs. */ 167321e12c8SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 168321e12c8SRafal Jaworowski TSEC_TXBUFFER_ALIGNMENT, 0, /* alignment, boundary */ 169321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 170321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 171321e12c8SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 172321e12c8SRafal Jaworowski MCLBYTES * (TSEC_TX_NUM_DESC - 1), /* maxsize */ 173321e12c8SRafal Jaworowski TSEC_TX_NUM_DESC - 1, /* nsegments */ 174321e12c8SRafal Jaworowski MCLBYTES, 0, /* maxsegsz, flags */ 175321e12c8SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 176321e12c8SRafal Jaworowski &sc->tsec_tx_mtag); /* dmat */ 177321e12c8SRafal Jaworowski if (error) { 17864f90c9dSRafal Jaworowski device_printf(sc->dev, "failed to allocate busdma tag " 17964f90c9dSRafal Jaworowski "(tx mbufs)\n"); 180321e12c8SRafal Jaworowski tsec_detach(sc); 181321e12c8SRafal Jaworowski return (ENXIO); 182321e12c8SRafal Jaworowski } 183321e12c8SRafal Jaworowski 184321e12c8SRafal Jaworowski /* Allocate a busdma tag for RX mbufs. */ 185321e12c8SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 186321e12c8SRafal Jaworowski TSEC_RXBUFFER_ALIGNMENT, 0, /* alignment, boundary */ 187321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 188321e12c8SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 189321e12c8SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 190321e12c8SRafal Jaworowski MCLBYTES, /* maxsize */ 191321e12c8SRafal Jaworowski 1, /* nsegments */ 192321e12c8SRafal Jaworowski MCLBYTES, 0, /* maxsegsz, flags */ 193321e12c8SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 194321e12c8SRafal Jaworowski &sc->tsec_rx_mtag); /* dmat */ 195321e12c8SRafal Jaworowski if (error) { 19664f90c9dSRafal Jaworowski device_printf(sc->dev, "failed to allocate busdma tag " 19764f90c9dSRafal Jaworowski "(rx mbufs)\n"); 198321e12c8SRafal Jaworowski tsec_detach(sc); 199321e12c8SRafal Jaworowski return (ENXIO); 200321e12c8SRafal Jaworowski } 201321e12c8SRafal Jaworowski 202321e12c8SRafal Jaworowski /* Create TX busdma maps */ 203321e12c8SRafal Jaworowski map_ptr = sc->tx_map_data; 204321e12c8SRafal Jaworowski map_pptr = sc->tx_map_unused_data; 205321e12c8SRafal Jaworowski 206321e12c8SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) { 207321e12c8SRafal Jaworowski map_pptr[i] = &map_ptr[i]; 208321e12c8SRafal Jaworowski error = bus_dmamap_create(sc->tsec_tx_mtag, 0, map_pptr[i]); 209321e12c8SRafal Jaworowski if (error) { 210321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to init TX ring\n"); 211321e12c8SRafal Jaworowski tsec_detach(sc); 212321e12c8SRafal Jaworowski return (ENXIO); 213321e12c8SRafal Jaworowski } 214321e12c8SRafal Jaworowski } 215321e12c8SRafal Jaworowski 216321e12c8SRafal Jaworowski /* Create RX busdma maps and zero mbuf handlers */ 217321e12c8SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 21864f90c9dSRafal Jaworowski error = bus_dmamap_create(sc->tsec_rx_mtag, 0, 21964f90c9dSRafal Jaworowski &sc->rx_data[i].map); 220321e12c8SRafal Jaworowski if (error) { 221321e12c8SRafal Jaworowski device_printf(sc->dev, "failed to init RX ring\n"); 222321e12c8SRafal Jaworowski tsec_detach(sc); 223321e12c8SRafal Jaworowski return (ENXIO); 224321e12c8SRafal Jaworowski } 225321e12c8SRafal Jaworowski sc->rx_data[i].mbuf = NULL; 226321e12c8SRafal Jaworowski } 227321e12c8SRafal Jaworowski 228321e12c8SRafal Jaworowski /* Create mbufs for RX buffers */ 229321e12c8SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 230321e12c8SRafal Jaworowski error = tsec_new_rxbuf(sc->tsec_rx_mtag, sc->rx_data[i].map, 231321e12c8SRafal Jaworowski &sc->rx_data[i].mbuf, &sc->rx_data[i].paddr); 232321e12c8SRafal Jaworowski if (error) { 23364f90c9dSRafal Jaworowski device_printf(sc->dev, "can't load rx DMA map %d, " 23464f90c9dSRafal Jaworowski "error = %d\n", i, error); 235321e12c8SRafal Jaworowski tsec_detach(sc); 236321e12c8SRafal Jaworowski return (error); 237321e12c8SRafal Jaworowski } 238321e12c8SRafal Jaworowski } 239321e12c8SRafal Jaworowski 240321e12c8SRafal Jaworowski /* Create network interface for upper layers */ 241321e12c8SRafal Jaworowski ifp = sc->tsec_ifp = if_alloc(IFT_ETHER); 242321e12c8SRafal Jaworowski if (ifp == NULL) { 243321e12c8SRafal Jaworowski device_printf(sc->dev, "if_alloc() failed\n"); 244321e12c8SRafal Jaworowski tsec_detach(sc); 245321e12c8SRafal Jaworowski return (ENOMEM); 246321e12c8SRafal Jaworowski } 247321e12c8SRafal Jaworowski 248321e12c8SRafal Jaworowski ifp->if_softc = sc; 249321e12c8SRafal Jaworowski if_initname(ifp, device_get_name(sc->dev), device_get_unit(sc->dev)); 250321e12c8SRafal Jaworowski ifp->if_mtu = ETHERMTU; 251bd37530eSRafal Jaworowski ifp->if_flags = IFF_SIMPLEX | IFF_MULTICAST | IFF_BROADCAST; 252321e12c8SRafal Jaworowski ifp->if_init = tsec_init; 253321e12c8SRafal Jaworowski ifp->if_start = tsec_start; 254321e12c8SRafal Jaworowski ifp->if_ioctl = tsec_ioctl; 255321e12c8SRafal Jaworowski 256321e12c8SRafal Jaworowski IFQ_SET_MAXLEN(&ifp->if_snd, TSEC_TX_NUM_DESC - 1); 257321e12c8SRafal Jaworowski ifp->if_snd.ifq_drv_maxlen = TSEC_TX_NUM_DESC - 1; 258321e12c8SRafal Jaworowski IFQ_SET_READY(&ifp->if_snd); 259321e12c8SRafal Jaworowski 260bd37530eSRafal Jaworowski ifp->if_capabilities = IFCAP_VLAN_MTU; 261bd37530eSRafal Jaworowski if (sc->is_etsec) 262bd37530eSRafal Jaworowski ifp->if_capabilities |= IFCAP_HWCSUM; 263bd37530eSRafal Jaworowski 264321e12c8SRafal Jaworowski ifp->if_capenable = ifp->if_capabilities; 265321e12c8SRafal Jaworowski 266bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 267bd37530eSRafal Jaworowski /* Advertise that polling is supported */ 268bd37530eSRafal Jaworowski ifp->if_capabilities |= IFCAP_POLLING; 269bd37530eSRafal Jaworowski #endif 270bd37530eSRafal Jaworowski 271321e12c8SRafal Jaworowski /* Probe PHY(s) */ 272321e12c8SRafal Jaworowski error = mii_phy_probe(sc->dev, &sc->tsec_miibus, tsec_ifmedia_upd, 273321e12c8SRafal Jaworowski tsec_ifmedia_sts); 274321e12c8SRafal Jaworowski if (error) { 275321e12c8SRafal Jaworowski device_printf(sc->dev, "MII failed to find PHY!\n"); 276321e12c8SRafal Jaworowski if_free(ifp); 277321e12c8SRafal Jaworowski sc->tsec_ifp = NULL; 278321e12c8SRafal Jaworowski tsec_detach(sc); 279321e12c8SRafal Jaworowski return (error); 280321e12c8SRafal Jaworowski } 281321e12c8SRafal Jaworowski sc->tsec_mii = device_get_softc(sc->tsec_miibus); 282321e12c8SRafal Jaworowski 283321e12c8SRafal Jaworowski /* Set MAC address */ 284321e12c8SRafal Jaworowski tsec_get_hwaddr(sc, hwaddr); 285321e12c8SRafal Jaworowski ether_ifattach(ifp, hwaddr); 286321e12c8SRafal Jaworowski 287321e12c8SRafal Jaworowski return (0); 288321e12c8SRafal Jaworowski } 289321e12c8SRafal Jaworowski 290321e12c8SRafal Jaworowski int 291321e12c8SRafal Jaworowski tsec_detach(struct tsec_softc *sc) 292321e12c8SRafal Jaworowski { 293321e12c8SRafal Jaworowski 294bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 295bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) 296bd37530eSRafal Jaworowski ether_poll_deregister(sc->tsec_ifp); 297bd37530eSRafal Jaworowski #endif 298bd37530eSRafal Jaworowski 299321e12c8SRafal Jaworowski /* Stop TSEC controller and free TX queue */ 300321e12c8SRafal Jaworowski if (sc->sc_rres && sc->tsec_ifp) 301321e12c8SRafal Jaworowski tsec_shutdown(sc->dev); 302321e12c8SRafal Jaworowski 303321e12c8SRafal Jaworowski /* Detach network interface */ 304321e12c8SRafal Jaworowski if (sc->tsec_ifp) { 305321e12c8SRafal Jaworowski ether_ifdetach(sc->tsec_ifp); 306321e12c8SRafal Jaworowski if_free(sc->tsec_ifp); 307321e12c8SRafal Jaworowski sc->tsec_ifp = NULL; 308321e12c8SRafal Jaworowski } 309321e12c8SRafal Jaworowski 310321e12c8SRafal Jaworowski /* Free DMA resources */ 311321e12c8SRafal Jaworowski tsec_free_dma(sc); 312321e12c8SRafal Jaworowski 313321e12c8SRafal Jaworowski return (0); 314321e12c8SRafal Jaworowski } 315321e12c8SRafal Jaworowski 316321e12c8SRafal Jaworowski void 317321e12c8SRafal Jaworowski tsec_shutdown(device_t dev) 318321e12c8SRafal Jaworowski { 319321e12c8SRafal Jaworowski struct tsec_softc *sc; 320321e12c8SRafal Jaworowski 321321e12c8SRafal Jaworowski sc = device_get_softc(dev); 322321e12c8SRafal Jaworowski 323321e12c8SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 324321e12c8SRafal Jaworowski tsec_stop(sc); 325321e12c8SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 326321e12c8SRafal Jaworowski } 327321e12c8SRafal Jaworowski 328321e12c8SRafal Jaworowski int 329321e12c8SRafal Jaworowski tsec_suspend(device_t dev) 330321e12c8SRafal Jaworowski { 331321e12c8SRafal Jaworowski 332321e12c8SRafal Jaworowski /* TODO not implemented! */ 333321e12c8SRafal Jaworowski return (0); 334321e12c8SRafal Jaworowski } 335321e12c8SRafal Jaworowski 336321e12c8SRafal Jaworowski int 337321e12c8SRafal Jaworowski tsec_resume(device_t dev) 338321e12c8SRafal Jaworowski { 339321e12c8SRafal Jaworowski 340321e12c8SRafal Jaworowski /* TODO not implemented! */ 341321e12c8SRafal Jaworowski return (0); 34267196661SRafal Jaworowski } 34367196661SRafal Jaworowski 34467196661SRafal Jaworowski static void 34567196661SRafal Jaworowski tsec_init(void *xsc) 34667196661SRafal Jaworowski { 34767196661SRafal Jaworowski struct tsec_softc *sc = xsc; 34867196661SRafal Jaworowski 34967196661SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 35067196661SRafal Jaworowski tsec_init_locked(sc); 35167196661SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 35267196661SRafal Jaworowski } 35367196661SRafal Jaworowski 35467196661SRafal Jaworowski static void 35567196661SRafal Jaworowski tsec_init_locked(struct tsec_softc *sc) 35667196661SRafal Jaworowski { 35767196661SRafal Jaworowski struct tsec_desc *tx_desc = sc->tsec_tx_vaddr; 35867196661SRafal Jaworowski struct tsec_desc *rx_desc = sc->tsec_rx_vaddr; 35967196661SRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 36064f90c9dSRafal Jaworowski uint32_t timeout, val, i; 36167196661SRafal Jaworowski 36267196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 36367196661SRafal Jaworowski tsec_stop(sc); 36467196661SRafal Jaworowski 36567196661SRafal Jaworowski /* 36667196661SRafal Jaworowski * These steps are according to the MPC8555E PowerQUICCIII RM: 36767196661SRafal Jaworowski * 14.7 Initialization/Application Information 36867196661SRafal Jaworowski */ 36967196661SRafal Jaworowski 37067196661SRafal Jaworowski /* Step 1: soft reset MAC */ 37167196661SRafal Jaworowski tsec_reset_mac(sc); 37267196661SRafal Jaworowski 37367196661SRafal Jaworowski /* Step 2: Initialize MACCFG2 */ 37467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG2, 37567196661SRafal Jaworowski TSEC_MACCFG2_FULLDUPLEX | /* Full Duplex = 1 */ 37667196661SRafal Jaworowski TSEC_MACCFG2_PADCRC | /* PAD/CRC append */ 37767196661SRafal Jaworowski TSEC_MACCFG2_GMII | /* I/F Mode bit */ 37867196661SRafal Jaworowski TSEC_MACCFG2_PRECNT /* Preamble count = 7 */ 37967196661SRafal Jaworowski ); 38067196661SRafal Jaworowski 38167196661SRafal Jaworowski /* Step 3: Initialize ECNTRL 38267196661SRafal Jaworowski * While the documentation states that R100M is ignored if RPM is 38367196661SRafal Jaworowski * not set, it does seem to be needed to get the orange boxes to 38467196661SRafal Jaworowski * work (which have a Marvell 88E1111 PHY). Go figure. 38567196661SRafal Jaworowski */ 38667196661SRafal Jaworowski 38767196661SRafal Jaworowski /* 38867196661SRafal Jaworowski * XXX kludge - use circumstancial evidence to program ECNTRL 38967196661SRafal Jaworowski * correctly. Ideally we need some board information to guide 39067196661SRafal Jaworowski * us here. 39167196661SRafal Jaworowski */ 39267196661SRafal Jaworowski i = TSEC_READ(sc, TSEC_REG_ID2); 39367196661SRafal Jaworowski val = (i & 0xffff) 39467196661SRafal Jaworowski ? (TSEC_ECNTRL_TBIM | TSEC_ECNTRL_SGMIIM) /* Sumatra */ 39567196661SRafal Jaworowski : TSEC_ECNTRL_R100M; /* Orange + CDS */ 39667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ECNTRL, TSEC_ECNTRL_STEN | val); 39767196661SRafal Jaworowski 39867196661SRafal Jaworowski /* Step 4: Initialize MAC station address */ 39967196661SRafal Jaworowski tsec_set_mac_address(sc); 40067196661SRafal Jaworowski 40167196661SRafal Jaworowski /* 40267196661SRafal Jaworowski * Step 5: Assign a Physical address to the TBI so as to not conflict 40367196661SRafal Jaworowski * with the external PHY physical address 40467196661SRafal Jaworowski */ 40567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TBIPA, 5); 40667196661SRafal Jaworowski 40767196661SRafal Jaworowski /* Step 6: Reset the management interface */ 40867196661SRafal Jaworowski TSEC_WRITE(tsec0_sc, TSEC_REG_MIIMCFG, TSEC_MIIMCFG_RESETMGMT); 40967196661SRafal Jaworowski 41067196661SRafal Jaworowski /* Step 7: Setup the MII Mgmt clock speed */ 41167196661SRafal Jaworowski TSEC_WRITE(tsec0_sc, TSEC_REG_MIIMCFG, TSEC_MIIMCFG_CLKDIV28); 41267196661SRafal Jaworowski 41367196661SRafal Jaworowski /* Step 8: Read MII Mgmt indicator register and check for Busy = 0 */ 41467196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 41567196661SRafal Jaworowski while (--timeout && (TSEC_READ(tsec0_sc, TSEC_REG_MIIMIND) & 41667196661SRafal Jaworowski TSEC_MIIMIND_BUSY)) 41767196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 41867196661SRafal Jaworowski if (timeout == 0) { 41967196661SRafal Jaworowski if_printf(ifp, "tsec_init_locked(): Mgmt busy timeout\n"); 42067196661SRafal Jaworowski return; 42167196661SRafal Jaworowski } 42267196661SRafal Jaworowski 42367196661SRafal Jaworowski /* Step 9: Setup the MII Mgmt */ 42467196661SRafal Jaworowski mii_mediachg(sc->tsec_mii); 42567196661SRafal Jaworowski 42667196661SRafal Jaworowski /* Step 10: Clear IEVENT register */ 42767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, 0xffffffff); 42867196661SRafal Jaworowski 429bd37530eSRafal Jaworowski /* Step 11: Enable interrupts */ 430bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 431bd37530eSRafal Jaworowski /* 432bd37530eSRafal Jaworowski * ...only if polling is not turned on. Disable interrupts explicitly 433bd37530eSRafal Jaworowski * if polling is enabled. 434bd37530eSRafal Jaworowski */ 435bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_POLLING ) 436bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 0); 437bd37530eSRafal Jaworowski else 438bd37530eSRafal Jaworowski #endif /* DEVICE_POLLING */ 43967196661SRafal Jaworowski tsec_intrs_ctl(sc, 1); 44067196661SRafal Jaworowski 44167196661SRafal Jaworowski /* Step 12: Initialize IADDRn */ 44267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR0, 0); 44367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR1, 0); 44467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR2, 0); 44567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR3, 0); 44667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR4, 0); 44767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR5, 0); 44867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR6, 0); 44967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IADDR7, 0); 45067196661SRafal Jaworowski 45167196661SRafal Jaworowski /* Step 13: Initialize GADDRn */ 45267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR0, 0); 45367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR1, 0); 45467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR2, 0); 45567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR3, 0); 45667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR4, 0); 45767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR5, 0); 45867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR6, 0); 45967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR7, 0); 46067196661SRafal Jaworowski 46167196661SRafal Jaworowski /* Step 14: Initialize RCTRL */ 46267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, 0); 46367196661SRafal Jaworowski 46467196661SRafal Jaworowski /* Step 15: Initialize DMACTRL */ 46567196661SRafal Jaworowski tsec_dma_ctl(sc, 1); 46667196661SRafal Jaworowski 46767196661SRafal Jaworowski /* Step 16: Initialize FIFO_PAUSE_CTRL */ 46867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_FIFO_PAUSE_CTRL, TSEC_FIFO_PAUSE_CTRL_EN); 46967196661SRafal Jaworowski 47067196661SRafal Jaworowski /* 47167196661SRafal Jaworowski * Step 17: Initialize transmit/receive descriptor rings. 47267196661SRafal Jaworowski * Initialize TBASE and RBASE. 47367196661SRafal Jaworowski */ 47467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TBASE, sc->tsec_tx_raddr); 47567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RBASE, sc->tsec_rx_raddr); 47667196661SRafal Jaworowski 47767196661SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) { 47867196661SRafal Jaworowski tx_desc[i].bufptr = 0; 47967196661SRafal Jaworowski tx_desc[i].length = 0; 48064f90c9dSRafal Jaworowski tx_desc[i].flags = ((i == TSEC_TX_NUM_DESC - 1) ? 48164f90c9dSRafal Jaworowski TSEC_TXBD_W : 0); 48267196661SRafal Jaworowski } 483321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 484321e12c8SRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 48567196661SRafal Jaworowski 48667196661SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 48767196661SRafal Jaworowski rx_desc[i].bufptr = sc->rx_data[i].paddr; 48867196661SRafal Jaworowski rx_desc[i].length = 0; 48967196661SRafal Jaworowski rx_desc[i].flags = TSEC_RXBD_E | TSEC_RXBD_I | 49067196661SRafal Jaworowski ((i == TSEC_RX_NUM_DESC - 1) ? TSEC_RXBD_W : 0); 49167196661SRafal Jaworowski } 492bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 493bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 49467196661SRafal Jaworowski 495bd37530eSRafal Jaworowski /* Step 18: Initialize the maximum receive buffer length */ 496bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MRBLR, MCLBYTES); 49767196661SRafal Jaworowski 498bd37530eSRafal Jaworowski /* Step 19: Configure ethernet frame sizes */ 499bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MINFLR, TSEC_MIN_FRAME_SIZE); 500bd37530eSRafal Jaworowski tsec_set_mtu(sc, ifp->if_mtu); 501bd37530eSRafal Jaworowski 502bd37530eSRafal Jaworowski /* Step 20: Enable Rx and RxBD sdata snooping */ 50367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ATTR, TSEC_ATTR_RDSEN | TSEC_ATTR_RBDSEN); 50467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ATTRELI, 0); 50567196661SRafal Jaworowski 506bd37530eSRafal Jaworowski /* Step 21: Reset collision counters in hardware */ 50767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TSCL, 0); 50867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TMCL, 0); 50967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TLCL, 0); 51067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TXCL, 0); 51167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TNCL, 0); 51267196661SRafal Jaworowski 513bd37530eSRafal Jaworowski /* Step 22: Mask all CAM interrupts */ 51467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_CAM1, 0xffffffff); 51567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_CAM2, 0xffffffff); 51667196661SRafal Jaworowski 517bd37530eSRafal Jaworowski /* Step 23: Enable Rx and Tx */ 51867196661SRafal Jaworowski val = TSEC_READ(sc, TSEC_REG_MACCFG1); 51967196661SRafal Jaworowski val |= (TSEC_MACCFG1_RX_EN | TSEC_MACCFG1_TX_EN); 52067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, val); 52167196661SRafal Jaworowski 522bd37530eSRafal Jaworowski /* Step 24: Reset TSEC counters for Tx and Rx rings */ 52367196661SRafal Jaworowski TSEC_TX_RX_COUNTERS_INIT(sc); 52467196661SRafal Jaworowski 525bd37530eSRafal Jaworowski /* Step 25: Setup TCP/IP Off-Load engine */ 526bd37530eSRafal Jaworowski if (sc->is_etsec) 527bd37530eSRafal Jaworowski tsec_offload_setup(sc); 528bd37530eSRafal Jaworowski 529bd37530eSRafal Jaworowski /* Step 26: Setup multicast filters */ 530bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 531bd37530eSRafal Jaworowski 532bd37530eSRafal Jaworowski /* Step 27: Activate network interface */ 53367196661SRafal Jaworowski ifp->if_drv_flags |= IFF_DRV_RUNNING; 53467196661SRafal Jaworowski ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 53567196661SRafal Jaworowski sc->tsec_if_flags = ifp->if_flags; 5365432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 537772619e1SRafal Jaworowski 538772619e1SRafal Jaworowski /* Schedule watchdog timeout */ 5395432bd9fSRafal Jaworowski callout_reset(&sc->tsec_callout, hz, tsec_tick, sc); 54067196661SRafal Jaworowski } 54167196661SRafal Jaworowski 54267196661SRafal Jaworowski static void 54367196661SRafal Jaworowski tsec_set_mac_address(struct tsec_softc *sc) 54467196661SRafal Jaworowski { 54567196661SRafal Jaworowski uint32_t macbuf[2] = { 0, 0 }; 54664f90c9dSRafal Jaworowski char *macbufp, *curmac; 547321e12c8SRafal Jaworowski int i; 54867196661SRafal Jaworowski 54967196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 55067196661SRafal Jaworowski 55167196661SRafal Jaworowski KASSERT((ETHER_ADDR_LEN <= sizeof(macbuf)), 55264f90c9dSRafal Jaworowski ("tsec_set_mac_address: (%d <= %d", ETHER_ADDR_LEN, 55364f90c9dSRafal Jaworowski sizeof(macbuf))); 55467196661SRafal Jaworowski 55567196661SRafal Jaworowski macbufp = (char *)macbuf; 55667196661SRafal Jaworowski curmac = (char *)IF_LLADDR(sc->tsec_ifp); 55767196661SRafal Jaworowski 55867196661SRafal Jaworowski /* Correct order of MAC address bytes */ 55967196661SRafal Jaworowski for (i = 1; i <= ETHER_ADDR_LEN; i++) 56067196661SRafal Jaworowski macbufp[ETHER_ADDR_LEN-i] = curmac[i-1]; 56167196661SRafal Jaworowski 56267196661SRafal Jaworowski /* Initialize MAC station address MACSTNADDR2 and MACSTNADDR1 */ 56367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACSTNADDR2, macbuf[1]); 56467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACSTNADDR1, macbuf[0]); 56567196661SRafal Jaworowski } 56667196661SRafal Jaworowski 56767196661SRafal Jaworowski /* 56867196661SRafal Jaworowski * DMA control function, if argument state is: 56967196661SRafal Jaworowski * 0 - DMA engine will be disabled 57067196661SRafal Jaworowski * 1 - DMA engine will be enabled 57167196661SRafal Jaworowski */ 57267196661SRafal Jaworowski static void 57367196661SRafal Jaworowski tsec_dma_ctl(struct tsec_softc *sc, int state) 57467196661SRafal Jaworowski { 57567196661SRafal Jaworowski device_t dev; 57664f90c9dSRafal Jaworowski uint32_t dma_flags, timeout; 57767196661SRafal Jaworowski 57867196661SRafal Jaworowski dev = sc->dev; 57967196661SRafal Jaworowski 58067196661SRafal Jaworowski dma_flags = TSEC_READ(sc, TSEC_REG_DMACTRL); 58167196661SRafal Jaworowski 58267196661SRafal Jaworowski switch (state) { 58367196661SRafal Jaworowski case 0: 58467196661SRafal Jaworowski /* Temporarily clear stop graceful stop bits. */ 58567196661SRafal Jaworowski tsec_dma_ctl(sc, 1000); 58667196661SRafal Jaworowski 58767196661SRafal Jaworowski /* Set it again */ 58867196661SRafal Jaworowski dma_flags |= (TSEC_DMACTRL_GRS | TSEC_DMACTRL_GTS); 58967196661SRafal Jaworowski break; 59067196661SRafal Jaworowski case 1000: 59167196661SRafal Jaworowski case 1: 59267196661SRafal Jaworowski /* Set write with response (WWR), wait (WOP) and snoop bits */ 59367196661SRafal Jaworowski dma_flags |= (TSEC_DMACTRL_TDSEN | TSEC_DMACTRL_TBDSEN | 59467196661SRafal Jaworowski DMACTRL_WWR | DMACTRL_WOP); 59567196661SRafal Jaworowski 59667196661SRafal Jaworowski /* Clear graceful stop bits */ 59767196661SRafal Jaworowski dma_flags &= ~(TSEC_DMACTRL_GRS | TSEC_DMACTRL_GTS); 59867196661SRafal Jaworowski break; 59967196661SRafal Jaworowski default: 60067196661SRafal Jaworowski device_printf(dev, "tsec_dma_ctl(): unknown state value: %d\n", 60167196661SRafal Jaworowski state); 60267196661SRafal Jaworowski } 60367196661SRafal Jaworowski 60467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_DMACTRL, dma_flags); 60567196661SRafal Jaworowski 60667196661SRafal Jaworowski switch (state) { 60767196661SRafal Jaworowski case 0: 60867196661SRafal Jaworowski /* Wait for DMA stop */ 60967196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 61067196661SRafal Jaworowski while (--timeout && (!(TSEC_READ(sc, TSEC_REG_IEVENT) & 61167196661SRafal Jaworowski (TSEC_IEVENT_GRSC | TSEC_IEVENT_GTSC)))) 61267196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 61367196661SRafal Jaworowski 61467196661SRafal Jaworowski if (timeout == 0) 61567196661SRafal Jaworowski device_printf(dev, "tsec_dma_ctl(): timeout!\n"); 61667196661SRafal Jaworowski break; 61767196661SRafal Jaworowski case 1: 61867196661SRafal Jaworowski /* Restart transmission function */ 61967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 62067196661SRafal Jaworowski } 62167196661SRafal Jaworowski } 62267196661SRafal Jaworowski 62367196661SRafal Jaworowski /* 62467196661SRafal Jaworowski * Interrupts control function, if argument state is: 62567196661SRafal Jaworowski * 0 - all TSEC interrupts will be masked 62667196661SRafal Jaworowski * 1 - all TSEC interrupts will be unmasked 62767196661SRafal Jaworowski */ 62867196661SRafal Jaworowski static void 62967196661SRafal Jaworowski tsec_intrs_ctl(struct tsec_softc *sc, int state) 63067196661SRafal Jaworowski { 63167196661SRafal Jaworowski device_t dev; 63267196661SRafal Jaworowski 63367196661SRafal Jaworowski dev = sc->dev; 63467196661SRafal Jaworowski 63567196661SRafal Jaworowski switch (state) { 63667196661SRafal Jaworowski case 0: 63767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IMASK, 0); 63867196661SRafal Jaworowski break; 63967196661SRafal Jaworowski case 1: 64064f90c9dSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IMASK, TSEC_IMASK_BREN | 64164f90c9dSRafal Jaworowski TSEC_IMASK_RXCEN | TSEC_IMASK_BSYEN | TSEC_IMASK_EBERREN | 64264f90c9dSRafal Jaworowski TSEC_IMASK_BTEN | TSEC_IMASK_TXEEN | TSEC_IMASK_TXBEN | 64364f90c9dSRafal Jaworowski TSEC_IMASK_TXFEN | TSEC_IMASK_XFUNEN | TSEC_IMASK_RXFEN); 64467196661SRafal Jaworowski break; 64567196661SRafal Jaworowski default: 64667196661SRafal Jaworowski device_printf(dev, "tsec_intrs_ctl(): unknown state value: %d\n", 64767196661SRafal Jaworowski state); 64867196661SRafal Jaworowski } 64967196661SRafal Jaworowski } 65067196661SRafal Jaworowski 65167196661SRafal Jaworowski static void 65267196661SRafal Jaworowski tsec_reset_mac(struct tsec_softc *sc) 65367196661SRafal Jaworowski { 65467196661SRafal Jaworowski uint32_t maccfg1_flags; 65567196661SRafal Jaworowski 65667196661SRafal Jaworowski /* Set soft reset bit */ 65767196661SRafal Jaworowski maccfg1_flags = TSEC_READ(sc, TSEC_REG_MACCFG1); 65867196661SRafal Jaworowski maccfg1_flags |= TSEC_MACCFG1_SOFT_RESET; 65967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, maccfg1_flags); 66067196661SRafal Jaworowski 66167196661SRafal Jaworowski /* Clear soft reset bit */ 66267196661SRafal Jaworowski maccfg1_flags = TSEC_READ(sc, TSEC_REG_MACCFG1); 66367196661SRafal Jaworowski maccfg1_flags &= ~TSEC_MACCFG1_SOFT_RESET; 66467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, maccfg1_flags); 66567196661SRafal Jaworowski } 66667196661SRafal Jaworowski 66767196661SRafal Jaworowski static void 668772619e1SRafal Jaworowski tsec_watchdog(struct tsec_softc *sc) 66967196661SRafal Jaworowski { 670772619e1SRafal Jaworowski struct ifnet *ifp; 67167196661SRafal Jaworowski 672772619e1SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 67367196661SRafal Jaworowski 6745432bd9fSRafal Jaworowski if (sc->tsec_watchdog == 0 || --sc->tsec_watchdog > 0) 675772619e1SRafal Jaworowski return; 676772619e1SRafal Jaworowski 677772619e1SRafal Jaworowski ifp = sc->tsec_ifp; 67867196661SRafal Jaworowski ifp->if_oerrors++; 67967196661SRafal Jaworowski if_printf(ifp, "watchdog timeout\n"); 68067196661SRafal Jaworowski 68167196661SRafal Jaworowski tsec_stop(sc); 68267196661SRafal Jaworowski tsec_init_locked(sc); 68367196661SRafal Jaworowski } 68467196661SRafal Jaworowski 68567196661SRafal Jaworowski static void 68667196661SRafal Jaworowski tsec_start(struct ifnet *ifp) 68767196661SRafal Jaworowski { 68867196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 68967196661SRafal Jaworowski 69067196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 69167196661SRafal Jaworowski tsec_start_locked(ifp); 69267196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 69367196661SRafal Jaworowski } 69467196661SRafal Jaworowski 69567196661SRafal Jaworowski static void 69667196661SRafal Jaworowski tsec_start_locked(struct ifnet *ifp) 69767196661SRafal Jaworowski { 69867196661SRafal Jaworowski struct tsec_softc *sc; 699bd37530eSRafal Jaworowski struct mbuf *m0, *mtmp; 700bd37530eSRafal Jaworowski struct tsec_tx_fcb *tx_fcb; 70167196661SRafal Jaworowski unsigned int queued = 0; 702bd37530eSRafal Jaworowski int csum_flags, fcb_inserted = 0; 70367196661SRafal Jaworowski 70467196661SRafal Jaworowski sc = ifp->if_softc; 70567196661SRafal Jaworowski 70667196661SRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 70767196661SRafal Jaworowski 70867196661SRafal Jaworowski if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 70967196661SRafal Jaworowski IFF_DRV_RUNNING) 71067196661SRafal Jaworowski return; 71167196661SRafal Jaworowski 71267196661SRafal Jaworowski if (sc->tsec_link == 0) 71367196661SRafal Jaworowski return; 71467196661SRafal Jaworowski 71564f90c9dSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 71664f90c9dSRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 71767196661SRafal Jaworowski 71867196661SRafal Jaworowski for (;;) { 71967196661SRafal Jaworowski /* Get packet from the queue */ 72067196661SRafal Jaworowski IF_DEQUEUE(&ifp->if_snd, m0); 72167196661SRafal Jaworowski if (m0 == NULL) 72267196661SRafal Jaworowski break; 72367196661SRafal Jaworowski 724bd37530eSRafal Jaworowski /* Insert TCP/IP Off-load frame control block */ 725bd37530eSRafal Jaworowski csum_flags = m0->m_pkthdr.csum_flags; 726bd37530eSRafal Jaworowski if (csum_flags) { 727bd37530eSRafal Jaworowski 728bd37530eSRafal Jaworowski M_PREPEND(m0, sizeof(struct tsec_tx_fcb), M_DONTWAIT); 729bd37530eSRafal Jaworowski if (m0 == NULL) 730bd37530eSRafal Jaworowski break; 731bd37530eSRafal Jaworowski 732bd37530eSRafal Jaworowski tx_fcb = mtod(m0, struct tsec_tx_fcb *); 733bd37530eSRafal Jaworowski tx_fcb->flags = 0; 734bd37530eSRafal Jaworowski tx_fcb->l3_offset = ETHER_HDR_LEN; 735bd37530eSRafal Jaworowski tx_fcb->l4_offset = sizeof(struct ip); 736bd37530eSRafal Jaworowski 737bd37530eSRafal Jaworowski if (csum_flags & CSUM_IP) 738bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_IP4 | 739bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_IP; 740bd37530eSRafal Jaworowski 741bd37530eSRafal Jaworowski if (csum_flags & CSUM_TCP) 742bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_TCP | 743bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_TCP_UDP; 744bd37530eSRafal Jaworowski 745bd37530eSRafal Jaworowski if (csum_flags & CSUM_UDP) 746bd37530eSRafal Jaworowski tx_fcb->flags |= TSEC_TX_FCB_UDP | 747bd37530eSRafal Jaworowski TSEC_TX_FCB_CSUM_TCP_UDP; 748bd37530eSRafal Jaworowski 749bd37530eSRafal Jaworowski fcb_inserted = 1; 750bd37530eSRafal Jaworowski } 751bd37530eSRafal Jaworowski 75267196661SRafal Jaworowski mtmp = m_defrag(m0, M_DONTWAIT); 75367196661SRafal Jaworowski if (mtmp) 75467196661SRafal Jaworowski m0 = mtmp; 75567196661SRafal Jaworowski 756bd37530eSRafal Jaworowski if (tsec_encap(sc, m0, fcb_inserted)) { 75767196661SRafal Jaworowski IF_PREPEND(&ifp->if_snd, m0); 75867196661SRafal Jaworowski ifp->if_drv_flags |= IFF_DRV_OACTIVE; 75967196661SRafal Jaworowski break; 76067196661SRafal Jaworowski } 76167196661SRafal Jaworowski queued++; 76267196661SRafal Jaworowski BPF_MTAP(ifp, m0); 76367196661SRafal Jaworowski } 76464f90c9dSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 76564f90c9dSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 76667196661SRafal Jaworowski 76767196661SRafal Jaworowski if (queued) { 76867196661SRafal Jaworowski /* Enable transmitter and watchdog timer */ 76967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 7705432bd9fSRafal Jaworowski sc->tsec_watchdog = 5; 77167196661SRafal Jaworowski } 77267196661SRafal Jaworowski } 77367196661SRafal Jaworowski 77467196661SRafal Jaworowski static int 775bd37530eSRafal Jaworowski tsec_encap(struct tsec_softc *sc, struct mbuf *m0, int fcb_inserted) 77667196661SRafal Jaworowski { 77767196661SRafal Jaworowski struct tsec_desc *tx_desc = NULL; 77867196661SRafal Jaworowski struct ifnet *ifp; 77967196661SRafal Jaworowski bus_dma_segment_t segs[TSEC_TX_NUM_DESC]; 78067196661SRafal Jaworowski bus_dmamap_t *mapp; 781bd37530eSRafal Jaworowski int csum_flag = 0, error, seg, nsegs; 78267196661SRafal Jaworowski 78367196661SRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 78467196661SRafal Jaworowski 78567196661SRafal Jaworowski ifp = sc->tsec_ifp; 78667196661SRafal Jaworowski 78767196661SRafal Jaworowski if (TSEC_FREE_TX_DESC(sc) == 0) { 78867196661SRafal Jaworowski /* No free descriptors */ 78967196661SRafal Jaworowski return (-1); 79067196661SRafal Jaworowski } 79167196661SRafal Jaworowski 79267196661SRafal Jaworowski /* Fetch unused map */ 79367196661SRafal Jaworowski mapp = TSEC_ALLOC_TX_MAP(sc); 79467196661SRafal Jaworowski 79567196661SRafal Jaworowski /* Create mapping in DMA memory */ 79667196661SRafal Jaworowski error = bus_dmamap_load_mbuf_sg(sc->tsec_tx_mtag, 79767196661SRafal Jaworowski *mapp, m0, segs, &nsegs, BUS_DMA_NOWAIT); 79867196661SRafal Jaworowski if (error != 0 || nsegs > TSEC_FREE_TX_DESC(sc) || nsegs <= 0) { 79967196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 80067196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 80167196661SRafal Jaworowski return ((error != 0) ? error : -1); 80267196661SRafal Jaworowski } 80367196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, BUS_DMASYNC_PREWRITE); 80467196661SRafal Jaworowski 80567196661SRafal Jaworowski if ((ifp->if_flags & IFF_DEBUG) && (nsegs > 1)) 80667196661SRafal Jaworowski if_printf(ifp, "TX buffer has %d segments\n", nsegs); 80767196661SRafal Jaworowski 808bd37530eSRafal Jaworowski if (fcb_inserted) 809bd37530eSRafal Jaworowski csum_flag = TSEC_TXBD_TOE; 810bd37530eSRafal Jaworowski 81167196661SRafal Jaworowski /* Everything is ok, now we can send buffers */ 81267196661SRafal Jaworowski for (seg = 0; seg < nsegs; seg++) { 81367196661SRafal Jaworowski tx_desc = TSEC_GET_CUR_TX_DESC(sc); 81467196661SRafal Jaworowski 81567196661SRafal Jaworowski tx_desc->length = segs[seg].ds_len; 81667196661SRafal Jaworowski tx_desc->bufptr = segs[seg].ds_addr; 81767196661SRafal Jaworowski 818bd37530eSRafal Jaworowski /* 819bd37530eSRafal Jaworowski * Set flags: 820bd37530eSRafal Jaworowski * - wrap 821bd37530eSRafal Jaworowski * - checksum 822bd37530eSRafal Jaworowski * - ready to send 823bd37530eSRafal Jaworowski * - transmit the CRC sequence after the last data byte 824bd37530eSRafal Jaworowski * - interrupt after the last buffer 825bd37530eSRafal Jaworowski */ 82667196661SRafal Jaworowski tx_desc->flags = 827bd37530eSRafal Jaworowski (tx_desc->flags & TSEC_TXBD_W) | 828bd37530eSRafal Jaworowski ((seg == 0) ? csum_flag : 0) | TSEC_TXBD_R | TSEC_TXBD_TC | 829bd37530eSRafal Jaworowski ((seg == nsegs - 1) ? TSEC_TXBD_L | TSEC_TXBD_I : 0); 83067196661SRafal Jaworowski } 83167196661SRafal Jaworowski 83267196661SRafal Jaworowski /* Save mbuf and DMA mapping for release at later stage */ 83367196661SRafal Jaworowski TSEC_PUT_TX_MBUF(sc, m0); 83467196661SRafal Jaworowski TSEC_PUT_TX_MAP(sc, mapp); 83567196661SRafal Jaworowski 83667196661SRafal Jaworowski return (0); 83767196661SRafal Jaworowski } 83867196661SRafal Jaworowski 83967196661SRafal Jaworowski static void 84067196661SRafal Jaworowski tsec_setfilter(struct tsec_softc *sc) 84167196661SRafal Jaworowski { 84267196661SRafal Jaworowski struct ifnet *ifp; 84367196661SRafal Jaworowski uint32_t flags; 84467196661SRafal Jaworowski 84567196661SRafal Jaworowski ifp = sc->tsec_ifp; 84667196661SRafal Jaworowski flags = TSEC_READ(sc, TSEC_REG_RCTRL); 84767196661SRafal Jaworowski 84867196661SRafal Jaworowski /* Promiscuous mode */ 84967196661SRafal Jaworowski if (ifp->if_flags & IFF_PROMISC) 85067196661SRafal Jaworowski flags |= TSEC_RCTRL_PROM; 85167196661SRafal Jaworowski else 85267196661SRafal Jaworowski flags &= ~TSEC_RCTRL_PROM; 85367196661SRafal Jaworowski 85467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, flags); 85567196661SRafal Jaworowski } 85667196661SRafal Jaworowski 857bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 858bd37530eSRafal Jaworowski static poll_handler_t tsec_poll; 859bd37530eSRafal Jaworowski 860bd37530eSRafal Jaworowski static void 861bd37530eSRafal Jaworowski tsec_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 862bd37530eSRafal Jaworowski { 863bd37530eSRafal Jaworowski uint32_t ie; 864bd37530eSRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 865bd37530eSRafal Jaworowski 866bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 867bd37530eSRafal Jaworowski if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 868bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 869bd37530eSRafal Jaworowski return; 870bd37530eSRafal Jaworowski } 871bd37530eSRafal Jaworowski 872bd37530eSRafal Jaworowski if (cmd == POLL_AND_CHECK_STATUS) { 8730390701aSRafal Jaworowski tsec_error_intr_locked(sc, count); 874bd37530eSRafal Jaworowski 875bd37530eSRafal Jaworowski /* Clear all events reported */ 8760390701aSRafal Jaworowski ie = TSEC_READ(sc, TSEC_REG_IEVENT); 877bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, ie); 878bd37530eSRafal Jaworowski } 879bd37530eSRafal Jaworowski 880bd37530eSRafal Jaworowski tsec_transmit_intr_locked(sc); 881bd37530eSRafal Jaworowski 882bd37530eSRafal Jaworowski TSEC_GLOBAL_TO_RECEIVE_LOCK(sc); 883bd37530eSRafal Jaworowski 884bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, count); 885bd37530eSRafal Jaworowski 886bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 887bd37530eSRafal Jaworowski } 888bd37530eSRafal Jaworowski #endif /* DEVICE_POLLING */ 889bd37530eSRafal Jaworowski 89067196661SRafal Jaworowski static int 89167196661SRafal Jaworowski tsec_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 89267196661SRafal Jaworowski { 89367196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 89467196661SRafal Jaworowski struct ifreq *ifr = (struct ifreq *)data; 89567196661SRafal Jaworowski device_t dev; 896bd37530eSRafal Jaworowski int mask, error = 0; 89767196661SRafal Jaworowski 89867196661SRafal Jaworowski dev = sc->dev; 89967196661SRafal Jaworowski 90067196661SRafal Jaworowski switch (command) { 901bd37530eSRafal Jaworowski case SIOCSIFMTU: 902bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 903bd37530eSRafal Jaworowski if (tsec_set_mtu(sc, ifr->ifr_mtu)) 904bd37530eSRafal Jaworowski ifp->if_mtu = ifr->ifr_mtu; 905bd37530eSRafal Jaworowski else 906bd37530eSRafal Jaworowski error = EINVAL; 907bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 908bd37530eSRafal Jaworowski break; 90967196661SRafal Jaworowski case SIOCSIFFLAGS: 91067196661SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 91167196661SRafal Jaworowski if (ifp->if_flags & IFF_UP) { 91267196661SRafal Jaworowski if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 913bd37530eSRafal Jaworowski if ((sc->tsec_if_flags ^ ifp->if_flags) & 914bd37530eSRafal Jaworowski IFF_PROMISC) 91567196661SRafal Jaworowski tsec_setfilter(sc); 916bd37530eSRafal Jaworowski 917bd37530eSRafal Jaworowski if ((sc->tsec_if_flags ^ ifp->if_flags) & 918bd37530eSRafal Jaworowski IFF_ALLMULTI) 919bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 92067196661SRafal Jaworowski } else 92167196661SRafal Jaworowski tsec_init_locked(sc); 922321e12c8SRafal Jaworowski } else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 92367196661SRafal Jaworowski tsec_stop(sc); 924321e12c8SRafal Jaworowski 92567196661SRafal Jaworowski sc->tsec_if_flags = ifp->if_flags; 92667196661SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 92767196661SRafal Jaworowski break; 928bd37530eSRafal Jaworowski case SIOCADDMULTI: 929bd37530eSRafal Jaworowski case SIOCDELMULTI: 930bd37530eSRafal Jaworowski if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 931bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 932bd37530eSRafal Jaworowski tsec_setup_multicast(sc); 933bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 934bd37530eSRafal Jaworowski } 93567196661SRafal Jaworowski case SIOCGIFMEDIA: 93667196661SRafal Jaworowski case SIOCSIFMEDIA: 937bd37530eSRafal Jaworowski error = ifmedia_ioctl(ifp, ifr, &sc->tsec_mii->mii_media, 938bd37530eSRafal Jaworowski command); 93967196661SRafal Jaworowski break; 940bd37530eSRafal Jaworowski case SIOCSIFCAP: 941bd37530eSRafal Jaworowski mask = ifp->if_capenable ^ ifr->ifr_reqcap; 942bd37530eSRafal Jaworowski if ((mask & IFCAP_HWCSUM) && sc->is_etsec) { 943bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 944bd37530eSRafal Jaworowski ifp->if_capenable &= ~IFCAP_HWCSUM; 945bd37530eSRafal Jaworowski ifp->if_capenable |= IFCAP_HWCSUM & ifr->ifr_reqcap; 946bd37530eSRafal Jaworowski tsec_offload_setup(sc); 947bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 948bd37530eSRafal Jaworowski } 949bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 950bd37530eSRafal Jaworowski if (mask & IFCAP_POLLING) { 951bd37530eSRafal Jaworowski if (ifr->ifr_reqcap & IFCAP_POLLING) { 952bd37530eSRafal Jaworowski error = ether_poll_register(tsec_poll, ifp); 953bd37530eSRafal Jaworowski if (error) 954bd37530eSRafal Jaworowski return (error); 955bd37530eSRafal Jaworowski 956bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 957bd37530eSRafal Jaworowski /* Disable interrupts */ 958bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 0); 959bd37530eSRafal Jaworowski ifp->if_capenable |= IFCAP_POLLING; 960bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 961bd37530eSRafal Jaworowski } else { 962bd37530eSRafal Jaworowski error = ether_poll_deregister(ifp); 963bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 964bd37530eSRafal Jaworowski /* Enable interrupts */ 965bd37530eSRafal Jaworowski tsec_intrs_ctl(sc, 1); 966bd37530eSRafal Jaworowski ifp->if_capenable &= ~IFCAP_POLLING; 967bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 968bd37530eSRafal Jaworowski } 969bd37530eSRafal Jaworowski } 970bd37530eSRafal Jaworowski #endif 971bd37530eSRafal Jaworowski break; 972bd37530eSRafal Jaworowski 97367196661SRafal Jaworowski default: 97467196661SRafal Jaworowski error = ether_ioctl(ifp, command, data); 97567196661SRafal Jaworowski } 97667196661SRafal Jaworowski 97767196661SRafal Jaworowski /* Flush buffers if not empty */ 97867196661SRafal Jaworowski if (ifp->if_flags & IFF_UP) 97967196661SRafal Jaworowski tsec_start(ifp); 98067196661SRafal Jaworowski return (error); 98167196661SRafal Jaworowski } 98267196661SRafal Jaworowski 98367196661SRafal Jaworowski static int 98467196661SRafal Jaworowski tsec_ifmedia_upd(struct ifnet *ifp) 98567196661SRafal Jaworowski { 98667196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 98767196661SRafal Jaworowski struct mii_data *mii; 98867196661SRafal Jaworowski 98967196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 99067196661SRafal Jaworowski 99167196661SRafal Jaworowski mii = sc->tsec_mii; 99267196661SRafal Jaworowski mii_mediachg(mii); 99367196661SRafal Jaworowski 99467196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 99567196661SRafal Jaworowski return (0); 99667196661SRafal Jaworowski } 99767196661SRafal Jaworowski 99867196661SRafal Jaworowski static void 99967196661SRafal Jaworowski tsec_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 100067196661SRafal Jaworowski { 100167196661SRafal Jaworowski struct tsec_softc *sc = ifp->if_softc; 100267196661SRafal Jaworowski struct mii_data *mii; 100367196661SRafal Jaworowski 100467196661SRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 100567196661SRafal Jaworowski 100667196661SRafal Jaworowski mii = sc->tsec_mii; 100767196661SRafal Jaworowski mii_pollstat(mii); 100867196661SRafal Jaworowski 100967196661SRafal Jaworowski ifmr->ifm_active = mii->mii_media_active; 101067196661SRafal Jaworowski ifmr->ifm_status = mii->mii_media_status; 101167196661SRafal Jaworowski 101267196661SRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 101367196661SRafal Jaworowski } 101467196661SRafal Jaworowski 101567196661SRafal Jaworowski static int 101667196661SRafal Jaworowski tsec_new_rxbuf(bus_dma_tag_t tag, bus_dmamap_t map, struct mbuf **mbufp, 101767196661SRafal Jaworowski uint32_t *paddr) 101867196661SRafal Jaworowski { 101967196661SRafal Jaworowski struct mbuf *new_mbuf; 102067196661SRafal Jaworowski bus_dma_segment_t seg[1]; 1021bd37530eSRafal Jaworowski int error, nsegs; 102267196661SRafal Jaworowski 102367196661SRafal Jaworowski KASSERT(mbufp != NULL, ("NULL mbuf pointer!")); 102467196661SRafal Jaworowski 1025bd37530eSRafal Jaworowski new_mbuf = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MCLBYTES); 102667196661SRafal Jaworowski if (new_mbuf == NULL) 102767196661SRafal Jaworowski return (ENOBUFS); 102867196661SRafal Jaworowski new_mbuf->m_len = new_mbuf->m_pkthdr.len = new_mbuf->m_ext.ext_size; 102967196661SRafal Jaworowski 103067196661SRafal Jaworowski if (*mbufp) { 103167196661SRafal Jaworowski bus_dmamap_sync(tag, map, BUS_DMASYNC_POSTREAD); 103267196661SRafal Jaworowski bus_dmamap_unload(tag, map); 103367196661SRafal Jaworowski } 103467196661SRafal Jaworowski 103567196661SRafal Jaworowski error = bus_dmamap_load_mbuf_sg(tag, map, new_mbuf, seg, &nsegs, 103667196661SRafal Jaworowski BUS_DMA_NOWAIT); 103767196661SRafal Jaworowski KASSERT(nsegs == 1, ("Too many segments returned!")); 103867196661SRafal Jaworowski if (nsegs != 1 || error) 103967196661SRafal Jaworowski panic("tsec_new_rxbuf(): nsegs(%d), error(%d)", nsegs, error); 104067196661SRafal Jaworowski 104167196661SRafal Jaworowski #if 0 104267196661SRafal Jaworowski if (error) { 104367196661SRafal Jaworowski printf("tsec: bus_dmamap_load_mbuf_sg() returned: %d!\n", 104467196661SRafal Jaworowski error); 104567196661SRafal Jaworowski m_freem(new_mbuf); 104667196661SRafal Jaworowski return (ENOBUFS); 104767196661SRafal Jaworowski } 104867196661SRafal Jaworowski #endif 104967196661SRafal Jaworowski 105067196661SRafal Jaworowski #if 0 105167196661SRafal Jaworowski KASSERT(((seg->ds_addr) & (TSEC_RXBUFFER_ALIGNMENT-1)) == 0, 105267196661SRafal Jaworowski ("Wrong alignment of RX buffer!")); 105367196661SRafal Jaworowski #endif 105467196661SRafal Jaworowski bus_dmamap_sync(tag, map, BUS_DMASYNC_PREREAD); 105567196661SRafal Jaworowski 105667196661SRafal Jaworowski (*mbufp) = new_mbuf; 105767196661SRafal Jaworowski (*paddr) = seg->ds_addr; 105867196661SRafal Jaworowski return (0); 105967196661SRafal Jaworowski } 106067196661SRafal Jaworowski 106167196661SRafal Jaworowski static void 106267196661SRafal Jaworowski tsec_map_dma_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 106367196661SRafal Jaworowski { 106467196661SRafal Jaworowski u_int32_t *paddr; 106567196661SRafal Jaworowski 106667196661SRafal Jaworowski KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 106767196661SRafal Jaworowski paddr = arg; 106867196661SRafal Jaworowski *paddr = segs->ds_addr; 106967196661SRafal Jaworowski } 107067196661SRafal Jaworowski 107167196661SRafal Jaworowski static int 107267196661SRafal Jaworowski tsec_alloc_dma_desc(device_t dev, bus_dma_tag_t *dtag, bus_dmamap_t *dmap, 107367196661SRafal Jaworowski bus_size_t dsize, void **vaddr, void *raddr, const char *dname) 107467196661SRafal Jaworowski { 107567196661SRafal Jaworowski int error; 107667196661SRafal Jaworowski 107767196661SRafal Jaworowski /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 107867196661SRafal Jaworowski error = bus_dma_tag_create(NULL, /* parent */ 107967196661SRafal Jaworowski PAGE_SIZE, 0, /* alignment, boundary */ 108067196661SRafal Jaworowski BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 108167196661SRafal Jaworowski BUS_SPACE_MAXADDR, /* highaddr */ 108267196661SRafal Jaworowski NULL, NULL, /* filtfunc, filtfuncarg */ 108367196661SRafal Jaworowski dsize, 1, /* maxsize, nsegments */ 108467196661SRafal Jaworowski dsize, 0, /* maxsegsz, flags */ 108567196661SRafal Jaworowski NULL, NULL, /* lockfunc, lockfuncarg */ 108667196661SRafal Jaworowski dtag); /* dmat */ 108767196661SRafal Jaworowski 108867196661SRafal Jaworowski if (error) { 108964f90c9dSRafal Jaworowski device_printf(dev, "failed to allocate busdma %s tag\n", 109064f90c9dSRafal Jaworowski dname); 109167196661SRafal Jaworowski (*vaddr) = NULL; 109267196661SRafal Jaworowski return (ENXIO); 109367196661SRafal Jaworowski } 109467196661SRafal Jaworowski 109567196661SRafal Jaworowski error = bus_dmamem_alloc(*dtag, vaddr, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 109667196661SRafal Jaworowski dmap); 109767196661SRafal Jaworowski if (error) { 109867196661SRafal Jaworowski device_printf(dev, "failed to allocate %s DMA safe memory\n", 109967196661SRafal Jaworowski dname); 110067196661SRafal Jaworowski bus_dma_tag_destroy(*dtag); 110167196661SRafal Jaworowski (*vaddr) = NULL; 110267196661SRafal Jaworowski return (ENXIO); 110367196661SRafal Jaworowski } 110467196661SRafal Jaworowski 110564f90c9dSRafal Jaworowski error = bus_dmamap_load(*dtag, *dmap, *vaddr, dsize, 110664f90c9dSRafal Jaworowski tsec_map_dma_addr, raddr, BUS_DMA_NOWAIT); 110767196661SRafal Jaworowski if (error) { 110864f90c9dSRafal Jaworowski device_printf(dev, "cannot get address of the %s " 110964f90c9dSRafal Jaworowski "descriptors\n", dname); 111067196661SRafal Jaworowski bus_dmamem_free(*dtag, *vaddr, *dmap); 111167196661SRafal Jaworowski bus_dma_tag_destroy(*dtag); 111267196661SRafal Jaworowski (*vaddr) = NULL; 111367196661SRafal Jaworowski return (ENXIO); 111467196661SRafal Jaworowski } 111567196661SRafal Jaworowski 111667196661SRafal Jaworowski return (0); 111767196661SRafal Jaworowski } 111867196661SRafal Jaworowski 111967196661SRafal Jaworowski static void 112067196661SRafal Jaworowski tsec_free_dma_desc(bus_dma_tag_t dtag, bus_dmamap_t dmap, void *vaddr) 112167196661SRafal Jaworowski { 112267196661SRafal Jaworowski 112367196661SRafal Jaworowski if (vaddr == NULL) 112467196661SRafal Jaworowski return; 112567196661SRafal Jaworowski 112667196661SRafal Jaworowski /* Unmap descriptors from DMA memory */ 112764f90c9dSRafal Jaworowski bus_dmamap_sync(dtag, dmap, BUS_DMASYNC_POSTREAD | 112864f90c9dSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 112967196661SRafal Jaworowski bus_dmamap_unload(dtag, dmap); 113067196661SRafal Jaworowski 113167196661SRafal Jaworowski /* Free descriptors memory */ 113267196661SRafal Jaworowski bus_dmamem_free(dtag, vaddr, dmap); 113367196661SRafal Jaworowski 113467196661SRafal Jaworowski /* Destroy descriptors tag */ 113567196661SRafal Jaworowski bus_dma_tag_destroy(dtag); 113667196661SRafal Jaworowski } 113767196661SRafal Jaworowski 113867196661SRafal Jaworowski static void 113967196661SRafal Jaworowski tsec_free_dma(struct tsec_softc *sc) 114067196661SRafal Jaworowski { 114167196661SRafal Jaworowski int i; 114267196661SRafal Jaworowski 114367196661SRafal Jaworowski /* Free TX maps */ 114467196661SRafal Jaworowski for (i = 0; i < TSEC_TX_NUM_DESC; i++) 114567196661SRafal Jaworowski if (sc->tx_map_data[i] != NULL) 114664f90c9dSRafal Jaworowski bus_dmamap_destroy(sc->tsec_tx_mtag, 114764f90c9dSRafal Jaworowski sc->tx_map_data[i]); 114864f90c9dSRafal Jaworowski /* Destroy tag for TX mbufs */ 114967196661SRafal Jaworowski bus_dma_tag_destroy(sc->tsec_tx_mtag); 115067196661SRafal Jaworowski 115167196661SRafal Jaworowski /* Free RX mbufs and maps */ 115267196661SRafal Jaworowski for (i = 0; i < TSEC_RX_NUM_DESC; i++) { 115367196661SRafal Jaworowski if (sc->rx_data[i].mbuf) { 115467196661SRafal Jaworowski /* Unload buffer from DMA */ 115567196661SRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_mtag, sc->rx_data[i].map, 115667196661SRafal Jaworowski BUS_DMASYNC_POSTREAD); 115764f90c9dSRafal Jaworowski bus_dmamap_unload(sc->tsec_rx_mtag, 115864f90c9dSRafal Jaworowski sc->rx_data[i].map); 115967196661SRafal Jaworowski 116067196661SRafal Jaworowski /* Free buffer */ 116167196661SRafal Jaworowski m_freem(sc->rx_data[i].mbuf); 116267196661SRafal Jaworowski } 116367196661SRafal Jaworowski /* Destroy map for this buffer */ 116467196661SRafal Jaworowski if (sc->rx_data[i].map != NULL) 116567196661SRafal Jaworowski bus_dmamap_destroy(sc->tsec_rx_mtag, 116667196661SRafal Jaworowski sc->rx_data[i].map); 116767196661SRafal Jaworowski } 116864f90c9dSRafal Jaworowski /* Destroy tag for RX mbufs */ 116967196661SRafal Jaworowski bus_dma_tag_destroy(sc->tsec_rx_mtag); 117067196661SRafal Jaworowski 117167196661SRafal Jaworowski /* Unload TX/RX descriptors */ 117267196661SRafal Jaworowski tsec_free_dma_desc(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 117367196661SRafal Jaworowski sc->tsec_tx_vaddr); 117467196661SRafal Jaworowski tsec_free_dma_desc(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 117567196661SRafal Jaworowski sc->tsec_rx_vaddr); 117667196661SRafal Jaworowski } 117767196661SRafal Jaworowski 117867196661SRafal Jaworowski static void 117967196661SRafal Jaworowski tsec_stop(struct tsec_softc *sc) 118067196661SRafal Jaworowski { 118167196661SRafal Jaworowski struct ifnet *ifp; 118267196661SRafal Jaworowski struct mbuf *m0; 118367196661SRafal Jaworowski bus_dmamap_t *mapp; 118467196661SRafal Jaworowski uint32_t tmpval; 118567196661SRafal Jaworowski 118667196661SRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 118767196661SRafal Jaworowski 118867196661SRafal Jaworowski ifp = sc->tsec_ifp; 118967196661SRafal Jaworowski 119067196661SRafal Jaworowski /* Disable interface and watchdog timer */ 119164f90c9dSRafal Jaworowski callout_stop(&sc->tsec_callout); 119267196661SRafal Jaworowski ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 11935432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 119467196661SRafal Jaworowski 119567196661SRafal Jaworowski /* Disable all interrupts and stop DMA */ 119667196661SRafal Jaworowski tsec_intrs_ctl(sc, 0); 119767196661SRafal Jaworowski tsec_dma_ctl(sc, 0); 119867196661SRafal Jaworowski 119967196661SRafal Jaworowski /* Remove pending data from TX queue */ 120067196661SRafal Jaworowski while (!TSEC_EMPTYQ_TX_MBUF(sc)) { 120167196661SRafal Jaworowski m0 = TSEC_GET_TX_MBUF(sc); 120267196661SRafal Jaworowski mapp = TSEC_GET_TX_MAP(sc); 120367196661SRafal Jaworowski 1204bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, 1205bd37530eSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 120667196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 120767196661SRafal Jaworowski 120867196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 120967196661SRafal Jaworowski m_freem(m0); 121067196661SRafal Jaworowski } 121167196661SRafal Jaworowski 1212bd37530eSRafal Jaworowski /* Disable RX and TX */ 121367196661SRafal Jaworowski tmpval = TSEC_READ(sc, TSEC_REG_MACCFG1); 121467196661SRafal Jaworowski tmpval &= ~(TSEC_MACCFG1_RX_EN | TSEC_MACCFG1_TX_EN); 121567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG1, tmpval); 121667196661SRafal Jaworowski DELAY(10); 121767196661SRafal Jaworowski } 121867196661SRafal Jaworowski 1219bd37530eSRafal Jaworowski static void 1220bd37530eSRafal Jaworowski tsec_tick(void *arg) 122167196661SRafal Jaworowski { 122267196661SRafal Jaworowski struct tsec_softc *sc = arg; 1223bd37530eSRafal Jaworowski struct ifnet *ifp; 1224bd37530eSRafal Jaworowski int link; 1225bd37530eSRafal Jaworowski 1226bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 1227bd37530eSRafal Jaworowski 1228bd37530eSRafal Jaworowski tsec_watchdog(sc); 1229bd37530eSRafal Jaworowski 1230bd37530eSRafal Jaworowski ifp = sc->tsec_ifp; 1231bd37530eSRafal Jaworowski link = sc->tsec_link; 1232bd37530eSRafal Jaworowski 1233bd37530eSRafal Jaworowski mii_tick(sc->tsec_mii); 1234bd37530eSRafal Jaworowski 1235bd37530eSRafal Jaworowski if (link == 0 && sc->tsec_link == 1 && 1236bd37530eSRafal Jaworowski (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))) 1237bd37530eSRafal Jaworowski tsec_start_locked(ifp); 1238bd37530eSRafal Jaworowski 1239bd37530eSRafal Jaworowski /* Schedule another timeout one second from now. */ 1240bd37530eSRafal Jaworowski callout_reset(&sc->tsec_callout, hz, tsec_tick, sc); 1241bd37530eSRafal Jaworowski 1242bd37530eSRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 1243bd37530eSRafal Jaworowski } 1244bd37530eSRafal Jaworowski 1245bd37530eSRafal Jaworowski /* 1246bd37530eSRafal Jaworowski * This is the core RX routine. It replenishes mbufs in the descriptor and 1247bd37530eSRafal Jaworowski * sends data which have been dma'ed into host memory to upper layer. 1248bd37530eSRafal Jaworowski * 1249bd37530eSRafal Jaworowski * Loops at most count times if count is > 0, or until done if count < 0. 1250bd37530eSRafal Jaworowski */ 1251bd37530eSRafal Jaworowski static void 1252bd37530eSRafal Jaworowski tsec_receive_intr_locked(struct tsec_softc *sc, int count) 1253bd37530eSRafal Jaworowski { 125467196661SRafal Jaworowski struct tsec_desc *rx_desc; 125567196661SRafal Jaworowski struct ifnet *ifp; 125667196661SRafal Jaworowski struct rx_data_type *rx_data; 125767196661SRafal Jaworowski struct mbuf *m; 125867196661SRafal Jaworowski device_t dev; 125967196661SRafal Jaworowski uint32_t i; 1260bd37530eSRafal Jaworowski int c; 126167196661SRafal Jaworowski uint16_t flags; 1262bd37530eSRafal Jaworowski 1263bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK_ASSERT(sc); 126467196661SRafal Jaworowski 126567196661SRafal Jaworowski ifp = sc->tsec_ifp; 126667196661SRafal Jaworowski rx_data = sc->rx_data; 126767196661SRafal Jaworowski dev = sc->dev; 126867196661SRafal Jaworowski 1269bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 1270bd37530eSRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 127167196661SRafal Jaworowski 1272bd37530eSRafal Jaworowski for (c = 0; ; c++) { 1273bd37530eSRafal Jaworowski if (count >= 0 && count-- == 0) 1274bd37530eSRafal Jaworowski break; 127567196661SRafal Jaworowski 127667196661SRafal Jaworowski rx_desc = TSEC_GET_CUR_RX_DESC(sc); 127767196661SRafal Jaworowski flags = rx_desc->flags; 127867196661SRafal Jaworowski 127967196661SRafal Jaworowski /* Check if there is anything to receive */ 1280bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_E) || (c >= TSEC_RX_NUM_DESC)) { 128167196661SRafal Jaworowski /* 128267196661SRafal Jaworowski * Avoid generating another interrupt 128367196661SRafal Jaworowski */ 128467196661SRafal Jaworowski if (flags & TSEC_RXBD_E) 128567196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, 128667196661SRafal Jaworowski TSEC_IEVENT_RXB | TSEC_IEVENT_RXF); 128767196661SRafal Jaworowski /* 128867196661SRafal Jaworowski * We didn't consume current descriptor and have to 128967196661SRafal Jaworowski * return it to the queue 129067196661SRafal Jaworowski */ 129167196661SRafal Jaworowski TSEC_BACK_CUR_RX_DESC(sc); 129267196661SRafal Jaworowski break; 129367196661SRafal Jaworowski } 129467196661SRafal Jaworowski 129567196661SRafal Jaworowski if (flags & (TSEC_RXBD_LG | TSEC_RXBD_SH | TSEC_RXBD_NO | 129667196661SRafal Jaworowski TSEC_RXBD_CR | TSEC_RXBD_OV | TSEC_RXBD_TR)) { 1297321e12c8SRafal Jaworowski 129867196661SRafal Jaworowski rx_desc->length = 0; 1299bd37530eSRafal Jaworowski rx_desc->flags = (rx_desc->flags & 1300bd37530eSRafal Jaworowski ~TSEC_RXBD_ZEROONINIT) | TSEC_RXBD_E | TSEC_RXBD_I; 1301bd37530eSRafal Jaworowski 1302bd37530eSRafal Jaworowski if (sc->frame != NULL) { 1303bd37530eSRafal Jaworowski m_free(sc->frame); 1304bd37530eSRafal Jaworowski sc->frame = NULL; 1305bd37530eSRafal Jaworowski } 1306bd37530eSRafal Jaworowski 130767196661SRafal Jaworowski continue; 130867196661SRafal Jaworowski } 130967196661SRafal Jaworowski 131067196661SRafal Jaworowski /* Ok... process frame */ 131167196661SRafal Jaworowski i = TSEC_GET_CUR_RX_DESC_CNT(sc); 131267196661SRafal Jaworowski m = rx_data[i].mbuf; 1313bd37530eSRafal Jaworowski m->m_len = rx_desc->length; 1314bd37530eSRafal Jaworowski 1315bd37530eSRafal Jaworowski if (sc->frame != NULL) { 1316bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_L) != 0) 1317bd37530eSRafal Jaworowski m->m_len -= m_length(sc->frame, NULL); 1318bd37530eSRafal Jaworowski 1319bd37530eSRafal Jaworowski m->m_flags &= ~M_PKTHDR; 1320bd37530eSRafal Jaworowski m_cat(sc->frame, m); 1321bd37530eSRafal Jaworowski } else { 1322bd37530eSRafal Jaworowski sc->frame = m; 1323bd37530eSRafal Jaworowski } 1324bd37530eSRafal Jaworowski 1325bd37530eSRafal Jaworowski m = NULL; 1326bd37530eSRafal Jaworowski 1327bd37530eSRafal Jaworowski if ((flags & TSEC_RXBD_L) != 0) { 1328bd37530eSRafal Jaworowski m = sc->frame; 1329bd37530eSRafal Jaworowski sc->frame = NULL; 1330bd37530eSRafal Jaworowski } 133167196661SRafal Jaworowski 133267196661SRafal Jaworowski if (tsec_new_rxbuf(sc->tsec_rx_mtag, rx_data[i].map, 133367196661SRafal Jaworowski &rx_data[i].mbuf, &rx_data[i].paddr)) { 133467196661SRafal Jaworowski ifp->if_ierrors++; 1335ab160495SRafal Jaworowski /* 1336ab160495SRafal Jaworowski * We ran out of mbufs; didn't consume current 1337ab160495SRafal Jaworowski * descriptor and have to return it to the queue. 1338ab160495SRafal Jaworowski */ 1339ab160495SRafal Jaworowski TSEC_BACK_CUR_RX_DESC(sc); 1340ab160495SRafal Jaworowski break; 134167196661SRafal Jaworowski } 1342bd37530eSRafal Jaworowski 1343bd37530eSRafal Jaworowski /* Attach new buffer to descriptor and clear flags */ 134467196661SRafal Jaworowski rx_desc->bufptr = rx_data[i].paddr; 134567196661SRafal Jaworowski rx_desc->length = 0; 134667196661SRafal Jaworowski rx_desc->flags = (rx_desc->flags & ~TSEC_RXBD_ZEROONINIT) | 134767196661SRafal Jaworowski TSEC_RXBD_E | TSEC_RXBD_I; 134867196661SRafal Jaworowski 1349bd37530eSRafal Jaworowski if (m != NULL) { 135067196661SRafal Jaworowski m->m_pkthdr.rcvif = ifp; 135167196661SRafal Jaworowski 1352bd37530eSRafal Jaworowski m_fixhdr(m); 1353bd37530eSRafal Jaworowski m_adj(m, -ETHER_CRC_LEN); 135467196661SRafal Jaworowski 1355bd37530eSRafal Jaworowski if (sc->is_etsec) 1356bd37530eSRafal Jaworowski tsec_offload_process_frame(sc, m); 135767196661SRafal Jaworowski 135867196661SRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1359bd37530eSRafal Jaworowski (*ifp->if_input)(ifp, m); 1360bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK(sc); 1361bd37530eSRafal Jaworowski } 1362bd37530eSRafal Jaworowski } 136367196661SRafal Jaworowski 1364bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_rx_dtag, sc->tsec_rx_dmap, 1365bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1366371bf7ccSRafal Jaworowski 1367371bf7ccSRafal Jaworowski /* 1368371bf7ccSRafal Jaworowski * Make sure TSEC receiver is not halted. 1369371bf7ccSRafal Jaworowski * 1370371bf7ccSRafal Jaworowski * Various conditions can stop the TSEC receiver, but not all are 1371371bf7ccSRafal Jaworowski * signaled and handled by error interrupt, so make sure the receiver 1372371bf7ccSRafal Jaworowski * is running. Writing to TSEC_REG_RSTAT restarts the receiver when 1373371bf7ccSRafal Jaworowski * halted, and is harmless if already running. 1374371bf7ccSRafal Jaworowski */ 1375371bf7ccSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RSTAT, TSEC_RSTAT_QHLT); 137667196661SRafal Jaworowski } 137767196661SRafal Jaworowski 1378321e12c8SRafal Jaworowski void 1379bd37530eSRafal Jaworowski tsec_receive_intr(void *arg) 138067196661SRafal Jaworowski { 138167196661SRafal Jaworowski struct tsec_softc *sc = arg; 1382bd37530eSRafal Jaworowski 1383bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK(sc); 1384bd37530eSRafal Jaworowski 1385bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 1386bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) { 1387bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1388bd37530eSRafal Jaworowski return; 1389bd37530eSRafal Jaworowski } 1390bd37530eSRafal Jaworowski #endif 1391bd37530eSRafal Jaworowski 1392bd37530eSRafal Jaworowski /* Confirm the interrupt was received by driver */ 1393bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_RXB | TSEC_IEVENT_RXF); 1394bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, -1); 1395bd37530eSRafal Jaworowski 1396bd37530eSRafal Jaworowski TSEC_RECEIVE_UNLOCK(sc); 1397bd37530eSRafal Jaworowski } 1398bd37530eSRafal Jaworowski 1399bd37530eSRafal Jaworowski static void 1400bd37530eSRafal Jaworowski tsec_transmit_intr_locked(struct tsec_softc *sc) 1401bd37530eSRafal Jaworowski { 140267196661SRafal Jaworowski struct tsec_desc *tx_desc; 140367196661SRafal Jaworowski struct ifnet *ifp; 140467196661SRafal Jaworowski struct mbuf *m0; 140567196661SRafal Jaworowski bus_dmamap_t *mapp; 140667196661SRafal Jaworowski int send = 0; 140767196661SRafal Jaworowski 1408bd37530eSRafal Jaworowski TSEC_TRANSMIT_LOCK_ASSERT(sc); 1409bd37530eSRafal Jaworowski 141067196661SRafal Jaworowski ifp = sc->tsec_ifp; 141167196661SRafal Jaworowski 141267196661SRafal Jaworowski /* Update collision statistics */ 141367196661SRafal Jaworowski ifp->if_collisions += TSEC_READ(sc, TSEC_REG_MON_TNCL); 141467196661SRafal Jaworowski 141567196661SRafal Jaworowski /* Reset collision counters in hardware */ 141667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TSCL, 0); 141767196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TMCL, 0); 141867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TLCL, 0); 141967196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TXCL, 0); 142067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MON_TNCL, 0); 142167196661SRafal Jaworowski 1422321e12c8SRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 1423321e12c8SRafal Jaworowski BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 142467196661SRafal Jaworowski 142567196661SRafal Jaworowski while (TSEC_CUR_DIFF_DIRTY_TX_DESC(sc)) { 142667196661SRafal Jaworowski tx_desc = TSEC_GET_DIRTY_TX_DESC(sc); 142767196661SRafal Jaworowski if (tx_desc->flags & TSEC_TXBD_R) { 142867196661SRafal Jaworowski TSEC_BACK_DIRTY_TX_DESC(sc); 142967196661SRafal Jaworowski break; 143067196661SRafal Jaworowski } 143167196661SRafal Jaworowski 143267196661SRafal Jaworowski if ((tx_desc->flags & TSEC_TXBD_L) == 0) 143367196661SRafal Jaworowski continue; 143467196661SRafal Jaworowski 143567196661SRafal Jaworowski /* 143667196661SRafal Jaworowski * This is the last buf in this packet, so unmap and free it. 143767196661SRafal Jaworowski */ 143867196661SRafal Jaworowski m0 = TSEC_GET_TX_MBUF(sc); 143967196661SRafal Jaworowski mapp = TSEC_GET_TX_MAP(sc); 144067196661SRafal Jaworowski 144164f90c9dSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_mtag, *mapp, 144264f90c9dSRafal Jaworowski BUS_DMASYNC_POSTWRITE); 144367196661SRafal Jaworowski bus_dmamap_unload(sc->tsec_tx_mtag, *mapp); 144467196661SRafal Jaworowski 144567196661SRafal Jaworowski TSEC_FREE_TX_MAP(sc, mapp); 144667196661SRafal Jaworowski m_freem(m0); 144767196661SRafal Jaworowski 144867196661SRafal Jaworowski ifp->if_opackets++; 144967196661SRafal Jaworowski send = 1; 145067196661SRafal Jaworowski } 1451bd37530eSRafal Jaworowski bus_dmamap_sync(sc->tsec_tx_dtag, sc->tsec_tx_dmap, 1452bd37530eSRafal Jaworowski BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 145367196661SRafal Jaworowski 145467196661SRafal Jaworowski if (send) { 145567196661SRafal Jaworowski /* Now send anything that was pending */ 145667196661SRafal Jaworowski ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 145767196661SRafal Jaworowski tsec_start_locked(ifp); 145867196661SRafal Jaworowski 1459bd37530eSRafal Jaworowski /* Stop wathdog if all sent */ 146067196661SRafal Jaworowski if (TSEC_EMPTYQ_TX_MBUF(sc)) 14615432bd9fSRafal Jaworowski sc->tsec_watchdog = 0; 146267196661SRafal Jaworowski } 146367196661SRafal Jaworowski } 146467196661SRafal Jaworowski 1465321e12c8SRafal Jaworowski void 1466bd37530eSRafal Jaworowski tsec_transmit_intr(void *arg) 146767196661SRafal Jaworowski { 146867196661SRafal Jaworowski struct tsec_softc *sc = arg; 1469bd37530eSRafal Jaworowski 1470bd37530eSRafal Jaworowski TSEC_TRANSMIT_LOCK(sc); 1471bd37530eSRafal Jaworowski 1472bd37530eSRafal Jaworowski #ifdef DEVICE_POLLING 1473bd37530eSRafal Jaworowski if (sc->tsec_ifp->if_capenable & IFCAP_POLLING) { 1474bd37530eSRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 1475bd37530eSRafal Jaworowski return; 1476bd37530eSRafal Jaworowski } 1477bd37530eSRafal Jaworowski #endif 1478bd37530eSRafal Jaworowski /* Confirm the interrupt was received by driver */ 1479bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_TXB | TSEC_IEVENT_TXF); 1480bd37530eSRafal Jaworowski tsec_transmit_intr_locked(sc); 1481bd37530eSRafal Jaworowski 1482bd37530eSRafal Jaworowski TSEC_TRANSMIT_UNLOCK(sc); 1483bd37530eSRafal Jaworowski } 1484bd37530eSRafal Jaworowski 1485bd37530eSRafal Jaworowski static void 1486bd37530eSRafal Jaworowski tsec_error_intr_locked(struct tsec_softc *sc, int count) 1487bd37530eSRafal Jaworowski { 148867196661SRafal Jaworowski struct ifnet *ifp; 148967196661SRafal Jaworowski uint32_t eflags; 149067196661SRafal Jaworowski 1491bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1492bd37530eSRafal Jaworowski 149367196661SRafal Jaworowski ifp = sc->tsec_ifp; 149467196661SRafal Jaworowski 149567196661SRafal Jaworowski eflags = TSEC_READ(sc, TSEC_REG_IEVENT); 149667196661SRafal Jaworowski 149767196661SRafal Jaworowski /* Clear events bits in hardware */ 149867196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_IEVENT, TSEC_IEVENT_RXC | TSEC_IEVENT_BSY | 149967196661SRafal Jaworowski TSEC_IEVENT_EBERR | TSEC_IEVENT_MSRO | TSEC_IEVENT_BABT | 150067196661SRafal Jaworowski TSEC_IEVENT_TXC | TSEC_IEVENT_TXE | TSEC_IEVENT_LC | 150167196661SRafal Jaworowski TSEC_IEVENT_CRL | TSEC_IEVENT_XFUN); 150267196661SRafal Jaworowski 150367196661SRafal Jaworowski /* Check transmitter errors */ 150467196661SRafal Jaworowski if (eflags & TSEC_IEVENT_TXE) { 150567196661SRafal Jaworowski ifp->if_oerrors++; 150667196661SRafal Jaworowski 150767196661SRafal Jaworowski if (eflags & TSEC_IEVENT_LC) 150867196661SRafal Jaworowski ifp->if_collisions++; 150967196661SRafal Jaworowski 151067196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TSTAT, TSEC_TSTAT_THLT); 151167196661SRafal Jaworowski } 151267196661SRafal Jaworowski 151367196661SRafal Jaworowski /* Check receiver errors */ 151467196661SRafal Jaworowski if (eflags & TSEC_IEVENT_BSY) { 151567196661SRafal Jaworowski ifp->if_ierrors++; 151667196661SRafal Jaworowski ifp->if_iqdrops++; 151767196661SRafal Jaworowski 151867196661SRafal Jaworowski /* Get data from RX buffers */ 1519bd37530eSRafal Jaworowski tsec_receive_intr_locked(sc, count); 152067196661SRafal Jaworowski } 1521bd37530eSRafal Jaworowski 1522bd37530eSRafal Jaworowski if (ifp->if_flags & IFF_DEBUG) 1523bd37530eSRafal Jaworowski if_printf(ifp, "tsec_error_intr(): event flags: 0x%x\n", 1524bd37530eSRafal Jaworowski eflags); 1525bd37530eSRafal Jaworowski 1526bd37530eSRafal Jaworowski if (eflags & TSEC_IEVENT_EBERR) { 1527bd37530eSRafal Jaworowski if_printf(ifp, "System bus error occurred during" 1528bd37530eSRafal Jaworowski "DMA transaction (flags: 0x%x)\n", eflags); 1529bd37530eSRafal Jaworowski tsec_init_locked(sc); 1530bd37530eSRafal Jaworowski } 1531bd37530eSRafal Jaworowski 1532bd37530eSRafal Jaworowski if (eflags & TSEC_IEVENT_BABT) 1533bd37530eSRafal Jaworowski ifp->if_oerrors++; 1534bd37530eSRafal Jaworowski 153567196661SRafal Jaworowski if (eflags & TSEC_IEVENT_BABR) 153667196661SRafal Jaworowski ifp->if_ierrors++; 153767196661SRafal Jaworowski } 153867196661SRafal Jaworowski 1539bd37530eSRafal Jaworowski void 1540bd37530eSRafal Jaworowski tsec_error_intr(void *arg) 154167196661SRafal Jaworowski { 1542bd37530eSRafal Jaworowski struct tsec_softc *sc = arg; 154367196661SRafal Jaworowski 1544772619e1SRafal Jaworowski TSEC_GLOBAL_LOCK(sc); 1545bd37530eSRafal Jaworowski tsec_error_intr_locked(sc, -1); 1546772619e1SRafal Jaworowski TSEC_GLOBAL_UNLOCK(sc); 154767196661SRafal Jaworowski } 154867196661SRafal Jaworowski 1549321e12c8SRafal Jaworowski int 155067196661SRafal Jaworowski tsec_miibus_readreg(device_t dev, int phy, int reg) 155167196661SRafal Jaworowski { 155267196661SRafal Jaworowski struct tsec_softc *sc; 155367196661SRafal Jaworowski uint32_t timeout; 155467196661SRafal Jaworowski 155567196661SRafal Jaworowski sc = device_get_softc(dev); 155667196661SRafal Jaworowski 155767196661SRafal Jaworowski if (device_get_unit(dev) != phy) 155867196661SRafal Jaworowski return (0); 155967196661SRafal Jaworowski 156067196661SRafal Jaworowski sc = tsec0_sc; 156167196661SRafal Jaworowski 156267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMADD, (phy << 8) | reg); 156367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMCOM, 0); 156467196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMCOM, TSEC_MIIMCOM_READCYCLE); 156567196661SRafal Jaworowski 156667196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 156767196661SRafal Jaworowski while (--timeout && TSEC_READ(sc, TSEC_REG_MIIMIND) & 156867196661SRafal Jaworowski (TSEC_MIIMIND_NOTVALID | TSEC_MIIMIND_BUSY)) 156967196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 157067196661SRafal Jaworowski 157167196661SRafal Jaworowski if (timeout == 0) 157267196661SRafal Jaworowski device_printf(dev, "Timeout while reading from PHY!\n"); 157367196661SRafal Jaworowski 157467196661SRafal Jaworowski return (TSEC_READ(sc, TSEC_REG_MIIMSTAT)); 157567196661SRafal Jaworowski } 157667196661SRafal Jaworowski 1577321e12c8SRafal Jaworowski void 157867196661SRafal Jaworowski tsec_miibus_writereg(device_t dev, int phy, int reg, int value) 157967196661SRafal Jaworowski { 158067196661SRafal Jaworowski struct tsec_softc *sc; 158167196661SRafal Jaworowski uint32_t timeout; 158267196661SRafal Jaworowski 158367196661SRafal Jaworowski sc = device_get_softc(dev); 158467196661SRafal Jaworowski 158567196661SRafal Jaworowski if (device_get_unit(dev) != phy) 158664f90c9dSRafal Jaworowski device_printf(dev, "Trying to write to an alien PHY(%d)\n", 158764f90c9dSRafal Jaworowski phy); 158867196661SRafal Jaworowski 158967196661SRafal Jaworowski sc = tsec0_sc; 159067196661SRafal Jaworowski 159167196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMADD, (phy << 8) | reg); 159267196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MIIMCON, value); 159367196661SRafal Jaworowski 159467196661SRafal Jaworowski timeout = TSEC_READ_RETRY; 159564f90c9dSRafal Jaworowski while (--timeout && (TSEC_READ(sc, TSEC_REG_MIIMIND) & 159664f90c9dSRafal Jaworowski TSEC_MIIMIND_BUSY)) 159767196661SRafal Jaworowski DELAY(TSEC_READ_DELAY); 159867196661SRafal Jaworowski 159967196661SRafal Jaworowski if (timeout == 0) 160067196661SRafal Jaworowski device_printf(dev, "Timeout while writing to PHY!\n"); 160167196661SRafal Jaworowski } 160267196661SRafal Jaworowski 1603321e12c8SRafal Jaworowski void 160467196661SRafal Jaworowski tsec_miibus_statchg(device_t dev) 160567196661SRafal Jaworowski { 160667196661SRafal Jaworowski struct tsec_softc *sc; 160767196661SRafal Jaworowski struct mii_data *mii; 160867196661SRafal Jaworowski uint32_t ecntrl, id, tmp; 160967196661SRafal Jaworowski int link; 161067196661SRafal Jaworowski 161167196661SRafal Jaworowski sc = device_get_softc(dev); 161267196661SRafal Jaworowski mii = sc->tsec_mii; 161367196661SRafal Jaworowski link = ((mii->mii_media_status & IFM_ACTIVE) ? 1 : 0); 161467196661SRafal Jaworowski 161567196661SRafal Jaworowski tmp = TSEC_READ(sc, TSEC_REG_MACCFG2) & ~TSEC_MACCFG2_IF; 161667196661SRafal Jaworowski 161767196661SRafal Jaworowski if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 161867196661SRafal Jaworowski tmp |= TSEC_MACCFG2_FULLDUPLEX; 161967196661SRafal Jaworowski else 162067196661SRafal Jaworowski tmp &= ~TSEC_MACCFG2_FULLDUPLEX; 162167196661SRafal Jaworowski 162267196661SRafal Jaworowski switch (IFM_SUBTYPE(mii->mii_media_active)) { 162367196661SRafal Jaworowski case IFM_1000_T: 162467196661SRafal Jaworowski case IFM_1000_SX: 162567196661SRafal Jaworowski tmp |= TSEC_MACCFG2_GMII; 162667196661SRafal Jaworowski sc->tsec_link = link; 162767196661SRafal Jaworowski break; 162867196661SRafal Jaworowski case IFM_100_TX: 162967196661SRafal Jaworowski case IFM_10_T: 163067196661SRafal Jaworowski tmp |= TSEC_MACCFG2_MII; 163167196661SRafal Jaworowski sc->tsec_link = link; 163267196661SRafal Jaworowski break; 163367196661SRafal Jaworowski case IFM_NONE: 163467196661SRafal Jaworowski if (link) 163564f90c9dSRafal Jaworowski device_printf(dev, "No speed selected but link " 163664f90c9dSRafal Jaworowski "active!\n"); 163767196661SRafal Jaworowski sc->tsec_link = 0; 163867196661SRafal Jaworowski return; 163967196661SRafal Jaworowski default: 164067196661SRafal Jaworowski sc->tsec_link = 0; 164167196661SRafal Jaworowski device_printf(dev, "Unknown speed (%d), link %s!\n", 164267196661SRafal Jaworowski IFM_SUBTYPE(mii->mii_media_active), 164367196661SRafal Jaworowski ((link) ? "up" : "down")); 164467196661SRafal Jaworowski return; 164567196661SRafal Jaworowski } 164667196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MACCFG2, tmp); 164767196661SRafal Jaworowski 164867196661SRafal Jaworowski /* XXX kludge - use circumstantial evidence for reduced mode. */ 164967196661SRafal Jaworowski id = TSEC_READ(sc, TSEC_REG_ID2); 165067196661SRafal Jaworowski if (id & 0xffff) { 165167196661SRafal Jaworowski ecntrl = TSEC_READ(sc, TSEC_REG_ECNTRL) & ~TSEC_ECNTRL_R100M; 165267196661SRafal Jaworowski ecntrl |= (tmp & TSEC_MACCFG2_MII) ? TSEC_ECNTRL_R100M : 0; 165367196661SRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_ECNTRL, ecntrl); 165467196661SRafal Jaworowski } 165567196661SRafal Jaworowski } 1656bd37530eSRafal Jaworowski 1657bd37530eSRafal Jaworowski static void 1658bd37530eSRafal Jaworowski tsec_add_sysctls(struct tsec_softc *sc) 1659bd37530eSRafal Jaworowski { 1660bd37530eSRafal Jaworowski struct sysctl_ctx_list *ctx; 1661bd37530eSRafal Jaworowski struct sysctl_oid_list *children; 1662bd37530eSRafal Jaworowski struct sysctl_oid *tree; 1663bd37530eSRafal Jaworowski 1664bd37530eSRafal Jaworowski ctx = device_get_sysctl_ctx(sc->dev); 1665bd37530eSRafal Jaworowski children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 1666bd37530eSRafal Jaworowski tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "int_coal", 1667bd37530eSRafal Jaworowski CTLFLAG_RD, 0, "TSEC Interrupts coalescing"); 1668bd37530eSRafal Jaworowski children = SYSCTL_CHILDREN(tree); 1669bd37530eSRafal Jaworowski 1670bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_time", 1671bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_RX, tsec_sysctl_ic_time, 1672bd37530eSRafal Jaworowski "I", "IC RX time threshold (0-65535)"); 1673bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_count", 1674bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_RX, tsec_sysctl_ic_count, 1675bd37530eSRafal Jaworowski "I", "IC RX frame count threshold (0-255)"); 1676bd37530eSRafal Jaworowski 1677bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tx_time", 1678bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_TX, tsec_sysctl_ic_time, 1679bd37530eSRafal Jaworowski "I", "IC TX time threshold (0-65535)"); 1680bd37530eSRafal Jaworowski SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tx_count", 1681bd37530eSRafal Jaworowski CTLTYPE_UINT | CTLFLAG_RW, sc, TSEC_IC_TX, tsec_sysctl_ic_count, 1682bd37530eSRafal Jaworowski "I", "IC TX frame count threshold (0-255)"); 1683bd37530eSRafal Jaworowski } 1684bd37530eSRafal Jaworowski 1685bd37530eSRafal Jaworowski /* 1686bd37530eSRafal Jaworowski * With Interrupt Coalescing (IC) active, a transmit/receive frame 1687bd37530eSRafal Jaworowski * interrupt is raised either upon: 1688bd37530eSRafal Jaworowski * 1689bd37530eSRafal Jaworowski * - threshold-defined period of time elapsed, or 1690bd37530eSRafal Jaworowski * - threshold-defined number of frames is received/transmitted, 1691bd37530eSRafal Jaworowski * whichever occurs first. 1692bd37530eSRafal Jaworowski * 1693bd37530eSRafal Jaworowski * The following sysctls regulate IC behaviour (for TX/RX separately): 1694bd37530eSRafal Jaworowski * 1695bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.rx_time 1696bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.rx_count 1697bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.tx_time 1698bd37530eSRafal Jaworowski * dev.tsec.<unit>.int_coal.tx_count 1699bd37530eSRafal Jaworowski * 1700bd37530eSRafal Jaworowski * Values: 1701bd37530eSRafal Jaworowski * 1702bd37530eSRafal Jaworowski * - 0 for either time or count disables IC on the given TX/RX path 1703bd37530eSRafal Jaworowski * 1704bd37530eSRafal Jaworowski * - count: 1-255 (expresses frame count number; note that value of 1 is 1705bd37530eSRafal Jaworowski * effectively IC off) 1706bd37530eSRafal Jaworowski * 1707bd37530eSRafal Jaworowski * - time: 1-65535 (value corresponds to a real time period and is 1708bd37530eSRafal Jaworowski * expressed in units equivalent to 64 TSEC interface clocks, i.e. one timer 1709bd37530eSRafal Jaworowski * threshold unit is 26.5 us, 2.56 us, or 512 ns, corresponding to 10 Mbps, 1710bd37530eSRafal Jaworowski * 100 Mbps, or 1Gbps, respectively. For detailed discussion consult the 1711bd37530eSRafal Jaworowski * TSEC reference manual. 1712bd37530eSRafal Jaworowski */ 1713bd37530eSRafal Jaworowski 1714bd37530eSRafal Jaworowski static int 1715bd37530eSRafal Jaworowski tsec_sysctl_ic_time(SYSCTL_HANDLER_ARGS) 1716bd37530eSRafal Jaworowski { 1717bd37530eSRafal Jaworowski int error; 1718bd37530eSRafal Jaworowski uint32_t time; 1719bd37530eSRafal Jaworowski struct tsec_softc *sc = (struct tsec_softc *)arg1; 1720bd37530eSRafal Jaworowski 1721bd37530eSRafal Jaworowski time = (arg2 == TSEC_IC_RX) ? sc->rx_ic_time : sc->tx_ic_time; 1722bd37530eSRafal Jaworowski 1723bd37530eSRafal Jaworowski error = sysctl_handle_int(oidp, &time, 0, req); 1724bd37530eSRafal Jaworowski if (error != 0) 1725bd37530eSRafal Jaworowski return (error); 1726bd37530eSRafal Jaworowski 1727bd37530eSRafal Jaworowski if (time > 65535) 1728bd37530eSRafal Jaworowski return (EINVAL); 1729bd37530eSRafal Jaworowski 1730bd37530eSRafal Jaworowski TSEC_IC_LOCK(sc); 1731bd37530eSRafal Jaworowski if (arg2 == TSEC_IC_RX) { 1732bd37530eSRafal Jaworowski sc->rx_ic_time = time; 1733bd37530eSRafal Jaworowski tsec_set_rxic(sc); 1734bd37530eSRafal Jaworowski } else { 1735bd37530eSRafal Jaworowski sc->tx_ic_time = time; 1736bd37530eSRafal Jaworowski tsec_set_txic(sc); 1737bd37530eSRafal Jaworowski } 1738bd37530eSRafal Jaworowski TSEC_IC_UNLOCK(sc); 1739bd37530eSRafal Jaworowski 1740bd37530eSRafal Jaworowski return (0); 1741bd37530eSRafal Jaworowski } 1742bd37530eSRafal Jaworowski 1743bd37530eSRafal Jaworowski static int 1744bd37530eSRafal Jaworowski tsec_sysctl_ic_count(SYSCTL_HANDLER_ARGS) 1745bd37530eSRafal Jaworowski { 1746bd37530eSRafal Jaworowski int error; 1747bd37530eSRafal Jaworowski uint32_t count; 1748bd37530eSRafal Jaworowski struct tsec_softc *sc = (struct tsec_softc *)arg1; 1749bd37530eSRafal Jaworowski 1750bd37530eSRafal Jaworowski count = (arg2 == TSEC_IC_RX) ? sc->rx_ic_count : sc->tx_ic_count; 1751bd37530eSRafal Jaworowski 1752bd37530eSRafal Jaworowski error = sysctl_handle_int(oidp, &count, 0, req); 1753bd37530eSRafal Jaworowski if (error != 0) 1754bd37530eSRafal Jaworowski return (error); 1755bd37530eSRafal Jaworowski 1756bd37530eSRafal Jaworowski if (count > 255) 1757bd37530eSRafal Jaworowski return (EINVAL); 1758bd37530eSRafal Jaworowski 1759bd37530eSRafal Jaworowski TSEC_IC_LOCK(sc); 1760bd37530eSRafal Jaworowski if (arg2 == TSEC_IC_RX) { 1761bd37530eSRafal Jaworowski sc->rx_ic_count = count; 1762bd37530eSRafal Jaworowski tsec_set_rxic(sc); 1763bd37530eSRafal Jaworowski } else { 1764bd37530eSRafal Jaworowski sc->tx_ic_count = count; 1765bd37530eSRafal Jaworowski tsec_set_txic(sc); 1766bd37530eSRafal Jaworowski } 1767bd37530eSRafal Jaworowski TSEC_IC_UNLOCK(sc); 1768bd37530eSRafal Jaworowski 1769bd37530eSRafal Jaworowski return (0); 1770bd37530eSRafal Jaworowski } 1771bd37530eSRafal Jaworowski 1772bd37530eSRafal Jaworowski static void 1773bd37530eSRafal Jaworowski tsec_set_rxic(struct tsec_softc *sc) 1774bd37530eSRafal Jaworowski { 1775bd37530eSRafal Jaworowski uint32_t rxic_val; 1776bd37530eSRafal Jaworowski 1777bd37530eSRafal Jaworowski if (sc->rx_ic_count == 0 || sc->rx_ic_time == 0) 1778bd37530eSRafal Jaworowski /* Disable RX IC */ 1779bd37530eSRafal Jaworowski rxic_val = 0; 1780bd37530eSRafal Jaworowski else { 1781bd37530eSRafal Jaworowski rxic_val = 0x80000000; 1782bd37530eSRafal Jaworowski rxic_val |= (sc->rx_ic_count << 21); 1783bd37530eSRafal Jaworowski rxic_val |= sc->rx_ic_time; 1784bd37530eSRafal Jaworowski } 1785bd37530eSRafal Jaworowski 1786bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RXIC, rxic_val); 1787bd37530eSRafal Jaworowski } 1788bd37530eSRafal Jaworowski 1789bd37530eSRafal Jaworowski static void 1790bd37530eSRafal Jaworowski tsec_set_txic(struct tsec_softc *sc) 1791bd37530eSRafal Jaworowski { 1792bd37530eSRafal Jaworowski uint32_t txic_val; 1793bd37530eSRafal Jaworowski 1794bd37530eSRafal Jaworowski if (sc->tx_ic_count == 0 || sc->tx_ic_time == 0) 1795bd37530eSRafal Jaworowski /* Disable TX IC */ 1796bd37530eSRafal Jaworowski txic_val = 0; 1797bd37530eSRafal Jaworowski else { 1798bd37530eSRafal Jaworowski txic_val = 0x80000000; 1799bd37530eSRafal Jaworowski txic_val |= (sc->tx_ic_count << 21); 1800bd37530eSRafal Jaworowski txic_val |= sc->tx_ic_time; 1801bd37530eSRafal Jaworowski } 1802bd37530eSRafal Jaworowski 1803bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TXIC, txic_val); 1804bd37530eSRafal Jaworowski } 1805bd37530eSRafal Jaworowski 1806bd37530eSRafal Jaworowski static void 1807bd37530eSRafal Jaworowski tsec_offload_setup(struct tsec_softc *sc) 1808bd37530eSRafal Jaworowski { 1809bd37530eSRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 1810bd37530eSRafal Jaworowski uint32_t reg; 1811bd37530eSRafal Jaworowski 1812bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1813bd37530eSRafal Jaworowski 1814bd37530eSRafal Jaworowski reg = TSEC_READ(sc, TSEC_REG_TCTRL); 1815bd37530eSRafal Jaworowski reg |= TSEC_TCTRL_IPCSEN | TSEC_TCTRL_TUCSEN; 1816bd37530eSRafal Jaworowski 1817bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_TXCSUM) 1818bd37530eSRafal Jaworowski ifp->if_hwassist = TSEC_CHECKSUM_FEATURES; 1819bd37530eSRafal Jaworowski else 1820bd37530eSRafal Jaworowski ifp->if_hwassist = 0; 1821bd37530eSRafal Jaworowski 1822bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_TCTRL, reg); 1823bd37530eSRafal Jaworowski 1824bd37530eSRafal Jaworowski reg = TSEC_READ(sc, TSEC_REG_RCTRL); 1825bd37530eSRafal Jaworowski reg &= ~(TSEC_RCTRL_IPCSEN | TSEC_RCTRL_TUCSEN | TSEC_RCTRL_PRSDEP); 1826bd37530eSRafal Jaworowski reg |= TSEC_RCTRL_PRSDEP_PARSE_L2 | TSEC_RCTRL_VLEX; 1827bd37530eSRafal Jaworowski 1828bd37530eSRafal Jaworowski if (ifp->if_capenable & IFCAP_RXCSUM) 1829bd37530eSRafal Jaworowski reg |= TSEC_RCTRL_IPCSEN | TSEC_RCTRL_TUCSEN | 1830bd37530eSRafal Jaworowski TSEC_RCTRL_PRSDEP_PARSE_L234; 1831bd37530eSRafal Jaworowski 1832bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_RCTRL, reg); 1833bd37530eSRafal Jaworowski } 1834bd37530eSRafal Jaworowski 1835bd37530eSRafal Jaworowski 1836bd37530eSRafal Jaworowski static void 1837bd37530eSRafal Jaworowski tsec_offload_process_frame(struct tsec_softc *sc, struct mbuf *m) 1838bd37530eSRafal Jaworowski { 1839bd37530eSRafal Jaworowski struct tsec_rx_fcb rx_fcb; 1840bd37530eSRafal Jaworowski int csum_flags = 0; 1841bd37530eSRafal Jaworowski int protocol, flags; 1842bd37530eSRafal Jaworowski 1843bd37530eSRafal Jaworowski TSEC_RECEIVE_LOCK_ASSERT(sc); 1844bd37530eSRafal Jaworowski 1845bd37530eSRafal Jaworowski m_copydata(m, 0, sizeof(struct tsec_rx_fcb), (caddr_t)(&rx_fcb)); 1846bd37530eSRafal Jaworowski flags = rx_fcb.flags; 1847bd37530eSRafal Jaworowski protocol = rx_fcb.protocol; 1848bd37530eSRafal Jaworowski 1849bd37530eSRafal Jaworowski if (TSEC_RX_FCB_IP_CSUM_CHECKED(flags)) { 1850bd37530eSRafal Jaworowski csum_flags |= CSUM_IP_CHECKED; 1851bd37530eSRafal Jaworowski 1852bd37530eSRafal Jaworowski if ((flags & TSEC_RX_FCB_IP_CSUM_ERROR) == 0) 1853bd37530eSRafal Jaworowski csum_flags |= CSUM_IP_VALID; 1854bd37530eSRafal Jaworowski } 1855bd37530eSRafal Jaworowski 1856bd37530eSRafal Jaworowski if ((protocol == IPPROTO_TCP || protocol == IPPROTO_UDP) && 1857bd37530eSRafal Jaworowski TSEC_RX_FCB_TCP_UDP_CSUM_CHECKED(flags) && 1858bd37530eSRafal Jaworowski (flags & TSEC_RX_FCB_TCP_UDP_CSUM_ERROR) == 0) { 1859bd37530eSRafal Jaworowski 1860bd37530eSRafal Jaworowski csum_flags |= CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 1861bd37530eSRafal Jaworowski m->m_pkthdr.csum_data = 0xFFFF; 1862bd37530eSRafal Jaworowski } 1863bd37530eSRafal Jaworowski 1864bd37530eSRafal Jaworowski m->m_pkthdr.csum_flags = csum_flags; 1865bd37530eSRafal Jaworowski 1866bd37530eSRafal Jaworowski if (flags & TSEC_RX_FCB_VLAN) { 1867bd37530eSRafal Jaworowski m->m_pkthdr.ether_vtag = rx_fcb.vlan; 1868bd37530eSRafal Jaworowski m->m_flags |= M_VLANTAG; 1869bd37530eSRafal Jaworowski } 1870bd37530eSRafal Jaworowski 1871bd37530eSRafal Jaworowski m_adj(m, sizeof(struct tsec_rx_fcb)); 1872bd37530eSRafal Jaworowski } 1873bd37530eSRafal Jaworowski 1874bd37530eSRafal Jaworowski static void 1875bd37530eSRafal Jaworowski tsec_setup_multicast(struct tsec_softc *sc) 1876bd37530eSRafal Jaworowski { 1877bd37530eSRafal Jaworowski uint32_t hashtable[8] = { 0, 0, 0, 0, 0, 0, 0, 0 }; 1878bd37530eSRafal Jaworowski struct ifnet *ifp = sc->tsec_ifp; 1879bd37530eSRafal Jaworowski struct ifmultiaddr *ifma; 1880bd37530eSRafal Jaworowski uint32_t h; 1881bd37530eSRafal Jaworowski int i; 1882bd37530eSRafal Jaworowski 1883bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1884bd37530eSRafal Jaworowski 1885bd37530eSRafal Jaworowski if (ifp->if_flags & IFF_ALLMULTI) { 1886bd37530eSRafal Jaworowski for (i = 0; i < 8; i++) 1887bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR(i), 0xFFFFFFFF); 1888bd37530eSRafal Jaworowski 1889bd37530eSRafal Jaworowski return; 1890bd37530eSRafal Jaworowski } 1891bd37530eSRafal Jaworowski 1892bd37530eSRafal Jaworowski IF_ADDR_LOCK(ifp); 1893bd37530eSRafal Jaworowski TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1894bd37530eSRafal Jaworowski 1895bd37530eSRafal Jaworowski if (ifma->ifma_addr->sa_family != AF_LINK) 1896bd37530eSRafal Jaworowski continue; 1897bd37530eSRafal Jaworowski 1898bd37530eSRafal Jaworowski h = (ether_crc32_be(LLADDR((struct sockaddr_dl *) 1899bd37530eSRafal Jaworowski ifma->ifma_addr), ETHER_ADDR_LEN) >> 24) & 0xFF; 1900bd37530eSRafal Jaworowski 1901bd37530eSRafal Jaworowski hashtable[(h >> 5)] |= 1 << (0x1F - (h & 0x1F)); 1902bd37530eSRafal Jaworowski } 1903bd37530eSRafal Jaworowski IF_ADDR_UNLOCK(ifp); 1904bd37530eSRafal Jaworowski 1905bd37530eSRafal Jaworowski for (i = 0; i < 8; i++) 1906bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_GADDR(i), hashtable[i]); 1907bd37530eSRafal Jaworowski } 1908bd37530eSRafal Jaworowski 1909bd37530eSRafal Jaworowski static int 1910bd37530eSRafal Jaworowski tsec_set_mtu(struct tsec_softc *sc, unsigned int mtu) 1911bd37530eSRafal Jaworowski { 1912bd37530eSRafal Jaworowski 1913bd37530eSRafal Jaworowski mtu += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN; 1914bd37530eSRafal Jaworowski 1915bd37530eSRafal Jaworowski TSEC_GLOBAL_LOCK_ASSERT(sc); 1916bd37530eSRafal Jaworowski 1917bd37530eSRafal Jaworowski if (mtu >= TSEC_MIN_FRAME_SIZE && mtu <= TSEC_MAX_FRAME_SIZE) { 1918bd37530eSRafal Jaworowski TSEC_WRITE(sc, TSEC_REG_MAXFRM, mtu); 1919bd37530eSRafal Jaworowski return (mtu); 1920bd37530eSRafal Jaworowski } 1921bd37530eSRafal Jaworowski 1922bd37530eSRafal Jaworowski return (0); 1923bd37530eSRafal Jaworowski } 1924