xref: /freebsd/sys/dev/ste/if_stereg.h (revision c8befdd5b608fa02cda3cdd4fe8b5a9eb87c6cad)
1c8befdd5SWarner Losh /*-
2c8befdd5SWarner Losh  * Copyright (c) 1997, 1998, 1999
3c8befdd5SWarner Losh  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4c8befdd5SWarner Losh  *
5c8befdd5SWarner Losh  * Redistribution and use in source and binary forms, with or without
6c8befdd5SWarner Losh  * modification, are permitted provided that the following conditions
7c8befdd5SWarner Losh  * are met:
8c8befdd5SWarner Losh  * 1. Redistributions of source code must retain the above copyright
9c8befdd5SWarner Losh  *    notice, this list of conditions and the following disclaimer.
10c8befdd5SWarner Losh  * 2. Redistributions in binary form must reproduce the above copyright
11c8befdd5SWarner Losh  *    notice, this list of conditions and the following disclaimer in the
12c8befdd5SWarner Losh  *    documentation and/or other materials provided with the distribution.
13c8befdd5SWarner Losh  * 3. All advertising materials mentioning features or use of this software
14c8befdd5SWarner Losh  *    must display the following acknowledgement:
15c8befdd5SWarner Losh  *	This product includes software developed by Bill Paul.
16c8befdd5SWarner Losh  * 4. Neither the name of the author nor the names of any co-contributors
17c8befdd5SWarner Losh  *    may be used to endorse or promote products derived from this software
18c8befdd5SWarner Losh  *    without specific prior written permission.
19c8befdd5SWarner Losh  *
20c8befdd5SWarner Losh  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21c8befdd5SWarner Losh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22c8befdd5SWarner Losh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23c8befdd5SWarner Losh  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24c8befdd5SWarner Losh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25c8befdd5SWarner Losh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26c8befdd5SWarner Losh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27c8befdd5SWarner Losh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28c8befdd5SWarner Losh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29c8befdd5SWarner Losh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30c8befdd5SWarner Losh  * THE POSSIBILITY OF SUCH DAMAGE.
31c8befdd5SWarner Losh  *
32c8befdd5SWarner Losh  * $FreeBSD$
33c8befdd5SWarner Losh  */
34c8befdd5SWarner Losh 
35c8befdd5SWarner Losh /*
36c8befdd5SWarner Losh  * Sundance PCI device/vendor ID for the
37c8befdd5SWarner Losh  * ST201 chip.
38c8befdd5SWarner Losh  */
39c8befdd5SWarner Losh #define ST_VENDORID		0x13F0
40c8befdd5SWarner Losh #define ST_DEVICEID_ST201_1	0x0200
41c8befdd5SWarner Losh #define ST_DEVICEID_ST201_2	0x0201
42c8befdd5SWarner Losh 
43c8befdd5SWarner Losh /*
44c8befdd5SWarner Losh  * D-Link PCI device/vendor ID for the DL10050[AB] chip
45c8befdd5SWarner Losh  */
46c8befdd5SWarner Losh #define DL_VENDORID		0x1186
47c8befdd5SWarner Losh #define DL_DEVICEID_DL10050	0x1002
48c8befdd5SWarner Losh 
49c8befdd5SWarner Losh /*
50c8befdd5SWarner Losh  * Register definitions for the Sundance Technologies ST201 PCI
51c8befdd5SWarner Losh  * fast ethernet controller. The register space is 128 bytes long and
52c8befdd5SWarner Losh  * can be accessed using either PCI I/O space or PCI memory mapping.
53c8befdd5SWarner Losh  * There are 32-bit, 16-bit and 8-bit registers.
54c8befdd5SWarner Losh  */
55c8befdd5SWarner Losh 
56c8befdd5SWarner Losh #define STE_DMACTL		0x00
57c8befdd5SWarner Losh #define STE_TX_DMALIST_PTR	0x04
58c8befdd5SWarner Losh #define STE_TX_DMABURST_THRESH	0x08
59c8befdd5SWarner Losh #define STE_TX_DMAURG_THRESH	0x09
60c8befdd5SWarner Losh #define STE_TX_DMAPOLL_PERIOD	0x0A
61c8befdd5SWarner Losh #define STE_RX_DMASTATUS	0x0C
62c8befdd5SWarner Losh #define STE_RX_DMALIST_PTR	0x10
63c8befdd5SWarner Losh #define STE_RX_DMABURST_THRESH	0x14
64c8befdd5SWarner Losh #define STE_RX_DMAURG_THRESH	0x15
65c8befdd5SWarner Losh #define STE_RX_DMAPOLL_PERIOD	0x16
66c8befdd5SWarner Losh #define STE_DEBUGCTL		0x1A
67c8befdd5SWarner Losh #define STE_ASICCTL		0x30
68c8befdd5SWarner Losh #define STE_EEPROM_DATA		0x34
69c8befdd5SWarner Losh #define STE_EEPROM_CTL		0x36
70c8befdd5SWarner Losh #define STE_FIFOCTL		0x3A
71c8befdd5SWarner Losh #define STE_TX_STARTTHRESH	0x3C
72c8befdd5SWarner Losh #define STE_RX_EARLYTHRESH	0x3E
73c8befdd5SWarner Losh #define STE_EXT_ROMADDR		0x40
74c8befdd5SWarner Losh #define STE_EXT_ROMDATA		0x44
75c8befdd5SWarner Losh #define STE_WAKE_EVENT		0x45
76c8befdd5SWarner Losh #define STE_TX_STATUS		0x46
77c8befdd5SWarner Losh #define STE_TX_FRAMEID		0x47
78c8befdd5SWarner Losh #define STE_COUNTDOWN		0x48
79c8befdd5SWarner Losh #define STE_ISR_ACK		0x4A
80c8befdd5SWarner Losh #define STE_IMR			0x4C
81c8befdd5SWarner Losh #define STE_ISR			0x4E
82c8befdd5SWarner Losh #define STE_MACCTL0		0x50
83c8befdd5SWarner Losh #define STE_MACCTL1		0x52
84c8befdd5SWarner Losh #define STE_PAR0		0x54
85c8befdd5SWarner Losh #define STE_PAR1		0x56
86c8befdd5SWarner Losh #define STE_PAR2		0x58
87c8befdd5SWarner Losh #define STE_MAX_FRAMELEN	0x5A
88c8befdd5SWarner Losh #define STE_RX_MODE		0x5C
89c8befdd5SWarner Losh #define STE_TX_RECLAIM_THRESH	0x5D
90c8befdd5SWarner Losh #define STE_PHYCTL		0x5E
91c8befdd5SWarner Losh #define STE_MAR0		0x60
92c8befdd5SWarner Losh #define STE_MAR1		0x62
93c8befdd5SWarner Losh #define STE_MAR2		0x64
94c8befdd5SWarner Losh #define STE_MAR3		0x66
95c8befdd5SWarner Losh #define STE_STATS		0x68
96c8befdd5SWarner Losh 
97c8befdd5SWarner Losh #define STE_LATE_COLLS  0x75
98c8befdd5SWarner Losh #define STE_MULTI_COLLS	0x76
99c8befdd5SWarner Losh #define STE_SINGLE_COLLS 0x77
100c8befdd5SWarner Losh 
101c8befdd5SWarner Losh #define STE_DMACTL_RXDMA_STOPPED	0x00000001
102c8befdd5SWarner Losh #define STE_DMACTL_TXDMA_CMPREQ		0x00000002
103c8befdd5SWarner Losh #define STE_DMACTL_TXDMA_STOPPED	0x00000004
104c8befdd5SWarner Losh #define STE_DMACTL_RXDMA_COMPLETE	0x00000008
105c8befdd5SWarner Losh #define STE_DMACTL_TXDMA_COMPLETE	0x00000010
106c8befdd5SWarner Losh #define STE_DMACTL_RXDMA_STALL		0x00000100
107c8befdd5SWarner Losh #define STE_DMACTL_RXDMA_UNSTALL	0x00000200
108c8befdd5SWarner Losh #define STE_DMACTL_TXDMA_STALL		0x00000400
109c8befdd5SWarner Losh #define STE_DMACTL_TXDMA_UNSTALL	0x00000800
110c8befdd5SWarner Losh #define STE_DMACTL_TXDMA_INPROG		0x00004000
111c8befdd5SWarner Losh #define STE_DMACTL_DMA_HALTINPROG	0x00008000
112c8befdd5SWarner Losh #define STE_DMACTL_RXEARLY_ENABLE	0x00020000
113c8befdd5SWarner Losh #define STE_DMACTL_COUNTDOWN_SPEED	0x00040000
114c8befdd5SWarner Losh #define STE_DMACTL_COUNTDOWN_MODE	0x00080000
115c8befdd5SWarner Losh #define STE_DMACTL_MWI_DISABLE		0x00100000
116c8befdd5SWarner Losh #define STE_DMACTL_RX_DISCARD_OFLOWS	0x00400000
117c8befdd5SWarner Losh #define STE_DMACTL_COUNTDOWN_ENABLE	0x00800000
118c8befdd5SWarner Losh #define STE_DMACTL_TARGET_ABORT		0x40000000
119c8befdd5SWarner Losh #define STE_DMACTL_MASTER_ABORT		0x80000000
120c8befdd5SWarner Losh 
121c8befdd5SWarner Losh /*
122c8befdd5SWarner Losh  * TX DMA burst thresh is the number of 32-byte blocks that
123c8befdd5SWarner Losh  * must be loaded into the TX Fifo before a TXDMA burst request
124c8befdd5SWarner Losh  * will be issued.
125c8befdd5SWarner Losh  */
126c8befdd5SWarner Losh #define STE_TXDMABURST_THRESH		0x1F
127c8befdd5SWarner Losh 
128c8befdd5SWarner Losh /*
129c8befdd5SWarner Losh  * The number of 32-byte blocks in the TX FIFO falls below the
130c8befdd5SWarner Losh  * TX DMA urgent threshold, a TX DMA urgent request will be
131c8befdd5SWarner Losh  * generated.
132c8befdd5SWarner Losh  */
133c8befdd5SWarner Losh #define STE_TXDMAURG_THRESH		0x3F
134c8befdd5SWarner Losh 
135c8befdd5SWarner Losh /*
136c8befdd5SWarner Losh  * Number of 320ns intervals between polls of the TXDMA next
137c8befdd5SWarner Losh  * descriptor pointer (if we're using polling mode).
138c8befdd5SWarner Losh  */
139c8befdd5SWarner Losh #define STE_TXDMA_POLL_PERIOD		0x7F
140c8befdd5SWarner Losh 
141c8befdd5SWarner Losh #define STE_RX_DMASTATUS_FRAMELEN	0x00001FFF
142c8befdd5SWarner Losh #define STE_RX_DMASTATUS_RXERR		0x00004000
143c8befdd5SWarner Losh #define STE_RX_DMASTATUS_DMADONE	0x00008000
144c8befdd5SWarner Losh #define STE_RX_DMASTATUS_FIFO_OFLOW	0x00010000
145c8befdd5SWarner Losh #define STE_RX_DMASTATUS_RUNT		0x00020000
146c8befdd5SWarner Losh #define STE_RX_DMASTATUS_ALIGNERR	0x00040000
147c8befdd5SWarner Losh #define STE_RX_DMASTATUS_CRCERR		0x00080000
148c8befdd5SWarner Losh #define STE_RX_DMASTATUS_GIANT		0x00100000
149c8befdd5SWarner Losh #define STE_RX_DMASTATUS_DRIBBLE	0x00800000
150c8befdd5SWarner Losh #define STE_RX_DMASTATUS_DMA_OFLOW	0x01000000
151c8befdd5SWarner Losh 
152c8befdd5SWarner Losh /*
153c8befdd5SWarner Losh  * RX DMA burst thresh is the number of 32-byte blocks that
154c8befdd5SWarner Losh  * must be present in the RX FIFO before a RXDMA bus master
155c8befdd5SWarner Losh  * request will be issued.
156c8befdd5SWarner Losh  */
157c8befdd5SWarner Losh #define STE_RXDMABURST_THRESH		0xFF
158c8befdd5SWarner Losh 
159c8befdd5SWarner Losh /*
160c8befdd5SWarner Losh  * The number of 32-byte blocks in the RX FIFO falls below the
161c8befdd5SWarner Losh  * RX DMA urgent threshold, a RX DMA urgent request will be
162c8befdd5SWarner Losh  * generated.
163c8befdd5SWarner Losh  */
164c8befdd5SWarner Losh #define STE_RXDMAURG_THRESH		0x1F
165c8befdd5SWarner Losh 
166c8befdd5SWarner Losh /*
167c8befdd5SWarner Losh  * Number of 320ns intervals between polls of the RXDMA complete
168c8befdd5SWarner Losh  * bit in the status field on the current RX descriptor (if we're
169c8befdd5SWarner Losh  * using polling mode).
170c8befdd5SWarner Losh  */
171c8befdd5SWarner Losh #define STE_RXDMA_POLL_PERIOD		0x7F
172c8befdd5SWarner Losh 
173c8befdd5SWarner Losh #define STE_DEBUGCTL_GPIO0_CTL		0x0001
174c8befdd5SWarner Losh #define STE_DEBUGCTL_GPIO1_CTL		0x0002
175c8befdd5SWarner Losh #define STE_DEBUGCTL_GPIO0_DATA		0x0004
176c8befdd5SWarner Losh #define STE_DEBUGCTL_GPIO1_DATA		0x0008
177c8befdd5SWarner Losh 
178c8befdd5SWarner Losh #define STE_ASICCTL_ROMSIZE		0x00000002
179c8befdd5SWarner Losh #define STE_ASICCTL_TX_LARGEPKTS	0x00000004
180c8befdd5SWarner Losh #define STE_ASICCTL_RX_LARGEPKTS	0x00000008
181c8befdd5SWarner Losh #define STE_ASICCTL_EXTROM_DISABLE	0x00000010
182c8befdd5SWarner Losh #define STE_ASICCTL_PHYSPEED_10		0x00000020
183c8befdd5SWarner Losh #define STE_ASICCTL_PHYSPEED_100	0x00000040
184c8befdd5SWarner Losh #define STE_ASICCTL_PHYMEDIA		0x00000080
185c8befdd5SWarner Losh #define STE_ASICCTL_FORCEDCONFIG	0x00000700
186c8befdd5SWarner Losh #define STE_ASICCTL_D3RESET_DISABLE	0x00000800
187c8befdd5SWarner Losh #define STE_ASICCTL_SPEEDUPMODE		0x00002000
188c8befdd5SWarner Losh #define STE_ASICCTL_LEDMODE		0x00004000
189c8befdd5SWarner Losh #define STE_ASICCTL_RSTOUT_POLARITY	0x00008000
190c8befdd5SWarner Losh #define STE_ASICCTL_GLOBAL_RESET	0x00010000
191c8befdd5SWarner Losh #define STE_ASICCTL_RX_RESET		0x00020000
192c8befdd5SWarner Losh #define STE_ASICCTL_TX_RESET		0x00040000
193c8befdd5SWarner Losh #define STE_ASICCTL_DMA_RESET		0x00080000
194c8befdd5SWarner Losh #define STE_ASICCTL_FIFO_RESET		0x00100000
195c8befdd5SWarner Losh #define STE_ASICCTL_NETWORK_RESET	0x00200000
196c8befdd5SWarner Losh #define STE_ASICCTL_HOST_RESET		0x00400000
197c8befdd5SWarner Losh #define STE_ASICCTL_AUTOINIT_RESET	0x00800000
198c8befdd5SWarner Losh #define STE_ASICCTL_EXTRESET_RESET	0x01000000
199c8befdd5SWarner Losh #define STE_ASICCTL_SOFTINTR		0x02000000
200c8befdd5SWarner Losh #define STE_ASICCTL_RESET_BUSY		0x04000000
201c8befdd5SWarner Losh 
202c8befdd5SWarner Losh #define STE_ASICCTL1_GLOBAL_RESET	0x0001
203c8befdd5SWarner Losh #define STE_ASICCTL1_RX_RESET		0x0002
204c8befdd5SWarner Losh #define STE_ASICCTL1_TX_RESET		0x0004
205c8befdd5SWarner Losh #define STE_ASICCTL1_DMA_RESET		0x0008
206c8befdd5SWarner Losh #define STE_ASICCTL1_FIFO_RESET		0x0010
207c8befdd5SWarner Losh #define STE_ASICCTL1_NETWORK_RESET	0x0020
208c8befdd5SWarner Losh #define STE_ASICCTL1_HOST_RESET		0x0040
209c8befdd5SWarner Losh #define STE_ASICCTL1_AUTOINIT_RESET	0x0080
210c8befdd5SWarner Losh #define STE_ASICCTL1_EXTRESET_RESET	0x0100
211c8befdd5SWarner Losh #define STE_ASICCTL1_SOFTINTR		0x0200
212c8befdd5SWarner Losh #define STE_ASICCTL1_RESET_BUSY		0x0400
213c8befdd5SWarner Losh 
214c8befdd5SWarner Losh #define STE_EECTL_ADDR			0x00FF
215c8befdd5SWarner Losh #define STE_EECTL_OPCODE		0x0300
216c8befdd5SWarner Losh #define STE_EECTL_BUSY			0x1000
217c8befdd5SWarner Losh 
218c8befdd5SWarner Losh #define STE_EEOPCODE_WRITE		0x0100
219c8befdd5SWarner Losh #define STE_EEOPCODE_READ		0x0200
220c8befdd5SWarner Losh #define STE_EEOPCODE_ERASE		0x0300
221c8befdd5SWarner Losh 
222c8befdd5SWarner Losh #define STE_FIFOCTL_RAMTESTMODE		0x0001
223c8befdd5SWarner Losh #define STE_FIFOCTL_OVERRUNMODE		0x0200
224c8befdd5SWarner Losh #define STE_FIFOCTL_RXFIFOFULL		0x0800
225c8befdd5SWarner Losh #define STE_FIFOCTL_TX_BUSY		0x4000
226c8befdd5SWarner Losh #define STE_FIFOCTL_RX_BUSY		0x8000
227c8befdd5SWarner Losh 
228c8befdd5SWarner Losh /*
229c8befdd5SWarner Losh  * The number of bytes that must in present in the TX FIFO before
230c8befdd5SWarner Losh  * transmission begins. Value should be in increments of 4 bytes.
231c8befdd5SWarner Losh  */
232c8befdd5SWarner Losh #define STE_TXSTART_THRESH		0x1FFC
233c8befdd5SWarner Losh 
234c8befdd5SWarner Losh /*
235c8befdd5SWarner Losh  * Number of bytes that must be present in the RX FIFO before
236c8befdd5SWarner Losh  * an RX EARLY interrupt is generated.
237c8befdd5SWarner Losh  */
238c8befdd5SWarner Losh #define STE_RXEARLY_THRESH		0x1FFC
239c8befdd5SWarner Losh 
240c8befdd5SWarner Losh #define STE_WAKEEVENT_WAKEPKT_ENB	0x01
241c8befdd5SWarner Losh #define STE_WAKEEVENT_MAGICPKT_ENB	0x02
242c8befdd5SWarner Losh #define STE_WAKEEVENT_LINKEVT_ENB	0x04
243c8befdd5SWarner Losh #define STE_WAKEEVENT_WAKEPOLARITY	0x08
244c8befdd5SWarner Losh #define STE_WAKEEVENT_WAKEPKTEVENT	0x10
245c8befdd5SWarner Losh #define STE_WAKEEVENT_MAGICPKTEVENT	0x20
246c8befdd5SWarner Losh #define STE_WAKEEVENT_LINKEVENT		0x40
247c8befdd5SWarner Losh #define STE_WAKEEVENT_WAKEONLAN_ENB	0x80
248c8befdd5SWarner Losh 
249c8befdd5SWarner Losh #define STE_TXSTATUS_RECLAIMERR		0x02
250c8befdd5SWarner Losh #define STE_TXSTATUS_STATSOFLOW		0x04
251c8befdd5SWarner Losh #define STE_TXSTATUS_EXCESSCOLLS	0x08
252c8befdd5SWarner Losh #define STE_TXSTATUS_UNDERRUN		0x10
253c8befdd5SWarner Losh #define STE_TXSTATUS_TXINTR_REQ		0x40
254c8befdd5SWarner Losh #define STE_TXSTATUS_TXDONE		0x80
255c8befdd5SWarner Losh 
256c8befdd5SWarner Losh #define STE_ISRACK_INTLATCH		0x0001
257c8befdd5SWarner Losh #define STE_ISRACK_HOSTERR		0x0002
258c8befdd5SWarner Losh #define STE_ISRACK_TX_DONE		0x0004
259c8befdd5SWarner Losh #define STE_ISRACK_MACCTL_FRAME		0x0008
260c8befdd5SWarner Losh #define STE_ISRACK_RX_DONE		0x0010
261c8befdd5SWarner Losh #define STE_ISRACK_RX_EARLY		0x0020
262c8befdd5SWarner Losh #define STE_ISRACK_SOFTINTR		0x0040
263c8befdd5SWarner Losh #define STE_ISRACK_STATS_OFLOW		0x0080
264c8befdd5SWarner Losh #define STE_ISRACK_LINKEVENT		0x0100
265c8befdd5SWarner Losh #define STE_ISRACK_TX_DMADONE		0x0200
266c8befdd5SWarner Losh #define STE_ISRACK_RX_DMADONE		0x0400
267c8befdd5SWarner Losh 
268c8befdd5SWarner Losh #define STE_IMR_HOSTERR			0x0002
269c8befdd5SWarner Losh #define STE_IMR_TX_DONE			0x0004
270c8befdd5SWarner Losh #define STE_IMR_MACCTL_FRAME		0x0008
271c8befdd5SWarner Losh #define STE_IMR_RX_DONE			0x0010
272c8befdd5SWarner Losh #define STE_IMR_RX_EARLY		0x0020
273c8befdd5SWarner Losh #define STE_IMR_SOFTINTR		0x0040
274c8befdd5SWarner Losh #define STE_IMR_STATS_OFLOW		0x0080
275c8befdd5SWarner Losh #define STE_IMR_LINKEVENT		0x0100
276c8befdd5SWarner Losh #define STE_IMR_TX_DMADONE		0x0200
277c8befdd5SWarner Losh #define STE_IMR_RX_DMADONE		0x0400
278c8befdd5SWarner Losh 
279c8befdd5SWarner Losh #define STE_INTRS					\
280c8befdd5SWarner Losh 	(STE_IMR_RX_DMADONE|STE_IMR_TX_DMADONE|	\
281c8befdd5SWarner Losh 	STE_IMR_TX_DONE|STE_IMR_HOSTERR| \
282c8befdd5SWarner Losh         STE_IMR_LINKEVENT)
283c8befdd5SWarner Losh 
284c8befdd5SWarner Losh #define STE_ISR_INTLATCH		0x0001
285c8befdd5SWarner Losh #define STE_ISR_HOSTERR			0x0002
286c8befdd5SWarner Losh #define STE_ISR_TX_DONE			0x0004
287c8befdd5SWarner Losh #define STE_ISR_MACCTL_FRAME		0x0008
288c8befdd5SWarner Losh #define STE_ISR_RX_DONE			0x0010
289c8befdd5SWarner Losh #define STE_ISR_RX_EARLY		0x0020
290c8befdd5SWarner Losh #define STE_ISR_SOFTINTR		0x0040
291c8befdd5SWarner Losh #define STE_ISR_STATS_OFLOW		0x0080
292c8befdd5SWarner Losh #define STE_ISR_LINKEVENT		0x0100
293c8befdd5SWarner Losh #define STE_ISR_TX_DMADONE		0x0200
294c8befdd5SWarner Losh #define STE_ISR_RX_DMADONE		0x0400
295c8befdd5SWarner Losh 
296c8befdd5SWarner Losh /*
297c8befdd5SWarner Losh  * Note: the Sundance manual gives the impression that the's
298c8befdd5SWarner Losh  * only one 32-bit MACCTL register. In fact, there are two
299c8befdd5SWarner Losh  * 16-bit registers side by side, and you have to access them
300c8befdd5SWarner Losh  * separately.
301c8befdd5SWarner Losh  */
302c8befdd5SWarner Losh #define STE_MACCTL0_IPG			0x0003
303c8befdd5SWarner Losh #define STE_MACCTL0_FULLDUPLEX		0x0020
304c8befdd5SWarner Losh #define STE_MACCTL0_RX_GIANTS		0x0040
305c8befdd5SWarner Losh #define STE_MACCTL0_FLOWCTL_ENABLE	0x0100
306c8befdd5SWarner Losh #define STE_MACCTL0_RX_FCS		0x0200
307c8befdd5SWarner Losh #define STE_MACCTL0_FIFOLOOPBK		0x0400
308c8befdd5SWarner Losh #define STE_MACCTL0_MACLOOPBK		0x0800
309c8befdd5SWarner Losh 
310c8befdd5SWarner Losh #define STE_MACCTL1_COLLDETECT		0x0001
311c8befdd5SWarner Losh #define STE_MACCTL1_CARRSENSE		0x0002
312c8befdd5SWarner Losh #define STE_MACCTL1_TX_BUSY		0x0004
313c8befdd5SWarner Losh #define STE_MACCTL1_TX_ERROR		0x0008
314c8befdd5SWarner Losh #define STE_MACCTL1_STATS_ENABLE	0x0020
315c8befdd5SWarner Losh #define STE_MACCTL1_STATS_DISABLE	0x0040
316c8befdd5SWarner Losh #define STE_MACCTL1_STATS_ENABLED	0x0080
317c8befdd5SWarner Losh #define STE_MACCTL1_TX_ENABLE		0x0100
318c8befdd5SWarner Losh #define STE_MACCTL1_TX_DISABLE		0x0200
319c8befdd5SWarner Losh #define STE_MACCTL1_TX_ENABLED		0x0400
320c8befdd5SWarner Losh #define STE_MACCTL1_RX_ENABLE		0x0800
321c8befdd5SWarner Losh #define STE_MACCTL1_RX_DISABLE		0x1000
322c8befdd5SWarner Losh #define STE_MACCTL1_RX_ENABLED		0x2000
323c8befdd5SWarner Losh #define STE_MACCTL1_PAUSED		0x4000
324c8befdd5SWarner Losh 
325c8befdd5SWarner Losh #define STE_IPG_96BT			0x00000000
326c8befdd5SWarner Losh #define STE_IPG_128BT			0x00000001
327c8befdd5SWarner Losh #define STE_IPG_224BT			0x00000002
328c8befdd5SWarner Losh #define STE_IPG_544BT			0x00000003
329c8befdd5SWarner Losh 
330c8befdd5SWarner Losh #define STE_RXMODE_UNICAST		0x01
331c8befdd5SWarner Losh #define STE_RXMODE_ALLMULTI		0x02
332c8befdd5SWarner Losh #define STE_RXMODE_BROADCAST		0x04
333c8befdd5SWarner Losh #define STE_RXMODE_PROMISC		0x08
334c8befdd5SWarner Losh #define STE_RXMODE_MULTIHASH		0x10
335c8befdd5SWarner Losh #define STE_RXMODE_ALLIPMULTI		0x20
336c8befdd5SWarner Losh 
337c8befdd5SWarner Losh #define STE_PHYCTL_MCLK			0x01
338c8befdd5SWarner Losh #define STE_PHYCTL_MDATA		0x02
339c8befdd5SWarner Losh #define STE_PHYCTL_MDIR			0x04
340c8befdd5SWarner Losh #define STE_PHYCTL_CLK25_DISABLE	0x08
341c8befdd5SWarner Losh #define STE_PHYCTL_DUPLEXPOLARITY	0x10
342c8befdd5SWarner Losh #define STE_PHYCTL_DUPLEXSTAT		0x20
343c8befdd5SWarner Losh #define STE_PHYCTL_SPEEDSTAT		0x40
344c8befdd5SWarner Losh #define STE_PHYCTL_LINKSTAT		0x80
345c8befdd5SWarner Losh 
346c8befdd5SWarner Losh /*
347c8befdd5SWarner Losh  * EEPROM offsets.
348c8befdd5SWarner Losh  */
349c8befdd5SWarner Losh #define STE_EEADDR_CONFIGPARM		0x00
350c8befdd5SWarner Losh #define STE_EEADDR_ASICCTL		0x02
351c8befdd5SWarner Losh #define STE_EEADDR_SUBSYS_ID		0x04
352c8befdd5SWarner Losh #define STE_EEADDR_SUBVEN_ID		0x08
353c8befdd5SWarner Losh 
354c8befdd5SWarner Losh #define STE_EEADDR_NODE0		0x10
355c8befdd5SWarner Losh #define STE_EEADDR_NODE1		0x12
356c8befdd5SWarner Losh #define STE_EEADDR_NODE2		0x14
357c8befdd5SWarner Losh 
358c8befdd5SWarner Losh /* PCI registers */
359c8befdd5SWarner Losh #define STE_PCI_VENDOR_ID		0x00
360c8befdd5SWarner Losh #define STE_PCI_DEVICE_ID		0x02
361c8befdd5SWarner Losh #define STE_PCI_COMMAND			0x04
362c8befdd5SWarner Losh #define STE_PCI_STATUS			0x06
363c8befdd5SWarner Losh #define STE_PCI_CLASSCODE		0x09
364c8befdd5SWarner Losh #define STE_PCI_LATENCY_TIMER		0x0D
365c8befdd5SWarner Losh #define STE_PCI_HEADER_TYPE		0x0E
366c8befdd5SWarner Losh #define STE_PCI_LOIO			0x10
367c8befdd5SWarner Losh #define STE_PCI_LOMEM			0x14
368c8befdd5SWarner Losh #define STE_PCI_BIOSROM			0x30
369c8befdd5SWarner Losh #define STE_PCI_INTLINE			0x3C
370c8befdd5SWarner Losh #define STE_PCI_INTPIN			0x3D
371c8befdd5SWarner Losh #define STE_PCI_MINGNT			0x3E
372c8befdd5SWarner Losh #define STE_PCI_MINLAT			0x0F
373c8befdd5SWarner Losh 
374c8befdd5SWarner Losh #define STE_PCI_CAPID			0x50 /* 8 bits */
375c8befdd5SWarner Losh #define STE_PCI_NEXTPTR			0x51 /* 8 bits */
376c8befdd5SWarner Losh #define STE_PCI_PWRMGMTCAP		0x52 /* 16 bits */
377c8befdd5SWarner Losh #define STE_PCI_PWRMGMTCTRL		0x54 /* 16 bits */
378c8befdd5SWarner Losh 
379c8befdd5SWarner Losh #define STE_PSTATE_MASK			0x0003
380c8befdd5SWarner Losh #define STE_PSTATE_D0			0x0000
381c8befdd5SWarner Losh #define STE_PSTATE_D1			0x0002
382c8befdd5SWarner Losh #define STE_PSTATE_D2			0x0002
383c8befdd5SWarner Losh #define STE_PSTATE_D3			0x0003
384c8befdd5SWarner Losh #define STE_PME_EN			0x0010
385c8befdd5SWarner Losh #define STE_PME_STATUS			0x8000
386c8befdd5SWarner Losh 
387c8befdd5SWarner Losh 
388c8befdd5SWarner Losh struct ste_stats {
389c8befdd5SWarner Losh 	u_int32_t		ste_rx_bytes;
390c8befdd5SWarner Losh 	u_int32_t		ste_tx_bytes;
391c8befdd5SWarner Losh 	u_int16_t		ste_tx_frames;
392c8befdd5SWarner Losh 	u_int16_t		ste_rx_frames;
393c8befdd5SWarner Losh 	u_int8_t		ste_carrsense_errs;
394c8befdd5SWarner Losh 	u_int8_t		ste_late_colls;
395c8befdd5SWarner Losh 	u_int8_t		ste_multi_colls;
396c8befdd5SWarner Losh 	u_int8_t		ste_single_colls;
397c8befdd5SWarner Losh 	u_int8_t		ste_tx_frames_defered;
398c8befdd5SWarner Losh 	u_int8_t		ste_rx_lost_frames;
399c8befdd5SWarner Losh 	u_int8_t		ste_tx_excess_defers;
400c8befdd5SWarner Losh 	u_int8_t		ste_tx_abort_excess_colls;
401c8befdd5SWarner Losh 	u_int8_t		ste_tx_bcast_frames;
402c8befdd5SWarner Losh 	u_int8_t		ste_rx_bcast_frames;
403c8befdd5SWarner Losh 	u_int8_t		ste_tx_mcast_frames;
404c8befdd5SWarner Losh 	u_int8_t		ste_rx_mcast_frames;
405c8befdd5SWarner Losh };
406c8befdd5SWarner Losh 
407c8befdd5SWarner Losh struct ste_frag {
408c8befdd5SWarner Losh 	u_int32_t		ste_addr;
409c8befdd5SWarner Losh 	u_int32_t		ste_len;
410c8befdd5SWarner Losh };
411c8befdd5SWarner Losh 
412c8befdd5SWarner Losh #define STE_FRAG_LAST		0x80000000
413c8befdd5SWarner Losh #define STE_FRAG_LEN		0x00001FFF
414c8befdd5SWarner Losh 
415c8befdd5SWarner Losh #define STE_MAXFRAGS	8
416c8befdd5SWarner Losh 
417c8befdd5SWarner Losh struct ste_desc {
418c8befdd5SWarner Losh 	u_int32_t		ste_next;
419c8befdd5SWarner Losh 	u_int32_t		ste_ctl;
420c8befdd5SWarner Losh 	struct ste_frag		ste_frags[STE_MAXFRAGS];
421c8befdd5SWarner Losh };
422c8befdd5SWarner Losh 
423c8befdd5SWarner Losh struct ste_desc_onefrag {
424c8befdd5SWarner Losh 	u_int32_t		ste_next;
425c8befdd5SWarner Losh 	u_int32_t		ste_status;
426c8befdd5SWarner Losh 	struct ste_frag		ste_frag;
427c8befdd5SWarner Losh };
428c8befdd5SWarner Losh 
429c8befdd5SWarner Losh #define STE_TXCTL_WORDALIGN	0x00000003
430c8befdd5SWarner Losh #define STE_TXCTL_FRAMEID	0x000003FC
431c8befdd5SWarner Losh #define STE_TXCTL_NOCRC		0x00002000
432c8befdd5SWarner Losh #define STE_TXCTL_TXINTR	0x00008000
433c8befdd5SWarner Losh #define STE_TXCTL_DMADONE	0x00010000
434c8befdd5SWarner Losh #define STE_TXCTL_DMAINTR	0x80000000
435c8befdd5SWarner Losh 
436c8befdd5SWarner Losh #define STE_RXSTAT_FRAMELEN	0x00001FFF
437c8befdd5SWarner Losh #define STE_RXSTAT_FRAME_ERR	0x00004000
438c8befdd5SWarner Losh #define STE_RXSTAT_DMADONE	0x00008000
439c8befdd5SWarner Losh #define STE_RXSTAT_FIFO_OFLOW	0x00010000
440c8befdd5SWarner Losh #define STE_RXSTAT_RUNT		0x00020000
441c8befdd5SWarner Losh #define STE_RXSTAT_ALIGNERR	0x00040000
442c8befdd5SWarner Losh #define STE_RXSTAT_CRCERR	0x00080000
443c8befdd5SWarner Losh #define STE_RXSTAT_GIANT	0x00100000
444c8befdd5SWarner Losh #define STE_RXSTAT_DRIBBLEBITS	0x00800000
445c8befdd5SWarner Losh #define STE_RXSTAT_DMA_OFLOW	0x01000000
446c8befdd5SWarner Losh #define STE_RXATAT_ONEBUF	0x10000000
447c8befdd5SWarner Losh 
448c8befdd5SWarner Losh /*
449c8befdd5SWarner Losh  * register space access macros
450c8befdd5SWarner Losh  */
451c8befdd5SWarner Losh #define CSR_WRITE_4(sc, reg, val)	\
452c8befdd5SWarner Losh 	bus_space_write_4(sc->ste_btag, sc->ste_bhandle, reg, val)
453c8befdd5SWarner Losh #define CSR_WRITE_2(sc, reg, val)	\
454c8befdd5SWarner Losh 	bus_space_write_2(sc->ste_btag, sc->ste_bhandle, reg, val)
455c8befdd5SWarner Losh #define CSR_WRITE_1(sc, reg, val)	\
456c8befdd5SWarner Losh 	bus_space_write_1(sc->ste_btag, sc->ste_bhandle, reg, val)
457c8befdd5SWarner Losh 
458c8befdd5SWarner Losh #define CSR_READ_4(sc, reg)		\
459c8befdd5SWarner Losh 	bus_space_read_4(sc->ste_btag, sc->ste_bhandle, reg)
460c8befdd5SWarner Losh #define CSR_READ_2(sc, reg)		\
461c8befdd5SWarner Losh 	bus_space_read_2(sc->ste_btag, sc->ste_bhandle, reg)
462c8befdd5SWarner Losh #define CSR_READ_1(sc, reg)		\
463c8befdd5SWarner Losh 	bus_space_read_1(sc->ste_btag, sc->ste_bhandle, reg)
464c8befdd5SWarner Losh 
465c8befdd5SWarner Losh #define STE_TIMEOUT		1000
466c8befdd5SWarner Losh #define STE_MIN_FRAMELEN	60
467c8befdd5SWarner Losh #define STE_PACKET_SIZE		1536
468c8befdd5SWarner Losh #define ETHER_ALIGN		2
469c8befdd5SWarner Losh #define STE_RX_LIST_CNT		64
470c8befdd5SWarner Losh #define STE_TX_LIST_CNT		128
471c8befdd5SWarner Losh #define STE_INC(x, y)		(x) = (x + 1) % y
472c8befdd5SWarner Losh #define STE_NEXT(x, y)		(x + 1) % y
473c8befdd5SWarner Losh 
474c8befdd5SWarner Losh struct ste_type {
475c8befdd5SWarner Losh 	u_int16_t		ste_vid;
476c8befdd5SWarner Losh 	u_int16_t		ste_did;
477c8befdd5SWarner Losh 	char			*ste_name;
478c8befdd5SWarner Losh };
479c8befdd5SWarner Losh 
480c8befdd5SWarner Losh struct ste_list_data {
481c8befdd5SWarner Losh 	struct ste_desc_onefrag	ste_rx_list[STE_RX_LIST_CNT];
482c8befdd5SWarner Losh 	struct ste_desc		ste_tx_list[STE_TX_LIST_CNT];
483c8befdd5SWarner Losh };
484c8befdd5SWarner Losh 
485c8befdd5SWarner Losh struct ste_chain {
486c8befdd5SWarner Losh 	struct ste_desc		*ste_ptr;
487c8befdd5SWarner Losh 	struct mbuf		*ste_mbuf;
488c8befdd5SWarner Losh 	struct ste_chain	*ste_next;
489c8befdd5SWarner Losh 	u_int32_t		ste_phys;
490c8befdd5SWarner Losh };
491c8befdd5SWarner Losh 
492c8befdd5SWarner Losh struct ste_chain_onefrag {
493c8befdd5SWarner Losh 	struct ste_desc_onefrag	*ste_ptr;
494c8befdd5SWarner Losh 	struct mbuf		*ste_mbuf;
495c8befdd5SWarner Losh 	struct ste_chain_onefrag	*ste_next;
496c8befdd5SWarner Losh };
497c8befdd5SWarner Losh 
498c8befdd5SWarner Losh struct ste_chain_data {
499c8befdd5SWarner Losh 	struct ste_chain_onefrag ste_rx_chain[STE_RX_LIST_CNT];
500c8befdd5SWarner Losh 	struct ste_chain	 ste_tx_chain[STE_TX_LIST_CNT];
501c8befdd5SWarner Losh 	struct ste_chain_onefrag *ste_rx_head;
502c8befdd5SWarner Losh 
503c8befdd5SWarner Losh 	int			ste_tx_prod;
504c8befdd5SWarner Losh 	int			ste_tx_cons;
505c8befdd5SWarner Losh };
506c8befdd5SWarner Losh 
507c8befdd5SWarner Losh struct ste_softc {
508c8befdd5SWarner Losh 	struct ifnet		*ste_ifp;
509c8befdd5SWarner Losh 	bus_space_tag_t		ste_btag;
510c8befdd5SWarner Losh 	bus_space_handle_t	ste_bhandle;
511c8befdd5SWarner Losh 	struct resource		*ste_res;
512c8befdd5SWarner Losh 	struct resource		*ste_irq;
513c8befdd5SWarner Losh 	void			*ste_intrhand;
514c8befdd5SWarner Losh 	struct ste_type		*ste_info;
515c8befdd5SWarner Losh 	device_t		ste_miibus;
516c8befdd5SWarner Losh 	device_t		ste_dev;
517c8befdd5SWarner Losh 	int			ste_tx_thresh;
518c8befdd5SWarner Losh 	u_int8_t		ste_link;
519c8befdd5SWarner Losh 	int			ste_if_flags;
520c8befdd5SWarner Losh 	struct ste_chain	*ste_tx_prev;
521c8befdd5SWarner Losh 	struct ste_list_data	*ste_ldata;
522c8befdd5SWarner Losh 	struct ste_chain_data	ste_cdata;
523c8befdd5SWarner Losh 	struct callout		ste_stat_callout;
524c8befdd5SWarner Losh 	struct mtx		ste_mtx;
525c8befdd5SWarner Losh 	u_int8_t		ste_one_phy;
526c8befdd5SWarner Losh #ifdef DEVICE_POLLING
527c8befdd5SWarner Losh 	int			rxcycles;
528c8befdd5SWarner Losh #endif
529c8befdd5SWarner Losh };
530c8befdd5SWarner Losh 
531c8befdd5SWarner Losh #define	STE_LOCK(_sc)		mtx_lock(&(_sc)->ste_mtx)
532c8befdd5SWarner Losh #define	STE_UNLOCK(_sc)		mtx_unlock(&(_sc)->ste_mtx)
533c8befdd5SWarner Losh #define	STE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->ste_mtx, MA_OWNED)
534c8befdd5SWarner Losh 
535c8befdd5SWarner Losh struct ste_mii_frame {
536c8befdd5SWarner Losh 	u_int8_t		mii_stdelim;
537c8befdd5SWarner Losh 	u_int8_t		mii_opcode;
538c8befdd5SWarner Losh 	u_int8_t		mii_phyaddr;
539c8befdd5SWarner Losh 	u_int8_t		mii_regaddr;
540c8befdd5SWarner Losh 	u_int8_t		mii_turnaround;
541c8befdd5SWarner Losh 	u_int16_t		mii_data;
542c8befdd5SWarner Losh };
543c8befdd5SWarner Losh 
544c8befdd5SWarner Losh /*
545c8befdd5SWarner Losh  * MII constants
546c8befdd5SWarner Losh  */
547c8befdd5SWarner Losh #define STE_MII_STARTDELIM	0x01
548c8befdd5SWarner Losh #define STE_MII_READOP		0x02
549c8befdd5SWarner Losh #define STE_MII_WRITEOP		0x01
550c8befdd5SWarner Losh #define STE_MII_TURNAROUND	0x02
551