xref: /freebsd/sys/dev/ste/if_ste.c (revision fcd8385e194d320ac96cfeae0350ae778f9ad1fe)
1c8befdd5SWarner Losh /*-
2c8befdd5SWarner Losh  * Copyright (c) 1997, 1998, 1999
3c8befdd5SWarner Losh  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4c8befdd5SWarner Losh  *
5c8befdd5SWarner Losh  * Redistribution and use in source and binary forms, with or without
6c8befdd5SWarner Losh  * modification, are permitted provided that the following conditions
7c8befdd5SWarner Losh  * are met:
8c8befdd5SWarner Losh  * 1. Redistributions of source code must retain the above copyright
9c8befdd5SWarner Losh  *    notice, this list of conditions and the following disclaimer.
10c8befdd5SWarner Losh  * 2. Redistributions in binary form must reproduce the above copyright
11c8befdd5SWarner Losh  *    notice, this list of conditions and the following disclaimer in the
12c8befdd5SWarner Losh  *    documentation and/or other materials provided with the distribution.
13c8befdd5SWarner Losh  * 3. All advertising materials mentioning features or use of this software
14c8befdd5SWarner Losh  *    must display the following acknowledgement:
15c8befdd5SWarner Losh  *	This product includes software developed by Bill Paul.
16c8befdd5SWarner Losh  * 4. Neither the name of the author nor the names of any co-contributors
17c8befdd5SWarner Losh  *    may be used to endorse or promote products derived from this software
18c8befdd5SWarner Losh  *    without specific prior written permission.
19c8befdd5SWarner Losh  *
20c8befdd5SWarner Losh  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21c8befdd5SWarner Losh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22c8befdd5SWarner Losh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23c8befdd5SWarner Losh  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24c8befdd5SWarner Losh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25c8befdd5SWarner Losh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26c8befdd5SWarner Losh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27c8befdd5SWarner Losh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28c8befdd5SWarner Losh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29c8befdd5SWarner Losh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30c8befdd5SWarner Losh  * THE POSSIBILITY OF SUCH DAMAGE.
31c8befdd5SWarner Losh  */
32c8befdd5SWarner Losh 
33c8befdd5SWarner Losh #include <sys/cdefs.h>
34c8befdd5SWarner Losh __FBSDID("$FreeBSD$");
35c8befdd5SWarner Losh 
36c8befdd5SWarner Losh #ifdef HAVE_KERNEL_OPTION_HEADERS
37c8befdd5SWarner Losh #include "opt_device_polling.h"
38c8befdd5SWarner Losh #endif
39c8befdd5SWarner Losh 
40c8befdd5SWarner Losh #include <sys/param.h>
41c8befdd5SWarner Losh #include <sys/systm.h>
42a1b2c209SPyun YongHyeon #include <sys/bus.h>
43a1b2c209SPyun YongHyeon #include <sys/endian.h>
44c8befdd5SWarner Losh #include <sys/kernel.h>
45a1b2c209SPyun YongHyeon #include <sys/lock.h>
46a1b2c209SPyun YongHyeon #include <sys/malloc.h>
47a1b2c209SPyun YongHyeon #include <sys/mbuf.h>
48c8befdd5SWarner Losh #include <sys/module.h>
49a1b2c209SPyun YongHyeon #include <sys/rman.h>
50c8befdd5SWarner Losh #include <sys/socket.h>
51a1b2c209SPyun YongHyeon #include <sys/sockio.h>
52c8befdd5SWarner Losh #include <sys/sysctl.h>
53c8befdd5SWarner Losh 
54a1b2c209SPyun YongHyeon #include <net/bpf.h>
55c8befdd5SWarner Losh #include <net/if.h>
56c8befdd5SWarner Losh #include <net/if_arp.h>
57c8befdd5SWarner Losh #include <net/ethernet.h>
58c8befdd5SWarner Losh #include <net/if_dl.h>
59c8befdd5SWarner Losh #include <net/if_media.h>
60c8befdd5SWarner Losh #include <net/if_types.h>
61c8befdd5SWarner Losh #include <net/if_vlan_var.h>
62c8befdd5SWarner Losh 
63c8befdd5SWarner Losh #include <machine/bus.h>
64c8befdd5SWarner Losh #include <machine/resource.h>
65c8befdd5SWarner Losh 
66c8befdd5SWarner Losh #include <dev/mii/mii.h>
67c8befdd5SWarner Losh #include <dev/mii/miivar.h>
68c8befdd5SWarner Losh 
69c8befdd5SWarner Losh #include <dev/pci/pcireg.h>
70c8befdd5SWarner Losh #include <dev/pci/pcivar.h>
71c8befdd5SWarner Losh 
72a1b2c209SPyun YongHyeon #include <dev/ste/if_stereg.h>
73a1b2c209SPyun YongHyeon 
74c8befdd5SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
75c8befdd5SWarner Losh #include "miibus_if.h"
76c8befdd5SWarner Losh 
77c8befdd5SWarner Losh MODULE_DEPEND(ste, pci, 1, 1, 1);
78c8befdd5SWarner Losh MODULE_DEPEND(ste, ether, 1, 1, 1);
79c8befdd5SWarner Losh MODULE_DEPEND(ste, miibus, 1, 1, 1);
80c8befdd5SWarner Losh 
8181598b3eSPyun YongHyeon /* Define to show Tx error status. */
8281598b3eSPyun YongHyeon #define	STE_SHOW_TXERRORS
8381598b3eSPyun YongHyeon 
84c8befdd5SWarner Losh /*
85c8befdd5SWarner Losh  * Various supported device vendors/types and their names.
86c8befdd5SWarner Losh  */
87c8befdd5SWarner Losh static struct ste_type ste_devs[] = {
88c8befdd5SWarner Losh 	{ ST_VENDORID, ST_DEVICEID_ST201_1, "Sundance ST201 10/100BaseTX" },
89c8befdd5SWarner Losh 	{ ST_VENDORID, ST_DEVICEID_ST201_2, "Sundance ST201 10/100BaseTX" },
90c8befdd5SWarner Losh 	{ DL_VENDORID, DL_DEVICEID_DL10050, "D-Link DL10050 10/100BaseTX" },
91c8befdd5SWarner Losh 	{ 0, 0, NULL }
92c8befdd5SWarner Losh };
93c8befdd5SWarner Losh 
94c8befdd5SWarner Losh static int	ste_attach(device_t);
95c8befdd5SWarner Losh static int	ste_detach(device_t);
96084dc54bSPyun YongHyeon static int	ste_probe(device_t);
97b4c170e1SPyun YongHyeon static int	ste_resume(device_t);
98c8befdd5SWarner Losh static int	ste_shutdown(device_t);
99b4c170e1SPyun YongHyeon static int	ste_suspend(device_t);
100084dc54bSPyun YongHyeon 
101a1b2c209SPyun YongHyeon static int	ste_dma_alloc(struct ste_softc *);
102a1b2c209SPyun YongHyeon static void	ste_dma_free(struct ste_softc *);
103a1b2c209SPyun YongHyeon static void	ste_dmamap_cb(void *, bus_dma_segment_t *, int, int);
104084dc54bSPyun YongHyeon static int 	ste_eeprom_wait(struct ste_softc *);
105a1b2c209SPyun YongHyeon static int	ste_encap(struct ste_softc *, struct mbuf **,
106a1b2c209SPyun YongHyeon 		    struct ste_chain *);
107c8befdd5SWarner Losh static int	ste_ifmedia_upd(struct ifnet *);
108c8befdd5SWarner Losh static void	ste_ifmedia_sts(struct ifnet *, struct ifmediareq *);
109084dc54bSPyun YongHyeon static void	ste_init(void *);
110084dc54bSPyun YongHyeon static void	ste_init_locked(struct ste_softc *);
111c8befdd5SWarner Losh static int	ste_init_rx_list(struct ste_softc *);
112c8befdd5SWarner Losh static void	ste_init_tx_list(struct ste_softc *);
113084dc54bSPyun YongHyeon static void	ste_intr(void *);
114084dc54bSPyun YongHyeon static int	ste_ioctl(struct ifnet *, u_long, caddr_t);
115084dc54bSPyun YongHyeon static int	ste_mii_readreg(struct ste_softc *, struct ste_mii_frame *);
116084dc54bSPyun YongHyeon static void	ste_mii_send(struct ste_softc *, uint32_t, int);
117084dc54bSPyun YongHyeon static void	ste_mii_sync(struct ste_softc *);
118084dc54bSPyun YongHyeon static int	ste_mii_writereg(struct ste_softc *, struct ste_mii_frame *);
119084dc54bSPyun YongHyeon static int	ste_miibus_readreg(device_t, int, int);
120084dc54bSPyun YongHyeon static void	ste_miibus_statchg(device_t);
121084dc54bSPyun YongHyeon static int	ste_miibus_writereg(device_t, int, int, int);
122a1b2c209SPyun YongHyeon static int	ste_newbuf(struct ste_softc *, struct ste_chain_onefrag *);
123fcd8385eSPyun YongHyeon static int	ste_read_eeprom(struct ste_softc *, uint16_t *, int, int);
124084dc54bSPyun YongHyeon static void	ste_reset(struct ste_softc *);
12581598b3eSPyun YongHyeon static void	ste_restart_tx(struct ste_softc *);
126a1b2c209SPyun YongHyeon static int	ste_rxeof(struct ste_softc *, int);
127931ec15aSPyun YongHyeon static void	ste_rxfilter(struct ste_softc *);
128b4c170e1SPyun YongHyeon static void	ste_setwol(struct ste_softc *);
129084dc54bSPyun YongHyeon static void	ste_start(struct ifnet *);
130084dc54bSPyun YongHyeon static void	ste_start_locked(struct ifnet *);
1318657caa6SPyun YongHyeon static void	ste_stats_clear(struct ste_softc *);
13210f695eeSPyun YongHyeon static void	ste_stats_update(struct ste_softc *);
133084dc54bSPyun YongHyeon static void	ste_stop(struct ste_softc *);
1348657caa6SPyun YongHyeon static void	ste_sysctl_node(struct ste_softc *);
13510f695eeSPyun YongHyeon static void	ste_tick(void *);
136084dc54bSPyun YongHyeon static void	ste_txeoc(struct ste_softc *);
137084dc54bSPyun YongHyeon static void	ste_txeof(struct ste_softc *);
138084dc54bSPyun YongHyeon static void	ste_wait(struct ste_softc *);
139084dc54bSPyun YongHyeon static void	ste_watchdog(struct ste_softc *);
140c8befdd5SWarner Losh 
141c8befdd5SWarner Losh static device_method_t ste_methods[] = {
142c8befdd5SWarner Losh 	/* Device interface */
143c8befdd5SWarner Losh 	DEVMETHOD(device_probe,		ste_probe),
144c8befdd5SWarner Losh 	DEVMETHOD(device_attach,	ste_attach),
145c8befdd5SWarner Losh 	DEVMETHOD(device_detach,	ste_detach),
146c8befdd5SWarner Losh 	DEVMETHOD(device_shutdown,	ste_shutdown),
147b4c170e1SPyun YongHyeon 	DEVMETHOD(device_suspend,	ste_suspend),
148b4c170e1SPyun YongHyeon 	DEVMETHOD(device_resume,	ste_resume),
149c8befdd5SWarner Losh 
150c8befdd5SWarner Losh 	/* bus interface */
151c8befdd5SWarner Losh 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
152c8befdd5SWarner Losh 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
153c8befdd5SWarner Losh 
154c8befdd5SWarner Losh 	/* MII interface */
155c8befdd5SWarner Losh 	DEVMETHOD(miibus_readreg,	ste_miibus_readreg),
156c8befdd5SWarner Losh 	DEVMETHOD(miibus_writereg,	ste_miibus_writereg),
157c8befdd5SWarner Losh 	DEVMETHOD(miibus_statchg,	ste_miibus_statchg),
158c8befdd5SWarner Losh 
159c8befdd5SWarner Losh 	{ 0, 0 }
160c8befdd5SWarner Losh };
161c8befdd5SWarner Losh 
162c8befdd5SWarner Losh static driver_t ste_driver = {
163c8befdd5SWarner Losh 	"ste",
164c8befdd5SWarner Losh 	ste_methods,
165c8befdd5SWarner Losh 	sizeof(struct ste_softc)
166c8befdd5SWarner Losh };
167c8befdd5SWarner Losh 
168c8befdd5SWarner Losh static devclass_t ste_devclass;
169c8befdd5SWarner Losh 
170c8befdd5SWarner Losh DRIVER_MODULE(ste, pci, ste_driver, ste_devclass, 0, 0);
171c8befdd5SWarner Losh DRIVER_MODULE(miibus, ste, miibus_driver, miibus_devclass, 0, 0);
172c8befdd5SWarner Losh 
173c8befdd5SWarner Losh #define STE_SETBIT4(sc, reg, x)				\
174c8befdd5SWarner Losh 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
175c8befdd5SWarner Losh 
176c8befdd5SWarner Losh #define STE_CLRBIT4(sc, reg, x)				\
177c8befdd5SWarner Losh 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
178c8befdd5SWarner Losh 
179c8befdd5SWarner Losh #define STE_SETBIT2(sc, reg, x)				\
180c8befdd5SWarner Losh 	CSR_WRITE_2(sc, reg, CSR_READ_2(sc, reg) | (x))
181c8befdd5SWarner Losh 
182c8befdd5SWarner Losh #define STE_CLRBIT2(sc, reg, x)				\
183c8befdd5SWarner Losh 	CSR_WRITE_2(sc, reg, CSR_READ_2(sc, reg) & ~(x))
184c8befdd5SWarner Losh 
185c8befdd5SWarner Losh #define STE_SETBIT1(sc, reg, x)				\
186c8befdd5SWarner Losh 	CSR_WRITE_1(sc, reg, CSR_READ_1(sc, reg) | (x))
187c8befdd5SWarner Losh 
188c8befdd5SWarner Losh #define STE_CLRBIT1(sc, reg, x)				\
189c8befdd5SWarner Losh 	CSR_WRITE_1(sc, reg, CSR_READ_1(sc, reg) & ~(x))
190c8befdd5SWarner Losh 
191c8befdd5SWarner Losh 
192c8befdd5SWarner Losh #define MII_SET(x)		STE_SETBIT1(sc, STE_PHYCTL, x)
193c8befdd5SWarner Losh #define MII_CLR(x)		STE_CLRBIT1(sc, STE_PHYCTL, x)
194c8befdd5SWarner Losh 
195c8befdd5SWarner Losh /*
196c8befdd5SWarner Losh  * Sync the PHYs by setting data bit and strobing the clock 32 times.
197c8befdd5SWarner Losh  */
198c8befdd5SWarner Losh static void
19960270842SPyun YongHyeon ste_mii_sync(struct ste_softc *sc)
200c8befdd5SWarner Losh {
20142306cb0SPyun YongHyeon 	int i;
202c8befdd5SWarner Losh 
203c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MDIR|STE_PHYCTL_MDATA);
204c8befdd5SWarner Losh 
205c8befdd5SWarner Losh 	for (i = 0; i < 32; i++) {
206c8befdd5SWarner Losh 		MII_SET(STE_PHYCTL_MCLK);
207c8befdd5SWarner Losh 		DELAY(1);
208c8befdd5SWarner Losh 		MII_CLR(STE_PHYCTL_MCLK);
209c8befdd5SWarner Losh 		DELAY(1);
210c8befdd5SWarner Losh 	}
211c8befdd5SWarner Losh }
212c8befdd5SWarner Losh 
213c8befdd5SWarner Losh /*
214c8befdd5SWarner Losh  * Clock a series of bits through the MII.
215c8befdd5SWarner Losh  */
216c8befdd5SWarner Losh static void
21756af54f2SPyun YongHyeon ste_mii_send(struct ste_softc *sc, uint32_t bits, int cnt)
218c8befdd5SWarner Losh {
219c8befdd5SWarner Losh 	int i;
220c8befdd5SWarner Losh 
221c8befdd5SWarner Losh 	MII_CLR(STE_PHYCTL_MCLK);
222c8befdd5SWarner Losh 
223c8befdd5SWarner Losh 	for (i = (0x1 << (cnt - 1)); i; i >>= 1) {
224c8befdd5SWarner Losh 		if (bits & i) {
225c8befdd5SWarner Losh 			MII_SET(STE_PHYCTL_MDATA);
226c8befdd5SWarner Losh                 } else {
227c8befdd5SWarner Losh 			MII_CLR(STE_PHYCTL_MDATA);
228c8befdd5SWarner Losh                 }
229c8befdd5SWarner Losh 		DELAY(1);
230c8befdd5SWarner Losh 		MII_CLR(STE_PHYCTL_MCLK);
231c8befdd5SWarner Losh 		DELAY(1);
232c8befdd5SWarner Losh 		MII_SET(STE_PHYCTL_MCLK);
233c8befdd5SWarner Losh 	}
234c8befdd5SWarner Losh }
235c8befdd5SWarner Losh 
236c8befdd5SWarner Losh /*
237c8befdd5SWarner Losh  * Read an PHY register through the MII.
238c8befdd5SWarner Losh  */
239c8befdd5SWarner Losh static int
24060270842SPyun YongHyeon ste_mii_readreg(struct ste_softc *sc, struct ste_mii_frame *frame)
241c8befdd5SWarner Losh {
242c8befdd5SWarner Losh 	int i, ack;
243c8befdd5SWarner Losh 
244c8befdd5SWarner Losh 	/*
245c8befdd5SWarner Losh 	 * Set up frame for RX.
246c8befdd5SWarner Losh 	 */
247c8befdd5SWarner Losh 	frame->mii_stdelim = STE_MII_STARTDELIM;
248c8befdd5SWarner Losh 	frame->mii_opcode = STE_MII_READOP;
249c8befdd5SWarner Losh 	frame->mii_turnaround = 0;
250c8befdd5SWarner Losh 	frame->mii_data = 0;
251c8befdd5SWarner Losh 
252c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_PHYCTL, 0);
253c8befdd5SWarner Losh 	/*
254c8befdd5SWarner Losh  	 * Turn on data xmit.
255c8befdd5SWarner Losh 	 */
256c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MDIR);
257c8befdd5SWarner Losh 
258c8befdd5SWarner Losh 	ste_mii_sync(sc);
259c8befdd5SWarner Losh 
260c8befdd5SWarner Losh 	/*
261c8befdd5SWarner Losh 	 * Send command/address info.
262c8befdd5SWarner Losh 	 */
263c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_stdelim, 2);
264c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_opcode, 2);
265c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_phyaddr, 5);
266c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_regaddr, 5);
267c8befdd5SWarner Losh 
268c8befdd5SWarner Losh 	/* Turn off xmit. */
269c8befdd5SWarner Losh 	MII_CLR(STE_PHYCTL_MDIR);
270c8befdd5SWarner Losh 
271c8befdd5SWarner Losh 	/* Idle bit */
272c8befdd5SWarner Losh 	MII_CLR((STE_PHYCTL_MCLK|STE_PHYCTL_MDATA));
273c8befdd5SWarner Losh 	DELAY(1);
274c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MCLK);
275c8befdd5SWarner Losh 	DELAY(1);
276c8befdd5SWarner Losh 
277c8befdd5SWarner Losh 	/* Check for ack */
278c8befdd5SWarner Losh 	MII_CLR(STE_PHYCTL_MCLK);
279c8befdd5SWarner Losh 	DELAY(1);
280c8befdd5SWarner Losh 	ack = CSR_READ_2(sc, STE_PHYCTL) & STE_PHYCTL_MDATA;
281c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MCLK);
282c8befdd5SWarner Losh 	DELAY(1);
283c8befdd5SWarner Losh 
284c8befdd5SWarner Losh 	/*
285c8befdd5SWarner Losh 	 * Now try reading data bits. If the ack failed, we still
286c8befdd5SWarner Losh 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
287c8befdd5SWarner Losh 	 */
288c8befdd5SWarner Losh 	if (ack) {
289c8befdd5SWarner Losh 		for (i = 0; i < 16; i++) {
290c8befdd5SWarner Losh 			MII_CLR(STE_PHYCTL_MCLK);
291c8befdd5SWarner Losh 			DELAY(1);
292c8befdd5SWarner Losh 			MII_SET(STE_PHYCTL_MCLK);
293c8befdd5SWarner Losh 			DELAY(1);
294c8befdd5SWarner Losh 		}
295c8befdd5SWarner Losh 		goto fail;
296c8befdd5SWarner Losh 	}
297c8befdd5SWarner Losh 
298c8befdd5SWarner Losh 	for (i = 0x8000; i; i >>= 1) {
299c8befdd5SWarner Losh 		MII_CLR(STE_PHYCTL_MCLK);
300c8befdd5SWarner Losh 		DELAY(1);
301c8befdd5SWarner Losh 		if (!ack) {
302c8befdd5SWarner Losh 			if (CSR_READ_2(sc, STE_PHYCTL) & STE_PHYCTL_MDATA)
303c8befdd5SWarner Losh 				frame->mii_data |= i;
304c8befdd5SWarner Losh 			DELAY(1);
305c8befdd5SWarner Losh 		}
306c8befdd5SWarner Losh 		MII_SET(STE_PHYCTL_MCLK);
307c8befdd5SWarner Losh 		DELAY(1);
308c8befdd5SWarner Losh 	}
309c8befdd5SWarner Losh 
310c8befdd5SWarner Losh fail:
311c8befdd5SWarner Losh 
312c8befdd5SWarner Losh 	MII_CLR(STE_PHYCTL_MCLK);
313c8befdd5SWarner Losh 	DELAY(1);
314c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MCLK);
315c8befdd5SWarner Losh 	DELAY(1);
316c8befdd5SWarner Losh 
317c8befdd5SWarner Losh 	if (ack)
318c8befdd5SWarner Losh 		return (1);
319c8befdd5SWarner Losh 	return (0);
320c8befdd5SWarner Losh }
321c8befdd5SWarner Losh 
322c8befdd5SWarner Losh /*
323c8befdd5SWarner Losh  * Write to a PHY register through the MII.
324c8befdd5SWarner Losh  */
325c8befdd5SWarner Losh static int
32660270842SPyun YongHyeon ste_mii_writereg(struct ste_softc *sc, struct ste_mii_frame *frame)
327c8befdd5SWarner Losh {
328c8befdd5SWarner Losh 
329c8befdd5SWarner Losh 	/*
330c8befdd5SWarner Losh 	 * Set up frame for TX.
331c8befdd5SWarner Losh 	 */
332c8befdd5SWarner Losh 
333c8befdd5SWarner Losh 	frame->mii_stdelim = STE_MII_STARTDELIM;
334c8befdd5SWarner Losh 	frame->mii_opcode = STE_MII_WRITEOP;
335c8befdd5SWarner Losh 	frame->mii_turnaround = STE_MII_TURNAROUND;
336c8befdd5SWarner Losh 
337c8befdd5SWarner Losh 	/*
338c8befdd5SWarner Losh  	 * Turn on data output.
339c8befdd5SWarner Losh 	 */
340c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MDIR);
341c8befdd5SWarner Losh 
342c8befdd5SWarner Losh 	ste_mii_sync(sc);
343c8befdd5SWarner Losh 
344c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_stdelim, 2);
345c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_opcode, 2);
346c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_phyaddr, 5);
347c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_regaddr, 5);
348c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_turnaround, 2);
349c8befdd5SWarner Losh 	ste_mii_send(sc, frame->mii_data, 16);
350c8befdd5SWarner Losh 
351c8befdd5SWarner Losh 	/* Idle bit. */
352c8befdd5SWarner Losh 	MII_SET(STE_PHYCTL_MCLK);
353c8befdd5SWarner Losh 	DELAY(1);
354c8befdd5SWarner Losh 	MII_CLR(STE_PHYCTL_MCLK);
355c8befdd5SWarner Losh 	DELAY(1);
356c8befdd5SWarner Losh 
357c8befdd5SWarner Losh 	/*
358c8befdd5SWarner Losh 	 * Turn off xmit.
359c8befdd5SWarner Losh 	 */
360c8befdd5SWarner Losh 	MII_CLR(STE_PHYCTL_MDIR);
361c8befdd5SWarner Losh 
362c8befdd5SWarner Losh 	return (0);
363c8befdd5SWarner Losh }
364c8befdd5SWarner Losh 
365c8befdd5SWarner Losh static int
36660270842SPyun YongHyeon ste_miibus_readreg(device_t dev, int phy, int reg)
367c8befdd5SWarner Losh {
368c8befdd5SWarner Losh 	struct ste_softc *sc;
369c8befdd5SWarner Losh 	struct ste_mii_frame frame;
370c8befdd5SWarner Losh 
371c8befdd5SWarner Losh 	sc = device_get_softc(dev);
372c8befdd5SWarner Losh 
3734465097bSPyun YongHyeon 	if ((sc->ste_flags & STE_FLAG_ONE_PHY) != 0 && phy != 0)
374c8befdd5SWarner Losh 		return (0);
375c8befdd5SWarner Losh 
376c8befdd5SWarner Losh 	bzero((char *)&frame, sizeof(frame));
377c8befdd5SWarner Losh 
378c8befdd5SWarner Losh 	frame.mii_phyaddr = phy;
379c8befdd5SWarner Losh 	frame.mii_regaddr = reg;
380c8befdd5SWarner Losh 	ste_mii_readreg(sc, &frame);
381c8befdd5SWarner Losh 
382c8befdd5SWarner Losh 	return (frame.mii_data);
383c8befdd5SWarner Losh }
384c8befdd5SWarner Losh 
385c8befdd5SWarner Losh static int
38660270842SPyun YongHyeon ste_miibus_writereg(device_t dev, int phy, int reg, int data)
387c8befdd5SWarner Losh {
388c8befdd5SWarner Losh 	struct ste_softc *sc;
389c8befdd5SWarner Losh 	struct ste_mii_frame frame;
390c8befdd5SWarner Losh 
391c8befdd5SWarner Losh 	sc = device_get_softc(dev);
392c8befdd5SWarner Losh 	bzero((char *)&frame, sizeof(frame));
393c8befdd5SWarner Losh 
394c8befdd5SWarner Losh 	frame.mii_phyaddr = phy;
395c8befdd5SWarner Losh 	frame.mii_regaddr = reg;
396c8befdd5SWarner Losh 	frame.mii_data = data;
397c8befdd5SWarner Losh 
398c8befdd5SWarner Losh 	ste_mii_writereg(sc, &frame);
399c8befdd5SWarner Losh 
400c8befdd5SWarner Losh 	return (0);
401c8befdd5SWarner Losh }
402c8befdd5SWarner Losh 
403c8befdd5SWarner Losh static void
40460270842SPyun YongHyeon ste_miibus_statchg(device_t dev)
405c8befdd5SWarner Losh {
406c8befdd5SWarner Losh 	struct ste_softc *sc;
407c8befdd5SWarner Losh 	struct mii_data *mii;
40810f695eeSPyun YongHyeon 	struct ifnet *ifp;
40910f695eeSPyun YongHyeon 	uint16_t cfg;
410c8befdd5SWarner Losh 
411c8befdd5SWarner Losh 	sc = device_get_softc(dev);
412c8befdd5SWarner Losh 
413c8befdd5SWarner Losh 	mii = device_get_softc(sc->ste_miibus);
41410f695eeSPyun YongHyeon 	ifp = sc->ste_ifp;
41510f695eeSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
41610f695eeSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
41710f695eeSPyun YongHyeon 		return;
418c8befdd5SWarner Losh 
41910f695eeSPyun YongHyeon 	sc->ste_flags &= ~STE_FLAG_LINK;
42010f695eeSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
42110f695eeSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
42210f695eeSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
42310f695eeSPyun YongHyeon 		case IFM_10_T:
42410f695eeSPyun YongHyeon 		case IFM_100_TX:
42510f695eeSPyun YongHyeon 		case IFM_100_FX:
42610f695eeSPyun YongHyeon 		case IFM_100_T4:
42710f695eeSPyun YongHyeon 			sc->ste_flags |= STE_FLAG_LINK;
42810f695eeSPyun YongHyeon 		default:
42910f695eeSPyun YongHyeon 			break;
43010f695eeSPyun YongHyeon 		}
43110f695eeSPyun YongHyeon 	}
43210f695eeSPyun YongHyeon 
43310f695eeSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
43410f695eeSPyun YongHyeon 	if ((sc->ste_flags & STE_FLAG_LINK) != 0) {
43510f695eeSPyun YongHyeon 		cfg = CSR_READ_2(sc, STE_MACCTL0);
43610f695eeSPyun YongHyeon 		cfg &= ~(STE_MACCTL0_FLOWCTL_ENABLE | STE_MACCTL0_FULLDUPLEX);
43710f695eeSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
43810f695eeSPyun YongHyeon 			/*
43910f695eeSPyun YongHyeon 			 * ST201 data sheet says driver should enable receiving
44010f695eeSPyun YongHyeon 			 * MAC control frames bit of receive mode register to
44110f695eeSPyun YongHyeon 			 * receive flow-control frames but the register has no
44210f695eeSPyun YongHyeon 			 * such bits. In addition the controller has no ability
44310f695eeSPyun YongHyeon 			 * to send pause frames so it should be handled in
44410f695eeSPyun YongHyeon 			 * driver. Implementing pause timer handling in driver
44510f695eeSPyun YongHyeon 			 * layer is not trivial, so don't enable flow-control
44610f695eeSPyun YongHyeon 			 * here.
44710f695eeSPyun YongHyeon 			 */
44810f695eeSPyun YongHyeon 			cfg |= STE_MACCTL0_FULLDUPLEX;
44910f695eeSPyun YongHyeon 		}
45010f695eeSPyun YongHyeon 		CSR_WRITE_2(sc, STE_MACCTL0, cfg);
451c8befdd5SWarner Losh 	}
452c8befdd5SWarner Losh }
453c8befdd5SWarner Losh 
454c8befdd5SWarner Losh static int
45560270842SPyun YongHyeon ste_ifmedia_upd(struct ifnet *ifp)
456c8befdd5SWarner Losh {
457c8befdd5SWarner Losh 	struct ste_softc *sc;
458bfe051bdSPyun YongHyeon 	struct mii_data	*mii;
459bfe051bdSPyun YongHyeon 	struct mii_softc *miisc;
460bfe051bdSPyun YongHyeon 	int error;
461c8befdd5SWarner Losh 
462c8befdd5SWarner Losh 	sc = ifp->if_softc;
463c8befdd5SWarner Losh 	STE_LOCK(sc);
464c8befdd5SWarner Losh 	mii = device_get_softc(sc->ste_miibus);
465c8befdd5SWarner Losh 	if (mii->mii_instance) {
466c8befdd5SWarner Losh 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
467c8befdd5SWarner Losh 			mii_phy_reset(miisc);
468c8befdd5SWarner Losh 	}
469bfe051bdSPyun YongHyeon 	error = mii_mediachg(mii);
470bfe051bdSPyun YongHyeon 	STE_UNLOCK(sc);
471bfe051bdSPyun YongHyeon 
472bfe051bdSPyun YongHyeon 	return (error);
473c8befdd5SWarner Losh }
474c8befdd5SWarner Losh 
475c8befdd5SWarner Losh static void
47660270842SPyun YongHyeon ste_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
477c8befdd5SWarner Losh {
478c8befdd5SWarner Losh 	struct ste_softc *sc;
479c8befdd5SWarner Losh 	struct mii_data *mii;
480c8befdd5SWarner Losh 
481c8befdd5SWarner Losh 	sc = ifp->if_softc;
482c8befdd5SWarner Losh 	mii = device_get_softc(sc->ste_miibus);
483c8befdd5SWarner Losh 
484c8befdd5SWarner Losh 	STE_LOCK(sc);
4855b7e3118SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
4865b7e3118SPyun YongHyeon 		STE_UNLOCK(sc);
4875b7e3118SPyun YongHyeon 		return;
4885b7e3118SPyun YongHyeon 	}
489c8befdd5SWarner Losh 	mii_pollstat(mii);
490c8befdd5SWarner Losh 	ifmr->ifm_active = mii->mii_media_active;
491c8befdd5SWarner Losh 	ifmr->ifm_status = mii->mii_media_status;
492c8befdd5SWarner Losh 	STE_UNLOCK(sc);
493c8befdd5SWarner Losh }
494c8befdd5SWarner Losh 
495c8befdd5SWarner Losh static void
49660270842SPyun YongHyeon ste_wait(struct ste_softc *sc)
497c8befdd5SWarner Losh {
49842306cb0SPyun YongHyeon 	int i;
499c8befdd5SWarner Losh 
500c8befdd5SWarner Losh 	for (i = 0; i < STE_TIMEOUT; i++) {
501c8befdd5SWarner Losh 		if (!(CSR_READ_4(sc, STE_DMACTL) & STE_DMACTL_DMA_HALTINPROG))
502c8befdd5SWarner Losh 			break;
5031bf71544SPyun YongHyeon 		DELAY(1);
504c8befdd5SWarner Losh 	}
505c8befdd5SWarner Losh 
506c8befdd5SWarner Losh 	if (i == STE_TIMEOUT)
507c8befdd5SWarner Losh 		device_printf(sc->ste_dev, "command never completed!\n");
508c8befdd5SWarner Losh }
509c8befdd5SWarner Losh 
510c8befdd5SWarner Losh /*
511c8befdd5SWarner Losh  * The EEPROM is slow: give it time to come ready after issuing
512c8befdd5SWarner Losh  * it a command.
513c8befdd5SWarner Losh  */
514c8befdd5SWarner Losh static int
51560270842SPyun YongHyeon ste_eeprom_wait(struct ste_softc *sc)
516c8befdd5SWarner Losh {
517c8befdd5SWarner Losh 	int i;
518c8befdd5SWarner Losh 
519c8befdd5SWarner Losh 	DELAY(1000);
520c8befdd5SWarner Losh 
521c8befdd5SWarner Losh 	for (i = 0; i < 100; i++) {
522c8befdd5SWarner Losh 		if (CSR_READ_2(sc, STE_EEPROM_CTL) & STE_EECTL_BUSY)
523c8befdd5SWarner Losh 			DELAY(1000);
524c8befdd5SWarner Losh 		else
525c8befdd5SWarner Losh 			break;
526c8befdd5SWarner Losh 	}
527c8befdd5SWarner Losh 
528c8befdd5SWarner Losh 	if (i == 100) {
529c8befdd5SWarner Losh 		device_printf(sc->ste_dev, "eeprom failed to come ready\n");
530c8befdd5SWarner Losh 		return (1);
531c8befdd5SWarner Losh 	}
532c8befdd5SWarner Losh 
533c8befdd5SWarner Losh 	return (0);
534c8befdd5SWarner Losh }
535c8befdd5SWarner Losh 
536c8befdd5SWarner Losh /*
537c8befdd5SWarner Losh  * Read a sequence of words from the EEPROM. Note that ethernet address
538c8befdd5SWarner Losh  * data is stored in the EEPROM in network byte order.
539c8befdd5SWarner Losh  */
540c8befdd5SWarner Losh static int
541fcd8385eSPyun YongHyeon ste_read_eeprom(struct ste_softc *sc, uint16_t *dest, int off, int cnt)
542c8befdd5SWarner Losh {
543c8befdd5SWarner Losh 	int err = 0, i;
544c8befdd5SWarner Losh 
545c8befdd5SWarner Losh 	if (ste_eeprom_wait(sc))
546c8befdd5SWarner Losh 		return (1);
547c8befdd5SWarner Losh 
548c8befdd5SWarner Losh 	for (i = 0; i < cnt; i++) {
549c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_EEPROM_CTL, STE_EEOPCODE_READ | (off + i));
550c8befdd5SWarner Losh 		err = ste_eeprom_wait(sc);
551c8befdd5SWarner Losh 		if (err)
552c8befdd5SWarner Losh 			break;
553fcd8385eSPyun YongHyeon 		*dest = le16toh(CSR_READ_2(sc, STE_EEPROM_DATA));
554fcd8385eSPyun YongHyeon 		dest++;
555c8befdd5SWarner Losh 	}
556c8befdd5SWarner Losh 
557c8befdd5SWarner Losh 	return (err ? 1 : 0);
558c8befdd5SWarner Losh }
559c8befdd5SWarner Losh 
560c8befdd5SWarner Losh static void
561931ec15aSPyun YongHyeon ste_rxfilter(struct ste_softc *sc)
562c8befdd5SWarner Losh {
563c8befdd5SWarner Losh 	struct ifnet *ifp;
564c8befdd5SWarner Losh 	struct ifmultiaddr *ifma;
565f2632c3bSPyun YongHyeon 	uint32_t hashes[2] = { 0, 0 };
566931ec15aSPyun YongHyeon 	uint8_t rxcfg;
567f2632c3bSPyun YongHyeon 	int h;
568c8befdd5SWarner Losh 
569931ec15aSPyun YongHyeon 	STE_LOCK_ASSERT(sc);
570931ec15aSPyun YongHyeon 
571c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
572931ec15aSPyun YongHyeon 	rxcfg = CSR_READ_1(sc, STE_RX_MODE);
573931ec15aSPyun YongHyeon 	rxcfg |= STE_RXMODE_UNICAST;
574931ec15aSPyun YongHyeon 	rxcfg &= ~(STE_RXMODE_ALLMULTI | STE_RXMODE_MULTIHASH |
575931ec15aSPyun YongHyeon 	    STE_RXMODE_BROADCAST | STE_RXMODE_PROMISC);
576931ec15aSPyun YongHyeon 	if (ifp->if_flags & IFF_BROADCAST)
577931ec15aSPyun YongHyeon 		rxcfg |= STE_RXMODE_BROADCAST;
578931ec15aSPyun YongHyeon 	if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
579931ec15aSPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
580931ec15aSPyun YongHyeon 			rxcfg |= STE_RXMODE_ALLMULTI;
581931ec15aSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
582931ec15aSPyun YongHyeon 			rxcfg |= STE_RXMODE_PROMISC;
583931ec15aSPyun YongHyeon 		goto chipit;
584c8befdd5SWarner Losh 	}
585c8befdd5SWarner Losh 
586931ec15aSPyun YongHyeon 	rxcfg |= STE_RXMODE_MULTIHASH;
587931ec15aSPyun YongHyeon 	/* Now program new ones. */
588eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
589c8befdd5SWarner Losh 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
590c8befdd5SWarner Losh 		if (ifma->ifma_addr->sa_family != AF_LINK)
591c8befdd5SWarner Losh 			continue;
592c8befdd5SWarner Losh 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
593c8befdd5SWarner Losh 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x3F;
594c8befdd5SWarner Losh 		if (h < 32)
595c8befdd5SWarner Losh 			hashes[0] |= (1 << h);
596c8befdd5SWarner Losh 		else
597c8befdd5SWarner Losh 			hashes[1] |= (1 << (h - 32));
598c8befdd5SWarner Losh 	}
599eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
600c8befdd5SWarner Losh 
601931ec15aSPyun YongHyeon chipit:
602c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR0, hashes[0] & 0xFFFF);
603c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR1, (hashes[0] >> 16) & 0xFFFF);
604c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR2, hashes[1] & 0xFFFF);
605c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR3, (hashes[1] >> 16) & 0xFFFF);
606931ec15aSPyun YongHyeon 	CSR_WRITE_1(sc, STE_RX_MODE, rxcfg);
607931ec15aSPyun YongHyeon 	CSR_READ_1(sc, STE_RX_MODE);
608c8befdd5SWarner Losh }
609c8befdd5SWarner Losh 
610c8befdd5SWarner Losh #ifdef DEVICE_POLLING
611c8befdd5SWarner Losh static poll_handler_t ste_poll, ste_poll_locked;
612c8befdd5SWarner Losh 
6131abcdbd1SAttilio Rao static int
614c8befdd5SWarner Losh ste_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
615c8befdd5SWarner Losh {
616c8befdd5SWarner Losh 	struct ste_softc *sc = ifp->if_softc;
6171abcdbd1SAttilio Rao 	int rx_npkts = 0;
618c8befdd5SWarner Losh 
619c8befdd5SWarner Losh 	STE_LOCK(sc);
620c8befdd5SWarner Losh 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
6211abcdbd1SAttilio Rao 		rx_npkts = ste_poll_locked(ifp, cmd, count);
622c8befdd5SWarner Losh 	STE_UNLOCK(sc);
6231abcdbd1SAttilio Rao 	return (rx_npkts);
624c8befdd5SWarner Losh }
625c8befdd5SWarner Losh 
6261abcdbd1SAttilio Rao static int
627c8befdd5SWarner Losh ste_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
628c8befdd5SWarner Losh {
629c8befdd5SWarner Losh 	struct ste_softc *sc = ifp->if_softc;
6301abcdbd1SAttilio Rao 	int rx_npkts;
631c8befdd5SWarner Losh 
632c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
633c8befdd5SWarner Losh 
634a1b2c209SPyun YongHyeon 	rx_npkts = ste_rxeof(sc, count);
635c8befdd5SWarner Losh 	ste_txeof(sc);
63681598b3eSPyun YongHyeon 	ste_txeoc(sc);
637c8befdd5SWarner Losh 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
638c8befdd5SWarner Losh 		ste_start_locked(ifp);
639c8befdd5SWarner Losh 
640c8befdd5SWarner Losh 	if (cmd == POLL_AND_CHECK_STATUS) {
64156af54f2SPyun YongHyeon 		uint16_t status;
642c8befdd5SWarner Losh 
643c8befdd5SWarner Losh 		status = CSR_READ_2(sc, STE_ISR_ACK);
644c8befdd5SWarner Losh 
64510f695eeSPyun YongHyeon 		if (status & STE_ISR_STATS_OFLOW)
646c8befdd5SWarner Losh 			ste_stats_update(sc);
647c8befdd5SWarner Losh 
64855d7003eSPyun YongHyeon 		if (status & STE_ISR_HOSTERR) {
64955d7003eSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
650c8befdd5SWarner Losh 			ste_init_locked(sc);
651c8befdd5SWarner Losh 		}
65255d7003eSPyun YongHyeon 	}
6531abcdbd1SAttilio Rao 	return (rx_npkts);
654c8befdd5SWarner Losh }
655c8befdd5SWarner Losh #endif /* DEVICE_POLLING */
656c8befdd5SWarner Losh 
657c8befdd5SWarner Losh static void
65860270842SPyun YongHyeon ste_intr(void *xsc)
659c8befdd5SWarner Losh {
660c8befdd5SWarner Losh 	struct ste_softc *sc;
661c8befdd5SWarner Losh 	struct ifnet *ifp;
662fabbaac5SPyun YongHyeon 	uint16_t intrs, status;
663c8befdd5SWarner Losh 
664c8befdd5SWarner Losh 	sc = xsc;
665c8befdd5SWarner Losh 	STE_LOCK(sc);
666c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
667c8befdd5SWarner Losh 
668c8befdd5SWarner Losh #ifdef DEVICE_POLLING
669c8befdd5SWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING) {
670c8befdd5SWarner Losh 		STE_UNLOCK(sc);
671c8befdd5SWarner Losh 		return;
672c8befdd5SWarner Losh 	}
673c8befdd5SWarner Losh #endif
674fabbaac5SPyun YongHyeon 	/* Reading STE_ISR_ACK clears STE_IMR register. */
675fabbaac5SPyun YongHyeon 	status = CSR_READ_2(sc, STE_ISR_ACK);
676fabbaac5SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
677c8befdd5SWarner Losh 		STE_UNLOCK(sc);
678c8befdd5SWarner Losh 		return;
679c8befdd5SWarner Losh 	}
680c8befdd5SWarner Losh 
681fabbaac5SPyun YongHyeon 	intrs = STE_INTRS;
682fabbaac5SPyun YongHyeon 	if (status == 0xFFFF || (status & intrs) == 0)
683fabbaac5SPyun YongHyeon 		goto done;
684c8befdd5SWarner Losh 
685fabbaac5SPyun YongHyeon 	if (sc->ste_int_rx_act > 0) {
686fabbaac5SPyun YongHyeon 		status &= ~STE_ISR_RX_DMADONE;
687fabbaac5SPyun YongHyeon 		intrs &= ~STE_IMR_RX_DMADONE;
688fabbaac5SPyun YongHyeon 	}
689c8befdd5SWarner Losh 
690fabbaac5SPyun YongHyeon 	if ((status & (STE_ISR_SOFTINTR | STE_ISR_RX_DMADONE)) != 0) {
691a1b2c209SPyun YongHyeon 		ste_rxeof(sc, -1);
692fabbaac5SPyun YongHyeon 		/*
693fabbaac5SPyun YongHyeon 		 * The controller has no ability to Rx interrupt
694fabbaac5SPyun YongHyeon 		 * moderation feature. Receiving 64 bytes frames
695fabbaac5SPyun YongHyeon 		 * from wire generates too many interrupts which in
696fabbaac5SPyun YongHyeon 		 * turn make system useless to process other useful
697fabbaac5SPyun YongHyeon 		 * things. Fortunately ST201 supports single shot
698fabbaac5SPyun YongHyeon 		 * timer so use the timer to implement Rx interrupt
699fabbaac5SPyun YongHyeon 		 * moderation in driver. This adds more register
700fabbaac5SPyun YongHyeon 		 * access but it greatly reduces number of Rx
701fabbaac5SPyun YongHyeon 		 * interrupts under high network load.
702fabbaac5SPyun YongHyeon 		 */
703fabbaac5SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
704fabbaac5SPyun YongHyeon 		    (sc->ste_int_rx_mod != 0)) {
705fabbaac5SPyun YongHyeon 			if ((status & STE_ISR_RX_DMADONE) != 0) {
706fabbaac5SPyun YongHyeon 				CSR_WRITE_2(sc, STE_COUNTDOWN,
707fabbaac5SPyun YongHyeon 				    STE_TIMER_USECS(sc->ste_int_rx_mod));
708fabbaac5SPyun YongHyeon 				intrs &= ~STE_IMR_RX_DMADONE;
709fabbaac5SPyun YongHyeon 				sc->ste_int_rx_act = 1;
710fabbaac5SPyun YongHyeon 			} else {
711fabbaac5SPyun YongHyeon 				intrs |= STE_IMR_RX_DMADONE;
712fabbaac5SPyun YongHyeon 				sc->ste_int_rx_act = 0;
713fabbaac5SPyun YongHyeon 			}
714fabbaac5SPyun YongHyeon 		}
715fabbaac5SPyun YongHyeon 	}
716fabbaac5SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
717fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_TX_DMADONE) != 0)
718c8befdd5SWarner Losh 			ste_txeof(sc);
719fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_TX_DONE) != 0)
720c8befdd5SWarner Losh 			ste_txeoc(sc);
721fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_STATS_OFLOW) != 0)
722c8befdd5SWarner Losh 			ste_stats_update(sc);
723fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_HOSTERR) != 0) {
72455d7003eSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
725fabbaac5SPyun YongHyeon 			ste_init_locked(sc);
726fabbaac5SPyun YongHyeon 			STE_UNLOCK(sc);
727fabbaac5SPyun YongHyeon 			return;
72855d7003eSPyun YongHyeon 		}
729c8befdd5SWarner Losh 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
730c8befdd5SWarner Losh 			ste_start_locked(ifp);
731fabbaac5SPyun YongHyeon done:
732fabbaac5SPyun YongHyeon 		/* Re-enable interrupts */
733fabbaac5SPyun YongHyeon 		CSR_WRITE_2(sc, STE_IMR, intrs);
734fabbaac5SPyun YongHyeon 	}
735c8befdd5SWarner Losh 	STE_UNLOCK(sc);
736c8befdd5SWarner Losh }
737c8befdd5SWarner Losh 
738c8befdd5SWarner Losh /*
739c8befdd5SWarner Losh  * A frame has been uploaded: pass the resulting mbuf chain up to
740c8befdd5SWarner Losh  * the higher level protocols.
741c8befdd5SWarner Losh  */
7421abcdbd1SAttilio Rao static int
743a1b2c209SPyun YongHyeon ste_rxeof(struct ste_softc *sc, int count)
744c8befdd5SWarner Losh {
745c8befdd5SWarner Losh         struct mbuf *m;
746c8befdd5SWarner Losh         struct ifnet *ifp;
747c8befdd5SWarner Losh 	struct ste_chain_onefrag *cur_rx;
74856af54f2SPyun YongHyeon 	uint32_t rxstat;
749a1b2c209SPyun YongHyeon 	int total_len, rx_npkts;
750c8befdd5SWarner Losh 
751c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
752c8befdd5SWarner Losh 
753a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_rx_list_tag,
754a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_list_map,
755a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
756c8befdd5SWarner Losh 
757c8befdd5SWarner Losh 	cur_rx = sc->ste_cdata.ste_rx_head;
758a1b2c209SPyun YongHyeon 	for (rx_npkts = 0; rx_npkts < STE_RX_LIST_CNT; rx_npkts++,
759a1b2c209SPyun YongHyeon 	    cur_rx = cur_rx->ste_next) {
760a1b2c209SPyun YongHyeon 		rxstat = le32toh(cur_rx->ste_ptr->ste_status);
761a1b2c209SPyun YongHyeon 		if ((rxstat & STE_RXSTAT_DMADONE) == 0)
762a1b2c209SPyun YongHyeon 			break;
763a1b2c209SPyun YongHyeon #ifdef DEVICE_POLLING
764a1b2c209SPyun YongHyeon 		if (ifp->if_capenable & IFCAP_POLLING) {
765a1b2c209SPyun YongHyeon 			if (count == 0)
766a1b2c209SPyun YongHyeon 				break;
767a1b2c209SPyun YongHyeon 			count--;
768a1b2c209SPyun YongHyeon 		}
769a1b2c209SPyun YongHyeon #endif
770a1b2c209SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
771a1b2c209SPyun YongHyeon 			break;
772c8befdd5SWarner Losh 		/*
773c8befdd5SWarner Losh 		 * If an error occurs, update stats, clear the
774c8befdd5SWarner Losh 		 * status word and leave the mbuf cluster in place:
775c8befdd5SWarner Losh 		 * it should simply get re-used next time this descriptor
776c8befdd5SWarner Losh 	 	 * comes up in the ring.
777c8befdd5SWarner Losh 		 */
778c8befdd5SWarner Losh 		if (rxstat & STE_RXSTAT_FRAME_ERR) {
779c8befdd5SWarner Losh 			ifp->if_ierrors++;
780c8befdd5SWarner Losh 			cur_rx->ste_ptr->ste_status = 0;
781c8befdd5SWarner Losh 			continue;
782c8befdd5SWarner Losh 		}
783c8befdd5SWarner Losh 
784c8befdd5SWarner Losh 		/* No errors; receive the packet. */
785c8befdd5SWarner Losh 		m = cur_rx->ste_mbuf;
786a1b2c209SPyun YongHyeon 		total_len = STE_RX_BYTES(rxstat);
787c8befdd5SWarner Losh 
788c8befdd5SWarner Losh 		/*
789c8befdd5SWarner Losh 		 * Try to conjure up a new mbuf cluster. If that
790c8befdd5SWarner Losh 		 * fails, it means we have an out of memory condition and
791c8befdd5SWarner Losh 		 * should leave the buffer in place and continue. This will
792c8befdd5SWarner Losh 		 * result in a lost packet, but there's little else we
793c8befdd5SWarner Losh 		 * can do in this situation.
794c8befdd5SWarner Losh 		 */
795a1b2c209SPyun YongHyeon 		if (ste_newbuf(sc, cur_rx) != 0) {
796da57a8c8SPyun YongHyeon 			ifp->if_iqdrops++;
797c8befdd5SWarner Losh 			cur_rx->ste_ptr->ste_status = 0;
798c8befdd5SWarner Losh 			continue;
799c8befdd5SWarner Losh 		}
800c8befdd5SWarner Losh 
801c8befdd5SWarner Losh 		m->m_pkthdr.rcvif = ifp;
802c8befdd5SWarner Losh 		m->m_pkthdr.len = m->m_len = total_len;
803c8befdd5SWarner Losh 
804c8befdd5SWarner Losh 		ifp->if_ipackets++;
805c8befdd5SWarner Losh 		STE_UNLOCK(sc);
806c8befdd5SWarner Losh 		(*ifp->if_input)(ifp, m);
807c8befdd5SWarner Losh 		STE_LOCK(sc);
808a1b2c209SPyun YongHyeon 	}
809c8befdd5SWarner Losh 
810a1b2c209SPyun YongHyeon 	if (rx_npkts > 0) {
811a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_head = cur_rx;
812a1b2c209SPyun YongHyeon 		bus_dmamap_sync(sc->ste_cdata.ste_rx_list_tag,
813a1b2c209SPyun YongHyeon 		    sc->ste_cdata.ste_rx_list_map,
814a1b2c209SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
815c8befdd5SWarner Losh 	}
816c8befdd5SWarner Losh 
8171abcdbd1SAttilio Rao 	return (rx_npkts);
818c8befdd5SWarner Losh }
819c8befdd5SWarner Losh 
820c8befdd5SWarner Losh static void
82160270842SPyun YongHyeon ste_txeoc(struct ste_softc *sc)
822c8befdd5SWarner Losh {
82381598b3eSPyun YongHyeon 	uint16_t txstat;
824c8befdd5SWarner Losh 	struct ifnet *ifp;
82581598b3eSPyun YongHyeon 
82681598b3eSPyun YongHyeon 	STE_LOCK_ASSERT(sc);
827c8befdd5SWarner Losh 
828c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
829c8befdd5SWarner Losh 
83081598b3eSPyun YongHyeon 	/*
83181598b3eSPyun YongHyeon 	 * STE_TX_STATUS register implements a queue of up to 31
83281598b3eSPyun YongHyeon 	 * transmit status byte. Writing an arbitrary value to the
83381598b3eSPyun YongHyeon 	 * register will advance the queue to the next transmit
83481598b3eSPyun YongHyeon 	 * status byte. This means if driver does not read
83581598b3eSPyun YongHyeon 	 * STE_TX_STATUS register after completing sending more
83681598b3eSPyun YongHyeon 	 * than 31 frames the controller would be stalled so driver
83781598b3eSPyun YongHyeon 	 * should re-wake the Tx MAC. This is the most severe
83881598b3eSPyun YongHyeon 	 * limitation of ST201 based controller.
83981598b3eSPyun YongHyeon 	 */
84081598b3eSPyun YongHyeon 	for (;;) {
84181598b3eSPyun YongHyeon 		txstat = CSR_READ_2(sc, STE_TX_STATUS);
84281598b3eSPyun YongHyeon 		if ((txstat & STE_TXSTATUS_TXDONE) == 0)
84381598b3eSPyun YongHyeon 			break;
84481598b3eSPyun YongHyeon 		if ((txstat & (STE_TXSTATUS_UNDERRUN |
84581598b3eSPyun YongHyeon 		    STE_TXSTATUS_EXCESSCOLLS | STE_TXSTATUS_RECLAIMERR |
84681598b3eSPyun YongHyeon 		    STE_TXSTATUS_STATSOFLOW)) != 0) {
847c8befdd5SWarner Losh 			ifp->if_oerrors++;
84881598b3eSPyun YongHyeon #ifdef	STE_SHOW_TXERRORS
84981598b3eSPyun YongHyeon 			device_printf(sc->ste_dev, "TX error : 0x%b\n",
85081598b3eSPyun YongHyeon 			    txstat & 0xFF, STE_ERR_BITS);
85181598b3eSPyun YongHyeon #endif
85281598b3eSPyun YongHyeon 			if ((txstat & STE_TXSTATUS_UNDERRUN) != 0 &&
853c8befdd5SWarner Losh 			    sc->ste_tx_thresh < STE_PACKET_SIZE) {
854c8befdd5SWarner Losh 				sc->ste_tx_thresh += STE_MIN_FRAMELEN;
85581598b3eSPyun YongHyeon 				if (sc->ste_tx_thresh > STE_PACKET_SIZE)
85681598b3eSPyun YongHyeon 					sc->ste_tx_thresh = STE_PACKET_SIZE;
857c8befdd5SWarner Losh 				device_printf(sc->ste_dev,
85881598b3eSPyun YongHyeon 				    "TX underrun, increasing TX"
859c8befdd5SWarner Losh 				    " start threshold to %d bytes\n",
860c8befdd5SWarner Losh 				    sc->ste_tx_thresh);
86181598b3eSPyun YongHyeon 				/* Make sure to disable active DMA cycles. */
86281598b3eSPyun YongHyeon 				STE_SETBIT4(sc, STE_DMACTL,
86381598b3eSPyun YongHyeon 				    STE_DMACTL_TXDMA_STALL);
86481598b3eSPyun YongHyeon 				ste_wait(sc);
86555d7003eSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
866c8befdd5SWarner Losh 				ste_init_locked(sc);
86781598b3eSPyun YongHyeon 				break;
86881598b3eSPyun YongHyeon 			}
86981598b3eSPyun YongHyeon 			/* Restart Tx. */
87081598b3eSPyun YongHyeon 			ste_restart_tx(sc);
87181598b3eSPyun YongHyeon 		}
87281598b3eSPyun YongHyeon 		/*
87381598b3eSPyun YongHyeon 		 * Advance to next status and ACK TxComplete
87481598b3eSPyun YongHyeon 		 * interrupt. ST201 data sheet was wrong here, to
87581598b3eSPyun YongHyeon 		 * get next Tx status, we have to write both
87681598b3eSPyun YongHyeon 		 * STE_TX_STATUS and STE_TX_FRAMEID register.
87781598b3eSPyun YongHyeon 		 * Otherwise controller returns the same status
87881598b3eSPyun YongHyeon 		 * as well as not acknowledge Tx completion
87981598b3eSPyun YongHyeon 		 * interrupt.
88081598b3eSPyun YongHyeon 		 */
881c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_TX_STATUS, txstat);
882c8befdd5SWarner Losh 	}
883c8befdd5SWarner Losh }
884c8befdd5SWarner Losh 
885c8befdd5SWarner Losh static void
88610f695eeSPyun YongHyeon ste_tick(void *arg)
88710f695eeSPyun YongHyeon {
88810f695eeSPyun YongHyeon 	struct ste_softc *sc;
88910f695eeSPyun YongHyeon 	struct mii_data *mii;
89010f695eeSPyun YongHyeon 
89110f695eeSPyun YongHyeon 	sc = (struct ste_softc *)arg;
89210f695eeSPyun YongHyeon 
89310f695eeSPyun YongHyeon 	STE_LOCK_ASSERT(sc);
89410f695eeSPyun YongHyeon 
89510f695eeSPyun YongHyeon 	mii = device_get_softc(sc->ste_miibus);
89610f695eeSPyun YongHyeon 	mii_tick(mii);
89710f695eeSPyun YongHyeon 	/*
89810f695eeSPyun YongHyeon 	 * ukphy(4) does not seem to generate CB that reports
89910f695eeSPyun YongHyeon 	 * resolved link state so if we know we lost a link,
90010f695eeSPyun YongHyeon 	 * explicitly check the link state.
90110f695eeSPyun YongHyeon 	 */
90210f695eeSPyun YongHyeon 	if ((sc->ste_flags & STE_FLAG_LINK) == 0)
90310f695eeSPyun YongHyeon 		ste_miibus_statchg(sc->ste_dev);
904ae49e7a6SPyun YongHyeon 	/*
905ae49e7a6SPyun YongHyeon 	 * Because we are not generating Tx completion
906ae49e7a6SPyun YongHyeon 	 * interrupt for every frame, reclaim transmitted
907ae49e7a6SPyun YongHyeon 	 * buffers here.
908ae49e7a6SPyun YongHyeon 	 */
909ae49e7a6SPyun YongHyeon 	ste_txeof(sc);
910ae49e7a6SPyun YongHyeon 	ste_txeoc(sc);
91110f695eeSPyun YongHyeon 	ste_stats_update(sc);
91210f695eeSPyun YongHyeon 	ste_watchdog(sc);
91310f695eeSPyun YongHyeon 	callout_reset(&sc->ste_callout, hz, ste_tick, sc);
91410f695eeSPyun YongHyeon }
91510f695eeSPyun YongHyeon 
91610f695eeSPyun YongHyeon static void
91760270842SPyun YongHyeon ste_txeof(struct ste_softc *sc)
918c8befdd5SWarner Losh {
919c8befdd5SWarner Losh 	struct ifnet *ifp;
920f2632c3bSPyun YongHyeon 	struct ste_chain *cur_tx;
921a1b2c209SPyun YongHyeon 	uint32_t txstat;
922c8befdd5SWarner Losh 	int idx;
923c8befdd5SWarner Losh 
924a1b2c209SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
925c8befdd5SWarner Losh 
926a1b2c209SPyun YongHyeon 	ifp = sc->ste_ifp;
927c8befdd5SWarner Losh 	idx = sc->ste_cdata.ste_tx_cons;
928a1b2c209SPyun YongHyeon 	if (idx == sc->ste_cdata.ste_tx_prod)
929a1b2c209SPyun YongHyeon 		return;
930a1b2c209SPyun YongHyeon 
931a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
932a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_tx_list_map,
933a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
934a1b2c209SPyun YongHyeon 
935c8befdd5SWarner Losh 	while (idx != sc->ste_cdata.ste_tx_prod) {
936c8befdd5SWarner Losh 		cur_tx = &sc->ste_cdata.ste_tx_chain[idx];
937a1b2c209SPyun YongHyeon 		txstat = le32toh(cur_tx->ste_ptr->ste_ctl);
938a1b2c209SPyun YongHyeon 		if ((txstat & STE_TXCTL_DMADONE) == 0)
939c8befdd5SWarner Losh 			break;
940a1b2c209SPyun YongHyeon 		bus_dmamap_sync(sc->ste_cdata.ste_tx_tag, cur_tx->ste_map,
941a1b2c209SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
942a1b2c209SPyun YongHyeon 		bus_dmamap_unload(sc->ste_cdata.ste_tx_tag, cur_tx->ste_map);
943a1b2c209SPyun YongHyeon 		KASSERT(cur_tx->ste_mbuf != NULL,
944a1b2c209SPyun YongHyeon 		    ("%s: freeing NULL mbuf!\n", __func__));
945c8befdd5SWarner Losh 		m_freem(cur_tx->ste_mbuf);
946c8befdd5SWarner Losh 		cur_tx->ste_mbuf = NULL;
947c8befdd5SWarner Losh 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
948c8befdd5SWarner Losh 		ifp->if_opackets++;
949a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_cnt--;
950c8befdd5SWarner Losh 		STE_INC(idx, STE_TX_LIST_CNT);
951c8befdd5SWarner Losh 	}
952c8befdd5SWarner Losh 
953c8befdd5SWarner Losh 	sc->ste_cdata.ste_tx_cons = idx;
954a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_tx_cnt == 0)
9557cf545d0SJohn Baldwin 		sc->ste_timer = 0;
956c8befdd5SWarner Losh }
957c8befdd5SWarner Losh 
958c8befdd5SWarner Losh static void
9598657caa6SPyun YongHyeon ste_stats_clear(struct ste_softc *sc)
9608657caa6SPyun YongHyeon {
9618657caa6SPyun YongHyeon 
9628657caa6SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
9638657caa6SPyun YongHyeon 
9648657caa6SPyun YongHyeon 	/* Rx stats. */
9658657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_RX_OCTETS_LO);
9668657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_RX_OCTETS_HI);
9678657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_RX_FRAMES);
9688657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_RX_BCAST);
9698657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_RX_MCAST);
9708657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_RX_LOST);
9718657caa6SPyun YongHyeon 	/* Tx stats. */
9728657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_TX_OCTETS_LO);
9738657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_TX_OCTETS_HI);
9748657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_TX_FRAMES);
9758657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_BCAST);
9768657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_MCAST);
9778657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_CARRIER_ERR);
9788657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_SINGLE_COLLS);
9798657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_MULTI_COLLS);
9808657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_LATE_COLLS);
9818657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_DEFER);
9828657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_EXDEFER);
9838657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_ABORT);
9848657caa6SPyun YongHyeon }
9858657caa6SPyun YongHyeon 
9868657caa6SPyun YongHyeon static void
98710f695eeSPyun YongHyeon ste_stats_update(struct ste_softc *sc)
988c8befdd5SWarner Losh {
989c8befdd5SWarner Losh 	struct ifnet *ifp;
9908657caa6SPyun YongHyeon 	struct ste_hw_stats *stats;
9918657caa6SPyun YongHyeon 	uint32_t val;
992c8befdd5SWarner Losh 
993c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
994c8befdd5SWarner Losh 
995c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
9968657caa6SPyun YongHyeon 	stats = &sc->ste_stats;
9978657caa6SPyun YongHyeon 	/* Rx stats. */
9988657caa6SPyun YongHyeon 	val = (uint32_t)CSR_READ_2(sc, STE_STAT_RX_OCTETS_LO) |
9998657caa6SPyun YongHyeon 	    ((uint32_t)CSR_READ_2(sc, STE_STAT_RX_OCTETS_HI)) << 16;
10008657caa6SPyun YongHyeon 	val &= 0x000FFFFF;
10018657caa6SPyun YongHyeon 	stats->rx_bytes += val;
10028657caa6SPyun YongHyeon 	stats->rx_frames += CSR_READ_2(sc, STE_STAT_RX_FRAMES);
10038657caa6SPyun YongHyeon 	stats->rx_bcast_frames += CSR_READ_1(sc, STE_STAT_RX_BCAST);
10048657caa6SPyun YongHyeon 	stats->rx_mcast_frames += CSR_READ_1(sc, STE_STAT_RX_MCAST);
10058657caa6SPyun YongHyeon 	stats->rx_lost_frames += CSR_READ_1(sc, STE_STAT_RX_LOST);
10068657caa6SPyun YongHyeon 	/* Tx stats. */
10078657caa6SPyun YongHyeon 	val = (uint32_t)CSR_READ_2(sc, STE_STAT_TX_OCTETS_LO) |
10088657caa6SPyun YongHyeon 	    ((uint32_t)CSR_READ_2(sc, STE_STAT_TX_OCTETS_HI)) << 16;
10098657caa6SPyun YongHyeon 	val &= 0x000FFFFF;
10108657caa6SPyun YongHyeon 	stats->tx_bytes += val;
10118657caa6SPyun YongHyeon 	stats->tx_frames += CSR_READ_2(sc, STE_STAT_TX_FRAMES);
10128657caa6SPyun YongHyeon 	stats->tx_bcast_frames += CSR_READ_1(sc, STE_STAT_TX_BCAST);
10138657caa6SPyun YongHyeon 	stats->tx_mcast_frames += CSR_READ_1(sc, STE_STAT_TX_MCAST);
10148657caa6SPyun YongHyeon 	stats->tx_carrsense_errs += CSR_READ_1(sc, STE_STAT_CARRIER_ERR);
10158657caa6SPyun YongHyeon 	val = CSR_READ_1(sc, STE_STAT_SINGLE_COLLS);
10168657caa6SPyun YongHyeon 	stats->tx_single_colls += val;
10178657caa6SPyun YongHyeon 	ifp->if_collisions += val;
10188657caa6SPyun YongHyeon 	val = CSR_READ_1(sc, STE_STAT_MULTI_COLLS);
10198657caa6SPyun YongHyeon 	stats->tx_multi_colls += val;
10208657caa6SPyun YongHyeon 	ifp->if_collisions += val;
10218657caa6SPyun YongHyeon 	val += CSR_READ_1(sc, STE_STAT_LATE_COLLS);
10228657caa6SPyun YongHyeon 	stats->tx_late_colls += val;
10238657caa6SPyun YongHyeon 	ifp->if_collisions += val;
10248657caa6SPyun YongHyeon 	stats->tx_frames_defered += CSR_READ_1(sc, STE_STAT_TX_DEFER);
10258657caa6SPyun YongHyeon 	stats->tx_excess_defers += CSR_READ_1(sc, STE_STAT_TX_EXDEFER);
10268657caa6SPyun YongHyeon 	stats->tx_abort += CSR_READ_1(sc, STE_STAT_TX_ABORT);
1027c8befdd5SWarner Losh }
1028c8befdd5SWarner Losh 
1029c8befdd5SWarner Losh /*
1030c8befdd5SWarner Losh  * Probe for a Sundance ST201 chip. Check the PCI vendor and device
1031c8befdd5SWarner Losh  * IDs against our list and return a device name if we find a match.
1032c8befdd5SWarner Losh  */
1033c8befdd5SWarner Losh static int
103460270842SPyun YongHyeon ste_probe(device_t dev)
1035c8befdd5SWarner Losh {
1036c8befdd5SWarner Losh 	struct ste_type *t;
1037c8befdd5SWarner Losh 
1038c8befdd5SWarner Losh 	t = ste_devs;
1039c8befdd5SWarner Losh 
1040c8befdd5SWarner Losh 	while (t->ste_name != NULL) {
1041c8befdd5SWarner Losh 		if ((pci_get_vendor(dev) == t->ste_vid) &&
1042c8befdd5SWarner Losh 		    (pci_get_device(dev) == t->ste_did)) {
1043c8befdd5SWarner Losh 			device_set_desc(dev, t->ste_name);
1044c8befdd5SWarner Losh 			return (BUS_PROBE_DEFAULT);
1045c8befdd5SWarner Losh 		}
1046c8befdd5SWarner Losh 		t++;
1047c8befdd5SWarner Losh 	}
1048c8befdd5SWarner Losh 
1049c8befdd5SWarner Losh 	return (ENXIO);
1050c8befdd5SWarner Losh }
1051c8befdd5SWarner Losh 
1052c8befdd5SWarner Losh /*
1053c8befdd5SWarner Losh  * Attach the interface. Allocate softc structures, do ifmedia
1054c8befdd5SWarner Losh  * setup and ethernet/BPF attach.
1055c8befdd5SWarner Losh  */
1056c8befdd5SWarner Losh static int
105760270842SPyun YongHyeon ste_attach(device_t dev)
1058c8befdd5SWarner Losh {
1059c8befdd5SWarner Losh 	struct ste_softc *sc;
1060c8befdd5SWarner Losh 	struct ifnet *ifp;
1061fcd8385eSPyun YongHyeon 	uint16_t eaddr[ETHER_ADDR_LEN / 2];
1062b4c170e1SPyun YongHyeon 	int error = 0, pmc, rid;
1063c8befdd5SWarner Losh 
1064c8befdd5SWarner Losh 	sc = device_get_softc(dev);
1065c8befdd5SWarner Losh 	sc->ste_dev = dev;
1066c8befdd5SWarner Losh 
1067c8befdd5SWarner Losh 	/*
1068c8befdd5SWarner Losh 	 * Only use one PHY since this chip reports multiple
1069c8befdd5SWarner Losh 	 * Note on the DFE-550 the PHY is at 1 on the DFE-580
1070c8befdd5SWarner Losh 	 * it is at 0 & 1.  It is rev 0x12.
1071c8befdd5SWarner Losh 	 */
1072c8befdd5SWarner Losh 	if (pci_get_vendor(dev) == DL_VENDORID &&
1073c8befdd5SWarner Losh 	    pci_get_device(dev) == DL_DEVICEID_DL10050 &&
1074c8befdd5SWarner Losh 	    pci_get_revid(dev) == 0x12 )
10754465097bSPyun YongHyeon 		sc->ste_flags |= STE_FLAG_ONE_PHY;
1076c8befdd5SWarner Losh 
1077c8befdd5SWarner Losh 	mtx_init(&sc->ste_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
1078c8befdd5SWarner Losh 	    MTX_DEF);
1079c8befdd5SWarner Losh 	/*
1080c8befdd5SWarner Losh 	 * Map control/status registers.
1081c8befdd5SWarner Losh 	 */
1082c8befdd5SWarner Losh 	pci_enable_busmaster(dev);
1083c8befdd5SWarner Losh 
1084c0270e60SPyun YongHyeon 	/* Prefer memory space register mapping over IO space. */
1085c0270e60SPyun YongHyeon 	sc->ste_res_id = PCIR_BAR(1);
1086c0270e60SPyun YongHyeon 	sc->ste_res_type = SYS_RES_MEMORY;
1087c0270e60SPyun YongHyeon 	sc->ste_res = bus_alloc_resource_any(dev, sc->ste_res_type,
1088c0270e60SPyun YongHyeon 	    &sc->ste_res_id, RF_ACTIVE);
1089c0270e60SPyun YongHyeon 	if (sc->ste_res == NULL) {
1090c0270e60SPyun YongHyeon 		sc->ste_res_id = PCIR_BAR(0);
1091c0270e60SPyun YongHyeon 		sc->ste_res_type = SYS_RES_IOPORT;
1092c0270e60SPyun YongHyeon 		sc->ste_res = bus_alloc_resource_any(dev, sc->ste_res_type,
1093c0270e60SPyun YongHyeon 		    &sc->ste_res_id, RF_ACTIVE);
1094c0270e60SPyun YongHyeon 	}
1095c8befdd5SWarner Losh 	if (sc->ste_res == NULL) {
1096c8befdd5SWarner Losh 		device_printf(dev, "couldn't map ports/memory\n");
1097c8befdd5SWarner Losh 		error = ENXIO;
1098c8befdd5SWarner Losh 		goto fail;
1099c8befdd5SWarner Losh 	}
1100c8befdd5SWarner Losh 
1101c8befdd5SWarner Losh 	/* Allocate interrupt */
1102c8befdd5SWarner Losh 	rid = 0;
1103c8befdd5SWarner Losh 	sc->ste_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
1104c8befdd5SWarner Losh 	    RF_SHAREABLE | RF_ACTIVE);
1105c8befdd5SWarner Losh 
1106c8befdd5SWarner Losh 	if (sc->ste_irq == NULL) {
1107c8befdd5SWarner Losh 		device_printf(dev, "couldn't map interrupt\n");
1108c8befdd5SWarner Losh 		error = ENXIO;
1109c8befdd5SWarner Losh 		goto fail;
1110c8befdd5SWarner Losh 	}
1111c8befdd5SWarner Losh 
111210f695eeSPyun YongHyeon 	callout_init_mtx(&sc->ste_callout, &sc->ste_mtx, 0);
1113c8befdd5SWarner Losh 
1114c8befdd5SWarner Losh 	/* Reset the adapter. */
1115c8befdd5SWarner Losh 	ste_reset(sc);
1116c8befdd5SWarner Losh 
1117c8befdd5SWarner Losh 	/*
1118c8befdd5SWarner Losh 	 * Get station address from the EEPROM.
1119c8befdd5SWarner Losh 	 */
1120fcd8385eSPyun YongHyeon 	if (ste_read_eeprom(sc, eaddr, STE_EEADDR_NODE0, ETHER_ADDR_LEN / 2)) {
1121c8befdd5SWarner Losh 		device_printf(dev, "failed to read station address\n");
1122c2ede4b3SMartin Blapp 		error = ENXIO;
1123c8befdd5SWarner Losh 		goto fail;
1124c8befdd5SWarner Losh 	}
11258657caa6SPyun YongHyeon 	ste_sysctl_node(sc);
1126c8befdd5SWarner Losh 
1127a1b2c209SPyun YongHyeon 	if ((error = ste_dma_alloc(sc)) != 0)
1128c8befdd5SWarner Losh 		goto fail;
1129c8befdd5SWarner Losh 
1130c8befdd5SWarner Losh 	ifp = sc->ste_ifp = if_alloc(IFT_ETHER);
1131c8befdd5SWarner Losh 	if (ifp == NULL) {
1132c8befdd5SWarner Losh 		device_printf(dev, "can not if_alloc()\n");
1133c8befdd5SWarner Losh 		error = ENOSPC;
1134c8befdd5SWarner Losh 		goto fail;
1135c8befdd5SWarner Losh 	}
1136c8befdd5SWarner Losh 
1137c8befdd5SWarner Losh 	/* Do MII setup. */
1138c8befdd5SWarner Losh 	if (mii_phy_probe(dev, &sc->ste_miibus,
1139c8befdd5SWarner Losh 	    ste_ifmedia_upd, ste_ifmedia_sts)) {
1140c8befdd5SWarner Losh 		device_printf(dev, "MII without any phy!\n");
1141c8befdd5SWarner Losh 		error = ENXIO;
1142c8befdd5SWarner Losh 		goto fail;
1143c8befdd5SWarner Losh 	}
1144c8befdd5SWarner Losh 
1145c8befdd5SWarner Losh 	ifp->if_softc = sc;
1146c8befdd5SWarner Losh 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1147c8befdd5SWarner Losh 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1148c8befdd5SWarner Losh 	ifp->if_ioctl = ste_ioctl;
1149c8befdd5SWarner Losh 	ifp->if_start = ste_start;
1150c8befdd5SWarner Losh 	ifp->if_init = ste_init;
1151c8befdd5SWarner Losh 	IFQ_SET_MAXLEN(&ifp->if_snd, STE_TX_LIST_CNT - 1);
1152c8befdd5SWarner Losh 	ifp->if_snd.ifq_drv_maxlen = STE_TX_LIST_CNT - 1;
1153c8befdd5SWarner Losh 	IFQ_SET_READY(&ifp->if_snd);
1154c8befdd5SWarner Losh 
1155c8befdd5SWarner Losh 	sc->ste_tx_thresh = STE_TXSTART_THRESH;
1156c8befdd5SWarner Losh 
1157c8befdd5SWarner Losh 	/*
1158c8befdd5SWarner Losh 	 * Call MI attach routine.
1159c8befdd5SWarner Losh 	 */
1160fcd8385eSPyun YongHyeon 	ether_ifattach(ifp, (uint8_t *)eaddr);
1161c8befdd5SWarner Losh 
1162c8befdd5SWarner Losh 	/*
1163c8befdd5SWarner Losh 	 * Tell the upper layer(s) we support long frames.
1164c8befdd5SWarner Losh 	 */
1165c8befdd5SWarner Losh 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1166c8befdd5SWarner Losh 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
1167b4c170e1SPyun YongHyeon 	if (pci_find_extcap(dev, PCIY_PMG, &pmc) == 0)
1168b4c170e1SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
1169c8befdd5SWarner Losh 	ifp->if_capenable = ifp->if_capabilities;
1170c8befdd5SWarner Losh #ifdef DEVICE_POLLING
1171c8befdd5SWarner Losh 	ifp->if_capabilities |= IFCAP_POLLING;
1172c8befdd5SWarner Losh #endif
1173c8befdd5SWarner Losh 
1174c8befdd5SWarner Losh 	/* Hook interrupt last to avoid having to lock softc */
1175c8befdd5SWarner Losh 	error = bus_setup_intr(dev, sc->ste_irq, INTR_TYPE_NET | INTR_MPSAFE,
1176c8befdd5SWarner Losh 	    NULL, ste_intr, sc, &sc->ste_intrhand);
1177c8befdd5SWarner Losh 
1178c8befdd5SWarner Losh 	if (error) {
1179c8befdd5SWarner Losh 		device_printf(dev, "couldn't set up irq\n");
1180c8befdd5SWarner Losh 		ether_ifdetach(ifp);
1181c8befdd5SWarner Losh 		goto fail;
1182c8befdd5SWarner Losh 	}
1183c8befdd5SWarner Losh 
1184c8befdd5SWarner Losh fail:
1185c8befdd5SWarner Losh 	if (error)
1186c8befdd5SWarner Losh 		ste_detach(dev);
1187c8befdd5SWarner Losh 
1188c8befdd5SWarner Losh 	return (error);
1189c8befdd5SWarner Losh }
1190c8befdd5SWarner Losh 
1191c8befdd5SWarner Losh /*
1192c8befdd5SWarner Losh  * Shutdown hardware and free up resources. This can be called any
1193c8befdd5SWarner Losh  * time after the mutex has been initialized. It is called in both
1194c8befdd5SWarner Losh  * the error case in attach and the normal detach case so it needs
1195c8befdd5SWarner Losh  * to be careful about only freeing resources that have actually been
1196c8befdd5SWarner Losh  * allocated.
1197c8befdd5SWarner Losh  */
1198c8befdd5SWarner Losh static int
119960270842SPyun YongHyeon ste_detach(device_t dev)
1200c8befdd5SWarner Losh {
1201c8befdd5SWarner Losh 	struct ste_softc *sc;
1202c8befdd5SWarner Losh 	struct ifnet *ifp;
1203c8befdd5SWarner Losh 
1204c8befdd5SWarner Losh 	sc = device_get_softc(dev);
1205c8befdd5SWarner Losh 	KASSERT(mtx_initialized(&sc->ste_mtx), ("ste mutex not initialized"));
1206c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
1207c8befdd5SWarner Losh 
1208c8befdd5SWarner Losh #ifdef DEVICE_POLLING
1209c8befdd5SWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING)
1210c8befdd5SWarner Losh 		ether_poll_deregister(ifp);
1211c8befdd5SWarner Losh #endif
1212c8befdd5SWarner Losh 
1213c8befdd5SWarner Losh 	/* These should only be active if attach succeeded */
1214c8befdd5SWarner Losh 	if (device_is_attached(dev)) {
12157cf545d0SJohn Baldwin 		ether_ifdetach(ifp);
1216c8befdd5SWarner Losh 		STE_LOCK(sc);
1217c8befdd5SWarner Losh 		ste_stop(sc);
1218c8befdd5SWarner Losh 		STE_UNLOCK(sc);
121910f695eeSPyun YongHyeon 		callout_drain(&sc->ste_callout);
1220c8befdd5SWarner Losh 	}
1221c8befdd5SWarner Losh 	if (sc->ste_miibus)
1222c8befdd5SWarner Losh 		device_delete_child(dev, sc->ste_miibus);
1223c8befdd5SWarner Losh 	bus_generic_detach(dev);
1224c8befdd5SWarner Losh 
1225c8befdd5SWarner Losh 	if (sc->ste_intrhand)
1226c8befdd5SWarner Losh 		bus_teardown_intr(dev, sc->ste_irq, sc->ste_intrhand);
1227c8befdd5SWarner Losh 	if (sc->ste_irq)
1228c8befdd5SWarner Losh 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ste_irq);
1229c8befdd5SWarner Losh 	if (sc->ste_res)
1230c0270e60SPyun YongHyeon 		bus_release_resource(dev, sc->ste_res_type, sc->ste_res_id,
1231c0270e60SPyun YongHyeon 		    sc->ste_res);
1232c8befdd5SWarner Losh 
1233c8befdd5SWarner Losh 	if (ifp)
1234c8befdd5SWarner Losh 		if_free(ifp);
1235c8befdd5SWarner Losh 
1236a1b2c209SPyun YongHyeon 	ste_dma_free(sc);
1237c8befdd5SWarner Losh 	mtx_destroy(&sc->ste_mtx);
1238c8befdd5SWarner Losh 
1239c8befdd5SWarner Losh 	return (0);
1240c8befdd5SWarner Losh }
1241c8befdd5SWarner Losh 
1242a1b2c209SPyun YongHyeon struct ste_dmamap_arg {
1243a1b2c209SPyun YongHyeon 	bus_addr_t	ste_busaddr;
1244a1b2c209SPyun YongHyeon };
1245a1b2c209SPyun YongHyeon 
1246a1b2c209SPyun YongHyeon static void
1247a1b2c209SPyun YongHyeon ste_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1248c8befdd5SWarner Losh {
1249a1b2c209SPyun YongHyeon 	struct ste_dmamap_arg *ctx;
1250c8befdd5SWarner Losh 
1251a1b2c209SPyun YongHyeon 	if (error != 0)
1252a1b2c209SPyun YongHyeon 		return;
1253a1b2c209SPyun YongHyeon 
1254a1b2c209SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1255a1b2c209SPyun YongHyeon 
1256a1b2c209SPyun YongHyeon 	ctx = (struct ste_dmamap_arg *)arg;
1257a1b2c209SPyun YongHyeon 	ctx->ste_busaddr = segs[0].ds_addr;
1258c8befdd5SWarner Losh }
1259c8befdd5SWarner Losh 
1260a1b2c209SPyun YongHyeon static int
1261a1b2c209SPyun YongHyeon ste_dma_alloc(struct ste_softc *sc)
1262a1b2c209SPyun YongHyeon {
1263a1b2c209SPyun YongHyeon 	struct ste_chain *txc;
1264a1b2c209SPyun YongHyeon 	struct ste_chain_onefrag *rxc;
1265a1b2c209SPyun YongHyeon 	struct ste_dmamap_arg ctx;
1266a1b2c209SPyun YongHyeon 	int error, i;
1267c8befdd5SWarner Losh 
1268a1b2c209SPyun YongHyeon 	/* Create parent DMA tag. */
1269a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1270a1b2c209SPyun YongHyeon 	    bus_get_dma_tag(sc->ste_dev), /* parent */
1271a1b2c209SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1272a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
1273a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1274a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1275a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1276a1b2c209SPyun YongHyeon 	    0,				/* nsegments */
1277a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1278a1b2c209SPyun YongHyeon 	    0,				/* flags */
1279a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1280a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_parent_tag);
1281a1b2c209SPyun YongHyeon 	if (error != 0) {
1282a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1283a1b2c209SPyun YongHyeon 		    "could not create parent DMA tag.\n");
1284a1b2c209SPyun YongHyeon 		goto fail;
1285a1b2c209SPyun YongHyeon 	}
1286c8befdd5SWarner Losh 
1287a1b2c209SPyun YongHyeon 	/* Create DMA tag for Tx descriptor list. */
1288a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1289a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1290a1b2c209SPyun YongHyeon 	    STE_DESC_ALIGN, 0,		/* alignment, boundary */
1291a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1292a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1293a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1294a1b2c209SPyun YongHyeon 	    STE_TX_LIST_SZ,		/* maxsize */
1295a1b2c209SPyun YongHyeon 	    1,				/* nsegments */
1296a1b2c209SPyun YongHyeon 	    STE_TX_LIST_SZ,		/* maxsegsize */
1297a1b2c209SPyun YongHyeon 	    0,				/* flags */
1298a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1299a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_tx_list_tag);
1300a1b2c209SPyun YongHyeon 	if (error != 0) {
1301a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1302a1b2c209SPyun YongHyeon 		    "could not create Tx list DMA tag.\n");
1303a1b2c209SPyun YongHyeon 		goto fail;
1304a1b2c209SPyun YongHyeon 	}
1305a1b2c209SPyun YongHyeon 
1306a1b2c209SPyun YongHyeon 	/* Create DMA tag for Rx descriptor list. */
1307a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1308a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1309a1b2c209SPyun YongHyeon 	    STE_DESC_ALIGN, 0,		/* alignment, boundary */
1310a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1311a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1312a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1313a1b2c209SPyun YongHyeon 	    STE_RX_LIST_SZ,		/* maxsize */
1314a1b2c209SPyun YongHyeon 	    1,				/* nsegments */
1315a1b2c209SPyun YongHyeon 	    STE_RX_LIST_SZ,		/* maxsegsize */
1316a1b2c209SPyun YongHyeon 	    0,				/* flags */
1317a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1318a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_list_tag);
1319a1b2c209SPyun YongHyeon 	if (error != 0) {
1320a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1321a1b2c209SPyun YongHyeon 		    "could not create Rx list DMA tag.\n");
1322a1b2c209SPyun YongHyeon 		goto fail;
1323a1b2c209SPyun YongHyeon 	}
1324a1b2c209SPyun YongHyeon 
1325a1b2c209SPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
1326a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1327a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1328a1b2c209SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1329a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1330a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1331a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1332a1b2c209SPyun YongHyeon 	    MCLBYTES * STE_MAXFRAGS,	/* maxsize */
1333a1b2c209SPyun YongHyeon 	    STE_MAXFRAGS,		/* nsegments */
1334a1b2c209SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1335a1b2c209SPyun YongHyeon 	    0,				/* flags */
1336a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1337a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_tx_tag);
1338a1b2c209SPyun YongHyeon 	if (error != 0) {
1339a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev, "could not create Tx DMA tag.\n");
1340a1b2c209SPyun YongHyeon 		goto fail;
1341a1b2c209SPyun YongHyeon 	}
1342a1b2c209SPyun YongHyeon 
1343a1b2c209SPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
1344a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1345a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1346a1b2c209SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1347a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1348a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1349a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1350a1b2c209SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1351a1b2c209SPyun YongHyeon 	    1,				/* nsegments */
1352a1b2c209SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1353a1b2c209SPyun YongHyeon 	    0,				/* flags */
1354a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1355a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_tag);
1356a1b2c209SPyun YongHyeon 	if (error != 0) {
1357a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev, "could not create Rx DMA tag.\n");
1358a1b2c209SPyun YongHyeon 		goto fail;
1359a1b2c209SPyun YongHyeon 	}
1360a1b2c209SPyun YongHyeon 
1361a1b2c209SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx list. */
1362a1b2c209SPyun YongHyeon 	error = bus_dmamem_alloc(sc->ste_cdata.ste_tx_list_tag,
1363a1b2c209SPyun YongHyeon 	    (void **)&sc->ste_ldata.ste_tx_list,
1364a1b2c209SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1365a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_tx_list_map);
1366a1b2c209SPyun YongHyeon 	if (error != 0) {
1367a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1368a1b2c209SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx list.\n");
1369a1b2c209SPyun YongHyeon 		goto fail;
1370a1b2c209SPyun YongHyeon 	}
1371a1b2c209SPyun YongHyeon 	ctx.ste_busaddr = 0;
1372a1b2c209SPyun YongHyeon 	error = bus_dmamap_load(sc->ste_cdata.ste_tx_list_tag,
1373a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_tx_list_map, sc->ste_ldata.ste_tx_list,
1374a1b2c209SPyun YongHyeon 	    STE_TX_LIST_SZ, ste_dmamap_cb, &ctx, 0);
1375a1b2c209SPyun YongHyeon 	if (error != 0 || ctx.ste_busaddr == 0) {
1376a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1377a1b2c209SPyun YongHyeon 		    "could not load DMA'able memory for Tx list.\n");
1378a1b2c209SPyun YongHyeon 		goto fail;
1379a1b2c209SPyun YongHyeon 	}
1380a1b2c209SPyun YongHyeon 	sc->ste_ldata.ste_tx_list_paddr = ctx.ste_busaddr;
1381a1b2c209SPyun YongHyeon 
1382a1b2c209SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx list. */
1383a1b2c209SPyun YongHyeon 	error = bus_dmamem_alloc(sc->ste_cdata.ste_rx_list_tag,
1384a1b2c209SPyun YongHyeon 	    (void **)&sc->ste_ldata.ste_rx_list,
1385a1b2c209SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1386a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_list_map);
1387a1b2c209SPyun YongHyeon 	if (error != 0) {
1388a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1389a1b2c209SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx list.\n");
1390a1b2c209SPyun YongHyeon 		goto fail;
1391a1b2c209SPyun YongHyeon 	}
1392a1b2c209SPyun YongHyeon 	ctx.ste_busaddr = 0;
1393a1b2c209SPyun YongHyeon 	error = bus_dmamap_load(sc->ste_cdata.ste_rx_list_tag,
1394a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_list_map, sc->ste_ldata.ste_rx_list,
1395a1b2c209SPyun YongHyeon 	    STE_RX_LIST_SZ, ste_dmamap_cb, &ctx, 0);
1396a1b2c209SPyun YongHyeon 	if (error != 0 || ctx.ste_busaddr == 0) {
1397a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1398a1b2c209SPyun YongHyeon 		    "could not load DMA'able memory for Rx list.\n");
1399a1b2c209SPyun YongHyeon 		goto fail;
1400a1b2c209SPyun YongHyeon 	}
1401a1b2c209SPyun YongHyeon 	sc->ste_ldata.ste_rx_list_paddr = ctx.ste_busaddr;
1402a1b2c209SPyun YongHyeon 
1403a1b2c209SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1404a1b2c209SPyun YongHyeon 	for (i = 0; i < STE_TX_LIST_CNT; i++) {
1405a1b2c209SPyun YongHyeon 		txc = &sc->ste_cdata.ste_tx_chain[i];
1406a1b2c209SPyun YongHyeon 		txc->ste_ptr = NULL;
1407a1b2c209SPyun YongHyeon 		txc->ste_mbuf = NULL;
1408a1b2c209SPyun YongHyeon 		txc->ste_next = NULL;
1409a1b2c209SPyun YongHyeon 		txc->ste_phys = 0;
1410a1b2c209SPyun YongHyeon 		txc->ste_map = NULL;
1411a1b2c209SPyun YongHyeon 		error = bus_dmamap_create(sc->ste_cdata.ste_tx_tag, 0,
1412a1b2c209SPyun YongHyeon 		    &txc->ste_map);
1413a1b2c209SPyun YongHyeon 		if (error != 0) {
1414a1b2c209SPyun YongHyeon 			device_printf(sc->ste_dev,
1415a1b2c209SPyun YongHyeon 			    "could not create Tx dmamap.\n");
1416a1b2c209SPyun YongHyeon 			goto fail;
1417a1b2c209SPyun YongHyeon 		}
1418a1b2c209SPyun YongHyeon 	}
1419a1b2c209SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1420a1b2c209SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->ste_cdata.ste_rx_tag, 0,
1421a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_sparemap)) != 0) {
1422a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1423a1b2c209SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1424a1b2c209SPyun YongHyeon 		goto fail;
1425a1b2c209SPyun YongHyeon 	}
1426a1b2c209SPyun YongHyeon 	for (i = 0; i < STE_RX_LIST_CNT; i++) {
1427a1b2c209SPyun YongHyeon 		rxc = &sc->ste_cdata.ste_rx_chain[i];
1428a1b2c209SPyun YongHyeon 		rxc->ste_ptr = NULL;
1429a1b2c209SPyun YongHyeon 		rxc->ste_mbuf = NULL;
1430a1b2c209SPyun YongHyeon 		rxc->ste_next = NULL;
1431a1b2c209SPyun YongHyeon 		rxc->ste_map = NULL;
1432a1b2c209SPyun YongHyeon 		error = bus_dmamap_create(sc->ste_cdata.ste_rx_tag, 0,
1433a1b2c209SPyun YongHyeon 		    &rxc->ste_map);
1434a1b2c209SPyun YongHyeon 		if (error != 0) {
1435a1b2c209SPyun YongHyeon 			device_printf(sc->ste_dev,
1436a1b2c209SPyun YongHyeon 			    "could not create Rx dmamap.\n");
1437a1b2c209SPyun YongHyeon 			goto fail;
1438a1b2c209SPyun YongHyeon 		}
1439a1b2c209SPyun YongHyeon 	}
1440a1b2c209SPyun YongHyeon 
1441a1b2c209SPyun YongHyeon fail:
1442a1b2c209SPyun YongHyeon 	return (error);
1443a1b2c209SPyun YongHyeon }
1444a1b2c209SPyun YongHyeon 
1445a1b2c209SPyun YongHyeon static void
1446a1b2c209SPyun YongHyeon ste_dma_free(struct ste_softc *sc)
1447a1b2c209SPyun YongHyeon {
1448a1b2c209SPyun YongHyeon 	struct ste_chain *txc;
1449a1b2c209SPyun YongHyeon 	struct ste_chain_onefrag *rxc;
1450a1b2c209SPyun YongHyeon 	int i;
1451a1b2c209SPyun YongHyeon 
1452a1b2c209SPyun YongHyeon 	/* Tx buffers. */
1453a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_tx_tag != NULL) {
1454a1b2c209SPyun YongHyeon 		for (i = 0; i < STE_TX_LIST_CNT; i++) {
1455a1b2c209SPyun YongHyeon 			txc = &sc->ste_cdata.ste_tx_chain[i];
1456a1b2c209SPyun YongHyeon 			if (txc->ste_map != NULL) {
1457a1b2c209SPyun YongHyeon 				bus_dmamap_destroy(sc->ste_cdata.ste_tx_tag,
1458a1b2c209SPyun YongHyeon 				    txc->ste_map);
1459a1b2c209SPyun YongHyeon 				txc->ste_map = NULL;
1460a1b2c209SPyun YongHyeon 			}
1461a1b2c209SPyun YongHyeon 		}
1462a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_tx_tag);
1463a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_tag = NULL;
1464a1b2c209SPyun YongHyeon 	}
1465a1b2c209SPyun YongHyeon 	/* Rx buffers. */
1466a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_rx_tag != NULL) {
1467a1b2c209SPyun YongHyeon 		for (i = 0; i < STE_RX_LIST_CNT; i++) {
1468a1b2c209SPyun YongHyeon 			rxc = &sc->ste_cdata.ste_rx_chain[i];
1469a1b2c209SPyun YongHyeon 			if (rxc->ste_map != NULL) {
1470a1b2c209SPyun YongHyeon 				bus_dmamap_destroy(sc->ste_cdata.ste_rx_tag,
1471a1b2c209SPyun YongHyeon 				    rxc->ste_map);
1472a1b2c209SPyun YongHyeon 				rxc->ste_map = NULL;
1473a1b2c209SPyun YongHyeon 			}
1474a1b2c209SPyun YongHyeon 		}
1475a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_rx_sparemap != NULL) {
1476a1b2c209SPyun YongHyeon 			bus_dmamap_destroy(sc->ste_cdata.ste_rx_tag,
1477a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_rx_sparemap);
1478a1b2c209SPyun YongHyeon 			sc->ste_cdata.ste_rx_sparemap = NULL;
1479a1b2c209SPyun YongHyeon 		}
1480a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_rx_tag);
1481a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_tag = NULL;
1482a1b2c209SPyun YongHyeon 	}
1483a1b2c209SPyun YongHyeon 	/* Tx descriptor list. */
1484a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_tx_list_tag != NULL) {
1485a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_tx_list_map != NULL)
1486a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_tx_list_tag,
1487a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map);
1488a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_tx_list_map != NULL &&
1489a1b2c209SPyun YongHyeon 		    sc->ste_ldata.ste_tx_list != NULL)
1490a1b2c209SPyun YongHyeon 			bus_dmamem_free(sc->ste_cdata.ste_tx_list_tag,
1491a1b2c209SPyun YongHyeon 			    sc->ste_ldata.ste_tx_list,
1492a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map);
1493a1b2c209SPyun YongHyeon 		sc->ste_ldata.ste_tx_list = NULL;
1494a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_list_map = NULL;
1495a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_tx_list_tag);
1496a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_list_tag = NULL;
1497a1b2c209SPyun YongHyeon 	}
1498a1b2c209SPyun YongHyeon 	/* Rx descriptor list. */
1499a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_rx_list_tag != NULL) {
1500a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_rx_list_map != NULL)
1501a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_rx_list_tag,
1502a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_rx_list_map);
1503a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_rx_list_map != NULL &&
1504a1b2c209SPyun YongHyeon 		    sc->ste_ldata.ste_rx_list != NULL)
1505a1b2c209SPyun YongHyeon 			bus_dmamem_free(sc->ste_cdata.ste_rx_list_tag,
1506a1b2c209SPyun YongHyeon 			    sc->ste_ldata.ste_rx_list,
1507a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_rx_list_map);
1508a1b2c209SPyun YongHyeon 		sc->ste_ldata.ste_rx_list = NULL;
1509a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_list_map = NULL;
1510a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_rx_list_tag);
1511a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_list_tag = NULL;
1512a1b2c209SPyun YongHyeon 	}
1513a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_parent_tag != NULL) {
1514a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_parent_tag);
1515a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_parent_tag = NULL;
1516a1b2c209SPyun YongHyeon 	}
1517a1b2c209SPyun YongHyeon }
1518a1b2c209SPyun YongHyeon 
1519a1b2c209SPyun YongHyeon static int
1520a1b2c209SPyun YongHyeon ste_newbuf(struct ste_softc *sc, struct ste_chain_onefrag *rxc)
1521a1b2c209SPyun YongHyeon {
1522a1b2c209SPyun YongHyeon 	struct mbuf *m;
1523a1b2c209SPyun YongHyeon 	bus_dma_segment_t segs[1];
1524a1b2c209SPyun YongHyeon 	bus_dmamap_t map;
1525a1b2c209SPyun YongHyeon 	int error, nsegs;
1526a1b2c209SPyun YongHyeon 
1527a1b2c209SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1528a1b2c209SPyun YongHyeon 	if (m == NULL)
1529a1b2c209SPyun YongHyeon 		return (ENOBUFS);
1530a1b2c209SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1531a1b2c209SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
1532a1b2c209SPyun YongHyeon 
1533a1b2c209SPyun YongHyeon 	if ((error = bus_dmamap_load_mbuf_sg(sc->ste_cdata.ste_rx_tag,
1534a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_sparemap, m, segs, &nsegs, 0)) != 0) {
1535a1b2c209SPyun YongHyeon 		m_freem(m);
1536a1b2c209SPyun YongHyeon 		return (error);
1537a1b2c209SPyun YongHyeon 	}
1538a1b2c209SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1539a1b2c209SPyun YongHyeon 
1540a1b2c209SPyun YongHyeon 	if (rxc->ste_mbuf != NULL) {
1541a1b2c209SPyun YongHyeon 		bus_dmamap_sync(sc->ste_cdata.ste_rx_tag, rxc->ste_map,
1542a1b2c209SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1543a1b2c209SPyun YongHyeon 		bus_dmamap_unload(sc->ste_cdata.ste_rx_tag, rxc->ste_map);
1544a1b2c209SPyun YongHyeon 	}
1545a1b2c209SPyun YongHyeon 	map = rxc->ste_map;
1546a1b2c209SPyun YongHyeon 	rxc->ste_map = sc->ste_cdata.ste_rx_sparemap;
1547a1b2c209SPyun YongHyeon 	sc->ste_cdata.ste_rx_sparemap = map;
1548a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_rx_tag, rxc->ste_map,
1549a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
1550a1b2c209SPyun YongHyeon 	rxc->ste_mbuf = m;
1551a1b2c209SPyun YongHyeon 	rxc->ste_ptr->ste_status = 0;
1552a1b2c209SPyun YongHyeon 	rxc->ste_ptr->ste_frag.ste_addr = htole32(segs[0].ds_addr);
1553a1b2c209SPyun YongHyeon 	rxc->ste_ptr->ste_frag.ste_len = htole32(segs[0].ds_len |
1554a1b2c209SPyun YongHyeon 	    STE_FRAG_LAST);
1555c8befdd5SWarner Losh 	return (0);
1556c8befdd5SWarner Losh }
1557c8befdd5SWarner Losh 
1558c8befdd5SWarner Losh static int
155960270842SPyun YongHyeon ste_init_rx_list(struct ste_softc *sc)
1560c8befdd5SWarner Losh {
1561c8befdd5SWarner Losh 	struct ste_chain_data *cd;
1562c8befdd5SWarner Losh 	struct ste_list_data *ld;
1563a1b2c209SPyun YongHyeon 	int error, i;
1564c8befdd5SWarner Losh 
1565fabbaac5SPyun YongHyeon 	sc->ste_int_rx_act = 0;
1566c8befdd5SWarner Losh 	cd = &sc->ste_cdata;
1567a1b2c209SPyun YongHyeon 	ld = &sc->ste_ldata;
1568a1b2c209SPyun YongHyeon 	bzero(ld->ste_rx_list, STE_RX_LIST_SZ);
1569c8befdd5SWarner Losh 	for (i = 0; i < STE_RX_LIST_CNT; i++) {
1570c8befdd5SWarner Losh 		cd->ste_rx_chain[i].ste_ptr = &ld->ste_rx_list[i];
1571a1b2c209SPyun YongHyeon 		error = ste_newbuf(sc, &cd->ste_rx_chain[i]);
1572a1b2c209SPyun YongHyeon 		if (error != 0)
1573a1b2c209SPyun YongHyeon 			return (error);
1574c8befdd5SWarner Losh 		if (i == (STE_RX_LIST_CNT - 1)) {
1575a1b2c209SPyun YongHyeon 			cd->ste_rx_chain[i].ste_next = &cd->ste_rx_chain[0];
1576a1b2c209SPyun YongHyeon 			ld->ste_rx_list[i].ste_next = ld->ste_rx_list_paddr +
1577a1b2c209SPyun YongHyeon 			    (sizeof(struct ste_desc_onefrag) * 0);
1578c8befdd5SWarner Losh 		} else {
1579a1b2c209SPyun YongHyeon 			cd->ste_rx_chain[i].ste_next = &cd->ste_rx_chain[i + 1];
1580a1b2c209SPyun YongHyeon 			ld->ste_rx_list[i].ste_next = ld->ste_rx_list_paddr +
1581a1b2c209SPyun YongHyeon 			    (sizeof(struct ste_desc_onefrag) * (i + 1));
1582c8befdd5SWarner Losh 		}
1583c8befdd5SWarner Losh 	}
1584c8befdd5SWarner Losh 
1585c8befdd5SWarner Losh 	cd->ste_rx_head = &cd->ste_rx_chain[0];
1586a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_rx_list_tag,
1587a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_list_map,
1588a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1589c8befdd5SWarner Losh 
1590c8befdd5SWarner Losh 	return (0);
1591c8befdd5SWarner Losh }
1592c8befdd5SWarner Losh 
1593c8befdd5SWarner Losh static void
159460270842SPyun YongHyeon ste_init_tx_list(struct ste_softc *sc)
1595c8befdd5SWarner Losh {
1596c8befdd5SWarner Losh 	struct ste_chain_data *cd;
1597c8befdd5SWarner Losh 	struct ste_list_data *ld;
1598c8befdd5SWarner Losh 	int i;
1599c8befdd5SWarner Losh 
1600c8befdd5SWarner Losh 	cd = &sc->ste_cdata;
1601a1b2c209SPyun YongHyeon 	ld = &sc->ste_ldata;
1602a1b2c209SPyun YongHyeon 	bzero(ld->ste_tx_list, STE_TX_LIST_SZ);
1603c8befdd5SWarner Losh 	for (i = 0; i < STE_TX_LIST_CNT; i++) {
1604c8befdd5SWarner Losh 		cd->ste_tx_chain[i].ste_ptr = &ld->ste_tx_list[i];
1605a1b2c209SPyun YongHyeon 		cd->ste_tx_chain[i].ste_mbuf = NULL;
1606a1b2c209SPyun YongHyeon 		if (i == (STE_TX_LIST_CNT - 1)) {
1607a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_next = &cd->ste_tx_chain[0];
1608a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_phys = htole32(STE_ADDR_LO(
1609a1b2c209SPyun YongHyeon 			    ld->ste_tx_list_paddr +
1610a1b2c209SPyun YongHyeon 			    (sizeof(struct ste_desc) * 0)));
1611a1b2c209SPyun YongHyeon 		} else {
1612a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_next = &cd->ste_tx_chain[i + 1];
1613a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_phys = htole32(STE_ADDR_LO(
1614a1b2c209SPyun YongHyeon 			    ld->ste_tx_list_paddr +
1615a1b2c209SPyun YongHyeon 			    (sizeof(struct ste_desc) * (i + 1))));
1616a1b2c209SPyun YongHyeon 		}
1617c8befdd5SWarner Losh 	}
1618c8befdd5SWarner Losh 
1619a1b2c209SPyun YongHyeon 	cd->ste_last_tx = NULL;
1620c8befdd5SWarner Losh 	cd->ste_tx_prod = 0;
1621c8befdd5SWarner Losh 	cd->ste_tx_cons = 0;
1622a1b2c209SPyun YongHyeon 	cd->ste_tx_cnt = 0;
1623a1b2c209SPyun YongHyeon 
1624a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
1625a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_tx_list_map,
1626a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1627c8befdd5SWarner Losh }
1628c8befdd5SWarner Losh 
1629c8befdd5SWarner Losh static void
163060270842SPyun YongHyeon ste_init(void *xsc)
1631c8befdd5SWarner Losh {
1632c8befdd5SWarner Losh 	struct ste_softc *sc;
1633c8befdd5SWarner Losh 
1634c8befdd5SWarner Losh 	sc = xsc;
1635c8befdd5SWarner Losh 	STE_LOCK(sc);
1636c8befdd5SWarner Losh 	ste_init_locked(sc);
1637c8befdd5SWarner Losh 	STE_UNLOCK(sc);
1638c8befdd5SWarner Losh }
1639c8befdd5SWarner Losh 
1640c8befdd5SWarner Losh static void
164160270842SPyun YongHyeon ste_init_locked(struct ste_softc *sc)
1642c8befdd5SWarner Losh {
1643c8befdd5SWarner Losh 	struct ifnet *ifp;
1644bfe051bdSPyun YongHyeon 	struct mii_data *mii;
1645b4c170e1SPyun YongHyeon 	uint8_t val;
1646f2632c3bSPyun YongHyeon 	int i;
1647c8befdd5SWarner Losh 
1648c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
1649c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
1650bfe051bdSPyun YongHyeon 	mii = device_get_softc(sc->ste_miibus);
1651c8befdd5SWarner Losh 
165255d7003eSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
165355d7003eSPyun YongHyeon 		return;
165455d7003eSPyun YongHyeon 
1655c8befdd5SWarner Losh 	ste_stop(sc);
16568d9f6dd9SPyun YongHyeon 	/* Reset the chip to a known state. */
16578d9f6dd9SPyun YongHyeon 	ste_reset(sc);
1658c8befdd5SWarner Losh 
1659c8befdd5SWarner Losh 	/* Init our MAC address */
1660c8befdd5SWarner Losh 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
1661c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_PAR0 + i,
1662c8befdd5SWarner Losh 		    ((IF_LLADDR(sc->ste_ifp)[i] & 0xff) |
1663c8befdd5SWarner Losh 		     IF_LLADDR(sc->ste_ifp)[i + 1] << 8));
1664c8befdd5SWarner Losh 	}
1665c8befdd5SWarner Losh 
1666c8befdd5SWarner Losh 	/* Init RX list */
1667a1b2c209SPyun YongHyeon 	if (ste_init_rx_list(sc) != 0) {
1668c8befdd5SWarner Losh 		device_printf(sc->ste_dev,
1669c8befdd5SWarner Losh 		    "initialization failed: no memory for RX buffers\n");
1670c8befdd5SWarner Losh 		ste_stop(sc);
1671c8befdd5SWarner Losh 		return;
1672c8befdd5SWarner Losh 	}
1673c8befdd5SWarner Losh 
1674c8befdd5SWarner Losh 	/* Set RX polling interval */
1675c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_RX_DMAPOLL_PERIOD, 64);
1676c8befdd5SWarner Losh 
1677c8befdd5SWarner Losh 	/* Init TX descriptors */
1678c8befdd5SWarner Losh 	ste_init_tx_list(sc);
1679c8befdd5SWarner Losh 
1680b4c170e1SPyun YongHyeon 	/* Clear and disable WOL. */
1681b4c170e1SPyun YongHyeon 	val = CSR_READ_1(sc, STE_WAKE_EVENT);
1682b4c170e1SPyun YongHyeon 	val &= ~(STE_WAKEEVENT_WAKEPKT_ENB | STE_WAKEEVENT_MAGICPKT_ENB |
1683b4c170e1SPyun YongHyeon 	    STE_WAKEEVENT_LINKEVT_ENB | STE_WAKEEVENT_WAKEONLAN_ENB);
1684b4c170e1SPyun YongHyeon 	CSR_WRITE_1(sc, STE_WAKE_EVENT, val);
1685b4c170e1SPyun YongHyeon 
1686c8befdd5SWarner Losh 	/* Set the TX freethresh value */
1687c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_TX_DMABURST_THRESH, STE_PACKET_SIZE >> 8);
1688c8befdd5SWarner Losh 
1689c8befdd5SWarner Losh 	/* Set the TX start threshold for best performance. */
1690c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_TX_STARTTHRESH, sc->ste_tx_thresh);
1691c8befdd5SWarner Losh 
1692c8befdd5SWarner Losh 	/* Set the TX reclaim threshold. */
1693c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_TX_RECLAIM_THRESH, (STE_PACKET_SIZE >> 4));
1694c8befdd5SWarner Losh 
1695931ec15aSPyun YongHyeon 	/* Accept VLAN length packets */
1696931ec15aSPyun YongHyeon 	CSR_WRITE_2(sc, STE_MAX_FRAMELEN, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN);
1697931ec15aSPyun YongHyeon 
1698c8befdd5SWarner Losh 	/* Set up the RX filter. */
1699931ec15aSPyun YongHyeon 	ste_rxfilter(sc);
1700c8befdd5SWarner Losh 
1701c8befdd5SWarner Losh 	/* Load the address of the RX list. */
1702c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_STALL);
1703c8befdd5SWarner Losh 	ste_wait(sc);
1704c8befdd5SWarner Losh 	CSR_WRITE_4(sc, STE_RX_DMALIST_PTR,
1705a1b2c209SPyun YongHyeon 	    STE_ADDR_LO(sc->ste_ldata.ste_rx_list_paddr));
1706c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_UNSTALL);
1707c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_UNSTALL);
1708c8befdd5SWarner Losh 
1709a1b2c209SPyun YongHyeon 	/* Set TX polling interval(defer until we TX first packet). */
1710c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 0);
1711c8befdd5SWarner Losh 
1712c8befdd5SWarner Losh 	/* Load address of the TX list */
1713c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
1714c8befdd5SWarner Losh 	ste_wait(sc);
1715c8befdd5SWarner Losh 	CSR_WRITE_4(sc, STE_TX_DMALIST_PTR, 0);
1716c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1717c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1718c8befdd5SWarner Losh 	ste_wait(sc);
1719fabbaac5SPyun YongHyeon 	/* Select 3.2us timer. */
1720fabbaac5SPyun YongHyeon 	STE_CLRBIT4(sc, STE_DMACTL, STE_DMACTL_COUNTDOWN_SPEED |
1721fabbaac5SPyun YongHyeon 	    STE_DMACTL_COUNTDOWN_MODE);
1722c8befdd5SWarner Losh 
1723c8befdd5SWarner Losh 	/* Enable receiver and transmitter */
1724c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MACCTL0, 0);
1725c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MACCTL1, 0);
1726c8befdd5SWarner Losh 	STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_TX_ENABLE);
1727c8befdd5SWarner Losh 	STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_RX_ENABLE);
1728c8befdd5SWarner Losh 
1729c8befdd5SWarner Losh 	/* Enable stats counters. */
1730c8befdd5SWarner Losh 	STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_STATS_ENABLE);
17318657caa6SPyun YongHyeon 	/* Clear stats counters. */
17328657caa6SPyun YongHyeon 	ste_stats_clear(sc);
1733c8befdd5SWarner Losh 
1734fabbaac5SPyun YongHyeon 	CSR_WRITE_2(sc, STE_COUNTDOWN, 0);
1735c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_ISR, 0xFFFF);
1736c8befdd5SWarner Losh #ifdef DEVICE_POLLING
1737c8befdd5SWarner Losh 	/* Disable interrupts if we are polling. */
1738c8befdd5SWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING)
1739c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_IMR, 0);
1740c8befdd5SWarner Losh 	else
1741c8befdd5SWarner Losh #endif
1742c8befdd5SWarner Losh 	/* Enable interrupts. */
1743c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_IMR, STE_INTRS);
1744c8befdd5SWarner Losh 
1745bfe051bdSPyun YongHyeon 	sc->ste_flags &= ~STE_FLAG_LINK;
1746bfe051bdSPyun YongHyeon 	/* Switch to the current media. */
1747bfe051bdSPyun YongHyeon 	mii_mediachg(mii);
1748c8befdd5SWarner Losh 
1749c8befdd5SWarner Losh 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1750c8befdd5SWarner Losh 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1751c8befdd5SWarner Losh 
175210f695eeSPyun YongHyeon 	callout_reset(&sc->ste_callout, hz, ste_tick, sc);
1753c8befdd5SWarner Losh }
1754c8befdd5SWarner Losh 
1755c8befdd5SWarner Losh static void
175660270842SPyun YongHyeon ste_stop(struct ste_softc *sc)
1757c8befdd5SWarner Losh {
1758c8befdd5SWarner Losh 	struct ifnet *ifp;
1759a1b2c209SPyun YongHyeon 	struct ste_chain_onefrag *cur_rx;
1760a1b2c209SPyun YongHyeon 	struct ste_chain *cur_tx;
17618d9f6dd9SPyun YongHyeon 	uint32_t val;
1762f2632c3bSPyun YongHyeon 	int i;
1763c8befdd5SWarner Losh 
1764c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
1765c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
1766c8befdd5SWarner Losh 
176710f695eeSPyun YongHyeon 	callout_stop(&sc->ste_callout);
176810f695eeSPyun YongHyeon 	sc->ste_timer = 0;
1769c8befdd5SWarner Losh 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING|IFF_DRV_OACTIVE);
1770c8befdd5SWarner Losh 
1771c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_IMR, 0);
1772fabbaac5SPyun YongHyeon 	CSR_WRITE_2(sc, STE_COUNTDOWN, 0);
17738d9f6dd9SPyun YongHyeon 	/* Stop pending DMA. */
17748d9f6dd9SPyun YongHyeon 	val = CSR_READ_4(sc, STE_DMACTL);
17758d9f6dd9SPyun YongHyeon 	val |= STE_DMACTL_TXDMA_STALL | STE_DMACTL_RXDMA_STALL;
17768d9f6dd9SPyun YongHyeon 	CSR_WRITE_4(sc, STE_DMACTL, val);
1777c8befdd5SWarner Losh 	ste_wait(sc);
17788d9f6dd9SPyun YongHyeon 	/* Disable auto-polling. */
17798d9f6dd9SPyun YongHyeon 	CSR_WRITE_1(sc, STE_RX_DMAPOLL_PERIOD, 0);
17808d9f6dd9SPyun YongHyeon 	CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 0);
17818d9f6dd9SPyun YongHyeon 	/* Nullify DMA address to stop any further DMA. */
17828d9f6dd9SPyun YongHyeon 	CSR_WRITE_4(sc, STE_RX_DMALIST_PTR, 0);
17838d9f6dd9SPyun YongHyeon 	CSR_WRITE_4(sc, STE_TX_DMALIST_PTR, 0);
17848d9f6dd9SPyun YongHyeon 	/* Stop TX/RX MAC. */
17858d9f6dd9SPyun YongHyeon 	val = CSR_READ_2(sc, STE_MACCTL1);
17868d9f6dd9SPyun YongHyeon 	val |= STE_MACCTL1_TX_DISABLE | STE_MACCTL1_RX_DISABLE |
17878d9f6dd9SPyun YongHyeon 	    STE_MACCTL1_STATS_DISABLE;
17888d9f6dd9SPyun YongHyeon 	CSR_WRITE_2(sc, STE_MACCTL1, val);
17898d9f6dd9SPyun YongHyeon 	for (i = 0; i < STE_TIMEOUT; i++) {
17908d9f6dd9SPyun YongHyeon 		DELAY(10);
17918d9f6dd9SPyun YongHyeon 		if ((CSR_READ_2(sc, STE_MACCTL1) & (STE_MACCTL1_TX_DISABLE |
17928d9f6dd9SPyun YongHyeon 		    STE_MACCTL1_RX_DISABLE | STE_MACCTL1_STATS_DISABLE)) == 0)
17938d9f6dd9SPyun YongHyeon 			break;
17948d9f6dd9SPyun YongHyeon 	}
17958d9f6dd9SPyun YongHyeon 	if (i == STE_TIMEOUT)
17968d9f6dd9SPyun YongHyeon 		device_printf(sc->ste_dev, "Stopping MAC timed out\n");
17978d9f6dd9SPyun YongHyeon 	/* Acknowledge any pending interrupts. */
17988d9f6dd9SPyun YongHyeon 	CSR_READ_2(sc, STE_ISR_ACK);
17998d9f6dd9SPyun YongHyeon 	ste_stats_update(sc);
1800c8befdd5SWarner Losh 
1801c8befdd5SWarner Losh 	for (i = 0; i < STE_RX_LIST_CNT; i++) {
1802a1b2c209SPyun YongHyeon 		cur_rx = &sc->ste_cdata.ste_rx_chain[i];
1803a1b2c209SPyun YongHyeon 		if (cur_rx->ste_mbuf != NULL) {
1804a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_rx_tag,
1805a1b2c209SPyun YongHyeon 			    cur_rx->ste_map, BUS_DMASYNC_POSTREAD);
1806a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_rx_tag,
1807a1b2c209SPyun YongHyeon 			    cur_rx->ste_map);
1808a1b2c209SPyun YongHyeon 			m_freem(cur_rx->ste_mbuf);
1809a1b2c209SPyun YongHyeon 			cur_rx->ste_mbuf = NULL;
1810c8befdd5SWarner Losh 		}
1811c8befdd5SWarner Losh 	}
1812c8befdd5SWarner Losh 
1813c8befdd5SWarner Losh 	for (i = 0; i < STE_TX_LIST_CNT; i++) {
1814a1b2c209SPyun YongHyeon 		cur_tx = &sc->ste_cdata.ste_tx_chain[i];
1815a1b2c209SPyun YongHyeon 		if (cur_tx->ste_mbuf != NULL) {
1816a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_tx_tag,
1817a1b2c209SPyun YongHyeon 			    cur_tx->ste_map, BUS_DMASYNC_POSTWRITE);
1818a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_tx_tag,
1819a1b2c209SPyun YongHyeon 			    cur_tx->ste_map);
1820a1b2c209SPyun YongHyeon 			m_freem(cur_tx->ste_mbuf);
1821a1b2c209SPyun YongHyeon 			cur_tx->ste_mbuf = NULL;
1822c8befdd5SWarner Losh 		}
1823c8befdd5SWarner Losh 	}
1824c8befdd5SWarner Losh }
1825c8befdd5SWarner Losh 
1826c8befdd5SWarner Losh static void
182760270842SPyun YongHyeon ste_reset(struct ste_softc *sc)
1828c8befdd5SWarner Losh {
182938c52cfdSPyun YongHyeon 	uint32_t ctl;
1830c8befdd5SWarner Losh 	int i;
1831c8befdd5SWarner Losh 
183238c52cfdSPyun YongHyeon 	ctl = CSR_READ_4(sc, STE_ASICCTL);
183338c52cfdSPyun YongHyeon 	ctl |= STE_ASICCTL_GLOBAL_RESET | STE_ASICCTL_RX_RESET |
1834c8befdd5SWarner Losh 	    STE_ASICCTL_TX_RESET | STE_ASICCTL_DMA_RESET |
1835c8befdd5SWarner Losh 	    STE_ASICCTL_FIFO_RESET | STE_ASICCTL_NETWORK_RESET |
1836c8befdd5SWarner Losh 	    STE_ASICCTL_AUTOINIT_RESET |STE_ASICCTL_HOST_RESET |
183738c52cfdSPyun YongHyeon 	    STE_ASICCTL_EXTRESET_RESET;
183838c52cfdSPyun YongHyeon 	CSR_WRITE_4(sc, STE_ASICCTL, ctl);
183938c52cfdSPyun YongHyeon 	CSR_READ_4(sc, STE_ASICCTL);
184038c52cfdSPyun YongHyeon 	/*
184138c52cfdSPyun YongHyeon 	 * Due to the need of accessing EEPROM controller can take
184238c52cfdSPyun YongHyeon 	 * up to 1ms to complete the global reset.
184338c52cfdSPyun YongHyeon 	 */
184438c52cfdSPyun YongHyeon 	DELAY(1000);
1845c8befdd5SWarner Losh 
1846c8befdd5SWarner Losh 	for (i = 0; i < STE_TIMEOUT; i++) {
1847c8befdd5SWarner Losh 		if (!(CSR_READ_4(sc, STE_ASICCTL) & STE_ASICCTL_RESET_BUSY))
1848c8befdd5SWarner Losh 			break;
184938c52cfdSPyun YongHyeon 		DELAY(10);
1850c8befdd5SWarner Losh 	}
1851c8befdd5SWarner Losh 
1852c8befdd5SWarner Losh 	if (i == STE_TIMEOUT)
1853c8befdd5SWarner Losh 		device_printf(sc->ste_dev, "global reset never completed\n");
1854c8befdd5SWarner Losh }
1855c8befdd5SWarner Losh 
185681598b3eSPyun YongHyeon static void
185781598b3eSPyun YongHyeon ste_restart_tx(struct ste_softc *sc)
185881598b3eSPyun YongHyeon {
185981598b3eSPyun YongHyeon 	uint16_t mac;
186081598b3eSPyun YongHyeon 	int i;
186181598b3eSPyun YongHyeon 
186281598b3eSPyun YongHyeon 	for (i = 0; i < STE_TIMEOUT; i++) {
186381598b3eSPyun YongHyeon 		mac = CSR_READ_2(sc, STE_MACCTL1);
186481598b3eSPyun YongHyeon 		mac |= STE_MACCTL1_TX_ENABLE;
186581598b3eSPyun YongHyeon 		CSR_WRITE_2(sc, STE_MACCTL1, mac);
186681598b3eSPyun YongHyeon 		mac = CSR_READ_2(sc, STE_MACCTL1);
186781598b3eSPyun YongHyeon 		if ((mac & STE_MACCTL1_TX_ENABLED) != 0)
186881598b3eSPyun YongHyeon 			break;
186981598b3eSPyun YongHyeon 		DELAY(10);
187081598b3eSPyun YongHyeon 	}
187181598b3eSPyun YongHyeon 
187281598b3eSPyun YongHyeon 	if (i == STE_TIMEOUT)
187381598b3eSPyun YongHyeon 		device_printf(sc->ste_dev, "starting Tx failed");
187481598b3eSPyun YongHyeon }
187581598b3eSPyun YongHyeon 
1876c8befdd5SWarner Losh static int
187760270842SPyun YongHyeon ste_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1878c8befdd5SWarner Losh {
1879c8befdd5SWarner Losh 	struct ste_softc *sc;
1880c8befdd5SWarner Losh 	struct ifreq *ifr;
1881c8befdd5SWarner Losh 	struct mii_data *mii;
1882b4c170e1SPyun YongHyeon 	int error = 0, mask;
1883c8befdd5SWarner Losh 
1884c8befdd5SWarner Losh 	sc = ifp->if_softc;
1885c8befdd5SWarner Losh 	ifr = (struct ifreq *)data;
1886c8befdd5SWarner Losh 
1887c8befdd5SWarner Losh 	switch (command) {
1888c8befdd5SWarner Losh 	case SIOCSIFFLAGS:
1889c8befdd5SWarner Losh 		STE_LOCK(sc);
1890931ec15aSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
1891931ec15aSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1892931ec15aSPyun YongHyeon 			    ((ifp->if_flags ^ sc->ste_if_flags) &
1893931ec15aSPyun YongHyeon 			     (IFF_PROMISC | IFF_ALLMULTI)) != 0)
1894931ec15aSPyun YongHyeon 				ste_rxfilter(sc);
1895931ec15aSPyun YongHyeon 			else
1896c8befdd5SWarner Losh 				ste_init_locked(sc);
1897931ec15aSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1898c8befdd5SWarner Losh 			ste_stop(sc);
1899c8befdd5SWarner Losh 		sc->ste_if_flags = ifp->if_flags;
1900c8befdd5SWarner Losh 		STE_UNLOCK(sc);
1901c8befdd5SWarner Losh 		break;
1902c8befdd5SWarner Losh 	case SIOCADDMULTI:
1903c8befdd5SWarner Losh 	case SIOCDELMULTI:
1904c8befdd5SWarner Losh 		STE_LOCK(sc);
1905931ec15aSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1906931ec15aSPyun YongHyeon 			ste_rxfilter(sc);
1907c8befdd5SWarner Losh 		STE_UNLOCK(sc);
1908c8befdd5SWarner Losh 		break;
1909c8befdd5SWarner Losh 	case SIOCGIFMEDIA:
1910c8befdd5SWarner Losh 	case SIOCSIFMEDIA:
1911c8befdd5SWarner Losh 		mii = device_get_softc(sc->ste_miibus);
1912c8befdd5SWarner Losh 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1913c8befdd5SWarner Losh 		break;
1914c8befdd5SWarner Losh 	case SIOCSIFCAP:
1915c8befdd5SWarner Losh 		STE_LOCK(sc);
1916b4c170e1SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1917b4c170e1SPyun YongHyeon #ifdef DEVICE_POLLING
1918b4c170e1SPyun YongHyeon 		if ((mask & IFCAP_POLLING) != 0 &&
1919b4c170e1SPyun YongHyeon 		    (IFCAP_POLLING & ifp->if_capabilities) != 0) {
1920b4c170e1SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_POLLING;
1921b4c170e1SPyun YongHyeon 			if ((IFCAP_POLLING & ifp->if_capenable) != 0) {
1922b4c170e1SPyun YongHyeon 				error = ether_poll_register(ste_poll, ifp);
1923b4c170e1SPyun YongHyeon 				if (error != 0) {
1924c8befdd5SWarner Losh 					STE_UNLOCK(sc);
1925b4c170e1SPyun YongHyeon 					break;
1926c8befdd5SWarner Losh 				}
1927b4c170e1SPyun YongHyeon 				/* Disable interrupts. */
1928b4c170e1SPyun YongHyeon 				CSR_WRITE_2(sc, STE_IMR, 0);
1929b4c170e1SPyun YongHyeon 			} else {
1930c8befdd5SWarner Losh 				error = ether_poll_deregister(ifp);
1931c8befdd5SWarner Losh 				/* Enable interrupts. */
1932c8befdd5SWarner Losh 				CSR_WRITE_2(sc, STE_IMR, STE_INTRS);
1933b4c170e1SPyun YongHyeon 			}
1934c8befdd5SWarner Losh 		}
1935c8befdd5SWarner Losh #endif /* DEVICE_POLLING */
1936b4c170e1SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
1937b4c170e1SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
1938b4c170e1SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
1939b4c170e1SPyun YongHyeon 		STE_UNLOCK(sc);
1940c8befdd5SWarner Losh 		break;
1941c8befdd5SWarner Losh 	default:
1942c8befdd5SWarner Losh 		error = ether_ioctl(ifp, command, data);
1943c8befdd5SWarner Losh 		break;
1944c8befdd5SWarner Losh 	}
1945c8befdd5SWarner Losh 
1946c8befdd5SWarner Losh 	return (error);
1947c8befdd5SWarner Losh }
1948c8befdd5SWarner Losh 
1949c8befdd5SWarner Losh static int
1950a1b2c209SPyun YongHyeon ste_encap(struct ste_softc *sc, struct mbuf **m_head, struct ste_chain *txc)
1951c8befdd5SWarner Losh {
1952a1b2c209SPyun YongHyeon 	struct ste_frag *frag;
1953c8befdd5SWarner Losh 	struct mbuf *m;
1954a1b2c209SPyun YongHyeon 	struct ste_desc *desc;
1955a1b2c209SPyun YongHyeon 	bus_dma_segment_t txsegs[STE_MAXFRAGS];
1956a1b2c209SPyun YongHyeon 	int error, i, nsegs;
1957c8befdd5SWarner Losh 
1958a1b2c209SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
1959a1b2c209SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1960c8befdd5SWarner Losh 
1961a1b2c209SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->ste_cdata.ste_tx_tag,
1962a1b2c209SPyun YongHyeon 	    txc->ste_map, *m_head, txsegs, &nsegs, 0);
1963a1b2c209SPyun YongHyeon 	if (error == EFBIG) {
1964a1b2c209SPyun YongHyeon 		m = m_collapse(*m_head, M_DONTWAIT, STE_MAXFRAGS);
1965a1b2c209SPyun YongHyeon 		if (m == NULL) {
1966a1b2c209SPyun YongHyeon 			m_freem(*m_head);
1967a1b2c209SPyun YongHyeon 			*m_head = NULL;
1968a1b2c209SPyun YongHyeon 			return (ENOMEM);
1969c8befdd5SWarner Losh 		}
1970a1b2c209SPyun YongHyeon 		*m_head = m;
1971a1b2c209SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->ste_cdata.ste_tx_tag,
1972a1b2c209SPyun YongHyeon 		    txc->ste_map, *m_head, txsegs, &nsegs, 0);
1973a1b2c209SPyun YongHyeon 		if (error != 0) {
1974a1b2c209SPyun YongHyeon 			m_freem(*m_head);
1975a1b2c209SPyun YongHyeon 			*m_head = NULL;
1976a1b2c209SPyun YongHyeon 			return (error);
1977c8befdd5SWarner Losh 		}
1978a1b2c209SPyun YongHyeon 	} else if (error != 0)
1979a1b2c209SPyun YongHyeon 		return (error);
1980a1b2c209SPyun YongHyeon 	if (nsegs == 0) {
1981a1b2c209SPyun YongHyeon 		m_freem(*m_head);
1982a1b2c209SPyun YongHyeon 		*m_head = NULL;
1983a1b2c209SPyun YongHyeon 		return (EIO);
1984a1b2c209SPyun YongHyeon 	}
1985a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_tx_tag, txc->ste_map,
1986a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1987c8befdd5SWarner Losh 
1988a1b2c209SPyun YongHyeon 	desc = txc->ste_ptr;
1989a1b2c209SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1990a1b2c209SPyun YongHyeon 		frag = &desc->ste_frags[i];
1991a1b2c209SPyun YongHyeon 		frag->ste_addr = htole32(STE_ADDR_LO(txsegs[i].ds_addr));
1992a1b2c209SPyun YongHyeon 		frag->ste_len = htole32(txsegs[i].ds_len);
1993a1b2c209SPyun YongHyeon 	}
1994a1b2c209SPyun YongHyeon 	desc->ste_frags[i - 1].ste_len |= htole32(STE_FRAG_LAST);
1995c8befdd5SWarner Losh 	/*
1996a1b2c209SPyun YongHyeon 	 * Because we use Tx polling we can't chain multiple
1997a1b2c209SPyun YongHyeon 	 * Tx descriptors here. Otherwise we race with controller.
1998c8befdd5SWarner Losh 	 */
1999a1b2c209SPyun YongHyeon 	desc->ste_next = 0;
2000ae49e7a6SPyun YongHyeon 	if ((sc->ste_cdata.ste_tx_prod % STE_TX_INTR_FRAMES) == 0)
2001ae49e7a6SPyun YongHyeon 		desc->ste_ctl = htole32(STE_TXCTL_ALIGN_DIS |
2002ae49e7a6SPyun YongHyeon 		    STE_TXCTL_DMAINTR);
2003ae49e7a6SPyun YongHyeon 	else
2004ae49e7a6SPyun YongHyeon 		desc->ste_ctl = htole32(STE_TXCTL_ALIGN_DIS);
2005a1b2c209SPyun YongHyeon 	txc->ste_mbuf = *m_head;
2006a1b2c209SPyun YongHyeon 	STE_INC(sc->ste_cdata.ste_tx_prod, STE_TX_LIST_CNT);
2007a1b2c209SPyun YongHyeon 	sc->ste_cdata.ste_tx_cnt++;
2008c8befdd5SWarner Losh 
2009c8befdd5SWarner Losh 	return (0);
2010c8befdd5SWarner Losh }
2011c8befdd5SWarner Losh 
2012c8befdd5SWarner Losh static void
201360270842SPyun YongHyeon ste_start(struct ifnet *ifp)
2014c8befdd5SWarner Losh {
2015c8befdd5SWarner Losh 	struct ste_softc *sc;
2016c8befdd5SWarner Losh 
2017c8befdd5SWarner Losh 	sc = ifp->if_softc;
2018c8befdd5SWarner Losh 	STE_LOCK(sc);
2019c8befdd5SWarner Losh 	ste_start_locked(ifp);
2020c8befdd5SWarner Losh 	STE_UNLOCK(sc);
2021c8befdd5SWarner Losh }
2022c8befdd5SWarner Losh 
2023c8befdd5SWarner Losh static void
202460270842SPyun YongHyeon ste_start_locked(struct ifnet *ifp)
2025c8befdd5SWarner Losh {
2026c8befdd5SWarner Losh 	struct ste_softc *sc;
2027c8befdd5SWarner Losh 	struct ste_chain *cur_tx;
2028f2632c3bSPyun YongHyeon 	struct mbuf *m_head = NULL;
2029a1b2c209SPyun YongHyeon 	int enq;
2030c8befdd5SWarner Losh 
2031c8befdd5SWarner Losh 	sc = ifp->if_softc;
2032c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
2033c8befdd5SWarner Losh 
20344465097bSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
20354465097bSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->ste_flags & STE_FLAG_LINK) == 0)
2036c8befdd5SWarner Losh 		return;
2037c8befdd5SWarner Losh 
2038a1b2c209SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) {
2039a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_tx_cnt == STE_TX_LIST_CNT - 1) {
2040c8befdd5SWarner Losh 			/*
2041a1b2c209SPyun YongHyeon 			 * Controller may have cached copy of the last used
2042a1b2c209SPyun YongHyeon 			 * next ptr so we have to reserve one TFD to avoid
2043a1b2c209SPyun YongHyeon 			 * TFD overruns.
2044c8befdd5SWarner Losh 			 */
2045c8befdd5SWarner Losh 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2046c8befdd5SWarner Losh 			break;
2047c8befdd5SWarner Losh 		}
2048c8befdd5SWarner Losh 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2049c8befdd5SWarner Losh 		if (m_head == NULL)
2050c8befdd5SWarner Losh 			break;
2051a1b2c209SPyun YongHyeon 		cur_tx = &sc->ste_cdata.ste_tx_chain[sc->ste_cdata.ste_tx_prod];
2052a1b2c209SPyun YongHyeon 		if (ste_encap(sc, &m_head, cur_tx) != 0) {
2053a1b2c209SPyun YongHyeon 			if (m_head == NULL)
2054c8befdd5SWarner Losh 				break;
2055a1b2c209SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
2056a1b2c209SPyun YongHyeon 			break;
2057a1b2c209SPyun YongHyeon 		}
2058a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_last_tx == NULL) {
2059a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
2060a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map,
2061a1b2c209SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2062c8befdd5SWarner Losh 			STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
2063c8befdd5SWarner Losh 			ste_wait(sc);
2064c8befdd5SWarner Losh 			CSR_WRITE_4(sc, STE_TX_DMALIST_PTR,
2065a1b2c209SPyun YongHyeon 	    		    STE_ADDR_LO(sc->ste_ldata.ste_tx_list_paddr));
2066c8befdd5SWarner Losh 			CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 64);
2067c8befdd5SWarner Losh 			STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
2068c8befdd5SWarner Losh 			ste_wait(sc);
2069c8befdd5SWarner Losh 		} else {
2070a1b2c209SPyun YongHyeon 			sc->ste_cdata.ste_last_tx->ste_ptr->ste_next =
2071a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_last_tx->ste_phys;
2072a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
2073a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map,
2074a1b2c209SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2075c8befdd5SWarner Losh 		}
2076a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_last_tx = cur_tx;
2077c8befdd5SWarner Losh 
2078a1b2c209SPyun YongHyeon 		enq++;
2079c8befdd5SWarner Losh 		/*
2080c8befdd5SWarner Losh 		 * If there's a BPF listener, bounce a copy of this frame
2081c8befdd5SWarner Losh 		 * to him.
2082c8befdd5SWarner Losh 	 	 */
2083a1b2c209SPyun YongHyeon 		BPF_MTAP(ifp, m_head);
2084c8befdd5SWarner Losh 	}
2085a1b2c209SPyun YongHyeon 
2086a1b2c209SPyun YongHyeon 	if (enq > 0)
2087a1b2c209SPyun YongHyeon 		sc->ste_timer = STE_TX_TIMEOUT;
2088c8befdd5SWarner Losh }
2089c8befdd5SWarner Losh 
2090c8befdd5SWarner Losh static void
20917cf545d0SJohn Baldwin ste_watchdog(struct ste_softc *sc)
2092c8befdd5SWarner Losh {
20937cf545d0SJohn Baldwin 	struct ifnet *ifp;
2094c8befdd5SWarner Losh 
20957cf545d0SJohn Baldwin 	ifp = sc->ste_ifp;
20967cf545d0SJohn Baldwin 	STE_LOCK_ASSERT(sc);
2097c8befdd5SWarner Losh 
209810f695eeSPyun YongHyeon 	if (sc->ste_timer == 0 || --sc->ste_timer)
209910f695eeSPyun YongHyeon 		return;
210010f695eeSPyun YongHyeon 
2101c8befdd5SWarner Losh 	ifp->if_oerrors++;
2102c8befdd5SWarner Losh 	if_printf(ifp, "watchdog timeout\n");
2103c8befdd5SWarner Losh 
2104c8befdd5SWarner Losh 	ste_txeof(sc);
210581598b3eSPyun YongHyeon 	ste_txeoc(sc);
2106a1b2c209SPyun YongHyeon 	ste_rxeof(sc, -1);
210755d7003eSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2108c8befdd5SWarner Losh 	ste_init_locked(sc);
2109c8befdd5SWarner Losh 
2110c8befdd5SWarner Losh 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2111c8befdd5SWarner Losh 		ste_start_locked(ifp);
2112c8befdd5SWarner Losh }
2113c8befdd5SWarner Losh 
2114c8befdd5SWarner Losh static int
211560270842SPyun YongHyeon ste_shutdown(device_t dev)
2116c8befdd5SWarner Losh {
2117b4c170e1SPyun YongHyeon 
2118b4c170e1SPyun YongHyeon 	return (ste_suspend(dev));
2119b4c170e1SPyun YongHyeon }
2120b4c170e1SPyun YongHyeon 
2121b4c170e1SPyun YongHyeon static int
2122b4c170e1SPyun YongHyeon ste_suspend(device_t dev)
2123b4c170e1SPyun YongHyeon {
2124c8befdd5SWarner Losh 	struct ste_softc *sc;
2125c8befdd5SWarner Losh 
2126c8befdd5SWarner Losh 	sc = device_get_softc(dev);
2127c8befdd5SWarner Losh 
2128c8befdd5SWarner Losh 	STE_LOCK(sc);
2129c8befdd5SWarner Losh 	ste_stop(sc);
2130b4c170e1SPyun YongHyeon 	ste_setwol(sc);
2131b4c170e1SPyun YongHyeon 	STE_UNLOCK(sc);
2132b4c170e1SPyun YongHyeon 
2133b4c170e1SPyun YongHyeon 	return (0);
2134b4c170e1SPyun YongHyeon }
2135b4c170e1SPyun YongHyeon 
2136b4c170e1SPyun YongHyeon static int
2137b4c170e1SPyun YongHyeon ste_resume(device_t dev)
2138b4c170e1SPyun YongHyeon {
2139b4c170e1SPyun YongHyeon 	struct ste_softc *sc;
2140b4c170e1SPyun YongHyeon 	struct ifnet *ifp;
2141b4c170e1SPyun YongHyeon 	int pmc;
2142b4c170e1SPyun YongHyeon 	uint16_t pmstat;
2143b4c170e1SPyun YongHyeon 
2144b4c170e1SPyun YongHyeon 	sc = device_get_softc(dev);
2145b4c170e1SPyun YongHyeon 	STE_LOCK(sc);
2146b4c170e1SPyun YongHyeon 	if (pci_find_extcap(sc->ste_dev, PCIY_PMG, &pmc) == 0) {
2147b4c170e1SPyun YongHyeon 		/* Disable PME and clear PME status. */
2148b4c170e1SPyun YongHyeon 		pmstat = pci_read_config(sc->ste_dev,
2149b4c170e1SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
2150b4c170e1SPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
2151b4c170e1SPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
2152b4c170e1SPyun YongHyeon 			pci_write_config(sc->ste_dev,
2153b4c170e1SPyun YongHyeon 			    pmc + PCIR_POWER_STATUS, pmstat, 2);
2154b4c170e1SPyun YongHyeon 		}
2155b4c170e1SPyun YongHyeon 	}
2156b4c170e1SPyun YongHyeon 	ifp = sc->ste_ifp;
2157b4c170e1SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2158b4c170e1SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2159b4c170e1SPyun YongHyeon 		ste_init_locked(sc);
2160b4c170e1SPyun YongHyeon 	}
2161c8befdd5SWarner Losh 	STE_UNLOCK(sc);
2162c8befdd5SWarner Losh 
2163c8befdd5SWarner Losh 	return (0);
2164c8befdd5SWarner Losh }
21658657caa6SPyun YongHyeon 
21668657caa6SPyun YongHyeon #define	STE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
21678657caa6SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
21688657caa6SPyun YongHyeon #define	STE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
21698657caa6SPyun YongHyeon 	    SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
21708657caa6SPyun YongHyeon 
21718657caa6SPyun YongHyeon static void
21728657caa6SPyun YongHyeon ste_sysctl_node(struct ste_softc *sc)
21738657caa6SPyun YongHyeon {
21748657caa6SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
21758657caa6SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
21768657caa6SPyun YongHyeon 	struct sysctl_oid *tree;
21778657caa6SPyun YongHyeon 	struct ste_hw_stats *stats;
21788657caa6SPyun YongHyeon 
21798657caa6SPyun YongHyeon 	stats = &sc->ste_stats;
21808657caa6SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->ste_dev);
21818657caa6SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->ste_dev));
21828657caa6SPyun YongHyeon 
2183fabbaac5SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "int_rx_mod",
2184fabbaac5SPyun YongHyeon 	    CTLFLAG_RW, &sc->ste_int_rx_mod, 0, "ste RX interrupt moderation");
2185fabbaac5SPyun YongHyeon 	/* Pull in device tunables. */
2186fabbaac5SPyun YongHyeon 	sc->ste_int_rx_mod = STE_IM_RX_TIMER_DEFAULT;
2187fabbaac5SPyun YongHyeon 	resource_int_value(device_get_name(sc->ste_dev),
2188fabbaac5SPyun YongHyeon 	    device_get_unit(sc->ste_dev), "int_rx_mod", &sc->ste_int_rx_mod);
2189fabbaac5SPyun YongHyeon 
21908657caa6SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
21918657caa6SPyun YongHyeon 	    NULL, "STE statistics");
21928657caa6SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
21938657caa6SPyun YongHyeon 
21948657caa6SPyun YongHyeon 	/* Rx statistics. */
21958657caa6SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
21968657caa6SPyun YongHyeon 	    NULL, "Rx MAC statistics");
21978657caa6SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
21988657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
21998657caa6SPyun YongHyeon 	    &stats->rx_bytes, "Good octets");
22008657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
22018657caa6SPyun YongHyeon 	    &stats->rx_frames, "Good frames");
22028657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
22038657caa6SPyun YongHyeon 	    &stats->rx_bcast_frames, "Good broadcast frames");
22048657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
22058657caa6SPyun YongHyeon 	    &stats->rx_mcast_frames, "Good multicast frames");
22068657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "lost_frames",
22078657caa6SPyun YongHyeon 	    &stats->rx_lost_frames, "Lost frames");
22088657caa6SPyun YongHyeon 
22098657caa6SPyun YongHyeon 	/* Tx statistics. */
22108657caa6SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
22118657caa6SPyun YongHyeon 	    NULL, "Tx MAC statistics");
22128657caa6SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
22138657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
22148657caa6SPyun YongHyeon 	    &stats->tx_bytes, "Good octets");
22158657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
22168657caa6SPyun YongHyeon 	    &stats->tx_frames, "Good frames");
22178657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
22188657caa6SPyun YongHyeon 	    &stats->tx_bcast_frames, "Good broadcast frames");
22198657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
22208657caa6SPyun YongHyeon 	    &stats->tx_mcast_frames, "Good multicast frames");
22218657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "carrier_errs",
22228657caa6SPyun YongHyeon 	    &stats->tx_carrsense_errs, "Carrier sense errors");
22238657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "single_colls",
22248657caa6SPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
22258657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "multi_colls",
22268657caa6SPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
22278657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
22288657caa6SPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
22298657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "defers",
22308657caa6SPyun YongHyeon 	    &stats->tx_frames_defered, "Frames with deferrals");
22318657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "excess_defers",
22328657caa6SPyun YongHyeon 	    &stats->tx_excess_defers, "Frames with excessive derferrals");
22338657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "abort",
22348657caa6SPyun YongHyeon 	    &stats->tx_abort, "Aborted frames due to Excessive collisions");
22358657caa6SPyun YongHyeon }
22368657caa6SPyun YongHyeon 
22378657caa6SPyun YongHyeon #undef STE_SYSCTL_STAT_ADD32
22388657caa6SPyun YongHyeon #undef STE_SYSCTL_STAT_ADD64
2239b4c170e1SPyun YongHyeon 
2240b4c170e1SPyun YongHyeon static void
2241b4c170e1SPyun YongHyeon ste_setwol(struct ste_softc *sc)
2242b4c170e1SPyun YongHyeon {
2243b4c170e1SPyun YongHyeon 	struct ifnet *ifp;
2244b4c170e1SPyun YongHyeon 	uint16_t pmstat;
2245b4c170e1SPyun YongHyeon 	uint8_t val;
2246b4c170e1SPyun YongHyeon 	int pmc;
2247b4c170e1SPyun YongHyeon 
2248b4c170e1SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
2249b4c170e1SPyun YongHyeon 
2250b4c170e1SPyun YongHyeon 	if (pci_find_extcap(sc->ste_dev, PCIY_PMG, &pmc) != 0) {
2251b4c170e1SPyun YongHyeon 		/* Disable WOL. */
2252b4c170e1SPyun YongHyeon 		CSR_READ_1(sc, STE_WAKE_EVENT);
2253b4c170e1SPyun YongHyeon 		CSR_WRITE_1(sc, STE_WAKE_EVENT, 0);
2254b4c170e1SPyun YongHyeon 		return;
2255b4c170e1SPyun YongHyeon 	}
2256b4c170e1SPyun YongHyeon 
2257b4c170e1SPyun YongHyeon 	ifp = sc->ste_ifp;
2258b4c170e1SPyun YongHyeon 	val = CSR_READ_1(sc, STE_WAKE_EVENT);
2259b4c170e1SPyun YongHyeon 	val &= ~(STE_WAKEEVENT_WAKEPKT_ENB | STE_WAKEEVENT_MAGICPKT_ENB |
2260b4c170e1SPyun YongHyeon 	    STE_WAKEEVENT_LINKEVT_ENB | STE_WAKEEVENT_WAKEONLAN_ENB);
2261b4c170e1SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2262b4c170e1SPyun YongHyeon 		val |= STE_WAKEEVENT_MAGICPKT_ENB | STE_WAKEEVENT_WAKEONLAN_ENB;
2263b4c170e1SPyun YongHyeon 	CSR_WRITE_1(sc, STE_WAKE_EVENT, val);
2264b4c170e1SPyun YongHyeon 	/* Request PME. */
2265b4c170e1SPyun YongHyeon 	pmstat = pci_read_config(sc->ste_dev, pmc + PCIR_POWER_STATUS, 2);
2266b4c170e1SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
2267b4c170e1SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2268b4c170e1SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
2269b4c170e1SPyun YongHyeon 	pci_write_config(sc->ste_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
2270b4c170e1SPyun YongHyeon }
2271