xref: /freebsd/sys/dev/ste/if_ste.c (revision 8c1093fc50ab084b2ddd4750290a23d62616e0b6)
1c8befdd5SWarner Losh /*-
2c8befdd5SWarner Losh  * Copyright (c) 1997, 1998, 1999
3c8befdd5SWarner Losh  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4c8befdd5SWarner Losh  *
5c8befdd5SWarner Losh  * Redistribution and use in source and binary forms, with or without
6c8befdd5SWarner Losh  * modification, are permitted provided that the following conditions
7c8befdd5SWarner Losh  * are met:
8c8befdd5SWarner Losh  * 1. Redistributions of source code must retain the above copyright
9c8befdd5SWarner Losh  *    notice, this list of conditions and the following disclaimer.
10c8befdd5SWarner Losh  * 2. Redistributions in binary form must reproduce the above copyright
11c8befdd5SWarner Losh  *    notice, this list of conditions and the following disclaimer in the
12c8befdd5SWarner Losh  *    documentation and/or other materials provided with the distribution.
13c8befdd5SWarner Losh  * 3. All advertising materials mentioning features or use of this software
14c8befdd5SWarner Losh  *    must display the following acknowledgement:
15c8befdd5SWarner Losh  *	This product includes software developed by Bill Paul.
16c8befdd5SWarner Losh  * 4. Neither the name of the author nor the names of any co-contributors
17c8befdd5SWarner Losh  *    may be used to endorse or promote products derived from this software
18c8befdd5SWarner Losh  *    without specific prior written permission.
19c8befdd5SWarner Losh  *
20c8befdd5SWarner Losh  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21c8befdd5SWarner Losh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22c8befdd5SWarner Losh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23c8befdd5SWarner Losh  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24c8befdd5SWarner Losh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25c8befdd5SWarner Losh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26c8befdd5SWarner Losh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27c8befdd5SWarner Losh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28c8befdd5SWarner Losh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29c8befdd5SWarner Losh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30c8befdd5SWarner Losh  * THE POSSIBILITY OF SUCH DAMAGE.
31c8befdd5SWarner Losh  */
32c8befdd5SWarner Losh 
33c8befdd5SWarner Losh #include <sys/cdefs.h>
34c8befdd5SWarner Losh __FBSDID("$FreeBSD$");
35c8befdd5SWarner Losh 
36c8befdd5SWarner Losh #ifdef HAVE_KERNEL_OPTION_HEADERS
37c8befdd5SWarner Losh #include "opt_device_polling.h"
38c8befdd5SWarner Losh #endif
39c8befdd5SWarner Losh 
40c8befdd5SWarner Losh #include <sys/param.h>
41c8befdd5SWarner Losh #include <sys/systm.h>
42a1b2c209SPyun YongHyeon #include <sys/bus.h>
43a1b2c209SPyun YongHyeon #include <sys/endian.h>
44c8befdd5SWarner Losh #include <sys/kernel.h>
45a1b2c209SPyun YongHyeon #include <sys/lock.h>
46a1b2c209SPyun YongHyeon #include <sys/malloc.h>
47a1b2c209SPyun YongHyeon #include <sys/mbuf.h>
48c8befdd5SWarner Losh #include <sys/module.h>
49a1b2c209SPyun YongHyeon #include <sys/rman.h>
50c8befdd5SWarner Losh #include <sys/socket.h>
51a1b2c209SPyun YongHyeon #include <sys/sockio.h>
52c8befdd5SWarner Losh #include <sys/sysctl.h>
53c8befdd5SWarner Losh 
54a1b2c209SPyun YongHyeon #include <net/bpf.h>
55c8befdd5SWarner Losh #include <net/if.h>
56c8befdd5SWarner Losh #include <net/if_arp.h>
57c8befdd5SWarner Losh #include <net/ethernet.h>
58c8befdd5SWarner Losh #include <net/if_dl.h>
59c8befdd5SWarner Losh #include <net/if_media.h>
60c8befdd5SWarner Losh #include <net/if_types.h>
61c8befdd5SWarner Losh #include <net/if_vlan_var.h>
62c8befdd5SWarner Losh 
63c8befdd5SWarner Losh #include <machine/bus.h>
64c8befdd5SWarner Losh #include <machine/resource.h>
65c8befdd5SWarner Losh 
66c8befdd5SWarner Losh #include <dev/mii/mii.h>
67*8c1093fcSMarius Strobl #include <dev/mii/mii_bitbang.h>
68c8befdd5SWarner Losh #include <dev/mii/miivar.h>
69c8befdd5SWarner Losh 
70c8befdd5SWarner Losh #include <dev/pci/pcireg.h>
71c8befdd5SWarner Losh #include <dev/pci/pcivar.h>
72c8befdd5SWarner Losh 
73a1b2c209SPyun YongHyeon #include <dev/ste/if_stereg.h>
74a1b2c209SPyun YongHyeon 
75c8befdd5SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
76c8befdd5SWarner Losh #include "miibus_if.h"
77c8befdd5SWarner Losh 
78c8befdd5SWarner Losh MODULE_DEPEND(ste, pci, 1, 1, 1);
79c8befdd5SWarner Losh MODULE_DEPEND(ste, ether, 1, 1, 1);
80c8befdd5SWarner Losh MODULE_DEPEND(ste, miibus, 1, 1, 1);
81c8befdd5SWarner Losh 
8281598b3eSPyun YongHyeon /* Define to show Tx error status. */
8381598b3eSPyun YongHyeon #define	STE_SHOW_TXERRORS
8481598b3eSPyun YongHyeon 
85c8befdd5SWarner Losh /*
86c8befdd5SWarner Losh  * Various supported device vendors/types and their names.
87c8befdd5SWarner Losh  */
88*8c1093fcSMarius Strobl static const struct ste_type const ste_devs[] = {
89c8befdd5SWarner Losh 	{ ST_VENDORID, ST_DEVICEID_ST201_1, "Sundance ST201 10/100BaseTX" },
90c8befdd5SWarner Losh 	{ ST_VENDORID, ST_DEVICEID_ST201_2, "Sundance ST201 10/100BaseTX" },
91c8befdd5SWarner Losh 	{ DL_VENDORID, DL_DEVICEID_DL10050, "D-Link DL10050 10/100BaseTX" },
92c8befdd5SWarner Losh 	{ 0, 0, NULL }
93c8befdd5SWarner Losh };
94c8befdd5SWarner Losh 
95c8befdd5SWarner Losh static int	ste_attach(device_t);
96c8befdd5SWarner Losh static int	ste_detach(device_t);
97084dc54bSPyun YongHyeon static int	ste_probe(device_t);
98b4c170e1SPyun YongHyeon static int	ste_resume(device_t);
99c8befdd5SWarner Losh static int	ste_shutdown(device_t);
100b4c170e1SPyun YongHyeon static int	ste_suspend(device_t);
101084dc54bSPyun YongHyeon 
102a1b2c209SPyun YongHyeon static int	ste_dma_alloc(struct ste_softc *);
103a1b2c209SPyun YongHyeon static void	ste_dma_free(struct ste_softc *);
104a1b2c209SPyun YongHyeon static void	ste_dmamap_cb(void *, bus_dma_segment_t *, int, int);
105084dc54bSPyun YongHyeon static int 	ste_eeprom_wait(struct ste_softc *);
106a1b2c209SPyun YongHyeon static int	ste_encap(struct ste_softc *, struct mbuf **,
107a1b2c209SPyun YongHyeon 		    struct ste_chain *);
108c8befdd5SWarner Losh static int	ste_ifmedia_upd(struct ifnet *);
109c8befdd5SWarner Losh static void	ste_ifmedia_sts(struct ifnet *, struct ifmediareq *);
110084dc54bSPyun YongHyeon static void	ste_init(void *);
111084dc54bSPyun YongHyeon static void	ste_init_locked(struct ste_softc *);
112c8befdd5SWarner Losh static int	ste_init_rx_list(struct ste_softc *);
113c8befdd5SWarner Losh static void	ste_init_tx_list(struct ste_softc *);
114084dc54bSPyun YongHyeon static void	ste_intr(void *);
115084dc54bSPyun YongHyeon static int	ste_ioctl(struct ifnet *, u_long, caddr_t);
116*8c1093fcSMarius Strobl static uint32_t ste_mii_bitbang_read(device_t);
117*8c1093fcSMarius Strobl static void	ste_mii_bitbang_write(device_t, uint32_t);
118084dc54bSPyun YongHyeon static int	ste_miibus_readreg(device_t, int, int);
119084dc54bSPyun YongHyeon static void	ste_miibus_statchg(device_t);
120084dc54bSPyun YongHyeon static int	ste_miibus_writereg(device_t, int, int, int);
121a1b2c209SPyun YongHyeon static int	ste_newbuf(struct ste_softc *, struct ste_chain_onefrag *);
122fcd8385eSPyun YongHyeon static int	ste_read_eeprom(struct ste_softc *, uint16_t *, int, int);
123084dc54bSPyun YongHyeon static void	ste_reset(struct ste_softc *);
12481598b3eSPyun YongHyeon static void	ste_restart_tx(struct ste_softc *);
125a1b2c209SPyun YongHyeon static int	ste_rxeof(struct ste_softc *, int);
126931ec15aSPyun YongHyeon static void	ste_rxfilter(struct ste_softc *);
127b4c170e1SPyun YongHyeon static void	ste_setwol(struct ste_softc *);
128084dc54bSPyun YongHyeon static void	ste_start(struct ifnet *);
129084dc54bSPyun YongHyeon static void	ste_start_locked(struct ifnet *);
1308657caa6SPyun YongHyeon static void	ste_stats_clear(struct ste_softc *);
13110f695eeSPyun YongHyeon static void	ste_stats_update(struct ste_softc *);
132084dc54bSPyun YongHyeon static void	ste_stop(struct ste_softc *);
1338657caa6SPyun YongHyeon static void	ste_sysctl_node(struct ste_softc *);
13410f695eeSPyun YongHyeon static void	ste_tick(void *);
135084dc54bSPyun YongHyeon static void	ste_txeoc(struct ste_softc *);
136084dc54bSPyun YongHyeon static void	ste_txeof(struct ste_softc *);
137084dc54bSPyun YongHyeon static void	ste_wait(struct ste_softc *);
138084dc54bSPyun YongHyeon static void	ste_watchdog(struct ste_softc *);
139c8befdd5SWarner Losh 
140*8c1093fcSMarius Strobl /*
141*8c1093fcSMarius Strobl  * MII bit-bang glue
142*8c1093fcSMarius Strobl  */
143*8c1093fcSMarius Strobl static const struct mii_bitbang_ops ste_mii_bitbang_ops = {
144*8c1093fcSMarius Strobl 	ste_mii_bitbang_read,
145*8c1093fcSMarius Strobl 	ste_mii_bitbang_write,
146*8c1093fcSMarius Strobl 	{
147*8c1093fcSMarius Strobl 		STE_PHYCTL_MDATA,	/* MII_BIT_MDO */
148*8c1093fcSMarius Strobl 		STE_PHYCTL_MDATA,	/* MII_BIT_MDI */
149*8c1093fcSMarius Strobl 		STE_PHYCTL_MCLK,	/* MII_BIT_MDC */
150*8c1093fcSMarius Strobl 		STE_PHYCTL_MDIR,	/* MII_BIT_DIR_HOST_PHY */
151*8c1093fcSMarius Strobl 		0,			/* MII_BIT_DIR_PHY_HOST */
152*8c1093fcSMarius Strobl 	}
153*8c1093fcSMarius Strobl };
154*8c1093fcSMarius Strobl 
155c8befdd5SWarner Losh static device_method_t ste_methods[] = {
156c8befdd5SWarner Losh 	/* Device interface */
157c8befdd5SWarner Losh 	DEVMETHOD(device_probe,		ste_probe),
158c8befdd5SWarner Losh 	DEVMETHOD(device_attach,	ste_attach),
159c8befdd5SWarner Losh 	DEVMETHOD(device_detach,	ste_detach),
160c8befdd5SWarner Losh 	DEVMETHOD(device_shutdown,	ste_shutdown),
161b4c170e1SPyun YongHyeon 	DEVMETHOD(device_suspend,	ste_suspend),
162b4c170e1SPyun YongHyeon 	DEVMETHOD(device_resume,	ste_resume),
163c8befdd5SWarner Losh 
164c8befdd5SWarner Losh 	/* bus interface */
165c8befdd5SWarner Losh 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
166c8befdd5SWarner Losh 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
167c8befdd5SWarner Losh 
168c8befdd5SWarner Losh 	/* MII interface */
169c8befdd5SWarner Losh 	DEVMETHOD(miibus_readreg,	ste_miibus_readreg),
170c8befdd5SWarner Losh 	DEVMETHOD(miibus_writereg,	ste_miibus_writereg),
171c8befdd5SWarner Losh 	DEVMETHOD(miibus_statchg,	ste_miibus_statchg),
172c8befdd5SWarner Losh 
173c8befdd5SWarner Losh 	{ 0, 0 }
174c8befdd5SWarner Losh };
175c8befdd5SWarner Losh 
176c8befdd5SWarner Losh static driver_t ste_driver = {
177c8befdd5SWarner Losh 	"ste",
178c8befdd5SWarner Losh 	ste_methods,
179c8befdd5SWarner Losh 	sizeof(struct ste_softc)
180c8befdd5SWarner Losh };
181c8befdd5SWarner Losh 
182c8befdd5SWarner Losh static devclass_t ste_devclass;
183c8befdd5SWarner Losh 
184c8befdd5SWarner Losh DRIVER_MODULE(ste, pci, ste_driver, ste_devclass, 0, 0);
185c8befdd5SWarner Losh DRIVER_MODULE(miibus, ste, miibus_driver, miibus_devclass, 0, 0);
186c8befdd5SWarner Losh 
187c8befdd5SWarner Losh #define STE_SETBIT4(sc, reg, x)				\
188c8befdd5SWarner Losh 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
189c8befdd5SWarner Losh 
190c8befdd5SWarner Losh #define STE_CLRBIT4(sc, reg, x)				\
191c8befdd5SWarner Losh 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
192c8befdd5SWarner Losh 
193c8befdd5SWarner Losh #define STE_SETBIT2(sc, reg, x)				\
194c8befdd5SWarner Losh 	CSR_WRITE_2(sc, reg, CSR_READ_2(sc, reg) | (x))
195c8befdd5SWarner Losh 
196c8befdd5SWarner Losh #define STE_CLRBIT2(sc, reg, x)				\
197c8befdd5SWarner Losh 	CSR_WRITE_2(sc, reg, CSR_READ_2(sc, reg) & ~(x))
198c8befdd5SWarner Losh 
199c8befdd5SWarner Losh #define STE_SETBIT1(sc, reg, x)				\
200c8befdd5SWarner Losh 	CSR_WRITE_1(sc, reg, CSR_READ_1(sc, reg) | (x))
201c8befdd5SWarner Losh 
202c8befdd5SWarner Losh #define STE_CLRBIT1(sc, reg, x)				\
203c8befdd5SWarner Losh 	CSR_WRITE_1(sc, reg, CSR_READ_1(sc, reg) & ~(x))
204c8befdd5SWarner Losh 
205*8c1093fcSMarius Strobl /*
206*8c1093fcSMarius Strobl  * Read the MII serial port for the MII bit-bang module.
207*8c1093fcSMarius Strobl  */
208*8c1093fcSMarius Strobl static uint32_t
209*8c1093fcSMarius Strobl ste_mii_bitbang_read(device_t dev)
210*8c1093fcSMarius Strobl {
211*8c1093fcSMarius Strobl 	struct ste_softc *sc;
212*8c1093fcSMarius Strobl 	uint32_t val;
213c8befdd5SWarner Losh 
214*8c1093fcSMarius Strobl 	sc = device_get_softc(dev);
215*8c1093fcSMarius Strobl 
216*8c1093fcSMarius Strobl 	val = CSR_READ_1(sc, STE_PHYCTL);
217*8c1093fcSMarius Strobl 	CSR_BARRIER(sc, STE_PHYCTL, 1,
218*8c1093fcSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
219*8c1093fcSMarius Strobl 
220*8c1093fcSMarius Strobl 	return (val);
221*8c1093fcSMarius Strobl }
222c8befdd5SWarner Losh 
223c8befdd5SWarner Losh /*
224*8c1093fcSMarius Strobl  * Write the MII serial port for the MII bit-bang module.
225c8befdd5SWarner Losh  */
226c8befdd5SWarner Losh static void
227*8c1093fcSMarius Strobl ste_mii_bitbang_write(device_t dev, uint32_t val)
228c8befdd5SWarner Losh {
229*8c1093fcSMarius Strobl 	struct ste_softc *sc;
230c8befdd5SWarner Losh 
231*8c1093fcSMarius Strobl 	sc = device_get_softc(dev);
232c8befdd5SWarner Losh 
233*8c1093fcSMarius Strobl 	CSR_WRITE_1(sc, STE_PHYCTL, val);
234*8c1093fcSMarius Strobl 	CSR_BARRIER(sc, STE_PHYCTL, 1,
235*8c1093fcSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
236c8befdd5SWarner Losh }
237c8befdd5SWarner Losh 
238c8befdd5SWarner Losh static int
23960270842SPyun YongHyeon ste_miibus_readreg(device_t dev, int phy, int reg)
240c8befdd5SWarner Losh {
241c8befdd5SWarner Losh 
242*8c1093fcSMarius Strobl 	return (mii_bitbang_readreg(dev, &ste_mii_bitbang_ops, phy, reg));
243c8befdd5SWarner Losh }
244c8befdd5SWarner Losh 
245c8befdd5SWarner Losh static int
24660270842SPyun YongHyeon ste_miibus_writereg(device_t dev, int phy, int reg, int data)
247c8befdd5SWarner Losh {
248c8befdd5SWarner Losh 
249*8c1093fcSMarius Strobl 	mii_bitbang_writereg(dev, &ste_mii_bitbang_ops, phy, reg, data);
250c8befdd5SWarner Losh 
251c8befdd5SWarner Losh 	return (0);
252c8befdd5SWarner Losh }
253c8befdd5SWarner Losh 
254c8befdd5SWarner Losh static void
25560270842SPyun YongHyeon ste_miibus_statchg(device_t dev)
256c8befdd5SWarner Losh {
257c8befdd5SWarner Losh 	struct ste_softc *sc;
258c8befdd5SWarner Losh 	struct mii_data *mii;
25910f695eeSPyun YongHyeon 	struct ifnet *ifp;
26010f695eeSPyun YongHyeon 	uint16_t cfg;
261c8befdd5SWarner Losh 
262c8befdd5SWarner Losh 	sc = device_get_softc(dev);
263c8befdd5SWarner Losh 
264c8befdd5SWarner Losh 	mii = device_get_softc(sc->ste_miibus);
26510f695eeSPyun YongHyeon 	ifp = sc->ste_ifp;
26610f695eeSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
26710f695eeSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
26810f695eeSPyun YongHyeon 		return;
269c8befdd5SWarner Losh 
27010f695eeSPyun YongHyeon 	sc->ste_flags &= ~STE_FLAG_LINK;
27110f695eeSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
27210f695eeSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
27310f695eeSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
27410f695eeSPyun YongHyeon 		case IFM_10_T:
27510f695eeSPyun YongHyeon 		case IFM_100_TX:
27610f695eeSPyun YongHyeon 		case IFM_100_FX:
27710f695eeSPyun YongHyeon 		case IFM_100_T4:
27810f695eeSPyun YongHyeon 			sc->ste_flags |= STE_FLAG_LINK;
27910f695eeSPyun YongHyeon 		default:
28010f695eeSPyun YongHyeon 			break;
28110f695eeSPyun YongHyeon 		}
28210f695eeSPyun YongHyeon 	}
28310f695eeSPyun YongHyeon 
28410f695eeSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
28510f695eeSPyun YongHyeon 	if ((sc->ste_flags & STE_FLAG_LINK) != 0) {
28610f695eeSPyun YongHyeon 		cfg = CSR_READ_2(sc, STE_MACCTL0);
28710f695eeSPyun YongHyeon 		cfg &= ~(STE_MACCTL0_FLOWCTL_ENABLE | STE_MACCTL0_FULLDUPLEX);
28810f695eeSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
28910f695eeSPyun YongHyeon 			/*
29010f695eeSPyun YongHyeon 			 * ST201 data sheet says driver should enable receiving
29110f695eeSPyun YongHyeon 			 * MAC control frames bit of receive mode register to
29210f695eeSPyun YongHyeon 			 * receive flow-control frames but the register has no
29310f695eeSPyun YongHyeon 			 * such bits. In addition the controller has no ability
29410f695eeSPyun YongHyeon 			 * to send pause frames so it should be handled in
29510f695eeSPyun YongHyeon 			 * driver. Implementing pause timer handling in driver
29610f695eeSPyun YongHyeon 			 * layer is not trivial, so don't enable flow-control
29710f695eeSPyun YongHyeon 			 * here.
29810f695eeSPyun YongHyeon 			 */
29910f695eeSPyun YongHyeon 			cfg |= STE_MACCTL0_FULLDUPLEX;
30010f695eeSPyun YongHyeon 		}
30110f695eeSPyun YongHyeon 		CSR_WRITE_2(sc, STE_MACCTL0, cfg);
302c8befdd5SWarner Losh 	}
303c8befdd5SWarner Losh }
304c8befdd5SWarner Losh 
305c8befdd5SWarner Losh static int
30660270842SPyun YongHyeon ste_ifmedia_upd(struct ifnet *ifp)
307c8befdd5SWarner Losh {
308c8befdd5SWarner Losh 	struct ste_softc *sc;
309bfe051bdSPyun YongHyeon 	struct mii_data	*mii;
310bfe051bdSPyun YongHyeon 	struct mii_softc *miisc;
311bfe051bdSPyun YongHyeon 	int error;
312c8befdd5SWarner Losh 
313c8befdd5SWarner Losh 	sc = ifp->if_softc;
314c8befdd5SWarner Losh 	STE_LOCK(sc);
315c8befdd5SWarner Losh 	mii = device_get_softc(sc->ste_miibus);
316c8befdd5SWarner Losh 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3173fcb7a53SMarius Strobl 		PHY_RESET(miisc);
318bfe051bdSPyun YongHyeon 	error = mii_mediachg(mii);
319bfe051bdSPyun YongHyeon 	STE_UNLOCK(sc);
320bfe051bdSPyun YongHyeon 
321bfe051bdSPyun YongHyeon 	return (error);
322c8befdd5SWarner Losh }
323c8befdd5SWarner Losh 
324c8befdd5SWarner Losh static void
32560270842SPyun YongHyeon ste_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
326c8befdd5SWarner Losh {
327c8befdd5SWarner Losh 	struct ste_softc *sc;
328c8befdd5SWarner Losh 	struct mii_data *mii;
329c8befdd5SWarner Losh 
330c8befdd5SWarner Losh 	sc = ifp->if_softc;
331c8befdd5SWarner Losh 	mii = device_get_softc(sc->ste_miibus);
332c8befdd5SWarner Losh 
333c8befdd5SWarner Losh 	STE_LOCK(sc);
3345b7e3118SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
3355b7e3118SPyun YongHyeon 		STE_UNLOCK(sc);
3365b7e3118SPyun YongHyeon 		return;
3375b7e3118SPyun YongHyeon 	}
338c8befdd5SWarner Losh 	mii_pollstat(mii);
339c8befdd5SWarner Losh 	ifmr->ifm_active = mii->mii_media_active;
340c8befdd5SWarner Losh 	ifmr->ifm_status = mii->mii_media_status;
341c8befdd5SWarner Losh 	STE_UNLOCK(sc);
342c8befdd5SWarner Losh }
343c8befdd5SWarner Losh 
344c8befdd5SWarner Losh static void
34560270842SPyun YongHyeon ste_wait(struct ste_softc *sc)
346c8befdd5SWarner Losh {
34742306cb0SPyun YongHyeon 	int i;
348c8befdd5SWarner Losh 
349c8befdd5SWarner Losh 	for (i = 0; i < STE_TIMEOUT; i++) {
350c8befdd5SWarner Losh 		if (!(CSR_READ_4(sc, STE_DMACTL) & STE_DMACTL_DMA_HALTINPROG))
351c8befdd5SWarner Losh 			break;
3521bf71544SPyun YongHyeon 		DELAY(1);
353c8befdd5SWarner Losh 	}
354c8befdd5SWarner Losh 
355c8befdd5SWarner Losh 	if (i == STE_TIMEOUT)
356c8befdd5SWarner Losh 		device_printf(sc->ste_dev, "command never completed!\n");
357c8befdd5SWarner Losh }
358c8befdd5SWarner Losh 
359c8befdd5SWarner Losh /*
360c8befdd5SWarner Losh  * The EEPROM is slow: give it time to come ready after issuing
361c8befdd5SWarner Losh  * it a command.
362c8befdd5SWarner Losh  */
363c8befdd5SWarner Losh static int
36460270842SPyun YongHyeon ste_eeprom_wait(struct ste_softc *sc)
365c8befdd5SWarner Losh {
366c8befdd5SWarner Losh 	int i;
367c8befdd5SWarner Losh 
368c8befdd5SWarner Losh 	DELAY(1000);
369c8befdd5SWarner Losh 
370c8befdd5SWarner Losh 	for (i = 0; i < 100; i++) {
371c8befdd5SWarner Losh 		if (CSR_READ_2(sc, STE_EEPROM_CTL) & STE_EECTL_BUSY)
372c8befdd5SWarner Losh 			DELAY(1000);
373c8befdd5SWarner Losh 		else
374c8befdd5SWarner Losh 			break;
375c8befdd5SWarner Losh 	}
376c8befdd5SWarner Losh 
377c8befdd5SWarner Losh 	if (i == 100) {
378c8befdd5SWarner Losh 		device_printf(sc->ste_dev, "eeprom failed to come ready\n");
379c8befdd5SWarner Losh 		return (1);
380c8befdd5SWarner Losh 	}
381c8befdd5SWarner Losh 
382c8befdd5SWarner Losh 	return (0);
383c8befdd5SWarner Losh }
384c8befdd5SWarner Losh 
385c8befdd5SWarner Losh /*
386c8befdd5SWarner Losh  * Read a sequence of words from the EEPROM. Note that ethernet address
387c8befdd5SWarner Losh  * data is stored in the EEPROM in network byte order.
388c8befdd5SWarner Losh  */
389c8befdd5SWarner Losh static int
390fcd8385eSPyun YongHyeon ste_read_eeprom(struct ste_softc *sc, uint16_t *dest, int off, int cnt)
391c8befdd5SWarner Losh {
392c8befdd5SWarner Losh 	int err = 0, i;
393c8befdd5SWarner Losh 
394c8befdd5SWarner Losh 	if (ste_eeprom_wait(sc))
395c8befdd5SWarner Losh 		return (1);
396c8befdd5SWarner Losh 
397c8befdd5SWarner Losh 	for (i = 0; i < cnt; i++) {
398c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_EEPROM_CTL, STE_EEOPCODE_READ | (off + i));
399c8befdd5SWarner Losh 		err = ste_eeprom_wait(sc);
400c8befdd5SWarner Losh 		if (err)
401c8befdd5SWarner Losh 			break;
402fcd8385eSPyun YongHyeon 		*dest = le16toh(CSR_READ_2(sc, STE_EEPROM_DATA));
403fcd8385eSPyun YongHyeon 		dest++;
404c8befdd5SWarner Losh 	}
405c8befdd5SWarner Losh 
406c8befdd5SWarner Losh 	return (err ? 1 : 0);
407c8befdd5SWarner Losh }
408c8befdd5SWarner Losh 
409c8befdd5SWarner Losh static void
410931ec15aSPyun YongHyeon ste_rxfilter(struct ste_softc *sc)
411c8befdd5SWarner Losh {
412c8befdd5SWarner Losh 	struct ifnet *ifp;
413c8befdd5SWarner Losh 	struct ifmultiaddr *ifma;
414f2632c3bSPyun YongHyeon 	uint32_t hashes[2] = { 0, 0 };
415931ec15aSPyun YongHyeon 	uint8_t rxcfg;
416f2632c3bSPyun YongHyeon 	int h;
417c8befdd5SWarner Losh 
418931ec15aSPyun YongHyeon 	STE_LOCK_ASSERT(sc);
419931ec15aSPyun YongHyeon 
420c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
421931ec15aSPyun YongHyeon 	rxcfg = CSR_READ_1(sc, STE_RX_MODE);
422931ec15aSPyun YongHyeon 	rxcfg |= STE_RXMODE_UNICAST;
423931ec15aSPyun YongHyeon 	rxcfg &= ~(STE_RXMODE_ALLMULTI | STE_RXMODE_MULTIHASH |
424931ec15aSPyun YongHyeon 	    STE_RXMODE_BROADCAST | STE_RXMODE_PROMISC);
425931ec15aSPyun YongHyeon 	if (ifp->if_flags & IFF_BROADCAST)
426931ec15aSPyun YongHyeon 		rxcfg |= STE_RXMODE_BROADCAST;
427931ec15aSPyun YongHyeon 	if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
428931ec15aSPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
429931ec15aSPyun YongHyeon 			rxcfg |= STE_RXMODE_ALLMULTI;
430931ec15aSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
431931ec15aSPyun YongHyeon 			rxcfg |= STE_RXMODE_PROMISC;
432931ec15aSPyun YongHyeon 		goto chipit;
433c8befdd5SWarner Losh 	}
434c8befdd5SWarner Losh 
435931ec15aSPyun YongHyeon 	rxcfg |= STE_RXMODE_MULTIHASH;
436931ec15aSPyun YongHyeon 	/* Now program new ones. */
437eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
438c8befdd5SWarner Losh 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
439c8befdd5SWarner Losh 		if (ifma->ifma_addr->sa_family != AF_LINK)
440c8befdd5SWarner Losh 			continue;
441c8befdd5SWarner Losh 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
442c8befdd5SWarner Losh 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x3F;
443c8befdd5SWarner Losh 		if (h < 32)
444c8befdd5SWarner Losh 			hashes[0] |= (1 << h);
445c8befdd5SWarner Losh 		else
446c8befdd5SWarner Losh 			hashes[1] |= (1 << (h - 32));
447c8befdd5SWarner Losh 	}
448eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
449c8befdd5SWarner Losh 
450931ec15aSPyun YongHyeon chipit:
451c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR0, hashes[0] & 0xFFFF);
452c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR1, (hashes[0] >> 16) & 0xFFFF);
453c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR2, hashes[1] & 0xFFFF);
454c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MAR3, (hashes[1] >> 16) & 0xFFFF);
455931ec15aSPyun YongHyeon 	CSR_WRITE_1(sc, STE_RX_MODE, rxcfg);
456931ec15aSPyun YongHyeon 	CSR_READ_1(sc, STE_RX_MODE);
457c8befdd5SWarner Losh }
458c8befdd5SWarner Losh 
459c8befdd5SWarner Losh #ifdef DEVICE_POLLING
460c8befdd5SWarner Losh static poll_handler_t ste_poll, ste_poll_locked;
461c8befdd5SWarner Losh 
4621abcdbd1SAttilio Rao static int
463c8befdd5SWarner Losh ste_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
464c8befdd5SWarner Losh {
465c8befdd5SWarner Losh 	struct ste_softc *sc = ifp->if_softc;
4661abcdbd1SAttilio Rao 	int rx_npkts = 0;
467c8befdd5SWarner Losh 
468c8befdd5SWarner Losh 	STE_LOCK(sc);
469c8befdd5SWarner Losh 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
4701abcdbd1SAttilio Rao 		rx_npkts = ste_poll_locked(ifp, cmd, count);
471c8befdd5SWarner Losh 	STE_UNLOCK(sc);
4721abcdbd1SAttilio Rao 	return (rx_npkts);
473c8befdd5SWarner Losh }
474c8befdd5SWarner Losh 
4751abcdbd1SAttilio Rao static int
476c8befdd5SWarner Losh ste_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
477c8befdd5SWarner Losh {
478c8befdd5SWarner Losh 	struct ste_softc *sc = ifp->if_softc;
4791abcdbd1SAttilio Rao 	int rx_npkts;
480c8befdd5SWarner Losh 
481c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
482c8befdd5SWarner Losh 
483a1b2c209SPyun YongHyeon 	rx_npkts = ste_rxeof(sc, count);
484c8befdd5SWarner Losh 	ste_txeof(sc);
48581598b3eSPyun YongHyeon 	ste_txeoc(sc);
486c8befdd5SWarner Losh 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
487c8befdd5SWarner Losh 		ste_start_locked(ifp);
488c8befdd5SWarner Losh 
489c8befdd5SWarner Losh 	if (cmd == POLL_AND_CHECK_STATUS) {
49056af54f2SPyun YongHyeon 		uint16_t status;
491c8befdd5SWarner Losh 
492c8befdd5SWarner Losh 		status = CSR_READ_2(sc, STE_ISR_ACK);
493c8befdd5SWarner Losh 
49410f695eeSPyun YongHyeon 		if (status & STE_ISR_STATS_OFLOW)
495c8befdd5SWarner Losh 			ste_stats_update(sc);
496c8befdd5SWarner Losh 
49755d7003eSPyun YongHyeon 		if (status & STE_ISR_HOSTERR) {
49855d7003eSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
499c8befdd5SWarner Losh 			ste_init_locked(sc);
500c8befdd5SWarner Losh 		}
50155d7003eSPyun YongHyeon 	}
5021abcdbd1SAttilio Rao 	return (rx_npkts);
503c8befdd5SWarner Losh }
504c8befdd5SWarner Losh #endif /* DEVICE_POLLING */
505c8befdd5SWarner Losh 
506c8befdd5SWarner Losh static void
50760270842SPyun YongHyeon ste_intr(void *xsc)
508c8befdd5SWarner Losh {
509c8befdd5SWarner Losh 	struct ste_softc *sc;
510c8befdd5SWarner Losh 	struct ifnet *ifp;
511fabbaac5SPyun YongHyeon 	uint16_t intrs, status;
512c8befdd5SWarner Losh 
513c8befdd5SWarner Losh 	sc = xsc;
514c8befdd5SWarner Losh 	STE_LOCK(sc);
515c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
516c8befdd5SWarner Losh 
517c8befdd5SWarner Losh #ifdef DEVICE_POLLING
518c8befdd5SWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING) {
519c8befdd5SWarner Losh 		STE_UNLOCK(sc);
520c8befdd5SWarner Losh 		return;
521c8befdd5SWarner Losh 	}
522c8befdd5SWarner Losh #endif
523fabbaac5SPyun YongHyeon 	/* Reading STE_ISR_ACK clears STE_IMR register. */
524fabbaac5SPyun YongHyeon 	status = CSR_READ_2(sc, STE_ISR_ACK);
525fabbaac5SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
526c8befdd5SWarner Losh 		STE_UNLOCK(sc);
527c8befdd5SWarner Losh 		return;
528c8befdd5SWarner Losh 	}
529c8befdd5SWarner Losh 
530fabbaac5SPyun YongHyeon 	intrs = STE_INTRS;
531fabbaac5SPyun YongHyeon 	if (status == 0xFFFF || (status & intrs) == 0)
532fabbaac5SPyun YongHyeon 		goto done;
533c8befdd5SWarner Losh 
534fabbaac5SPyun YongHyeon 	if (sc->ste_int_rx_act > 0) {
535fabbaac5SPyun YongHyeon 		status &= ~STE_ISR_RX_DMADONE;
536fabbaac5SPyun YongHyeon 		intrs &= ~STE_IMR_RX_DMADONE;
537fabbaac5SPyun YongHyeon 	}
538c8befdd5SWarner Losh 
539fabbaac5SPyun YongHyeon 	if ((status & (STE_ISR_SOFTINTR | STE_ISR_RX_DMADONE)) != 0) {
540a1b2c209SPyun YongHyeon 		ste_rxeof(sc, -1);
541fabbaac5SPyun YongHyeon 		/*
542fabbaac5SPyun YongHyeon 		 * The controller has no ability to Rx interrupt
543fabbaac5SPyun YongHyeon 		 * moderation feature. Receiving 64 bytes frames
544fabbaac5SPyun YongHyeon 		 * from wire generates too many interrupts which in
545fabbaac5SPyun YongHyeon 		 * turn make system useless to process other useful
546fabbaac5SPyun YongHyeon 		 * things. Fortunately ST201 supports single shot
547fabbaac5SPyun YongHyeon 		 * timer so use the timer to implement Rx interrupt
548fabbaac5SPyun YongHyeon 		 * moderation in driver. This adds more register
549fabbaac5SPyun YongHyeon 		 * access but it greatly reduces number of Rx
550fabbaac5SPyun YongHyeon 		 * interrupts under high network load.
551fabbaac5SPyun YongHyeon 		 */
552fabbaac5SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
553fabbaac5SPyun YongHyeon 		    (sc->ste_int_rx_mod != 0)) {
554fabbaac5SPyun YongHyeon 			if ((status & STE_ISR_RX_DMADONE) != 0) {
555fabbaac5SPyun YongHyeon 				CSR_WRITE_2(sc, STE_COUNTDOWN,
556fabbaac5SPyun YongHyeon 				    STE_TIMER_USECS(sc->ste_int_rx_mod));
557fabbaac5SPyun YongHyeon 				intrs &= ~STE_IMR_RX_DMADONE;
558fabbaac5SPyun YongHyeon 				sc->ste_int_rx_act = 1;
559fabbaac5SPyun YongHyeon 			} else {
560fabbaac5SPyun YongHyeon 				intrs |= STE_IMR_RX_DMADONE;
561fabbaac5SPyun YongHyeon 				sc->ste_int_rx_act = 0;
562fabbaac5SPyun YongHyeon 			}
563fabbaac5SPyun YongHyeon 		}
564fabbaac5SPyun YongHyeon 	}
565fabbaac5SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
566fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_TX_DMADONE) != 0)
567c8befdd5SWarner Losh 			ste_txeof(sc);
568fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_TX_DONE) != 0)
569c8befdd5SWarner Losh 			ste_txeoc(sc);
570fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_STATS_OFLOW) != 0)
571c8befdd5SWarner Losh 			ste_stats_update(sc);
572fabbaac5SPyun YongHyeon 		if ((status & STE_ISR_HOSTERR) != 0) {
57355d7003eSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
574fabbaac5SPyun YongHyeon 			ste_init_locked(sc);
575fabbaac5SPyun YongHyeon 			STE_UNLOCK(sc);
576fabbaac5SPyun YongHyeon 			return;
57755d7003eSPyun YongHyeon 		}
578c8befdd5SWarner Losh 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
579c8befdd5SWarner Losh 			ste_start_locked(ifp);
580fabbaac5SPyun YongHyeon done:
581fabbaac5SPyun YongHyeon 		/* Re-enable interrupts */
582fabbaac5SPyun YongHyeon 		CSR_WRITE_2(sc, STE_IMR, intrs);
583fabbaac5SPyun YongHyeon 	}
584c8befdd5SWarner Losh 	STE_UNLOCK(sc);
585c8befdd5SWarner Losh }
586c8befdd5SWarner Losh 
587c8befdd5SWarner Losh /*
588c8befdd5SWarner Losh  * A frame has been uploaded: pass the resulting mbuf chain up to
589c8befdd5SWarner Losh  * the higher level protocols.
590c8befdd5SWarner Losh  */
5911abcdbd1SAttilio Rao static int
592a1b2c209SPyun YongHyeon ste_rxeof(struct ste_softc *sc, int count)
593c8befdd5SWarner Losh {
594c8befdd5SWarner Losh         struct mbuf *m;
595c8befdd5SWarner Losh         struct ifnet *ifp;
596c8befdd5SWarner Losh 	struct ste_chain_onefrag *cur_rx;
59756af54f2SPyun YongHyeon 	uint32_t rxstat;
598a1b2c209SPyun YongHyeon 	int total_len, rx_npkts;
599c8befdd5SWarner Losh 
600c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
601c8befdd5SWarner Losh 
602a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_rx_list_tag,
603a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_list_map,
604a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
605c8befdd5SWarner Losh 
606c8befdd5SWarner Losh 	cur_rx = sc->ste_cdata.ste_rx_head;
607a1b2c209SPyun YongHyeon 	for (rx_npkts = 0; rx_npkts < STE_RX_LIST_CNT; rx_npkts++,
608a1b2c209SPyun YongHyeon 	    cur_rx = cur_rx->ste_next) {
609a1b2c209SPyun YongHyeon 		rxstat = le32toh(cur_rx->ste_ptr->ste_status);
610a1b2c209SPyun YongHyeon 		if ((rxstat & STE_RXSTAT_DMADONE) == 0)
611a1b2c209SPyun YongHyeon 			break;
612a1b2c209SPyun YongHyeon #ifdef DEVICE_POLLING
613a1b2c209SPyun YongHyeon 		if (ifp->if_capenable & IFCAP_POLLING) {
614a1b2c209SPyun YongHyeon 			if (count == 0)
615a1b2c209SPyun YongHyeon 				break;
616a1b2c209SPyun YongHyeon 			count--;
617a1b2c209SPyun YongHyeon 		}
618a1b2c209SPyun YongHyeon #endif
619a1b2c209SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
620a1b2c209SPyun YongHyeon 			break;
621c8befdd5SWarner Losh 		/*
622c8befdd5SWarner Losh 		 * If an error occurs, update stats, clear the
623c8befdd5SWarner Losh 		 * status word and leave the mbuf cluster in place:
624c8befdd5SWarner Losh 		 * it should simply get re-used next time this descriptor
625c8befdd5SWarner Losh 	 	 * comes up in the ring.
626c8befdd5SWarner Losh 		 */
627c8befdd5SWarner Losh 		if (rxstat & STE_RXSTAT_FRAME_ERR) {
628c8befdd5SWarner Losh 			ifp->if_ierrors++;
629c8befdd5SWarner Losh 			cur_rx->ste_ptr->ste_status = 0;
630c8befdd5SWarner Losh 			continue;
631c8befdd5SWarner Losh 		}
632c8befdd5SWarner Losh 
633c8befdd5SWarner Losh 		/* No errors; receive the packet. */
634c8befdd5SWarner Losh 		m = cur_rx->ste_mbuf;
635a1b2c209SPyun YongHyeon 		total_len = STE_RX_BYTES(rxstat);
636c8befdd5SWarner Losh 
637c8befdd5SWarner Losh 		/*
638c8befdd5SWarner Losh 		 * Try to conjure up a new mbuf cluster. If that
639c8befdd5SWarner Losh 		 * fails, it means we have an out of memory condition and
640c8befdd5SWarner Losh 		 * should leave the buffer in place and continue. This will
641c8befdd5SWarner Losh 		 * result in a lost packet, but there's little else we
642c8befdd5SWarner Losh 		 * can do in this situation.
643c8befdd5SWarner Losh 		 */
644a1b2c209SPyun YongHyeon 		if (ste_newbuf(sc, cur_rx) != 0) {
645da57a8c8SPyun YongHyeon 			ifp->if_iqdrops++;
646c8befdd5SWarner Losh 			cur_rx->ste_ptr->ste_status = 0;
647c8befdd5SWarner Losh 			continue;
648c8befdd5SWarner Losh 		}
649c8befdd5SWarner Losh 
650c8befdd5SWarner Losh 		m->m_pkthdr.rcvif = ifp;
651c8befdd5SWarner Losh 		m->m_pkthdr.len = m->m_len = total_len;
652c8befdd5SWarner Losh 
653c8befdd5SWarner Losh 		ifp->if_ipackets++;
654c8befdd5SWarner Losh 		STE_UNLOCK(sc);
655c8befdd5SWarner Losh 		(*ifp->if_input)(ifp, m);
656c8befdd5SWarner Losh 		STE_LOCK(sc);
657a1b2c209SPyun YongHyeon 	}
658c8befdd5SWarner Losh 
659a1b2c209SPyun YongHyeon 	if (rx_npkts > 0) {
660a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_head = cur_rx;
661a1b2c209SPyun YongHyeon 		bus_dmamap_sync(sc->ste_cdata.ste_rx_list_tag,
662a1b2c209SPyun YongHyeon 		    sc->ste_cdata.ste_rx_list_map,
663a1b2c209SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
664c8befdd5SWarner Losh 	}
665c8befdd5SWarner Losh 
6661abcdbd1SAttilio Rao 	return (rx_npkts);
667c8befdd5SWarner Losh }
668c8befdd5SWarner Losh 
669c8befdd5SWarner Losh static void
67060270842SPyun YongHyeon ste_txeoc(struct ste_softc *sc)
671c8befdd5SWarner Losh {
67281598b3eSPyun YongHyeon 	uint16_t txstat;
673c8befdd5SWarner Losh 	struct ifnet *ifp;
67481598b3eSPyun YongHyeon 
67581598b3eSPyun YongHyeon 	STE_LOCK_ASSERT(sc);
676c8befdd5SWarner Losh 
677c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
678c8befdd5SWarner Losh 
67981598b3eSPyun YongHyeon 	/*
68081598b3eSPyun YongHyeon 	 * STE_TX_STATUS register implements a queue of up to 31
68181598b3eSPyun YongHyeon 	 * transmit status byte. Writing an arbitrary value to the
68281598b3eSPyun YongHyeon 	 * register will advance the queue to the next transmit
68381598b3eSPyun YongHyeon 	 * status byte. This means if driver does not read
68481598b3eSPyun YongHyeon 	 * STE_TX_STATUS register after completing sending more
68581598b3eSPyun YongHyeon 	 * than 31 frames the controller would be stalled so driver
68681598b3eSPyun YongHyeon 	 * should re-wake the Tx MAC. This is the most severe
68781598b3eSPyun YongHyeon 	 * limitation of ST201 based controller.
68881598b3eSPyun YongHyeon 	 */
68981598b3eSPyun YongHyeon 	for (;;) {
69081598b3eSPyun YongHyeon 		txstat = CSR_READ_2(sc, STE_TX_STATUS);
69181598b3eSPyun YongHyeon 		if ((txstat & STE_TXSTATUS_TXDONE) == 0)
69281598b3eSPyun YongHyeon 			break;
69381598b3eSPyun YongHyeon 		if ((txstat & (STE_TXSTATUS_UNDERRUN |
69481598b3eSPyun YongHyeon 		    STE_TXSTATUS_EXCESSCOLLS | STE_TXSTATUS_RECLAIMERR |
69581598b3eSPyun YongHyeon 		    STE_TXSTATUS_STATSOFLOW)) != 0) {
696c8befdd5SWarner Losh 			ifp->if_oerrors++;
69781598b3eSPyun YongHyeon #ifdef	STE_SHOW_TXERRORS
69881598b3eSPyun YongHyeon 			device_printf(sc->ste_dev, "TX error : 0x%b\n",
69981598b3eSPyun YongHyeon 			    txstat & 0xFF, STE_ERR_BITS);
70081598b3eSPyun YongHyeon #endif
70181598b3eSPyun YongHyeon 			if ((txstat & STE_TXSTATUS_UNDERRUN) != 0 &&
702c8befdd5SWarner Losh 			    sc->ste_tx_thresh < STE_PACKET_SIZE) {
703c8befdd5SWarner Losh 				sc->ste_tx_thresh += STE_MIN_FRAMELEN;
70481598b3eSPyun YongHyeon 				if (sc->ste_tx_thresh > STE_PACKET_SIZE)
70581598b3eSPyun YongHyeon 					sc->ste_tx_thresh = STE_PACKET_SIZE;
706c8befdd5SWarner Losh 				device_printf(sc->ste_dev,
70781598b3eSPyun YongHyeon 				    "TX underrun, increasing TX"
708c8befdd5SWarner Losh 				    " start threshold to %d bytes\n",
709c8befdd5SWarner Losh 				    sc->ste_tx_thresh);
71081598b3eSPyun YongHyeon 				/* Make sure to disable active DMA cycles. */
71181598b3eSPyun YongHyeon 				STE_SETBIT4(sc, STE_DMACTL,
71281598b3eSPyun YongHyeon 				    STE_DMACTL_TXDMA_STALL);
71381598b3eSPyun YongHyeon 				ste_wait(sc);
71455d7003eSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
715c8befdd5SWarner Losh 				ste_init_locked(sc);
71681598b3eSPyun YongHyeon 				break;
71781598b3eSPyun YongHyeon 			}
71881598b3eSPyun YongHyeon 			/* Restart Tx. */
71981598b3eSPyun YongHyeon 			ste_restart_tx(sc);
72081598b3eSPyun YongHyeon 		}
72181598b3eSPyun YongHyeon 		/*
72281598b3eSPyun YongHyeon 		 * Advance to next status and ACK TxComplete
72381598b3eSPyun YongHyeon 		 * interrupt. ST201 data sheet was wrong here, to
72481598b3eSPyun YongHyeon 		 * get next Tx status, we have to write both
72581598b3eSPyun YongHyeon 		 * STE_TX_STATUS and STE_TX_FRAMEID register.
72681598b3eSPyun YongHyeon 		 * Otherwise controller returns the same status
72781598b3eSPyun YongHyeon 		 * as well as not acknowledge Tx completion
72881598b3eSPyun YongHyeon 		 * interrupt.
72981598b3eSPyun YongHyeon 		 */
730c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_TX_STATUS, txstat);
731c8befdd5SWarner Losh 	}
732c8befdd5SWarner Losh }
733c8befdd5SWarner Losh 
734c8befdd5SWarner Losh static void
73510f695eeSPyun YongHyeon ste_tick(void *arg)
73610f695eeSPyun YongHyeon {
73710f695eeSPyun YongHyeon 	struct ste_softc *sc;
73810f695eeSPyun YongHyeon 	struct mii_data *mii;
73910f695eeSPyun YongHyeon 
74010f695eeSPyun YongHyeon 	sc = (struct ste_softc *)arg;
74110f695eeSPyun YongHyeon 
74210f695eeSPyun YongHyeon 	STE_LOCK_ASSERT(sc);
74310f695eeSPyun YongHyeon 
74410f695eeSPyun YongHyeon 	mii = device_get_softc(sc->ste_miibus);
74510f695eeSPyun YongHyeon 	mii_tick(mii);
74610f695eeSPyun YongHyeon 	/*
74710f695eeSPyun YongHyeon 	 * ukphy(4) does not seem to generate CB that reports
74810f695eeSPyun YongHyeon 	 * resolved link state so if we know we lost a link,
74910f695eeSPyun YongHyeon 	 * explicitly check the link state.
75010f695eeSPyun YongHyeon 	 */
75110f695eeSPyun YongHyeon 	if ((sc->ste_flags & STE_FLAG_LINK) == 0)
75210f695eeSPyun YongHyeon 		ste_miibus_statchg(sc->ste_dev);
753ae49e7a6SPyun YongHyeon 	/*
754ae49e7a6SPyun YongHyeon 	 * Because we are not generating Tx completion
755ae49e7a6SPyun YongHyeon 	 * interrupt for every frame, reclaim transmitted
756ae49e7a6SPyun YongHyeon 	 * buffers here.
757ae49e7a6SPyun YongHyeon 	 */
758ae49e7a6SPyun YongHyeon 	ste_txeof(sc);
759ae49e7a6SPyun YongHyeon 	ste_txeoc(sc);
76010f695eeSPyun YongHyeon 	ste_stats_update(sc);
76110f695eeSPyun YongHyeon 	ste_watchdog(sc);
76210f695eeSPyun YongHyeon 	callout_reset(&sc->ste_callout, hz, ste_tick, sc);
76310f695eeSPyun YongHyeon }
76410f695eeSPyun YongHyeon 
76510f695eeSPyun YongHyeon static void
76660270842SPyun YongHyeon ste_txeof(struct ste_softc *sc)
767c8befdd5SWarner Losh {
768c8befdd5SWarner Losh 	struct ifnet *ifp;
769f2632c3bSPyun YongHyeon 	struct ste_chain *cur_tx;
770a1b2c209SPyun YongHyeon 	uint32_t txstat;
771c8befdd5SWarner Losh 	int idx;
772c8befdd5SWarner Losh 
773a1b2c209SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
774c8befdd5SWarner Losh 
775a1b2c209SPyun YongHyeon 	ifp = sc->ste_ifp;
776c8befdd5SWarner Losh 	idx = sc->ste_cdata.ste_tx_cons;
777a1b2c209SPyun YongHyeon 	if (idx == sc->ste_cdata.ste_tx_prod)
778a1b2c209SPyun YongHyeon 		return;
779a1b2c209SPyun YongHyeon 
780a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
781a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_tx_list_map,
782a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
783a1b2c209SPyun YongHyeon 
784c8befdd5SWarner Losh 	while (idx != sc->ste_cdata.ste_tx_prod) {
785c8befdd5SWarner Losh 		cur_tx = &sc->ste_cdata.ste_tx_chain[idx];
786a1b2c209SPyun YongHyeon 		txstat = le32toh(cur_tx->ste_ptr->ste_ctl);
787a1b2c209SPyun YongHyeon 		if ((txstat & STE_TXCTL_DMADONE) == 0)
788c8befdd5SWarner Losh 			break;
789a1b2c209SPyun YongHyeon 		bus_dmamap_sync(sc->ste_cdata.ste_tx_tag, cur_tx->ste_map,
790a1b2c209SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
791a1b2c209SPyun YongHyeon 		bus_dmamap_unload(sc->ste_cdata.ste_tx_tag, cur_tx->ste_map);
792a1b2c209SPyun YongHyeon 		KASSERT(cur_tx->ste_mbuf != NULL,
793a1b2c209SPyun YongHyeon 		    ("%s: freeing NULL mbuf!\n", __func__));
794c8befdd5SWarner Losh 		m_freem(cur_tx->ste_mbuf);
795c8befdd5SWarner Losh 		cur_tx->ste_mbuf = NULL;
796c8befdd5SWarner Losh 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
797c8befdd5SWarner Losh 		ifp->if_opackets++;
798a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_cnt--;
799c8befdd5SWarner Losh 		STE_INC(idx, STE_TX_LIST_CNT);
800c8befdd5SWarner Losh 	}
801c8befdd5SWarner Losh 
802c8befdd5SWarner Losh 	sc->ste_cdata.ste_tx_cons = idx;
803a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_tx_cnt == 0)
8047cf545d0SJohn Baldwin 		sc->ste_timer = 0;
805c8befdd5SWarner Losh }
806c8befdd5SWarner Losh 
807c8befdd5SWarner Losh static void
8088657caa6SPyun YongHyeon ste_stats_clear(struct ste_softc *sc)
8098657caa6SPyun YongHyeon {
8108657caa6SPyun YongHyeon 
8118657caa6SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
8128657caa6SPyun YongHyeon 
8138657caa6SPyun YongHyeon 	/* Rx stats. */
8148657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_RX_OCTETS_LO);
8158657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_RX_OCTETS_HI);
8168657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_RX_FRAMES);
8178657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_RX_BCAST);
8188657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_RX_MCAST);
8198657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_RX_LOST);
8208657caa6SPyun YongHyeon 	/* Tx stats. */
8218657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_TX_OCTETS_LO);
8228657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_TX_OCTETS_HI);
8238657caa6SPyun YongHyeon 	CSR_READ_2(sc, STE_STAT_TX_FRAMES);
8248657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_BCAST);
8258657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_MCAST);
8268657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_CARRIER_ERR);
8278657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_SINGLE_COLLS);
8288657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_MULTI_COLLS);
8298657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_LATE_COLLS);
8308657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_DEFER);
8318657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_EXDEFER);
8328657caa6SPyun YongHyeon 	CSR_READ_1(sc, STE_STAT_TX_ABORT);
8338657caa6SPyun YongHyeon }
8348657caa6SPyun YongHyeon 
8358657caa6SPyun YongHyeon static void
83610f695eeSPyun YongHyeon ste_stats_update(struct ste_softc *sc)
837c8befdd5SWarner Losh {
838c8befdd5SWarner Losh 	struct ifnet *ifp;
8398657caa6SPyun YongHyeon 	struct ste_hw_stats *stats;
8408657caa6SPyun YongHyeon 	uint32_t val;
841c8befdd5SWarner Losh 
842c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
843c8befdd5SWarner Losh 
844c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
8458657caa6SPyun YongHyeon 	stats = &sc->ste_stats;
8468657caa6SPyun YongHyeon 	/* Rx stats. */
8478657caa6SPyun YongHyeon 	val = (uint32_t)CSR_READ_2(sc, STE_STAT_RX_OCTETS_LO) |
8488657caa6SPyun YongHyeon 	    ((uint32_t)CSR_READ_2(sc, STE_STAT_RX_OCTETS_HI)) << 16;
8498657caa6SPyun YongHyeon 	val &= 0x000FFFFF;
8508657caa6SPyun YongHyeon 	stats->rx_bytes += val;
8518657caa6SPyun YongHyeon 	stats->rx_frames += CSR_READ_2(sc, STE_STAT_RX_FRAMES);
8528657caa6SPyun YongHyeon 	stats->rx_bcast_frames += CSR_READ_1(sc, STE_STAT_RX_BCAST);
8538657caa6SPyun YongHyeon 	stats->rx_mcast_frames += CSR_READ_1(sc, STE_STAT_RX_MCAST);
8548657caa6SPyun YongHyeon 	stats->rx_lost_frames += CSR_READ_1(sc, STE_STAT_RX_LOST);
8558657caa6SPyun YongHyeon 	/* Tx stats. */
8568657caa6SPyun YongHyeon 	val = (uint32_t)CSR_READ_2(sc, STE_STAT_TX_OCTETS_LO) |
8578657caa6SPyun YongHyeon 	    ((uint32_t)CSR_READ_2(sc, STE_STAT_TX_OCTETS_HI)) << 16;
8588657caa6SPyun YongHyeon 	val &= 0x000FFFFF;
8598657caa6SPyun YongHyeon 	stats->tx_bytes += val;
8608657caa6SPyun YongHyeon 	stats->tx_frames += CSR_READ_2(sc, STE_STAT_TX_FRAMES);
8618657caa6SPyun YongHyeon 	stats->tx_bcast_frames += CSR_READ_1(sc, STE_STAT_TX_BCAST);
8628657caa6SPyun YongHyeon 	stats->tx_mcast_frames += CSR_READ_1(sc, STE_STAT_TX_MCAST);
8638657caa6SPyun YongHyeon 	stats->tx_carrsense_errs += CSR_READ_1(sc, STE_STAT_CARRIER_ERR);
8648657caa6SPyun YongHyeon 	val = CSR_READ_1(sc, STE_STAT_SINGLE_COLLS);
8658657caa6SPyun YongHyeon 	stats->tx_single_colls += val;
8668657caa6SPyun YongHyeon 	ifp->if_collisions += val;
8678657caa6SPyun YongHyeon 	val = CSR_READ_1(sc, STE_STAT_MULTI_COLLS);
8688657caa6SPyun YongHyeon 	stats->tx_multi_colls += val;
8698657caa6SPyun YongHyeon 	ifp->if_collisions += val;
8708657caa6SPyun YongHyeon 	val += CSR_READ_1(sc, STE_STAT_LATE_COLLS);
8718657caa6SPyun YongHyeon 	stats->tx_late_colls += val;
8728657caa6SPyun YongHyeon 	ifp->if_collisions += val;
8738657caa6SPyun YongHyeon 	stats->tx_frames_defered += CSR_READ_1(sc, STE_STAT_TX_DEFER);
8748657caa6SPyun YongHyeon 	stats->tx_excess_defers += CSR_READ_1(sc, STE_STAT_TX_EXDEFER);
8758657caa6SPyun YongHyeon 	stats->tx_abort += CSR_READ_1(sc, STE_STAT_TX_ABORT);
876c8befdd5SWarner Losh }
877c8befdd5SWarner Losh 
878c8befdd5SWarner Losh /*
879c8befdd5SWarner Losh  * Probe for a Sundance ST201 chip. Check the PCI vendor and device
880c8befdd5SWarner Losh  * IDs against our list and return a device name if we find a match.
881c8befdd5SWarner Losh  */
882c8befdd5SWarner Losh static int
88360270842SPyun YongHyeon ste_probe(device_t dev)
884c8befdd5SWarner Losh {
885*8c1093fcSMarius Strobl 	const struct ste_type *t;
886c8befdd5SWarner Losh 
887c8befdd5SWarner Losh 	t = ste_devs;
888c8befdd5SWarner Losh 
889c8befdd5SWarner Losh 	while (t->ste_name != NULL) {
890c8befdd5SWarner Losh 		if ((pci_get_vendor(dev) == t->ste_vid) &&
891c8befdd5SWarner Losh 		    (pci_get_device(dev) == t->ste_did)) {
892c8befdd5SWarner Losh 			device_set_desc(dev, t->ste_name);
893c8befdd5SWarner Losh 			return (BUS_PROBE_DEFAULT);
894c8befdd5SWarner Losh 		}
895c8befdd5SWarner Losh 		t++;
896c8befdd5SWarner Losh 	}
897c8befdd5SWarner Losh 
898c8befdd5SWarner Losh 	return (ENXIO);
899c8befdd5SWarner Losh }
900c8befdd5SWarner Losh 
901c8befdd5SWarner Losh /*
902c8befdd5SWarner Losh  * Attach the interface. Allocate softc structures, do ifmedia
903c8befdd5SWarner Losh  * setup and ethernet/BPF attach.
904c8befdd5SWarner Losh  */
905c8befdd5SWarner Losh static int
90660270842SPyun YongHyeon ste_attach(device_t dev)
907c8befdd5SWarner Losh {
908c8befdd5SWarner Losh 	struct ste_softc *sc;
909c8befdd5SWarner Losh 	struct ifnet *ifp;
910fcd8385eSPyun YongHyeon 	uint16_t eaddr[ETHER_ADDR_LEN / 2];
9118e5d93dbSMarius Strobl 	int error = 0, phy, pmc, prefer_iomap, rid;
912c8befdd5SWarner Losh 
913c8befdd5SWarner Losh 	sc = device_get_softc(dev);
914c8befdd5SWarner Losh 	sc->ste_dev = dev;
915c8befdd5SWarner Losh 
916c8befdd5SWarner Losh 	/*
917c8befdd5SWarner Losh 	 * Only use one PHY since this chip reports multiple
918c8befdd5SWarner Losh 	 * Note on the DFE-550 the PHY is at 1 on the DFE-580
919c8befdd5SWarner Losh 	 * it is at 0 & 1.  It is rev 0x12.
920c8befdd5SWarner Losh 	 */
921c8befdd5SWarner Losh 	if (pci_get_vendor(dev) == DL_VENDORID &&
922c8befdd5SWarner Losh 	    pci_get_device(dev) == DL_DEVICEID_DL10050 &&
923c8befdd5SWarner Losh 	    pci_get_revid(dev) == 0x12 )
9244465097bSPyun YongHyeon 		sc->ste_flags |= STE_FLAG_ONE_PHY;
925c8befdd5SWarner Losh 
926c8befdd5SWarner Losh 	mtx_init(&sc->ste_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
927c8befdd5SWarner Losh 	    MTX_DEF);
928c8befdd5SWarner Losh 	/*
929c8befdd5SWarner Losh 	 * Map control/status registers.
930c8befdd5SWarner Losh 	 */
931c8befdd5SWarner Losh 	pci_enable_busmaster(dev);
932c8befdd5SWarner Losh 
933497ffa52SPyun YongHyeon 	/*
934497ffa52SPyun YongHyeon 	 * Prefer memory space register mapping over IO space but use
935497ffa52SPyun YongHyeon 	 * IO space for a device that is known to have issues on memory
936497ffa52SPyun YongHyeon 	 * mapping.
937497ffa52SPyun YongHyeon 	 */
938497ffa52SPyun YongHyeon 	prefer_iomap = 0;
939497ffa52SPyun YongHyeon 	if (pci_get_device(dev) == ST_DEVICEID_ST201_1)
940497ffa52SPyun YongHyeon 		prefer_iomap = 1;
941497ffa52SPyun YongHyeon 	else
942497ffa52SPyun YongHyeon 		resource_int_value(device_get_name(sc->ste_dev),
943497ffa52SPyun YongHyeon 		    device_get_unit(sc->ste_dev), "prefer_iomap",
944497ffa52SPyun YongHyeon 		    &prefer_iomap);
945497ffa52SPyun YongHyeon 	if (prefer_iomap == 0) {
946c0270e60SPyun YongHyeon 		sc->ste_res_id = PCIR_BAR(1);
947c0270e60SPyun YongHyeon 		sc->ste_res_type = SYS_RES_MEMORY;
948c0270e60SPyun YongHyeon 		sc->ste_res = bus_alloc_resource_any(dev, sc->ste_res_type,
949c0270e60SPyun YongHyeon 		    &sc->ste_res_id, RF_ACTIVE);
950497ffa52SPyun YongHyeon 	}
951497ffa52SPyun YongHyeon 	if (prefer_iomap || sc->ste_res == NULL) {
952c0270e60SPyun YongHyeon 		sc->ste_res_id = PCIR_BAR(0);
953c0270e60SPyun YongHyeon 		sc->ste_res_type = SYS_RES_IOPORT;
954c0270e60SPyun YongHyeon 		sc->ste_res = bus_alloc_resource_any(dev, sc->ste_res_type,
955c0270e60SPyun YongHyeon 		    &sc->ste_res_id, RF_ACTIVE);
956c0270e60SPyun YongHyeon 	}
957c8befdd5SWarner Losh 	if (sc->ste_res == NULL) {
958c8befdd5SWarner Losh 		device_printf(dev, "couldn't map ports/memory\n");
959c8befdd5SWarner Losh 		error = ENXIO;
960c8befdd5SWarner Losh 		goto fail;
961c8befdd5SWarner Losh 	}
962c8befdd5SWarner Losh 
963c8befdd5SWarner Losh 	/* Allocate interrupt */
964c8befdd5SWarner Losh 	rid = 0;
965c8befdd5SWarner Losh 	sc->ste_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
966c8befdd5SWarner Losh 	    RF_SHAREABLE | RF_ACTIVE);
967c8befdd5SWarner Losh 
968c8befdd5SWarner Losh 	if (sc->ste_irq == NULL) {
969c8befdd5SWarner Losh 		device_printf(dev, "couldn't map interrupt\n");
970c8befdd5SWarner Losh 		error = ENXIO;
971c8befdd5SWarner Losh 		goto fail;
972c8befdd5SWarner Losh 	}
973c8befdd5SWarner Losh 
97410f695eeSPyun YongHyeon 	callout_init_mtx(&sc->ste_callout, &sc->ste_mtx, 0);
975c8befdd5SWarner Losh 
976c8befdd5SWarner Losh 	/* Reset the adapter. */
977c8befdd5SWarner Losh 	ste_reset(sc);
978c8befdd5SWarner Losh 
979c8befdd5SWarner Losh 	/*
980c8befdd5SWarner Losh 	 * Get station address from the EEPROM.
981c8befdd5SWarner Losh 	 */
982fcd8385eSPyun YongHyeon 	if (ste_read_eeprom(sc, eaddr, STE_EEADDR_NODE0, ETHER_ADDR_LEN / 2)) {
983c8befdd5SWarner Losh 		device_printf(dev, "failed to read station address\n");
984c2ede4b3SMartin Blapp 		error = ENXIO;
985c8befdd5SWarner Losh 		goto fail;
986c8befdd5SWarner Losh 	}
9878657caa6SPyun YongHyeon 	ste_sysctl_node(sc);
988c8befdd5SWarner Losh 
989a1b2c209SPyun YongHyeon 	if ((error = ste_dma_alloc(sc)) != 0)
990c8befdd5SWarner Losh 		goto fail;
991c8befdd5SWarner Losh 
992c8befdd5SWarner Losh 	ifp = sc->ste_ifp = if_alloc(IFT_ETHER);
993c8befdd5SWarner Losh 	if (ifp == NULL) {
994c8befdd5SWarner Losh 		device_printf(dev, "can not if_alloc()\n");
995c8befdd5SWarner Losh 		error = ENOSPC;
996c8befdd5SWarner Losh 		goto fail;
997c8befdd5SWarner Losh 	}
998c8befdd5SWarner Losh 
999c8befdd5SWarner Losh 	/* Do MII setup. */
10008e5d93dbSMarius Strobl 	phy = MII_PHY_ANY;
10018e5d93dbSMarius Strobl 	if ((sc->ste_flags & STE_FLAG_ONE_PHY) != 0)
10028e5d93dbSMarius Strobl 		phy = 0;
10038e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->ste_miibus, ifp, ste_ifmedia_upd,
10048e5d93dbSMarius Strobl 		ste_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, 0);
10058e5d93dbSMarius Strobl 	if (error != 0) {
10068e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1007c8befdd5SWarner Losh 		goto fail;
1008c8befdd5SWarner Losh 	}
1009c8befdd5SWarner Losh 
1010c8befdd5SWarner Losh 	ifp->if_softc = sc;
1011c8befdd5SWarner Losh 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1012c8befdd5SWarner Losh 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1013c8befdd5SWarner Losh 	ifp->if_ioctl = ste_ioctl;
1014c8befdd5SWarner Losh 	ifp->if_start = ste_start;
1015c8befdd5SWarner Losh 	ifp->if_init = ste_init;
1016c8befdd5SWarner Losh 	IFQ_SET_MAXLEN(&ifp->if_snd, STE_TX_LIST_CNT - 1);
1017c8befdd5SWarner Losh 	ifp->if_snd.ifq_drv_maxlen = STE_TX_LIST_CNT - 1;
1018c8befdd5SWarner Losh 	IFQ_SET_READY(&ifp->if_snd);
1019c8befdd5SWarner Losh 
1020c8befdd5SWarner Losh 	sc->ste_tx_thresh = STE_TXSTART_THRESH;
1021c8befdd5SWarner Losh 
1022c8befdd5SWarner Losh 	/*
1023c8befdd5SWarner Losh 	 * Call MI attach routine.
1024c8befdd5SWarner Losh 	 */
1025fcd8385eSPyun YongHyeon 	ether_ifattach(ifp, (uint8_t *)eaddr);
1026c8befdd5SWarner Losh 
1027c8befdd5SWarner Losh 	/*
1028c8befdd5SWarner Losh 	 * Tell the upper layer(s) we support long frames.
1029c8befdd5SWarner Losh 	 */
1030c8befdd5SWarner Losh 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1031c8befdd5SWarner Losh 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
10323b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0)
1033b4c170e1SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC;
1034c8befdd5SWarner Losh 	ifp->if_capenable = ifp->if_capabilities;
1035c8befdd5SWarner Losh #ifdef DEVICE_POLLING
1036c8befdd5SWarner Losh 	ifp->if_capabilities |= IFCAP_POLLING;
1037c8befdd5SWarner Losh #endif
1038c8befdd5SWarner Losh 
1039c8befdd5SWarner Losh 	/* Hook interrupt last to avoid having to lock softc */
1040c8befdd5SWarner Losh 	error = bus_setup_intr(dev, sc->ste_irq, INTR_TYPE_NET | INTR_MPSAFE,
1041c8befdd5SWarner Losh 	    NULL, ste_intr, sc, &sc->ste_intrhand);
1042c8befdd5SWarner Losh 
1043c8befdd5SWarner Losh 	if (error) {
1044c8befdd5SWarner Losh 		device_printf(dev, "couldn't set up irq\n");
1045c8befdd5SWarner Losh 		ether_ifdetach(ifp);
1046c8befdd5SWarner Losh 		goto fail;
1047c8befdd5SWarner Losh 	}
1048c8befdd5SWarner Losh 
1049c8befdd5SWarner Losh fail:
1050c8befdd5SWarner Losh 	if (error)
1051c8befdd5SWarner Losh 		ste_detach(dev);
1052c8befdd5SWarner Losh 
1053c8befdd5SWarner Losh 	return (error);
1054c8befdd5SWarner Losh }
1055c8befdd5SWarner Losh 
1056c8befdd5SWarner Losh /*
1057c8befdd5SWarner Losh  * Shutdown hardware and free up resources. This can be called any
1058c8befdd5SWarner Losh  * time after the mutex has been initialized. It is called in both
1059c8befdd5SWarner Losh  * the error case in attach and the normal detach case so it needs
1060c8befdd5SWarner Losh  * to be careful about only freeing resources that have actually been
1061c8befdd5SWarner Losh  * allocated.
1062c8befdd5SWarner Losh  */
1063c8befdd5SWarner Losh static int
106460270842SPyun YongHyeon ste_detach(device_t dev)
1065c8befdd5SWarner Losh {
1066c8befdd5SWarner Losh 	struct ste_softc *sc;
1067c8befdd5SWarner Losh 	struct ifnet *ifp;
1068c8befdd5SWarner Losh 
1069c8befdd5SWarner Losh 	sc = device_get_softc(dev);
1070c8befdd5SWarner Losh 	KASSERT(mtx_initialized(&sc->ste_mtx), ("ste mutex not initialized"));
1071c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
1072c8befdd5SWarner Losh 
1073c8befdd5SWarner Losh #ifdef DEVICE_POLLING
1074c8befdd5SWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING)
1075c8befdd5SWarner Losh 		ether_poll_deregister(ifp);
1076c8befdd5SWarner Losh #endif
1077c8befdd5SWarner Losh 
1078c8befdd5SWarner Losh 	/* These should only be active if attach succeeded */
1079c8befdd5SWarner Losh 	if (device_is_attached(dev)) {
10807cf545d0SJohn Baldwin 		ether_ifdetach(ifp);
1081c8befdd5SWarner Losh 		STE_LOCK(sc);
1082c8befdd5SWarner Losh 		ste_stop(sc);
1083c8befdd5SWarner Losh 		STE_UNLOCK(sc);
108410f695eeSPyun YongHyeon 		callout_drain(&sc->ste_callout);
1085c8befdd5SWarner Losh 	}
1086c8befdd5SWarner Losh 	if (sc->ste_miibus)
1087c8befdd5SWarner Losh 		device_delete_child(dev, sc->ste_miibus);
1088c8befdd5SWarner Losh 	bus_generic_detach(dev);
1089c8befdd5SWarner Losh 
1090c8befdd5SWarner Losh 	if (sc->ste_intrhand)
1091c8befdd5SWarner Losh 		bus_teardown_intr(dev, sc->ste_irq, sc->ste_intrhand);
1092c8befdd5SWarner Losh 	if (sc->ste_irq)
1093c8befdd5SWarner Losh 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ste_irq);
1094c8befdd5SWarner Losh 	if (sc->ste_res)
1095c0270e60SPyun YongHyeon 		bus_release_resource(dev, sc->ste_res_type, sc->ste_res_id,
1096c0270e60SPyun YongHyeon 		    sc->ste_res);
1097c8befdd5SWarner Losh 
1098c8befdd5SWarner Losh 	if (ifp)
1099c8befdd5SWarner Losh 		if_free(ifp);
1100c8befdd5SWarner Losh 
1101a1b2c209SPyun YongHyeon 	ste_dma_free(sc);
1102c8befdd5SWarner Losh 	mtx_destroy(&sc->ste_mtx);
1103c8befdd5SWarner Losh 
1104c8befdd5SWarner Losh 	return (0);
1105c8befdd5SWarner Losh }
1106c8befdd5SWarner Losh 
1107a1b2c209SPyun YongHyeon struct ste_dmamap_arg {
1108a1b2c209SPyun YongHyeon 	bus_addr_t	ste_busaddr;
1109a1b2c209SPyun YongHyeon };
1110a1b2c209SPyun YongHyeon 
1111a1b2c209SPyun YongHyeon static void
1112a1b2c209SPyun YongHyeon ste_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1113c8befdd5SWarner Losh {
1114a1b2c209SPyun YongHyeon 	struct ste_dmamap_arg *ctx;
1115c8befdd5SWarner Losh 
1116a1b2c209SPyun YongHyeon 	if (error != 0)
1117a1b2c209SPyun YongHyeon 		return;
1118a1b2c209SPyun YongHyeon 
1119a1b2c209SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1120a1b2c209SPyun YongHyeon 
1121a1b2c209SPyun YongHyeon 	ctx = (struct ste_dmamap_arg *)arg;
1122a1b2c209SPyun YongHyeon 	ctx->ste_busaddr = segs[0].ds_addr;
1123c8befdd5SWarner Losh }
1124c8befdd5SWarner Losh 
1125a1b2c209SPyun YongHyeon static int
1126a1b2c209SPyun YongHyeon ste_dma_alloc(struct ste_softc *sc)
1127a1b2c209SPyun YongHyeon {
1128a1b2c209SPyun YongHyeon 	struct ste_chain *txc;
1129a1b2c209SPyun YongHyeon 	struct ste_chain_onefrag *rxc;
1130a1b2c209SPyun YongHyeon 	struct ste_dmamap_arg ctx;
1131a1b2c209SPyun YongHyeon 	int error, i;
1132c8befdd5SWarner Losh 
1133a1b2c209SPyun YongHyeon 	/* Create parent DMA tag. */
1134a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1135a1b2c209SPyun YongHyeon 	    bus_get_dma_tag(sc->ste_dev), /* parent */
1136a1b2c209SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1137a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
1138a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1139a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1140a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1141a1b2c209SPyun YongHyeon 	    0,				/* nsegments */
1142a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1143a1b2c209SPyun YongHyeon 	    0,				/* flags */
1144a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1145a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_parent_tag);
1146a1b2c209SPyun YongHyeon 	if (error != 0) {
1147a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1148a1b2c209SPyun YongHyeon 		    "could not create parent DMA tag.\n");
1149a1b2c209SPyun YongHyeon 		goto fail;
1150a1b2c209SPyun YongHyeon 	}
1151c8befdd5SWarner Losh 
1152a1b2c209SPyun YongHyeon 	/* Create DMA tag for Tx descriptor list. */
1153a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1154a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1155a1b2c209SPyun YongHyeon 	    STE_DESC_ALIGN, 0,		/* alignment, boundary */
1156a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1157a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1158a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1159a1b2c209SPyun YongHyeon 	    STE_TX_LIST_SZ,		/* maxsize */
1160a1b2c209SPyun YongHyeon 	    1,				/* nsegments */
1161a1b2c209SPyun YongHyeon 	    STE_TX_LIST_SZ,		/* maxsegsize */
1162a1b2c209SPyun YongHyeon 	    0,				/* flags */
1163a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1164a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_tx_list_tag);
1165a1b2c209SPyun YongHyeon 	if (error != 0) {
1166a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1167a1b2c209SPyun YongHyeon 		    "could not create Tx list DMA tag.\n");
1168a1b2c209SPyun YongHyeon 		goto fail;
1169a1b2c209SPyun YongHyeon 	}
1170a1b2c209SPyun YongHyeon 
1171a1b2c209SPyun YongHyeon 	/* Create DMA tag for Rx descriptor list. */
1172a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1173a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1174a1b2c209SPyun YongHyeon 	    STE_DESC_ALIGN, 0,		/* alignment, boundary */
1175a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1176a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1177a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1178a1b2c209SPyun YongHyeon 	    STE_RX_LIST_SZ,		/* maxsize */
1179a1b2c209SPyun YongHyeon 	    1,				/* nsegments */
1180a1b2c209SPyun YongHyeon 	    STE_RX_LIST_SZ,		/* maxsegsize */
1181a1b2c209SPyun YongHyeon 	    0,				/* flags */
1182a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1183a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_list_tag);
1184a1b2c209SPyun YongHyeon 	if (error != 0) {
1185a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1186a1b2c209SPyun YongHyeon 		    "could not create Rx list DMA tag.\n");
1187a1b2c209SPyun YongHyeon 		goto fail;
1188a1b2c209SPyun YongHyeon 	}
1189a1b2c209SPyun YongHyeon 
1190a1b2c209SPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
1191a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1192a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1193a1b2c209SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1194a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1195a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1196a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1197a1b2c209SPyun YongHyeon 	    MCLBYTES * STE_MAXFRAGS,	/* maxsize */
1198a1b2c209SPyun YongHyeon 	    STE_MAXFRAGS,		/* nsegments */
1199a1b2c209SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1200a1b2c209SPyun YongHyeon 	    0,				/* flags */
1201a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1202a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_tx_tag);
1203a1b2c209SPyun YongHyeon 	if (error != 0) {
1204a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev, "could not create Tx DMA tag.\n");
1205a1b2c209SPyun YongHyeon 		goto fail;
1206a1b2c209SPyun YongHyeon 	}
1207a1b2c209SPyun YongHyeon 
1208a1b2c209SPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
1209a1b2c209SPyun YongHyeon 	error = bus_dma_tag_create(
1210a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_parent_tag, /* parent */
1211a1b2c209SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1212a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1213a1b2c209SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1214a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1215a1b2c209SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1216a1b2c209SPyun YongHyeon 	    1,				/* nsegments */
1217a1b2c209SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1218a1b2c209SPyun YongHyeon 	    0,				/* flags */
1219a1b2c209SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1220a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_tag);
1221a1b2c209SPyun YongHyeon 	if (error != 0) {
1222a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev, "could not create Rx DMA tag.\n");
1223a1b2c209SPyun YongHyeon 		goto fail;
1224a1b2c209SPyun YongHyeon 	}
1225a1b2c209SPyun YongHyeon 
1226a1b2c209SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx list. */
1227a1b2c209SPyun YongHyeon 	error = bus_dmamem_alloc(sc->ste_cdata.ste_tx_list_tag,
1228a1b2c209SPyun YongHyeon 	    (void **)&sc->ste_ldata.ste_tx_list,
1229a1b2c209SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1230a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_tx_list_map);
1231a1b2c209SPyun YongHyeon 	if (error != 0) {
1232a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1233a1b2c209SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx list.\n");
1234a1b2c209SPyun YongHyeon 		goto fail;
1235a1b2c209SPyun YongHyeon 	}
1236a1b2c209SPyun YongHyeon 	ctx.ste_busaddr = 0;
1237a1b2c209SPyun YongHyeon 	error = bus_dmamap_load(sc->ste_cdata.ste_tx_list_tag,
1238a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_tx_list_map, sc->ste_ldata.ste_tx_list,
1239a1b2c209SPyun YongHyeon 	    STE_TX_LIST_SZ, ste_dmamap_cb, &ctx, 0);
1240a1b2c209SPyun YongHyeon 	if (error != 0 || ctx.ste_busaddr == 0) {
1241a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1242a1b2c209SPyun YongHyeon 		    "could not load DMA'able memory for Tx list.\n");
1243a1b2c209SPyun YongHyeon 		goto fail;
1244a1b2c209SPyun YongHyeon 	}
1245a1b2c209SPyun YongHyeon 	sc->ste_ldata.ste_tx_list_paddr = ctx.ste_busaddr;
1246a1b2c209SPyun YongHyeon 
1247a1b2c209SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx list. */
1248a1b2c209SPyun YongHyeon 	error = bus_dmamem_alloc(sc->ste_cdata.ste_rx_list_tag,
1249a1b2c209SPyun YongHyeon 	    (void **)&sc->ste_ldata.ste_rx_list,
1250a1b2c209SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1251a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_list_map);
1252a1b2c209SPyun YongHyeon 	if (error != 0) {
1253a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1254a1b2c209SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx list.\n");
1255a1b2c209SPyun YongHyeon 		goto fail;
1256a1b2c209SPyun YongHyeon 	}
1257a1b2c209SPyun YongHyeon 	ctx.ste_busaddr = 0;
1258a1b2c209SPyun YongHyeon 	error = bus_dmamap_load(sc->ste_cdata.ste_rx_list_tag,
1259a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_list_map, sc->ste_ldata.ste_rx_list,
1260a1b2c209SPyun YongHyeon 	    STE_RX_LIST_SZ, ste_dmamap_cb, &ctx, 0);
1261a1b2c209SPyun YongHyeon 	if (error != 0 || ctx.ste_busaddr == 0) {
1262a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1263a1b2c209SPyun YongHyeon 		    "could not load DMA'able memory for Rx list.\n");
1264a1b2c209SPyun YongHyeon 		goto fail;
1265a1b2c209SPyun YongHyeon 	}
1266a1b2c209SPyun YongHyeon 	sc->ste_ldata.ste_rx_list_paddr = ctx.ste_busaddr;
1267a1b2c209SPyun YongHyeon 
1268a1b2c209SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1269a1b2c209SPyun YongHyeon 	for (i = 0; i < STE_TX_LIST_CNT; i++) {
1270a1b2c209SPyun YongHyeon 		txc = &sc->ste_cdata.ste_tx_chain[i];
1271a1b2c209SPyun YongHyeon 		txc->ste_ptr = NULL;
1272a1b2c209SPyun YongHyeon 		txc->ste_mbuf = NULL;
1273a1b2c209SPyun YongHyeon 		txc->ste_next = NULL;
1274a1b2c209SPyun YongHyeon 		txc->ste_phys = 0;
1275a1b2c209SPyun YongHyeon 		txc->ste_map = NULL;
1276a1b2c209SPyun YongHyeon 		error = bus_dmamap_create(sc->ste_cdata.ste_tx_tag, 0,
1277a1b2c209SPyun YongHyeon 		    &txc->ste_map);
1278a1b2c209SPyun YongHyeon 		if (error != 0) {
1279a1b2c209SPyun YongHyeon 			device_printf(sc->ste_dev,
1280a1b2c209SPyun YongHyeon 			    "could not create Tx dmamap.\n");
1281a1b2c209SPyun YongHyeon 			goto fail;
1282a1b2c209SPyun YongHyeon 		}
1283a1b2c209SPyun YongHyeon 	}
1284a1b2c209SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1285a1b2c209SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->ste_cdata.ste_rx_tag, 0,
1286a1b2c209SPyun YongHyeon 	    &sc->ste_cdata.ste_rx_sparemap)) != 0) {
1287a1b2c209SPyun YongHyeon 		device_printf(sc->ste_dev,
1288a1b2c209SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1289a1b2c209SPyun YongHyeon 		goto fail;
1290a1b2c209SPyun YongHyeon 	}
1291a1b2c209SPyun YongHyeon 	for (i = 0; i < STE_RX_LIST_CNT; i++) {
1292a1b2c209SPyun YongHyeon 		rxc = &sc->ste_cdata.ste_rx_chain[i];
1293a1b2c209SPyun YongHyeon 		rxc->ste_ptr = NULL;
1294a1b2c209SPyun YongHyeon 		rxc->ste_mbuf = NULL;
1295a1b2c209SPyun YongHyeon 		rxc->ste_next = NULL;
1296a1b2c209SPyun YongHyeon 		rxc->ste_map = NULL;
1297a1b2c209SPyun YongHyeon 		error = bus_dmamap_create(sc->ste_cdata.ste_rx_tag, 0,
1298a1b2c209SPyun YongHyeon 		    &rxc->ste_map);
1299a1b2c209SPyun YongHyeon 		if (error != 0) {
1300a1b2c209SPyun YongHyeon 			device_printf(sc->ste_dev,
1301a1b2c209SPyun YongHyeon 			    "could not create Rx dmamap.\n");
1302a1b2c209SPyun YongHyeon 			goto fail;
1303a1b2c209SPyun YongHyeon 		}
1304a1b2c209SPyun YongHyeon 	}
1305a1b2c209SPyun YongHyeon 
1306a1b2c209SPyun YongHyeon fail:
1307a1b2c209SPyun YongHyeon 	return (error);
1308a1b2c209SPyun YongHyeon }
1309a1b2c209SPyun YongHyeon 
1310a1b2c209SPyun YongHyeon static void
1311a1b2c209SPyun YongHyeon ste_dma_free(struct ste_softc *sc)
1312a1b2c209SPyun YongHyeon {
1313a1b2c209SPyun YongHyeon 	struct ste_chain *txc;
1314a1b2c209SPyun YongHyeon 	struct ste_chain_onefrag *rxc;
1315a1b2c209SPyun YongHyeon 	int i;
1316a1b2c209SPyun YongHyeon 
1317a1b2c209SPyun YongHyeon 	/* Tx buffers. */
1318a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_tx_tag != NULL) {
1319a1b2c209SPyun YongHyeon 		for (i = 0; i < STE_TX_LIST_CNT; i++) {
1320a1b2c209SPyun YongHyeon 			txc = &sc->ste_cdata.ste_tx_chain[i];
1321a1b2c209SPyun YongHyeon 			if (txc->ste_map != NULL) {
1322a1b2c209SPyun YongHyeon 				bus_dmamap_destroy(sc->ste_cdata.ste_tx_tag,
1323a1b2c209SPyun YongHyeon 				    txc->ste_map);
1324a1b2c209SPyun YongHyeon 				txc->ste_map = NULL;
1325a1b2c209SPyun YongHyeon 			}
1326a1b2c209SPyun YongHyeon 		}
1327a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_tx_tag);
1328a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_tag = NULL;
1329a1b2c209SPyun YongHyeon 	}
1330a1b2c209SPyun YongHyeon 	/* Rx buffers. */
1331a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_rx_tag != NULL) {
1332a1b2c209SPyun YongHyeon 		for (i = 0; i < STE_RX_LIST_CNT; i++) {
1333a1b2c209SPyun YongHyeon 			rxc = &sc->ste_cdata.ste_rx_chain[i];
1334a1b2c209SPyun YongHyeon 			if (rxc->ste_map != NULL) {
1335a1b2c209SPyun YongHyeon 				bus_dmamap_destroy(sc->ste_cdata.ste_rx_tag,
1336a1b2c209SPyun YongHyeon 				    rxc->ste_map);
1337a1b2c209SPyun YongHyeon 				rxc->ste_map = NULL;
1338a1b2c209SPyun YongHyeon 			}
1339a1b2c209SPyun YongHyeon 		}
1340a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_rx_sparemap != NULL) {
1341a1b2c209SPyun YongHyeon 			bus_dmamap_destroy(sc->ste_cdata.ste_rx_tag,
1342a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_rx_sparemap);
1343a1b2c209SPyun YongHyeon 			sc->ste_cdata.ste_rx_sparemap = NULL;
1344a1b2c209SPyun YongHyeon 		}
1345a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_rx_tag);
1346a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_tag = NULL;
1347a1b2c209SPyun YongHyeon 	}
1348a1b2c209SPyun YongHyeon 	/* Tx descriptor list. */
1349a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_tx_list_tag != NULL) {
1350a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_tx_list_map != NULL)
1351a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_tx_list_tag,
1352a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map);
1353a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_tx_list_map != NULL &&
1354a1b2c209SPyun YongHyeon 		    sc->ste_ldata.ste_tx_list != NULL)
1355a1b2c209SPyun YongHyeon 			bus_dmamem_free(sc->ste_cdata.ste_tx_list_tag,
1356a1b2c209SPyun YongHyeon 			    sc->ste_ldata.ste_tx_list,
1357a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map);
1358a1b2c209SPyun YongHyeon 		sc->ste_ldata.ste_tx_list = NULL;
1359a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_list_map = NULL;
1360a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_tx_list_tag);
1361a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_tx_list_tag = NULL;
1362a1b2c209SPyun YongHyeon 	}
1363a1b2c209SPyun YongHyeon 	/* Rx descriptor list. */
1364a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_rx_list_tag != NULL) {
1365a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_rx_list_map != NULL)
1366a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_rx_list_tag,
1367a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_rx_list_map);
1368a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_rx_list_map != NULL &&
1369a1b2c209SPyun YongHyeon 		    sc->ste_ldata.ste_rx_list != NULL)
1370a1b2c209SPyun YongHyeon 			bus_dmamem_free(sc->ste_cdata.ste_rx_list_tag,
1371a1b2c209SPyun YongHyeon 			    sc->ste_ldata.ste_rx_list,
1372a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_rx_list_map);
1373a1b2c209SPyun YongHyeon 		sc->ste_ldata.ste_rx_list = NULL;
1374a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_list_map = NULL;
1375a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_rx_list_tag);
1376a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_rx_list_tag = NULL;
1377a1b2c209SPyun YongHyeon 	}
1378a1b2c209SPyun YongHyeon 	if (sc->ste_cdata.ste_parent_tag != NULL) {
1379a1b2c209SPyun YongHyeon 		bus_dma_tag_destroy(sc->ste_cdata.ste_parent_tag);
1380a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_parent_tag = NULL;
1381a1b2c209SPyun YongHyeon 	}
1382a1b2c209SPyun YongHyeon }
1383a1b2c209SPyun YongHyeon 
1384a1b2c209SPyun YongHyeon static int
1385a1b2c209SPyun YongHyeon ste_newbuf(struct ste_softc *sc, struct ste_chain_onefrag *rxc)
1386a1b2c209SPyun YongHyeon {
1387a1b2c209SPyun YongHyeon 	struct mbuf *m;
1388a1b2c209SPyun YongHyeon 	bus_dma_segment_t segs[1];
1389a1b2c209SPyun YongHyeon 	bus_dmamap_t map;
1390a1b2c209SPyun YongHyeon 	int error, nsegs;
1391a1b2c209SPyun YongHyeon 
1392a1b2c209SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1393a1b2c209SPyun YongHyeon 	if (m == NULL)
1394a1b2c209SPyun YongHyeon 		return (ENOBUFS);
1395a1b2c209SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1396a1b2c209SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
1397a1b2c209SPyun YongHyeon 
1398a1b2c209SPyun YongHyeon 	if ((error = bus_dmamap_load_mbuf_sg(sc->ste_cdata.ste_rx_tag,
1399a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_sparemap, m, segs, &nsegs, 0)) != 0) {
1400a1b2c209SPyun YongHyeon 		m_freem(m);
1401a1b2c209SPyun YongHyeon 		return (error);
1402a1b2c209SPyun YongHyeon 	}
1403a1b2c209SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1404a1b2c209SPyun YongHyeon 
1405a1b2c209SPyun YongHyeon 	if (rxc->ste_mbuf != NULL) {
1406a1b2c209SPyun YongHyeon 		bus_dmamap_sync(sc->ste_cdata.ste_rx_tag, rxc->ste_map,
1407a1b2c209SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1408a1b2c209SPyun YongHyeon 		bus_dmamap_unload(sc->ste_cdata.ste_rx_tag, rxc->ste_map);
1409a1b2c209SPyun YongHyeon 	}
1410a1b2c209SPyun YongHyeon 	map = rxc->ste_map;
1411a1b2c209SPyun YongHyeon 	rxc->ste_map = sc->ste_cdata.ste_rx_sparemap;
1412a1b2c209SPyun YongHyeon 	sc->ste_cdata.ste_rx_sparemap = map;
1413a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_rx_tag, rxc->ste_map,
1414a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
1415a1b2c209SPyun YongHyeon 	rxc->ste_mbuf = m;
1416a1b2c209SPyun YongHyeon 	rxc->ste_ptr->ste_status = 0;
1417a1b2c209SPyun YongHyeon 	rxc->ste_ptr->ste_frag.ste_addr = htole32(segs[0].ds_addr);
1418a1b2c209SPyun YongHyeon 	rxc->ste_ptr->ste_frag.ste_len = htole32(segs[0].ds_len |
1419a1b2c209SPyun YongHyeon 	    STE_FRAG_LAST);
1420c8befdd5SWarner Losh 	return (0);
1421c8befdd5SWarner Losh }
1422c8befdd5SWarner Losh 
1423c8befdd5SWarner Losh static int
142460270842SPyun YongHyeon ste_init_rx_list(struct ste_softc *sc)
1425c8befdd5SWarner Losh {
1426c8befdd5SWarner Losh 	struct ste_chain_data *cd;
1427c8befdd5SWarner Losh 	struct ste_list_data *ld;
1428a1b2c209SPyun YongHyeon 	int error, i;
1429c8befdd5SWarner Losh 
1430fabbaac5SPyun YongHyeon 	sc->ste_int_rx_act = 0;
1431c8befdd5SWarner Losh 	cd = &sc->ste_cdata;
1432a1b2c209SPyun YongHyeon 	ld = &sc->ste_ldata;
1433a1b2c209SPyun YongHyeon 	bzero(ld->ste_rx_list, STE_RX_LIST_SZ);
1434c8befdd5SWarner Losh 	for (i = 0; i < STE_RX_LIST_CNT; i++) {
1435c8befdd5SWarner Losh 		cd->ste_rx_chain[i].ste_ptr = &ld->ste_rx_list[i];
1436a1b2c209SPyun YongHyeon 		error = ste_newbuf(sc, &cd->ste_rx_chain[i]);
1437a1b2c209SPyun YongHyeon 		if (error != 0)
1438a1b2c209SPyun YongHyeon 			return (error);
1439c8befdd5SWarner Losh 		if (i == (STE_RX_LIST_CNT - 1)) {
1440a1b2c209SPyun YongHyeon 			cd->ste_rx_chain[i].ste_next = &cd->ste_rx_chain[0];
1441e036acc0SPyun YongHyeon 			ld->ste_rx_list[i].ste_next =
1442e036acc0SPyun YongHyeon 			    htole32(ld->ste_rx_list_paddr +
1443e036acc0SPyun YongHyeon 			    (sizeof(struct ste_desc_onefrag) * 0));
1444c8befdd5SWarner Losh 		} else {
1445a1b2c209SPyun YongHyeon 			cd->ste_rx_chain[i].ste_next = &cd->ste_rx_chain[i + 1];
1446e036acc0SPyun YongHyeon 			ld->ste_rx_list[i].ste_next =
1447e036acc0SPyun YongHyeon 			    htole32(ld->ste_rx_list_paddr +
1448e036acc0SPyun YongHyeon 			    (sizeof(struct ste_desc_onefrag) * (i + 1)));
1449c8befdd5SWarner Losh 		}
1450c8befdd5SWarner Losh 	}
1451c8befdd5SWarner Losh 
1452c8befdd5SWarner Losh 	cd->ste_rx_head = &cd->ste_rx_chain[0];
1453a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_rx_list_tag,
1454a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_rx_list_map,
1455a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1456c8befdd5SWarner Losh 
1457c8befdd5SWarner Losh 	return (0);
1458c8befdd5SWarner Losh }
1459c8befdd5SWarner Losh 
1460c8befdd5SWarner Losh static void
146160270842SPyun YongHyeon ste_init_tx_list(struct ste_softc *sc)
1462c8befdd5SWarner Losh {
1463c8befdd5SWarner Losh 	struct ste_chain_data *cd;
1464c8befdd5SWarner Losh 	struct ste_list_data *ld;
1465c8befdd5SWarner Losh 	int i;
1466c8befdd5SWarner Losh 
1467c8befdd5SWarner Losh 	cd = &sc->ste_cdata;
1468a1b2c209SPyun YongHyeon 	ld = &sc->ste_ldata;
1469a1b2c209SPyun YongHyeon 	bzero(ld->ste_tx_list, STE_TX_LIST_SZ);
1470c8befdd5SWarner Losh 	for (i = 0; i < STE_TX_LIST_CNT; i++) {
1471c8befdd5SWarner Losh 		cd->ste_tx_chain[i].ste_ptr = &ld->ste_tx_list[i];
1472a1b2c209SPyun YongHyeon 		cd->ste_tx_chain[i].ste_mbuf = NULL;
1473a1b2c209SPyun YongHyeon 		if (i == (STE_TX_LIST_CNT - 1)) {
1474a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_next = &cd->ste_tx_chain[0];
1475a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_phys = htole32(STE_ADDR_LO(
1476a1b2c209SPyun YongHyeon 			    ld->ste_tx_list_paddr +
1477a1b2c209SPyun YongHyeon 			    (sizeof(struct ste_desc) * 0)));
1478a1b2c209SPyun YongHyeon 		} else {
1479a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_next = &cd->ste_tx_chain[i + 1];
1480a1b2c209SPyun YongHyeon 			cd->ste_tx_chain[i].ste_phys = htole32(STE_ADDR_LO(
1481a1b2c209SPyun YongHyeon 			    ld->ste_tx_list_paddr +
1482a1b2c209SPyun YongHyeon 			    (sizeof(struct ste_desc) * (i + 1))));
1483a1b2c209SPyun YongHyeon 		}
1484c8befdd5SWarner Losh 	}
1485c8befdd5SWarner Losh 
1486a1b2c209SPyun YongHyeon 	cd->ste_last_tx = NULL;
1487c8befdd5SWarner Losh 	cd->ste_tx_prod = 0;
1488c8befdd5SWarner Losh 	cd->ste_tx_cons = 0;
1489a1b2c209SPyun YongHyeon 	cd->ste_tx_cnt = 0;
1490a1b2c209SPyun YongHyeon 
1491a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
1492a1b2c209SPyun YongHyeon 	    sc->ste_cdata.ste_tx_list_map,
1493a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1494c8befdd5SWarner Losh }
1495c8befdd5SWarner Losh 
1496c8befdd5SWarner Losh static void
149760270842SPyun YongHyeon ste_init(void *xsc)
1498c8befdd5SWarner Losh {
1499c8befdd5SWarner Losh 	struct ste_softc *sc;
1500c8befdd5SWarner Losh 
1501c8befdd5SWarner Losh 	sc = xsc;
1502c8befdd5SWarner Losh 	STE_LOCK(sc);
1503c8befdd5SWarner Losh 	ste_init_locked(sc);
1504c8befdd5SWarner Losh 	STE_UNLOCK(sc);
1505c8befdd5SWarner Losh }
1506c8befdd5SWarner Losh 
1507c8befdd5SWarner Losh static void
150860270842SPyun YongHyeon ste_init_locked(struct ste_softc *sc)
1509c8befdd5SWarner Losh {
1510c8befdd5SWarner Losh 	struct ifnet *ifp;
1511bfe051bdSPyun YongHyeon 	struct mii_data *mii;
1512b4c170e1SPyun YongHyeon 	uint8_t val;
1513f2632c3bSPyun YongHyeon 	int i;
1514c8befdd5SWarner Losh 
1515c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
1516c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
1517bfe051bdSPyun YongHyeon 	mii = device_get_softc(sc->ste_miibus);
1518c8befdd5SWarner Losh 
151955d7003eSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
152055d7003eSPyun YongHyeon 		return;
152155d7003eSPyun YongHyeon 
1522c8befdd5SWarner Losh 	ste_stop(sc);
15238d9f6dd9SPyun YongHyeon 	/* Reset the chip to a known state. */
15248d9f6dd9SPyun YongHyeon 	ste_reset(sc);
1525c8befdd5SWarner Losh 
1526c8befdd5SWarner Losh 	/* Init our MAC address */
1527c8befdd5SWarner Losh 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
1528c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_PAR0 + i,
1529c8befdd5SWarner Losh 		    ((IF_LLADDR(sc->ste_ifp)[i] & 0xff) |
1530c8befdd5SWarner Losh 		     IF_LLADDR(sc->ste_ifp)[i + 1] << 8));
1531c8befdd5SWarner Losh 	}
1532c8befdd5SWarner Losh 
1533c8befdd5SWarner Losh 	/* Init RX list */
1534a1b2c209SPyun YongHyeon 	if (ste_init_rx_list(sc) != 0) {
1535c8befdd5SWarner Losh 		device_printf(sc->ste_dev,
1536c8befdd5SWarner Losh 		    "initialization failed: no memory for RX buffers\n");
1537c8befdd5SWarner Losh 		ste_stop(sc);
1538c8befdd5SWarner Losh 		return;
1539c8befdd5SWarner Losh 	}
1540c8befdd5SWarner Losh 
1541c8befdd5SWarner Losh 	/* Set RX polling interval */
1542c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_RX_DMAPOLL_PERIOD, 64);
1543c8befdd5SWarner Losh 
1544c8befdd5SWarner Losh 	/* Init TX descriptors */
1545c8befdd5SWarner Losh 	ste_init_tx_list(sc);
1546c8befdd5SWarner Losh 
1547b4c170e1SPyun YongHyeon 	/* Clear and disable WOL. */
1548b4c170e1SPyun YongHyeon 	val = CSR_READ_1(sc, STE_WAKE_EVENT);
1549b4c170e1SPyun YongHyeon 	val &= ~(STE_WAKEEVENT_WAKEPKT_ENB | STE_WAKEEVENT_MAGICPKT_ENB |
1550b4c170e1SPyun YongHyeon 	    STE_WAKEEVENT_LINKEVT_ENB | STE_WAKEEVENT_WAKEONLAN_ENB);
1551b4c170e1SPyun YongHyeon 	CSR_WRITE_1(sc, STE_WAKE_EVENT, val);
1552b4c170e1SPyun YongHyeon 
1553c8befdd5SWarner Losh 	/* Set the TX freethresh value */
1554c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_TX_DMABURST_THRESH, STE_PACKET_SIZE >> 8);
1555c8befdd5SWarner Losh 
1556c8befdd5SWarner Losh 	/* Set the TX start threshold for best performance. */
1557c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_TX_STARTTHRESH, sc->ste_tx_thresh);
1558c8befdd5SWarner Losh 
1559c8befdd5SWarner Losh 	/* Set the TX reclaim threshold. */
1560c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_TX_RECLAIM_THRESH, (STE_PACKET_SIZE >> 4));
1561c8befdd5SWarner Losh 
1562931ec15aSPyun YongHyeon 	/* Accept VLAN length packets */
1563931ec15aSPyun YongHyeon 	CSR_WRITE_2(sc, STE_MAX_FRAMELEN, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN);
1564931ec15aSPyun YongHyeon 
1565c8befdd5SWarner Losh 	/* Set up the RX filter. */
1566931ec15aSPyun YongHyeon 	ste_rxfilter(sc);
1567c8befdd5SWarner Losh 
1568c8befdd5SWarner Losh 	/* Load the address of the RX list. */
1569c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_STALL);
1570c8befdd5SWarner Losh 	ste_wait(sc);
1571c8befdd5SWarner Losh 	CSR_WRITE_4(sc, STE_RX_DMALIST_PTR,
1572a1b2c209SPyun YongHyeon 	    STE_ADDR_LO(sc->ste_ldata.ste_rx_list_paddr));
1573c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_UNSTALL);
1574c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_UNSTALL);
1575c8befdd5SWarner Losh 
1576a1b2c209SPyun YongHyeon 	/* Set TX polling interval(defer until we TX first packet). */
1577c8befdd5SWarner Losh 	CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 0);
1578c8befdd5SWarner Losh 
1579c8befdd5SWarner Losh 	/* Load address of the TX list */
1580c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
1581c8befdd5SWarner Losh 	ste_wait(sc);
1582c8befdd5SWarner Losh 	CSR_WRITE_4(sc, STE_TX_DMALIST_PTR, 0);
1583c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1584c8befdd5SWarner Losh 	STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1585c8befdd5SWarner Losh 	ste_wait(sc);
1586fabbaac5SPyun YongHyeon 	/* Select 3.2us timer. */
1587fabbaac5SPyun YongHyeon 	STE_CLRBIT4(sc, STE_DMACTL, STE_DMACTL_COUNTDOWN_SPEED |
1588fabbaac5SPyun YongHyeon 	    STE_DMACTL_COUNTDOWN_MODE);
1589c8befdd5SWarner Losh 
1590c8befdd5SWarner Losh 	/* Enable receiver and transmitter */
1591c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MACCTL0, 0);
1592c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_MACCTL1, 0);
1593c8befdd5SWarner Losh 	STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_TX_ENABLE);
1594c8befdd5SWarner Losh 	STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_RX_ENABLE);
1595c8befdd5SWarner Losh 
1596c8befdd5SWarner Losh 	/* Enable stats counters. */
1597c8befdd5SWarner Losh 	STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_STATS_ENABLE);
15988657caa6SPyun YongHyeon 	/* Clear stats counters. */
15998657caa6SPyun YongHyeon 	ste_stats_clear(sc);
1600c8befdd5SWarner Losh 
1601fabbaac5SPyun YongHyeon 	CSR_WRITE_2(sc, STE_COUNTDOWN, 0);
1602c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_ISR, 0xFFFF);
1603c8befdd5SWarner Losh #ifdef DEVICE_POLLING
1604c8befdd5SWarner Losh 	/* Disable interrupts if we are polling. */
1605c8befdd5SWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING)
1606c8befdd5SWarner Losh 		CSR_WRITE_2(sc, STE_IMR, 0);
1607c8befdd5SWarner Losh 	else
1608c8befdd5SWarner Losh #endif
1609c8befdd5SWarner Losh 	/* Enable interrupts. */
1610c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_IMR, STE_INTRS);
1611c8befdd5SWarner Losh 
1612bfe051bdSPyun YongHyeon 	sc->ste_flags &= ~STE_FLAG_LINK;
1613bfe051bdSPyun YongHyeon 	/* Switch to the current media. */
1614bfe051bdSPyun YongHyeon 	mii_mediachg(mii);
1615c8befdd5SWarner Losh 
1616c8befdd5SWarner Losh 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1617c8befdd5SWarner Losh 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1618c8befdd5SWarner Losh 
161910f695eeSPyun YongHyeon 	callout_reset(&sc->ste_callout, hz, ste_tick, sc);
1620c8befdd5SWarner Losh }
1621c8befdd5SWarner Losh 
1622c8befdd5SWarner Losh static void
162360270842SPyun YongHyeon ste_stop(struct ste_softc *sc)
1624c8befdd5SWarner Losh {
1625c8befdd5SWarner Losh 	struct ifnet *ifp;
1626a1b2c209SPyun YongHyeon 	struct ste_chain_onefrag *cur_rx;
1627a1b2c209SPyun YongHyeon 	struct ste_chain *cur_tx;
16288d9f6dd9SPyun YongHyeon 	uint32_t val;
1629f2632c3bSPyun YongHyeon 	int i;
1630c8befdd5SWarner Losh 
1631c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
1632c8befdd5SWarner Losh 	ifp = sc->ste_ifp;
1633c8befdd5SWarner Losh 
163410f695eeSPyun YongHyeon 	callout_stop(&sc->ste_callout);
163510f695eeSPyun YongHyeon 	sc->ste_timer = 0;
1636c8befdd5SWarner Losh 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING|IFF_DRV_OACTIVE);
1637c8befdd5SWarner Losh 
1638c8befdd5SWarner Losh 	CSR_WRITE_2(sc, STE_IMR, 0);
1639fabbaac5SPyun YongHyeon 	CSR_WRITE_2(sc, STE_COUNTDOWN, 0);
16408d9f6dd9SPyun YongHyeon 	/* Stop pending DMA. */
16418d9f6dd9SPyun YongHyeon 	val = CSR_READ_4(sc, STE_DMACTL);
16428d9f6dd9SPyun YongHyeon 	val |= STE_DMACTL_TXDMA_STALL | STE_DMACTL_RXDMA_STALL;
16438d9f6dd9SPyun YongHyeon 	CSR_WRITE_4(sc, STE_DMACTL, val);
1644c8befdd5SWarner Losh 	ste_wait(sc);
16458d9f6dd9SPyun YongHyeon 	/* Disable auto-polling. */
16468d9f6dd9SPyun YongHyeon 	CSR_WRITE_1(sc, STE_RX_DMAPOLL_PERIOD, 0);
16478d9f6dd9SPyun YongHyeon 	CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 0);
16488d9f6dd9SPyun YongHyeon 	/* Nullify DMA address to stop any further DMA. */
16498d9f6dd9SPyun YongHyeon 	CSR_WRITE_4(sc, STE_RX_DMALIST_PTR, 0);
16508d9f6dd9SPyun YongHyeon 	CSR_WRITE_4(sc, STE_TX_DMALIST_PTR, 0);
16518d9f6dd9SPyun YongHyeon 	/* Stop TX/RX MAC. */
16528d9f6dd9SPyun YongHyeon 	val = CSR_READ_2(sc, STE_MACCTL1);
16538d9f6dd9SPyun YongHyeon 	val |= STE_MACCTL1_TX_DISABLE | STE_MACCTL1_RX_DISABLE |
16548d9f6dd9SPyun YongHyeon 	    STE_MACCTL1_STATS_DISABLE;
16558d9f6dd9SPyun YongHyeon 	CSR_WRITE_2(sc, STE_MACCTL1, val);
16568d9f6dd9SPyun YongHyeon 	for (i = 0; i < STE_TIMEOUT; i++) {
16578d9f6dd9SPyun YongHyeon 		DELAY(10);
16588d9f6dd9SPyun YongHyeon 		if ((CSR_READ_2(sc, STE_MACCTL1) & (STE_MACCTL1_TX_DISABLE |
16598d9f6dd9SPyun YongHyeon 		    STE_MACCTL1_RX_DISABLE | STE_MACCTL1_STATS_DISABLE)) == 0)
16608d9f6dd9SPyun YongHyeon 			break;
16618d9f6dd9SPyun YongHyeon 	}
16628d9f6dd9SPyun YongHyeon 	if (i == STE_TIMEOUT)
16638d9f6dd9SPyun YongHyeon 		device_printf(sc->ste_dev, "Stopping MAC timed out\n");
16648d9f6dd9SPyun YongHyeon 	/* Acknowledge any pending interrupts. */
16658d9f6dd9SPyun YongHyeon 	CSR_READ_2(sc, STE_ISR_ACK);
16668d9f6dd9SPyun YongHyeon 	ste_stats_update(sc);
1667c8befdd5SWarner Losh 
1668c8befdd5SWarner Losh 	for (i = 0; i < STE_RX_LIST_CNT; i++) {
1669a1b2c209SPyun YongHyeon 		cur_rx = &sc->ste_cdata.ste_rx_chain[i];
1670a1b2c209SPyun YongHyeon 		if (cur_rx->ste_mbuf != NULL) {
1671a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_rx_tag,
1672a1b2c209SPyun YongHyeon 			    cur_rx->ste_map, BUS_DMASYNC_POSTREAD);
1673a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_rx_tag,
1674a1b2c209SPyun YongHyeon 			    cur_rx->ste_map);
1675a1b2c209SPyun YongHyeon 			m_freem(cur_rx->ste_mbuf);
1676a1b2c209SPyun YongHyeon 			cur_rx->ste_mbuf = NULL;
1677c8befdd5SWarner Losh 		}
1678c8befdd5SWarner Losh 	}
1679c8befdd5SWarner Losh 
1680c8befdd5SWarner Losh 	for (i = 0; i < STE_TX_LIST_CNT; i++) {
1681a1b2c209SPyun YongHyeon 		cur_tx = &sc->ste_cdata.ste_tx_chain[i];
1682a1b2c209SPyun YongHyeon 		if (cur_tx->ste_mbuf != NULL) {
1683a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_tx_tag,
1684a1b2c209SPyun YongHyeon 			    cur_tx->ste_map, BUS_DMASYNC_POSTWRITE);
1685a1b2c209SPyun YongHyeon 			bus_dmamap_unload(sc->ste_cdata.ste_tx_tag,
1686a1b2c209SPyun YongHyeon 			    cur_tx->ste_map);
1687a1b2c209SPyun YongHyeon 			m_freem(cur_tx->ste_mbuf);
1688a1b2c209SPyun YongHyeon 			cur_tx->ste_mbuf = NULL;
1689c8befdd5SWarner Losh 		}
1690c8befdd5SWarner Losh 	}
1691c8befdd5SWarner Losh }
1692c8befdd5SWarner Losh 
1693c8befdd5SWarner Losh static void
169460270842SPyun YongHyeon ste_reset(struct ste_softc *sc)
1695c8befdd5SWarner Losh {
169638c52cfdSPyun YongHyeon 	uint32_t ctl;
1697c8befdd5SWarner Losh 	int i;
1698c8befdd5SWarner Losh 
169938c52cfdSPyun YongHyeon 	ctl = CSR_READ_4(sc, STE_ASICCTL);
170038c52cfdSPyun YongHyeon 	ctl |= STE_ASICCTL_GLOBAL_RESET | STE_ASICCTL_RX_RESET |
1701c8befdd5SWarner Losh 	    STE_ASICCTL_TX_RESET | STE_ASICCTL_DMA_RESET |
1702c8befdd5SWarner Losh 	    STE_ASICCTL_FIFO_RESET | STE_ASICCTL_NETWORK_RESET |
1703c8befdd5SWarner Losh 	    STE_ASICCTL_AUTOINIT_RESET |STE_ASICCTL_HOST_RESET |
170438c52cfdSPyun YongHyeon 	    STE_ASICCTL_EXTRESET_RESET;
170538c52cfdSPyun YongHyeon 	CSR_WRITE_4(sc, STE_ASICCTL, ctl);
170638c52cfdSPyun YongHyeon 	CSR_READ_4(sc, STE_ASICCTL);
170738c52cfdSPyun YongHyeon 	/*
170838c52cfdSPyun YongHyeon 	 * Due to the need of accessing EEPROM controller can take
170938c52cfdSPyun YongHyeon 	 * up to 1ms to complete the global reset.
171038c52cfdSPyun YongHyeon 	 */
171138c52cfdSPyun YongHyeon 	DELAY(1000);
1712c8befdd5SWarner Losh 
1713c8befdd5SWarner Losh 	for (i = 0; i < STE_TIMEOUT; i++) {
1714c8befdd5SWarner Losh 		if (!(CSR_READ_4(sc, STE_ASICCTL) & STE_ASICCTL_RESET_BUSY))
1715c8befdd5SWarner Losh 			break;
171638c52cfdSPyun YongHyeon 		DELAY(10);
1717c8befdd5SWarner Losh 	}
1718c8befdd5SWarner Losh 
1719c8befdd5SWarner Losh 	if (i == STE_TIMEOUT)
1720c8befdd5SWarner Losh 		device_printf(sc->ste_dev, "global reset never completed\n");
1721c8befdd5SWarner Losh }
1722c8befdd5SWarner Losh 
172381598b3eSPyun YongHyeon static void
172481598b3eSPyun YongHyeon ste_restart_tx(struct ste_softc *sc)
172581598b3eSPyun YongHyeon {
172681598b3eSPyun YongHyeon 	uint16_t mac;
172781598b3eSPyun YongHyeon 	int i;
172881598b3eSPyun YongHyeon 
172981598b3eSPyun YongHyeon 	for (i = 0; i < STE_TIMEOUT; i++) {
173081598b3eSPyun YongHyeon 		mac = CSR_READ_2(sc, STE_MACCTL1);
173181598b3eSPyun YongHyeon 		mac |= STE_MACCTL1_TX_ENABLE;
173281598b3eSPyun YongHyeon 		CSR_WRITE_2(sc, STE_MACCTL1, mac);
173381598b3eSPyun YongHyeon 		mac = CSR_READ_2(sc, STE_MACCTL1);
173481598b3eSPyun YongHyeon 		if ((mac & STE_MACCTL1_TX_ENABLED) != 0)
173581598b3eSPyun YongHyeon 			break;
173681598b3eSPyun YongHyeon 		DELAY(10);
173781598b3eSPyun YongHyeon 	}
173881598b3eSPyun YongHyeon 
173981598b3eSPyun YongHyeon 	if (i == STE_TIMEOUT)
174081598b3eSPyun YongHyeon 		device_printf(sc->ste_dev, "starting Tx failed");
174181598b3eSPyun YongHyeon }
174281598b3eSPyun YongHyeon 
1743c8befdd5SWarner Losh static int
174460270842SPyun YongHyeon ste_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1745c8befdd5SWarner Losh {
1746c8befdd5SWarner Losh 	struct ste_softc *sc;
1747c8befdd5SWarner Losh 	struct ifreq *ifr;
1748c8befdd5SWarner Losh 	struct mii_data *mii;
1749b4c170e1SPyun YongHyeon 	int error = 0, mask;
1750c8befdd5SWarner Losh 
1751c8befdd5SWarner Losh 	sc = ifp->if_softc;
1752c8befdd5SWarner Losh 	ifr = (struct ifreq *)data;
1753c8befdd5SWarner Losh 
1754c8befdd5SWarner Losh 	switch (command) {
1755c8befdd5SWarner Losh 	case SIOCSIFFLAGS:
1756c8befdd5SWarner Losh 		STE_LOCK(sc);
1757931ec15aSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
1758931ec15aSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1759931ec15aSPyun YongHyeon 			    ((ifp->if_flags ^ sc->ste_if_flags) &
1760931ec15aSPyun YongHyeon 			     (IFF_PROMISC | IFF_ALLMULTI)) != 0)
1761931ec15aSPyun YongHyeon 				ste_rxfilter(sc);
1762931ec15aSPyun YongHyeon 			else
1763c8befdd5SWarner Losh 				ste_init_locked(sc);
1764931ec15aSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1765c8befdd5SWarner Losh 			ste_stop(sc);
1766c8befdd5SWarner Losh 		sc->ste_if_flags = ifp->if_flags;
1767c8befdd5SWarner Losh 		STE_UNLOCK(sc);
1768c8befdd5SWarner Losh 		break;
1769c8befdd5SWarner Losh 	case SIOCADDMULTI:
1770c8befdd5SWarner Losh 	case SIOCDELMULTI:
1771c8befdd5SWarner Losh 		STE_LOCK(sc);
1772931ec15aSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1773931ec15aSPyun YongHyeon 			ste_rxfilter(sc);
1774c8befdd5SWarner Losh 		STE_UNLOCK(sc);
1775c8befdd5SWarner Losh 		break;
1776c8befdd5SWarner Losh 	case SIOCGIFMEDIA:
1777c8befdd5SWarner Losh 	case SIOCSIFMEDIA:
1778c8befdd5SWarner Losh 		mii = device_get_softc(sc->ste_miibus);
1779c8befdd5SWarner Losh 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1780c8befdd5SWarner Losh 		break;
1781c8befdd5SWarner Losh 	case SIOCSIFCAP:
1782c8befdd5SWarner Losh 		STE_LOCK(sc);
1783b4c170e1SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1784b4c170e1SPyun YongHyeon #ifdef DEVICE_POLLING
1785b4c170e1SPyun YongHyeon 		if ((mask & IFCAP_POLLING) != 0 &&
1786b4c170e1SPyun YongHyeon 		    (IFCAP_POLLING & ifp->if_capabilities) != 0) {
1787b4c170e1SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_POLLING;
1788b4c170e1SPyun YongHyeon 			if ((IFCAP_POLLING & ifp->if_capenable) != 0) {
1789b4c170e1SPyun YongHyeon 				error = ether_poll_register(ste_poll, ifp);
1790b4c170e1SPyun YongHyeon 				if (error != 0) {
1791c8befdd5SWarner Losh 					STE_UNLOCK(sc);
1792b4c170e1SPyun YongHyeon 					break;
1793c8befdd5SWarner Losh 				}
1794b4c170e1SPyun YongHyeon 				/* Disable interrupts. */
1795b4c170e1SPyun YongHyeon 				CSR_WRITE_2(sc, STE_IMR, 0);
1796b4c170e1SPyun YongHyeon 			} else {
1797c8befdd5SWarner Losh 				error = ether_poll_deregister(ifp);
1798c8befdd5SWarner Losh 				/* Enable interrupts. */
1799c8befdd5SWarner Losh 				CSR_WRITE_2(sc, STE_IMR, STE_INTRS);
1800b4c170e1SPyun YongHyeon 			}
1801c8befdd5SWarner Losh 		}
1802c8befdd5SWarner Losh #endif /* DEVICE_POLLING */
1803b4c170e1SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
1804b4c170e1SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
1805b4c170e1SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
1806b4c170e1SPyun YongHyeon 		STE_UNLOCK(sc);
1807c8befdd5SWarner Losh 		break;
1808c8befdd5SWarner Losh 	default:
1809c8befdd5SWarner Losh 		error = ether_ioctl(ifp, command, data);
1810c8befdd5SWarner Losh 		break;
1811c8befdd5SWarner Losh 	}
1812c8befdd5SWarner Losh 
1813c8befdd5SWarner Losh 	return (error);
1814c8befdd5SWarner Losh }
1815c8befdd5SWarner Losh 
1816c8befdd5SWarner Losh static int
1817a1b2c209SPyun YongHyeon ste_encap(struct ste_softc *sc, struct mbuf **m_head, struct ste_chain *txc)
1818c8befdd5SWarner Losh {
1819a1b2c209SPyun YongHyeon 	struct ste_frag *frag;
1820c8befdd5SWarner Losh 	struct mbuf *m;
1821a1b2c209SPyun YongHyeon 	struct ste_desc *desc;
1822a1b2c209SPyun YongHyeon 	bus_dma_segment_t txsegs[STE_MAXFRAGS];
1823a1b2c209SPyun YongHyeon 	int error, i, nsegs;
1824c8befdd5SWarner Losh 
1825a1b2c209SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
1826a1b2c209SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1827c8befdd5SWarner Losh 
1828a1b2c209SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->ste_cdata.ste_tx_tag,
1829a1b2c209SPyun YongHyeon 	    txc->ste_map, *m_head, txsegs, &nsegs, 0);
1830a1b2c209SPyun YongHyeon 	if (error == EFBIG) {
1831a1b2c209SPyun YongHyeon 		m = m_collapse(*m_head, M_DONTWAIT, STE_MAXFRAGS);
1832a1b2c209SPyun YongHyeon 		if (m == NULL) {
1833a1b2c209SPyun YongHyeon 			m_freem(*m_head);
1834a1b2c209SPyun YongHyeon 			*m_head = NULL;
1835a1b2c209SPyun YongHyeon 			return (ENOMEM);
1836c8befdd5SWarner Losh 		}
1837a1b2c209SPyun YongHyeon 		*m_head = m;
1838a1b2c209SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->ste_cdata.ste_tx_tag,
1839a1b2c209SPyun YongHyeon 		    txc->ste_map, *m_head, txsegs, &nsegs, 0);
1840a1b2c209SPyun YongHyeon 		if (error != 0) {
1841a1b2c209SPyun YongHyeon 			m_freem(*m_head);
1842a1b2c209SPyun YongHyeon 			*m_head = NULL;
1843a1b2c209SPyun YongHyeon 			return (error);
1844c8befdd5SWarner Losh 		}
1845a1b2c209SPyun YongHyeon 	} else if (error != 0)
1846a1b2c209SPyun YongHyeon 		return (error);
1847a1b2c209SPyun YongHyeon 	if (nsegs == 0) {
1848a1b2c209SPyun YongHyeon 		m_freem(*m_head);
1849a1b2c209SPyun YongHyeon 		*m_head = NULL;
1850a1b2c209SPyun YongHyeon 		return (EIO);
1851a1b2c209SPyun YongHyeon 	}
1852a1b2c209SPyun YongHyeon 	bus_dmamap_sync(sc->ste_cdata.ste_tx_tag, txc->ste_map,
1853a1b2c209SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1854c8befdd5SWarner Losh 
1855a1b2c209SPyun YongHyeon 	desc = txc->ste_ptr;
1856a1b2c209SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1857a1b2c209SPyun YongHyeon 		frag = &desc->ste_frags[i];
1858a1b2c209SPyun YongHyeon 		frag->ste_addr = htole32(STE_ADDR_LO(txsegs[i].ds_addr));
1859a1b2c209SPyun YongHyeon 		frag->ste_len = htole32(txsegs[i].ds_len);
1860a1b2c209SPyun YongHyeon 	}
1861a1b2c209SPyun YongHyeon 	desc->ste_frags[i - 1].ste_len |= htole32(STE_FRAG_LAST);
1862c8befdd5SWarner Losh 	/*
1863a1b2c209SPyun YongHyeon 	 * Because we use Tx polling we can't chain multiple
1864a1b2c209SPyun YongHyeon 	 * Tx descriptors here. Otherwise we race with controller.
1865c8befdd5SWarner Losh 	 */
1866a1b2c209SPyun YongHyeon 	desc->ste_next = 0;
1867ae49e7a6SPyun YongHyeon 	if ((sc->ste_cdata.ste_tx_prod % STE_TX_INTR_FRAMES) == 0)
1868ae49e7a6SPyun YongHyeon 		desc->ste_ctl = htole32(STE_TXCTL_ALIGN_DIS |
1869ae49e7a6SPyun YongHyeon 		    STE_TXCTL_DMAINTR);
1870ae49e7a6SPyun YongHyeon 	else
1871ae49e7a6SPyun YongHyeon 		desc->ste_ctl = htole32(STE_TXCTL_ALIGN_DIS);
1872a1b2c209SPyun YongHyeon 	txc->ste_mbuf = *m_head;
1873a1b2c209SPyun YongHyeon 	STE_INC(sc->ste_cdata.ste_tx_prod, STE_TX_LIST_CNT);
1874a1b2c209SPyun YongHyeon 	sc->ste_cdata.ste_tx_cnt++;
1875c8befdd5SWarner Losh 
1876c8befdd5SWarner Losh 	return (0);
1877c8befdd5SWarner Losh }
1878c8befdd5SWarner Losh 
1879c8befdd5SWarner Losh static void
188060270842SPyun YongHyeon ste_start(struct ifnet *ifp)
1881c8befdd5SWarner Losh {
1882c8befdd5SWarner Losh 	struct ste_softc *sc;
1883c8befdd5SWarner Losh 
1884c8befdd5SWarner Losh 	sc = ifp->if_softc;
1885c8befdd5SWarner Losh 	STE_LOCK(sc);
1886c8befdd5SWarner Losh 	ste_start_locked(ifp);
1887c8befdd5SWarner Losh 	STE_UNLOCK(sc);
1888c8befdd5SWarner Losh }
1889c8befdd5SWarner Losh 
1890c8befdd5SWarner Losh static void
189160270842SPyun YongHyeon ste_start_locked(struct ifnet *ifp)
1892c8befdd5SWarner Losh {
1893c8befdd5SWarner Losh 	struct ste_softc *sc;
1894c8befdd5SWarner Losh 	struct ste_chain *cur_tx;
1895f2632c3bSPyun YongHyeon 	struct mbuf *m_head = NULL;
1896a1b2c209SPyun YongHyeon 	int enq;
1897c8befdd5SWarner Losh 
1898c8befdd5SWarner Losh 	sc = ifp->if_softc;
1899c8befdd5SWarner Losh 	STE_LOCK_ASSERT(sc);
1900c8befdd5SWarner Losh 
19014465097bSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
19024465097bSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->ste_flags & STE_FLAG_LINK) == 0)
1903c8befdd5SWarner Losh 		return;
1904c8befdd5SWarner Losh 
1905a1b2c209SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) {
1906a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_tx_cnt == STE_TX_LIST_CNT - 1) {
1907c8befdd5SWarner Losh 			/*
1908a1b2c209SPyun YongHyeon 			 * Controller may have cached copy of the last used
1909a1b2c209SPyun YongHyeon 			 * next ptr so we have to reserve one TFD to avoid
1910a1b2c209SPyun YongHyeon 			 * TFD overruns.
1911c8befdd5SWarner Losh 			 */
1912c8befdd5SWarner Losh 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1913c8befdd5SWarner Losh 			break;
1914c8befdd5SWarner Losh 		}
1915c8befdd5SWarner Losh 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1916c8befdd5SWarner Losh 		if (m_head == NULL)
1917c8befdd5SWarner Losh 			break;
1918a1b2c209SPyun YongHyeon 		cur_tx = &sc->ste_cdata.ste_tx_chain[sc->ste_cdata.ste_tx_prod];
1919a1b2c209SPyun YongHyeon 		if (ste_encap(sc, &m_head, cur_tx) != 0) {
1920a1b2c209SPyun YongHyeon 			if (m_head == NULL)
1921c8befdd5SWarner Losh 				break;
1922a1b2c209SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1923a1b2c209SPyun YongHyeon 			break;
1924a1b2c209SPyun YongHyeon 		}
1925a1b2c209SPyun YongHyeon 		if (sc->ste_cdata.ste_last_tx == NULL) {
1926a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
1927a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map,
1928a1b2c209SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1929c8befdd5SWarner Losh 			STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
1930c8befdd5SWarner Losh 			ste_wait(sc);
1931c8befdd5SWarner Losh 			CSR_WRITE_4(sc, STE_TX_DMALIST_PTR,
1932a1b2c209SPyun YongHyeon 	    		    STE_ADDR_LO(sc->ste_ldata.ste_tx_list_paddr));
1933c8befdd5SWarner Losh 			CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 64);
1934c8befdd5SWarner Losh 			STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1935c8befdd5SWarner Losh 			ste_wait(sc);
1936c8befdd5SWarner Losh 		} else {
1937a1b2c209SPyun YongHyeon 			sc->ste_cdata.ste_last_tx->ste_ptr->ste_next =
1938a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_last_tx->ste_phys;
1939a1b2c209SPyun YongHyeon 			bus_dmamap_sync(sc->ste_cdata.ste_tx_list_tag,
1940a1b2c209SPyun YongHyeon 			    sc->ste_cdata.ste_tx_list_map,
1941a1b2c209SPyun YongHyeon 			    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1942c8befdd5SWarner Losh 		}
1943a1b2c209SPyun YongHyeon 		sc->ste_cdata.ste_last_tx = cur_tx;
1944c8befdd5SWarner Losh 
1945a1b2c209SPyun YongHyeon 		enq++;
1946c8befdd5SWarner Losh 		/*
1947c8befdd5SWarner Losh 		 * If there's a BPF listener, bounce a copy of this frame
1948c8befdd5SWarner Losh 		 * to him.
1949c8befdd5SWarner Losh 	 	 */
1950a1b2c209SPyun YongHyeon 		BPF_MTAP(ifp, m_head);
1951c8befdd5SWarner Losh 	}
1952a1b2c209SPyun YongHyeon 
1953a1b2c209SPyun YongHyeon 	if (enq > 0)
1954a1b2c209SPyun YongHyeon 		sc->ste_timer = STE_TX_TIMEOUT;
1955c8befdd5SWarner Losh }
1956c8befdd5SWarner Losh 
1957c8befdd5SWarner Losh static void
19587cf545d0SJohn Baldwin ste_watchdog(struct ste_softc *sc)
1959c8befdd5SWarner Losh {
19607cf545d0SJohn Baldwin 	struct ifnet *ifp;
1961c8befdd5SWarner Losh 
19627cf545d0SJohn Baldwin 	ifp = sc->ste_ifp;
19637cf545d0SJohn Baldwin 	STE_LOCK_ASSERT(sc);
1964c8befdd5SWarner Losh 
196510f695eeSPyun YongHyeon 	if (sc->ste_timer == 0 || --sc->ste_timer)
196610f695eeSPyun YongHyeon 		return;
196710f695eeSPyun YongHyeon 
1968c8befdd5SWarner Losh 	ifp->if_oerrors++;
1969c8befdd5SWarner Losh 	if_printf(ifp, "watchdog timeout\n");
1970c8befdd5SWarner Losh 
1971c8befdd5SWarner Losh 	ste_txeof(sc);
197281598b3eSPyun YongHyeon 	ste_txeoc(sc);
1973a1b2c209SPyun YongHyeon 	ste_rxeof(sc, -1);
197455d7003eSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1975c8befdd5SWarner Losh 	ste_init_locked(sc);
1976c8befdd5SWarner Losh 
1977c8befdd5SWarner Losh 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1978c8befdd5SWarner Losh 		ste_start_locked(ifp);
1979c8befdd5SWarner Losh }
1980c8befdd5SWarner Losh 
1981c8befdd5SWarner Losh static int
198260270842SPyun YongHyeon ste_shutdown(device_t dev)
1983c8befdd5SWarner Losh {
1984b4c170e1SPyun YongHyeon 
1985b4c170e1SPyun YongHyeon 	return (ste_suspend(dev));
1986b4c170e1SPyun YongHyeon }
1987b4c170e1SPyun YongHyeon 
1988b4c170e1SPyun YongHyeon static int
1989b4c170e1SPyun YongHyeon ste_suspend(device_t dev)
1990b4c170e1SPyun YongHyeon {
1991c8befdd5SWarner Losh 	struct ste_softc *sc;
1992c8befdd5SWarner Losh 
1993c8befdd5SWarner Losh 	sc = device_get_softc(dev);
1994c8befdd5SWarner Losh 
1995c8befdd5SWarner Losh 	STE_LOCK(sc);
1996c8befdd5SWarner Losh 	ste_stop(sc);
1997b4c170e1SPyun YongHyeon 	ste_setwol(sc);
1998b4c170e1SPyun YongHyeon 	STE_UNLOCK(sc);
1999b4c170e1SPyun YongHyeon 
2000b4c170e1SPyun YongHyeon 	return (0);
2001b4c170e1SPyun YongHyeon }
2002b4c170e1SPyun YongHyeon 
2003b4c170e1SPyun YongHyeon static int
2004b4c170e1SPyun YongHyeon ste_resume(device_t dev)
2005b4c170e1SPyun YongHyeon {
2006b4c170e1SPyun YongHyeon 	struct ste_softc *sc;
2007b4c170e1SPyun YongHyeon 	struct ifnet *ifp;
2008b4c170e1SPyun YongHyeon 	int pmc;
2009b4c170e1SPyun YongHyeon 	uint16_t pmstat;
2010b4c170e1SPyun YongHyeon 
2011b4c170e1SPyun YongHyeon 	sc = device_get_softc(dev);
2012b4c170e1SPyun YongHyeon 	STE_LOCK(sc);
20133b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->ste_dev, PCIY_PMG, &pmc) == 0) {
2014b4c170e1SPyun YongHyeon 		/* Disable PME and clear PME status. */
2015b4c170e1SPyun YongHyeon 		pmstat = pci_read_config(sc->ste_dev,
2016b4c170e1SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
2017b4c170e1SPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
2018b4c170e1SPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
2019b4c170e1SPyun YongHyeon 			pci_write_config(sc->ste_dev,
2020b4c170e1SPyun YongHyeon 			    pmc + PCIR_POWER_STATUS, pmstat, 2);
2021b4c170e1SPyun YongHyeon 		}
2022b4c170e1SPyun YongHyeon 	}
2023b4c170e1SPyun YongHyeon 	ifp = sc->ste_ifp;
2024b4c170e1SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2025b4c170e1SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2026b4c170e1SPyun YongHyeon 		ste_init_locked(sc);
2027b4c170e1SPyun YongHyeon 	}
2028c8befdd5SWarner Losh 	STE_UNLOCK(sc);
2029c8befdd5SWarner Losh 
2030c8befdd5SWarner Losh 	return (0);
2031c8befdd5SWarner Losh }
20328657caa6SPyun YongHyeon 
20338657caa6SPyun YongHyeon #define	STE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
20348657caa6SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
20358657caa6SPyun YongHyeon #define	STE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
20366dc7dc9aSMatthew D Fleming 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
20378657caa6SPyun YongHyeon 
20388657caa6SPyun YongHyeon static void
20398657caa6SPyun YongHyeon ste_sysctl_node(struct ste_softc *sc)
20408657caa6SPyun YongHyeon {
20418657caa6SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
20428657caa6SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
20438657caa6SPyun YongHyeon 	struct sysctl_oid *tree;
20448657caa6SPyun YongHyeon 	struct ste_hw_stats *stats;
20458657caa6SPyun YongHyeon 
20468657caa6SPyun YongHyeon 	stats = &sc->ste_stats;
20478657caa6SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->ste_dev);
20488657caa6SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->ste_dev));
20498657caa6SPyun YongHyeon 
2050fabbaac5SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, child, OID_AUTO, "int_rx_mod",
2051fabbaac5SPyun YongHyeon 	    CTLFLAG_RW, &sc->ste_int_rx_mod, 0, "ste RX interrupt moderation");
2052fabbaac5SPyun YongHyeon 	/* Pull in device tunables. */
2053fabbaac5SPyun YongHyeon 	sc->ste_int_rx_mod = STE_IM_RX_TIMER_DEFAULT;
2054fabbaac5SPyun YongHyeon 	resource_int_value(device_get_name(sc->ste_dev),
2055fabbaac5SPyun YongHyeon 	    device_get_unit(sc->ste_dev), "int_rx_mod", &sc->ste_int_rx_mod);
2056fabbaac5SPyun YongHyeon 
20578657caa6SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
20588657caa6SPyun YongHyeon 	    NULL, "STE statistics");
20598657caa6SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
20608657caa6SPyun YongHyeon 
20618657caa6SPyun YongHyeon 	/* Rx statistics. */
20628657caa6SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
20638657caa6SPyun YongHyeon 	    NULL, "Rx MAC statistics");
20648657caa6SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
20658657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
20668657caa6SPyun YongHyeon 	    &stats->rx_bytes, "Good octets");
20678657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
20688657caa6SPyun YongHyeon 	    &stats->rx_frames, "Good frames");
20698657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
20708657caa6SPyun YongHyeon 	    &stats->rx_bcast_frames, "Good broadcast frames");
20718657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
20728657caa6SPyun YongHyeon 	    &stats->rx_mcast_frames, "Good multicast frames");
20738657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "lost_frames",
20748657caa6SPyun YongHyeon 	    &stats->rx_lost_frames, "Lost frames");
20758657caa6SPyun YongHyeon 
20768657caa6SPyun YongHyeon 	/* Tx statistics. */
20778657caa6SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
20788657caa6SPyun YongHyeon 	    NULL, "Tx MAC statistics");
20798657caa6SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
20808657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
20818657caa6SPyun YongHyeon 	    &stats->tx_bytes, "Good octets");
20828657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
20838657caa6SPyun YongHyeon 	    &stats->tx_frames, "Good frames");
20848657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
20858657caa6SPyun YongHyeon 	    &stats->tx_bcast_frames, "Good broadcast frames");
20868657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
20878657caa6SPyun YongHyeon 	    &stats->tx_mcast_frames, "Good multicast frames");
20888657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "carrier_errs",
20898657caa6SPyun YongHyeon 	    &stats->tx_carrsense_errs, "Carrier sense errors");
20908657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "single_colls",
20918657caa6SPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
20928657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "multi_colls",
20938657caa6SPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
20948657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
20958657caa6SPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
20968657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "defers",
20978657caa6SPyun YongHyeon 	    &stats->tx_frames_defered, "Frames with deferrals");
20988657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "excess_defers",
20998657caa6SPyun YongHyeon 	    &stats->tx_excess_defers, "Frames with excessive derferrals");
21008657caa6SPyun YongHyeon 	STE_SYSCTL_STAT_ADD32(ctx, child, "abort",
21018657caa6SPyun YongHyeon 	    &stats->tx_abort, "Aborted frames due to Excessive collisions");
21028657caa6SPyun YongHyeon }
21038657caa6SPyun YongHyeon 
21048657caa6SPyun YongHyeon #undef STE_SYSCTL_STAT_ADD32
21058657caa6SPyun YongHyeon #undef STE_SYSCTL_STAT_ADD64
2106b4c170e1SPyun YongHyeon 
2107b4c170e1SPyun YongHyeon static void
2108b4c170e1SPyun YongHyeon ste_setwol(struct ste_softc *sc)
2109b4c170e1SPyun YongHyeon {
2110b4c170e1SPyun YongHyeon 	struct ifnet *ifp;
2111b4c170e1SPyun YongHyeon 	uint16_t pmstat;
2112b4c170e1SPyun YongHyeon 	uint8_t val;
2113b4c170e1SPyun YongHyeon 	int pmc;
2114b4c170e1SPyun YongHyeon 
2115b4c170e1SPyun YongHyeon 	STE_LOCK_ASSERT(sc);
2116b4c170e1SPyun YongHyeon 
21173b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->ste_dev, PCIY_PMG, &pmc) != 0) {
2118b4c170e1SPyun YongHyeon 		/* Disable WOL. */
2119b4c170e1SPyun YongHyeon 		CSR_READ_1(sc, STE_WAKE_EVENT);
2120b4c170e1SPyun YongHyeon 		CSR_WRITE_1(sc, STE_WAKE_EVENT, 0);
2121b4c170e1SPyun YongHyeon 		return;
2122b4c170e1SPyun YongHyeon 	}
2123b4c170e1SPyun YongHyeon 
2124b4c170e1SPyun YongHyeon 	ifp = sc->ste_ifp;
2125b4c170e1SPyun YongHyeon 	val = CSR_READ_1(sc, STE_WAKE_EVENT);
2126b4c170e1SPyun YongHyeon 	val &= ~(STE_WAKEEVENT_WAKEPKT_ENB | STE_WAKEEVENT_MAGICPKT_ENB |
2127b4c170e1SPyun YongHyeon 	    STE_WAKEEVENT_LINKEVT_ENB | STE_WAKEEVENT_WAKEONLAN_ENB);
2128b4c170e1SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2129b4c170e1SPyun YongHyeon 		val |= STE_WAKEEVENT_MAGICPKT_ENB | STE_WAKEEVENT_WAKEONLAN_ENB;
2130b4c170e1SPyun YongHyeon 	CSR_WRITE_1(sc, STE_WAKE_EVENT, val);
2131b4c170e1SPyun YongHyeon 	/* Request PME. */
2132b4c170e1SPyun YongHyeon 	pmstat = pci_read_config(sc->ste_dev, pmc + PCIR_POWER_STATUS, 2);
2133b4c170e1SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
2134b4c170e1SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2135b4c170e1SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
2136b4c170e1SPyun YongHyeon 	pci_write_config(sc->ste_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
2137b4c170e1SPyun YongHyeon }
2138