xref: /freebsd/sys/dev/sound/pci/csa.c (revision 9dbf5b0e6876d8c93890754bcc9c748339de79c0)
1098ca2bdSWarner Losh /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4fe1a5d1cSSeigo Tanimura  * Copyright (c) 1999 Seigo Tanimura
5fe1a5d1cSSeigo Tanimura  * All rights reserved.
6fe1a5d1cSSeigo Tanimura  *
77012990aSSeigo Tanimura  * Portions of this source are based on cwcealdr.cpp and dhwiface.cpp in
87012990aSSeigo Tanimura  * cwcealdr1.zip, the sample sources by Crystal Semiconductor.
97012990aSSeigo Tanimura  * Copyright (c) 1996-1998 Crystal Semiconductor Corp.
107012990aSSeigo Tanimura  *
11fe1a5d1cSSeigo Tanimura  * Redistribution and use in source and binary forms, with or without
12fe1a5d1cSSeigo Tanimura  * modification, are permitted provided that the following conditions
13fe1a5d1cSSeigo Tanimura  * are met:
14fe1a5d1cSSeigo Tanimura  * 1. Redistributions of source code must retain the above copyright
15fe1a5d1cSSeigo Tanimura  *    notice, this list of conditions and the following disclaimer.
16fe1a5d1cSSeigo Tanimura  * 2. Redistributions in binary form must reproduce the above copyright
17fe1a5d1cSSeigo Tanimura  *    notice, this list of conditions and the following disclaimer in the
18fe1a5d1cSSeigo Tanimura  *    documentation and/or other materials provided with the distribution.
19fe1a5d1cSSeigo Tanimura  *
20fe1a5d1cSSeigo Tanimura  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21fe1a5d1cSSeigo Tanimura  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22fe1a5d1cSSeigo Tanimura  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23fe1a5d1cSSeigo Tanimura  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
24fe1a5d1cSSeigo Tanimura  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25fe1a5d1cSSeigo Tanimura  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26fe1a5d1cSSeigo Tanimura  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27fe1a5d1cSSeigo Tanimura  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28fe1a5d1cSSeigo Tanimura  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29fe1a5d1cSSeigo Tanimura  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30fe1a5d1cSSeigo Tanimura  * SUCH DAMAGE.
31fe1a5d1cSSeigo Tanimura  */
32fe1a5d1cSSeigo Tanimura 
33fe1a5d1cSSeigo Tanimura #include <sys/param.h>
34fe1a5d1cSSeigo Tanimura #include <sys/systm.h>
35fe1a5d1cSSeigo Tanimura #include <sys/kernel.h>
36fe1a5d1cSSeigo Tanimura #include <sys/bus.h>
37fe1a5d1cSSeigo Tanimura #include <sys/malloc.h>
38fe1a5d1cSSeigo Tanimura #include <sys/module.h>
39fe1a5d1cSSeigo Tanimura #include <machine/resource.h>
40fe1a5d1cSSeigo Tanimura #include <machine/bus.h>
41fe1a5d1cSSeigo Tanimura #include <sys/rman.h>
4290da2b28SAriff Abdullah 
4390da2b28SAriff Abdullah #ifdef HAVE_KERNEL_OPTION_HEADERS
4490da2b28SAriff Abdullah #include "opt_snd.h"
4590da2b28SAriff Abdullah #endif
4690da2b28SAriff Abdullah 
47f314f3daSCameron Grant #include <dev/sound/pcm/sound.h>
48fe1a5d1cSSeigo Tanimura #include <dev/sound/chip.h>
49fe1a5d1cSSeigo Tanimura #include <dev/sound/pci/csareg.h>
50fe1a5d1cSSeigo Tanimura #include <dev/sound/pci/csavar.h>
51fe1a5d1cSSeigo Tanimura 
5290cf0136SWarner Losh #include <dev/pci/pcireg.h>
5390cf0136SWarner Losh #include <dev/pci/pcivar.h>
54fe1a5d1cSSeigo Tanimura 
557106ed25SPedro F. Giffuni #include <dev/sound/pci/cs461x_dsp.h>
5620ac1df7SCameron Grant 
5720ac1df7SCameron Grant /* This is the pci device id. */
5820ac1df7SCameron Grant #define CS4610_PCI_ID 0x60011013
5920ac1df7SCameron Grant #define CS4614_PCI_ID 0x60031013
6020ac1df7SCameron Grant #define CS4615_PCI_ID 0x60041013
61fe1a5d1cSSeigo Tanimura 
62fe1a5d1cSSeigo Tanimura /* Here is the parameter structure per a device. */
63fe1a5d1cSSeigo Tanimura struct csa_softc {
64fe1a5d1cSSeigo Tanimura 	device_t dev; /* device */
65fe1a5d1cSSeigo Tanimura 	csa_res res; /* resources */
66fe1a5d1cSSeigo Tanimura 
67fe1a5d1cSSeigo Tanimura 	device_t pcm; /* pcm device */
68fe1a5d1cSSeigo Tanimura 	driver_intr_t* pcmintr; /* pcm intr */
69fe1a5d1cSSeigo Tanimura 	void *pcmintr_arg; /* pcm intr arg */
70fe1a5d1cSSeigo Tanimura 	device_t midi; /* midi device */
71fe1a5d1cSSeigo Tanimura 	driver_intr_t* midiintr; /* midi intr */
72fe1a5d1cSSeigo Tanimura 	void *midiintr_arg; /* midi intr arg */
73fe1a5d1cSSeigo Tanimura 	void *ih; /* cookie */
74f259d7eeSSeigo Tanimura 
7520ac1df7SCameron Grant 	struct csa_card *card;
76f259d7eeSSeigo Tanimura 	struct csa_bridgeinfo binfo; /* The state of this bridge. */
77fe1a5d1cSSeigo Tanimura };
78fe1a5d1cSSeigo Tanimura 
79fe1a5d1cSSeigo Tanimura typedef struct csa_softc *sc_p;
80fe1a5d1cSSeigo Tanimura 
81fe1a5d1cSSeigo Tanimura static int csa_probe(device_t dev);
82fe1a5d1cSSeigo Tanimura static int csa_attach(device_t dev);
83fe1a5d1cSSeigo Tanimura static struct resource *csa_alloc_resource(device_t bus, device_t child, int type, int *rid,
842dd1bdf1SJustin Hibbits 					      rman_res_t start, rman_res_t end,
852dd1bdf1SJustin Hibbits 					      rman_res_t count, u_int flags);
86*9dbf5b0eSJohn Baldwin static int csa_release_resource(device_t bus, device_t child, struct resource *r);
87f259d7eeSSeigo Tanimura static int csa_setup_intr(device_t bus, device_t child,
88f259d7eeSSeigo Tanimura 			  struct resource *irq, int flags,
892cc08b74SAriff Abdullah 			  driver_filter_t *filter,
902cc08b74SAriff Abdullah 			  driver_intr_t *intr,  void *arg, void **cookiep);
91f259d7eeSSeigo Tanimura static int csa_teardown_intr(device_t bus, device_t child,
92f259d7eeSSeigo Tanimura 			     struct resource *irq, void *cookie);
93f259d7eeSSeigo Tanimura static driver_intr_t csa_intr;
94fe1a5d1cSSeigo Tanimura static int csa_initialize(sc_p scp);
95fe1a5d1cSSeigo Tanimura static int csa_downloadimage(csa_res *resp);
967106ed25SPedro F. Giffuni static int csa_transferimage(csa_res *resp, u_int32_t *src, u_long dest, u_long len);
97fe1a5d1cSSeigo Tanimura 
9820ac1df7SCameron Grant static void
9920ac1df7SCameron Grant amp_none(void)
10020ac1df7SCameron Grant {
10120ac1df7SCameron Grant }
10220ac1df7SCameron Grant 
10320ac1df7SCameron Grant static void
10420ac1df7SCameron Grant amp_voyetra(void)
10520ac1df7SCameron Grant {
10620ac1df7SCameron Grant }
10720ac1df7SCameron Grant 
10820ac1df7SCameron Grant static int
10920ac1df7SCameron Grant clkrun_hack(int run)
11020ac1df7SCameron Grant {
11120ac1df7SCameron Grant #ifdef __i386__
11220ac1df7SCameron Grant 	devclass_t		pci_devclass;
11320ac1df7SCameron Grant 	device_t		*pci_devices, *pci_children, *busp, *childp;
11420ac1df7SCameron Grant 	int			pci_count = 0, pci_childcount = 0;
11520ac1df7SCameron Grant 	int			i, j, port;
11620ac1df7SCameron Grant 	u_int16_t		control;
11720ac1df7SCameron Grant 	bus_space_tag_t		btag;
11820ac1df7SCameron Grant 
11920ac1df7SCameron Grant 	if ((pci_devclass = devclass_find("pci")) == NULL) {
12020ac1df7SCameron Grant 		return ENXIO;
12120ac1df7SCameron Grant 	}
12220ac1df7SCameron Grant 
12320ac1df7SCameron Grant 	devclass_get_devices(pci_devclass, &pci_devices, &pci_count);
12420ac1df7SCameron Grant 
12520ac1df7SCameron Grant 	for (i = 0, busp = pci_devices; i < pci_count; i++, busp++) {
12620ac1df7SCameron Grant 		pci_childcount = 0;
127a4e1d2d2SWarner Losh 		if (device_get_children(*busp, &pci_children, &pci_childcount))
128a4e1d2d2SWarner Losh 			continue;
12920ac1df7SCameron Grant 		for (j = 0, childp = pci_children; j < pci_childcount; j++, childp++) {
13020ac1df7SCameron Grant 			if (pci_get_vendor(*childp) == 0x8086 && pci_get_device(*childp) == 0x7113) {
13120ac1df7SCameron Grant 				port = (pci_read_config(*childp, 0x41, 1) << 8) + 0x10;
13220ac1df7SCameron Grant 				/* XXX */
13381bd5041STijl Coosemans 				btag = X86_BUS_SPACE_IO;
13420ac1df7SCameron Grant 
13520ac1df7SCameron Grant 				control = bus_space_read_2(btag, 0x0, port);
13620ac1df7SCameron Grant 				control &= ~0x2000;
13720ac1df7SCameron Grant 				control |= run? 0 : 0x2000;
13820ac1df7SCameron Grant 				bus_space_write_2(btag, 0x0, port, control);
139b30d1156SCameron Grant 				free(pci_devices, M_TEMP);
140b30d1156SCameron Grant 				free(pci_children, M_TEMP);
14120ac1df7SCameron Grant 				return 0;
14220ac1df7SCameron Grant 			}
14320ac1df7SCameron Grant 		}
144b30d1156SCameron Grant 		free(pci_children, M_TEMP);
14520ac1df7SCameron Grant 	}
14620ac1df7SCameron Grant 
14720ac1df7SCameron Grant 	free(pci_devices, M_TEMP);
14820ac1df7SCameron Grant 	return ENXIO;
14920ac1df7SCameron Grant #else
15020ac1df7SCameron Grant 	return 0;
15120ac1df7SCameron Grant #endif
15220ac1df7SCameron Grant }
15320ac1df7SCameron Grant 
15420ac1df7SCameron Grant static struct csa_card cards_4610[] = {
1558e81760bSCameron Grant 	{0, 0, "Unknown/invalid SSID (CS4610)", NULL, NULL, NULL, 0},
15620ac1df7SCameron Grant };
15720ac1df7SCameron Grant 
15820ac1df7SCameron Grant static struct csa_card cards_4614[] = {
1598e81760bSCameron Grant 	{0x1489, 0x7001, "Genius Soundmaker 128 value", amp_none, NULL, NULL, 0},
1608e81760bSCameron Grant 	{0x5053, 0x3357, "Turtle Beach Santa Cruz", amp_voyetra, NULL, NULL, 1},
1618e81760bSCameron Grant 	{0x1071, 0x6003, "Mitac MI6020/21", amp_voyetra, NULL, NULL, 0},
1628e81760bSCameron Grant 	{0x14AF, 0x0050, "Hercules Game Theatre XP", NULL, NULL, NULL, 0},
1638e81760bSCameron Grant 	{0x1681, 0x0050, "Hercules Game Theatre XP", NULL, NULL, NULL, 0},
16441425f4fSJeroen Ruigrok van der Werven 	{0x1014, 0x0132, "Thinkpad 570", amp_none, NULL, NULL, 0},
1658e81760bSCameron Grant 	{0x1014, 0x0153, "Thinkpad 600X/A20/T20", amp_none, NULL, clkrun_hack, 0},
1668e81760bSCameron Grant 	{0x1014, 0x1010, "Thinkpad 600E (unsupported)", NULL, NULL, NULL, 0},
1671e814084STai-hwa Liang 	{0x153b, 0x1136, "Terratec SiXPack 5.1+", NULL, NULL, NULL, 0},
1688e81760bSCameron Grant 	{0, 0, "Unknown/invalid SSID (CS4614)", NULL, NULL, NULL, 0},
16920ac1df7SCameron Grant };
17020ac1df7SCameron Grant 
17120ac1df7SCameron Grant static struct csa_card cards_4615[] = {
1728e81760bSCameron Grant 	{0, 0, "Unknown/invalid SSID (CS4615)", NULL, NULL, NULL, 0},
17320ac1df7SCameron Grant };
17420ac1df7SCameron Grant 
1758e81760bSCameron Grant static struct csa_card nocard = {0, 0, "unknown", NULL, NULL, NULL, 0};
17620ac1df7SCameron Grant 
17720ac1df7SCameron Grant struct card_type {
17820ac1df7SCameron Grant 	u_int32_t devid;
17920ac1df7SCameron Grant 	char *name;
18020ac1df7SCameron Grant 	struct csa_card *cards;
18120ac1df7SCameron Grant };
18220ac1df7SCameron Grant 
18320ac1df7SCameron Grant static struct card_type cards[] = {
18420ac1df7SCameron Grant 	{CS4610_PCI_ID, "CS4610/CS4611", cards_4610},
18520ac1df7SCameron Grant 	{CS4614_PCI_ID, "CS4280/CS4614/CS4622/CS4624/CS4630", cards_4614},
18620ac1df7SCameron Grant 	{CS4615_PCI_ID, "CS4615", cards_4615},
18720ac1df7SCameron Grant 	{0, NULL, NULL},
18820ac1df7SCameron Grant };
18920ac1df7SCameron Grant 
19020ac1df7SCameron Grant static struct card_type *
19120ac1df7SCameron Grant csa_findcard(device_t dev)
19220ac1df7SCameron Grant {
19320ac1df7SCameron Grant 	int i;
19420ac1df7SCameron Grant 
19520ac1df7SCameron Grant 	i = 0;
19620ac1df7SCameron Grant 	while (cards[i].devid != 0) {
19720ac1df7SCameron Grant 		if (pci_get_devid(dev) == cards[i].devid)
19820ac1df7SCameron Grant 			return &cards[i];
19920ac1df7SCameron Grant 		i++;
20020ac1df7SCameron Grant 	}
20120ac1df7SCameron Grant 	return NULL;
20220ac1df7SCameron Grant }
20320ac1df7SCameron Grant 
20420ac1df7SCameron Grant struct csa_card *
20520ac1df7SCameron Grant csa_findsubcard(device_t dev)
20620ac1df7SCameron Grant {
20720ac1df7SCameron Grant 	int i;
20820ac1df7SCameron Grant 	struct card_type *card;
20920ac1df7SCameron Grant 	struct csa_card *subcard;
21020ac1df7SCameron Grant 
21120ac1df7SCameron Grant 	card = csa_findcard(dev);
21220ac1df7SCameron Grant 	if (card == NULL)
21320ac1df7SCameron Grant 		return &nocard;
21420ac1df7SCameron Grant 	subcard = card->cards;
21520ac1df7SCameron Grant 	i = 0;
21620ac1df7SCameron Grant 	while (subcard[i].subvendor != 0) {
21720ac1df7SCameron Grant 		if (pci_get_subvendor(dev) == subcard[i].subvendor
21820ac1df7SCameron Grant 		    && pci_get_subdevice(dev) == subcard[i].subdevice) {
21920ac1df7SCameron Grant 			return &subcard[i];
22020ac1df7SCameron Grant 		}
22120ac1df7SCameron Grant 		i++;
22220ac1df7SCameron Grant 	}
22320ac1df7SCameron Grant 	return &subcard[i];
22420ac1df7SCameron Grant }
22520ac1df7SCameron Grant 
226fe1a5d1cSSeigo Tanimura static int
227fe1a5d1cSSeigo Tanimura csa_probe(device_t dev)
228fe1a5d1cSSeigo Tanimura {
22920ac1df7SCameron Grant 	struct card_type *card;
230fe1a5d1cSSeigo Tanimura 
23120ac1df7SCameron Grant 	card = csa_findcard(dev);
23220ac1df7SCameron Grant 	if (card) {
23320ac1df7SCameron Grant 		device_set_desc(dev, card->name);
234d2b677bbSWarner Losh 		return BUS_PROBE_DEFAULT;
235fe1a5d1cSSeigo Tanimura 	}
23620ac1df7SCameron Grant 	return ENXIO;
237fe1a5d1cSSeigo Tanimura }
238fe1a5d1cSSeigo Tanimura 
239fe1a5d1cSSeigo Tanimura static int
240fe1a5d1cSSeigo Tanimura csa_attach(device_t dev)
241fe1a5d1cSSeigo Tanimura {
242fe1a5d1cSSeigo Tanimura 	sc_p scp;
243fe1a5d1cSSeigo Tanimura 	csa_res *resp;
244f259d7eeSSeigo Tanimura 	struct sndcard_func *func;
245916076feSThomas Moestl 	int error = ENXIO;
246fe1a5d1cSSeigo Tanimura 
247fe1a5d1cSSeigo Tanimura 	scp = device_get_softc(dev);
248fe1a5d1cSSeigo Tanimura 
249fe1a5d1cSSeigo Tanimura 	/* Fill in the softc. */
250fe1a5d1cSSeigo Tanimura 	bzero(scp, sizeof(*scp));
251fe1a5d1cSSeigo Tanimura 	scp->dev = dev;
252fe1a5d1cSSeigo Tanimura 
253c68534f1SScott Long 	pci_enable_busmaster(dev);
254fe1a5d1cSSeigo Tanimura 
255fe1a5d1cSSeigo Tanimura 	/* Allocate the resources. */
256fe1a5d1cSSeigo Tanimura 	resp = &scp->res;
25720ac1df7SCameron Grant 	scp->card = csa_findsubcard(dev);
25820ac1df7SCameron Grant 	scp->binfo.card = scp->card;
25920ac1df7SCameron Grant 	printf("csa: card is %s\n", scp->card->name);
260e27951b2SJohn Baldwin 	resp->io_rid = PCIR_BAR(0);
2615f96beb9SNate Lawson 	resp->io = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
2625f96beb9SNate Lawson 		&resp->io_rid, RF_ACTIVE);
263fe1a5d1cSSeigo Tanimura 	if (resp->io == NULL)
264fe1a5d1cSSeigo Tanimura 		return (ENXIO);
265e27951b2SJohn Baldwin 	resp->mem_rid = PCIR_BAR(1);
2665f96beb9SNate Lawson 	resp->mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
2675f96beb9SNate Lawson 		&resp->mem_rid, RF_ACTIVE);
268916076feSThomas Moestl 	if (resp->mem == NULL)
269916076feSThomas Moestl 		goto err_io;
270fe1a5d1cSSeigo Tanimura 	resp->irq_rid = 0;
2715f96beb9SNate Lawson 	resp->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
2725f96beb9SNate Lawson 		&resp->irq_rid, RF_ACTIVE | RF_SHAREABLE);
273916076feSThomas Moestl 	if (resp->irq == NULL)
274916076feSThomas Moestl 		goto err_mem;
275fe1a5d1cSSeigo Tanimura 
276f259d7eeSSeigo Tanimura 	/* Enable interrupt. */
2778fb9a995SBrian Feldman 	if (snd_setup_intr(dev, resp->irq, 0, csa_intr, scp, &scp->ih))
278916076feSThomas Moestl 		goto err_intr;
27920ac1df7SCameron Grant #if 0
280f259d7eeSSeigo Tanimura 	if ((csa_readio(resp, BA0_HISR) & HISR_INTENA) == 0)
281f259d7eeSSeigo Tanimura 		csa_writeio(resp, BA0_HICR, HICR_IEV | HICR_CHGM);
28220ac1df7SCameron Grant #endif
283f259d7eeSSeigo Tanimura 
284fe1a5d1cSSeigo Tanimura 	/* Initialize the chip. */
285916076feSThomas Moestl 	if (csa_initialize(scp))
286916076feSThomas Moestl 		goto err_teardown;
287fe1a5d1cSSeigo Tanimura 
288fe1a5d1cSSeigo Tanimura 	/* Reset the Processor. */
289fe1a5d1cSSeigo Tanimura 	csa_resetdsp(resp);
290fe1a5d1cSSeigo Tanimura 
291fe1a5d1cSSeigo Tanimura 	/* Download the Processor Image to the processor. */
292916076feSThomas Moestl 	if (csa_downloadimage(resp))
293916076feSThomas Moestl 		goto err_teardown;
294fe1a5d1cSSeigo Tanimura 
295f259d7eeSSeigo Tanimura 	/* Attach the children. */
296f259d7eeSSeigo Tanimura 
297f259d7eeSSeigo Tanimura 	/* PCM Audio */
298733a4ea7SGeorge C A Reid 	func = malloc(sizeof(struct sndcard_func), M_DEVBUF, M_NOWAIT | M_ZERO);
299916076feSThomas Moestl 	if (func == NULL) {
300916076feSThomas Moestl 		error = ENOMEM;
301916076feSThomas Moestl 		goto err_teardown;
302916076feSThomas Moestl 	}
303f259d7eeSSeigo Tanimura 	func->varinfo = &scp->binfo;
304f259d7eeSSeigo Tanimura 	func->func = SCF_PCM;
305f259d7eeSSeigo Tanimura 	scp->pcm = device_add_child(dev, "pcm", -1);
306f259d7eeSSeigo Tanimura 	device_set_ivars(scp->pcm, func);
307f259d7eeSSeigo Tanimura 
308f259d7eeSSeigo Tanimura 	/* Midi Interface */
309733a4ea7SGeorge C A Reid 	func = malloc(sizeof(struct sndcard_func), M_DEVBUF, M_NOWAIT | M_ZERO);
310916076feSThomas Moestl 	if (func == NULL) {
311916076feSThomas Moestl 		error = ENOMEM;
312916076feSThomas Moestl 		goto err_teardown;
313916076feSThomas Moestl 	}
314f259d7eeSSeigo Tanimura 	func->varinfo = &scp->binfo;
315f259d7eeSSeigo Tanimura 	func->func = SCF_MIDI;
316f259d7eeSSeigo Tanimura 	scp->midi = device_add_child(dev, "midi", -1);
317f259d7eeSSeigo Tanimura 	device_set_ivars(scp->midi, func);
318f259d7eeSSeigo Tanimura 
319fe1a5d1cSSeigo Tanimura 	bus_generic_attach(dev);
320fe1a5d1cSSeigo Tanimura 
321fe1a5d1cSSeigo Tanimura 	return (0);
322916076feSThomas Moestl 
323916076feSThomas Moestl err_teardown:
324916076feSThomas Moestl 	bus_teardown_intr(dev, resp->irq, scp->ih);
325916076feSThomas Moestl err_intr:
326916076feSThomas Moestl 	bus_release_resource(dev, SYS_RES_IRQ, resp->irq_rid, resp->irq);
327916076feSThomas Moestl err_mem:
328916076feSThomas Moestl 	bus_release_resource(dev, SYS_RES_MEMORY, resp->mem_rid, resp->mem);
329916076feSThomas Moestl err_io:
330916076feSThomas Moestl 	bus_release_resource(dev, SYS_RES_MEMORY, resp->io_rid, resp->io);
331916076feSThomas Moestl 	return (error);
332fe1a5d1cSSeigo Tanimura }
333fe1a5d1cSSeigo Tanimura 
33420ac1df7SCameron Grant static int
33520ac1df7SCameron Grant csa_detach(device_t dev)
33620ac1df7SCameron Grant {
33752eb6afdSCameron Grant 	csa_res *resp;
33820ac1df7SCameron Grant 	sc_p scp;
339d2ea76feSAriff Abdullah 	struct sndcard_func *func;
34052eb6afdSCameron Grant 	int err;
34120ac1df7SCameron Grant 
34220ac1df7SCameron Grant 	scp = device_get_softc(dev);
34352eb6afdSCameron Grant 	resp = &scp->res;
34452eb6afdSCameron Grant 
345d2ea76feSAriff Abdullah 	if (scp->midi != NULL) {
346d2ea76feSAriff Abdullah 		func = device_get_ivars(scp->midi);
34752eb6afdSCameron Grant 		err = device_delete_child(dev, scp->midi);
348d2ea76feSAriff Abdullah 		if (err != 0)
34952eb6afdSCameron Grant 			return err;
350d2ea76feSAriff Abdullah 		if (func != NULL)
351d2ea76feSAriff Abdullah 			free(func, M_DEVBUF);
35252eb6afdSCameron Grant 		scp->midi = NULL;
353d2ea76feSAriff Abdullah 	}
35452eb6afdSCameron Grant 
355d2ea76feSAriff Abdullah 	if (scp->pcm != NULL) {
356d2ea76feSAriff Abdullah 		func = device_get_ivars(scp->pcm);
35752eb6afdSCameron Grant 		err = device_delete_child(dev, scp->pcm);
358d2ea76feSAriff Abdullah 		if (err != 0)
35952eb6afdSCameron Grant 			return err;
360d2ea76feSAriff Abdullah 		if (func != NULL)
361d2ea76feSAriff Abdullah 			free(func, M_DEVBUF);
36252eb6afdSCameron Grant 		scp->pcm = NULL;
363d2ea76feSAriff Abdullah 	}
36452eb6afdSCameron Grant 
36552eb6afdSCameron Grant 	bus_teardown_intr(dev, resp->irq, scp->ih);
36652eb6afdSCameron Grant 	bus_release_resource(dev, SYS_RES_IRQ, resp->irq_rid, resp->irq);
36752eb6afdSCameron Grant 	bus_release_resource(dev, SYS_RES_MEMORY, resp->mem_rid, resp->mem);
36852eb6afdSCameron Grant 	bus_release_resource(dev, SYS_RES_MEMORY, resp->io_rid, resp->io);
36952eb6afdSCameron Grant 
37020ac1df7SCameron Grant 	return bus_generic_detach(dev);
37120ac1df7SCameron Grant }
37220ac1df7SCameron Grant 
373fed38951SDoug Ambrisko static int
374fed38951SDoug Ambrisko csa_resume(device_t dev)
375fed38951SDoug Ambrisko {
376961478afSGleb Smirnoff 	csa_res *resp;
377961478afSGleb Smirnoff 	sc_p scp;
378961478afSGleb Smirnoff 
379961478afSGleb Smirnoff 	scp = device_get_softc(dev);
380961478afSGleb Smirnoff 	resp = &scp->res;
381961478afSGleb Smirnoff 
382961478afSGleb Smirnoff 	/* Initialize the chip. */
383961478afSGleb Smirnoff 	if (csa_initialize(scp))
384961478afSGleb Smirnoff 		return (ENXIO);
385961478afSGleb Smirnoff 
386961478afSGleb Smirnoff 	/* Reset the Processor. */
387961478afSGleb Smirnoff 	csa_resetdsp(resp);
388961478afSGleb Smirnoff 
389961478afSGleb Smirnoff 	/* Download the Processor Image to the processor. */
390961478afSGleb Smirnoff 	if (csa_downloadimage(resp))
391961478afSGleb Smirnoff 		return (ENXIO);
392961478afSGleb Smirnoff 
393961478afSGleb Smirnoff 	return (bus_generic_resume(dev));
394fed38951SDoug Ambrisko }
395fed38951SDoug Ambrisko 
396fe1a5d1cSSeigo Tanimura static struct resource *
397fe1a5d1cSSeigo Tanimura csa_alloc_resource(device_t bus, device_t child, int type, int *rid,
3982dd1bdf1SJustin Hibbits 		   rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
399fe1a5d1cSSeigo Tanimura {
400fe1a5d1cSSeigo Tanimura 	sc_p scp;
401fe1a5d1cSSeigo Tanimura 	csa_res *resp;
402fe1a5d1cSSeigo Tanimura 	struct resource *res;
403fe1a5d1cSSeigo Tanimura 
404fe1a5d1cSSeigo Tanimura 	scp = device_get_softc(bus);
405fe1a5d1cSSeigo Tanimura 	resp = &scp->res;
406fe1a5d1cSSeigo Tanimura 	switch (type) {
407fe1a5d1cSSeigo Tanimura 	case SYS_RES_IRQ:
408fe1a5d1cSSeigo Tanimura 		if (*rid != 0)
409fe1a5d1cSSeigo Tanimura 			return (NULL);
410fe1a5d1cSSeigo Tanimura 		res = resp->irq;
411fe1a5d1cSSeigo Tanimura 		break;
412fe1a5d1cSSeigo Tanimura 	case SYS_RES_MEMORY:
413fe1a5d1cSSeigo Tanimura 		switch (*rid) {
414e27951b2SJohn Baldwin 		case PCIR_BAR(0):
415fe1a5d1cSSeigo Tanimura 			res = resp->io;
416fe1a5d1cSSeigo Tanimura 			break;
417e27951b2SJohn Baldwin 		case PCIR_BAR(1):
418fe1a5d1cSSeigo Tanimura 			res = resp->mem;
419fe1a5d1cSSeigo Tanimura 			break;
420fe1a5d1cSSeigo Tanimura 		default:
421fe1a5d1cSSeigo Tanimura 			return (NULL);
422fe1a5d1cSSeigo Tanimura 		}
423fe1a5d1cSSeigo Tanimura 		break;
424fe1a5d1cSSeigo Tanimura 	default:
425fe1a5d1cSSeigo Tanimura 		return (NULL);
426fe1a5d1cSSeigo Tanimura 	}
427fe1a5d1cSSeigo Tanimura 
428fe1a5d1cSSeigo Tanimura 	return res;
429fe1a5d1cSSeigo Tanimura }
430fe1a5d1cSSeigo Tanimura 
431fe1a5d1cSSeigo Tanimura static int
432*9dbf5b0eSJohn Baldwin csa_release_resource(device_t bus, device_t child, struct resource *r)
433fe1a5d1cSSeigo Tanimura {
434fe1a5d1cSSeigo Tanimura 	return (0);
435fe1a5d1cSSeigo Tanimura }
436fe1a5d1cSSeigo Tanimura 
437f259d7eeSSeigo Tanimura /*
438f259d7eeSSeigo Tanimura  * The following three functions deal with interrupt handling.
439f259d7eeSSeigo Tanimura  * An interrupt is primarily handled by the bridge driver.
440f259d7eeSSeigo Tanimura  * The bridge driver then determines the child devices to pass
441f259d7eeSSeigo Tanimura  * the interrupt. Certain information of the device can be read
442f259d7eeSSeigo Tanimura  * only once(eg the value of HISR). The bridge driver is responsible
443f259d7eeSSeigo Tanimura  * to pass such the information to the children.
444f259d7eeSSeigo Tanimura  */
445f259d7eeSSeigo Tanimura 
446f259d7eeSSeigo Tanimura static int
447f259d7eeSSeigo Tanimura csa_setup_intr(device_t bus, device_t child,
448f259d7eeSSeigo Tanimura 	       struct resource *irq, int flags,
4492cc08b74SAriff Abdullah 	       driver_filter_t *filter,
4502cc08b74SAriff Abdullah 	       driver_intr_t *intr, void *arg, void **cookiep)
451f259d7eeSSeigo Tanimura {
452f259d7eeSSeigo Tanimura 	sc_p scp;
453f259d7eeSSeigo Tanimura 	csa_res *resp;
454f259d7eeSSeigo Tanimura 	struct sndcard_func *func;
455f259d7eeSSeigo Tanimura 
456ef544f63SPaolo Pisati 	if (filter != NULL) {
457ef544f63SPaolo Pisati 		printf("ata-csa.c: we cannot use a filter here\n");
458ef544f63SPaolo Pisati 		return (EINVAL);
459ef544f63SPaolo Pisati 	}
460f259d7eeSSeigo Tanimura 	scp = device_get_softc(bus);
461f259d7eeSSeigo Tanimura 	resp = &scp->res;
462f259d7eeSSeigo Tanimura 
463f259d7eeSSeigo Tanimura 	/*
464f259d7eeSSeigo Tanimura 	 * Look at the function code of the child to determine
465dc8d33b3SGordon Bergling 	 * the appropriate handler for it.
466f259d7eeSSeigo Tanimura 	 */
467f259d7eeSSeigo Tanimura 	func = device_get_ivars(child);
468f259d7eeSSeigo Tanimura 	if (func == NULL || irq != resp->irq)
469f259d7eeSSeigo Tanimura 		return (EINVAL);
470f259d7eeSSeigo Tanimura 
471f259d7eeSSeigo Tanimura 	switch (func->func) {
472f259d7eeSSeigo Tanimura 	case SCF_PCM:
473f259d7eeSSeigo Tanimura 		scp->pcmintr = intr;
474f259d7eeSSeigo Tanimura 		scp->pcmintr_arg = arg;
475f259d7eeSSeigo Tanimura 		break;
476f259d7eeSSeigo Tanimura 
477f259d7eeSSeigo Tanimura 	case SCF_MIDI:
478f259d7eeSSeigo Tanimura 		scp->midiintr = intr;
479f259d7eeSSeigo Tanimura 		scp->midiintr_arg = arg;
480f259d7eeSSeigo Tanimura 		break;
481f259d7eeSSeigo Tanimura 
482f259d7eeSSeigo Tanimura 	default:
483f259d7eeSSeigo Tanimura 		return (EINVAL);
484f259d7eeSSeigo Tanimura 	}
485f259d7eeSSeigo Tanimura 	*cookiep = scp;
486f259d7eeSSeigo Tanimura 	if ((csa_readio(resp, BA0_HISR) & HISR_INTENA) == 0)
487f259d7eeSSeigo Tanimura 		csa_writeio(resp, BA0_HICR, HICR_IEV | HICR_CHGM);
488f259d7eeSSeigo Tanimura 
489f259d7eeSSeigo Tanimura 	return (0);
490f259d7eeSSeigo Tanimura }
491f259d7eeSSeigo Tanimura 
492f259d7eeSSeigo Tanimura static int
493f259d7eeSSeigo Tanimura csa_teardown_intr(device_t bus, device_t child,
494f259d7eeSSeigo Tanimura 		  struct resource *irq, void *cookie)
495f259d7eeSSeigo Tanimura {
496f259d7eeSSeigo Tanimura 	sc_p scp;
497f259d7eeSSeigo Tanimura 	csa_res *resp;
498f259d7eeSSeigo Tanimura 	struct sndcard_func *func;
499f259d7eeSSeigo Tanimura 
500f259d7eeSSeigo Tanimura 	scp = device_get_softc(bus);
501f259d7eeSSeigo Tanimura 	resp = &scp->res;
502f259d7eeSSeigo Tanimura 
503f259d7eeSSeigo Tanimura 	/*
504f259d7eeSSeigo Tanimura 	 * Look at the function code of the child to determine
505dc8d33b3SGordon Bergling 	 * the appropriate handler for it.
506f259d7eeSSeigo Tanimura 	 */
507f259d7eeSSeigo Tanimura 	func = device_get_ivars(child);
508f259d7eeSSeigo Tanimura 	if (func == NULL || irq != resp->irq || cookie != scp)
509f259d7eeSSeigo Tanimura 		return (EINVAL);
510f259d7eeSSeigo Tanimura 
511f259d7eeSSeigo Tanimura 	switch (func->func) {
512f259d7eeSSeigo Tanimura 	case SCF_PCM:
513f259d7eeSSeigo Tanimura 		scp->pcmintr = NULL;
514f259d7eeSSeigo Tanimura 		scp->pcmintr_arg = NULL;
515f259d7eeSSeigo Tanimura 		break;
516f259d7eeSSeigo Tanimura 
517f259d7eeSSeigo Tanimura 	case SCF_MIDI:
518f259d7eeSSeigo Tanimura 		scp->midiintr = NULL;
519f259d7eeSSeigo Tanimura 		scp->midiintr_arg = NULL;
520f259d7eeSSeigo Tanimura 		break;
521f259d7eeSSeigo Tanimura 
522f259d7eeSSeigo Tanimura 	default:
523f259d7eeSSeigo Tanimura 		return (EINVAL);
524f259d7eeSSeigo Tanimura 	}
525f259d7eeSSeigo Tanimura 
526f259d7eeSSeigo Tanimura 	return (0);
527f259d7eeSSeigo Tanimura }
528f259d7eeSSeigo Tanimura 
529f259d7eeSSeigo Tanimura /* The interrupt handler */
530f259d7eeSSeigo Tanimura static void
531f259d7eeSSeigo Tanimura csa_intr(void *arg)
532f259d7eeSSeigo Tanimura {
533f259d7eeSSeigo Tanimura 	sc_p scp = arg;
534f259d7eeSSeigo Tanimura 	csa_res *resp;
535f259d7eeSSeigo Tanimura 	u_int32_t hisr;
536f259d7eeSSeigo Tanimura 
537f259d7eeSSeigo Tanimura 	resp = &scp->res;
538f259d7eeSSeigo Tanimura 
539f259d7eeSSeigo Tanimura 	/* Is this interrupt for us? */
540f259d7eeSSeigo Tanimura 	hisr = csa_readio(resp, BA0_HISR);
54120ac1df7SCameron Grant 	if ((hisr & 0x7fffffff) == 0) {
542f259d7eeSSeigo Tanimura 		/* Throw an eoi. */
543f259d7eeSSeigo Tanimura 		csa_writeio(resp, BA0_HICR, HICR_IEV | HICR_CHGM);
544f259d7eeSSeigo Tanimura 		return;
545f259d7eeSSeigo Tanimura 	}
546f259d7eeSSeigo Tanimura 
547f259d7eeSSeigo Tanimura 	/*
548f259d7eeSSeigo Tanimura 	 * Pass the value of HISR via struct csa_bridgeinfo.
549f259d7eeSSeigo Tanimura 	 * The children get access through their ivars.
550f259d7eeSSeigo Tanimura 	 */
551f259d7eeSSeigo Tanimura 	scp->binfo.hisr = hisr;
552f259d7eeSSeigo Tanimura 
553f259d7eeSSeigo Tanimura 	/* Invoke the handlers of the children. */
55420ac1df7SCameron Grant 	if ((hisr & (HISR_VC0 | HISR_VC1)) != 0 && scp->pcmintr != NULL) {
555f259d7eeSSeigo Tanimura 		scp->pcmintr(scp->pcmintr_arg);
55620ac1df7SCameron Grant 		hisr &= ~(HISR_VC0 | HISR_VC1);
55720ac1df7SCameron Grant 	}
55820ac1df7SCameron Grant 	if ((hisr & HISR_MIDI) != 0 && scp->midiintr != NULL) {
559f259d7eeSSeigo Tanimura 		scp->midiintr(scp->midiintr_arg);
56020ac1df7SCameron Grant 		hisr &= ~HISR_MIDI;
56120ac1df7SCameron Grant 	}
562f259d7eeSSeigo Tanimura 
563f259d7eeSSeigo Tanimura 	/* Throw an eoi. */
564f259d7eeSSeigo Tanimura 	csa_writeio(resp, BA0_HICR, HICR_IEV | HICR_CHGM);
565f259d7eeSSeigo Tanimura }
566f259d7eeSSeigo Tanimura 
567fe1a5d1cSSeigo Tanimura static int
568fe1a5d1cSSeigo Tanimura csa_initialize(sc_p scp)
569fe1a5d1cSSeigo Tanimura {
570fe1a5d1cSSeigo Tanimura 	int i;
571fe1a5d1cSSeigo Tanimura 	u_int32_t acsts, acisv;
572fe1a5d1cSSeigo Tanimura 	csa_res *resp;
573fe1a5d1cSSeigo Tanimura 
574fe1a5d1cSSeigo Tanimura 	resp = &scp->res;
575fe1a5d1cSSeigo Tanimura 
576fe1a5d1cSSeigo Tanimura 	/*
577fe1a5d1cSSeigo Tanimura 	 * First, blast the clock control register to zero so that the PLL starts
578fe1a5d1cSSeigo Tanimura 	 * out in a known state, and blast the master serial port control register
579fe1a5d1cSSeigo Tanimura 	 * to zero so that the serial ports also start out in a known state.
580fe1a5d1cSSeigo Tanimura 	 */
581fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_CLKCR1, 0);
582fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERMC1, 0);
583fe1a5d1cSSeigo Tanimura 
584fe1a5d1cSSeigo Tanimura 	/*
585fe1a5d1cSSeigo Tanimura 	 * If we are in AC97 mode, then we must set the part to a host controlled
586fe1a5d1cSSeigo Tanimura 	 * AC-link.  Otherwise, we won't be able to bring up the link.
587fe1a5d1cSSeigo Tanimura 	 */
588fe1a5d1cSSeigo Tanimura #if 1
589fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERACC, SERACC_HSP | SERACC_CODEC_TYPE_1_03); /* 1.03 codec */
590fe1a5d1cSSeigo Tanimura #else
591fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERACC, SERACC_HSP | SERACC_CODEC_TYPE_2_0); /* 2.0 codec */
592fe1a5d1cSSeigo Tanimura #endif /* 1 */
593fe1a5d1cSSeigo Tanimura 
594fe1a5d1cSSeigo Tanimura 	/*
595fe1a5d1cSSeigo Tanimura 	 * Drive the ARST# pin low for a minimum of 1uS (as defined in the AC97
596fe1a5d1cSSeigo Tanimura 	 * spec) and then drive it high.  This is done for non AC97 modes since
597fe1a5d1cSSeigo Tanimura 	 * there might be logic external to the CS461x that uses the ARST# line
598fe1a5d1cSSeigo Tanimura 	 * for a reset.
599fe1a5d1cSSeigo Tanimura 	 */
60020ac1df7SCameron Grant 	csa_writeio(resp, BA0_ACCTL, 1);
60120ac1df7SCameron Grant 	DELAY(50);
602fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCTL, 0);
60320ac1df7SCameron Grant 	DELAY(50);
604fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCTL, ACCTL_RSTN);
605fe1a5d1cSSeigo Tanimura 
606fe1a5d1cSSeigo Tanimura 	/*
607fe1a5d1cSSeigo Tanimura 	 * The first thing we do here is to enable sync generation.  As soon
608fe1a5d1cSSeigo Tanimura 	 * as we start receiving bit clock, we'll start producing the SYNC
609fe1a5d1cSSeigo Tanimura 	 * signal.
610fe1a5d1cSSeigo Tanimura 	 */
611fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCTL, ACCTL_ESYN | ACCTL_RSTN);
612fe1a5d1cSSeigo Tanimura 
613fe1a5d1cSSeigo Tanimura 	/*
614fe1a5d1cSSeigo Tanimura 	 * Now wait for a short while to allow the AC97 part to start
615fe1a5d1cSSeigo Tanimura 	 * generating bit clock (so we don't try to start the PLL without an
616fe1a5d1cSSeigo Tanimura 	 * input clock).
617fe1a5d1cSSeigo Tanimura 	 */
618fe1a5d1cSSeigo Tanimura 	DELAY(50000);
619fe1a5d1cSSeigo Tanimura 
620fe1a5d1cSSeigo Tanimura 	/*
621fe1a5d1cSSeigo Tanimura 	 * Set the serial port timing configuration, so that
622fe1a5d1cSSeigo Tanimura 	 * the clock control circuit gets its clock from the correct place.
623fe1a5d1cSSeigo Tanimura 	 */
624fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERMC1, SERMC1_PTC_AC97);
62520ac1df7SCameron Grant 	DELAY(700000);
626fe1a5d1cSSeigo Tanimura 
627fe1a5d1cSSeigo Tanimura 	/*
628fe1a5d1cSSeigo Tanimura 	 * Write the selected clock control setup to the hardware.  Do not turn on
629fe1a5d1cSSeigo Tanimura 	 * SWCE yet (if requested), so that the devices clocked by the output of
630fe1a5d1cSSeigo Tanimura 	 * PLL are not clocked until the PLL is stable.
631fe1a5d1cSSeigo Tanimura 	 */
632fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_PLLCC, PLLCC_LPF_1050_2780_KHZ | PLLCC_CDR_73_104_MHZ);
633fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_PLLM, 0x3a);
634fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_CLKCR2, CLKCR2_PDIVS_8);
635fe1a5d1cSSeigo Tanimura 
636fe1a5d1cSSeigo Tanimura 	/*
637fe1a5d1cSSeigo Tanimura 	 * Power up the PLL.
638fe1a5d1cSSeigo Tanimura 	 */
639fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_CLKCR1, CLKCR1_PLLP);
640fe1a5d1cSSeigo Tanimura 
641fe1a5d1cSSeigo Tanimura 	/*
642fe1a5d1cSSeigo Tanimura 	 * Wait until the PLL has stabilized.
643fe1a5d1cSSeigo Tanimura 	 */
64420ac1df7SCameron Grant 	DELAY(5000);
645fe1a5d1cSSeigo Tanimura 
646fe1a5d1cSSeigo Tanimura 	/*
647fe1a5d1cSSeigo Tanimura 	 * Turn on clocking of the core so that we can setup the serial ports.
648fe1a5d1cSSeigo Tanimura 	 */
649fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_CLKCR1, csa_readio(resp, BA0_CLKCR1) | CLKCR1_SWCE);
650fe1a5d1cSSeigo Tanimura 
651fe1a5d1cSSeigo Tanimura 	/*
652fe1a5d1cSSeigo Tanimura 	 * Fill the serial port FIFOs with silence.
653fe1a5d1cSSeigo Tanimura 	 */
654fe1a5d1cSSeigo Tanimura 	csa_clearserialfifos(resp);
655fe1a5d1cSSeigo Tanimura 
656fe1a5d1cSSeigo Tanimura 	/*
657fe1a5d1cSSeigo Tanimura 	 * Set the serial port FIFO pointer to the first sample in the FIFO.
658fe1a5d1cSSeigo Tanimura 	 */
6593238c6bdSRuslan Ermilov #ifdef notdef
660fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERBSP, 0);
661fe1a5d1cSSeigo Tanimura #endif /* notdef */
662fe1a5d1cSSeigo Tanimura 
663fe1a5d1cSSeigo Tanimura 	/*
664fe1a5d1cSSeigo Tanimura 	 *  Write the serial port configuration to the part.  The master
665fe1a5d1cSSeigo Tanimura 	 *  enable bit is not set until all other values have been written.
666fe1a5d1cSSeigo Tanimura 	 */
667fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERC1, SERC1_SO1F_AC97 | SERC1_SO1EN);
668fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERC2, SERC2_SI1F_AC97 | SERC1_SO1EN);
669fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERMC1, SERMC1_PTC_AC97 | SERMC1_MSPE);
670fe1a5d1cSSeigo Tanimura 
671fe1a5d1cSSeigo Tanimura 	/*
672fe1a5d1cSSeigo Tanimura 	 * Wait for the codec ready signal from the AC97 codec.
673fe1a5d1cSSeigo Tanimura 	 */
674fe1a5d1cSSeigo Tanimura 	acsts = 0;
675fe1a5d1cSSeigo Tanimura 	for (i = 0 ; i < 1000 ; i++) {
676fe1a5d1cSSeigo Tanimura 		/*
677fe1a5d1cSSeigo Tanimura 		 * First, lets wait a short while to let things settle out a bit,
678fe1a5d1cSSeigo Tanimura 		 * and to prevent retrying the read too quickly.
679fe1a5d1cSSeigo Tanimura 		 */
680f7e00c54SSeigo Tanimura 		DELAY(125);
681fe1a5d1cSSeigo Tanimura 
682fe1a5d1cSSeigo Tanimura 		/*
683fe1a5d1cSSeigo Tanimura 		 * Read the AC97 status register to see if we've seen a CODEC READY
684fe1a5d1cSSeigo Tanimura 		 * signal from the AC97 codec.
685fe1a5d1cSSeigo Tanimura 		 */
686fe1a5d1cSSeigo Tanimura 		acsts = csa_readio(resp, BA0_ACSTS);
687fe1a5d1cSSeigo Tanimura 		if ((acsts & ACSTS_CRDY) != 0)
688fe1a5d1cSSeigo Tanimura 			break;
689fe1a5d1cSSeigo Tanimura 	}
690fe1a5d1cSSeigo Tanimura 
691fe1a5d1cSSeigo Tanimura 	/*
692fe1a5d1cSSeigo Tanimura 	 * Make sure we sampled CODEC READY.
693fe1a5d1cSSeigo Tanimura 	 */
694fe1a5d1cSSeigo Tanimura 	if ((acsts & ACSTS_CRDY) == 0)
695fe1a5d1cSSeigo Tanimura 		return (ENXIO);
696fe1a5d1cSSeigo Tanimura 
697fe1a5d1cSSeigo Tanimura 	/*
698fe1a5d1cSSeigo Tanimura 	 * Assert the vaid frame signal so that we can start sending commands
699fe1a5d1cSSeigo Tanimura 	 * to the AC97 codec.
700fe1a5d1cSSeigo Tanimura 	 */
701fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCTL, ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
702fe1a5d1cSSeigo Tanimura 
703fe1a5d1cSSeigo Tanimura 	/*
704fe1a5d1cSSeigo Tanimura 	 * Wait until we've sampled input slots 3 and 4 as valid, meaning that
705fe1a5d1cSSeigo Tanimura 	 * the codec is pumping ADC data across the AC-link.
706fe1a5d1cSSeigo Tanimura 	 */
707fe1a5d1cSSeigo Tanimura 	acisv = 0;
708d17f8070STai-hwa Liang 	for (i = 0 ; i < 2000 ; i++) {
709fe1a5d1cSSeigo Tanimura 		/*
710fe1a5d1cSSeigo Tanimura 		 * First, lets wait a short while to let things settle out a bit,
711fe1a5d1cSSeigo Tanimura 		 * and to prevent retrying the read too quickly.
712fe1a5d1cSSeigo Tanimura 		 */
7133238c6bdSRuslan Ermilov #ifdef notdef
714fe1a5d1cSSeigo Tanimura 		DELAY(10000000L); /* clw */
715fe1a5d1cSSeigo Tanimura #else
716f7e00c54SSeigo Tanimura 		DELAY(1000);
717fe1a5d1cSSeigo Tanimura #endif /* notdef */
718fe1a5d1cSSeigo Tanimura 		/*
719fe1a5d1cSSeigo Tanimura 		 * Read the input slot valid register and see if input slots 3 and
720fe1a5d1cSSeigo Tanimura 		 * 4 are valid yet.
721fe1a5d1cSSeigo Tanimura 		 */
722fe1a5d1cSSeigo Tanimura 		acisv = csa_readio(resp, BA0_ACISV);
723fe1a5d1cSSeigo Tanimura 		if ((acisv & (ACISV_ISV3 | ACISV_ISV4)) == (ACISV_ISV3 | ACISV_ISV4))
724fe1a5d1cSSeigo Tanimura 			break;
725fe1a5d1cSSeigo Tanimura 	}
726fe1a5d1cSSeigo Tanimura 	/*
727fe1a5d1cSSeigo Tanimura 	 * Make sure we sampled valid input slots 3 and 4.  If not, then return
728fe1a5d1cSSeigo Tanimura 	 * an error.
729fe1a5d1cSSeigo Tanimura 	 */
730fe1a5d1cSSeigo Tanimura 	if ((acisv & (ACISV_ISV3 | ACISV_ISV4)) != (ACISV_ISV3 | ACISV_ISV4))
731fe1a5d1cSSeigo Tanimura 		return (ENXIO);
732fe1a5d1cSSeigo Tanimura 
733fe1a5d1cSSeigo Tanimura 	/*
734fe1a5d1cSSeigo Tanimura 	 * Now, assert valid frame and the slot 3 and 4 valid bits.  This will
735fe1a5d1cSSeigo Tanimura 	 * commense the transfer of digital audio data to the AC97 codec.
736fe1a5d1cSSeigo Tanimura 	 */
737fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACOSV, ACOSV_SLV3 | ACOSV_SLV4);
738fe1a5d1cSSeigo Tanimura 
739fe1a5d1cSSeigo Tanimura 	/*
740fe1a5d1cSSeigo Tanimura 	 * Power down the DAC and ADC.  We will power them up (if) when we need
741fe1a5d1cSSeigo Tanimura 	 * them.
742fe1a5d1cSSeigo Tanimura 	 */
7433238c6bdSRuslan Ermilov #ifdef notdef
744fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_AC97_POWERDOWN, 0x300);
745fe1a5d1cSSeigo Tanimura #endif /* notdef */
746fe1a5d1cSSeigo Tanimura 
747fe1a5d1cSSeigo Tanimura 	/*
748fe1a5d1cSSeigo Tanimura 	 * Turn off the Processor by turning off the software clock enable flag in
749fe1a5d1cSSeigo Tanimura 	 * the clock control register.
750fe1a5d1cSSeigo Tanimura 	 */
7513238c6bdSRuslan Ermilov #ifdef notdef
752fe1a5d1cSSeigo Tanimura 	clkcr1 = csa_readio(resp, BA0_CLKCR1) & ~CLKCR1_SWCE;
753fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_CLKCR1, clkcr1);
754fe1a5d1cSSeigo Tanimura #endif /* notdef */
755fe1a5d1cSSeigo Tanimura 
756fe1a5d1cSSeigo Tanimura 	/*
757fe1a5d1cSSeigo Tanimura 	 * Enable interrupts on the part.
758fe1a5d1cSSeigo Tanimura 	 */
75920ac1df7SCameron Grant #if 0
760fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_HICR, HICR_IEV | HICR_CHGM);
761fe1a5d1cSSeigo Tanimura #endif /* notdef */
762fe1a5d1cSSeigo Tanimura 
763fe1a5d1cSSeigo Tanimura 	return (0);
764fe1a5d1cSSeigo Tanimura }
765fe1a5d1cSSeigo Tanimura 
766f259d7eeSSeigo Tanimura void
767fe1a5d1cSSeigo Tanimura csa_clearserialfifos(csa_res *resp)
768fe1a5d1cSSeigo Tanimura {
769fe1a5d1cSSeigo Tanimura 	int i, j, pwr;
770fe1a5d1cSSeigo Tanimura 	u_int8_t clkcr1, serbst;
771fe1a5d1cSSeigo Tanimura 
772fe1a5d1cSSeigo Tanimura 	/*
773fe1a5d1cSSeigo Tanimura 	 * See if the devices are powered down.  If so, we must power them up first
774fe1a5d1cSSeigo Tanimura 	 * or they will not respond.
775fe1a5d1cSSeigo Tanimura 	 */
776fe1a5d1cSSeigo Tanimura 	pwr = 1;
777fe1a5d1cSSeigo Tanimura 	clkcr1 = csa_readio(resp, BA0_CLKCR1);
778fe1a5d1cSSeigo Tanimura 	if ((clkcr1 & CLKCR1_SWCE) == 0) {
779fe1a5d1cSSeigo Tanimura 		csa_writeio(resp, BA0_CLKCR1, clkcr1 | CLKCR1_SWCE);
780fe1a5d1cSSeigo Tanimura 		pwr = 0;
781fe1a5d1cSSeigo Tanimura 	}
782fe1a5d1cSSeigo Tanimura 
783fe1a5d1cSSeigo Tanimura 	/*
784fe1a5d1cSSeigo Tanimura 	 * We want to clear out the serial port FIFOs so we don't end up playing
785fe1a5d1cSSeigo Tanimura 	 * whatever random garbage happens to be in them.  We fill the sample FIFOs
786fe1a5d1cSSeigo Tanimura 	 * with zero (silence).
787fe1a5d1cSSeigo Tanimura 	 */
788fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_SERBWP, 0);
789fe1a5d1cSSeigo Tanimura 
790fe1a5d1cSSeigo Tanimura 	/* Fill all 256 sample FIFO locations. */
791fe1a5d1cSSeigo Tanimura 	serbst = 0;
792fe1a5d1cSSeigo Tanimura 	for (i = 0 ; i < 256 ; i++) {
793fe1a5d1cSSeigo Tanimura 		/* Make sure the previous FIFO write operation has completed. */
794fe1a5d1cSSeigo Tanimura 		for (j = 0 ; j < 5 ; j++) {
795f7e00c54SSeigo Tanimura 			DELAY(100);
796fe1a5d1cSSeigo Tanimura 			serbst = csa_readio(resp, BA0_SERBST);
797fe1a5d1cSSeigo Tanimura 			if ((serbst & SERBST_WBSY) == 0)
798fe1a5d1cSSeigo Tanimura 				break;
799fe1a5d1cSSeigo Tanimura 		}
800fe1a5d1cSSeigo Tanimura 		if ((serbst & SERBST_WBSY) != 0) {
801fe1a5d1cSSeigo Tanimura 			if (!pwr)
802fe1a5d1cSSeigo Tanimura 				csa_writeio(resp, BA0_CLKCR1, clkcr1);
803fe1a5d1cSSeigo Tanimura 		}
804fe1a5d1cSSeigo Tanimura 		/* Write the serial port FIFO index. */
805fe1a5d1cSSeigo Tanimura 		csa_writeio(resp, BA0_SERBAD, i);
806fe1a5d1cSSeigo Tanimura 		/* Tell the serial port to load the new value into the FIFO location. */
807fe1a5d1cSSeigo Tanimura 		csa_writeio(resp, BA0_SERBCM, SERBCM_WRC);
808fe1a5d1cSSeigo Tanimura 	}
809fe1a5d1cSSeigo Tanimura 	/*
810fe1a5d1cSSeigo Tanimura 	 *  Now, if we powered up the devices, then power them back down again.
811fe1a5d1cSSeigo Tanimura 	 *  This is kinda ugly, but should never happen.
812fe1a5d1cSSeigo Tanimura 	 */
813fe1a5d1cSSeigo Tanimura 	if (!pwr)
814fe1a5d1cSSeigo Tanimura 		csa_writeio(resp, BA0_CLKCR1, clkcr1);
815fe1a5d1cSSeigo Tanimura }
816fe1a5d1cSSeigo Tanimura 
817961478afSGleb Smirnoff void
818fe1a5d1cSSeigo Tanimura csa_resetdsp(csa_res *resp)
819fe1a5d1cSSeigo Tanimura {
820fe1a5d1cSSeigo Tanimura 	int i;
821fe1a5d1cSSeigo Tanimura 
822fe1a5d1cSSeigo Tanimura 	/*
823fe1a5d1cSSeigo Tanimura 	 * Write the reset bit of the SP control register.
824fe1a5d1cSSeigo Tanimura 	 */
825fe1a5d1cSSeigo Tanimura 	csa_writemem(resp, BA1_SPCR, SPCR_RSTSP);
826fe1a5d1cSSeigo Tanimura 
827fe1a5d1cSSeigo Tanimura 	/*
828fe1a5d1cSSeigo Tanimura 	 * Write the control register.
829fe1a5d1cSSeigo Tanimura 	 */
830fe1a5d1cSSeigo Tanimura 	csa_writemem(resp, BA1_SPCR, SPCR_DRQEN);
831fe1a5d1cSSeigo Tanimura 
832fe1a5d1cSSeigo Tanimura 	/*
833fe1a5d1cSSeigo Tanimura 	 * Clear the trap registers.
834fe1a5d1cSSeigo Tanimura 	 */
835fe1a5d1cSSeigo Tanimura 	for (i = 0 ; i < 8 ; i++) {
836fe1a5d1cSSeigo Tanimura 		csa_writemem(resp, BA1_DREG, DREG_REGID_TRAP_SELECT + i);
837fe1a5d1cSSeigo Tanimura 		csa_writemem(resp, BA1_TWPR, 0xffff);
838fe1a5d1cSSeigo Tanimura 	}
839fe1a5d1cSSeigo Tanimura 	csa_writemem(resp, BA1_DREG, 0);
840fe1a5d1cSSeigo Tanimura 
841fe1a5d1cSSeigo Tanimura 	/*
842fe1a5d1cSSeigo Tanimura 	 * Set the frame timer to reflect the number of cycles per frame.
843fe1a5d1cSSeigo Tanimura 	 */
844fe1a5d1cSSeigo Tanimura 	csa_writemem(resp, BA1_FRMT, 0xadf);
845fe1a5d1cSSeigo Tanimura }
846fe1a5d1cSSeigo Tanimura 
847fe1a5d1cSSeigo Tanimura static int
848fe1a5d1cSSeigo Tanimura csa_downloadimage(csa_res *resp)
849fe1a5d1cSSeigo Tanimura {
8507106ed25SPedro F. Giffuni 	int ret;
8517106ed25SPedro F. Giffuni 	u_long ul, offset;
852fe1a5d1cSSeigo Tanimura 
8537106ed25SPedro F. Giffuni 	for (ul = 0, offset = 0 ; ul < INKY_MEMORY_COUNT ; ul++) {
8547106ed25SPedro F. Giffuni 	        /*
8557106ed25SPedro F. Giffuni 	         * DMA this block from host memory to the appropriate
8567106ed25SPedro F. Giffuni 	         * memory on the CSDevice.
8577106ed25SPedro F. Giffuni 	         */
8587106ed25SPedro F. Giffuni 		ret = csa_transferimage(resp,
8597106ed25SPedro F. Giffuni 		    cs461x_firmware.BA1Array + offset,
8607106ed25SPedro F. Giffuni 		    cs461x_firmware.MemoryStat[ul].ulDestAddr,
8617106ed25SPedro F. Giffuni 		    cs461x_firmware.MemoryStat[ul].ulSourceSize);
8627106ed25SPedro F. Giffuni 		if (ret)
8637106ed25SPedro F. Giffuni 			return (ret);
8647106ed25SPedro F. Giffuni 		offset += cs461x_firmware.MemoryStat[ul].ulSourceSize >> 2;
8657106ed25SPedro F. Giffuni 	}
8667106ed25SPedro F. Giffuni 	return (0);
867fe1a5d1cSSeigo Tanimura }
868fe1a5d1cSSeigo Tanimura 
8697106ed25SPedro F. Giffuni static int
8707106ed25SPedro F. Giffuni csa_transferimage(csa_res *resp, u_int32_t *src, u_long dest, u_long len)
8717106ed25SPedro F. Giffuni {
8727106ed25SPedro F. Giffuni 	u_long ul;
873fe1a5d1cSSeigo Tanimura 
8747106ed25SPedro F. Giffuni 	/*
8757106ed25SPedro F. Giffuni 	 * We do not allow DMAs from host memory to host memory (although the DMA
8767106ed25SPedro F. Giffuni 	 * can do it) and we do not allow DMAs which are not a multiple of 4 bytes
8777106ed25SPedro F. Giffuni 	 * in size (because that DMA can not do that).  Return an error if either
8787106ed25SPedro F. Giffuni 	 * of these conditions exist.
8797106ed25SPedro F. Giffuni 	 */
8807106ed25SPedro F. Giffuni 	if ((len & 0x3) != 0)
8817106ed25SPedro F. Giffuni 		return (EINVAL);
8827106ed25SPedro F. Giffuni 
8837106ed25SPedro F. Giffuni 	/* Check the destination address that it is a multiple of 4 */
8847106ed25SPedro F. Giffuni 	if ((dest & 0x3) != 0)
8857106ed25SPedro F. Giffuni 		return (EINVAL);
8867106ed25SPedro F. Giffuni 
8877106ed25SPedro F. Giffuni 	/* Write the buffer out. */
8887106ed25SPedro F. Giffuni 	for (ul = 0 ; ul < len ; ul += 4)
8897106ed25SPedro F. Giffuni 		csa_writemem(resp, dest + ul, src[ul >> 2]);
890fe1a5d1cSSeigo Tanimura 	return (0);
891fe1a5d1cSSeigo Tanimura }
892fe1a5d1cSSeigo Tanimura 
893fe1a5d1cSSeigo Tanimura int
894fe1a5d1cSSeigo Tanimura csa_readcodec(csa_res *resp, u_long offset, u_int32_t *data)
895fe1a5d1cSSeigo Tanimura {
896fe1a5d1cSSeigo Tanimura 	int i;
89790da2b28SAriff Abdullah 	u_int32_t acctl, acsts;
898fe1a5d1cSSeigo Tanimura 
899fe1a5d1cSSeigo Tanimura 	/*
900fe1a5d1cSSeigo Tanimura 	 * Make sure that there is not data sitting around from a previous
901fe1a5d1cSSeigo Tanimura 	 * uncompleted access. ACSDA = Status Data Register = 47Ch
902fe1a5d1cSSeigo Tanimura 	 */
90390da2b28SAriff Abdullah 	csa_readio(resp, BA0_ACSDA);
904fe1a5d1cSSeigo Tanimura 
905fe1a5d1cSSeigo Tanimura 	/*
906fe1a5d1cSSeigo Tanimura 	 * Setup the AC97 control registers on the CS461x to send the
907fe1a5d1cSSeigo Tanimura 	 * appropriate command to the AC97 to perform the read.
908fe1a5d1cSSeigo Tanimura 	 * ACCAD = Command Address Register = 46Ch
909fe1a5d1cSSeigo Tanimura 	 * ACCDA = Command Data Register = 470h
910fe1a5d1cSSeigo Tanimura 	 * ACCTL = Control Register = 460h
911fe1a5d1cSSeigo Tanimura 	 * set DCV - will clear when process completed
912fe1a5d1cSSeigo Tanimura 	 * set CRW - Read command
913fe1a5d1cSSeigo Tanimura 	 * set VFRM - valid frame enabled
914fe1a5d1cSSeigo Tanimura 	 * set ESYN - ASYNC generation enabled
915fe1a5d1cSSeigo Tanimura 	 * set RSTN - ARST# inactive, AC97 codec not reset
916fe1a5d1cSSeigo Tanimura 	 */
917fe1a5d1cSSeigo Tanimura 
918fe1a5d1cSSeigo Tanimura 	/*
919fe1a5d1cSSeigo Tanimura 	 * Get the actual AC97 register from the offset
920fe1a5d1cSSeigo Tanimura 	 */
921fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCAD, offset - BA0_AC97_RESET);
922fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCDA, 0);
923fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCTL, ACCTL_DCV | ACCTL_CRW | ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
924fe1a5d1cSSeigo Tanimura 
925fe1a5d1cSSeigo Tanimura 	/*
926fe1a5d1cSSeigo Tanimura 	 * Wait for the read to occur.
927fe1a5d1cSSeigo Tanimura 	 */
928fe1a5d1cSSeigo Tanimura 	acctl = 0;
929fe1a5d1cSSeigo Tanimura 	for (i = 0 ; i < 10 ; i++) {
930fe1a5d1cSSeigo Tanimura 		/*
931fe1a5d1cSSeigo Tanimura 		 * First, we want to wait for a short time.
932fe1a5d1cSSeigo Tanimura 		 */
933fe1a5d1cSSeigo Tanimura 		DELAY(25);
934fe1a5d1cSSeigo Tanimura 
935fe1a5d1cSSeigo Tanimura 		/*
936fe1a5d1cSSeigo Tanimura 		 * Now, check to see if the read has completed.
937fe1a5d1cSSeigo Tanimura 		 * ACCTL = 460h, DCV should be reset by now and 460h = 17h
938fe1a5d1cSSeigo Tanimura 		 */
939fe1a5d1cSSeigo Tanimura 		acctl = csa_readio(resp, BA0_ACCTL);
940fe1a5d1cSSeigo Tanimura 		if ((acctl & ACCTL_DCV) == 0)
941fe1a5d1cSSeigo Tanimura 			break;
942fe1a5d1cSSeigo Tanimura 	}
943fe1a5d1cSSeigo Tanimura 
944fe1a5d1cSSeigo Tanimura 	/*
945fe1a5d1cSSeigo Tanimura 	 * Make sure the read completed.
946fe1a5d1cSSeigo Tanimura 	 */
947fe1a5d1cSSeigo Tanimura 	if ((acctl & ACCTL_DCV) != 0)
948fe1a5d1cSSeigo Tanimura 		return (EAGAIN);
949fe1a5d1cSSeigo Tanimura 
950fe1a5d1cSSeigo Tanimura 	/*
951fe1a5d1cSSeigo Tanimura 	 * Wait for the valid status bit to go active.
952fe1a5d1cSSeigo Tanimura 	 */
953fe1a5d1cSSeigo Tanimura 	acsts = 0;
954fe1a5d1cSSeigo Tanimura 	for (i = 0 ; i < 10 ; i++) {
955fe1a5d1cSSeigo Tanimura 		/*
956fe1a5d1cSSeigo Tanimura 		 * Read the AC97 status register.
957fe1a5d1cSSeigo Tanimura 		 * ACSTS = Status Register = 464h
958fe1a5d1cSSeigo Tanimura 		 */
959fe1a5d1cSSeigo Tanimura 		acsts = csa_readio(resp, BA0_ACSTS);
960fe1a5d1cSSeigo Tanimura 		/*
961fe1a5d1cSSeigo Tanimura 		 * See if we have valid status.
962fe1a5d1cSSeigo Tanimura 		 * VSTS - Valid Status
963fe1a5d1cSSeigo Tanimura 		 */
964fe1a5d1cSSeigo Tanimura 		if ((acsts & ACSTS_VSTS) != 0)
965fe1a5d1cSSeigo Tanimura 			break;
966fe1a5d1cSSeigo Tanimura 		/*
967fe1a5d1cSSeigo Tanimura 		 * Wait for a short while.
968fe1a5d1cSSeigo Tanimura 		 */
969fe1a5d1cSSeigo Tanimura 		 DELAY(25);
970fe1a5d1cSSeigo Tanimura 	}
971fe1a5d1cSSeigo Tanimura 
972fe1a5d1cSSeigo Tanimura 	/*
973fe1a5d1cSSeigo Tanimura 	 * Make sure we got valid status.
974fe1a5d1cSSeigo Tanimura 	 */
975fe1a5d1cSSeigo Tanimura 	if ((acsts & ACSTS_VSTS) == 0)
976fe1a5d1cSSeigo Tanimura 		return (EAGAIN);
977fe1a5d1cSSeigo Tanimura 
978fe1a5d1cSSeigo Tanimura 	/*
979fe1a5d1cSSeigo Tanimura 	 * Read the data returned from the AC97 register.
980fe1a5d1cSSeigo Tanimura 	 * ACSDA = Status Data Register = 474h
981fe1a5d1cSSeigo Tanimura 	 */
982fe1a5d1cSSeigo Tanimura 	*data = csa_readio(resp, BA0_ACSDA);
983fe1a5d1cSSeigo Tanimura 
984fe1a5d1cSSeigo Tanimura 	return (0);
985fe1a5d1cSSeigo Tanimura }
986fe1a5d1cSSeigo Tanimura 
987fe1a5d1cSSeigo Tanimura int
988fe1a5d1cSSeigo Tanimura csa_writecodec(csa_res *resp, u_long offset, u_int32_t data)
989fe1a5d1cSSeigo Tanimura {
990fe1a5d1cSSeigo Tanimura 	int i;
991fe1a5d1cSSeigo Tanimura 	u_int32_t acctl;
992fe1a5d1cSSeigo Tanimura 
993fe1a5d1cSSeigo Tanimura 	/*
994fe1a5d1cSSeigo Tanimura 	 * Setup the AC97 control registers on the CS461x to send the
995fe1a5d1cSSeigo Tanimura 	 * appropriate command to the AC97 to perform the write.
996fe1a5d1cSSeigo Tanimura 	 * ACCAD = Command Address Register = 46Ch
997fe1a5d1cSSeigo Tanimura 	 * ACCDA = Command Data Register = 470h
998fe1a5d1cSSeigo Tanimura 	 * ACCTL = Control Register = 460h
999fe1a5d1cSSeigo Tanimura 	 * set DCV - will clear when process completed
1000fe1a5d1cSSeigo Tanimura 	 * set VFRM - valid frame enabled
1001fe1a5d1cSSeigo Tanimura 	 * set ESYN - ASYNC generation enabled
1002fe1a5d1cSSeigo Tanimura 	 * set RSTN - ARST# inactive, AC97 codec not reset
1003fe1a5d1cSSeigo Tanimura 	 */
1004fe1a5d1cSSeigo Tanimura 
1005fe1a5d1cSSeigo Tanimura 	/*
1006fe1a5d1cSSeigo Tanimura 	 * Get the actual AC97 register from the offset
1007fe1a5d1cSSeigo Tanimura 	 */
1008fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCAD, offset - BA0_AC97_RESET);
1009fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCDA, data);
1010fe1a5d1cSSeigo Tanimura 	csa_writeio(resp, BA0_ACCTL, ACCTL_DCV | ACCTL_VFRM | ACCTL_ESYN | ACCTL_RSTN);
1011fe1a5d1cSSeigo Tanimura 
1012fe1a5d1cSSeigo Tanimura 	/*
1013fe1a5d1cSSeigo Tanimura 	 * Wait for the write to occur.
1014fe1a5d1cSSeigo Tanimura 	 */
1015fe1a5d1cSSeigo Tanimura 	acctl = 0;
1016fe1a5d1cSSeigo Tanimura 	for (i = 0 ; i < 10 ; i++) {
1017fe1a5d1cSSeigo Tanimura 		/*
1018fe1a5d1cSSeigo Tanimura 		 * First, we want to wait for a short time.
1019fe1a5d1cSSeigo Tanimura 		 */
1020fe1a5d1cSSeigo Tanimura 		DELAY(25);
1021fe1a5d1cSSeigo Tanimura 
1022fe1a5d1cSSeigo Tanimura 		/*
1023fe1a5d1cSSeigo Tanimura 		 * Now, check to see if the read has completed.
1024fe1a5d1cSSeigo Tanimura 		 * ACCTL = 460h, DCV should be reset by now and 460h = 17h
1025fe1a5d1cSSeigo Tanimura 		 */
1026fe1a5d1cSSeigo Tanimura 		acctl = csa_readio(resp, BA0_ACCTL);
1027fe1a5d1cSSeigo Tanimura 		if ((acctl & ACCTL_DCV) == 0)
1028fe1a5d1cSSeigo Tanimura 			break;
1029fe1a5d1cSSeigo Tanimura 	}
1030fe1a5d1cSSeigo Tanimura 
1031fe1a5d1cSSeigo Tanimura 	/*
1032fe1a5d1cSSeigo Tanimura 	 * Make sure the write completed.
1033fe1a5d1cSSeigo Tanimura 	 */
1034fe1a5d1cSSeigo Tanimura 	if ((acctl & ACCTL_DCV) != 0)
1035fe1a5d1cSSeigo Tanimura 		return (EAGAIN);
1036fe1a5d1cSSeigo Tanimura 
1037fe1a5d1cSSeigo Tanimura 	return (0);
1038fe1a5d1cSSeigo Tanimura }
1039fe1a5d1cSSeigo Tanimura 
1040fe1a5d1cSSeigo Tanimura u_int32_t
1041fe1a5d1cSSeigo Tanimura csa_readio(csa_res *resp, u_long offset)
1042fe1a5d1cSSeigo Tanimura {
1043fe1a5d1cSSeigo Tanimura 	u_int32_t ul;
1044fe1a5d1cSSeigo Tanimura 
1045fe1a5d1cSSeigo Tanimura 	if (offset < BA0_AC97_RESET)
1046fe1a5d1cSSeigo Tanimura 		return bus_space_read_4(rman_get_bustag(resp->io), rman_get_bushandle(resp->io), offset) & 0xffffffff;
1047fe1a5d1cSSeigo Tanimura 	else {
1048fe1a5d1cSSeigo Tanimura 		if (csa_readcodec(resp, offset, &ul))
1049fe1a5d1cSSeigo Tanimura 			ul = 0;
1050fe1a5d1cSSeigo Tanimura 		return (ul);
1051fe1a5d1cSSeigo Tanimura 	}
1052fe1a5d1cSSeigo Tanimura }
1053fe1a5d1cSSeigo Tanimura 
1054fe1a5d1cSSeigo Tanimura void
1055fe1a5d1cSSeigo Tanimura csa_writeio(csa_res *resp, u_long offset, u_int32_t data)
1056fe1a5d1cSSeigo Tanimura {
1057fe1a5d1cSSeigo Tanimura 	if (offset < BA0_AC97_RESET)
1058fe1a5d1cSSeigo Tanimura 		bus_space_write_4(rman_get_bustag(resp->io), rman_get_bushandle(resp->io), offset, data);
1059fe1a5d1cSSeigo Tanimura 	else
1060fe1a5d1cSSeigo Tanimura 		csa_writecodec(resp, offset, data);
1061fe1a5d1cSSeigo Tanimura }
1062fe1a5d1cSSeigo Tanimura 
1063fe1a5d1cSSeigo Tanimura u_int32_t
1064fe1a5d1cSSeigo Tanimura csa_readmem(csa_res *resp, u_long offset)
1065fe1a5d1cSSeigo Tanimura {
106620ac1df7SCameron Grant 	return bus_space_read_4(rman_get_bustag(resp->mem), rman_get_bushandle(resp->mem), offset);
1067fe1a5d1cSSeigo Tanimura }
1068fe1a5d1cSSeigo Tanimura 
1069fe1a5d1cSSeigo Tanimura void
1070fe1a5d1cSSeigo Tanimura csa_writemem(csa_res *resp, u_long offset, u_int32_t data)
1071fe1a5d1cSSeigo Tanimura {
1072fe1a5d1cSSeigo Tanimura 	bus_space_write_4(rman_get_bustag(resp->mem), rman_get_bushandle(resp->mem), offset, data);
1073fe1a5d1cSSeigo Tanimura }
1074fe1a5d1cSSeigo Tanimura 
1075fe1a5d1cSSeigo Tanimura static device_method_t csa_methods[] = {
1076fe1a5d1cSSeigo Tanimura 	/* Device interface */
1077fe1a5d1cSSeigo Tanimura 	DEVMETHOD(device_probe,		csa_probe),
1078fe1a5d1cSSeigo Tanimura 	DEVMETHOD(device_attach,	csa_attach),
107920ac1df7SCameron Grant 	DEVMETHOD(device_detach,	csa_detach),
1080fe1a5d1cSSeigo Tanimura 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
1081fe1a5d1cSSeigo Tanimura 	DEVMETHOD(device_suspend,	bus_generic_suspend),
1082fed38951SDoug Ambrisko 	DEVMETHOD(device_resume,	csa_resume),
1083fe1a5d1cSSeigo Tanimura 
1084fe1a5d1cSSeigo Tanimura 	/* Bus interface */
1085fe1a5d1cSSeigo Tanimura 	DEVMETHOD(bus_alloc_resource,	csa_alloc_resource),
1086fe1a5d1cSSeigo Tanimura 	DEVMETHOD(bus_release_resource,	csa_release_resource),
1087fe1a5d1cSSeigo Tanimura 	DEVMETHOD(bus_activate_resource, bus_generic_activate_resource),
1088fe1a5d1cSSeigo Tanimura 	DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
1089f259d7eeSSeigo Tanimura 	DEVMETHOD(bus_setup_intr,	csa_setup_intr),
1090f259d7eeSSeigo Tanimura 	DEVMETHOD(bus_teardown_intr,	csa_teardown_intr),
1091fe1a5d1cSSeigo Tanimura 
10924b7ec270SMarius Strobl 	DEVMETHOD_END
1093fe1a5d1cSSeigo Tanimura };
1094fe1a5d1cSSeigo Tanimura 
1095fe1a5d1cSSeigo Tanimura static driver_t csa_driver = {
1096fe1a5d1cSSeigo Tanimura 	"csa",
1097fe1a5d1cSSeigo Tanimura 	csa_methods,
1098fe1a5d1cSSeigo Tanimura 	sizeof(struct csa_softc),
1099fe1a5d1cSSeigo Tanimura };
1100fe1a5d1cSSeigo Tanimura 
1101fe1a5d1cSSeigo Tanimura /*
1102fe1a5d1cSSeigo Tanimura  * csa can be attached to a pci bus.
1103fe1a5d1cSSeigo Tanimura  */
11043390adfeSJohn Baldwin DRIVER_MODULE(snd_csa, pci, csa_driver, 0, 0);
11050739ea1dSSeigo Tanimura MODULE_DEPEND(snd_csa, sound, SOUND_MINVER, SOUND_PREFVER, SOUND_MAXVER);
1106f314f3daSCameron Grant MODULE_VERSION(snd_csa, 1);
1107