xref: /freebsd/sys/dev/sk/if_skreg.h (revision a53204c22790a94a15f0e3c153f7fa12f9d57d27)
159ce78feSWilko Bulte /*	$OpenBSD: if_skreg.h,v 1.10 2003/08/12 05:23:06 nate Exp $	*/
259ce78feSWilko Bulte 
360727d8bSWarner Losh /*-
4df57947fSPedro F. Giffuni  * SPDX-License-Identifier: BSD-4-Clause
5df57947fSPedro F. Giffuni  *
6bd80fa2cSBill Paul  * Copyright (c) 1997, 1998, 1999, 2000
73ebb0905SBill Paul  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
83ebb0905SBill Paul  *
93ebb0905SBill Paul  * Redistribution and use in source and binary forms, with or without
103ebb0905SBill Paul  * modification, are permitted provided that the following conditions
113ebb0905SBill Paul  * are met:
123ebb0905SBill Paul  * 1. Redistributions of source code must retain the above copyright
133ebb0905SBill Paul  *    notice, this list of conditions and the following disclaimer.
143ebb0905SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
153ebb0905SBill Paul  *    notice, this list of conditions and the following disclaimer in the
163ebb0905SBill Paul  *    documentation and/or other materials provided with the distribution.
173ebb0905SBill Paul  * 3. All advertising materials mentioning features or use of this software
183ebb0905SBill Paul  *    must display the following acknowledgement:
193ebb0905SBill Paul  *	This product includes software developed by Bill Paul.
203ebb0905SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
213ebb0905SBill Paul  *    may be used to endorse or promote products derived from this software
223ebb0905SBill Paul  *    without specific prior written permission.
233ebb0905SBill Paul  *
243ebb0905SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
253ebb0905SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
263ebb0905SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
273ebb0905SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
283ebb0905SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
293ebb0905SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
303ebb0905SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
313ebb0905SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
323ebb0905SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
333ebb0905SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
343ebb0905SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
353ebb0905SBill Paul  */
363ebb0905SBill Paul 
3760727d8bSWarner Losh /*-
3859ce78feSWilko Bulte  * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
3959ce78feSWilko Bulte  *
4059ce78feSWilko Bulte  * Permission to use, copy, modify, and distribute this software for any
4159ce78feSWilko Bulte  * purpose with or without fee is hereby granted, provided that the above
4259ce78feSWilko Bulte  * copyright notice and this permission notice appear in all copies.
4359ce78feSWilko Bulte  *
4459ce78feSWilko Bulte  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
4559ce78feSWilko Bulte  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
4659ce78feSWilko Bulte  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
4759ce78feSWilko Bulte  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
4859ce78feSWilko Bulte  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
4959ce78feSWilko Bulte  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
5059ce78feSWilko Bulte  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
513ebb0905SBill Paul  */
5259ce78feSWilko Bulte 
532dfd4c0aSBjoern A. Zeeb /* Values to keep the different chip revisions apart (SK_CHIPVER). */
542dfd4c0aSBjoern A. Zeeb #define SK_GENESIS		0x0A
552dfd4c0aSBjoern A. Zeeb #define SK_YUKON		0xB0
562dfd4c0aSBjoern A. Zeeb #define SK_YUKON_LITE		0xB1
572dfd4c0aSBjoern A. Zeeb #define SK_YUKON_LP		0xB2
582dfd4c0aSBjoern A. Zeeb #define SK_YUKON_FAMILY(x) ((x) & 0xB0)
592dfd4c0aSBjoern A. Zeeb 
602dfd4c0aSBjoern A. Zeeb /* Known revisions in SK_CONFIG. */
612dfd4c0aSBjoern A. Zeeb #define SK_YUKON_LITE_REV_A0	0x0 /* invented, see test in skc_attach. */
622dfd4c0aSBjoern A. Zeeb #define SK_YUKON_LITE_REV_A1	0x3
632dfd4c0aSBjoern A. Zeeb #define SK_YUKON_LITE_REV_A3	0x7
643ebb0905SBill Paul 
653ebb0905SBill Paul /*
6659ce78feSWilko Bulte  * SysKonnect PCI vendor ID
673ebb0905SBill Paul  */
6859ce78feSWilko Bulte #define VENDORID_SK		0x1148
6959ce78feSWilko Bulte 
7059ce78feSWilko Bulte /*
71dafa8355SWilko Bulte  * Marvell PCI vendor ID
72dafa8355SWilko Bulte  */
73dafa8355SWilko Bulte #define VENDORID_MARVELL	0x11AB
74dafa8355SWilko Bulte 
75dafa8355SWilko Bulte /*
7659ce78feSWilko Bulte  * SK-NET gigabit ethernet device IDs
7759ce78feSWilko Bulte  */
7859ce78feSWilko Bulte #define DEVICEID_SK_V1		0x4300
7959ce78feSWilko Bulte #define DEVICEID_SK_V2		0x4320
8059ce78feSWilko Bulte 
8159ce78feSWilko Bulte /*
8250a6c77aSJohn-Mark Gurney  * Belkin F5D5005
8350a6c77aSJohn-Mark Gurney  */
8450a6c77aSJohn-Mark Gurney #define DEVICEID_BELKIN_5005	0x5005
8550a6c77aSJohn-Mark Gurney 
8650a6c77aSJohn-Mark Gurney /*
8759ce78feSWilko Bulte  * 3Com PCI vendor ID
8859ce78feSWilko Bulte  */
8959ce78feSWilko Bulte #define VENDORID_3COM		0x10b7
9059ce78feSWilko Bulte 
9159ce78feSWilko Bulte /*
9259ce78feSWilko Bulte  * 3Com gigabit ethernet device ID
9359ce78feSWilko Bulte  */
9459ce78feSWilko Bulte #define DEVICEID_3COM_3C940	0x1700
953ebb0905SBill Paul 
963ebb0905SBill Paul /*
972331fb57SPeter Wemm  * Linksys PCI vendor ID
982331fb57SPeter Wemm  */
992331fb57SPeter Wemm #define VENDORID_LINKSYS	0x1737
1002331fb57SPeter Wemm 
1012331fb57SPeter Wemm /*
1022331fb57SPeter Wemm  * Linksys gigabit ethernet device ID
1032331fb57SPeter Wemm  */
1042331fb57SPeter Wemm #define DEVICEID_LINKSYS_EG1032	0x1032
1052331fb57SPeter Wemm 
1062331fb57SPeter Wemm /*
10726390635SJohn Baldwin  * Linksys gigabit ethernet rev 2 sub-device ID
10826390635SJohn Baldwin  */
10926390635SJohn Baldwin #define SUBDEVICEID_LINKSYS_EG1032_REV2	0x0015
11026390635SJohn Baldwin 
11126390635SJohn Baldwin /*
11239faff5aSStephen McKay  * D-Link PCI vendor ID
11339faff5aSStephen McKay  */
11439faff5aSStephen McKay #define	VENDORID_DLINK		0x1186
11539faff5aSStephen McKay 
11639faff5aSStephen McKay /*
11739faff5aSStephen McKay  * D-Link gigabit ethernet device ID
11839faff5aSStephen McKay  */
1197b4e7263SPyun YongHyeon #define DEVICEID_DLINK_DGE530T_A1	0x4c00
1207b4e7263SPyun YongHyeon #define DEVICEID_DLINK_DGE530T_B1	0x4b01
12139faff5aSStephen McKay 
12239faff5aSStephen McKay /*
1233ebb0905SBill Paul  * GEnesis registers. The GEnesis chip has a 256-byte I/O window
1243ebb0905SBill Paul  * but internally it has a 16K register space. This 16K space is
1253ebb0905SBill Paul  * divided into 128-byte blocks. The first 128 bytes of the I/O
1263ebb0905SBill Paul  * window represent the first block, which is permanently mapped
1273ebb0905SBill Paul  * at the start of the window. The other 127 blocks can be mapped
1283ebb0905SBill Paul  * to the second 128 bytes of the I/O window by setting the desired
1293ebb0905SBill Paul  * block value in the RAP register in block 0. Not all of the 127
1303ebb0905SBill Paul  * blocks are actually used. Most registers are 32 bits wide, but
1313ebb0905SBill Paul  * there are a few 16-bit and 8-bit ones as well.
1323ebb0905SBill Paul  */
1333ebb0905SBill Paul 
1343ebb0905SBill Paul /* Start of remappable register window. */
1353ebb0905SBill Paul #define SK_WIN_BASE		0x0080
1363ebb0905SBill Paul 
1373ebb0905SBill Paul /* Size of a window */
1383ebb0905SBill Paul #define SK_WIN_LEN		0x80
1393ebb0905SBill Paul 
1403ebb0905SBill Paul #define SK_WIN_MASK		0x3F80
1413ebb0905SBill Paul #define SK_REG_MASK		0x7F
1423ebb0905SBill Paul 
1433ebb0905SBill Paul /* Compute the window of a given register (for the RAP register) */
1443ebb0905SBill Paul #define SK_WIN(reg)		(((reg) & SK_WIN_MASK) / SK_WIN_LEN)
1453ebb0905SBill Paul 
1463ebb0905SBill Paul /* Compute the relative offset of a register within the window */
1473ebb0905SBill Paul #define SK_REG(reg)		((reg) & SK_REG_MASK)
1483ebb0905SBill Paul 
1493ebb0905SBill Paul #define SK_PORT_A	0
1503ebb0905SBill Paul #define SK_PORT_B	1
1513ebb0905SBill Paul 
1523ebb0905SBill Paul /*
1533ebb0905SBill Paul  * Compute offset of port-specific register. Since there are two
1543ebb0905SBill Paul  * ports, there are two of some GEnesis modules (e.g. two sets of
1553ebb0905SBill Paul  * DMA queues, two sets of FIFO control registers, etc...). Normally,
1563ebb0905SBill Paul  * the block for port 0 is at offset 0x0 and the block for port 1 is
1573ebb0905SBill Paul  * at offset 0x80 (i.e. the next page over). However for the transmit
1583ebb0905SBill Paul  * BMUs and RAMbuffers, there are two blocks for each port: one for
1593ebb0905SBill Paul  * the sync transmit queue and one for the async queue (which we don't
1603ebb0905SBill Paul  * use). However instead of ordering them like this:
1613ebb0905SBill Paul  * TX sync 1 / TX sync 2 / TX async 1 / TX async 2
1623ebb0905SBill Paul  * SysKonnect has instead ordered them like this:
1633ebb0905SBill Paul  * TX sync 1 / TX async 1 / TX sync 2 / TX async 2
1643ebb0905SBill Paul  * This means that when referencing the TX BMU and RAMbuffer registers,
1653ebb0905SBill Paul  * we have to double the block offset (0x80 * 2) in order to reach the
1663ebb0905SBill Paul  * second queue. This prevents us from using the same formula
1673ebb0905SBill Paul  * (sk_port * 0x80) to compute the offsets for all of the port-specific
1683ebb0905SBill Paul  * blocks: we need an extra offset for the BMU and RAMbuffer registers.
1693ebb0905SBill Paul  * The simplest thing is to provide an extra argument to these macros:
1703ebb0905SBill Paul  * the 'skip' parameter. The 'skip' value is the number of extra pages
1713ebb0905SBill Paul  * for skip when computing the port0/port1 offsets. For most registers,
1723ebb0905SBill Paul  * the skip value is 0; for the BMU and RAMbuffer registers, it's 1.
1733ebb0905SBill Paul  */
1743ebb0905SBill Paul #define SK_IF_READ_4(sc_if, skip, reg)		\
1753ebb0905SBill Paul 	sk_win_read_4(sc_if->sk_softc, reg +	\
1763ebb0905SBill Paul 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
1773ebb0905SBill Paul #define SK_IF_READ_2(sc_if, skip, reg)		\
1783ebb0905SBill Paul 	sk_win_read_2(sc_if->sk_softc, reg + 	\
1793ebb0905SBill Paul 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
1803ebb0905SBill Paul #define SK_IF_READ_1(sc_if, skip, reg)		\
1813ebb0905SBill Paul 	sk_win_read_1(sc_if->sk_softc, reg +	\
1823ebb0905SBill Paul 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
1833ebb0905SBill Paul 
1843ebb0905SBill Paul #define SK_IF_WRITE_4(sc_if, skip, reg, val)	\
1853ebb0905SBill Paul 	sk_win_write_4(sc_if->sk_softc,		\
1863ebb0905SBill Paul 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
1873ebb0905SBill Paul #define SK_IF_WRITE_2(sc_if, skip, reg, val)	\
1883ebb0905SBill Paul 	sk_win_write_2(sc_if->sk_softc,		\
1893ebb0905SBill Paul 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
1903ebb0905SBill Paul #define SK_IF_WRITE_1(sc_if, skip, reg, val)	\
1913ebb0905SBill Paul 	sk_win_write_1(sc_if->sk_softc,		\
1923ebb0905SBill Paul 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
1933ebb0905SBill Paul 
1943ebb0905SBill Paul /* Block 0 registers, permanently mapped at iobase. */
1953ebb0905SBill Paul #define SK_RAP		0x0000
1963ebb0905SBill Paul #define SK_CSR		0x0004
1973ebb0905SBill Paul #define SK_LED		0x0006
1983ebb0905SBill Paul #define SK_ISR		0x0008	/* interrupt source */
1993ebb0905SBill Paul #define SK_IMR		0x000C	/* interrupt mask */
2003ebb0905SBill Paul #define SK_IESR		0x0010	/* interrupt hardware error source */
2013ebb0905SBill Paul #define SK_IEMR		0x0014  /* interrupt hardware error mask */
2023ebb0905SBill Paul #define SK_ISSR		0x0018	/* special interrupt source */
2033ebb0905SBill Paul #define SK_XM_IMR0	0x0020
2043ebb0905SBill Paul #define SK_XM_ISR0	0x0028
2053ebb0905SBill Paul #define SK_XM_PHYADDR0	0x0030
2063ebb0905SBill Paul #define SK_XM_PHYDATA0	0x0034
2073ebb0905SBill Paul #define SK_XM_IMR1	0x0040
2083ebb0905SBill Paul #define SK_XM_ISR1	0x0048
2093ebb0905SBill Paul #define SK_XM_PHYADDR1	0x0050
2103ebb0905SBill Paul #define SK_XM_PHYDATA1	0x0054
2113ebb0905SBill Paul #define SK_BMU_RX_CSR0	0x0060
2123ebb0905SBill Paul #define SK_BMU_RX_CSR1	0x0064
2133ebb0905SBill Paul #define SK_BMU_TXS_CSR0	0x0068
2143ebb0905SBill Paul #define SK_BMU_TXA_CSR0	0x006C
2153ebb0905SBill Paul #define SK_BMU_TXS_CSR1	0x0070
2163ebb0905SBill Paul #define SK_BMU_TXA_CSR1	0x0074
2173ebb0905SBill Paul 
2183ebb0905SBill Paul /* SK_CSR register */
2193ebb0905SBill Paul #define SK_CSR_SW_RESET			0x0001
2203ebb0905SBill Paul #define SK_CSR_SW_UNRESET		0x0002
2213ebb0905SBill Paul #define SK_CSR_MASTER_RESET		0x0004
2223ebb0905SBill Paul #define SK_CSR_MASTER_UNRESET		0x0008
2233ebb0905SBill Paul #define SK_CSR_MASTER_STOP		0x0010
2243ebb0905SBill Paul #define SK_CSR_MASTER_DONE		0x0020
2253ebb0905SBill Paul #define SK_CSR_SW_IRQ_CLEAR		0x0040
2263ebb0905SBill Paul #define SK_CSR_SW_IRQ_SET		0x0080
2273ebb0905SBill Paul #define SK_CSR_SLOTSIZE			0x0100 /* 1 == 64 bits, 0 == 32 */
2283ebb0905SBill Paul #define SK_CSR_BUSCLOCK			0x0200 /* 1 == 33/66 Mhz, = 33 */
2293ebb0905SBill Paul 
2303ebb0905SBill Paul /* SK_LED register */
2313ebb0905SBill Paul #define SK_LED_GREEN_OFF		0x01
2323ebb0905SBill Paul #define SK_LED_GREEN_ON			0x02
2333ebb0905SBill Paul 
2343ebb0905SBill Paul /* SK_ISR register */
2353ebb0905SBill Paul #define SK_ISR_TX2_AS_CHECK		0x00000001
2363ebb0905SBill Paul #define SK_ISR_TX2_AS_EOF		0x00000002
2373ebb0905SBill Paul #define SK_ISR_TX2_AS_EOB		0x00000004
2383ebb0905SBill Paul #define SK_ISR_TX2_S_CHECK		0x00000008
2393ebb0905SBill Paul #define SK_ISR_TX2_S_EOF		0x00000010
2403ebb0905SBill Paul #define SK_ISR_TX2_S_EOB		0x00000020
2413ebb0905SBill Paul #define SK_ISR_TX1_AS_CHECK		0x00000040
2423ebb0905SBill Paul #define SK_ISR_TX1_AS_EOF		0x00000080
2433ebb0905SBill Paul #define SK_ISR_TX1_AS_EOB		0x00000100
2443ebb0905SBill Paul #define SK_ISR_TX1_S_CHECK		0x00000200
2453ebb0905SBill Paul #define SK_ISR_TX1_S_EOF		0x00000400
2463ebb0905SBill Paul #define SK_ISR_TX1_S_EOB		0x00000800
2473ebb0905SBill Paul #define SK_ISR_RX2_CHECK		0x00001000
2483ebb0905SBill Paul #define SK_ISR_RX2_EOF			0x00002000
2493ebb0905SBill Paul #define SK_ISR_RX2_EOB			0x00004000
2503ebb0905SBill Paul #define SK_ISR_RX1_CHECK		0x00008000
2513ebb0905SBill Paul #define SK_ISR_RX1_EOF			0x00010000
2523ebb0905SBill Paul #define SK_ISR_RX1_EOB			0x00020000
2533ebb0905SBill Paul #define SK_ISR_LINK2_OFLOW		0x00040000
2543ebb0905SBill Paul #define SK_ISR_MAC2			0x00080000
2553ebb0905SBill Paul #define SK_ISR_LINK1_OFLOW		0x00100000
2563ebb0905SBill Paul #define SK_ISR_MAC1			0x00200000
2573ebb0905SBill Paul #define SK_ISR_TIMER			0x00400000
2583ebb0905SBill Paul #define SK_ISR_EXTERNAL_REG		0x00800000
2593ebb0905SBill Paul #define SK_ISR_SW			0x01000000
2603ebb0905SBill Paul #define SK_ISR_I2C_RDY			0x02000000
2613ebb0905SBill Paul #define SK_ISR_TX2_TIMEO		0x04000000
2623ebb0905SBill Paul #define SK_ISR_TX1_TIMEO		0x08000000
2633ebb0905SBill Paul #define SK_ISR_RX2_TIMEO		0x10000000
2643ebb0905SBill Paul #define SK_ISR_RX1_TIMEO		0x20000000
2653ebb0905SBill Paul #define SK_ISR_RSVD			0x40000000
2663ebb0905SBill Paul #define SK_ISR_HWERR			0x80000000
2673ebb0905SBill Paul 
2683ebb0905SBill Paul /* SK_IMR register */
2693ebb0905SBill Paul #define SK_IMR_TX2_AS_CHECK		0x00000001
2703ebb0905SBill Paul #define SK_IMR_TX2_AS_EOF		0x00000002
2713ebb0905SBill Paul #define SK_IMR_TX2_AS_EOB		0x00000004
2723ebb0905SBill Paul #define SK_IMR_TX2_S_CHECK		0x00000008
2733ebb0905SBill Paul #define SK_IMR_TX2_S_EOF		0x00000010
2743ebb0905SBill Paul #define SK_IMR_TX2_S_EOB		0x00000020
2753ebb0905SBill Paul #define SK_IMR_TX1_AS_CHECK		0x00000040
2763ebb0905SBill Paul #define SK_IMR_TX1_AS_EOF		0x00000080
2773ebb0905SBill Paul #define SK_IMR_TX1_AS_EOB		0x00000100
2783ebb0905SBill Paul #define SK_IMR_TX1_S_CHECK		0x00000200
2793ebb0905SBill Paul #define SK_IMR_TX1_S_EOF		0x00000400
2803ebb0905SBill Paul #define SK_IMR_TX1_S_EOB		0x00000800
2813ebb0905SBill Paul #define SK_IMR_RX2_CHECK		0x00001000
2823ebb0905SBill Paul #define SK_IMR_RX2_EOF			0x00002000
2833ebb0905SBill Paul #define SK_IMR_RX2_EOB			0x00004000
2843ebb0905SBill Paul #define SK_IMR_RX1_CHECK		0x00008000
2853ebb0905SBill Paul #define SK_IMR_RX1_EOF			0x00010000
2863ebb0905SBill Paul #define SK_IMR_RX1_EOB			0x00020000
2873ebb0905SBill Paul #define SK_IMR_LINK2_OFLOW		0x00040000
2883ebb0905SBill Paul #define SK_IMR_MAC2			0x00080000
2893ebb0905SBill Paul #define SK_IMR_LINK1_OFLOW		0x00100000
2903ebb0905SBill Paul #define SK_IMR_MAC1			0x00200000
2913ebb0905SBill Paul #define SK_IMR_TIMER			0x00400000
2923ebb0905SBill Paul #define SK_IMR_EXTERNAL_REG		0x00800000
2933ebb0905SBill Paul #define SK_IMR_SW			0x01000000
2943ebb0905SBill Paul #define SK_IMR_I2C_RDY			0x02000000
2953ebb0905SBill Paul #define SK_IMR_TX2_TIMEO		0x04000000
2963ebb0905SBill Paul #define SK_IMR_TX1_TIMEO		0x08000000
2973ebb0905SBill Paul #define SK_IMR_RX2_TIMEO		0x10000000
2983ebb0905SBill Paul #define SK_IMR_RX1_TIMEO		0x20000000
2993ebb0905SBill Paul #define SK_IMR_RSVD			0x40000000
3003ebb0905SBill Paul #define SK_IMR_HWERR			0x80000000
3013ebb0905SBill Paul 
3023ebb0905SBill Paul #define SK_INTRS1	\
3033ebb0905SBill Paul 	(SK_IMR_RX1_EOF|SK_IMR_TX1_S_EOF|SK_IMR_MAC1)
3043ebb0905SBill Paul 
3053ebb0905SBill Paul #define SK_INTRS2	\
3063ebb0905SBill Paul 	(SK_IMR_RX2_EOF|SK_IMR_TX2_S_EOF|SK_IMR_MAC2)
3073ebb0905SBill Paul 
3083ebb0905SBill Paul /* SK_IESR register */
3093ebb0905SBill Paul #define SK_IESR_PAR_RX2			0x00000001
3103ebb0905SBill Paul #define SK_IESR_PAR_RX1			0x00000002
3113ebb0905SBill Paul #define SK_IESR_PAR_MAC2		0x00000004
3123ebb0905SBill Paul #define SK_IESR_PAR_MAC1		0x00000008
3133ebb0905SBill Paul #define SK_IESR_PAR_WR_RAM		0x00000010
3143ebb0905SBill Paul #define SK_IESR_PAR_RD_RAM		0x00000020
3153ebb0905SBill Paul #define SK_IESR_NO_TSTAMP_MAC2		0x00000040
3163ebb0905SBill Paul #define SK_IESR_NO_TSTAMO_MAC1		0x00000080
3173ebb0905SBill Paul #define SK_IESR_NO_STS_MAC2		0x00000100
3183ebb0905SBill Paul #define SK_IESR_NO_STS_MAC1		0x00000200
3193ebb0905SBill Paul #define SK_IESR_IRQ_STS			0x00000400
3203ebb0905SBill Paul #define SK_IESR_MASTERERR		0x00000800
3213ebb0905SBill Paul 
3223ebb0905SBill Paul /* SK_IEMR register */
3233ebb0905SBill Paul #define SK_IEMR_PAR_RX2			0x00000001
3243ebb0905SBill Paul #define SK_IEMR_PAR_RX1			0x00000002
3253ebb0905SBill Paul #define SK_IEMR_PAR_MAC2		0x00000004
3263ebb0905SBill Paul #define SK_IEMR_PAR_MAC1		0x00000008
3273ebb0905SBill Paul #define SK_IEMR_PAR_WR_RAM		0x00000010
3283ebb0905SBill Paul #define SK_IEMR_PAR_RD_RAM		0x00000020
3293ebb0905SBill Paul #define SK_IEMR_NO_TSTAMP_MAC2		0x00000040
3303ebb0905SBill Paul #define SK_IEMR_NO_TSTAMO_MAC1		0x00000080
3313ebb0905SBill Paul #define SK_IEMR_NO_STS_MAC2		0x00000100
3323ebb0905SBill Paul #define SK_IEMR_NO_STS_MAC1		0x00000200
3333ebb0905SBill Paul #define SK_IEMR_IRQ_STS			0x00000400
3343ebb0905SBill Paul #define SK_IEMR_MASTERERR		0x00000800
3353ebb0905SBill Paul 
3363ebb0905SBill Paul /* Block 2 */
3373ebb0905SBill Paul #define SK_MAC0_0	0x0100
3383ebb0905SBill Paul #define SK_MAC0_1	0x0104
3393ebb0905SBill Paul #define SK_MAC1_0	0x0108
3403ebb0905SBill Paul #define SK_MAC1_1	0x010C
3413ebb0905SBill Paul #define SK_MAC2_0	0x0110
3423ebb0905SBill Paul #define SK_MAC2_1	0x0114
3433ebb0905SBill Paul #define SK_CONNTYPE	0x0118
3443ebb0905SBill Paul #define SK_PMDTYPE	0x0119
3453ebb0905SBill Paul #define SK_CONFIG	0x011A
3463ebb0905SBill Paul #define SK_CHIPVER	0x011B
3473ebb0905SBill Paul #define SK_EPROM0	0x011C
3488dcfaef0SMaxim Sobolev #define SK_EPROM1	0x011D		/* yukon/genesis */
3498dcfaef0SMaxim Sobolev #define SK_EPROM2	0x011E		/* yukon/genesis */
3503ebb0905SBill Paul #define SK_EPROM3	0x011F
3513ebb0905SBill Paul #define SK_EP_ADDR	0x0120
3523ebb0905SBill Paul #define SK_EP_DATA	0x0124
3533ebb0905SBill Paul #define SK_EP_LOADCTL	0x0128
3543ebb0905SBill Paul #define SK_EP_LOADTST	0x0129
3553ebb0905SBill Paul #define SK_TIMERINIT	0x0130
3563ebb0905SBill Paul #define SK_TIMER	0x0134
3573ebb0905SBill Paul #define SK_TIMERCTL	0x0138
3583ebb0905SBill Paul #define SK_TIMERTST	0x0139
3593ebb0905SBill Paul #define SK_IMTIMERINIT	0x0140
3603ebb0905SBill Paul #define SK_IMTIMER	0x0144
3613ebb0905SBill Paul #define SK_IMTIMERCTL	0x0148
3623ebb0905SBill Paul #define SK_IMTIMERTST	0x0149
3633ebb0905SBill Paul #define SK_IMMR		0x014C
3643ebb0905SBill Paul #define SK_IHWEMR	0x0150
3653ebb0905SBill Paul #define SK_TESTCTL1	0x0158
3663ebb0905SBill Paul #define SK_TESTCTL2	0x0159
3673ebb0905SBill Paul #define SK_GPIO		0x015C
3683ebb0905SBill Paul #define SK_I2CHWCTL	0x0160
3693ebb0905SBill Paul #define SK_I2CHWDATA	0x0164
3703ebb0905SBill Paul #define SK_I2CHWIRQ	0x0168
3713ebb0905SBill Paul #define SK_I2CSW	0x016C
3723ebb0905SBill Paul #define SK_BLNKINIT	0x0170
3733ebb0905SBill Paul #define SK_BLNKCOUNT	0x0174
3743ebb0905SBill Paul #define SK_BLNKCTL	0x0178
3753ebb0905SBill Paul #define SK_BLNKSTS	0x0179
3763ebb0905SBill Paul #define SK_BLNKTST	0x017A
3773ebb0905SBill Paul 
3783ebb0905SBill Paul #define SK_IMCTL_STOP	0x02
3793ebb0905SBill Paul #define SK_IMCTL_START	0x04
3803ebb0905SBill Paul 
381c57c8748SPyun YongHyeon #define SK_IMTIMER_TICKS_GENESIS	53
382c57c8748SPyun YongHyeon #define SK_IMTIMER_TICKS_YUKON		78
383c57c8748SPyun YongHyeon #define SK_IM_USECS(x, t)		((x) * (t))
3843ebb0905SBill Paul 
3859f0877efSBjoern A. Zeeb #define	SK_IM_MIN	10
3869f0877efSBjoern A. Zeeb #define	SK_IM_DEFAULT	100
3879f0877efSBjoern A. Zeeb #define	SK_IM_MAX	10000
3889f0877efSBjoern A. Zeeb 
3893ebb0905SBill Paul /*
3903ebb0905SBill Paul  * The SK_EPROM0 register contains a byte that describes the
3913ebb0905SBill Paul  * amount of SRAM mounted on the NIC. The value also tells if
3923ebb0905SBill Paul  * the chips are 64K or 128K. This affects the RAMbuffer address
3933ebb0905SBill Paul  * offset that we need to use.
3943ebb0905SBill Paul  */
3953ebb0905SBill Paul #define SK_RAMSIZE_512K_64	0x1
3963ebb0905SBill Paul #define SK_RAMSIZE_1024K_128	0x2
3973ebb0905SBill Paul #define SK_RAMSIZE_1024K_64	0x3
3983ebb0905SBill Paul #define SK_RAMSIZE_2048K_128	0x4
3993ebb0905SBill Paul 
4003ebb0905SBill Paul #define SK_RBOFF_0		0x0
4013ebb0905SBill Paul #define SK_RBOFF_80000		0x80000
4023ebb0905SBill Paul 
403bd80fa2cSBill Paul /*
404bd80fa2cSBill Paul  * SK_EEPROM1 contains the PHY type, which may be XMAC for
405bd80fa2cSBill Paul  * fiber-based cards or BCOM for 1000baseT cards with a Broadcom
406bd80fa2cSBill Paul  * PHY.
407bd80fa2cSBill Paul  */
408*a53204c2SGordon Bergling #define SK_PHYTYPE_XMAC		0	/* integrated XMAC II PHY */
409bd80fa2cSBill Paul #define SK_PHYTYPE_BCOM		1	/* Broadcom BCM5400 */
410bd80fa2cSBill Paul #define SK_PHYTYPE_LONE		2	/* Level One LXT1000 */
411bd80fa2cSBill Paul #define SK_PHYTYPE_NAT		3	/* National DP83891 */
41259ce78feSWilko Bulte #define SK_PHYTYPE_MARV_COPPER	4       /* Marvell 88E1011S */
41359ce78feSWilko Bulte #define SK_PHYTYPE_MARV_FIBER	5       /* Marvell 88E1011S (fiber) */
414bd80fa2cSBill Paul 
415bd80fa2cSBill Paul /*
416bd80fa2cSBill Paul  * PHY addresses.
417bd80fa2cSBill Paul  */
418bd80fa2cSBill Paul #define SK_PHYADDR_XMAC		0x0
419bd80fa2cSBill Paul #define SK_PHYADDR_BCOM		0x1
420bd80fa2cSBill Paul #define SK_PHYADDR_LONE		0x3
421bd80fa2cSBill Paul #define SK_PHYADDR_NAT		0x0
42259ce78feSWilko Bulte #define SK_PHYADDR_MARV		0x0
423bd80fa2cSBill Paul 
4243ebb0905SBill Paul #define SK_CONFIG_SINGLEMAC	0x01
4253ebb0905SBill Paul #define SK_CONFIG_DIS_DSL_CLK	0x02
4263ebb0905SBill Paul 
4273ebb0905SBill Paul #define SK_PMD_1000BASELX	0x4C
4283ebb0905SBill Paul #define SK_PMD_1000BASESX	0x53
4293ebb0905SBill Paul #define SK_PMD_1000BASECX	0x43
4303ebb0905SBill Paul #define SK_PMD_1000BASETX	0x54
4313ebb0905SBill Paul 
432bd80fa2cSBill Paul /* GPIO bits */
433bd80fa2cSBill Paul #define SK_GPIO_DAT0		0x00000001
434bd80fa2cSBill Paul #define SK_GPIO_DAT1		0x00000002
435bd80fa2cSBill Paul #define SK_GPIO_DAT2		0x00000004
436bd80fa2cSBill Paul #define SK_GPIO_DAT3		0x00000008
437bd80fa2cSBill Paul #define SK_GPIO_DAT4		0x00000010
438bd80fa2cSBill Paul #define SK_GPIO_DAT5		0x00000020
439bd80fa2cSBill Paul #define SK_GPIO_DAT6		0x00000040
440bd80fa2cSBill Paul #define SK_GPIO_DAT7		0x00000080
441bd80fa2cSBill Paul #define SK_GPIO_DAT8		0x00000100
442bd80fa2cSBill Paul #define SK_GPIO_DAT9		0x00000200
443bd80fa2cSBill Paul #define SK_GPIO_DIR0		0x00010000
444bd80fa2cSBill Paul #define SK_GPIO_DIR1		0x00020000
445bd80fa2cSBill Paul #define SK_GPIO_DIR2		0x00040000
446bd80fa2cSBill Paul #define SK_GPIO_DIR3		0x00080000
447bd80fa2cSBill Paul #define SK_GPIO_DIR4		0x00100000
448bd80fa2cSBill Paul #define SK_GPIO_DIR5		0x00200000
449bd80fa2cSBill Paul #define SK_GPIO_DIR6		0x00400000
450bd80fa2cSBill Paul #define SK_GPIO_DIR7		0x00800000
451bd80fa2cSBill Paul #define SK_GPIO_DIR8		0x01000000
452bd80fa2cSBill Paul #define SK_GPIO_DIR9		0x02000000
453bd80fa2cSBill Paul 
4543ebb0905SBill Paul /* Block 3 Ram interface and MAC arbiter registers */
4553ebb0905SBill Paul #define SK_RAMADDR	0x0180
4563ebb0905SBill Paul #define SK_RAMDATA0	0x0184
4573ebb0905SBill Paul #define SK_RAMDATA1	0x0188
4583ebb0905SBill Paul #define SK_TO0		0x0190
4593ebb0905SBill Paul #define SK_TO1		0x0191
4603ebb0905SBill Paul #define SK_TO2		0x0192
4613ebb0905SBill Paul #define SK_TO3		0x0193
4623ebb0905SBill Paul #define SK_TO4		0x0194
4633ebb0905SBill Paul #define SK_TO5		0x0195
4643ebb0905SBill Paul #define SK_TO6		0x0196
4653ebb0905SBill Paul #define SK_TO7		0x0197
4663ebb0905SBill Paul #define SK_TO8		0x0198
4673ebb0905SBill Paul #define SK_TO9		0x0199
4683ebb0905SBill Paul #define SK_TO10		0x019A
4693ebb0905SBill Paul #define SK_TO11		0x019B
4703ebb0905SBill Paul #define SK_RITIMEO_TMR	0x019C
4713ebb0905SBill Paul #define SK_RAMCTL	0x01A0
4723ebb0905SBill Paul #define SK_RITIMER_TST	0x01A2
4733ebb0905SBill Paul 
4743ebb0905SBill Paul #define SK_RAMCTL_RESET		0x0001
4753ebb0905SBill Paul #define SK_RAMCTL_UNRESET	0x0002
4763ebb0905SBill Paul #define SK_RAMCTL_CLR_IRQ_WPAR	0x0100
4773ebb0905SBill Paul #define SK_RAMCTL_CLR_IRQ_RPAR	0x0200
4783ebb0905SBill Paul 
4793ebb0905SBill Paul /* Mac arbiter registers */
4803ebb0905SBill Paul #define SK_MINIT_RX1	0x01B0
4813ebb0905SBill Paul #define SK_MINIT_RX2	0x01B1
4823ebb0905SBill Paul #define SK_MINIT_TX1	0x01B2
4833ebb0905SBill Paul #define SK_MINIT_TX2	0x01B3
4843ebb0905SBill Paul #define SK_MTIMEO_RX1	0x01B4
4853ebb0905SBill Paul #define SK_MTIMEO_RX2	0x01B5
4863ebb0905SBill Paul #define SK_MTIMEO_TX1	0x01B6
4873ebb0905SBill Paul #define SK_MTIEMO_TX2	0x01B7
4883ebb0905SBill Paul #define SK_MACARB_CTL	0x01B8
4893ebb0905SBill Paul #define SK_MTIMER_TST	0x01BA
4903ebb0905SBill Paul #define SK_RCINIT_RX1	0x01C0
4913ebb0905SBill Paul #define SK_RCINIT_RX2	0x01C1
4923ebb0905SBill Paul #define SK_RCINIT_TX1	0x01C2
4933ebb0905SBill Paul #define SK_RCINIT_TX2	0x01C3
4943ebb0905SBill Paul #define SK_RCTIMEO_RX1	0x01C4
4953ebb0905SBill Paul #define SK_RCTIMEO_RX2	0x01C5
4963ebb0905SBill Paul #define SK_RCTIMEO_TX1	0x01C6
4973ebb0905SBill Paul #define SK_RCTIMEO_TX2	0x01C7
4983ebb0905SBill Paul #define SK_RECOVERY_CTL	0x01C8
4993ebb0905SBill Paul #define SK_RCTIMER_TST	0x01CA
5003ebb0905SBill Paul 
5013ebb0905SBill Paul /* Packet arbiter registers */
5023ebb0905SBill Paul #define SK_RXPA1_TINIT	0x01D0
5033ebb0905SBill Paul #define SK_RXPA2_TINIT	0x01D4
5043ebb0905SBill Paul #define SK_TXPA1_TINIT	0x01D8
5053ebb0905SBill Paul #define SK_TXPA2_TINIT	0x01DC
5063ebb0905SBill Paul #define SK_RXPA1_TIMEO	0x01E0
5073ebb0905SBill Paul #define SK_RXPA2_TIMEO	0x01E4
5083ebb0905SBill Paul #define SK_TXPA1_TIMEO	0x01E8
5093ebb0905SBill Paul #define SK_TXPA2_TIMEO	0x01EC
5103ebb0905SBill Paul #define SK_PKTARB_CTL	0x01F0
5113ebb0905SBill Paul #define SK_PKTATB_TST	0x01F2
5123ebb0905SBill Paul 
5133ebb0905SBill Paul #define SK_PKTARB_TIMEOUT	0x2000
5143ebb0905SBill Paul 
5153ebb0905SBill Paul #define SK_PKTARBCTL_RESET		0x0001
5163ebb0905SBill Paul #define SK_PKTARBCTL_UNRESET		0x0002
5173ebb0905SBill Paul #define SK_PKTARBCTL_RXTO1_OFF		0x0004
5183ebb0905SBill Paul #define SK_PKTARBCTL_RXTO1_ON		0x0008
5193ebb0905SBill Paul #define SK_PKTARBCTL_RXTO2_OFF		0x0010
5203ebb0905SBill Paul #define SK_PKTARBCTL_RXTO2_ON		0x0020
5213ebb0905SBill Paul #define SK_PKTARBCTL_TXTO1_OFF		0x0040
5223ebb0905SBill Paul #define SK_PKTARBCTL_TXTO1_ON		0x0080
5233ebb0905SBill Paul #define SK_PKTARBCTL_TXTO2_OFF		0x0100
5243ebb0905SBill Paul #define SK_PKTARBCTL_TXTO2_ON		0x0200
5253ebb0905SBill Paul #define SK_PKTARBCTL_CLR_IRQ_RXTO1	0x0400
5263ebb0905SBill Paul #define SK_PKTARBCTL_CLR_IRQ_RXTO2	0x0800
5273ebb0905SBill Paul #define SK_PKTARBCTL_CLR_IRQ_TXTO1	0x1000
5283ebb0905SBill Paul #define SK_PKTARBCTL_CLR_IRQ_TXTO2	0x2000
5293ebb0905SBill Paul 
5303ebb0905SBill Paul #define SK_MINIT_XMAC_B2	54
5313ebb0905SBill Paul #define SK_MINIT_XMAC_C1	63
5323ebb0905SBill Paul 
5333ebb0905SBill Paul #define SK_MACARBCTL_RESET	0x0001
5343ebb0905SBill Paul #define SK_MACARBCTL_UNRESET	0x0002
5353ebb0905SBill Paul #define SK_MACARBCTL_FASTOE_OFF	0x0004
5363ebb0905SBill Paul #define SK_MACARBCRL_FASTOE_ON	0x0008
5373ebb0905SBill Paul 
5383ebb0905SBill Paul #define SK_RCINIT_XMAC_B2	54
5393ebb0905SBill Paul #define SK_RCINIT_XMAC_C1	0
5403ebb0905SBill Paul 
5413ebb0905SBill Paul #define SK_RECOVERYCTL_RX1_OFF	0x0001
5423ebb0905SBill Paul #define SK_RECOVERYCTL_RX1_ON	0x0002
5433ebb0905SBill Paul #define SK_RECOVERYCTL_RX2_OFF	0x0004
5443ebb0905SBill Paul #define SK_RECOVERYCTL_RX2_ON	0x0008
5453ebb0905SBill Paul #define SK_RECOVERYCTL_TX1_OFF	0x0010
5463ebb0905SBill Paul #define SK_RECOVERYCTL_TX1_ON	0x0020
5473ebb0905SBill Paul #define SK_RECOVERYCTL_TX2_OFF	0x0040
5483ebb0905SBill Paul #define SK_RECOVERYCTL_TX2_ON	0x0080
5493ebb0905SBill Paul 
5503ebb0905SBill Paul #define SK_RECOVERY_XMAC_B2				\
5513ebb0905SBill Paul 	(SK_RECOVERYCTL_RX1_ON|SK_RECOVERYCTL_RX2_ON|	\
5523ebb0905SBill Paul 	SK_RECOVERYCTL_TX1_ON|SK_RECOVERYCTL_TX2_ON)
5533ebb0905SBill Paul 
5543ebb0905SBill Paul #define SK_RECOVERY_XMAC_C1				\
5553ebb0905SBill Paul 	(SK_RECOVERYCTL_RX1_OFF|SK_RECOVERYCTL_RX2_OFF|	\
5563ebb0905SBill Paul 	SK_RECOVERYCTL_TX1_OFF|SK_RECOVERYCTL_TX2_OFF)
5573ebb0905SBill Paul 
5583ebb0905SBill Paul /* Block 4 -- TX Arbiter MAC 1 */
5593ebb0905SBill Paul #define SK_TXAR1_TIMERINIT	0x0200
5603ebb0905SBill Paul #define SK_TXAR1_TIMERVAL	0x0204
5613ebb0905SBill Paul #define SK_TXAR1_LIMITINIT	0x0208
5623ebb0905SBill Paul #define SK_TXAR1_LIMITCNT	0x020C
5633ebb0905SBill Paul #define SK_TXAR1_COUNTERCTL	0x0210
5643ebb0905SBill Paul #define SK_TXAR1_COUNTERTST	0x0212
5653ebb0905SBill Paul #define SK_TXAR1_COUNTERSTS	0x0212
5663ebb0905SBill Paul 
5673ebb0905SBill Paul /* Block 5 -- TX Arbiter MAC 2 */
5683ebb0905SBill Paul #define SK_TXAR2_TIMERINIT	0x0280
5693ebb0905SBill Paul #define SK_TXAR2_TIMERVAL	0x0284
5703ebb0905SBill Paul #define SK_TXAR2_LIMITINIT	0x0288
5713ebb0905SBill Paul #define SK_TXAR2_LIMITCNT	0x028C
5723ebb0905SBill Paul #define SK_TXAR2_COUNTERCTL	0x0290
5733ebb0905SBill Paul #define SK_TXAR2_COUNTERTST	0x0291
5743ebb0905SBill Paul #define SK_TXAR2_COUNTERSTS	0x0292
5753ebb0905SBill Paul 
5763ebb0905SBill Paul #define SK_TXARCTL_OFF		0x01
5773ebb0905SBill Paul #define SK_TXARCTL_ON		0x02
5783ebb0905SBill Paul #define SK_TXARCTL_RATECTL_OFF	0x04
5793ebb0905SBill Paul #define SK_TXARCTL_RATECTL_ON	0x08
5803ebb0905SBill Paul #define SK_TXARCTL_ALLOC_OFF	0x10
5813ebb0905SBill Paul #define SK_TXARCTL_ALLOC_ON	0x20
5823ebb0905SBill Paul #define SK_TXARCTL_FSYNC_OFF	0x40
5833ebb0905SBill Paul #define SK_TXARCTL_FSYNC_ON	0x80
5843ebb0905SBill Paul 
5853ebb0905SBill Paul /* Block 6 -- External registers */
5863ebb0905SBill Paul #define SK_EXTREG_BASE	0x300
5873ebb0905SBill Paul #define SK_EXTREG_END	0x37C
5883ebb0905SBill Paul 
5893ebb0905SBill Paul /* Block 7 -- PCI config registers */
5903ebb0905SBill Paul #define SK_PCI_BASE	0x0380
5913ebb0905SBill Paul #define SK_PCI_END	0x03FC
5923ebb0905SBill Paul 
5933ebb0905SBill Paul /* Compute offset of mirrored PCI register */
5943ebb0905SBill Paul #define SK_PCI_REG(reg)		((reg) + SK_PCI_BASE)
5953ebb0905SBill Paul 
5963ebb0905SBill Paul /* Block 8 -- RX queue 1 */
5973ebb0905SBill Paul #define SK_RXQ1_BUFCNT		0x0400
5983ebb0905SBill Paul #define SK_RXQ1_BUFCTL		0x0402
5993ebb0905SBill Paul #define SK_RXQ1_NEXTDESC	0x0404
6003ebb0905SBill Paul #define SK_RXQ1_RXBUF_LO	0x0408
6013ebb0905SBill Paul #define SK_RXQ1_RXBUF_HI	0x040C
6023ebb0905SBill Paul #define SK_RXQ1_RXSTAT		0x0410
6033ebb0905SBill Paul #define SK_RXQ1_TIMESTAMP	0x0414
6043ebb0905SBill Paul #define SK_RXQ1_CSUM1		0x0418
6053ebb0905SBill Paul #define SK_RXQ1_CSUM2		0x041A
6063ebb0905SBill Paul #define SK_RXQ1_CSUM1_START	0x041C
6073ebb0905SBill Paul #define SK_RXQ1_CSUM2_START	0x041E
6083ebb0905SBill Paul #define SK_RXQ1_CURADDR_LO	0x0420
6093ebb0905SBill Paul #define SK_RXQ1_CURADDR_HI	0x0424
6103ebb0905SBill Paul #define SK_RXQ1_CURCNT_LO	0x0428
6113ebb0905SBill Paul #define SK_RXQ1_CURCNT_HI	0x042C
6123ebb0905SBill Paul #define SK_RXQ1_CURBYTES	0x0430
6133ebb0905SBill Paul #define SK_RXQ1_BMU_CSR		0x0434
6143ebb0905SBill Paul #define SK_RXQ1_WATERMARK	0x0438
6153ebb0905SBill Paul #define SK_RXQ1_FLAG		0x043A
6163ebb0905SBill Paul #define SK_RXQ1_TEST1		0x043C
6173ebb0905SBill Paul #define SK_RXQ1_TEST2		0x0440
6183ebb0905SBill Paul #define SK_RXQ1_TEST3		0x0444
6193ebb0905SBill Paul 
6203ebb0905SBill Paul /* Block 9 -- RX queue 2 */
6213ebb0905SBill Paul #define SK_RXQ2_BUFCNT		0x0480
6223ebb0905SBill Paul #define SK_RXQ2_BUFCTL		0x0482
6233ebb0905SBill Paul #define SK_RXQ2_NEXTDESC	0x0484
6243ebb0905SBill Paul #define SK_RXQ2_RXBUF_LO	0x0488
6253ebb0905SBill Paul #define SK_RXQ2_RXBUF_HI	0x048C
6263ebb0905SBill Paul #define SK_RXQ2_RXSTAT		0x0490
6273ebb0905SBill Paul #define SK_RXQ2_TIMESTAMP	0x0494
6283ebb0905SBill Paul #define SK_RXQ2_CSUM1		0x0498
6293ebb0905SBill Paul #define SK_RXQ2_CSUM2		0x049A
6303ebb0905SBill Paul #define SK_RXQ2_CSUM1_START	0x049C
6313ebb0905SBill Paul #define SK_RXQ2_CSUM2_START	0x049E
6323ebb0905SBill Paul #define SK_RXQ2_CURADDR_LO	0x04A0
6333ebb0905SBill Paul #define SK_RXQ2_CURADDR_HI	0x04A4
6343ebb0905SBill Paul #define SK_RXQ2_CURCNT_LO	0x04A8
6353ebb0905SBill Paul #define SK_RXQ2_CURCNT_HI	0x04AC
6363ebb0905SBill Paul #define SK_RXQ2_CURBYTES	0x04B0
6373ebb0905SBill Paul #define SK_RXQ2_BMU_CSR		0x04B4
6383ebb0905SBill Paul #define SK_RXQ2_WATERMARK	0x04B8
6393ebb0905SBill Paul #define SK_RXQ2_FLAG		0x04BA
6403ebb0905SBill Paul #define SK_RXQ2_TEST1		0x04BC
6413ebb0905SBill Paul #define SK_RXQ2_TEST2		0x04C0
6423ebb0905SBill Paul #define SK_RXQ2_TEST3		0x04C4
6433ebb0905SBill Paul 
6443ebb0905SBill Paul #define SK_RXBMU_CLR_IRQ_ERR		0x00000001
6453ebb0905SBill Paul #define SK_RXBMU_CLR_IRQ_EOF		0x00000002
6463ebb0905SBill Paul #define SK_RXBMU_CLR_IRQ_EOB		0x00000004
6473ebb0905SBill Paul #define SK_RXBMU_CLR_IRQ_PAR		0x00000008
6483ebb0905SBill Paul #define SK_RXBMU_RX_START		0x00000010
6493ebb0905SBill Paul #define SK_RXBMU_RX_STOP		0x00000020
6503ebb0905SBill Paul #define SK_RXBMU_POLL_OFF		0x00000040
6513ebb0905SBill Paul #define SK_RXBMU_POLL_ON		0x00000080
6523ebb0905SBill Paul #define SK_RXBMU_TRANSFER_SM_RESET	0x00000100
6533ebb0905SBill Paul #define SK_RXBMU_TRANSFER_SM_UNRESET	0x00000200
6543ebb0905SBill Paul #define SK_RXBMU_DESCWR_SM_RESET	0x00000400
6553ebb0905SBill Paul #define SK_RXBMU_DESCWR_SM_UNRESET	0x00000800
6563ebb0905SBill Paul #define SK_RXBMU_DESCRD_SM_RESET	0x00001000
6573ebb0905SBill Paul #define SK_RXBMU_DESCRD_SM_UNRESET	0x00002000
6583ebb0905SBill Paul #define SK_RXBMU_SUPERVISOR_SM_RESET	0x00004000
6593ebb0905SBill Paul #define SK_RXBMU_SUPERVISOR_SM_UNRESET	0x00008000
6603ebb0905SBill Paul #define SK_RXBMU_PFI_SM_RESET		0x00010000
6613ebb0905SBill Paul #define SK_RXBMU_PFI_SM_UNRESET		0x00020000
6623ebb0905SBill Paul #define SK_RXBMU_FIFO_RESET		0x00040000
6633ebb0905SBill Paul #define SK_RXBMU_FIFO_UNRESET		0x00080000
6643ebb0905SBill Paul #define SK_RXBMU_DESC_RESET		0x00100000
6653ebb0905SBill Paul #define SK_RXBMU_DESC_UNRESET		0x00200000
6663ebb0905SBill Paul #define SK_RXBMU_SUPERVISOR_IDLE	0x01000000
6673ebb0905SBill Paul 
6683ebb0905SBill Paul #define SK_RXBMU_ONLINE		\
6693ebb0905SBill Paul 	(SK_RXBMU_TRANSFER_SM_UNRESET|SK_RXBMU_DESCWR_SM_UNRESET|	\
6703ebb0905SBill Paul 	SK_RXBMU_DESCRD_SM_UNRESET|SK_RXBMU_SUPERVISOR_SM_UNRESET|	\
6713ebb0905SBill Paul 	SK_RXBMU_PFI_SM_UNRESET|SK_RXBMU_FIFO_UNRESET|			\
6723ebb0905SBill Paul 	SK_RXBMU_DESC_UNRESET)
6733ebb0905SBill Paul 
6743ebb0905SBill Paul #define SK_RXBMU_OFFLINE		\
6753ebb0905SBill Paul 	(SK_RXBMU_TRANSFER_SM_RESET|SK_RXBMU_DESCWR_SM_RESET|	\
6763ebb0905SBill Paul 	SK_RXBMU_DESCRD_SM_RESET|SK_RXBMU_SUPERVISOR_SM_RESET|	\
6773ebb0905SBill Paul 	SK_RXBMU_PFI_SM_RESET|SK_RXBMU_FIFO_RESET|		\
6783ebb0905SBill Paul 	SK_RXBMU_DESC_RESET)
6793ebb0905SBill Paul 
6803ebb0905SBill Paul /* Block 12 -- TX sync queue 1 */
6813ebb0905SBill Paul #define SK_TXQS1_BUFCNT		0x0600
6823ebb0905SBill Paul #define SK_TXQS1_BUFCTL		0x0602
6833ebb0905SBill Paul #define SK_TXQS1_NEXTDESC	0x0604
6843ebb0905SBill Paul #define SK_TXQS1_RXBUF_LO	0x0608
6853ebb0905SBill Paul #define SK_TXQS1_RXBUF_HI	0x060C
6863ebb0905SBill Paul #define SK_TXQS1_RXSTAT		0x0610
6873ebb0905SBill Paul #define SK_TXQS1_CSUM_STARTVAL	0x0614
6883ebb0905SBill Paul #define SK_TXQS1_CSUM_STARTPOS	0x0618
6893ebb0905SBill Paul #define SK_TXQS1_CSUM_WRITEPOS	0x061A
6903ebb0905SBill Paul #define SK_TXQS1_CURADDR_LO	0x0620
6913ebb0905SBill Paul #define SK_TXQS1_CURADDR_HI	0x0624
6923ebb0905SBill Paul #define SK_TXQS1_CURCNT_LO	0x0628
6933ebb0905SBill Paul #define SK_TXQS1_CURCNT_HI	0x062C
6943ebb0905SBill Paul #define SK_TXQS1_CURBYTES	0x0630
6953ebb0905SBill Paul #define SK_TXQS1_BMU_CSR	0x0634
6963ebb0905SBill Paul #define SK_TXQS1_WATERMARK	0x0638
6973ebb0905SBill Paul #define SK_TXQS1_FLAG		0x063A
6983ebb0905SBill Paul #define SK_TXQS1_TEST1		0x063C
6993ebb0905SBill Paul #define SK_TXQS1_TEST2		0x0640
7003ebb0905SBill Paul #define SK_TXQS1_TEST3		0x0644
7013ebb0905SBill Paul 
7023ebb0905SBill Paul /* Block 13 -- TX async queue 1 */
7033ebb0905SBill Paul #define SK_TXQA1_BUFCNT		0x0680
7043ebb0905SBill Paul #define SK_TXQA1_BUFCTL		0x0682
7053ebb0905SBill Paul #define SK_TXQA1_NEXTDESC	0x0684
7063ebb0905SBill Paul #define SK_TXQA1_RXBUF_LO	0x0688
7073ebb0905SBill Paul #define SK_TXQA1_RXBUF_HI	0x068C
7083ebb0905SBill Paul #define SK_TXQA1_RXSTAT		0x0690
7093ebb0905SBill Paul #define SK_TXQA1_CSUM_STARTVAL	0x0694
7103ebb0905SBill Paul #define SK_TXQA1_CSUM_STARTPOS	0x0698
7113ebb0905SBill Paul #define SK_TXQA1_CSUM_WRITEPOS	0x069A
7123ebb0905SBill Paul #define SK_TXQA1_CURADDR_LO	0x06A0
7133ebb0905SBill Paul #define SK_TXQA1_CURADDR_HI	0x06A4
7143ebb0905SBill Paul #define SK_TXQA1_CURCNT_LO	0x06A8
7153ebb0905SBill Paul #define SK_TXQA1_CURCNT_HI	0x06AC
7163ebb0905SBill Paul #define SK_TXQA1_CURBYTES	0x06B0
7173ebb0905SBill Paul #define SK_TXQA1_BMU_CSR	0x06B4
7183ebb0905SBill Paul #define SK_TXQA1_WATERMARK	0x06B8
7193ebb0905SBill Paul #define SK_TXQA1_FLAG		0x06BA
7203ebb0905SBill Paul #define SK_TXQA1_TEST1		0x06BC
7213ebb0905SBill Paul #define SK_TXQA1_TEST2		0x06C0
7223ebb0905SBill Paul #define SK_TXQA1_TEST3		0x06C4
7233ebb0905SBill Paul 
7243ebb0905SBill Paul /* Block 14 -- TX sync queue 2 */
7253ebb0905SBill Paul #define SK_TXQS2_BUFCNT		0x0700
7263ebb0905SBill Paul #define SK_TXQS2_BUFCTL		0x0702
7273ebb0905SBill Paul #define SK_TXQS2_NEXTDESC	0x0704
7283ebb0905SBill Paul #define SK_TXQS2_RXBUF_LO	0x0708
7293ebb0905SBill Paul #define SK_TXQS2_RXBUF_HI	0x070C
7303ebb0905SBill Paul #define SK_TXQS2_RXSTAT		0x0710
7313ebb0905SBill Paul #define SK_TXQS2_CSUM_STARTVAL	0x0714
7323ebb0905SBill Paul #define SK_TXQS2_CSUM_STARTPOS	0x0718
7333ebb0905SBill Paul #define SK_TXQS2_CSUM_WRITEPOS	0x071A
7343ebb0905SBill Paul #define SK_TXQS2_CURADDR_LO	0x0720
7353ebb0905SBill Paul #define SK_TXQS2_CURADDR_HI	0x0724
7363ebb0905SBill Paul #define SK_TXQS2_CURCNT_LO	0x0728
7373ebb0905SBill Paul #define SK_TXQS2_CURCNT_HI	0x072C
7383ebb0905SBill Paul #define SK_TXQS2_CURBYTES	0x0730
7393ebb0905SBill Paul #define SK_TXQS2_BMU_CSR	0x0734
7403ebb0905SBill Paul #define SK_TXQS2_WATERMARK	0x0738
7413ebb0905SBill Paul #define SK_TXQS2_FLAG		0x073A
7423ebb0905SBill Paul #define SK_TXQS2_TEST1		0x073C
7433ebb0905SBill Paul #define SK_TXQS2_TEST2		0x0740
7443ebb0905SBill Paul #define SK_TXQS2_TEST3		0x0744
7453ebb0905SBill Paul 
7463ebb0905SBill Paul /* Block 15 -- TX async queue 2 */
7473ebb0905SBill Paul #define SK_TXQA2_BUFCNT		0x0780
7483ebb0905SBill Paul #define SK_TXQA2_BUFCTL		0x0782
7493ebb0905SBill Paul #define SK_TXQA2_NEXTDESC	0x0784
7503ebb0905SBill Paul #define SK_TXQA2_RXBUF_LO	0x0788
7513ebb0905SBill Paul #define SK_TXQA2_RXBUF_HI	0x078C
7523ebb0905SBill Paul #define SK_TXQA2_RXSTAT		0x0790
7533ebb0905SBill Paul #define SK_TXQA2_CSUM_STARTVAL	0x0794
7543ebb0905SBill Paul #define SK_TXQA2_CSUM_STARTPOS	0x0798
7553ebb0905SBill Paul #define SK_TXQA2_CSUM_WRITEPOS	0x079A
7563ebb0905SBill Paul #define SK_TXQA2_CURADDR_LO	0x07A0
7573ebb0905SBill Paul #define SK_TXQA2_CURADDR_HI	0x07A4
7583ebb0905SBill Paul #define SK_TXQA2_CURCNT_LO	0x07A8
7593ebb0905SBill Paul #define SK_TXQA2_CURCNT_HI	0x07AC
7603ebb0905SBill Paul #define SK_TXQA2_CURBYTES	0x07B0
7613ebb0905SBill Paul #define SK_TXQA2_BMU_CSR	0x07B4
7623ebb0905SBill Paul #define SK_TXQA2_WATERMARK	0x07B8
7633ebb0905SBill Paul #define SK_TXQA2_FLAG		0x07BA
7643ebb0905SBill Paul #define SK_TXQA2_TEST1		0x07BC
7653ebb0905SBill Paul #define SK_TXQA2_TEST2		0x07C0
7663ebb0905SBill Paul #define SK_TXQA2_TEST3		0x07C4
7673ebb0905SBill Paul 
7683ebb0905SBill Paul #define SK_TXBMU_CLR_IRQ_ERR		0x00000001
7693ebb0905SBill Paul #define SK_TXBMU_CLR_IRQ_EOF		0x00000002
7703ebb0905SBill Paul #define SK_TXBMU_CLR_IRQ_EOB		0x00000004
7713ebb0905SBill Paul #define SK_TXBMU_TX_START		0x00000010
7723ebb0905SBill Paul #define SK_TXBMU_TX_STOP		0x00000020
7733ebb0905SBill Paul #define SK_TXBMU_POLL_OFF		0x00000040
7743ebb0905SBill Paul #define SK_TXBMU_POLL_ON		0x00000080
7753ebb0905SBill Paul #define SK_TXBMU_TRANSFER_SM_RESET	0x00000100
7763ebb0905SBill Paul #define SK_TXBMU_TRANSFER_SM_UNRESET	0x00000200
7773ebb0905SBill Paul #define SK_TXBMU_DESCWR_SM_RESET	0x00000400
7783ebb0905SBill Paul #define SK_TXBMU_DESCWR_SM_UNRESET	0x00000800
7793ebb0905SBill Paul #define SK_TXBMU_DESCRD_SM_RESET	0x00001000
7803ebb0905SBill Paul #define SK_TXBMU_DESCRD_SM_UNRESET	0x00002000
7813ebb0905SBill Paul #define SK_TXBMU_SUPERVISOR_SM_RESET	0x00004000
7823ebb0905SBill Paul #define SK_TXBMU_SUPERVISOR_SM_UNRESET	0x00008000
7833ebb0905SBill Paul #define SK_TXBMU_PFI_SM_RESET		0x00010000
7843ebb0905SBill Paul #define SK_TXBMU_PFI_SM_UNRESET		0x00020000
7853ebb0905SBill Paul #define SK_TXBMU_FIFO_RESET		0x00040000
7863ebb0905SBill Paul #define SK_TXBMU_FIFO_UNRESET		0x00080000
7873ebb0905SBill Paul #define SK_TXBMU_DESC_RESET		0x00100000
7883ebb0905SBill Paul #define SK_TXBMU_DESC_UNRESET		0x00200000
7893ebb0905SBill Paul #define SK_TXBMU_SUPERVISOR_IDLE	0x01000000
7903ebb0905SBill Paul 
7913ebb0905SBill Paul #define SK_TXBMU_ONLINE		\
7923ebb0905SBill Paul 	(SK_TXBMU_TRANSFER_SM_UNRESET|SK_TXBMU_DESCWR_SM_UNRESET|	\
7933ebb0905SBill Paul 	SK_TXBMU_DESCRD_SM_UNRESET|SK_TXBMU_SUPERVISOR_SM_UNRESET|	\
7943ebb0905SBill Paul 	SK_TXBMU_PFI_SM_UNRESET|SK_TXBMU_FIFO_UNRESET|			\
795919133a8SPyun YongHyeon 	SK_TXBMU_DESC_UNRESET|SK_TXBMU_POLL_ON)
7963ebb0905SBill Paul 
7973ebb0905SBill Paul #define SK_TXBMU_OFFLINE		\
7983ebb0905SBill Paul 	(SK_TXBMU_TRANSFER_SM_RESET|SK_TXBMU_DESCWR_SM_RESET|	\
7993ebb0905SBill Paul 	SK_TXBMU_DESCRD_SM_RESET|SK_TXBMU_SUPERVISOR_SM_RESET|	\
8003ebb0905SBill Paul 	SK_TXBMU_PFI_SM_RESET|SK_TXBMU_FIFO_RESET|		\
801919133a8SPyun YongHyeon 	SK_TXBMU_DESC_RESET|SK_TXBMU_POLL_OFF)
8023ebb0905SBill Paul 
8033ebb0905SBill Paul /* Block 16 -- Receive RAMbuffer 1 */
8043ebb0905SBill Paul #define SK_RXRB1_START		0x0800
8053ebb0905SBill Paul #define SK_RXRB1_END		0x0804
8063ebb0905SBill Paul #define SK_RXRB1_WR_PTR		0x0808
8073ebb0905SBill Paul #define SK_RXRB1_RD_PTR		0x080C
8083ebb0905SBill Paul #define SK_RXRB1_UTHR_PAUSE	0x0810
8093ebb0905SBill Paul #define SK_RXRB1_LTHR_PAUSE	0x0814
8103ebb0905SBill Paul #define SK_RXRB1_UTHR_HIPRIO	0x0818
8113ebb0905SBill Paul #define SK_RXRB1_UTHR_LOPRIO	0x081C
8123ebb0905SBill Paul #define SK_RXRB1_PKTCNT		0x0820
8133ebb0905SBill Paul #define SK_RXRB1_LVL		0x0824
8143ebb0905SBill Paul #define SK_RXRB1_CTLTST		0x0828
8153ebb0905SBill Paul 
8163ebb0905SBill Paul /* Block 17 -- Receive RAMbuffer 2 */
8173ebb0905SBill Paul #define SK_RXRB2_START		0x0880
8183ebb0905SBill Paul #define SK_RXRB2_END		0x0884
8193ebb0905SBill Paul #define SK_RXRB2_WR_PTR		0x0888
8203ebb0905SBill Paul #define SK_RXRB2_RD_PTR		0x088C
8213ebb0905SBill Paul #define SK_RXRB2_UTHR_PAUSE	0x0890
8223ebb0905SBill Paul #define SK_RXRB2_LTHR_PAUSE	0x0894
8233ebb0905SBill Paul #define SK_RXRB2_UTHR_HIPRIO	0x0898
8243ebb0905SBill Paul #define SK_RXRB2_UTHR_LOPRIO	0x089C
8253ebb0905SBill Paul #define SK_RXRB2_PKTCNT		0x08A0
8263ebb0905SBill Paul #define SK_RXRB2_LVL		0x08A4
8273ebb0905SBill Paul #define SK_RXRB2_CTLTST		0x08A8
8283ebb0905SBill Paul 
8293ebb0905SBill Paul /* Block 20 -- Sync. Transmit RAMbuffer 1 */
8303ebb0905SBill Paul #define SK_TXRBS1_START		0x0A00
8313ebb0905SBill Paul #define SK_TXRBS1_END		0x0A04
8323ebb0905SBill Paul #define SK_TXRBS1_WR_PTR	0x0A08
8333ebb0905SBill Paul #define SK_TXRBS1_RD_PTR	0x0A0C
8343ebb0905SBill Paul #define SK_TXRBS1_PKTCNT	0x0A20
8353ebb0905SBill Paul #define SK_TXRBS1_LVL		0x0A24
8363ebb0905SBill Paul #define SK_TXRBS1_CTLTST	0x0A28
8373ebb0905SBill Paul 
8383ebb0905SBill Paul /* Block 21 -- Async. Transmit RAMbuffer 1 */
8393ebb0905SBill Paul #define SK_TXRBA1_START		0x0A80
8403ebb0905SBill Paul #define SK_TXRBA1_END		0x0A84
8413ebb0905SBill Paul #define SK_TXRBA1_WR_PTR	0x0A88
8423ebb0905SBill Paul #define SK_TXRBA1_RD_PTR	0x0A8C
8433ebb0905SBill Paul #define SK_TXRBA1_PKTCNT	0x0AA0
8443ebb0905SBill Paul #define SK_TXRBA1_LVL		0x0AA4
8453ebb0905SBill Paul #define SK_TXRBA1_CTLTST	0x0AA8
8463ebb0905SBill Paul 
8473ebb0905SBill Paul /* Block 22 -- Sync. Transmit RAMbuffer 2 */
8483ebb0905SBill Paul #define SK_TXRBS2_START		0x0B00
8493ebb0905SBill Paul #define SK_TXRBS2_END		0x0B04
8503ebb0905SBill Paul #define SK_TXRBS2_WR_PTR	0x0B08
8513ebb0905SBill Paul #define SK_TXRBS2_RD_PTR	0x0B0C
8523ebb0905SBill Paul #define SK_TXRBS2_PKTCNT	0x0B20
8533ebb0905SBill Paul #define SK_TXRBS2_LVL		0x0B24
8543ebb0905SBill Paul #define SK_TXRBS2_CTLTST	0x0B28
8553ebb0905SBill Paul 
8563ebb0905SBill Paul /* Block 23 -- Async. Transmit RAMbuffer 2 */
8573ebb0905SBill Paul #define SK_TXRBA2_START		0x0B80
8583ebb0905SBill Paul #define SK_TXRBA2_END		0x0B84
8593ebb0905SBill Paul #define SK_TXRBA2_WR_PTR	0x0B88
8603ebb0905SBill Paul #define SK_TXRBA2_RD_PTR	0x0B8C
8613ebb0905SBill Paul #define SK_TXRBA2_PKTCNT	0x0BA0
8623ebb0905SBill Paul #define SK_TXRBA2_LVL		0x0BA4
8633ebb0905SBill Paul #define SK_TXRBA2_CTLTST	0x0BA8
8643ebb0905SBill Paul 
8653ebb0905SBill Paul #define SK_RBCTL_RESET		0x00000001
8663ebb0905SBill Paul #define SK_RBCTL_UNRESET	0x00000002
8673ebb0905SBill Paul #define SK_RBCTL_OFF		0x00000004
8683ebb0905SBill Paul #define SK_RBCTL_ON		0x00000008
8693ebb0905SBill Paul #define SK_RBCTL_STORENFWD_OFF	0x00000010
8703ebb0905SBill Paul #define SK_RBCTL_STORENFWD_ON	0x00000020
8713ebb0905SBill Paul 
8723ebb0905SBill Paul /* Block 24 -- RX MAC FIFO 1 regisrers and LINK_SYNC counter */
8733ebb0905SBill Paul #define SK_RXF1_END		0x0C00
8743ebb0905SBill Paul #define SK_RXF1_WPTR		0x0C04
8753ebb0905SBill Paul #define SK_RXF1_RPTR		0x0C0C
8763ebb0905SBill Paul #define SK_RXF1_PKTCNT		0x0C10
8773ebb0905SBill Paul #define SK_RXF1_LVL		0x0C14
8783ebb0905SBill Paul #define SK_RXF1_MACCTL		0x0C18
8793ebb0905SBill Paul #define SK_RXF1_CTL		0x0C1C
8803ebb0905SBill Paul #define SK_RXLED1_CNTINIT	0x0C20
8813ebb0905SBill Paul #define SK_RXLED1_COUNTER	0x0C24
8823ebb0905SBill Paul #define SK_RXLED1_CTL		0x0C28
8833ebb0905SBill Paul #define SK_RXLED1_TST		0x0C29
8843ebb0905SBill Paul #define SK_LINK_SYNC1_CINIT	0x0C30
8853ebb0905SBill Paul #define SK_LINK_SYNC1_COUNTER	0x0C34
8863ebb0905SBill Paul #define SK_LINK_SYNC1_CTL	0x0C38
8873ebb0905SBill Paul #define SK_LINK_SYNC1_TST	0x0C39
8883ebb0905SBill Paul #define SK_LINKLED1_CTL		0x0C3C
8893ebb0905SBill Paul 
8903ebb0905SBill Paul #define SK_FIFO_END		0x3F
8913ebb0905SBill Paul 
89259ce78feSWilko Bulte /* Receive MAC FIFO 1 (Yukon Only) */
89359ce78feSWilko Bulte #define SK_RXMF1_END		0x0C40
89459ce78feSWilko Bulte #define SK_RXMF1_THRESHOLD	0x0C44
89559ce78feSWilko Bulte #define SK_RXMF1_CTRL_TEST	0x0C48
896919133a8SPyun YongHyeon #define SK_RXMF1_FLUSH_MASK	0x0C4C
897919133a8SPyun YongHyeon #define SK_RXMF1_FLUSH_THRESHOLD	0x0C50
89859ce78feSWilko Bulte #define SK_RXMF1_WRITE_PTR	0x0C60
89959ce78feSWilko Bulte #define SK_RXMF1_WRITE_LEVEL	0x0C68
90059ce78feSWilko Bulte #define SK_RXMF1_READ_PTR	0x0C70
90159ce78feSWilko Bulte #define SK_RXMF1_READ_LEVEL	0x0C78
90259ce78feSWilko Bulte 
903cb24e151SPyun YongHyeon /* Receive MAC FIFO 1 Control/Test */
90459ce78feSWilko Bulte #define SK_RFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
90559ce78feSWilko Bulte #define SK_RFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
90659ce78feSWilko Bulte #define SK_RFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
90759ce78feSWilko Bulte #define SK_RFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
90859ce78feSWilko Bulte #define SK_RFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
90959ce78feSWilko Bulte #define SK_RFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
910919133a8SPyun YongHyeon #define SK_RFCTL_FIFO_FLUSH_OFF	0x00000080	/* RX FIFO Flsuh mode off */
911919133a8SPyun YongHyeon #define SK_RFCTL_FIFO_FLUSH_ON	0x00000040	/* RX FIFO Flush mode on */
912919133a8SPyun YongHyeon #define SK_RFCTL_RX_FIFO_OVER	0x00000020	/* Clear IRQ RX FIFO Overrun */
91359ce78feSWilko Bulte #define SK_RFCTL_FRAME_RX_DONE	0x00000010	/* Clear IRQ Frame RX Done */
91459ce78feSWilko Bulte #define SK_RFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
91559ce78feSWilko Bulte #define SK_RFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
91659ce78feSWilko Bulte #define SK_RFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
91759ce78feSWilko Bulte #define SK_RFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
91859ce78feSWilko Bulte 
919919133a8SPyun YongHyeon #define SK_RFCTL_FIFO_THRESHOLD	0x0a	/* flush threshold (default) */
920919133a8SPyun YongHyeon 
9213ebb0905SBill Paul /* Block 25 -- RX MAC FIFO 2 regisrers and LINK_SYNC counter */
9223ebb0905SBill Paul #define SK_RXF2_END		0x0C80
9233ebb0905SBill Paul #define SK_RXF2_WPTR		0x0C84
9243ebb0905SBill Paul #define SK_RXF2_RPTR		0x0C8C
9253ebb0905SBill Paul #define SK_RXF2_PKTCNT		0x0C90
9263ebb0905SBill Paul #define SK_RXF2_LVL		0x0C94
9273ebb0905SBill Paul #define SK_RXF2_MACCTL		0x0C98
9283ebb0905SBill Paul #define SK_RXF2_CTL		0x0C9C
9293ebb0905SBill Paul #define SK_RXLED2_CNTINIT	0x0CA0
9303ebb0905SBill Paul #define SK_RXLED2_COUNTER	0x0CA4
9313ebb0905SBill Paul #define SK_RXLED2_CTL		0x0CA8
9323ebb0905SBill Paul #define SK_RXLED2_TST		0x0CA9
9333ebb0905SBill Paul #define SK_LINK_SYNC2_CINIT	0x0CB0
9343ebb0905SBill Paul #define SK_LINK_SYNC2_COUNTER	0x0CB4
9353ebb0905SBill Paul #define SK_LINK_SYNC2_CTL	0x0CB8
9363ebb0905SBill Paul #define SK_LINK_SYNC2_TST	0x0CB9
9373ebb0905SBill Paul #define SK_LINKLED2_CTL		0x0CBC
9383ebb0905SBill Paul 
9393ebb0905SBill Paul #define SK_RXMACCTL_CLR_IRQ_NOSTS	0x00000001
9403ebb0905SBill Paul #define SK_RXMACCTL_CLR_IRQ_NOTSTAMP	0x00000002
9413ebb0905SBill Paul #define SK_RXMACCTL_TSTAMP_OFF		0x00000004
9423ebb0905SBill Paul #define SK_RXMACCTL_RSTAMP_ON		0x00000008
9433ebb0905SBill Paul #define SK_RXMACCTL_FLUSH_OFF		0x00000010
9443ebb0905SBill Paul #define SK_RXMACCTL_FLUSH_ON		0x00000020
9453ebb0905SBill Paul #define SK_RXMACCTL_PAUSE_OFF		0x00000040
9463ebb0905SBill Paul #define SK_RXMACCTL_PAUSE_ON		0x00000080
9473ebb0905SBill Paul #define SK_RXMACCTL_AFULL_OFF		0x00000100
9483ebb0905SBill Paul #define SK_RXMACCTL_AFULL_ON		0x00000200
9493ebb0905SBill Paul #define SK_RXMACCTL_VALIDTIME_PATCH_OFF	0x00000400
9503ebb0905SBill Paul #define SK_RXMACCTL_VALIDTIME_PATCH_ON	0x00000800
9513ebb0905SBill Paul #define SK_RXMACCTL_RXRDY_PATCH_OFF	0x00001000
9523ebb0905SBill Paul #define SK_RXMACCTL_RXRDY_PATCH_ON	0x00002000
9533ebb0905SBill Paul #define SK_RXMACCTL_STS_TIMEO		0x00FF0000
9543ebb0905SBill Paul #define SK_RXMACCTL_TSTAMP_TIMEO	0xFF000000
9553ebb0905SBill Paul 
9563ebb0905SBill Paul #define SK_RXLEDCTL_ENABLE		0x0001
9573ebb0905SBill Paul #define SK_RXLEDCTL_COUNTER_STOP	0x0002
9583ebb0905SBill Paul #define SK_RXLEDCTL_COUNTER_START	0x0004
9593ebb0905SBill Paul 
9603ebb0905SBill Paul #define SK_LINKLED_OFF			0x0001
9613ebb0905SBill Paul #define SK_LINKLED_ON			0x0002
9623ebb0905SBill Paul #define SK_LINKLED_LINKSYNC_OFF		0x0004
9633ebb0905SBill Paul #define SK_LINKLED_LINKSYNC_ON		0x0008
9643ebb0905SBill Paul #define SK_LINKLED_BLINK_OFF		0x0010
9653ebb0905SBill Paul #define SK_LINKLED_BLINK_ON		0x0020
9663ebb0905SBill Paul 
9673ebb0905SBill Paul /* Block 26 -- TX MAC FIFO 1 regisrers  */
9683ebb0905SBill Paul #define SK_TXF1_END		0x0D00
9693ebb0905SBill Paul #define SK_TXF1_WPTR		0x0D04
9703ebb0905SBill Paul #define SK_TXF1_RPTR		0x0D0C
9713ebb0905SBill Paul #define SK_TXF1_PKTCNT		0x0D10
9723ebb0905SBill Paul #define SK_TXF1_LVL		0x0D14
9733ebb0905SBill Paul #define SK_TXF1_MACCTL		0x0D18
9743ebb0905SBill Paul #define SK_TXF1_CTL		0x0D1C
9753ebb0905SBill Paul #define SK_TXLED1_CNTINIT	0x0D20
9763ebb0905SBill Paul #define SK_TXLED1_COUNTER	0x0D24
9773ebb0905SBill Paul #define SK_TXLED1_CTL		0x0D28
9783ebb0905SBill Paul #define SK_TXLED1_TST		0x0D29
9793ebb0905SBill Paul 
980919133a8SPyun YongHyeon /* Transmit MAC FIFO 1 (Yukon Only) */
98159ce78feSWilko Bulte #define SK_TXMF1_END		0x0D40
98259ce78feSWilko Bulte #define SK_TXMF1_THRESHOLD	0x0D44
98359ce78feSWilko Bulte #define SK_TXMF1_CTRL_TEST	0x0D48
98459ce78feSWilko Bulte #define SK_TXMF1_WRITE_PTR	0x0D60
98559ce78feSWilko Bulte #define SK_TXMF1_WRITE_SHADOW	0x0D64
98659ce78feSWilko Bulte #define SK_TXMF1_WRITE_LEVEL	0x0D68
98759ce78feSWilko Bulte #define SK_TXMF1_READ_PTR	0x0D70
98859ce78feSWilko Bulte #define SK_TXMF1_RESTART_PTR	0x0D74
98959ce78feSWilko Bulte #define SK_TXMF1_READ_LEVEL	0x0D78
99059ce78feSWilko Bulte 
991919133a8SPyun YongHyeon /* Transmit MAC FIFO Control/Test */
99259ce78feSWilko Bulte #define SK_TFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
99359ce78feSWilko Bulte #define SK_TFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
99459ce78feSWilko Bulte #define SK_TFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
99559ce78feSWilko Bulte #define SK_TFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
99659ce78feSWilko Bulte #define SK_TFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
99759ce78feSWilko Bulte #define SK_TFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
99859ce78feSWilko Bulte #define SK_TFCTL_TX_FIFO_UNDER	0x00000040	/* Clear IRQ TX FIFO Under */
99959ce78feSWilko Bulte #define SK_TFCTL_FRAME_TX_DONE	0x00000020	/* Clear IRQ Frame TX Done */
100059ce78feSWilko Bulte #define SK_TFCTL_IRQ_PARITY_ER	0x00000010	/* Clear IRQ Parity Error */
100159ce78feSWilko Bulte #define SK_TFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
100259ce78feSWilko Bulte #define SK_TFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
100359ce78feSWilko Bulte #define SK_TFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
100459ce78feSWilko Bulte #define SK_TFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
100559ce78feSWilko Bulte 
10063ebb0905SBill Paul /* Block 27 -- TX MAC FIFO 2 regisrers  */
10073ebb0905SBill Paul #define SK_TXF2_END		0x0D80
10083ebb0905SBill Paul #define SK_TXF2_WPTR		0x0D84
10093ebb0905SBill Paul #define SK_TXF2_RPTR		0x0D8C
10103ebb0905SBill Paul #define SK_TXF2_PKTCNT		0x0D90
10113ebb0905SBill Paul #define SK_TXF2_LVL		0x0D94
10123ebb0905SBill Paul #define SK_TXF2_MACCTL		0x0D98
10133ebb0905SBill Paul #define SK_TXF2_CTL		0x0D9C
10143ebb0905SBill Paul #define SK_TXLED2_CNTINIT	0x0DA0
10153ebb0905SBill Paul #define SK_TXLED2_COUNTER	0x0DA4
10163ebb0905SBill Paul #define SK_TXLED2_CTL		0x0DA8
10173ebb0905SBill Paul #define SK_TXLED2_TST		0x0DA9
10183ebb0905SBill Paul 
10193ebb0905SBill Paul #define SK_TXMACCTL_XMAC_RESET		0x00000001
10203ebb0905SBill Paul #define SK_TXMACCTL_XMAC_UNRESET	0x00000002
10213ebb0905SBill Paul #define SK_TXMACCTL_LOOP_OFF		0x00000004
10223ebb0905SBill Paul #define SK_TXMACCTL_LOOP_ON		0x00000008
10233ebb0905SBill Paul #define SK_TXMACCTL_FLUSH_OFF		0x00000010
10243ebb0905SBill Paul #define SK_TXMACCTL_FLUSH_ON		0x00000020
10253ebb0905SBill Paul #define SK_TXMACCTL_WAITEMPTY_OFF	0x00000040
10263ebb0905SBill Paul #define SK_TXMACCTL_WAITEMPTY_ON	0x00000080
10273ebb0905SBill Paul #define SK_TXMACCTL_AFULL_OFF		0x00000100
10283ebb0905SBill Paul #define SK_TXMACCTL_AFULL_ON		0x00000200
10293ebb0905SBill Paul #define SK_TXMACCTL_TXRDY_PATCH_OFF	0x00000400
10303ebb0905SBill Paul #define SK_TXMACCTL_RXRDY_PATCH_ON	0x00000800
10313ebb0905SBill Paul #define SK_TXMACCTL_PKT_RECOVERY_OFF	0x00001000
10323ebb0905SBill Paul #define SK_TXMACCTL_PKT_RECOVERY_ON	0x00002000
10333ebb0905SBill Paul #define SK_TXMACCTL_CLR_IRQ_PERR	0x00008000
10343ebb0905SBill Paul #define SK_TXMACCTL_WAITAFTERFLUSH	0x00010000
10353ebb0905SBill Paul 
10363ebb0905SBill Paul #define SK_TXLEDCTL_ENABLE		0x0001
10373ebb0905SBill Paul #define SK_TXLEDCTL_COUNTER_STOP	0x0002
10383ebb0905SBill Paul #define SK_TXLEDCTL_COUNTER_START	0x0004
10393ebb0905SBill Paul 
10403ebb0905SBill Paul #define SK_FIFO_RESET		0x00000001
10413ebb0905SBill Paul #define SK_FIFO_UNRESET		0x00000002
10423ebb0905SBill Paul #define SK_FIFO_OFF		0x00000004
10433ebb0905SBill Paul #define SK_FIFO_ON		0x00000008
10443ebb0905SBill Paul 
104559ce78feSWilko Bulte /* Block 28 -- Descriptor Poll Timer */
104659ce78feSWilko Bulte #define SK_DPT_INIT		0x0e00	/* Initial value 24 bits */
104759ce78feSWilko Bulte #define SK_DPT_TIMER		0x0e04	/* Mul of 78.12MHz clk (24b) */
104859ce78feSWilko Bulte 
1049919133a8SPyun YongHyeon #define SK_DPT_TIMER_MAX	0x00ffffffff	/* 214.75ms at 78.125MHz */
1050919133a8SPyun YongHyeon 
105159ce78feSWilko Bulte #define SK_DPT_TIMER_CTRL	0x0e08	/* Timer Control 16 bits */
105259ce78feSWilko Bulte #define SK_DPT_TCTL_STOP	0x0001	/* Stop Timer */
105359ce78feSWilko Bulte #define SK_DPT_TCTL_START	0x0002	/* Start Timer */
105459ce78feSWilko Bulte 
105559ce78feSWilko Bulte #define SK_DPT_TIMER_TEST	0x0e0a	/* Timer Test 16 bits */
105659ce78feSWilko Bulte #define SK_DPT_TTEST_STEP	0x0001	/* Timer Decrement */
105759ce78feSWilko Bulte #define SK_DPT_TTEST_OFF	0x0002	/* Test Mode Off */
105859ce78feSWilko Bulte #define SK_DPT_TTEST_ON		0x0004	/* Test Mode On */
105959ce78feSWilko Bulte 
106059ce78feSWilko Bulte /* Block 29 -- reserved */
106159ce78feSWilko Bulte 
106259ce78feSWilko Bulte /* Block 30 -- GMAC/GPHY Control Registers (Yukon Only)*/
106359ce78feSWilko Bulte #define SK_GMAC_CTRL		0x0f00	/* GMAC Control Register */
106459ce78feSWilko Bulte #define SK_GPHY_CTRL		0x0f04	/* GPHY Control Register */
106559ce78feSWilko Bulte #define SK_GMAC_ISR		0x0f08	/* GMAC Interrupt Source Register */
1066919133a8SPyun YongHyeon #define SK_GMAC_IMR		0x0f0c	/* GMAC Interrupt Mask Register */
106759ce78feSWilko Bulte #define SK_LINK_CTRL		0x0f10	/* Link Control Register (LCR) */
106859ce78feSWilko Bulte #define SK_WOL_CTRL		0x0f20	/* Wake on LAN Control Register */
106959ce78feSWilko Bulte #define SK_MAC_ADDR_LOW		0x0f24	/* Mack Address Registers LOW */
107059ce78feSWilko Bulte #define SK_MAC_ADDR_HIGH	0x0f28	/* Mack Address Registers HIGH */
107159ce78feSWilko Bulte #define SK_PAT_READ_PTR		0x0f2c	/* Pattern Read Pointer Register */
107259ce78feSWilko Bulte #define SK_PAT_LEN_REG0		0x0f30	/* Pattern Length Register 0 */
107359ce78feSWilko Bulte #define SK_PAT_LEN0		0x0f30	/* Pattern Length 0 */
107459ce78feSWilko Bulte #define SK_PAT_LEN1		0x0f31	/* Pattern Length 1 */
107559ce78feSWilko Bulte #define SK_PAT_LEN2		0x0f32	/* Pattern Length 2 */
107659ce78feSWilko Bulte #define SK_PAT_LEN3		0x0f33	/* Pattern Length 3 */
107759ce78feSWilko Bulte #define SK_PAT_LEN_REG1		0x0f34	/* Pattern Length Register 1 */
107859ce78feSWilko Bulte #define SK_PAT_LEN4		0x0f34	/* Pattern Length 4 */
107959ce78feSWilko Bulte #define SK_PAT_LEN5		0x0f35	/* Pattern Length 5 */
108059ce78feSWilko Bulte #define SK_PAT_LEN6		0x0f36	/* Pattern Length 6 */
108159ce78feSWilko Bulte #define SK_PAT_LEN7		0x0f37	/* Pattern Length 7 */
108259ce78feSWilko Bulte #define SK_PAT_CTR_REG0		0x0f38	/* Pattern Counter Register 0 */
108359ce78feSWilko Bulte #define SK_PAT_CTR0		0x0f38	/* Pattern Counter 0 */
108459ce78feSWilko Bulte #define SK_PAT_CTR1		0x0f39	/* Pattern Counter 1 */
108559ce78feSWilko Bulte #define SK_PAT_CTR2		0x0f3a	/* Pattern Counter 2 */
108659ce78feSWilko Bulte #define SK_PAT_CTR3		0x0f3b	/* Pattern Counter 3 */
108759ce78feSWilko Bulte #define SK_PAT_CTR_REG1		0x0f3c	/* Pattern Counter Register 1 */
108859ce78feSWilko Bulte #define SK_PAT_CTR4		0x0f3c	/* Pattern Counter 4 */
108959ce78feSWilko Bulte #define SK_PAT_CTR5		0x0f3d	/* Pattern Counter 5 */
109059ce78feSWilko Bulte #define SK_PAT_CTR6		0x0f3e	/* Pattern Counter 6 */
109159ce78feSWilko Bulte #define SK_PAT_CTR7		0x0f3f	/* Pattern Counter 7 */
109259ce78feSWilko Bulte 
109359ce78feSWilko Bulte #define SK_GMAC_LOOP_ON		0x00000020	/* Loopback mode for testing */
109459ce78feSWilko Bulte #define SK_GMAC_LOOP_OFF	0x00000010	/* purposes */
109559ce78feSWilko Bulte #define SK_GMAC_PAUSE_ON	0x00000008	/* enable forward of pause */
109659ce78feSWilko Bulte #define SK_GMAC_PAUSE_OFF	0x00000004	/* signal to GMAC */
109759ce78feSWilko Bulte #define SK_GMAC_RESET_CLEAR	0x00000002	/* Clear GMAC Reset */
109859ce78feSWilko Bulte #define SK_GMAC_RESET_SET	0x00000001	/* Set GMAC Reset */
109959ce78feSWilko Bulte 
110059ce78feSWilko Bulte #define SK_GPHY_SEL_BDT		0x10000000	/* Select Bidirectional xfer */
110159ce78feSWilko Bulte #define SK_GPHY_INT_POL_HI	0x08000000	/* IRQ Polarity Active */
110259ce78feSWilko Bulte #define SK_GPHY_75_OHM		0x04000000	/* Use 75 Ohm Termination */
110359ce78feSWilko Bulte #define SK_GPHY_DIS_FC		0x02000000	/* Disable Auto Fiber/Copper */
110459ce78feSWilko Bulte #define SK_GPHY_DIS_SLEEP	0x01000000	/* Disable Energy Detect */
110559ce78feSWilko Bulte #define SK_GPHY_HWCFG_M_3	0x00800000	/* HWCFG_MODE[3] */
110659ce78feSWilko Bulte #define SK_GPHY_HWCFG_M_2	0x00400000	/* HWCFG_MODE[2] */
110759ce78feSWilko Bulte #define SK_GPHY_HWCFG_M_1	0x00200000	/* HWCFG_MODE[1] */
110859ce78feSWilko Bulte #define SK_GPHY_HWCFG_M_0	0x00100000	/* HWCFG_MODE[0] */
110959ce78feSWilko Bulte #define SK_GPHY_ANEG_0		0x00080000	/* ANEG[0] */
111059ce78feSWilko Bulte #define SK_GPHY_ENA_XC		0x00040000	/* Enable MDI Crossover */
111159ce78feSWilko Bulte #define SK_GPHY_DIS_125		0x00020000	/* Disable 125MHz Clock */
111259ce78feSWilko Bulte #define SK_GPHY_ANEG_3		0x00010000	/* ANEG[3] */
111359ce78feSWilko Bulte #define SK_GPHY_ANEG_2		0x00008000	/* ANEG[2] */
111459ce78feSWilko Bulte #define SK_GPHY_ANEG_1		0x00004000	/* ANEG[1] */
111559ce78feSWilko Bulte #define SK_GPHY_ENA_PAUSE	0x00002000	/* Enable Pause */
111659ce78feSWilko Bulte #define SK_GPHY_PHYADDR_4	0x00001000	/* Bit 4 of Phy Addr */
111759ce78feSWilko Bulte #define SK_GPHY_PHYADDR_3	0x00000800	/* Bit 3 of Phy Addr */
111859ce78feSWilko Bulte #define SK_GPHY_PHYADDR_2	0x00000400	/* Bit 2 of Phy Addr */
111959ce78feSWilko Bulte #define SK_GPHY_PHYADDR_1	0x00000200	/* Bit 1 of Phy Addr */
112059ce78feSWilko Bulte #define SK_GPHY_PHYADDR_0	0x00000100	/* Bit 0 of Phy Addr */
112159ce78feSWilko Bulte #define SK_GPHY_RESET_CLEAR	0x00000002	/* Clear GPHY Reset */
112259ce78feSWilko Bulte #define SK_GPHY_RESET_SET	0x00000001	/* Set GPHY Reset */
112359ce78feSWilko Bulte 
112459ce78feSWilko Bulte #define SK_GPHY_COPPER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
112559ce78feSWilko Bulte 				 SK_GPHY_HWCFG_M_2 | SK_GPHY_HWCFG_M_3 )
112659ce78feSWilko Bulte #define SK_GPHY_FIBER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
112759ce78feSWilko Bulte 				 SK_GPHY_HWCFG_M_2 )
112859ce78feSWilko Bulte #define SK_GPHY_ANEG_ALL	(SK_GPHY_ANEG_0 | SK_GPHY_ANEG_1 | \
112959ce78feSWilko Bulte 				 SK_GPHY_ANEG_2 | SK_GPHY_ANEG_3 )
113059ce78feSWilko Bulte 
113159ce78feSWilko Bulte #define SK_GMAC_INT_TX_OFLOW	0x20	/* Transmit Counter Overflow */
113259ce78feSWilko Bulte #define SK_GMAC_INT_RX_OFLOW	0x10	/* Receiver Overflow */
113359ce78feSWilko Bulte #define SK_GMAC_INT_TX_UNDER	0x08	/* Transmit FIFO Underrun */
113459ce78feSWilko Bulte #define SK_GMAC_INT_TX_DONE	0x04	/* Transmit Complete */
113559ce78feSWilko Bulte #define SK_GMAC_INT_RX_OVER	0x02	/* Receive FIFO Overrun */
113659ce78feSWilko Bulte #define SK_GMAC_INT_RX_DONE	0x01	/* Receive Complete */
113759ce78feSWilko Bulte 
113859ce78feSWilko Bulte #define SK_LINK_RESET_CLEAR	0x0002	/* Link Reset Clear */
113959ce78feSWilko Bulte #define SK_LINK_RESET_SET	0x0001	/* Link Reset Set */
114059ce78feSWilko Bulte 
114159ce78feSWilko Bulte /* Block 31 -- reserved */
114259ce78feSWilko Bulte 
114359ce78feSWilko Bulte /* Block 32-33 -- Pattern Ram */
114459ce78feSWilko Bulte #define SK_WOL_PRAM		0x1000
114559ce78feSWilko Bulte 
114659ce78feSWilko Bulte /* Block 0x22 - 0x3f -- reserved */
114759ce78feSWilko Bulte 
11483ebb0905SBill Paul /* Block 0x40 to 0x4F -- XMAC 1 registers */
11493ebb0905SBill Paul #define SK_XMAC1_BASE	0x2000
115059ce78feSWilko Bulte 
115159ce78feSWilko Bulte /* Block 0x50 to 0x5F -- MARV 1 registers */
115259ce78feSWilko Bulte #define SK_MARV1_BASE	0x2800
11533ebb0905SBill Paul 
11543ebb0905SBill Paul /* Block 0x60 to 0x6F -- XMAC 2 registers */
11553ebb0905SBill Paul #define SK_XMAC2_BASE	0x3000
115659ce78feSWilko Bulte 
115759ce78feSWilko Bulte /* Block 0x70 to 0x7F -- MARV 2 registers */
115859ce78feSWilko Bulte #define SK_MARV2_BASE	0x3800
11593ebb0905SBill Paul 
11603ebb0905SBill Paul /* Compute relative offset of an XMAC register in the XMAC window(s). */
116159ce78feSWilko Bulte #define SK_XMAC_REG(sc, reg)	(((reg) * 2) + SK_XMAC1_BASE +		\
116259ce78feSWilko Bulte 	(((sc)->sk_port) * (SK_XMAC2_BASE - SK_XMAC1_BASE)))
11633ebb0905SBill Paul 
116459ce78feSWilko Bulte #if 0
11653ebb0905SBill Paul #define SK_XM_READ_4(sc, reg)						\
11663ebb0905SBill Paul 	((sk_win_read_2(sc->sk_softc,					\
116759ce78feSWilko Bulte 	SK_XMAC_REG(sc, reg)) & 0xFFFF) |				\
116859ce78feSWilko Bulte 	((sk_win_read_2(sc->sk_softc,					\
116959ce78feSWilko Bulte 	SK_XMAC_REG(sc, reg + 2)) & 0xFFFF) << 16))
11703ebb0905SBill Paul 
11713ebb0905SBill Paul #define SK_XM_WRITE_4(sc, reg, val)					\
117259ce78feSWilko Bulte 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg),		\
117359ce78feSWilko Bulte 	((val) & 0xFFFF));						\
117459ce78feSWilko Bulte 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg + 2),		\
117559ce78feSWilko Bulte 	((val) >> 16) & 0xFFFF)
117659ce78feSWilko Bulte #else
117759ce78feSWilko Bulte #define SK_XM_READ_4(sc, reg)		\
117859ce78feSWilko Bulte 	sk_win_read_4(sc->sk_softc, SK_XMAC_REG(sc, reg))
117959ce78feSWilko Bulte 
118059ce78feSWilko Bulte #define SK_XM_WRITE_4(sc, reg, val)	\
118159ce78feSWilko Bulte 	sk_win_write_4(sc->sk_softc, SK_XMAC_REG(sc, reg), (val))
118259ce78feSWilko Bulte #endif
11833ebb0905SBill Paul 
11843ebb0905SBill Paul #define SK_XM_READ_2(sc, reg)		\
118559ce78feSWilko Bulte 	sk_win_read_2(sc->sk_softc, SK_XMAC_REG(sc, reg))
11863ebb0905SBill Paul 
11873ebb0905SBill Paul #define SK_XM_WRITE_2(sc, reg, val)	\
118859ce78feSWilko Bulte 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg), val)
11893ebb0905SBill Paul 
11903ebb0905SBill Paul #define SK_XM_SETBIT_4(sc, reg, x)	\
11913ebb0905SBill Paul 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) | (x))
11923ebb0905SBill Paul 
11933ebb0905SBill Paul #define SK_XM_CLRBIT_4(sc, reg, x)	\
11943ebb0905SBill Paul 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) & ~(x))
11953ebb0905SBill Paul 
11963ebb0905SBill Paul #define SK_XM_SETBIT_2(sc, reg, x)	\
11973ebb0905SBill Paul 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) | (x))
11983ebb0905SBill Paul 
11993ebb0905SBill Paul #define SK_XM_CLRBIT_2(sc, reg, x)	\
12003ebb0905SBill Paul 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) & ~(x))
12013ebb0905SBill Paul 
120259ce78feSWilko Bulte /* Compute relative offset of an MARV register in the MARV window(s). */
120359ce78feSWilko Bulte #define SK_YU_REG(sc, reg) \
120459ce78feSWilko Bulte 	((reg) + SK_MARV1_BASE + \
120559ce78feSWilko Bulte 	(((sc)->sk_port) * (SK_MARV2_BASE - SK_MARV1_BASE)))
120659ce78feSWilko Bulte 
120759ce78feSWilko Bulte #define SK_YU_READ_4(sc, reg)		\
120859ce78feSWilko Bulte 	sk_win_read_4((sc)->sk_softc, SK_YU_REG((sc), (reg)))
120959ce78feSWilko Bulte 
121059ce78feSWilko Bulte #define SK_YU_READ_2(sc, reg)		\
121159ce78feSWilko Bulte 	sk_win_read_2((sc)->sk_softc, SK_YU_REG((sc), (reg)))
121259ce78feSWilko Bulte 
121359ce78feSWilko Bulte #define SK_YU_WRITE_4(sc, reg, val)	\
121459ce78feSWilko Bulte 	sk_win_write_4((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
121559ce78feSWilko Bulte 
121659ce78feSWilko Bulte #define SK_YU_WRITE_2(sc, reg, val)	\
121759ce78feSWilko Bulte 	sk_win_write_2((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
121859ce78feSWilko Bulte 
121959ce78feSWilko Bulte #define SK_YU_SETBIT_4(sc, reg, x)	\
122059ce78feSWilko Bulte 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) | (x))
122159ce78feSWilko Bulte 
122259ce78feSWilko Bulte #define SK_YU_CLRBIT_4(sc, reg, x)	\
122359ce78feSWilko Bulte 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) & ~(x))
122459ce78feSWilko Bulte 
122559ce78feSWilko Bulte #define SK_YU_SETBIT_2(sc, reg, x)	\
122659ce78feSWilko Bulte 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) | (x))
122759ce78feSWilko Bulte 
122859ce78feSWilko Bulte #define SK_YU_CLRBIT_2(sc, reg, x)	\
122959ce78feSWilko Bulte 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) & ~(x))
12303ebb0905SBill Paul 
12313ebb0905SBill Paul /*
12323ebb0905SBill Paul  * The default FIFO threshold on the XMAC II is 4 bytes. On
1233ab03d8e6SBill Paul  * dual port NICs, this often leads to transmit underruns, so we
12343ebb0905SBill Paul  * bump the threshold a little.
12353ebb0905SBill Paul  */
12363ebb0905SBill Paul #define SK_XM_TX_FIFOTHRESH	512
12373ebb0905SBill Paul 
12383ebb0905SBill Paul #define SK_PCI_VENDOR_ID	0x0000
12393ebb0905SBill Paul #define SK_PCI_DEVICE_ID	0x0002
12403ebb0905SBill Paul #define SK_PCI_COMMAND		0x0004
12413ebb0905SBill Paul #define SK_PCI_STATUS		0x0006
12423ebb0905SBill Paul #define SK_PCI_REVID		0x0008
12433ebb0905SBill Paul #define SK_PCI_CLASSCODE	0x0009
12443ebb0905SBill Paul #define SK_PCI_CACHELEN		0x000C
12453ebb0905SBill Paul #define SK_PCI_LATENCY_TIMER	0x000D
12463ebb0905SBill Paul #define SK_PCI_HEADER_TYPE	0x000E
12473ebb0905SBill Paul #define SK_PCI_LOMEM		0x0010
12483ebb0905SBill Paul #define SK_PCI_LOIO		0x0014
12493ebb0905SBill Paul #define SK_PCI_SUBVEN_ID	0x002C
12503ebb0905SBill Paul #define SK_PCI_SYBSYS_ID	0x002E
12513ebb0905SBill Paul #define SK_PCI_BIOSROM		0x0030
12523ebb0905SBill Paul #define SK_PCI_INTLINE		0x003C
12533ebb0905SBill Paul #define SK_PCI_INTPIN		0x003D
12543ebb0905SBill Paul #define SK_PCI_MINGNT		0x003E
12553ebb0905SBill Paul #define SK_PCI_MINLAT		0x003F
12563ebb0905SBill Paul 
12573ebb0905SBill Paul /* device specific PCI registers */
12583ebb0905SBill Paul #define SK_PCI_OURREG1		0x0040
12593ebb0905SBill Paul #define SK_PCI_OURREG2		0x0044
12603ebb0905SBill Paul #define SK_PCI_CAPID		0x0048 /* 8 bits */
12613ebb0905SBill Paul #define SK_PCI_NEXTPTR		0x0049 /* 8 bits */
12623ebb0905SBill Paul #define SK_PCI_PWRMGMTCAP	0x004A /* 16 bits */
12633ebb0905SBill Paul #define SK_PCI_PWRMGMTCTRL	0x004C /* 16 bits */
12643ebb0905SBill Paul #define SK_PCI_PME_EVENT	0x004F
12653ebb0905SBill Paul 
12663ebb0905SBill Paul #define SK_PSTATE_MASK		0x0003
12673ebb0905SBill Paul #define SK_PSTATE_D0		0x0000
12683ebb0905SBill Paul #define SK_PSTATE_D1		0x0001
12693ebb0905SBill Paul #define SK_PSTATE_D2		0x0002
12703ebb0905SBill Paul #define SK_PSTATE_D3		0x0003
12713ebb0905SBill Paul #define SK_PME_EN		0x0010
12723ebb0905SBill Paul #define SK_PME_STATUS		0x8000
12733ebb0905SBill Paul 
12743ebb0905SBill Paul #define CSR_WRITE_4(sc, reg, val)	\
12754425fc94SPyun YongHyeon 	bus_write_4((sc)->sk_res[0], (reg), (val))
12763ebb0905SBill Paul #define CSR_WRITE_2(sc, reg, val)	\
12774425fc94SPyun YongHyeon 	bus_write_2((sc)->sk_res[0], (reg), (val))
12783ebb0905SBill Paul #define CSR_WRITE_1(sc, reg, val)	\
12794425fc94SPyun YongHyeon 	bus_write_1((sc)->sk_res[0], (reg), (val))
12803ebb0905SBill Paul 
12813ebb0905SBill Paul #define CSR_READ_4(sc, reg)		\
12824425fc94SPyun YongHyeon 	bus_read_4((sc)->sk_res[0], (reg))
12833ebb0905SBill Paul #define CSR_READ_2(sc, reg)		\
12844425fc94SPyun YongHyeon 	bus_read_2((sc)->sk_res[0], (reg))
12853ebb0905SBill Paul #define CSR_READ_1(sc, reg)		\
12864425fc94SPyun YongHyeon 	bus_read_1((sc)->sk_res[0], (reg))
12873ebb0905SBill Paul 
12883ebb0905SBill Paul struct sk_type {
12893ebb0905SBill Paul 	u_int16_t		sk_vid;
12903ebb0905SBill Paul 	u_int16_t		sk_did;
12912dc26832SMarius Strobl 	const char		*sk_name;
12923ebb0905SBill Paul };
12933ebb0905SBill Paul 
1294919133a8SPyun YongHyeon #define SK_ADDR_LO(x)	((u_int64_t) (x) & 0xffffffff)
1295919133a8SPyun YongHyeon #define SK_ADDR_HI(x)	((u_int64_t) (x) >> 32)
1296919133a8SPyun YongHyeon 
1297919133a8SPyun YongHyeon #define SK_RING_ALIGN	64
1298919133a8SPyun YongHyeon 
12993ebb0905SBill Paul /* RX queue descriptor data structure */
13003ebb0905SBill Paul struct sk_rx_desc {
13013ebb0905SBill Paul 	u_int32_t		sk_ctl;
13023ebb0905SBill Paul 	u_int32_t		sk_next;
13033ebb0905SBill Paul 	u_int32_t		sk_data_lo;
13043ebb0905SBill Paul 	u_int32_t		sk_data_hi;
13053ebb0905SBill Paul 	u_int32_t		sk_xmac_rxstat;
13063ebb0905SBill Paul 	u_int32_t		sk_timestamp;
1307919133a8SPyun YongHyeon 	u_int32_t		sk_csum;
1308919133a8SPyun YongHyeon 	u_int32_t		sk_csum_start;
13093ebb0905SBill Paul };
13103ebb0905SBill Paul 
13113ebb0905SBill Paul #define SK_OPCODE_DEFAULT	0x00550000
13123ebb0905SBill Paul #define SK_OPCODE_CSUM		0x00560000
13133ebb0905SBill Paul 
13143ebb0905SBill Paul #define SK_RXCTL_LEN		0x0000FFFF
13153ebb0905SBill Paul #define SK_RXCTL_OPCODE		0x00FF0000
13163ebb0905SBill Paul #define SK_RXCTL_TSTAMP_VALID	0x01000000
13173ebb0905SBill Paul #define SK_RXCTL_STATUS_VALID	0x02000000
13183ebb0905SBill Paul #define SK_RXCTL_DEV0		0x04000000
13193ebb0905SBill Paul #define SK_RXCTL_EOF_INTR	0x08000000
13203ebb0905SBill Paul #define SK_RXCTL_EOB_INTR	0x10000000
13213ebb0905SBill Paul #define SK_RXCTL_LASTFRAG	0x20000000
13223ebb0905SBill Paul #define SK_RXCTL_FIRSTFRAG	0x40000000
13233ebb0905SBill Paul #define SK_RXCTL_OWN		0x80000000
13243ebb0905SBill Paul 
13253ebb0905SBill Paul #define SK_RXSTAT	\
1326919133a8SPyun YongHyeon 	(SK_RXCTL_EOF_INTR|SK_RXCTL_LASTFRAG|SK_RXCTL_FIRSTFRAG|SK_RXCTL_OWN)
13273ebb0905SBill Paul 
13283ebb0905SBill Paul struct sk_tx_desc {
13293ebb0905SBill Paul 	u_int32_t		sk_ctl;
13303ebb0905SBill Paul 	u_int32_t		sk_next;
13313ebb0905SBill Paul 	u_int32_t		sk_data_lo;
13323ebb0905SBill Paul 	u_int32_t		sk_data_hi;
13333ebb0905SBill Paul 	u_int32_t		sk_xmac_txstat;
1334919133a8SPyun YongHyeon 	u_int32_t		sk_csum_startval;
1335919133a8SPyun YongHyeon 	u_int32_t		sk_csum_start;
13363ebb0905SBill Paul 	u_int32_t		sk_rsvd1;
13373ebb0905SBill Paul };
13383ebb0905SBill Paul 
13393ebb0905SBill Paul #define SK_TXCTL_LEN		0x0000FFFF
13403ebb0905SBill Paul #define SK_TXCTL_OPCODE		0x00FF0000
13413ebb0905SBill Paul #define SK_TXCTL_SW		0x01000000
13423ebb0905SBill Paul #define SK_TXCTL_NOCRC		0x02000000
13433ebb0905SBill Paul #define SK_TXCTL_STORENFWD	0x04000000
13443ebb0905SBill Paul #define SK_TXCTL_EOF_INTR	0x08000000
13453ebb0905SBill Paul #define SK_TXCTL_EOB_INTR	0x10000000
13463ebb0905SBill Paul #define SK_TXCTL_LASTFRAG	0x20000000
13473ebb0905SBill Paul #define SK_TXCTL_FIRSTFRAG	0x40000000
13483ebb0905SBill Paul #define SK_TXCTL_OWN		0x80000000
13493ebb0905SBill Paul 
13503ebb0905SBill Paul #define SK_TXSTAT	\
13513ebb0905SBill Paul 	(SK_OPCODE_DEFAULT|SK_TXCTL_EOF_INTR|SK_TXCTL_LASTFRAG|SK_TXCTL_OWN)
13523ebb0905SBill Paul 
1353919133a8SPyun YongHyeon #define SK_RXBYTES(x)		((x) & 0x0000FFFF)
13543ebb0905SBill Paul #define SK_TXBYTES		SK_RXBYTES
13553ebb0905SBill Paul 
13563ebb0905SBill Paul #define SK_TX_RING_CNT		512
13573ebb0905SBill Paul #define SK_RX_RING_CNT		256
1358919133a8SPyun YongHyeon #define SK_JUMBO_RX_RING_CNT	256
1359919133a8SPyun YongHyeon #define SK_MAXTXSEGS		32
13603ebb0905SBill Paul 
13613ebb0905SBill Paul #define SK_JUMBO_FRAMELEN	9018
13623ebb0905SBill Paul #define SK_JUMBO_MTU		(SK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
1363919133a8SPyun YongHyeon #define SK_MAX_FRAMELEN		\
1364919133a8SPyun YongHyeon 	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN - ETHER_CRC_LEN)
1365919133a8SPyun YongHyeon #define SK_MIN_FRAMELEN		(ETHER_MIN_LEN - ETHER_CRC_LEN)
13663ebb0905SBill Paul 
1367919133a8SPyun YongHyeon struct sk_txdesc {
1368919133a8SPyun YongHyeon 	struct mbuf		*tx_m;
1369919133a8SPyun YongHyeon 	bus_dmamap_t		tx_dmamap;
1370919133a8SPyun YongHyeon 	STAILQ_ENTRY(sk_txdesc)	tx_q;
1371919133a8SPyun YongHyeon };
1372919133a8SPyun YongHyeon 
1373919133a8SPyun YongHyeon STAILQ_HEAD(sk_txdq, sk_txdesc);
1374919133a8SPyun YongHyeon 
1375919133a8SPyun YongHyeon struct sk_rxdesc {
1376919133a8SPyun YongHyeon 	struct mbuf		*rx_m;
1377919133a8SPyun YongHyeon 	bus_dmamap_t		rx_dmamap;
13783ebb0905SBill Paul };
13793ebb0905SBill Paul 
13803ebb0905SBill Paul struct sk_chain_data {
1381919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_parent_tag;
1382919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_tx_tag;
1383919133a8SPyun YongHyeon 	struct sk_txdesc	sk_txdesc[SK_TX_RING_CNT];
1384919133a8SPyun YongHyeon 	struct sk_txdq		sk_txfreeq;
1385919133a8SPyun YongHyeon 	struct sk_txdq		sk_txbusyq;
1386919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_rx_tag;
1387919133a8SPyun YongHyeon 	struct sk_rxdesc	sk_rxdesc[SK_RX_RING_CNT];
1388919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_tx_ring_tag;
1389919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_rx_ring_tag;
1390919133a8SPyun YongHyeon 	bus_dmamap_t		sk_tx_ring_map;
1391919133a8SPyun YongHyeon 	bus_dmamap_t		sk_rx_ring_map;
1392919133a8SPyun YongHyeon 	bus_dmamap_t		sk_rx_sparemap;
1393919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_jumbo_rx_tag;
1394919133a8SPyun YongHyeon 	struct sk_rxdesc	sk_jumbo_rxdesc[SK_JUMBO_RX_RING_CNT];
1395919133a8SPyun YongHyeon 	bus_dma_tag_t		sk_jumbo_rx_ring_tag;
1396919133a8SPyun YongHyeon 	bus_dmamap_t		sk_jumbo_rx_ring_map;
1397919133a8SPyun YongHyeon 	bus_dmamap_t		sk_jumbo_rx_sparemap;
13983ebb0905SBill Paul 	int			sk_tx_prod;
13993ebb0905SBill Paul 	int			sk_tx_cons;
14003ebb0905SBill Paul 	int			sk_tx_cnt;
14013ebb0905SBill Paul 	int			sk_rx_cons;
1402919133a8SPyun YongHyeon 	int			sk_jumbo_rx_cons;
14033ebb0905SBill Paul };
14043ebb0905SBill Paul 
14053ebb0905SBill Paul struct sk_ring_data {
1406919133a8SPyun YongHyeon 	struct sk_tx_desc	*sk_tx_ring;
1407919133a8SPyun YongHyeon 	bus_addr_t		sk_tx_ring_paddr;
1408919133a8SPyun YongHyeon 	struct sk_rx_desc	*sk_rx_ring;
1409919133a8SPyun YongHyeon 	bus_addr_t		sk_rx_ring_paddr;
1410919133a8SPyun YongHyeon 	struct sk_rx_desc	*sk_jumbo_rx_ring;
1411919133a8SPyun YongHyeon 	bus_addr_t		sk_jumbo_rx_ring_paddr;
14123ebb0905SBill Paul };
14133ebb0905SBill Paul 
1414919133a8SPyun YongHyeon #define SK_TX_RING_ADDR(sc, i)	\
1415919133a8SPyun YongHyeon     ((sc)->sk_rdata.sk_tx_ring_paddr + sizeof(struct sk_tx_desc) * (i))
1416919133a8SPyun YongHyeon #define SK_RX_RING_ADDR(sc, i) \
1417919133a8SPyun YongHyeon     ((sc)->sk_rdata.sk_rx_ring_paddr + sizeof(struct sk_rx_desc) * (i))
1418919133a8SPyun YongHyeon #define SK_JUMBO_RX_RING_ADDR(sc, i) \
1419919133a8SPyun YongHyeon     ((sc)->sk_rdata.sk_jumbo_rx_ring_paddr + sizeof(struct sk_rx_desc) * (i))
1420919133a8SPyun YongHyeon 
1421919133a8SPyun YongHyeon #define SK_TX_RING_SZ		\
1422919133a8SPyun YongHyeon     (sizeof(struct sk_tx_desc) * SK_TX_RING_CNT)
1423919133a8SPyun YongHyeon #define SK_RX_RING_SZ		\
1424919133a8SPyun YongHyeon     (sizeof(struct sk_rx_desc) * SK_RX_RING_CNT)
1425919133a8SPyun YongHyeon #define SK_JUMBO_RX_RING_SZ		\
1426919133a8SPyun YongHyeon     (sizeof(struct sk_rx_desc) * SK_JUMBO_RX_RING_CNT)
1427919133a8SPyun YongHyeon 
1428bd80fa2cSBill Paul struct sk_bcom_hack {
1429bd80fa2cSBill Paul 	int			reg;
1430bd80fa2cSBill Paul 	int			val;
1431bd80fa2cSBill Paul };
1432bd80fa2cSBill Paul 
14333ebb0905SBill Paul #define SK_INC(x, y)	(x) = (x + 1) % y
14343ebb0905SBill Paul 
14353ebb0905SBill Paul /* Forward decl. */
14363ebb0905SBill Paul struct sk_if_softc;
14373ebb0905SBill Paul 
14383ebb0905SBill Paul /* Softc for the GEnesis controller. */
14393ebb0905SBill Paul struct sk_softc {
14404425fc94SPyun YongHyeon 	struct resource		*sk_res[2];	/* I/O and IRQ resources */
14414425fc94SPyun YongHyeon 	struct resource_spec	*sk_res_spec;
1442e11a2e3dSBill Paul 	void			*sk_intrhand;	/* irq handler handle */
1443919133a8SPyun YongHyeon 	device_t		sk_dev;
14443ebb0905SBill Paul 	u_int8_t		sk_type;
14452dfd4c0aSBjoern A. Zeeb 	u_int8_t		sk_rev;
14462dfd4c0aSBjoern A. Zeeb 	u_int8_t		spare;
14473ebb0905SBill Paul 	u_int32_t		sk_rboff;	/* RAMbuffer offset */
14483ebb0905SBill Paul 	u_int32_t		sk_ramsize;	/* amount of RAM on NIC */
14493ebb0905SBill Paul 	u_int32_t		sk_pmd;		/* physical media type */
1450fde45b41SPyun YongHyeon 	u_int32_t		sk_coppertype;
14513ebb0905SBill Paul 	u_int32_t		sk_intrmask;
14529f0877efSBjoern A. Zeeb 	int			sk_int_mod;
1453c57c8748SPyun YongHyeon 	int			sk_int_ticks;
1454919133a8SPyun YongHyeon 	int			sk_suspended;
14553ebb0905SBill Paul 	struct sk_if_softc	*sk_if[2];
1456bd80fa2cSBill Paul 	device_t		sk_devs[2];
1457919133a8SPyun YongHyeon 	struct mtx		sk_mii_mtx;
1458d1ce9105SBill Paul 	struct mtx		sk_mtx;
14593ebb0905SBill Paul };
14603ebb0905SBill Paul 
14619ed346baSBosko Milekic #define	SK_LOCK(_sc)		mtx_lock(&(_sc)->sk_mtx)
14629ed346baSBosko Milekic #define	SK_UNLOCK(_sc)		mtx_unlock(&(_sc)->sk_mtx)
14635120abbfSSam Leffler #define	SK_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sk_mtx, MA_OWNED)
1464c3e8b950SJohn-Mark Gurney #define	SK_IF_LOCK(_sc)		SK_LOCK((_sc)->sk_softc)
1465c3e8b950SJohn-Mark Gurney #define	SK_IF_UNLOCK(_sc)	SK_UNLOCK((_sc)->sk_softc)
1466069114c2SJohn-Mark Gurney #define	SK_IF_LOCK_ASSERT(_sc)	SK_LOCK_ASSERT((_sc)->sk_softc)
1467919133a8SPyun YongHyeon #define	SK_IF_MII_LOCK(_sc)	mtx_lock(&(_sc)->sk_softc->sk_mii_mtx)
1468919133a8SPyun YongHyeon #define	SK_IF_MII_UNLOCK(_sc)	mtx_unlock(&(_sc)->sk_softc->sk_mii_mtx)
1469d1ce9105SBill Paul 
14703ebb0905SBill Paul /* Softc for each logical interface */
14713ebb0905SBill Paul struct sk_if_softc {
1472ccfbf57fSJustin Hibbits 	if_t			sk_ifp;	/* interface info */
1473bd80fa2cSBill Paul 	device_t		sk_miibus;
1474919133a8SPyun YongHyeon 	device_t		sk_if_dev;
14753ebb0905SBill Paul 	u_int8_t		sk_port;	/* port # on controller */
14763ebb0905SBill Paul 	u_int8_t		sk_xmac_rev;	/* XMAC chip rev (B2 or C1) */
14773ebb0905SBill Paul 	u_int32_t		sk_rx_ramstart;
14783ebb0905SBill Paul 	u_int32_t		sk_rx_ramend;
14793ebb0905SBill Paul 	u_int32_t		sk_tx_ramstart;
14803ebb0905SBill Paul 	u_int32_t		sk_tx_ramend;
1481bd80fa2cSBill Paul 	int			sk_phytype;
1482bd80fa2cSBill Paul 	int			sk_phyaddr;
1483bd80fa2cSBill Paul 	int			sk_link;
1484919133a8SPyun YongHyeon 	struct callout		sk_tick_ch;
148575a1d5a0SPyun YongHyeon 	struct callout		sk_watchdog_ch;
148675a1d5a0SPyun YongHyeon 	int			sk_watchdog_timer;
14873ebb0905SBill Paul 	struct sk_chain_data	sk_cdata;
1488919133a8SPyun YongHyeon 	struct sk_ring_data	sk_rdata;
14893ebb0905SBill Paul 	struct sk_softc		*sk_softc;	/* parent controller */
14903ebb0905SBill Paul 	int			sk_tx_bmu;	/* TX BMU register */
14913ebb0905SBill Paul 	int			sk_if_flags;
1492cdca0fe8SPyun YongHyeon 	int			sk_jumbo_disable;
14933ebb0905SBill Paul };
14943ebb0905SBill Paul 
14953ebb0905SBill Paul #define SK_TIMEOUT	1000
1496