xref: /freebsd/sys/dev/sis/if_sis.c (revision af3b2549c4ba2ef00a7cbb4cb6836598bf0aefbe)
1d2155f2fSWarner Losh /*-
2d2155f2fSWarner Losh  * Copyright (c) 2005 Poul-Henning Kamp <phk@FreeBSD.org>
3d2155f2fSWarner Losh  * Copyright (c) 1997, 1998, 1999
4d2155f2fSWarner Losh  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
5d2155f2fSWarner Losh  *
6d2155f2fSWarner Losh  * Redistribution and use in source and binary forms, with or without
7d2155f2fSWarner Losh  * modification, are permitted provided that the following conditions
8d2155f2fSWarner Losh  * are met:
9d2155f2fSWarner Losh  * 1. Redistributions of source code must retain the above copyright
10d2155f2fSWarner Losh  *    notice, this list of conditions and the following disclaimer.
11d2155f2fSWarner Losh  * 2. Redistributions in binary form must reproduce the above copyright
12d2155f2fSWarner Losh  *    notice, this list of conditions and the following disclaimer in the
13d2155f2fSWarner Losh  *    documentation and/or other materials provided with the distribution.
14d2155f2fSWarner Losh  * 3. All advertising materials mentioning features or use of this software
15d2155f2fSWarner Losh  *    must display the following acknowledgement:
16d2155f2fSWarner Losh  *	This product includes software developed by Bill Paul.
17d2155f2fSWarner Losh  * 4. Neither the name of the author nor the names of any co-contributors
18d2155f2fSWarner Losh  *    may be used to endorse or promote products derived from this software
19d2155f2fSWarner Losh  *    without specific prior written permission.
20d2155f2fSWarner Losh  *
21d2155f2fSWarner Losh  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
22d2155f2fSWarner Losh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23d2155f2fSWarner Losh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24d2155f2fSWarner Losh  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
25d2155f2fSWarner Losh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26d2155f2fSWarner Losh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27d2155f2fSWarner Losh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28d2155f2fSWarner Losh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29d2155f2fSWarner Losh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30d2155f2fSWarner Losh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31d2155f2fSWarner Losh  * THE POSSIBILITY OF SUCH DAMAGE.
32d2155f2fSWarner Losh  */
33d2155f2fSWarner Losh 
34d2155f2fSWarner Losh #include <sys/cdefs.h>
35d2155f2fSWarner Losh __FBSDID("$FreeBSD$");
36d2155f2fSWarner Losh 
37d2155f2fSWarner Losh /*
38d2155f2fSWarner Losh  * SiS 900/SiS 7016 fast ethernet PCI NIC driver. Datasheets are
39d2155f2fSWarner Losh  * available from http://www.sis.com.tw.
40d2155f2fSWarner Losh  *
41d2155f2fSWarner Losh  * This driver also supports the NatSemi DP83815. Datasheets are
42d2155f2fSWarner Losh  * available from http://www.national.com.
43d2155f2fSWarner Losh  *
44d2155f2fSWarner Losh  * Written by Bill Paul <wpaul@ee.columbia.edu>
45d2155f2fSWarner Losh  * Electrical Engineering Department
46d2155f2fSWarner Losh  * Columbia University, New York City
47d2155f2fSWarner Losh  */
48d2155f2fSWarner Losh /*
49d2155f2fSWarner Losh  * The SiS 900 is a fairly simple chip. It uses bus master DMA with
50d2155f2fSWarner Losh  * simple TX and RX descriptors of 3 longwords in size. The receiver
51d2155f2fSWarner Losh  * has a single perfect filter entry for the station address and a
52d2155f2fSWarner Losh  * 128-bit multicast hash table. The SiS 900 has a built-in MII-based
53d2155f2fSWarner Losh  * transceiver while the 7016 requires an external transceiver chip.
54d2155f2fSWarner Losh  * Both chips offer the standard bit-bang MII interface as well as
55d2155f2fSWarner Losh  * an enchanced PHY interface which simplifies accessing MII registers.
56d2155f2fSWarner Losh  *
57d2155f2fSWarner Losh  * The only downside to this chipset is that RX descriptors must be
58d2155f2fSWarner Losh  * longword aligned.
59d2155f2fSWarner Losh  */
60d2155f2fSWarner Losh 
61d2155f2fSWarner Losh #ifdef HAVE_KERNEL_OPTION_HEADERS
62d2155f2fSWarner Losh #include "opt_device_polling.h"
63d2155f2fSWarner Losh #endif
64d2155f2fSWarner Losh 
65d2155f2fSWarner Losh #include <sys/param.h>
66d2155f2fSWarner Losh #include <sys/systm.h>
67a629f2b1SPyun YongHyeon #include <sys/bus.h>
68a629f2b1SPyun YongHyeon #include <sys/endian.h>
69d2155f2fSWarner Losh #include <sys/kernel.h>
70a629f2b1SPyun YongHyeon #include <sys/lock.h>
71a629f2b1SPyun YongHyeon #include <sys/malloc.h>
72a629f2b1SPyun YongHyeon #include <sys/mbuf.h>
73d2155f2fSWarner Losh #include <sys/module.h>
74d2155f2fSWarner Losh #include <sys/socket.h>
75a629f2b1SPyun YongHyeon #include <sys/sockio.h>
7694222398SPyun YongHyeon #include <sys/sysctl.h>
77d2155f2fSWarner Losh 
78d2155f2fSWarner Losh #include <net/if.h>
7976039bc8SGleb Smirnoff #include <net/if_var.h>
80d2155f2fSWarner Losh #include <net/if_arp.h>
81d2155f2fSWarner Losh #include <net/ethernet.h>
82d2155f2fSWarner Losh #include <net/if_dl.h>
83d2155f2fSWarner Losh #include <net/if_media.h>
84d2155f2fSWarner Losh #include <net/if_types.h>
85d2155f2fSWarner Losh #include <net/if_vlan_var.h>
86d2155f2fSWarner Losh 
87d2155f2fSWarner Losh #include <net/bpf.h>
88d2155f2fSWarner Losh 
89d2155f2fSWarner Losh #include <machine/bus.h>
90d2155f2fSWarner Losh #include <machine/resource.h>
91d2155f2fSWarner Losh #include <sys/rman.h>
92d2155f2fSWarner Losh 
93d2155f2fSWarner Losh #include <dev/mii/mii.h>
948c1093fcSMarius Strobl #include <dev/mii/mii_bitbang.h>
95d2155f2fSWarner Losh #include <dev/mii/miivar.h>
96d2155f2fSWarner Losh 
97d2155f2fSWarner Losh #include <dev/pci/pcireg.h>
98d2155f2fSWarner Losh #include <dev/pci/pcivar.h>
99d2155f2fSWarner Losh 
100d2155f2fSWarner Losh #define SIS_USEIOSPACE
101d2155f2fSWarner Losh 
102d2155f2fSWarner Losh #include <dev/sis/if_sisreg.h>
103d2155f2fSWarner Losh 
104d2155f2fSWarner Losh MODULE_DEPEND(sis, pci, 1, 1, 1);
105d2155f2fSWarner Losh MODULE_DEPEND(sis, ether, 1, 1, 1);
106d2155f2fSWarner Losh MODULE_DEPEND(sis, miibus, 1, 1, 1);
107d2155f2fSWarner Losh 
108d2155f2fSWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
109d2155f2fSWarner Losh #include "miibus_if.h"
110d2155f2fSWarner Losh 
111d2155f2fSWarner Losh #define	SIS_LOCK(_sc)		mtx_lock(&(_sc)->sis_mtx)
112d2155f2fSWarner Losh #define	SIS_UNLOCK(_sc)		mtx_unlock(&(_sc)->sis_mtx)
113d2155f2fSWarner Losh #define	SIS_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->sis_mtx, MA_OWNED)
114d2155f2fSWarner Losh 
115d2155f2fSWarner Losh /*
116d2155f2fSWarner Losh  * register space access macros
117d2155f2fSWarner Losh  */
118d2155f2fSWarner Losh #define CSR_WRITE_4(sc, reg, val)	bus_write_4(sc->sis_res[0], reg, val)
119d2155f2fSWarner Losh 
120d2155f2fSWarner Losh #define CSR_READ_4(sc, reg)		bus_read_4(sc->sis_res[0], reg)
121d2155f2fSWarner Losh 
122d2155f2fSWarner Losh #define CSR_READ_2(sc, reg)		bus_read_2(sc->sis_res[0], reg)
123d2155f2fSWarner Losh 
1248c1093fcSMarius Strobl #define	CSR_BARRIER(sc, reg, length, flags)				\
1258c1093fcSMarius Strobl 	bus_barrier(sc->sis_res[0], reg, length, flags)
1268c1093fcSMarius Strobl 
127d2155f2fSWarner Losh /*
128d2155f2fSWarner Losh  * Various supported device vendors/types and their names.
129d2155f2fSWarner Losh  */
13029658c96SDimitry Andric static const struct sis_type sis_devs[] = {
131d2155f2fSWarner Losh 	{ SIS_VENDORID, SIS_DEVICEID_900, "SiS 900 10/100BaseTX" },
132d2155f2fSWarner Losh 	{ SIS_VENDORID, SIS_DEVICEID_7016, "SiS 7016 10/100BaseTX" },
133d2155f2fSWarner Losh 	{ NS_VENDORID, NS_DEVICEID_DP83815, "NatSemi DP8381[56] 10/100BaseTX" },
134d2155f2fSWarner Losh 	{ 0, 0, NULL }
135d2155f2fSWarner Losh };
136d2155f2fSWarner Losh 
137d2155f2fSWarner Losh static int sis_detach(device_t);
138a629f2b1SPyun YongHyeon static __inline void sis_discard_rxbuf(struct sis_rxdesc *);
139a629f2b1SPyun YongHyeon static int sis_dma_alloc(struct sis_softc *);
140a629f2b1SPyun YongHyeon static void sis_dma_free(struct sis_softc *);
141a629f2b1SPyun YongHyeon static int sis_dma_ring_alloc(struct sis_softc *, bus_size_t, bus_size_t,
142a629f2b1SPyun YongHyeon     bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, const char *);
143a629f2b1SPyun YongHyeon static void sis_dmamap_cb(void *, bus_dma_segment_t *, int, int);
144a629f2b1SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
145a629f2b1SPyun YongHyeon static __inline void sis_fixup_rx(struct mbuf *);
146a629f2b1SPyun YongHyeon #endif
147d2155f2fSWarner Losh static void sis_ifmedia_sts(struct ifnet *, struct ifmediareq *);
148d2155f2fSWarner Losh static int sis_ifmedia_upd(struct ifnet *);
149d2155f2fSWarner Losh static void sis_init(void *);
150d2155f2fSWarner Losh static void sis_initl(struct sis_softc *);
151d2155f2fSWarner Losh static void sis_intr(void *);
152d2155f2fSWarner Losh static int sis_ioctl(struct ifnet *, u_long, caddr_t);
1538c1093fcSMarius Strobl static uint32_t sis_mii_bitbang_read(device_t);
1548c1093fcSMarius Strobl static void sis_mii_bitbang_write(device_t, uint32_t);
155a629f2b1SPyun YongHyeon static int sis_newbuf(struct sis_softc *, struct sis_rxdesc *);
1560af3989bSPyun YongHyeon static int sis_resume(device_t);
157a629f2b1SPyun YongHyeon static int sis_rxeof(struct sis_softc *);
158ed15702fSPyun YongHyeon static void sis_rxfilter(struct sis_softc *);
159ed15702fSPyun YongHyeon static void sis_rxfilter_ns(struct sis_softc *);
160ed15702fSPyun YongHyeon static void sis_rxfilter_sis(struct sis_softc *);
161d2155f2fSWarner Losh static void sis_start(struct ifnet *);
162d2155f2fSWarner Losh static void sis_startl(struct ifnet *);
163d2155f2fSWarner Losh static void sis_stop(struct sis_softc *);
1640af3989bSPyun YongHyeon static int sis_suspend(device_t);
16594222398SPyun YongHyeon static void sis_add_sysctls(struct sis_softc *);
166d2155f2fSWarner Losh static void sis_watchdog(struct sis_softc *);
1670af3989bSPyun YongHyeon static void sis_wol(struct sis_softc *);
168d2155f2fSWarner Losh 
1698c1093fcSMarius Strobl /*
1708c1093fcSMarius Strobl  * MII bit-bang glue
1718c1093fcSMarius Strobl  */
1728c1093fcSMarius Strobl static const struct mii_bitbang_ops sis_mii_bitbang_ops = {
1738c1093fcSMarius Strobl 	sis_mii_bitbang_read,
1748c1093fcSMarius Strobl 	sis_mii_bitbang_write,
1758c1093fcSMarius Strobl 	{
1768c1093fcSMarius Strobl 		SIS_MII_DATA,		/* MII_BIT_MDO */
1778c1093fcSMarius Strobl 		SIS_MII_DATA,		/* MII_BIT_MDI */
1788c1093fcSMarius Strobl 		SIS_MII_CLK,		/* MII_BIT_MDC */
1798c1093fcSMarius Strobl 		SIS_MII_DIR,		/* MII_BIT_DIR_HOST_PHY */
1808c1093fcSMarius Strobl 		0,			/* MII_BIT_DIR_PHY_HOST */
1818c1093fcSMarius Strobl 	}
1828c1093fcSMarius Strobl };
183d2155f2fSWarner Losh 
184d2155f2fSWarner Losh static struct resource_spec sis_res_spec[] = {
185d2155f2fSWarner Losh #ifdef SIS_USEIOSPACE
186d2155f2fSWarner Losh 	{ SYS_RES_IOPORT,	SIS_PCI_LOIO,	RF_ACTIVE},
187d2155f2fSWarner Losh #else
188d2155f2fSWarner Losh 	{ SYS_RES_MEMORY,	SIS_PCI_LOMEM,	RF_ACTIVE},
189d2155f2fSWarner Losh #endif
190d2155f2fSWarner Losh 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE},
191d2155f2fSWarner Losh 	{ -1, 0 }
192d2155f2fSWarner Losh };
193d2155f2fSWarner Losh 
194d2155f2fSWarner Losh #define SIS_SETBIT(sc, reg, x)				\
195d2155f2fSWarner Losh 	CSR_WRITE_4(sc, reg,				\
196d2155f2fSWarner Losh 		CSR_READ_4(sc, reg) | (x))
197d2155f2fSWarner Losh 
198d2155f2fSWarner Losh #define SIS_CLRBIT(sc, reg, x)				\
199d2155f2fSWarner Losh 	CSR_WRITE_4(sc, reg,				\
200d2155f2fSWarner Losh 		CSR_READ_4(sc, reg) & ~(x))
201d2155f2fSWarner Losh 
202d2155f2fSWarner Losh #define SIO_SET(x)					\
203d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_EECTL, CSR_READ_4(sc, SIS_EECTL) | x)
204d2155f2fSWarner Losh 
205d2155f2fSWarner Losh #define SIO_CLR(x)					\
206d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_EECTL, CSR_READ_4(sc, SIS_EECTL) & ~x)
207d2155f2fSWarner Losh 
208d2155f2fSWarner Losh /*
209d2155f2fSWarner Losh  * Routine to reverse the bits in a word. Stolen almost
210d2155f2fSWarner Losh  * verbatim from /usr/games/fortune.
211d2155f2fSWarner Losh  */
212d2155f2fSWarner Losh static uint16_t
213d2155f2fSWarner Losh sis_reverse(uint16_t n)
214d2155f2fSWarner Losh {
215d2155f2fSWarner Losh 	n = ((n >>  1) & 0x5555) | ((n <<  1) & 0xaaaa);
216d2155f2fSWarner Losh 	n = ((n >>  2) & 0x3333) | ((n <<  2) & 0xcccc);
217d2155f2fSWarner Losh 	n = ((n >>  4) & 0x0f0f) | ((n <<  4) & 0xf0f0);
218d2155f2fSWarner Losh 	n = ((n >>  8) & 0x00ff) | ((n <<  8) & 0xff00);
219d2155f2fSWarner Losh 
220d2155f2fSWarner Losh 	return (n);
221d2155f2fSWarner Losh }
222d2155f2fSWarner Losh 
223d2155f2fSWarner Losh static void
224d2155f2fSWarner Losh sis_delay(struct sis_softc *sc)
225d2155f2fSWarner Losh {
226d2155f2fSWarner Losh 	int			idx;
227d2155f2fSWarner Losh 
228d2155f2fSWarner Losh 	for (idx = (300 / 33) + 1; idx > 0; idx--)
229d2155f2fSWarner Losh 		CSR_READ_4(sc, SIS_CSR);
230d2155f2fSWarner Losh }
231d2155f2fSWarner Losh 
232d2155f2fSWarner Losh static void
233d2155f2fSWarner Losh sis_eeprom_idle(struct sis_softc *sc)
234d2155f2fSWarner Losh {
235d2155f2fSWarner Losh 	int		i;
236d2155f2fSWarner Losh 
237d2155f2fSWarner Losh 	SIO_SET(SIS_EECTL_CSEL);
238d2155f2fSWarner Losh 	sis_delay(sc);
239d2155f2fSWarner Losh 	SIO_SET(SIS_EECTL_CLK);
240d2155f2fSWarner Losh 	sis_delay(sc);
241d2155f2fSWarner Losh 
242d2155f2fSWarner Losh 	for (i = 0; i < 25; i++) {
243d2155f2fSWarner Losh 		SIO_CLR(SIS_EECTL_CLK);
244d2155f2fSWarner Losh 		sis_delay(sc);
245d2155f2fSWarner Losh 		SIO_SET(SIS_EECTL_CLK);
246d2155f2fSWarner Losh 		sis_delay(sc);
247d2155f2fSWarner Losh 	}
248d2155f2fSWarner Losh 
249d2155f2fSWarner Losh 	SIO_CLR(SIS_EECTL_CLK);
250d2155f2fSWarner Losh 	sis_delay(sc);
251d2155f2fSWarner Losh 	SIO_CLR(SIS_EECTL_CSEL);
252d2155f2fSWarner Losh 	sis_delay(sc);
253d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_EECTL, 0x00000000);
254d2155f2fSWarner Losh }
255d2155f2fSWarner Losh 
256d2155f2fSWarner Losh /*
257d2155f2fSWarner Losh  * Send a read command and address to the EEPROM, check for ACK.
258d2155f2fSWarner Losh  */
259d2155f2fSWarner Losh static void
260d2155f2fSWarner Losh sis_eeprom_putbyte(struct sis_softc *sc, int addr)
261d2155f2fSWarner Losh {
262d2155f2fSWarner Losh 	int		d, i;
263d2155f2fSWarner Losh 
264d2155f2fSWarner Losh 	d = addr | SIS_EECMD_READ;
265d2155f2fSWarner Losh 
266d2155f2fSWarner Losh 	/*
267d2155f2fSWarner Losh 	 * Feed in each bit and stobe the clock.
268d2155f2fSWarner Losh 	 */
269d2155f2fSWarner Losh 	for (i = 0x400; i; i >>= 1) {
270d2155f2fSWarner Losh 		if (d & i) {
271d2155f2fSWarner Losh 			SIO_SET(SIS_EECTL_DIN);
272d2155f2fSWarner Losh 		} else {
273d2155f2fSWarner Losh 			SIO_CLR(SIS_EECTL_DIN);
274d2155f2fSWarner Losh 		}
275d2155f2fSWarner Losh 		sis_delay(sc);
276d2155f2fSWarner Losh 		SIO_SET(SIS_EECTL_CLK);
277d2155f2fSWarner Losh 		sis_delay(sc);
278d2155f2fSWarner Losh 		SIO_CLR(SIS_EECTL_CLK);
279d2155f2fSWarner Losh 		sis_delay(sc);
280d2155f2fSWarner Losh 	}
281d2155f2fSWarner Losh }
282d2155f2fSWarner Losh 
283d2155f2fSWarner Losh /*
284d2155f2fSWarner Losh  * Read a word of data stored in the EEPROM at address 'addr.'
285d2155f2fSWarner Losh  */
286d2155f2fSWarner Losh static void
287d2155f2fSWarner Losh sis_eeprom_getword(struct sis_softc *sc, int addr, uint16_t *dest)
288d2155f2fSWarner Losh {
289d2155f2fSWarner Losh 	int		i;
29091c265b8SPyun YongHyeon 	uint16_t	word = 0;
291d2155f2fSWarner Losh 
292d2155f2fSWarner Losh 	/* Force EEPROM to idle state. */
293d2155f2fSWarner Losh 	sis_eeprom_idle(sc);
294d2155f2fSWarner Losh 
295d2155f2fSWarner Losh 	/* Enter EEPROM access mode. */
296d2155f2fSWarner Losh 	sis_delay(sc);
297d2155f2fSWarner Losh 	SIO_CLR(SIS_EECTL_CLK);
298d2155f2fSWarner Losh 	sis_delay(sc);
299d2155f2fSWarner Losh 	SIO_SET(SIS_EECTL_CSEL);
300d2155f2fSWarner Losh 	sis_delay(sc);
301d2155f2fSWarner Losh 
302d2155f2fSWarner Losh 	/*
303d2155f2fSWarner Losh 	 * Send address of word we want to read.
304d2155f2fSWarner Losh 	 */
305d2155f2fSWarner Losh 	sis_eeprom_putbyte(sc, addr);
306d2155f2fSWarner Losh 
307d2155f2fSWarner Losh 	/*
308d2155f2fSWarner Losh 	 * Start reading bits from EEPROM.
309d2155f2fSWarner Losh 	 */
310d2155f2fSWarner Losh 	for (i = 0x8000; i; i >>= 1) {
311d2155f2fSWarner Losh 		SIO_SET(SIS_EECTL_CLK);
312d2155f2fSWarner Losh 		sis_delay(sc);
313d2155f2fSWarner Losh 		if (CSR_READ_4(sc, SIS_EECTL) & SIS_EECTL_DOUT)
314d2155f2fSWarner Losh 			word |= i;
315d2155f2fSWarner Losh 		sis_delay(sc);
316d2155f2fSWarner Losh 		SIO_CLR(SIS_EECTL_CLK);
317d2155f2fSWarner Losh 		sis_delay(sc);
318d2155f2fSWarner Losh 	}
319d2155f2fSWarner Losh 
320d2155f2fSWarner Losh 	/* Turn off EEPROM access mode. */
321d2155f2fSWarner Losh 	sis_eeprom_idle(sc);
322d2155f2fSWarner Losh 
323d2155f2fSWarner Losh 	*dest = word;
324d2155f2fSWarner Losh }
325d2155f2fSWarner Losh 
326d2155f2fSWarner Losh /*
327d2155f2fSWarner Losh  * Read a sequence of words from the EEPROM.
328d2155f2fSWarner Losh  */
329d2155f2fSWarner Losh static void
330d2155f2fSWarner Losh sis_read_eeprom(struct sis_softc *sc, caddr_t dest, int off, int cnt, int swap)
331d2155f2fSWarner Losh {
332d2155f2fSWarner Losh 	int			i;
33391c265b8SPyun YongHyeon 	uint16_t		word = 0, *ptr;
334d2155f2fSWarner Losh 
335d2155f2fSWarner Losh 	for (i = 0; i < cnt; i++) {
336d2155f2fSWarner Losh 		sis_eeprom_getword(sc, off + i, &word);
33791c265b8SPyun YongHyeon 		ptr = (uint16_t *)(dest + (i * 2));
338d2155f2fSWarner Losh 		if (swap)
339d2155f2fSWarner Losh 			*ptr = ntohs(word);
340d2155f2fSWarner Losh 		else
341d2155f2fSWarner Losh 			*ptr = word;
342d2155f2fSWarner Losh 	}
343d2155f2fSWarner Losh }
344d2155f2fSWarner Losh 
345d2155f2fSWarner Losh #if defined(__i386__) || defined(__amd64__)
346d2155f2fSWarner Losh static device_t
347d2155f2fSWarner Losh sis_find_bridge(device_t dev)
348d2155f2fSWarner Losh {
349d2155f2fSWarner Losh 	devclass_t		pci_devclass;
350d2155f2fSWarner Losh 	device_t		*pci_devices;
351d2155f2fSWarner Losh 	int			pci_count = 0;
352d2155f2fSWarner Losh 	device_t		*pci_children;
353d2155f2fSWarner Losh 	int			pci_childcount = 0;
354d2155f2fSWarner Losh 	device_t		*busp, *childp;
355d2155f2fSWarner Losh 	device_t		child = NULL;
356d2155f2fSWarner Losh 	int			i, j;
357d2155f2fSWarner Losh 
358d2155f2fSWarner Losh 	if ((pci_devclass = devclass_find("pci")) == NULL)
359d2155f2fSWarner Losh 		return (NULL);
360d2155f2fSWarner Losh 
361d2155f2fSWarner Losh 	devclass_get_devices(pci_devclass, &pci_devices, &pci_count);
362d2155f2fSWarner Losh 
363d2155f2fSWarner Losh 	for (i = 0, busp = pci_devices; i < pci_count; i++, busp++) {
36431063462SWarner Losh 		if (device_get_children(*busp, &pci_children, &pci_childcount))
36531063462SWarner Losh 			continue;
366d2155f2fSWarner Losh 		for (j = 0, childp = pci_children;
367d2155f2fSWarner Losh 		    j < pci_childcount; j++, childp++) {
368d2155f2fSWarner Losh 			if (pci_get_vendor(*childp) == SIS_VENDORID &&
369d2155f2fSWarner Losh 			    pci_get_device(*childp) == 0x0008) {
370d2155f2fSWarner Losh 				child = *childp;
37131063462SWarner Losh 				free(pci_children, M_TEMP);
372d2155f2fSWarner Losh 				goto done;
373d2155f2fSWarner Losh 			}
374d2155f2fSWarner Losh 		}
37531063462SWarner Losh 		free(pci_children, M_TEMP);
376d2155f2fSWarner Losh 	}
377d2155f2fSWarner Losh 
378d2155f2fSWarner Losh done:
379d2155f2fSWarner Losh 	free(pci_devices, M_TEMP);
380d2155f2fSWarner Losh 	return (child);
381d2155f2fSWarner Losh }
382d2155f2fSWarner Losh 
383d2155f2fSWarner Losh static void
384d2155f2fSWarner Losh sis_read_cmos(struct sis_softc *sc, device_t dev, caddr_t dest, int off, int cnt)
385d2155f2fSWarner Losh {
386d2155f2fSWarner Losh 	device_t		bridge;
38791c265b8SPyun YongHyeon 	uint8_t			reg;
388d2155f2fSWarner Losh 	int			i;
389d2155f2fSWarner Losh 	bus_space_tag_t		btag;
390d2155f2fSWarner Losh 
391d2155f2fSWarner Losh 	bridge = sis_find_bridge(dev);
392d2155f2fSWarner Losh 	if (bridge == NULL)
393d2155f2fSWarner Losh 		return;
394d2155f2fSWarner Losh 	reg = pci_read_config(bridge, 0x48, 1);
395d2155f2fSWarner Losh 	pci_write_config(bridge, 0x48, reg|0x40, 1);
396d2155f2fSWarner Losh 
397d2155f2fSWarner Losh 	/* XXX */
39881bd5041STijl Coosemans #if defined(__amd64__) || defined(__i386__)
39981bd5041STijl Coosemans 	btag = X86_BUS_SPACE_IO;
400d2155f2fSWarner Losh #endif
401d2155f2fSWarner Losh 
402d2155f2fSWarner Losh 	for (i = 0; i < cnt; i++) {
403d2155f2fSWarner Losh 		bus_space_write_1(btag, 0x0, 0x70, i + off);
404d2155f2fSWarner Losh 		*(dest + i) = bus_space_read_1(btag, 0x0, 0x71);
405d2155f2fSWarner Losh 	}
406d2155f2fSWarner Losh 
407d2155f2fSWarner Losh 	pci_write_config(bridge, 0x48, reg & ~0x40, 1);
408d2155f2fSWarner Losh }
409d2155f2fSWarner Losh 
410d2155f2fSWarner Losh static void
411d2155f2fSWarner Losh sis_read_mac(struct sis_softc *sc, device_t dev, caddr_t dest)
412d2155f2fSWarner Losh {
41391c265b8SPyun YongHyeon 	uint32_t		filtsave, csrsave;
414d2155f2fSWarner Losh 
415d2155f2fSWarner Losh 	filtsave = CSR_READ_4(sc, SIS_RXFILT_CTL);
416d2155f2fSWarner Losh 	csrsave = CSR_READ_4(sc, SIS_CSR);
417d2155f2fSWarner Losh 
418d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_CSR, SIS_CSR_RELOAD | filtsave);
419d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_CSR, 0);
420d2155f2fSWarner Losh 
421d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_RXFILT_CTL, filtsave & ~SIS_RXFILTCTL_ENABLE);
422d2155f2fSWarner Losh 
423d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_RXFILT_CTL, SIS_FILTADDR_PAR0);
42491c265b8SPyun YongHyeon 	((uint16_t *)dest)[0] = CSR_READ_2(sc, SIS_RXFILT_DATA);
425d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_RXFILT_CTL,SIS_FILTADDR_PAR1);
42691c265b8SPyun YongHyeon 	((uint16_t *)dest)[1] = CSR_READ_2(sc, SIS_RXFILT_DATA);
427d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_RXFILT_CTL, SIS_FILTADDR_PAR2);
42891c265b8SPyun YongHyeon 	((uint16_t *)dest)[2] = CSR_READ_2(sc, SIS_RXFILT_DATA);
429d2155f2fSWarner Losh 
430d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_RXFILT_CTL, filtsave);
431d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_CSR, csrsave);
432d2155f2fSWarner Losh }
433d2155f2fSWarner Losh #endif
434d2155f2fSWarner Losh 
435d2155f2fSWarner Losh /*
4368c1093fcSMarius Strobl  * Read the MII serial port for the MII bit-bang module.
4378c1093fcSMarius Strobl  */
4388c1093fcSMarius Strobl static uint32_t
4398c1093fcSMarius Strobl sis_mii_bitbang_read(device_t dev)
4408c1093fcSMarius Strobl {
4418c1093fcSMarius Strobl 	struct sis_softc	*sc;
4428c1093fcSMarius Strobl 	uint32_t		val;
4438c1093fcSMarius Strobl 
4448c1093fcSMarius Strobl 	sc = device_get_softc(dev);
4458c1093fcSMarius Strobl 
4468c1093fcSMarius Strobl 	val = CSR_READ_4(sc, SIS_EECTL);
4478c1093fcSMarius Strobl 	CSR_BARRIER(sc, SIS_EECTL, 4,
4488c1093fcSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
4498c1093fcSMarius Strobl 	return (val);
4508c1093fcSMarius Strobl }
4518c1093fcSMarius Strobl 
4528c1093fcSMarius Strobl /*
4538c1093fcSMarius Strobl  * Write the MII serial port for the MII bit-bang module.
454d2155f2fSWarner Losh  */
455d2155f2fSWarner Losh static void
4568c1093fcSMarius Strobl sis_mii_bitbang_write(device_t dev, uint32_t val)
457d2155f2fSWarner Losh {
4588c1093fcSMarius Strobl 	struct sis_softc	*sc;
459d2155f2fSWarner Losh 
4608c1093fcSMarius Strobl 	sc = device_get_softc(dev);
461d2155f2fSWarner Losh 
4628c1093fcSMarius Strobl 	CSR_WRITE_4(sc, SIS_EECTL, val);
4638c1093fcSMarius Strobl 	CSR_BARRIER(sc, SIS_EECTL, 4,
4648c1093fcSMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
465d2155f2fSWarner Losh }
466d2155f2fSWarner Losh 
467d2155f2fSWarner Losh static int
468d2155f2fSWarner Losh sis_miibus_readreg(device_t dev, int phy, int reg)
469d2155f2fSWarner Losh {
470d2155f2fSWarner Losh 	struct sis_softc	*sc;
471d2155f2fSWarner Losh 
472d2155f2fSWarner Losh 	sc = device_get_softc(dev);
473d2155f2fSWarner Losh 
474d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815) {
475d2155f2fSWarner Losh 		if (phy != 0)
476d2155f2fSWarner Losh 			return (0);
477d2155f2fSWarner Losh 		/*
478d2155f2fSWarner Losh 		 * The NatSemi chip can take a while after
479d2155f2fSWarner Losh 		 * a reset to come ready, during which the BMSR
480d2155f2fSWarner Losh 		 * returns a value of 0. This is *never* supposed
481d2155f2fSWarner Losh 		 * to happen: some of the BMSR bits are meant to
482d2155f2fSWarner Losh 		 * be hardwired in the on position, and this can
483d2155f2fSWarner Losh 		 * confuse the miibus code a bit during the probe
484d2155f2fSWarner Losh 		 * and attach phase. So we make an effort to check
485d2155f2fSWarner Losh 		 * for this condition and wait for it to clear.
486d2155f2fSWarner Losh 		 */
487d2155f2fSWarner Losh 		if (!CSR_READ_4(sc, NS_BMSR))
488d2155f2fSWarner Losh 			DELAY(1000);
489d2155f2fSWarner Losh 		return CSR_READ_4(sc, NS_BMCR + (reg * 4));
490d2155f2fSWarner Losh 	}
491d2155f2fSWarner Losh 
492d2155f2fSWarner Losh 	/*
493d2155f2fSWarner Losh 	 * Chipsets < SIS_635 seem not to be able to read/write
494d2155f2fSWarner Losh 	 * through mdio. Use the enhanced PHY access register
495d2155f2fSWarner Losh 	 * again for them.
496d2155f2fSWarner Losh 	 */
497d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_900 &&
498d2155f2fSWarner Losh 	    sc->sis_rev < SIS_REV_635) {
499d2155f2fSWarner Losh 		int i, val = 0;
500d2155f2fSWarner Losh 
501d2155f2fSWarner Losh 		if (phy != 0)
502d2155f2fSWarner Losh 			return (0);
503d2155f2fSWarner Losh 
504d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_PHYCTL,
505d2155f2fSWarner Losh 		    (phy << 11) | (reg << 6) | SIS_PHYOP_READ);
506d2155f2fSWarner Losh 		SIS_SETBIT(sc, SIS_PHYCTL, SIS_PHYCTL_ACCESS);
507d2155f2fSWarner Losh 
508d2155f2fSWarner Losh 		for (i = 0; i < SIS_TIMEOUT; i++) {
509d2155f2fSWarner Losh 			if (!(CSR_READ_4(sc, SIS_PHYCTL) & SIS_PHYCTL_ACCESS))
510d2155f2fSWarner Losh 				break;
511d2155f2fSWarner Losh 		}
512d2155f2fSWarner Losh 
513d2155f2fSWarner Losh 		if (i == SIS_TIMEOUT) {
5148c1093fcSMarius Strobl 			device_printf(sc->sis_dev,
5158c1093fcSMarius Strobl 			    "PHY failed to come ready\n");
516d2155f2fSWarner Losh 			return (0);
517d2155f2fSWarner Losh 		}
518d2155f2fSWarner Losh 
519d2155f2fSWarner Losh 		val = (CSR_READ_4(sc, SIS_PHYCTL) >> 16) & 0xFFFF;
520d2155f2fSWarner Losh 
521d2155f2fSWarner Losh 		if (val == 0xFFFF)
522d2155f2fSWarner Losh 			return (0);
523d2155f2fSWarner Losh 
524d2155f2fSWarner Losh 		return (val);
5258c1093fcSMarius Strobl 	} else
5268c1093fcSMarius Strobl 		return (mii_bitbang_readreg(dev, &sis_mii_bitbang_ops, phy,
5278c1093fcSMarius Strobl 		    reg));
528d2155f2fSWarner Losh }
529d2155f2fSWarner Losh 
530d2155f2fSWarner Losh static int
531d2155f2fSWarner Losh sis_miibus_writereg(device_t dev, int phy, int reg, int data)
532d2155f2fSWarner Losh {
533d2155f2fSWarner Losh 	struct sis_softc	*sc;
534d2155f2fSWarner Losh 
535d2155f2fSWarner Losh 	sc = device_get_softc(dev);
536d2155f2fSWarner Losh 
537d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815) {
538d2155f2fSWarner Losh 		if (phy != 0)
539d2155f2fSWarner Losh 			return (0);
540d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_BMCR + (reg * 4), data);
541d2155f2fSWarner Losh 		return (0);
542d2155f2fSWarner Losh 	}
543d2155f2fSWarner Losh 
544d2155f2fSWarner Losh 	/*
545d2155f2fSWarner Losh 	 * Chipsets < SIS_635 seem not to be able to read/write
546d2155f2fSWarner Losh 	 * through mdio. Use the enhanced PHY access register
547d2155f2fSWarner Losh 	 * again for them.
548d2155f2fSWarner Losh 	 */
549d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_900 &&
550d2155f2fSWarner Losh 	    sc->sis_rev < SIS_REV_635) {
551d2155f2fSWarner Losh 		int i;
552d2155f2fSWarner Losh 
553d2155f2fSWarner Losh 		if (phy != 0)
554d2155f2fSWarner Losh 			return (0);
555d2155f2fSWarner Losh 
556d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_PHYCTL, (data << 16) | (phy << 11) |
557d2155f2fSWarner Losh 		    (reg << 6) | SIS_PHYOP_WRITE);
558d2155f2fSWarner Losh 		SIS_SETBIT(sc, SIS_PHYCTL, SIS_PHYCTL_ACCESS);
559d2155f2fSWarner Losh 
560d2155f2fSWarner Losh 		for (i = 0; i < SIS_TIMEOUT; i++) {
561d2155f2fSWarner Losh 			if (!(CSR_READ_4(sc, SIS_PHYCTL) & SIS_PHYCTL_ACCESS))
562d2155f2fSWarner Losh 				break;
563d2155f2fSWarner Losh 		}
564d2155f2fSWarner Losh 
565d2155f2fSWarner Losh 		if (i == SIS_TIMEOUT)
5668c1093fcSMarius Strobl 			device_printf(sc->sis_dev,
5678c1093fcSMarius Strobl 			    "PHY failed to come ready\n");
5688c1093fcSMarius Strobl 	} else
5698c1093fcSMarius Strobl 		mii_bitbang_writereg(dev, &sis_mii_bitbang_ops, phy, reg,
5708c1093fcSMarius Strobl 		    data);
571d2155f2fSWarner Losh 	return (0);
572d2155f2fSWarner Losh }
573d2155f2fSWarner Losh 
574d2155f2fSWarner Losh static void
575d2155f2fSWarner Losh sis_miibus_statchg(device_t dev)
576d2155f2fSWarner Losh {
577d2155f2fSWarner Losh 	struct sis_softc	*sc;
578d7b57e79SPyun YongHyeon 	struct mii_data		*mii;
579d7b57e79SPyun YongHyeon 	struct ifnet		*ifp;
580d7b57e79SPyun YongHyeon 	uint32_t		reg;
581d2155f2fSWarner Losh 
582d2155f2fSWarner Losh 	sc = device_get_softc(dev);
583d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
584d7b57e79SPyun YongHyeon 
585d7b57e79SPyun YongHyeon 	mii = device_get_softc(sc->sis_miibus);
586d7b57e79SPyun YongHyeon 	ifp = sc->sis_ifp;
587d7b57e79SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
588d7b57e79SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
589d7b57e79SPyun YongHyeon 		return;
590d7b57e79SPyun YongHyeon 
59194222398SPyun YongHyeon 	sc->sis_flags &= ~SIS_FLAG_LINK;
592d7b57e79SPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
593d7b57e79SPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
594d7b57e79SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
595d7b57e79SPyun YongHyeon 		case IFM_10_T:
596d7b57e79SPyun YongHyeon 			CSR_WRITE_4(sc, SIS_TX_CFG, SIS_TXCFG_10);
59794222398SPyun YongHyeon 			sc->sis_flags |= SIS_FLAG_LINK;
598d7b57e79SPyun YongHyeon 			break;
599d7b57e79SPyun YongHyeon 		case IFM_100_TX:
600d7b57e79SPyun YongHyeon 			CSR_WRITE_4(sc, SIS_TX_CFG, SIS_TXCFG_100);
60194222398SPyun YongHyeon 			sc->sis_flags |= SIS_FLAG_LINK;
602d7b57e79SPyun YongHyeon 			break;
603d7b57e79SPyun YongHyeon 		default:
604d7b57e79SPyun YongHyeon 			break;
605d7b57e79SPyun YongHyeon 		}
606d7b57e79SPyun YongHyeon 	}
607d7b57e79SPyun YongHyeon 
60894222398SPyun YongHyeon 	if ((sc->sis_flags & SIS_FLAG_LINK) == 0) {
609d7b57e79SPyun YongHyeon 		/*
610d7b57e79SPyun YongHyeon 		 * Stopping MACs seem to reset SIS_TX_LISTPTR and
611d7b57e79SPyun YongHyeon 		 * SIS_RX_LISTPTR which in turn requires resetting
612d7b57e79SPyun YongHyeon 		 * TX/RX buffers.  So just don't do anything for
613d7b57e79SPyun YongHyeon 		 * lost link.
614d7b57e79SPyun YongHyeon 		 */
615d7b57e79SPyun YongHyeon 		return;
616d7b57e79SPyun YongHyeon 	}
617d7b57e79SPyun YongHyeon 
618d7b57e79SPyun YongHyeon 	/* Set full/half duplex mode. */
619d7b57e79SPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
620d7b57e79SPyun YongHyeon 		SIS_SETBIT(sc, SIS_TX_CFG,
621d7b57e79SPyun YongHyeon 		    (SIS_TXCFG_IGN_HBEAT | SIS_TXCFG_IGN_CARR));
622d7b57e79SPyun YongHyeon 		SIS_SETBIT(sc, SIS_RX_CFG, SIS_RXCFG_RX_TXPKTS);
623d7b57e79SPyun YongHyeon 	} else {
624d7b57e79SPyun YongHyeon 		SIS_CLRBIT(sc, SIS_TX_CFG,
625d7b57e79SPyun YongHyeon 		    (SIS_TXCFG_IGN_HBEAT | SIS_TXCFG_IGN_CARR));
626d7b57e79SPyun YongHyeon 		SIS_CLRBIT(sc, SIS_RX_CFG, SIS_RXCFG_RX_TXPKTS);
627d7b57e79SPyun YongHyeon 	}
628d7b57e79SPyun YongHyeon 
629e8bedbd2SPyun YongHyeon 	if (sc->sis_type == SIS_TYPE_83815 && sc->sis_srr >= NS_SRR_16A) {
630d7b57e79SPyun YongHyeon 		/*
631d7b57e79SPyun YongHyeon 		 * MPII03.D: Half Duplex Excessive Collisions.
632d7b57e79SPyun YongHyeon 		 * Also page 49 in 83816 manual
633d7b57e79SPyun YongHyeon 		 */
634d7b57e79SPyun YongHyeon 		SIS_SETBIT(sc, SIS_TX_CFG, SIS_TXCFG_MPII03D);
635d7b57e79SPyun YongHyeon 	}
636d7b57e79SPyun YongHyeon 
637d7b57e79SPyun YongHyeon 	if (sc->sis_type == SIS_TYPE_83815 && sc->sis_srr < NS_SRR_16A &&
638d7b57e79SPyun YongHyeon 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX) {
639d7b57e79SPyun YongHyeon 		/*
640d7b57e79SPyun YongHyeon 		 * Short Cable Receive Errors (MP21.E)
641d7b57e79SPyun YongHyeon 		 */
642d7b57e79SPyun YongHyeon 		CSR_WRITE_4(sc, NS_PHY_PAGE, 0x0001);
643d7b57e79SPyun YongHyeon 		reg = CSR_READ_4(sc, NS_PHY_DSPCFG) & 0xfff;
644d7b57e79SPyun YongHyeon 		CSR_WRITE_4(sc, NS_PHY_DSPCFG, reg | 0x1000);
645d7b57e79SPyun YongHyeon 		DELAY(100);
646d7b57e79SPyun YongHyeon 		reg = CSR_READ_4(sc, NS_PHY_TDATA) & 0xff;
647d7b57e79SPyun YongHyeon 		if ((reg & 0x0080) == 0 || (reg > 0xd8 && reg <= 0xff)) {
648d7b57e79SPyun YongHyeon 			device_printf(sc->sis_dev,
649d7b57e79SPyun YongHyeon 			    "Applying short cable fix (reg=%x)\n", reg);
650d7b57e79SPyun YongHyeon 			CSR_WRITE_4(sc, NS_PHY_TDATA, 0x00e8);
651d7b57e79SPyun YongHyeon 			SIS_SETBIT(sc, NS_PHY_DSPCFG, 0x20);
652d7b57e79SPyun YongHyeon 		}
653d7b57e79SPyun YongHyeon 		CSR_WRITE_4(sc, NS_PHY_PAGE, 0);
654d7b57e79SPyun YongHyeon 	}
655d7b57e79SPyun YongHyeon 	/* Enable TX/RX MACs. */
656d7b57e79SPyun YongHyeon 	SIS_CLRBIT(sc, SIS_CSR, SIS_CSR_TX_DISABLE | SIS_CSR_RX_DISABLE);
657d7b57e79SPyun YongHyeon 	SIS_SETBIT(sc, SIS_CSR, SIS_CSR_TX_ENABLE | SIS_CSR_RX_ENABLE);
658d2155f2fSWarner Losh }
659d2155f2fSWarner Losh 
660d2155f2fSWarner Losh static uint32_t
661d2155f2fSWarner Losh sis_mchash(struct sis_softc *sc, const uint8_t *addr)
662d2155f2fSWarner Losh {
663d2155f2fSWarner Losh 	uint32_t		crc;
664d2155f2fSWarner Losh 
665d2155f2fSWarner Losh 	/* Compute CRC for the address value. */
666d2155f2fSWarner Losh 	crc = ether_crc32_be(addr, ETHER_ADDR_LEN);
667d2155f2fSWarner Losh 
668d2155f2fSWarner Losh 	/*
669d2155f2fSWarner Losh 	 * return the filter bit position
670d2155f2fSWarner Losh 	 *
671d2155f2fSWarner Losh 	 * The NatSemi chip has a 512-bit filter, which is
672d2155f2fSWarner Losh 	 * different than the SiS, so we special-case it.
673d2155f2fSWarner Losh 	 */
674d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815)
675d2155f2fSWarner Losh 		return (crc >> 23);
676d2155f2fSWarner Losh 	else if (sc->sis_rev >= SIS_REV_635 ||
677d2155f2fSWarner Losh 	    sc->sis_rev == SIS_REV_900B)
678d2155f2fSWarner Losh 		return (crc >> 24);
679d2155f2fSWarner Losh 	else
680d2155f2fSWarner Losh 		return (crc >> 25);
681d2155f2fSWarner Losh }
682d2155f2fSWarner Losh 
683d2155f2fSWarner Losh static void
684ed15702fSPyun YongHyeon sis_rxfilter(struct sis_softc *sc)
685ed15702fSPyun YongHyeon {
686ed15702fSPyun YongHyeon 
687ed15702fSPyun YongHyeon 	SIS_LOCK_ASSERT(sc);
688ed15702fSPyun YongHyeon 
689ed15702fSPyun YongHyeon 	if (sc->sis_type == SIS_TYPE_83815)
690ed15702fSPyun YongHyeon 		sis_rxfilter_ns(sc);
691ed15702fSPyun YongHyeon 	else
692ed15702fSPyun YongHyeon 		sis_rxfilter_sis(sc);
693ed15702fSPyun YongHyeon }
694ed15702fSPyun YongHyeon 
695ed15702fSPyun YongHyeon static void
696ed15702fSPyun YongHyeon sis_rxfilter_ns(struct sis_softc *sc)
697d2155f2fSWarner Losh {
698d2155f2fSWarner Losh 	struct ifnet		*ifp;
699d2155f2fSWarner Losh 	struct ifmultiaddr	*ifma;
700ed15702fSPyun YongHyeon 	uint32_t		h, i, filter;
701d2155f2fSWarner Losh 	int			bit, index;
702d2155f2fSWarner Losh 
703d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
704ed15702fSPyun YongHyeon 	filter = CSR_READ_4(sc, SIS_RXFILT_CTL);
705ed15702fSPyun YongHyeon 	if (filter & SIS_RXFILTCTL_ENABLE) {
706ed15702fSPyun YongHyeon 		/*
707ed15702fSPyun YongHyeon 		 * Filter should be disabled to program other bits.
708ed15702fSPyun YongHyeon 		 */
709ed15702fSPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, filter & ~SIS_RXFILTCTL_ENABLE);
710ed15702fSPyun YongHyeon 		CSR_READ_4(sc, SIS_RXFILT_CTL);
711d2155f2fSWarner Losh 	}
712ed15702fSPyun YongHyeon 	filter &= ~(NS_RXFILTCTL_ARP | NS_RXFILTCTL_PERFECT |
713ed15702fSPyun YongHyeon 	    NS_RXFILTCTL_MCHASH | SIS_RXFILTCTL_ALLPHYS | SIS_RXFILTCTL_BROAD |
714ed15702fSPyun YongHyeon 	    SIS_RXFILTCTL_ALLMULTI);
715d2155f2fSWarner Losh 
716ed15702fSPyun YongHyeon 	if (ifp->if_flags & IFF_BROADCAST)
717ed15702fSPyun YongHyeon 		filter |= SIS_RXFILTCTL_BROAD;
718ed15702fSPyun YongHyeon 	/*
719ed15702fSPyun YongHyeon 	 * For the NatSemi chip, we have to explicitly enable the
720ed15702fSPyun YongHyeon 	 * reception of ARP frames, as well as turn on the 'perfect
721ed15702fSPyun YongHyeon 	 * match' filter where we store the station address, otherwise
722ed15702fSPyun YongHyeon 	 * we won't receive unicasts meant for this host.
723ed15702fSPyun YongHyeon 	 */
724ed15702fSPyun YongHyeon 	filter |= NS_RXFILTCTL_ARP | NS_RXFILTCTL_PERFECT;
725ed15702fSPyun YongHyeon 
726ed15702fSPyun YongHyeon 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
727ed15702fSPyun YongHyeon 		filter |= SIS_RXFILTCTL_ALLMULTI;
728ed15702fSPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
729ed15702fSPyun YongHyeon 			filter |= SIS_RXFILTCTL_ALLPHYS;
730ed15702fSPyun YongHyeon 	} else {
731d2155f2fSWarner Losh 		/*
732d2155f2fSWarner Losh 		 * We have to explicitly enable the multicast hash table
733d2155f2fSWarner Losh 		 * on the NatSemi chip if we want to use it, which we do.
734d2155f2fSWarner Losh 		 */
735ed15702fSPyun YongHyeon 		filter |= NS_RXFILTCTL_MCHASH;
736d2155f2fSWarner Losh 
737d2155f2fSWarner Losh 		/* first, zot all the existing hash bits */
738d2155f2fSWarner Losh 		for (i = 0; i < 32; i++) {
739ed15702fSPyun YongHyeon 			CSR_WRITE_4(sc, SIS_RXFILT_CTL, NS_FILTADDR_FMEM_LO +
740ed15702fSPyun YongHyeon 			    (i * 2));
741d2155f2fSWarner Losh 			CSR_WRITE_4(sc, SIS_RXFILT_DATA, 0);
742d2155f2fSWarner Losh 		}
743d2155f2fSWarner Losh 
744eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
745d2155f2fSWarner Losh 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
746d2155f2fSWarner Losh 			if (ifma->ifma_addr->sa_family != AF_LINK)
747d2155f2fSWarner Losh 				continue;
748d2155f2fSWarner Losh 			h = sis_mchash(sc,
749d2155f2fSWarner Losh 			    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
750d2155f2fSWarner Losh 			index = h >> 3;
751d2155f2fSWarner Losh 			bit = h & 0x1F;
752ed15702fSPyun YongHyeon 			CSR_WRITE_4(sc, SIS_RXFILT_CTL, NS_FILTADDR_FMEM_LO +
753ed15702fSPyun YongHyeon 			    index);
754d2155f2fSWarner Losh 			if (bit > 0xF)
755d2155f2fSWarner Losh 				bit -= 0x10;
756d2155f2fSWarner Losh 			SIS_SETBIT(sc, SIS_RXFILT_DATA, (1 << bit));
757d2155f2fSWarner Losh 		}
758eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
759ed15702fSPyun YongHyeon 	}
760d2155f2fSWarner Losh 
761ed15702fSPyun YongHyeon 	CSR_WRITE_4(sc, SIS_RXFILT_CTL, filter);
762ed15702fSPyun YongHyeon 	CSR_READ_4(sc, SIS_RXFILT_CTL);
763d2155f2fSWarner Losh }
764d2155f2fSWarner Losh 
765d2155f2fSWarner Losh static void
766ed15702fSPyun YongHyeon sis_rxfilter_sis(struct sis_softc *sc)
767d2155f2fSWarner Losh {
768d2155f2fSWarner Losh 	struct ifnet		*ifp;
769d2155f2fSWarner Losh 	struct ifmultiaddr	*ifma;
770ed15702fSPyun YongHyeon 	uint32_t		filter, h, i, n;
77191c265b8SPyun YongHyeon 	uint16_t		hashes[16];
772d2155f2fSWarner Losh 
773d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
774d2155f2fSWarner Losh 
775d2155f2fSWarner Losh 	/* hash table size */
776ed15702fSPyun YongHyeon 	if (sc->sis_rev >= SIS_REV_635 || sc->sis_rev == SIS_REV_900B)
777d2155f2fSWarner Losh 		n = 16;
778d2155f2fSWarner Losh 	else
779d2155f2fSWarner Losh 		n = 8;
780d2155f2fSWarner Losh 
781ed15702fSPyun YongHyeon 	filter = CSR_READ_4(sc, SIS_RXFILT_CTL);
782ed15702fSPyun YongHyeon 	if (filter & SIS_RXFILTCTL_ENABLE) {
783ed15702fSPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, filter & ~SIS_RXFILT_CTL);
784ed15702fSPyun YongHyeon 		CSR_READ_4(sc, SIS_RXFILT_CTL);
785ed15702fSPyun YongHyeon 	}
786ed15702fSPyun YongHyeon 	filter &= ~(SIS_RXFILTCTL_ALLPHYS | SIS_RXFILTCTL_BROAD |
787ed15702fSPyun YongHyeon 	    SIS_RXFILTCTL_ALLMULTI);
788d2155f2fSWarner Losh 	if (ifp->if_flags & IFF_BROADCAST)
789ed15702fSPyun YongHyeon 		filter |= SIS_RXFILTCTL_BROAD;
790d2155f2fSWarner Losh 
791ed15702fSPyun YongHyeon 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
792ed15702fSPyun YongHyeon 		filter |= SIS_RXFILTCTL_ALLMULTI;
793d2155f2fSWarner Losh 		if (ifp->if_flags & IFF_PROMISC)
794ed15702fSPyun YongHyeon 			filter |= SIS_RXFILTCTL_ALLPHYS;
795d2155f2fSWarner Losh 		for (i = 0; i < n; i++)
796d2155f2fSWarner Losh 			hashes[i] = ~0;
797d2155f2fSWarner Losh 	} else {
798d2155f2fSWarner Losh 		for (i = 0; i < n; i++)
799d2155f2fSWarner Losh 			hashes[i] = 0;
800d2155f2fSWarner Losh 		i = 0;
801eb956cd0SRobert Watson 		if_maddr_rlock(ifp);
802d2155f2fSWarner Losh 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
803d2155f2fSWarner Losh 			if (ifma->ifma_addr->sa_family != AF_LINK)
804d2155f2fSWarner Losh 			continue;
805d2155f2fSWarner Losh 			h = sis_mchash(sc,
806d2155f2fSWarner Losh 			    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
807d2155f2fSWarner Losh 			hashes[h >> 4] |= 1 << (h & 0xf);
808d2155f2fSWarner Losh 			i++;
809d2155f2fSWarner Losh 		}
810eb956cd0SRobert Watson 		if_maddr_runlock(ifp);
811d2155f2fSWarner Losh 		if (i > n) {
812ed15702fSPyun YongHyeon 			filter |= SIS_RXFILTCTL_ALLMULTI;
813d2155f2fSWarner Losh 			for (i = 0; i < n; i++)
814d2155f2fSWarner Losh 				hashes[i] = ~0;
815d2155f2fSWarner Losh 		}
816d2155f2fSWarner Losh 	}
817d2155f2fSWarner Losh 
818d2155f2fSWarner Losh 	for (i = 0; i < n; i++) {
819d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, (4 + i) << 16);
820d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, hashes[i]);
821d2155f2fSWarner Losh 	}
822d2155f2fSWarner Losh 
823ed15702fSPyun YongHyeon 	CSR_WRITE_4(sc, SIS_RXFILT_CTL, filter);
824ed15702fSPyun YongHyeon 	CSR_READ_4(sc, SIS_RXFILT_CTL);
825d2155f2fSWarner Losh }
826d2155f2fSWarner Losh 
827d2155f2fSWarner Losh static void
828d2155f2fSWarner Losh sis_reset(struct sis_softc *sc)
829d2155f2fSWarner Losh {
830d2155f2fSWarner Losh 	int		i;
831d2155f2fSWarner Losh 
832d2155f2fSWarner Losh 	SIS_SETBIT(sc, SIS_CSR, SIS_CSR_RESET);
833d2155f2fSWarner Losh 
834d2155f2fSWarner Losh 	for (i = 0; i < SIS_TIMEOUT; i++) {
835d2155f2fSWarner Losh 		if (!(CSR_READ_4(sc, SIS_CSR) & SIS_CSR_RESET))
836d2155f2fSWarner Losh 			break;
837d2155f2fSWarner Losh 	}
838d2155f2fSWarner Losh 
839d2155f2fSWarner Losh 	if (i == SIS_TIMEOUT)
840d2155f2fSWarner Losh 		device_printf(sc->sis_dev, "reset never completed\n");
841d2155f2fSWarner Losh 
842d2155f2fSWarner Losh 	/* Wait a little while for the chip to get its brains in order. */
843d2155f2fSWarner Losh 	DELAY(1000);
844d2155f2fSWarner Losh 
845d2155f2fSWarner Losh 	/*
846d2155f2fSWarner Losh 	 * If this is a NetSemi chip, make sure to clear
847d2155f2fSWarner Losh 	 * PME mode.
848d2155f2fSWarner Losh 	 */
849d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815) {
850d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_CLKRUN, NS_CLKRUN_PMESTS);
851d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_CLKRUN, 0);
8520af3989bSPyun YongHyeon 	} else {
8530af3989bSPyun YongHyeon 		/* Disable WOL functions. */
8540af3989bSPyun YongHyeon 		CSR_WRITE_4(sc, SIS_PWRMAN_CTL, 0);
855d2155f2fSWarner Losh 	}
856d2155f2fSWarner Losh }
857d2155f2fSWarner Losh 
858d2155f2fSWarner Losh /*
859d2155f2fSWarner Losh  * Probe for an SiS chip. Check the PCI vendor and device
860d2155f2fSWarner Losh  * IDs against our list and return a device name if we find a match.
861d2155f2fSWarner Losh  */
862d2155f2fSWarner Losh static int
863d2155f2fSWarner Losh sis_probe(device_t dev)
864d2155f2fSWarner Losh {
8658c1093fcSMarius Strobl 	const struct sis_type	*t;
866d2155f2fSWarner Losh 
867d2155f2fSWarner Losh 	t = sis_devs;
868d2155f2fSWarner Losh 
869d2155f2fSWarner Losh 	while (t->sis_name != NULL) {
870d2155f2fSWarner Losh 		if ((pci_get_vendor(dev) == t->sis_vid) &&
871d2155f2fSWarner Losh 		    (pci_get_device(dev) == t->sis_did)) {
872d2155f2fSWarner Losh 			device_set_desc(dev, t->sis_name);
873d2155f2fSWarner Losh 			return (BUS_PROBE_DEFAULT);
874d2155f2fSWarner Losh 		}
875d2155f2fSWarner Losh 		t++;
876d2155f2fSWarner Losh 	}
877d2155f2fSWarner Losh 
878d2155f2fSWarner Losh 	return (ENXIO);
879d2155f2fSWarner Losh }
880d2155f2fSWarner Losh 
881d2155f2fSWarner Losh /*
882d2155f2fSWarner Losh  * Attach the interface. Allocate softc structures, do ifmedia
883d2155f2fSWarner Losh  * setup and ethernet/BPF attach.
884d2155f2fSWarner Losh  */
885d2155f2fSWarner Losh static int
886d2155f2fSWarner Losh sis_attach(device_t dev)
887d2155f2fSWarner Losh {
888d2155f2fSWarner Losh 	u_char			eaddr[ETHER_ADDR_LEN];
889d2155f2fSWarner Losh 	struct sis_softc	*sc;
890d2155f2fSWarner Losh 	struct ifnet		*ifp;
8910af3989bSPyun YongHyeon 	int			error = 0, pmc, waittime = 0;
892d2155f2fSWarner Losh 
893d2155f2fSWarner Losh 	waittime = 0;
894d2155f2fSWarner Losh 	sc = device_get_softc(dev);
895d2155f2fSWarner Losh 
896d2155f2fSWarner Losh 	sc->sis_dev = dev;
897d2155f2fSWarner Losh 
898d2155f2fSWarner Losh 	mtx_init(&sc->sis_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
899d2155f2fSWarner Losh 	    MTX_DEF);
900d2155f2fSWarner Losh 	callout_init_mtx(&sc->sis_stat_ch, &sc->sis_mtx, 0);
901d2155f2fSWarner Losh 
902d2155f2fSWarner Losh 	if (pci_get_device(dev) == SIS_DEVICEID_900)
903d2155f2fSWarner Losh 		sc->sis_type = SIS_TYPE_900;
904d2155f2fSWarner Losh 	if (pci_get_device(dev) == SIS_DEVICEID_7016)
905d2155f2fSWarner Losh 		sc->sis_type = SIS_TYPE_7016;
906d2155f2fSWarner Losh 	if (pci_get_vendor(dev) == NS_VENDORID)
907d2155f2fSWarner Losh 		sc->sis_type = SIS_TYPE_83815;
908d2155f2fSWarner Losh 
909d2155f2fSWarner Losh 	sc->sis_rev = pci_read_config(dev, PCIR_REVID, 1);
910d2155f2fSWarner Losh 	/*
911d2155f2fSWarner Losh 	 * Map control/status registers.
912d2155f2fSWarner Losh 	 */
913d2155f2fSWarner Losh 	pci_enable_busmaster(dev);
914d2155f2fSWarner Losh 
915d2155f2fSWarner Losh 	error = bus_alloc_resources(dev, sis_res_spec, sc->sis_res);
916d2155f2fSWarner Losh 	if (error) {
917d2155f2fSWarner Losh 		device_printf(dev, "couldn't allocate resources\n");
918d2155f2fSWarner Losh 		goto fail;
919d2155f2fSWarner Losh 	}
920d2155f2fSWarner Losh 
921d2155f2fSWarner Losh 	/* Reset the adapter. */
922d2155f2fSWarner Losh 	sis_reset(sc);
923d2155f2fSWarner Losh 
924d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_900 &&
925d2155f2fSWarner Losh 	    (sc->sis_rev == SIS_REV_635 ||
926d2155f2fSWarner Losh 	    sc->sis_rev == SIS_REV_900B)) {
927d2155f2fSWarner Losh 		SIO_SET(SIS_CFG_RND_CNT);
928d2155f2fSWarner Losh 		SIO_SET(SIS_CFG_PERR_DETECT);
929d2155f2fSWarner Losh 	}
930d2155f2fSWarner Losh 
931d2155f2fSWarner Losh 	/*
932d2155f2fSWarner Losh 	 * Get station address from the EEPROM.
933d2155f2fSWarner Losh 	 */
934d2155f2fSWarner Losh 	switch (pci_get_vendor(dev)) {
935d2155f2fSWarner Losh 	case NS_VENDORID:
936d2155f2fSWarner Losh 		sc->sis_srr = CSR_READ_4(sc, NS_SRR);
937d2155f2fSWarner Losh 
938d2155f2fSWarner Losh 		/* We can't update the device description, so spew */
939d2155f2fSWarner Losh 		if (sc->sis_srr == NS_SRR_15C)
940d2155f2fSWarner Losh 			device_printf(dev, "Silicon Revision: DP83815C\n");
941d2155f2fSWarner Losh 		else if (sc->sis_srr == NS_SRR_15D)
942d2155f2fSWarner Losh 			device_printf(dev, "Silicon Revision: DP83815D\n");
943d2155f2fSWarner Losh 		else if (sc->sis_srr == NS_SRR_16A)
944d2155f2fSWarner Losh 			device_printf(dev, "Silicon Revision: DP83816A\n");
945d2155f2fSWarner Losh 		else
946d2155f2fSWarner Losh 			device_printf(dev, "Silicon Revision %x\n", sc->sis_srr);
947d2155f2fSWarner Losh 
948d2155f2fSWarner Losh 		/*
949d2155f2fSWarner Losh 		 * Reading the MAC address out of the EEPROM on
950d2155f2fSWarner Losh 		 * the NatSemi chip takes a bit more work than
951d2155f2fSWarner Losh 		 * you'd expect. The address spans 4 16-bit words,
952d2155f2fSWarner Losh 		 * with the first word containing only a single bit.
953d2155f2fSWarner Losh 		 * You have to shift everything over one bit to
954d2155f2fSWarner Losh 		 * get it aligned properly. Also, the bits are
955d2155f2fSWarner Losh 		 * stored backwards (the LSB is really the MSB,
956d2155f2fSWarner Losh 		 * and so on) so you have to reverse them in order
957d2155f2fSWarner Losh 		 * to get the MAC address into the form we want.
958d2155f2fSWarner Losh 		 * Why? Who the hell knows.
959d2155f2fSWarner Losh 		 */
960d2155f2fSWarner Losh 		{
96191c265b8SPyun YongHyeon 			uint16_t		tmp[4];
962d2155f2fSWarner Losh 
963d2155f2fSWarner Losh 			sis_read_eeprom(sc, (caddr_t)&tmp,
964d2155f2fSWarner Losh 			    NS_EE_NODEADDR, 4, 0);
965d2155f2fSWarner Losh 
966d2155f2fSWarner Losh 			/* Shift everything over one bit. */
967d2155f2fSWarner Losh 			tmp[3] = tmp[3] >> 1;
968d2155f2fSWarner Losh 			tmp[3] |= tmp[2] << 15;
969d2155f2fSWarner Losh 			tmp[2] = tmp[2] >> 1;
970d2155f2fSWarner Losh 			tmp[2] |= tmp[1] << 15;
971d2155f2fSWarner Losh 			tmp[1] = tmp[1] >> 1;
972d2155f2fSWarner Losh 			tmp[1] |= tmp[0] << 15;
973d2155f2fSWarner Losh 
974d2155f2fSWarner Losh 			/* Now reverse all the bits. */
975d2155f2fSWarner Losh 			tmp[3] = sis_reverse(tmp[3]);
976d2155f2fSWarner Losh 			tmp[2] = sis_reverse(tmp[2]);
977d2155f2fSWarner Losh 			tmp[1] = sis_reverse(tmp[1]);
978d2155f2fSWarner Losh 
97974e8a323SPyun YongHyeon 			eaddr[0] = (tmp[1] >> 0) & 0xFF;
98074e8a323SPyun YongHyeon 			eaddr[1] = (tmp[1] >> 8) & 0xFF;
98174e8a323SPyun YongHyeon 			eaddr[2] = (tmp[2] >> 0) & 0xFF;
98274e8a323SPyun YongHyeon 			eaddr[3] = (tmp[2] >> 8) & 0xFF;
98374e8a323SPyun YongHyeon 			eaddr[4] = (tmp[3] >> 0) & 0xFF;
98474e8a323SPyun YongHyeon 			eaddr[5] = (tmp[3] >> 8) & 0xFF;
985d2155f2fSWarner Losh 		}
986d2155f2fSWarner Losh 		break;
987d2155f2fSWarner Losh 	case SIS_VENDORID:
988d2155f2fSWarner Losh 	default:
989d2155f2fSWarner Losh #if defined(__i386__) || defined(__amd64__)
990d2155f2fSWarner Losh 		/*
991d2155f2fSWarner Losh 		 * If this is a SiS 630E chipset with an embedded
992d2155f2fSWarner Losh 		 * SiS 900 controller, we have to read the MAC address
993d2155f2fSWarner Losh 		 * from the APC CMOS RAM. Our method for doing this
994d2155f2fSWarner Losh 		 * is very ugly since we have to reach out and grab
995d2155f2fSWarner Losh 		 * ahold of hardware for which we cannot properly
996d2155f2fSWarner Losh 		 * allocate resources. This code is only compiled on
997d2155f2fSWarner Losh 		 * the i386 architecture since the SiS 630E chipset
998d2155f2fSWarner Losh 		 * is for x86 motherboards only. Note that there are
999d2155f2fSWarner Losh 		 * a lot of magic numbers in this hack. These are
1000d2155f2fSWarner Losh 		 * taken from SiS's Linux driver. I'd like to replace
1001d2155f2fSWarner Losh 		 * them with proper symbolic definitions, but that
1002d2155f2fSWarner Losh 		 * requires some datasheets that I don't have access
1003d2155f2fSWarner Losh 		 * to at the moment.
1004d2155f2fSWarner Losh 		 */
1005d2155f2fSWarner Losh 		if (sc->sis_rev == SIS_REV_630S ||
1006d2155f2fSWarner Losh 		    sc->sis_rev == SIS_REV_630E ||
1007d2155f2fSWarner Losh 		    sc->sis_rev == SIS_REV_630EA1)
1008d2155f2fSWarner Losh 			sis_read_cmos(sc, dev, (caddr_t)&eaddr, 0x9, 6);
1009d2155f2fSWarner Losh 
1010d2155f2fSWarner Losh 		else if (sc->sis_rev == SIS_REV_635 ||
1011d2155f2fSWarner Losh 			 sc->sis_rev == SIS_REV_630ET)
1012d2155f2fSWarner Losh 			sis_read_mac(sc, dev, (caddr_t)&eaddr);
1013d2155f2fSWarner Losh 		else if (sc->sis_rev == SIS_REV_96x) {
1014d2155f2fSWarner Losh 			/* Allow to read EEPROM from LAN. It is shared
1015d2155f2fSWarner Losh 			 * between a 1394 controller and the NIC and each
1016d2155f2fSWarner Losh 			 * time we access it, we need to set SIS_EECMD_REQ.
1017d2155f2fSWarner Losh 			 */
1018d2155f2fSWarner Losh 			SIO_SET(SIS_EECMD_REQ);
1019d2155f2fSWarner Losh 			for (waittime = 0; waittime < SIS_TIMEOUT;
1020d2155f2fSWarner Losh 			    waittime++) {
1021d2155f2fSWarner Losh 				/* Force EEPROM to idle state. */
1022d2155f2fSWarner Losh 				sis_eeprom_idle(sc);
1023d2155f2fSWarner Losh 				if (CSR_READ_4(sc, SIS_EECTL) & SIS_EECMD_GNT) {
1024d2155f2fSWarner Losh 					sis_read_eeprom(sc, (caddr_t)&eaddr,
1025d2155f2fSWarner Losh 					    SIS_EE_NODEADDR, 3, 0);
1026d2155f2fSWarner Losh 					break;
1027d2155f2fSWarner Losh 				}
1028d2155f2fSWarner Losh 				DELAY(1);
1029d2155f2fSWarner Losh 			}
1030d2155f2fSWarner Losh 			/*
1031d2155f2fSWarner Losh 			 * Set SIS_EECTL_CLK to high, so a other master
1032d2155f2fSWarner Losh 			 * can operate on the i2c bus.
1033d2155f2fSWarner Losh 			 */
1034d2155f2fSWarner Losh 			SIO_SET(SIS_EECTL_CLK);
1035d2155f2fSWarner Losh 			/* Refuse EEPROM access by LAN */
1036d2155f2fSWarner Losh 			SIO_SET(SIS_EECMD_DONE);
1037d2155f2fSWarner Losh 		} else
1038d2155f2fSWarner Losh #endif
1039d2155f2fSWarner Losh 			sis_read_eeprom(sc, (caddr_t)&eaddr,
1040d2155f2fSWarner Losh 			    SIS_EE_NODEADDR, 3, 0);
1041d2155f2fSWarner Losh 		break;
1042d2155f2fSWarner Losh 	}
1043d2155f2fSWarner Losh 
104494222398SPyun YongHyeon 	sis_add_sysctls(sc);
104594222398SPyun YongHyeon 
1046a629f2b1SPyun YongHyeon 	/* Allocate DMA'able memory. */
1047a629f2b1SPyun YongHyeon 	if ((error = sis_dma_alloc(sc)) != 0)
1048d2155f2fSWarner Losh 		goto fail;
1049d2155f2fSWarner Losh 
1050d2155f2fSWarner Losh 	ifp = sc->sis_ifp = if_alloc(IFT_ETHER);
1051d2155f2fSWarner Losh 	if (ifp == NULL) {
1052d2155f2fSWarner Losh 		device_printf(dev, "can not if_alloc()\n");
1053d2155f2fSWarner Losh 		error = ENOSPC;
1054d2155f2fSWarner Losh 		goto fail;
1055d2155f2fSWarner Losh 	}
1056d2155f2fSWarner Losh 	ifp->if_softc = sc;
1057d2155f2fSWarner Losh 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1058d2155f2fSWarner Losh 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1059d2155f2fSWarner Losh 	ifp->if_ioctl = sis_ioctl;
1060d2155f2fSWarner Losh 	ifp->if_start = sis_start;
1061d2155f2fSWarner Losh 	ifp->if_init = sis_init;
1062d2155f2fSWarner Losh 	IFQ_SET_MAXLEN(&ifp->if_snd, SIS_TX_LIST_CNT - 1);
1063d2155f2fSWarner Losh 	ifp->if_snd.ifq_drv_maxlen = SIS_TX_LIST_CNT - 1;
1064d2155f2fSWarner Losh 	IFQ_SET_READY(&ifp->if_snd);
1065d2155f2fSWarner Losh 
10663b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->sis_dev, PCIY_PMG, &pmc) == 0) {
10670af3989bSPyun YongHyeon 		if (sc->sis_type == SIS_TYPE_83815)
10680af3989bSPyun YongHyeon 			ifp->if_capabilities |= IFCAP_WOL;
10690af3989bSPyun YongHyeon 		else
10700af3989bSPyun YongHyeon 			ifp->if_capabilities |= IFCAP_WOL_MAGIC;
10710af3989bSPyun YongHyeon 		ifp->if_capenable = ifp->if_capabilities;
10720af3989bSPyun YongHyeon 	}
10730af3989bSPyun YongHyeon 
1074d2155f2fSWarner Losh 	/*
1075d2155f2fSWarner Losh 	 * Do MII setup.
1076d2155f2fSWarner Losh 	 */
1077d6c65d27SMarius Strobl 	error = mii_attach(dev, &sc->sis_miibus, ifp, sis_ifmedia_upd,
1078d6c65d27SMarius Strobl 	    sis_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 0);
1079d6c65d27SMarius Strobl 	if (error != 0) {
1080d6c65d27SMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1081d2155f2fSWarner Losh 		goto fail;
1082d2155f2fSWarner Losh 	}
1083d2155f2fSWarner Losh 
1084d2155f2fSWarner Losh 	/*
1085d2155f2fSWarner Losh 	 * Call MI attach routine.
1086d2155f2fSWarner Losh 	 */
1087d2155f2fSWarner Losh 	ether_ifattach(ifp, eaddr);
1088d2155f2fSWarner Losh 
1089d2155f2fSWarner Losh 	/*
1090d2155f2fSWarner Losh 	 * Tell the upper layer(s) we support long frames.
1091d2155f2fSWarner Losh 	 */
1092d2155f2fSWarner Losh 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1093d2155f2fSWarner Losh 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
1094d2155f2fSWarner Losh 	ifp->if_capenable = ifp->if_capabilities;
1095d2155f2fSWarner Losh #ifdef DEVICE_POLLING
1096d2155f2fSWarner Losh 	ifp->if_capabilities |= IFCAP_POLLING;
1097d2155f2fSWarner Losh #endif
1098d2155f2fSWarner Losh 
1099d2155f2fSWarner Losh 	/* Hook interrupt last to avoid having to lock softc */
1100d2155f2fSWarner Losh 	error = bus_setup_intr(dev, sc->sis_res[1], INTR_TYPE_NET | INTR_MPSAFE,
1101d2155f2fSWarner Losh 	    NULL, sis_intr, sc, &sc->sis_intrhand);
1102d2155f2fSWarner Losh 
1103d2155f2fSWarner Losh 	if (error) {
1104d2155f2fSWarner Losh 		device_printf(dev, "couldn't set up irq\n");
1105d2155f2fSWarner Losh 		ether_ifdetach(ifp);
1106d2155f2fSWarner Losh 		goto fail;
1107d2155f2fSWarner Losh 	}
1108d2155f2fSWarner Losh 
1109d2155f2fSWarner Losh fail:
1110d2155f2fSWarner Losh 	if (error)
1111d2155f2fSWarner Losh 		sis_detach(dev);
1112d2155f2fSWarner Losh 
1113d2155f2fSWarner Losh 	return (error);
1114d2155f2fSWarner Losh }
1115d2155f2fSWarner Losh 
1116d2155f2fSWarner Losh /*
1117d2155f2fSWarner Losh  * Shutdown hardware and free up resources. This can be called any
1118d2155f2fSWarner Losh  * time after the mutex has been initialized. It is called in both
1119d2155f2fSWarner Losh  * the error case in attach and the normal detach case so it needs
1120d2155f2fSWarner Losh  * to be careful about only freeing resources that have actually been
1121d2155f2fSWarner Losh  * allocated.
1122d2155f2fSWarner Losh  */
1123d2155f2fSWarner Losh static int
1124d2155f2fSWarner Losh sis_detach(device_t dev)
1125d2155f2fSWarner Losh {
1126d2155f2fSWarner Losh 	struct sis_softc	*sc;
1127d2155f2fSWarner Losh 	struct ifnet		*ifp;
1128d2155f2fSWarner Losh 
1129d2155f2fSWarner Losh 	sc = device_get_softc(dev);
1130d2155f2fSWarner Losh 	KASSERT(mtx_initialized(&sc->sis_mtx), ("sis mutex not initialized"));
1131d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
1132d2155f2fSWarner Losh 
1133d2155f2fSWarner Losh #ifdef DEVICE_POLLING
1134d2155f2fSWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING)
1135d2155f2fSWarner Losh 		ether_poll_deregister(ifp);
1136d2155f2fSWarner Losh #endif
1137d2155f2fSWarner Losh 
1138d2155f2fSWarner Losh 	/* These should only be active if attach succeeded. */
1139d2155f2fSWarner Losh 	if (device_is_attached(dev)) {
1140d2155f2fSWarner Losh 		SIS_LOCK(sc);
1141d2155f2fSWarner Losh 		sis_stop(sc);
1142d2155f2fSWarner Losh 		SIS_UNLOCK(sc);
1143d2155f2fSWarner Losh 		callout_drain(&sc->sis_stat_ch);
1144d2155f2fSWarner Losh 		ether_ifdetach(ifp);
1145d2155f2fSWarner Losh 	}
1146d2155f2fSWarner Losh 	if (sc->sis_miibus)
1147d2155f2fSWarner Losh 		device_delete_child(dev, sc->sis_miibus);
1148d2155f2fSWarner Losh 	bus_generic_detach(dev);
1149d2155f2fSWarner Losh 
1150d2155f2fSWarner Losh 	if (sc->sis_intrhand)
1151d2155f2fSWarner Losh 		bus_teardown_intr(dev, sc->sis_res[1], sc->sis_intrhand);
1152d2155f2fSWarner Losh 	bus_release_resources(dev, sis_res_spec, sc->sis_res);
1153d2155f2fSWarner Losh 
1154d2155f2fSWarner Losh 	if (ifp)
1155d2155f2fSWarner Losh 		if_free(ifp);
1156d2155f2fSWarner Losh 
1157a629f2b1SPyun YongHyeon 	sis_dma_free(sc);
1158d2155f2fSWarner Losh 
1159d2155f2fSWarner Losh 	mtx_destroy(&sc->sis_mtx);
1160d2155f2fSWarner Losh 
1161d2155f2fSWarner Losh 	return (0);
1162d2155f2fSWarner Losh }
1163d2155f2fSWarner Losh 
1164a629f2b1SPyun YongHyeon struct sis_dmamap_arg {
1165a629f2b1SPyun YongHyeon 	bus_addr_t	sis_busaddr;
1166a629f2b1SPyun YongHyeon };
1167a629f2b1SPyun YongHyeon 
1168a629f2b1SPyun YongHyeon static void
1169a629f2b1SPyun YongHyeon sis_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1170a629f2b1SPyun YongHyeon {
1171a629f2b1SPyun YongHyeon 	struct sis_dmamap_arg	*ctx;
1172a629f2b1SPyun YongHyeon 
1173a629f2b1SPyun YongHyeon 	if (error != 0)
1174a629f2b1SPyun YongHyeon 		return;
1175a629f2b1SPyun YongHyeon 
1176a629f2b1SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1177a629f2b1SPyun YongHyeon 
1178a629f2b1SPyun YongHyeon 	ctx = (struct sis_dmamap_arg *)arg;
1179a629f2b1SPyun YongHyeon 	ctx->sis_busaddr = segs[0].ds_addr;
1180a629f2b1SPyun YongHyeon }
1181a629f2b1SPyun YongHyeon 
1182a629f2b1SPyun YongHyeon static int
1183a629f2b1SPyun YongHyeon sis_dma_ring_alloc(struct sis_softc *sc, bus_size_t alignment,
1184a629f2b1SPyun YongHyeon     bus_size_t maxsize, bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map,
1185a629f2b1SPyun YongHyeon     bus_addr_t *paddr, const char *msg)
1186a629f2b1SPyun YongHyeon {
1187a629f2b1SPyun YongHyeon 	struct sis_dmamap_arg	ctx;
1188a629f2b1SPyun YongHyeon 	int			error;
1189a629f2b1SPyun YongHyeon 
1190a629f2b1SPyun YongHyeon 	error = bus_dma_tag_create(sc->sis_parent_tag, alignment, 0,
1191a629f2b1SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, maxsize, 1,
1192a629f2b1SPyun YongHyeon 	    maxsize, 0, NULL, NULL, tag);
1193a629f2b1SPyun YongHyeon 	if (error != 0) {
1194a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev,
1195a629f2b1SPyun YongHyeon 		    "could not create %s dma tag\n", msg);
1196a629f2b1SPyun YongHyeon 		return (ENOMEM);
1197a629f2b1SPyun YongHyeon 	}
1198a629f2b1SPyun YongHyeon 	/* Allocate DMA'able memory for ring. */
1199a629f2b1SPyun YongHyeon 	error = bus_dmamem_alloc(*tag, (void **)ring,
1200a629f2b1SPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map);
1201a629f2b1SPyun YongHyeon 	if (error != 0) {
1202a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev,
1203a629f2b1SPyun YongHyeon 		    "could not allocate DMA'able memory for %s\n", msg);
1204a629f2b1SPyun YongHyeon 		return (ENOMEM);
1205a629f2b1SPyun YongHyeon 	}
1206a629f2b1SPyun YongHyeon 	/* Load the address of the ring. */
1207a629f2b1SPyun YongHyeon 	ctx.sis_busaddr = 0;
1208a629f2b1SPyun YongHyeon 	error = bus_dmamap_load(*tag, *map, *ring, maxsize, sis_dmamap_cb,
1209a629f2b1SPyun YongHyeon 	    &ctx, BUS_DMA_NOWAIT);
1210a629f2b1SPyun YongHyeon 	if (error != 0) {
1211a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev,
1212a629f2b1SPyun YongHyeon 		    "could not load DMA'able memory for %s\n", msg);
1213a629f2b1SPyun YongHyeon 		return (ENOMEM);
1214a629f2b1SPyun YongHyeon 	}
1215a629f2b1SPyun YongHyeon 	*paddr = ctx.sis_busaddr;
1216a629f2b1SPyun YongHyeon 	return (0);
1217a629f2b1SPyun YongHyeon }
1218a629f2b1SPyun YongHyeon 
1219a629f2b1SPyun YongHyeon static int
1220a629f2b1SPyun YongHyeon sis_dma_alloc(struct sis_softc *sc)
1221a629f2b1SPyun YongHyeon {
1222a629f2b1SPyun YongHyeon 	struct sis_rxdesc	*rxd;
1223a629f2b1SPyun YongHyeon 	struct sis_txdesc	*txd;
1224a629f2b1SPyun YongHyeon 	int			error, i;
1225a629f2b1SPyun YongHyeon 
1226a629f2b1SPyun YongHyeon 	/* Allocate the parent bus DMA tag appropriate for PCI. */
1227a629f2b1SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sis_dev),
1228a629f2b1SPyun YongHyeon 	    1, 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1229a629f2b1SPyun YongHyeon 	    NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
1230a629f2b1SPyun YongHyeon 	    0, NULL, NULL, &sc->sis_parent_tag);
1231a629f2b1SPyun YongHyeon 	if (error != 0) {
1232a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev,
1233a629f2b1SPyun YongHyeon 		    "could not allocate parent dma tag\n");
1234a629f2b1SPyun YongHyeon 		return (ENOMEM);
1235a629f2b1SPyun YongHyeon 	}
1236a629f2b1SPyun YongHyeon 
1237a629f2b1SPyun YongHyeon 	/* Create RX ring. */
1238a629f2b1SPyun YongHyeon 	error = sis_dma_ring_alloc(sc, SIS_DESC_ALIGN, SIS_RX_LIST_SZ,
1239a629f2b1SPyun YongHyeon 	    &sc->sis_rx_list_tag, (uint8_t **)&sc->sis_rx_list,
1240a629f2b1SPyun YongHyeon 	    &sc->sis_rx_list_map, &sc->sis_rx_paddr, "RX ring");
1241a629f2b1SPyun YongHyeon 	if (error)
1242a629f2b1SPyun YongHyeon 		return (error);
1243a629f2b1SPyun YongHyeon 
1244a629f2b1SPyun YongHyeon 	/* Create TX ring. */
1245a629f2b1SPyun YongHyeon 	error = sis_dma_ring_alloc(sc, SIS_DESC_ALIGN, SIS_TX_LIST_SZ,
1246a629f2b1SPyun YongHyeon 	    &sc->sis_tx_list_tag, (uint8_t **)&sc->sis_tx_list,
1247a629f2b1SPyun YongHyeon 	    &sc->sis_tx_list_map, &sc->sis_tx_paddr, "TX ring");
1248a629f2b1SPyun YongHyeon 	if (error)
1249a629f2b1SPyun YongHyeon 		return (error);
1250a629f2b1SPyun YongHyeon 
1251a629f2b1SPyun YongHyeon 	/* Create tag for RX mbufs. */
1252a629f2b1SPyun YongHyeon 	error = bus_dma_tag_create(sc->sis_parent_tag, SIS_RX_BUF_ALIGN, 0,
1253a629f2b1SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
1254a629f2b1SPyun YongHyeon 	    MCLBYTES, 0, NULL, NULL, &sc->sis_rx_tag);
1255a629f2b1SPyun YongHyeon 	if (error) {
1256a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev, "could not allocate RX dma tag\n");
1257a629f2b1SPyun YongHyeon 		return (error);
1258a629f2b1SPyun YongHyeon 	}
1259a629f2b1SPyun YongHyeon 
1260a629f2b1SPyun YongHyeon 	/* Create tag for TX mbufs. */
1261a629f2b1SPyun YongHyeon 	error = bus_dma_tag_create(sc->sis_parent_tag, 1, 0,
1262a629f2b1SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1263a629f2b1SPyun YongHyeon 	    MCLBYTES * SIS_MAXTXSEGS, SIS_MAXTXSEGS, MCLBYTES, 0, NULL, NULL,
1264a629f2b1SPyun YongHyeon 	    &sc->sis_tx_tag);
1265a629f2b1SPyun YongHyeon 	if (error) {
1266a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev, "could not allocate TX dma tag\n");
1267a629f2b1SPyun YongHyeon 		return (error);
1268a629f2b1SPyun YongHyeon 	}
1269a629f2b1SPyun YongHyeon 
1270a629f2b1SPyun YongHyeon 	/* Create DMA maps for RX buffers. */
1271a629f2b1SPyun YongHyeon 	error = bus_dmamap_create(sc->sis_rx_tag, 0, &sc->sis_rx_sparemap);
1272a629f2b1SPyun YongHyeon 	if (error) {
1273a629f2b1SPyun YongHyeon 		device_printf(sc->sis_dev,
1274a629f2b1SPyun YongHyeon 		    "can't create spare DMA map for RX\n");
1275a629f2b1SPyun YongHyeon 		return (error);
1276a629f2b1SPyun YongHyeon 	}
1277a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_RX_LIST_CNT; i++) {
1278a629f2b1SPyun YongHyeon 		rxd = &sc->sis_rxdesc[i];
1279a629f2b1SPyun YongHyeon 		rxd->rx_m = NULL;
1280a629f2b1SPyun YongHyeon 		error = bus_dmamap_create(sc->sis_rx_tag, 0, &rxd->rx_dmamap);
1281a629f2b1SPyun YongHyeon 		if (error) {
1282a629f2b1SPyun YongHyeon 			device_printf(sc->sis_dev,
1283a629f2b1SPyun YongHyeon 			    "can't create DMA map for RX\n");
1284a629f2b1SPyun YongHyeon 			return (error);
1285a629f2b1SPyun YongHyeon 		}
1286a629f2b1SPyun YongHyeon 	}
1287a629f2b1SPyun YongHyeon 
1288a629f2b1SPyun YongHyeon 	/* Create DMA maps for TX buffers. */
1289a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_TX_LIST_CNT; i++) {
1290a629f2b1SPyun YongHyeon 		txd = &sc->sis_txdesc[i];
1291a629f2b1SPyun YongHyeon 		txd->tx_m = NULL;
1292a629f2b1SPyun YongHyeon 		error = bus_dmamap_create(sc->sis_tx_tag, 0, &txd->tx_dmamap);
1293a629f2b1SPyun YongHyeon 		if (error) {
1294a629f2b1SPyun YongHyeon 			device_printf(sc->sis_dev,
1295a629f2b1SPyun YongHyeon 			    "can't create DMA map for TX\n");
1296a629f2b1SPyun YongHyeon 			return (error);
1297a629f2b1SPyun YongHyeon 		}
1298a629f2b1SPyun YongHyeon 	}
1299a629f2b1SPyun YongHyeon 
1300a629f2b1SPyun YongHyeon 	return (0);
1301a629f2b1SPyun YongHyeon }
1302a629f2b1SPyun YongHyeon 
1303a629f2b1SPyun YongHyeon static void
1304a629f2b1SPyun YongHyeon sis_dma_free(struct sis_softc *sc)
1305a629f2b1SPyun YongHyeon {
1306a629f2b1SPyun YongHyeon 	struct sis_rxdesc	*rxd;
1307a629f2b1SPyun YongHyeon 	struct sis_txdesc	*txd;
1308a629f2b1SPyun YongHyeon 	int			i;
1309a629f2b1SPyun YongHyeon 
1310a629f2b1SPyun YongHyeon 	/* Destroy DMA maps for RX buffers. */
1311a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_RX_LIST_CNT; i++) {
1312a629f2b1SPyun YongHyeon 		rxd = &sc->sis_rxdesc[i];
1313a629f2b1SPyun YongHyeon 		if (rxd->rx_dmamap)
1314a629f2b1SPyun YongHyeon 			bus_dmamap_destroy(sc->sis_rx_tag, rxd->rx_dmamap);
1315a629f2b1SPyun YongHyeon 	}
1316a629f2b1SPyun YongHyeon 	if (sc->sis_rx_sparemap)
1317a629f2b1SPyun YongHyeon 		bus_dmamap_destroy(sc->sis_rx_tag, sc->sis_rx_sparemap);
1318a629f2b1SPyun YongHyeon 
1319a629f2b1SPyun YongHyeon 	/* Destroy DMA maps for TX buffers. */
1320a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_TX_LIST_CNT; i++) {
1321a629f2b1SPyun YongHyeon 		txd = &sc->sis_txdesc[i];
1322a629f2b1SPyun YongHyeon 		if (txd->tx_dmamap)
1323a629f2b1SPyun YongHyeon 			bus_dmamap_destroy(sc->sis_tx_tag, txd->tx_dmamap);
1324a629f2b1SPyun YongHyeon 	}
1325a629f2b1SPyun YongHyeon 
1326a629f2b1SPyun YongHyeon 	if (sc->sis_rx_tag)
1327a629f2b1SPyun YongHyeon 		bus_dma_tag_destroy(sc->sis_rx_tag);
1328a629f2b1SPyun YongHyeon 	if (sc->sis_tx_tag)
1329a629f2b1SPyun YongHyeon 		bus_dma_tag_destroy(sc->sis_tx_tag);
1330a629f2b1SPyun YongHyeon 
1331a629f2b1SPyun YongHyeon 	/* Destroy RX ring. */
1332068d8643SJohn Baldwin 	if (sc->sis_rx_paddr)
1333a629f2b1SPyun YongHyeon 		bus_dmamap_unload(sc->sis_rx_list_tag, sc->sis_rx_list_map);
1334068d8643SJohn Baldwin 	if (sc->sis_rx_list)
1335a629f2b1SPyun YongHyeon 		bus_dmamem_free(sc->sis_rx_list_tag, sc->sis_rx_list,
1336a629f2b1SPyun YongHyeon 		    sc->sis_rx_list_map);
1337a629f2b1SPyun YongHyeon 
1338a629f2b1SPyun YongHyeon 	if (sc->sis_rx_list_tag)
1339a629f2b1SPyun YongHyeon 		bus_dma_tag_destroy(sc->sis_rx_list_tag);
1340a629f2b1SPyun YongHyeon 
1341a629f2b1SPyun YongHyeon 	/* Destroy TX ring. */
1342068d8643SJohn Baldwin 	if (sc->sis_tx_paddr)
1343a629f2b1SPyun YongHyeon 		bus_dmamap_unload(sc->sis_tx_list_tag, sc->sis_tx_list_map);
1344a629f2b1SPyun YongHyeon 
1345068d8643SJohn Baldwin 	if (sc->sis_tx_list)
1346a629f2b1SPyun YongHyeon 		bus_dmamem_free(sc->sis_tx_list_tag, sc->sis_tx_list,
1347a629f2b1SPyun YongHyeon 		    sc->sis_tx_list_map);
1348a629f2b1SPyun YongHyeon 
1349a629f2b1SPyun YongHyeon 	if (sc->sis_tx_list_tag)
1350a629f2b1SPyun YongHyeon 		bus_dma_tag_destroy(sc->sis_tx_list_tag);
1351a629f2b1SPyun YongHyeon 
1352a629f2b1SPyun YongHyeon 	/* Destroy the parent tag. */
1353a629f2b1SPyun YongHyeon 	if (sc->sis_parent_tag)
1354a629f2b1SPyun YongHyeon 		bus_dma_tag_destroy(sc->sis_parent_tag);
1355a629f2b1SPyun YongHyeon }
1356a629f2b1SPyun YongHyeon 
1357d2155f2fSWarner Losh /*
1358d2155f2fSWarner Losh  * Initialize the TX and RX descriptors and allocate mbufs for them. Note that
1359d2155f2fSWarner Losh  * we arrange the descriptors in a closed ring, so that the last descriptor
1360d2155f2fSWarner Losh  * points back to the first.
1361d2155f2fSWarner Losh  */
1362d2155f2fSWarner Losh static int
1363d2155f2fSWarner Losh sis_ring_init(struct sis_softc *sc)
1364d2155f2fSWarner Losh {
1365a629f2b1SPyun YongHyeon 	struct sis_rxdesc	*rxd;
1366a629f2b1SPyun YongHyeon 	struct sis_txdesc	*txd;
1367a629f2b1SPyun YongHyeon 	bus_addr_t		next;
1368a629f2b1SPyun YongHyeon 	int			error, i;
1369d2155f2fSWarner Losh 
1370a629f2b1SPyun YongHyeon 	bzero(&sc->sis_tx_list[0], SIS_TX_LIST_SZ);
1371a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_TX_LIST_CNT; i++) {
1372a629f2b1SPyun YongHyeon 		txd = &sc->sis_txdesc[i];
1373a629f2b1SPyun YongHyeon 		txd->tx_m = NULL;
1374a629f2b1SPyun YongHyeon 		if (i == SIS_TX_LIST_CNT - 1)
1375a629f2b1SPyun YongHyeon 			next = SIS_TX_RING_ADDR(sc, 0);
1376d2155f2fSWarner Losh 		else
1377a629f2b1SPyun YongHyeon 			next = SIS_TX_RING_ADDR(sc, i + 1);
1378a629f2b1SPyun YongHyeon 		sc->sis_tx_list[i].sis_next = htole32(SIS_ADDR_LO(next));
1379d2155f2fSWarner Losh 	}
1380d2155f2fSWarner Losh 	sc->sis_tx_prod = sc->sis_tx_cons = sc->sis_tx_cnt = 0;
1381a629f2b1SPyun YongHyeon 	bus_dmamap_sync(sc->sis_tx_list_tag, sc->sis_tx_list_map,
1382a629f2b1SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1383d2155f2fSWarner Losh 
1384a629f2b1SPyun YongHyeon 	sc->sis_rx_cons = 0;
1385a629f2b1SPyun YongHyeon 	bzero(&sc->sis_rx_list[0], SIS_RX_LIST_SZ);
1386a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_RX_LIST_CNT; i++) {
1387a629f2b1SPyun YongHyeon 		rxd = &sc->sis_rxdesc[i];
1388a629f2b1SPyun YongHyeon 		rxd->rx_desc = &sc->sis_rx_list[i];
1389a629f2b1SPyun YongHyeon 		if (i == SIS_RX_LIST_CNT - 1)
1390a629f2b1SPyun YongHyeon 			next = SIS_RX_RING_ADDR(sc, 0);
1391a629f2b1SPyun YongHyeon 		else
1392a629f2b1SPyun YongHyeon 			next = SIS_RX_RING_ADDR(sc, i + 1);
1393a629f2b1SPyun YongHyeon 		rxd->rx_desc->sis_next = htole32(SIS_ADDR_LO(next));
1394a629f2b1SPyun YongHyeon 		error = sis_newbuf(sc, rxd);
1395d2155f2fSWarner Losh 		if (error)
1396d2155f2fSWarner Losh 			return (error);
1397d2155f2fSWarner Losh 	}
1398a629f2b1SPyun YongHyeon 	bus_dmamap_sync(sc->sis_rx_list_tag, sc->sis_rx_list_map,
1399a629f2b1SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1400d2155f2fSWarner Losh 
1401d2155f2fSWarner Losh 	return (0);
1402d2155f2fSWarner Losh }
1403d2155f2fSWarner Losh 
1404d2155f2fSWarner Losh /*
1405d2155f2fSWarner Losh  * Initialize an RX descriptor and attach an MBUF cluster.
1406d2155f2fSWarner Losh  */
1407d2155f2fSWarner Losh static int
1408a629f2b1SPyun YongHyeon sis_newbuf(struct sis_softc *sc, struct sis_rxdesc *rxd)
1409d2155f2fSWarner Losh {
1410a629f2b1SPyun YongHyeon 	struct mbuf		*m;
1411a629f2b1SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1412a629f2b1SPyun YongHyeon 	bus_dmamap_t		map;
1413a629f2b1SPyun YongHyeon 	int nsegs;
1414d2155f2fSWarner Losh 
1415c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1416d2155f2fSWarner Losh 	if (m == NULL)
1417d2155f2fSWarner Losh 		return (ENOBUFS);
1418a629f2b1SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = SIS_RXLEN;
1419a629f2b1SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
1420a629f2b1SPyun YongHyeon 	m_adj(m, SIS_RX_BUF_ALIGN);
1421a629f2b1SPyun YongHyeon #endif
1422d2155f2fSWarner Losh 
1423a629f2b1SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->sis_rx_tag, sc->sis_rx_sparemap, m,
1424a629f2b1SPyun YongHyeon 	    segs, &nsegs, 0) != 0) {
1425a629f2b1SPyun YongHyeon 		m_freem(m);
1426a629f2b1SPyun YongHyeon 		return (ENOBUFS);
1427a629f2b1SPyun YongHyeon 	}
1428a629f2b1SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1429d2155f2fSWarner Losh 
1430a629f2b1SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1431a629f2b1SPyun YongHyeon 		bus_dmamap_sync(sc->sis_rx_tag, rxd->rx_dmamap,
1432a629f2b1SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1433a629f2b1SPyun YongHyeon 		bus_dmamap_unload(sc->sis_rx_tag, rxd->rx_dmamap);
1434a629f2b1SPyun YongHyeon 	}
1435a629f2b1SPyun YongHyeon 	map = rxd->rx_dmamap;
1436a629f2b1SPyun YongHyeon 	rxd->rx_dmamap = sc->sis_rx_sparemap;
1437a629f2b1SPyun YongHyeon 	sc->sis_rx_sparemap = map;
1438a629f2b1SPyun YongHyeon 	bus_dmamap_sync(sc->sis_rx_tag, rxd->rx_dmamap, BUS_DMASYNC_PREREAD);
1439a629f2b1SPyun YongHyeon 	rxd->rx_m = m;
1440a629f2b1SPyun YongHyeon 	rxd->rx_desc->sis_ptr = htole32(SIS_ADDR_LO(segs[0].ds_addr));
14415ed8e782SPyun YongHyeon 	rxd->rx_desc->sis_cmdsts = htole32(SIS_RXLEN);
1442d2155f2fSWarner Losh 	return (0);
1443d2155f2fSWarner Losh }
1444d2155f2fSWarner Losh 
1445a629f2b1SPyun YongHyeon static __inline void
1446a629f2b1SPyun YongHyeon sis_discard_rxbuf(struct sis_rxdesc *rxd)
1447a629f2b1SPyun YongHyeon {
1448a629f2b1SPyun YongHyeon 
1449a629f2b1SPyun YongHyeon 	rxd->rx_desc->sis_cmdsts = htole32(SIS_RXLEN);
1450a629f2b1SPyun YongHyeon }
1451a629f2b1SPyun YongHyeon 
1452a629f2b1SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
1453a629f2b1SPyun YongHyeon static __inline void
1454a629f2b1SPyun YongHyeon sis_fixup_rx(struct mbuf *m)
1455a629f2b1SPyun YongHyeon {
1456a629f2b1SPyun YongHyeon 	uint16_t		*src, *dst;
1457a629f2b1SPyun YongHyeon 	int			i;
1458a629f2b1SPyun YongHyeon 
1459a629f2b1SPyun YongHyeon 	src = mtod(m, uint16_t *);
1460a629f2b1SPyun YongHyeon 	dst = src - (SIS_RX_BUF_ALIGN - ETHER_ALIGN) / sizeof(*src);
1461a629f2b1SPyun YongHyeon 
1462a629f2b1SPyun YongHyeon 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1463a629f2b1SPyun YongHyeon 		*dst++ = *src++;
1464a629f2b1SPyun YongHyeon 
1465a629f2b1SPyun YongHyeon 	m->m_data -= SIS_RX_BUF_ALIGN - ETHER_ALIGN;
1466a629f2b1SPyun YongHyeon }
1467a629f2b1SPyun YongHyeon #endif
1468a629f2b1SPyun YongHyeon 
1469d2155f2fSWarner Losh /*
1470d2155f2fSWarner Losh  * A frame has been uploaded: pass the resulting mbuf chain up to
1471d2155f2fSWarner Losh  * the higher level protocols.
1472d2155f2fSWarner Losh  */
14731abcdbd1SAttilio Rao static int
1474d2155f2fSWarner Losh sis_rxeof(struct sis_softc *sc)
1475d2155f2fSWarner Losh {
1476a629f2b1SPyun YongHyeon 	struct mbuf		*m;
1477d2155f2fSWarner Losh 	struct ifnet		*ifp;
1478a629f2b1SPyun YongHyeon 	struct sis_rxdesc	*rxd;
1479d2155f2fSWarner Losh 	struct sis_desc		*cur_rx;
1480a629f2b1SPyun YongHyeon 	int			prog, rx_cons, rx_npkts = 0, total_len;
1481a629f2b1SPyun YongHyeon 	uint32_t		rxstat;
1482d2155f2fSWarner Losh 
1483d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
1484d2155f2fSWarner Losh 
1485a629f2b1SPyun YongHyeon 	bus_dmamap_sync(sc->sis_rx_list_tag, sc->sis_rx_list_map,
1486a629f2b1SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1487a629f2b1SPyun YongHyeon 
1488a629f2b1SPyun YongHyeon 	rx_cons = sc->sis_rx_cons;
1489d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
1490d2155f2fSWarner Losh 
1491a629f2b1SPyun YongHyeon 	for (prog = 0; (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;
1492a629f2b1SPyun YongHyeon 	    SIS_INC(rx_cons, SIS_RX_LIST_CNT), prog++) {
1493d2155f2fSWarner Losh #ifdef DEVICE_POLLING
1494d2155f2fSWarner Losh 		if (ifp->if_capenable & IFCAP_POLLING) {
1495d2155f2fSWarner Losh 			if (sc->rxcycles <= 0)
1496d2155f2fSWarner Losh 				break;
1497d2155f2fSWarner Losh 			sc->rxcycles--;
1498d2155f2fSWarner Losh 		}
1499d2155f2fSWarner Losh #endif
1500a629f2b1SPyun YongHyeon 		cur_rx = &sc->sis_rx_list[rx_cons];
1501a629f2b1SPyun YongHyeon 		rxstat = le32toh(cur_rx->sis_cmdsts);
1502a629f2b1SPyun YongHyeon 		if ((rxstat & SIS_CMDSTS_OWN) == 0)
1503a629f2b1SPyun YongHyeon 			break;
1504a629f2b1SPyun YongHyeon 		rxd = &sc->sis_rxdesc[rx_cons];
1505d2155f2fSWarner Losh 
1506a629f2b1SPyun YongHyeon 		total_len = (rxstat & SIS_CMDSTS_BUFLEN) - ETHER_CRC_LEN;
150792483efaSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_VLAN_MTU) != 0 &&
150892483efaSPyun YongHyeon 		    total_len <= (ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN -
150992483efaSPyun YongHyeon 		    ETHER_CRC_LEN))
151092483efaSPyun YongHyeon 			rxstat &= ~SIS_RXSTAT_GIANT;
151192483efaSPyun YongHyeon 		if (SIS_RXSTAT_ERROR(rxstat) != 0) {
1512d2155f2fSWarner Losh 			ifp->if_ierrors++;
1513d2155f2fSWarner Losh 			if (rxstat & SIS_RXSTAT_COLL)
1514d2155f2fSWarner Losh 				ifp->if_collisions++;
1515a629f2b1SPyun YongHyeon 			sis_discard_rxbuf(rxd);
1516a629f2b1SPyun YongHyeon 			continue;
1517a629f2b1SPyun YongHyeon 		}
1518a629f2b1SPyun YongHyeon 
1519a629f2b1SPyun YongHyeon 		/* Add a new receive buffer to the ring. */
1520a629f2b1SPyun YongHyeon 		m = rxd->rx_m;
1521a629f2b1SPyun YongHyeon 		if (sis_newbuf(sc, rxd) != 0) {
1522a629f2b1SPyun YongHyeon 			ifp->if_iqdrops++;
1523a629f2b1SPyun YongHyeon 			sis_discard_rxbuf(rxd);
1524d2155f2fSWarner Losh 			continue;
1525d2155f2fSWarner Losh 		}
1526d2155f2fSWarner Losh 
1527d2155f2fSWarner Losh 		/* No errors; receive the packet. */
1528a629f2b1SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = total_len;
1529a629f2b1SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
1530d2155f2fSWarner Losh 		/*
1531d2155f2fSWarner Losh 		 * On architectures without alignment problems we try to
1532d2155f2fSWarner Losh 		 * allocate a new buffer for the receive ring, and pass up
1533d2155f2fSWarner Losh 		 * the one where the packet is already, saving the expensive
1534a629f2b1SPyun YongHyeon 		 * copy operation.
1535d2155f2fSWarner Losh 		 */
1536a629f2b1SPyun YongHyeon 		sis_fixup_rx(m);
1537d2155f2fSWarner Losh #endif
1538d2155f2fSWarner Losh 		ifp->if_ipackets++;
1539d2155f2fSWarner Losh 		m->m_pkthdr.rcvif = ifp;
1540d2155f2fSWarner Losh 
1541d2155f2fSWarner Losh 		SIS_UNLOCK(sc);
1542d2155f2fSWarner Losh 		(*ifp->if_input)(ifp, m);
1543d2155f2fSWarner Losh 		SIS_LOCK(sc);
15441abcdbd1SAttilio Rao 		rx_npkts++;
1545d2155f2fSWarner Losh 	}
1546d2155f2fSWarner Losh 
1547a629f2b1SPyun YongHyeon 	if (prog > 0) {
1548a629f2b1SPyun YongHyeon 		sc->sis_rx_cons = rx_cons;
1549a629f2b1SPyun YongHyeon 		bus_dmamap_sync(sc->sis_rx_list_tag, sc->sis_rx_list_map,
1550a629f2b1SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1551a629f2b1SPyun YongHyeon 	}
1552a629f2b1SPyun YongHyeon 
15531abcdbd1SAttilio Rao 	return (rx_npkts);
1554d2155f2fSWarner Losh }
1555d2155f2fSWarner Losh 
1556d2155f2fSWarner Losh /*
1557d2155f2fSWarner Losh  * A frame was downloaded to the chip. It's safe for us to clean up
1558d2155f2fSWarner Losh  * the list buffers.
1559d2155f2fSWarner Losh  */
1560d2155f2fSWarner Losh 
1561d2155f2fSWarner Losh static void
1562d2155f2fSWarner Losh sis_txeof(struct sis_softc *sc)
1563d2155f2fSWarner Losh {
1564d2155f2fSWarner Losh 	struct ifnet		*ifp;
1565a629f2b1SPyun YongHyeon 	struct sis_desc		*cur_tx;
1566a629f2b1SPyun YongHyeon 	struct sis_txdesc	*txd;
1567a629f2b1SPyun YongHyeon 	uint32_t		cons, txstat;
1568d2155f2fSWarner Losh 
1569d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
1570a629f2b1SPyun YongHyeon 
1571a629f2b1SPyun YongHyeon 	cons = sc->sis_tx_cons;
1572a629f2b1SPyun YongHyeon 	if (cons == sc->sis_tx_prod)
1573a629f2b1SPyun YongHyeon 		return;
1574a629f2b1SPyun YongHyeon 
1575d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
1576a629f2b1SPyun YongHyeon 	bus_dmamap_sync(sc->sis_tx_list_tag, sc->sis_tx_list_map,
1577a629f2b1SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1578d2155f2fSWarner Losh 
1579d2155f2fSWarner Losh 	/*
1580d2155f2fSWarner Losh 	 * Go through our tx list and free mbufs for those
1581d2155f2fSWarner Losh 	 * frames that have been transmitted.
1582d2155f2fSWarner Losh 	 */
1583a629f2b1SPyun YongHyeon 	for (; cons != sc->sis_tx_prod; SIS_INC(cons, SIS_TX_LIST_CNT)) {
1584a629f2b1SPyun YongHyeon 		cur_tx = &sc->sis_tx_list[cons];
1585a629f2b1SPyun YongHyeon 		txstat = le32toh(cur_tx->sis_cmdsts);
1586a629f2b1SPyun YongHyeon 		if ((txstat & SIS_CMDSTS_OWN) != 0)
1587d2155f2fSWarner Losh 			break;
1588a629f2b1SPyun YongHyeon 		txd = &sc->sis_txdesc[cons];
1589a629f2b1SPyun YongHyeon 		if (txd->tx_m != NULL) {
1590a629f2b1SPyun YongHyeon 			bus_dmamap_sync(sc->sis_tx_tag, txd->tx_dmamap,
1591a629f2b1SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
1592a629f2b1SPyun YongHyeon 			bus_dmamap_unload(sc->sis_tx_tag, txd->tx_dmamap);
1593a629f2b1SPyun YongHyeon 			m_freem(txd->tx_m);
1594a629f2b1SPyun YongHyeon 			txd->tx_m = NULL;
1595a629f2b1SPyun YongHyeon 			if ((txstat & SIS_CMDSTS_PKT_OK) != 0) {
1596d2155f2fSWarner Losh 				ifp->if_opackets++;
1597a629f2b1SPyun YongHyeon 				ifp->if_collisions +=
1598a629f2b1SPyun YongHyeon 				    (txstat & SIS_TXSTAT_COLLCNT) >> 16;
1599a629f2b1SPyun YongHyeon 			} else {
1600a629f2b1SPyun YongHyeon 				ifp->if_oerrors++;
1601a629f2b1SPyun YongHyeon 				if (txstat & SIS_TXSTAT_EXCESSCOLLS)
1602a629f2b1SPyun YongHyeon 					ifp->if_collisions++;
1603a629f2b1SPyun YongHyeon 				if (txstat & SIS_TXSTAT_OUTOFWINCOLL)
1604a629f2b1SPyun YongHyeon 					ifp->if_collisions++;
1605d2155f2fSWarner Losh 			}
1606d2155f2fSWarner Losh 		}
1607a629f2b1SPyun YongHyeon 		sc->sis_tx_cnt--;
1608d2155f2fSWarner Losh 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1609d2155f2fSWarner Losh 	}
1610a629f2b1SPyun YongHyeon 	sc->sis_tx_cons = cons;
1611a629f2b1SPyun YongHyeon 	if (sc->sis_tx_cnt == 0)
1612a629f2b1SPyun YongHyeon 		sc->sis_watchdog_timer = 0;
1613d2155f2fSWarner Losh }
1614d2155f2fSWarner Losh 
1615d2155f2fSWarner Losh static void
1616d2155f2fSWarner Losh sis_tick(void *xsc)
1617d2155f2fSWarner Losh {
1618d2155f2fSWarner Losh 	struct sis_softc	*sc;
1619d2155f2fSWarner Losh 	struct mii_data		*mii;
1620d2155f2fSWarner Losh 
1621d2155f2fSWarner Losh 	sc = xsc;
1622d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
1623d2155f2fSWarner Losh 
1624d2155f2fSWarner Losh 	mii = device_get_softc(sc->sis_miibus);
1625d2155f2fSWarner Losh 	mii_tick(mii);
1626d2155f2fSWarner Losh 	sis_watchdog(sc);
162794222398SPyun YongHyeon 	if ((sc->sis_flags & SIS_FLAG_LINK) == 0)
1628d7b57e79SPyun YongHyeon 		sis_miibus_statchg(sc->sis_dev);
1629d2155f2fSWarner Losh 	callout_reset(&sc->sis_stat_ch, hz,  sis_tick, sc);
1630d2155f2fSWarner Losh }
1631d2155f2fSWarner Losh 
1632d2155f2fSWarner Losh #ifdef DEVICE_POLLING
1633d2155f2fSWarner Losh static poll_handler_t sis_poll;
1634d2155f2fSWarner Losh 
16351abcdbd1SAttilio Rao static int
1636d2155f2fSWarner Losh sis_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1637d2155f2fSWarner Losh {
1638d2155f2fSWarner Losh 	struct	sis_softc *sc = ifp->if_softc;
16391abcdbd1SAttilio Rao 	int rx_npkts = 0;
1640d2155f2fSWarner Losh 
1641d2155f2fSWarner Losh 	SIS_LOCK(sc);
1642d2155f2fSWarner Losh 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
1643d2155f2fSWarner Losh 		SIS_UNLOCK(sc);
16441abcdbd1SAttilio Rao 		return (rx_npkts);
1645d2155f2fSWarner Losh 	}
1646d2155f2fSWarner Losh 
1647d2155f2fSWarner Losh 	/*
1648d2155f2fSWarner Losh 	 * On the sis, reading the status register also clears it.
1649d2155f2fSWarner Losh 	 * So before returning to intr mode we must make sure that all
1650d2155f2fSWarner Losh 	 * possible pending sources of interrupts have been served.
1651d2155f2fSWarner Losh 	 * In practice this means run to completion the *eof routines,
1652d2155f2fSWarner Losh 	 * and then call the interrupt routine
1653d2155f2fSWarner Losh 	 */
1654d2155f2fSWarner Losh 	sc->rxcycles = count;
16551abcdbd1SAttilio Rao 	rx_npkts = sis_rxeof(sc);
1656d2155f2fSWarner Losh 	sis_txeof(sc);
1657d2155f2fSWarner Losh 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1658d2155f2fSWarner Losh 		sis_startl(ifp);
1659d2155f2fSWarner Losh 
1660d2155f2fSWarner Losh 	if (sc->rxcycles > 0 || cmd == POLL_AND_CHECK_STATUS) {
166191c265b8SPyun YongHyeon 		uint32_t	status;
1662d2155f2fSWarner Losh 
1663d2155f2fSWarner Losh 		/* Reading the ISR register clears all interrupts. */
1664d2155f2fSWarner Losh 		status = CSR_READ_4(sc, SIS_ISR);
1665d2155f2fSWarner Losh 
1666d2155f2fSWarner Losh 		if (status & (SIS_ISR_RX_ERR|SIS_ISR_RX_OFLOW))
166762592d91SRebecca Cran 			ifp->if_ierrors++;
1668d2155f2fSWarner Losh 
1669d2155f2fSWarner Losh 		if (status & (SIS_ISR_RX_IDLE))
1670d2155f2fSWarner Losh 			SIS_SETBIT(sc, SIS_CSR, SIS_CSR_RX_ENABLE);
1671d2155f2fSWarner Losh 
1672d2155f2fSWarner Losh 		if (status & SIS_ISR_SYSERR) {
1673d199ef7eSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1674d2155f2fSWarner Losh 			sis_initl(sc);
1675d2155f2fSWarner Losh 		}
1676d2155f2fSWarner Losh 	}
1677d2155f2fSWarner Losh 
1678d2155f2fSWarner Losh 	SIS_UNLOCK(sc);
16791abcdbd1SAttilio Rao 	return (rx_npkts);
1680d2155f2fSWarner Losh }
1681d2155f2fSWarner Losh #endif /* DEVICE_POLLING */
1682d2155f2fSWarner Losh 
1683d2155f2fSWarner Losh static void
1684d2155f2fSWarner Losh sis_intr(void *arg)
1685d2155f2fSWarner Losh {
1686d2155f2fSWarner Losh 	struct sis_softc	*sc;
1687d2155f2fSWarner Losh 	struct ifnet		*ifp;
168891c265b8SPyun YongHyeon 	uint32_t		status;
1689d2155f2fSWarner Losh 
1690d2155f2fSWarner Losh 	sc = arg;
1691d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
1692d2155f2fSWarner Losh 
1693d2155f2fSWarner Losh 	SIS_LOCK(sc);
1694d2155f2fSWarner Losh #ifdef DEVICE_POLLING
1695d2155f2fSWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING) {
1696d2155f2fSWarner Losh 		SIS_UNLOCK(sc);
1697d2155f2fSWarner Losh 		return;
1698d2155f2fSWarner Losh 	}
1699d2155f2fSWarner Losh #endif
1700d2155f2fSWarner Losh 
1701d7b57e79SPyun YongHyeon 	/* Reading the ISR register clears all interrupts. */
1702d7b57e79SPyun YongHyeon 	status = CSR_READ_4(sc, SIS_ISR);
1703d7b57e79SPyun YongHyeon 	if ((status & SIS_INTRS) == 0) {
1704d7b57e79SPyun YongHyeon 		/* Not ours. */
1705d7b57e79SPyun YongHyeon 		SIS_UNLOCK(sc);
170669b5727fSPyun YongHyeon 		return;
1707d7b57e79SPyun YongHyeon 	}
1708d7b57e79SPyun YongHyeon 
1709d2155f2fSWarner Losh 	/* Disable interrupts. */
1710d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_IER, 0);
1711d2155f2fSWarner Losh 
1712d7b57e79SPyun YongHyeon 	for (;(status & SIS_INTRS) != 0;) {
171369b5727fSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
171469b5727fSPyun YongHyeon 			break;
1715d2155f2fSWarner Losh 		if (status &
1716d2155f2fSWarner Losh 		    (SIS_ISR_TX_DESC_OK | SIS_ISR_TX_ERR |
1717d2155f2fSWarner Losh 		    SIS_ISR_TX_OK | SIS_ISR_TX_IDLE) )
1718d2155f2fSWarner Losh 			sis_txeof(sc);
1719d2155f2fSWarner Losh 
172053414a48SPyun YongHyeon 		if (status & (SIS_ISR_RX_DESC_OK | SIS_ISR_RX_OK |
172153414a48SPyun YongHyeon 		    SIS_ISR_RX_ERR | SIS_ISR_RX_IDLE))
1722d2155f2fSWarner Losh 			sis_rxeof(sc);
1723d2155f2fSWarner Losh 
172453414a48SPyun YongHyeon 		if (status & SIS_ISR_RX_OFLOW)
172562592d91SRebecca Cran 			ifp->if_ierrors++;
1726d2155f2fSWarner Losh 
1727d2155f2fSWarner Losh 		if (status & (SIS_ISR_RX_IDLE))
1728d2155f2fSWarner Losh 			SIS_SETBIT(sc, SIS_CSR, SIS_CSR_RX_ENABLE);
1729d2155f2fSWarner Losh 
1730d2155f2fSWarner Losh 		if (status & SIS_ISR_SYSERR) {
1731d199ef7eSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1732d2155f2fSWarner Losh 			sis_initl(sc);
1733d7b57e79SPyun YongHyeon 			SIS_UNLOCK(sc);
1734d7b57e79SPyun YongHyeon 			return;
1735d2155f2fSWarner Losh 		}
1736d7b57e79SPyun YongHyeon 		status = CSR_READ_4(sc, SIS_ISR);
1737d2155f2fSWarner Losh 	}
1738d2155f2fSWarner Losh 
173969b5727fSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
1740d2155f2fSWarner Losh 		/* Re-enable interrupts. */
1741d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_IER, 1);
1742d2155f2fSWarner Losh 
1743d2155f2fSWarner Losh 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1744d2155f2fSWarner Losh 			sis_startl(ifp);
174569b5727fSPyun YongHyeon 	}
1746d2155f2fSWarner Losh 
1747d2155f2fSWarner Losh 	SIS_UNLOCK(sc);
1748d2155f2fSWarner Losh }
1749d2155f2fSWarner Losh 
1750d2155f2fSWarner Losh /*
1751d2155f2fSWarner Losh  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
1752d2155f2fSWarner Losh  * pointers to the fragment pointers.
1753d2155f2fSWarner Losh  */
1754d2155f2fSWarner Losh static int
1755a629f2b1SPyun YongHyeon sis_encap(struct sis_softc *sc, struct mbuf **m_head)
1756d2155f2fSWarner Losh {
1757d2155f2fSWarner Losh 	struct mbuf		*m;
1758a629f2b1SPyun YongHyeon 	struct sis_txdesc	*txd;
1759a629f2b1SPyun YongHyeon 	struct sis_desc		*f;
1760a629f2b1SPyun YongHyeon 	bus_dma_segment_t	segs[SIS_MAXTXSEGS];
1761a629f2b1SPyun YongHyeon 	bus_dmamap_t		map;
1762a629f2b1SPyun YongHyeon 	int			error, i, frag, nsegs, prod;
176394222398SPyun YongHyeon 	int			padlen;
1764d2155f2fSWarner Losh 
1765a629f2b1SPyun YongHyeon 	prod = sc->sis_tx_prod;
1766a629f2b1SPyun YongHyeon 	txd = &sc->sis_txdesc[prod];
176794222398SPyun YongHyeon 	if ((sc->sis_flags & SIS_FLAG_MANUAL_PAD) != 0 &&
176894222398SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < SIS_MIN_FRAMELEN) {
176994222398SPyun YongHyeon 		m = *m_head;
177094222398SPyun YongHyeon 		padlen = SIS_MIN_FRAMELEN - m->m_pkthdr.len;
177194222398SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
177294222398SPyun YongHyeon 			/* Get a writable copy. */
1773c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
177494222398SPyun YongHyeon 			m_freem(*m_head);
177594222398SPyun YongHyeon 			if (m == NULL) {
177694222398SPyun YongHyeon 				*m_head = NULL;
177794222398SPyun YongHyeon 				return (ENOBUFS);
177894222398SPyun YongHyeon 			}
177994222398SPyun YongHyeon 			*m_head = m;
178094222398SPyun YongHyeon 		}
178194222398SPyun YongHyeon 		if (m->m_next != NULL || M_TRAILINGSPACE(m) < padlen) {
1782c6499eccSGleb Smirnoff 			m = m_defrag(m, M_NOWAIT);
178394222398SPyun YongHyeon 			if (m == NULL) {
178494222398SPyun YongHyeon 				m_freem(*m_head);
178594222398SPyun YongHyeon 				*m_head = NULL;
178694222398SPyun YongHyeon 				return (ENOBUFS);
178794222398SPyun YongHyeon 			}
178894222398SPyun YongHyeon 		}
178994222398SPyun YongHyeon 		/*
179094222398SPyun YongHyeon 		 * Manually pad short frames, and zero the pad space
179194222398SPyun YongHyeon 		 * to avoid leaking data.
179294222398SPyun YongHyeon 		 */
179394222398SPyun YongHyeon 		bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
179494222398SPyun YongHyeon 		m->m_pkthdr.len += padlen;
179594222398SPyun YongHyeon 		m->m_len = m->m_pkthdr.len;
179694222398SPyun YongHyeon 		*m_head = m;
179794222398SPyun YongHyeon 	}
1798a629f2b1SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->sis_tx_tag, txd->tx_dmamap,
1799a629f2b1SPyun YongHyeon 	    *m_head, segs, &nsegs, 0);
1800a629f2b1SPyun YongHyeon 	if (error == EFBIG) {
1801c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, SIS_MAXTXSEGS);
1802a629f2b1SPyun YongHyeon 		if (m == NULL) {
1803a629f2b1SPyun YongHyeon 			m_freem(*m_head);
1804a629f2b1SPyun YongHyeon 			*m_head = NULL;
1805d2155f2fSWarner Losh 			return (ENOBUFS);
1806a629f2b1SPyun YongHyeon 		}
1807d2155f2fSWarner Losh 		*m_head = m;
1808a629f2b1SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->sis_tx_tag, txd->tx_dmamap,
1809a629f2b1SPyun YongHyeon 		    *m_head, segs, &nsegs, 0);
1810a629f2b1SPyun YongHyeon 		if (error != 0) {
1811a629f2b1SPyun YongHyeon 			m_freem(*m_head);
1812a629f2b1SPyun YongHyeon 			*m_head = NULL;
1813a629f2b1SPyun YongHyeon 			return (error);
1814a629f2b1SPyun YongHyeon 		}
1815a629f2b1SPyun YongHyeon 	} else if (error != 0)
1816a629f2b1SPyun YongHyeon 		return (error);
1817a629f2b1SPyun YongHyeon 
1818a629f2b1SPyun YongHyeon 	/* Check for descriptor overruns. */
1819a629f2b1SPyun YongHyeon 	if (sc->sis_tx_cnt + nsegs > SIS_TX_LIST_CNT - 1) {
1820a629f2b1SPyun YongHyeon 		bus_dmamap_unload(sc->sis_tx_tag, txd->tx_dmamap);
1821a629f2b1SPyun YongHyeon 		return (ENOBUFS);
1822d2155f2fSWarner Losh 	}
1823d2155f2fSWarner Losh 
1824a629f2b1SPyun YongHyeon 	bus_dmamap_sync(sc->sis_tx_tag, txd->tx_dmamap, BUS_DMASYNC_PREWRITE);
1825d2155f2fSWarner Losh 
1826a629f2b1SPyun YongHyeon 	frag = prod;
1827a629f2b1SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1828a629f2b1SPyun YongHyeon 		f = &sc->sis_tx_list[prod];
1829a629f2b1SPyun YongHyeon 		if (i == 0)
1830a629f2b1SPyun YongHyeon 			f->sis_cmdsts = htole32(segs[i].ds_len |
1831a629f2b1SPyun YongHyeon 			    SIS_CMDSTS_MORE);
1832a629f2b1SPyun YongHyeon 		else
1833a629f2b1SPyun YongHyeon 			f->sis_cmdsts = htole32(segs[i].ds_len |
1834a629f2b1SPyun YongHyeon 			    SIS_CMDSTS_OWN | SIS_CMDSTS_MORE);
1835a629f2b1SPyun YongHyeon 		f->sis_ptr = htole32(SIS_ADDR_LO(segs[i].ds_addr));
1836a629f2b1SPyun YongHyeon 		SIS_INC(prod, SIS_TX_LIST_CNT);
1837a629f2b1SPyun YongHyeon 		sc->sis_tx_cnt++;
1838a629f2b1SPyun YongHyeon 	}
1839a629f2b1SPyun YongHyeon 
1840a629f2b1SPyun YongHyeon 	/* Update producer index. */
1841a629f2b1SPyun YongHyeon 	sc->sis_tx_prod = prod;
1842a629f2b1SPyun YongHyeon 
1843a629f2b1SPyun YongHyeon 	/* Remove MORE flag on the last descriptor. */
1844a629f2b1SPyun YongHyeon 	prod = (prod - 1) & (SIS_TX_LIST_CNT - 1);
1845a629f2b1SPyun YongHyeon 	f = &sc->sis_tx_list[prod];
1846a629f2b1SPyun YongHyeon 	f->sis_cmdsts &= ~htole32(SIS_CMDSTS_MORE);
1847a629f2b1SPyun YongHyeon 
1848a629f2b1SPyun YongHyeon 	/* Lastly transfer ownership of packet to the controller. */
1849d2155f2fSWarner Losh 	f = &sc->sis_tx_list[frag];
1850a629f2b1SPyun YongHyeon 	f->sis_cmdsts |= htole32(SIS_CMDSTS_OWN);
1851d2155f2fSWarner Losh 
1852a629f2b1SPyun YongHyeon 	/* Swap the last and the first dmamaps. */
1853a629f2b1SPyun YongHyeon 	map = txd->tx_dmamap;
18548c6cd863SPyun YongHyeon 	txd->tx_dmamap = sc->sis_txdesc[prod].tx_dmamap;
18558c6cd863SPyun YongHyeon 	sc->sis_txdesc[prod].tx_dmamap = map;
1856443f331eSPyun YongHyeon 	sc->sis_txdesc[prod].tx_m = *m_head;
1857d2155f2fSWarner Losh 
1858d2155f2fSWarner Losh 	return (0);
1859d2155f2fSWarner Losh }
1860d2155f2fSWarner Losh 
1861d2155f2fSWarner Losh static void
1862d2155f2fSWarner Losh sis_start(struct ifnet *ifp)
1863d2155f2fSWarner Losh {
1864d2155f2fSWarner Losh 	struct sis_softc	*sc;
1865d2155f2fSWarner Losh 
1866d2155f2fSWarner Losh 	sc = ifp->if_softc;
1867d2155f2fSWarner Losh 	SIS_LOCK(sc);
1868d2155f2fSWarner Losh 	sis_startl(ifp);
1869d2155f2fSWarner Losh 	SIS_UNLOCK(sc);
1870d2155f2fSWarner Losh }
1871d2155f2fSWarner Losh 
1872d2155f2fSWarner Losh static void
1873d2155f2fSWarner Losh sis_startl(struct ifnet *ifp)
1874d2155f2fSWarner Losh {
1875d2155f2fSWarner Losh 	struct sis_softc	*sc;
1876a629f2b1SPyun YongHyeon 	struct mbuf		*m_head;
1877a629f2b1SPyun YongHyeon 	int			queued;
1878d2155f2fSWarner Losh 
1879d2155f2fSWarner Losh 	sc = ifp->if_softc;
1880d2155f2fSWarner Losh 
1881d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
1882d2155f2fSWarner Losh 
1883a629f2b1SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
188494222398SPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->sis_flags & SIS_FLAG_LINK) == 0)
1885d2155f2fSWarner Losh 		return;
1886d2155f2fSWarner Losh 
1887a629f2b1SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
1888a629f2b1SPyun YongHyeon 	    sc->sis_tx_cnt < SIS_TX_LIST_CNT - 4;) {
1889d2155f2fSWarner Losh 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1890d2155f2fSWarner Losh 		if (m_head == NULL)
1891d2155f2fSWarner Losh 			break;
1892d2155f2fSWarner Losh 
1893a629f2b1SPyun YongHyeon 		if (sis_encap(sc, &m_head) != 0) {
1894a629f2b1SPyun YongHyeon 			if (m_head == NULL)
1895a629f2b1SPyun YongHyeon 				break;
1896d2155f2fSWarner Losh 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1897d2155f2fSWarner Losh 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1898d2155f2fSWarner Losh 			break;
1899d2155f2fSWarner Losh 		}
1900d2155f2fSWarner Losh 
1901d2155f2fSWarner Losh 		queued++;
1902d2155f2fSWarner Losh 
1903d2155f2fSWarner Losh 		/*
1904d2155f2fSWarner Losh 		 * If there's a BPF listener, bounce a copy of this frame
1905d2155f2fSWarner Losh 		 * to him.
1906d2155f2fSWarner Losh 		 */
1907d2155f2fSWarner Losh 		BPF_MTAP(ifp, m_head);
1908d2155f2fSWarner Losh 	}
1909d2155f2fSWarner Losh 
1910d2155f2fSWarner Losh 	if (queued) {
1911d2155f2fSWarner Losh 		/* Transmit */
1912a629f2b1SPyun YongHyeon 		bus_dmamap_sync(sc->sis_tx_list_tag, sc->sis_tx_list_map,
1913a629f2b1SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1914d2155f2fSWarner Losh 		SIS_SETBIT(sc, SIS_CSR, SIS_CSR_TX_ENABLE);
1915d2155f2fSWarner Losh 
1916d2155f2fSWarner Losh 		/*
1917d2155f2fSWarner Losh 		 * Set a timeout in case the chip goes out to lunch.
1918d2155f2fSWarner Losh 		 */
1919d2155f2fSWarner Losh 		sc->sis_watchdog_timer = 5;
1920d2155f2fSWarner Losh 	}
1921d2155f2fSWarner Losh }
1922d2155f2fSWarner Losh 
1923d2155f2fSWarner Losh static void
1924d2155f2fSWarner Losh sis_init(void *xsc)
1925d2155f2fSWarner Losh {
1926d2155f2fSWarner Losh 	struct sis_softc	*sc = xsc;
1927d2155f2fSWarner Losh 
1928d2155f2fSWarner Losh 	SIS_LOCK(sc);
1929d2155f2fSWarner Losh 	sis_initl(sc);
1930d2155f2fSWarner Losh 	SIS_UNLOCK(sc);
1931d2155f2fSWarner Losh }
1932d2155f2fSWarner Losh 
1933d2155f2fSWarner Losh static void
1934d2155f2fSWarner Losh sis_initl(struct sis_softc *sc)
1935d2155f2fSWarner Losh {
1936d2155f2fSWarner Losh 	struct ifnet		*ifp = sc->sis_ifp;
1937d2155f2fSWarner Losh 	struct mii_data		*mii;
193874e8a323SPyun YongHyeon 	uint8_t			*eaddr;
1939d2155f2fSWarner Losh 
1940d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
1941d2155f2fSWarner Losh 
1942d199ef7eSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1943d199ef7eSPyun YongHyeon 		return;
1944d199ef7eSPyun YongHyeon 
1945d2155f2fSWarner Losh 	/*
1946d2155f2fSWarner Losh 	 * Cancel pending I/O and free all RX/TX buffers.
1947d2155f2fSWarner Losh 	 */
1948d2155f2fSWarner Losh 	sis_stop(sc);
19497723fa2eSPyun YongHyeon 	/*
19507723fa2eSPyun YongHyeon 	 * Reset the chip to a known state.
19517723fa2eSPyun YongHyeon 	 */
19527723fa2eSPyun YongHyeon 	sis_reset(sc);
1953d2155f2fSWarner Losh #ifdef notyet
1954d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815 && sc->sis_srr >= NS_SRR_16A) {
1955d2155f2fSWarner Losh 		/*
1956d2155f2fSWarner Losh 		 * Configure 400usec of interrupt holdoff.  This is based
1957d2155f2fSWarner Losh 		 * on emperical tests on a Soekris 4801.
1958d2155f2fSWarner Losh  		 */
1959d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_IHR, 0x100 | 4);
1960d2155f2fSWarner Losh 	}
1961d2155f2fSWarner Losh #endif
1962d2155f2fSWarner Losh 
1963d2155f2fSWarner Losh 	mii = device_get_softc(sc->sis_miibus);
1964d2155f2fSWarner Losh 
1965d2155f2fSWarner Losh 	/* Set MAC address */
196674e8a323SPyun YongHyeon 	eaddr = IF_LLADDR(sc->sis_ifp);
1967d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815) {
1968d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, NS_FILTADDR_PAR0);
196974e8a323SPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, eaddr[0] | eaddr[1] << 8);
1970d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, NS_FILTADDR_PAR1);
197174e8a323SPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, eaddr[2] | eaddr[3] << 8);
1972d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, NS_FILTADDR_PAR2);
197374e8a323SPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, eaddr[4] | eaddr[5] << 8);
1974d2155f2fSWarner Losh 	} else {
1975d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, SIS_FILTADDR_PAR0);
197674e8a323SPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, eaddr[0] | eaddr[1] << 8);
1977d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, SIS_FILTADDR_PAR1);
197874e8a323SPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, eaddr[2] | eaddr[3] << 8);
1979d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RXFILT_CTL, SIS_FILTADDR_PAR2);
198074e8a323SPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RXFILT_DATA, eaddr[4] | eaddr[5] << 8);
1981d2155f2fSWarner Losh 	}
1982d2155f2fSWarner Losh 
1983d2155f2fSWarner Losh 	/* Init circular TX/RX lists. */
1984d2155f2fSWarner Losh 	if (sis_ring_init(sc) != 0) {
1985d2155f2fSWarner Losh 		device_printf(sc->sis_dev,
1986d2155f2fSWarner Losh 		    "initialization failed: no memory for rx buffers\n");
1987d2155f2fSWarner Losh 		sis_stop(sc);
1988d2155f2fSWarner Losh 		return;
1989d2155f2fSWarner Losh 	}
1990d2155f2fSWarner Losh 
1991e8bedbd2SPyun YongHyeon 	if (sc->sis_type == SIS_TYPE_83815) {
199294222398SPyun YongHyeon 		if (sc->sis_manual_pad != 0)
199394222398SPyun YongHyeon 			sc->sis_flags |= SIS_FLAG_MANUAL_PAD;
199494222398SPyun YongHyeon 		else
199594222398SPyun YongHyeon 			sc->sis_flags &= ~SIS_FLAG_MANUAL_PAD;
199694222398SPyun YongHyeon 	}
199794222398SPyun YongHyeon 
1998d2155f2fSWarner Losh 	/*
1999d2155f2fSWarner Losh 	 * Short Cable Receive Errors (MP21.E)
2000d2155f2fSWarner Losh 	 * also: Page 78 of the DP83815 data sheet (september 2002 version)
2001d2155f2fSWarner Losh 	 * recommends the following register settings "for optimum
2002d2155f2fSWarner Losh 	 * performance." for rev 15C.  Set this also for 15D parts as
2003d2155f2fSWarner Losh 	 * they require it in practice.
2004d2155f2fSWarner Losh 	 */
2005d2155f2fSWarner Losh 	if (sc->sis_type == SIS_TYPE_83815 && sc->sis_srr <= NS_SRR_15D) {
2006d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_PHY_PAGE, 0x0001);
2007d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_PHY_CR, 0x189C);
2008d2155f2fSWarner Losh 		/* set val for c2 */
2009d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_PHY_TDATA, 0x0000);
2010d2155f2fSWarner Losh 		/* load/kill c2 */
2011d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_PHY_DSPCFG, 0x5040);
2012d2155f2fSWarner Losh 		/* rais SD off, from 4 to c */
2013d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_PHY_SDCFG, 0x008C);
2014d2155f2fSWarner Losh 		CSR_WRITE_4(sc, NS_PHY_PAGE, 0);
2015d2155f2fSWarner Losh 	}
2016d2155f2fSWarner Losh 
2017ed15702fSPyun YongHyeon 	sis_rxfilter(sc);
2018d2155f2fSWarner Losh 	/* Turn the receive filter on */
2019d2155f2fSWarner Losh 	SIS_SETBIT(sc, SIS_RXFILT_CTL, SIS_RXFILTCTL_ENABLE);
2020d2155f2fSWarner Losh 
2021d2155f2fSWarner Losh 	/*
2022d2155f2fSWarner Losh 	 * Load the address of the RX and TX lists.
2023d2155f2fSWarner Losh 	 */
2024a629f2b1SPyun YongHyeon 	CSR_WRITE_4(sc, SIS_RX_LISTPTR, SIS_ADDR_LO(sc->sis_rx_paddr));
2025a629f2b1SPyun YongHyeon 	CSR_WRITE_4(sc, SIS_TX_LISTPTR, SIS_ADDR_LO(sc->sis_tx_paddr));
2026d2155f2fSWarner Losh 
2027d2155f2fSWarner Losh 	/* SIS_CFG_EDB_MASTER_EN indicates the EDB bus is used instead of
2028d2155f2fSWarner Losh 	 * the PCI bus. When this bit is set, the Max DMA Burst Size
2029d2155f2fSWarner Losh 	 * for TX/RX DMA should be no larger than 16 double words.
2030d2155f2fSWarner Losh 	 */
2031d2155f2fSWarner Losh 	if (CSR_READ_4(sc, SIS_CFG) & SIS_CFG_EDB_MASTER_EN) {
2032d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RX_CFG, SIS_RXCFG64);
2033d2155f2fSWarner Losh 	} else {
2034d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_RX_CFG, SIS_RXCFG256);
2035d2155f2fSWarner Losh 	}
2036d2155f2fSWarner Losh 
2037d2155f2fSWarner Losh 	/* Accept Long Packets for VLAN support */
2038d2155f2fSWarner Losh 	SIS_SETBIT(sc, SIS_RX_CFG, SIS_RXCFG_RX_JABBER);
2039d2155f2fSWarner Losh 
2040d7b57e79SPyun YongHyeon 	/*
2041d7b57e79SPyun YongHyeon 	 * Assume 100Mbps link, actual MAC configuration is done
2042d7b57e79SPyun YongHyeon 	 * after getting a valid link.
2043d7b57e79SPyun YongHyeon 	 */
2044d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_TX_CFG, SIS_TXCFG_100);
2045d2155f2fSWarner Losh 
2046d2155f2fSWarner Losh 	/*
2047d2155f2fSWarner Losh 	 * Enable interrupts.
2048d2155f2fSWarner Losh 	 */
2049d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_IMR, SIS_INTRS);
2050d2155f2fSWarner Losh #ifdef DEVICE_POLLING
2051d2155f2fSWarner Losh 	/*
2052d2155f2fSWarner Losh 	 * ... only enable interrupts if we are not polling, make sure
2053d2155f2fSWarner Losh 	 * they are off otherwise.
2054d2155f2fSWarner Losh 	 */
2055d2155f2fSWarner Losh 	if (ifp->if_capenable & IFCAP_POLLING)
2056d2155f2fSWarner Losh 		CSR_WRITE_4(sc, SIS_IER, 0);
2057d2155f2fSWarner Losh 	else
2058d2155f2fSWarner Losh #endif
2059d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_IER, 1);
2060d2155f2fSWarner Losh 
2061d7b57e79SPyun YongHyeon 	/* Clear MAC disable. */
2062d2155f2fSWarner Losh 	SIS_CLRBIT(sc, SIS_CSR, SIS_CSR_TX_DISABLE | SIS_CSR_RX_DISABLE);
2063d2155f2fSWarner Losh 
206494222398SPyun YongHyeon 	sc->sis_flags &= ~SIS_FLAG_LINK;
2065d2155f2fSWarner Losh 	mii_mediachg(mii);
2066d2155f2fSWarner Losh 
2067d2155f2fSWarner Losh 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
2068d2155f2fSWarner Losh 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2069d2155f2fSWarner Losh 
2070d2155f2fSWarner Losh 	callout_reset(&sc->sis_stat_ch, hz,  sis_tick, sc);
2071d2155f2fSWarner Losh }
2072d2155f2fSWarner Losh 
2073d2155f2fSWarner Losh /*
2074d2155f2fSWarner Losh  * Set media options.
2075d2155f2fSWarner Losh  */
2076d2155f2fSWarner Losh static int
2077d2155f2fSWarner Losh sis_ifmedia_upd(struct ifnet *ifp)
2078d2155f2fSWarner Losh {
2079d2155f2fSWarner Losh 	struct sis_softc	*sc;
2080d2155f2fSWarner Losh 	struct mii_data		*mii;
20813fcb7a53SMarius Strobl 	struct mii_softc	*miisc;
2082fc58ee15SPyun YongHyeon 	int			error;
2083d2155f2fSWarner Losh 
2084d2155f2fSWarner Losh 	sc = ifp->if_softc;
2085d2155f2fSWarner Losh 
2086d2155f2fSWarner Losh 	SIS_LOCK(sc);
2087d2155f2fSWarner Losh 	mii = device_get_softc(sc->sis_miibus);
2088d2155f2fSWarner Losh 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
20893fcb7a53SMarius Strobl 		PHY_RESET(miisc);
2090fc58ee15SPyun YongHyeon 	error = mii_mediachg(mii);
2091d2155f2fSWarner Losh 	SIS_UNLOCK(sc);
2092d2155f2fSWarner Losh 
2093fc58ee15SPyun YongHyeon 	return (error);
2094d2155f2fSWarner Losh }
2095d2155f2fSWarner Losh 
2096d2155f2fSWarner Losh /*
2097d2155f2fSWarner Losh  * Report current media status.
2098d2155f2fSWarner Losh  */
2099d2155f2fSWarner Losh static void
2100d2155f2fSWarner Losh sis_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2101d2155f2fSWarner Losh {
2102d2155f2fSWarner Losh 	struct sis_softc	*sc;
2103d2155f2fSWarner Losh 	struct mii_data		*mii;
2104d2155f2fSWarner Losh 
2105d2155f2fSWarner Losh 	sc = ifp->if_softc;
2106d2155f2fSWarner Losh 
2107d2155f2fSWarner Losh 	SIS_LOCK(sc);
2108d2155f2fSWarner Losh 	mii = device_get_softc(sc->sis_miibus);
2109d2155f2fSWarner Losh 	mii_pollstat(mii);
2110d2155f2fSWarner Losh 	ifmr->ifm_active = mii->mii_media_active;
2111d2155f2fSWarner Losh 	ifmr->ifm_status = mii->mii_media_status;
211257c81d92SPyun YongHyeon 	SIS_UNLOCK(sc);
2113d2155f2fSWarner Losh }
2114d2155f2fSWarner Losh 
2115d2155f2fSWarner Losh static int
2116d2155f2fSWarner Losh sis_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
2117d2155f2fSWarner Losh {
2118d2155f2fSWarner Losh 	struct sis_softc	*sc = ifp->if_softc;
2119d2155f2fSWarner Losh 	struct ifreq		*ifr = (struct ifreq *) data;
2120d2155f2fSWarner Losh 	struct mii_data		*mii;
21210af3989bSPyun YongHyeon 	int			error = 0, mask;
2122d2155f2fSWarner Losh 
2123d2155f2fSWarner Losh 	switch (command) {
2124d2155f2fSWarner Losh 	case SIOCSIFFLAGS:
2125d2155f2fSWarner Losh 		SIS_LOCK(sc);
2126d2155f2fSWarner Losh 		if (ifp->if_flags & IFF_UP) {
2127ae9e8d49SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
2128ae9e8d49SPyun YongHyeon 			    ((ifp->if_flags ^ sc->sis_if_flags) &
2129ed15702fSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2130ed15702fSPyun YongHyeon 				sis_rxfilter(sc);
2131ae9e8d49SPyun YongHyeon 			else
2132d2155f2fSWarner Losh 				sis_initl(sc);
2133ed15702fSPyun YongHyeon 		} else if (ifp->if_drv_flags & IFF_DRV_RUNNING)
2134d2155f2fSWarner Losh 			sis_stop(sc);
2135ae9e8d49SPyun YongHyeon 		sc->sis_if_flags = ifp->if_flags;
2136d2155f2fSWarner Losh 		SIS_UNLOCK(sc);
2137d2155f2fSWarner Losh 		break;
2138d2155f2fSWarner Losh 	case SIOCADDMULTI:
2139d2155f2fSWarner Losh 	case SIOCDELMULTI:
2140d2155f2fSWarner Losh 		SIS_LOCK(sc);
2141ed15702fSPyun YongHyeon 		sis_rxfilter(sc);
2142d2155f2fSWarner Losh 		SIS_UNLOCK(sc);
2143d2155f2fSWarner Losh 		break;
2144d2155f2fSWarner Losh 	case SIOCGIFMEDIA:
2145d2155f2fSWarner Losh 	case SIOCSIFMEDIA:
2146d2155f2fSWarner Losh 		mii = device_get_softc(sc->sis_miibus);
2147d2155f2fSWarner Losh 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2148d2155f2fSWarner Losh 		break;
2149d2155f2fSWarner Losh 	case SIOCSIFCAP:
2150d2155f2fSWarner Losh 		SIS_LOCK(sc);
21510af3989bSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
21520af3989bSPyun YongHyeon #ifdef DEVICE_POLLING
21530af3989bSPyun YongHyeon 		if ((mask & IFCAP_POLLING) != 0 &&
21540af3989bSPyun YongHyeon 		    (IFCAP_POLLING & ifp->if_capabilities) != 0) {
21550af3989bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_POLLING;
21560af3989bSPyun YongHyeon 			if ((IFCAP_POLLING & ifp->if_capenable) != 0) {
21570af3989bSPyun YongHyeon 				error = ether_poll_register(sis_poll, ifp);
21580af3989bSPyun YongHyeon 				if (error != 0) {
2159d2155f2fSWarner Losh 					SIS_UNLOCK(sc);
21600af3989bSPyun YongHyeon 					break;
2161d2155f2fSWarner Losh 				}
21620af3989bSPyun YongHyeon 				/* Disable interrupts. */
21630af3989bSPyun YongHyeon 				CSR_WRITE_4(sc, SIS_IER, 0);
21640af3989bSPyun YongHyeon                         } else {
2165d2155f2fSWarner Losh                                 error = ether_poll_deregister(ifp);
2166d2155f2fSWarner Losh                                 /* Enable interrupts. */
2167d2155f2fSWarner Losh 				CSR_WRITE_4(sc, SIS_IER, 1);
21680af3989bSPyun YongHyeon                         }
2169d2155f2fSWarner Losh 		}
2170d2155f2fSWarner Losh #endif /* DEVICE_POLLING */
21710af3989bSPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
21720af3989bSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
21730af3989bSPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
21740af3989bSPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
21750af3989bSPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
21760af3989bSPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
21770af3989bSPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
21780af3989bSPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
21790af3989bSPyun YongHyeon 		}
21800af3989bSPyun YongHyeon 		SIS_UNLOCK(sc);
2181d2155f2fSWarner Losh 		break;
2182d2155f2fSWarner Losh 	default:
2183d2155f2fSWarner Losh 		error = ether_ioctl(ifp, command, data);
2184d2155f2fSWarner Losh 		break;
2185d2155f2fSWarner Losh 	}
2186d2155f2fSWarner Losh 
2187d2155f2fSWarner Losh 	return (error);
2188d2155f2fSWarner Losh }
2189d2155f2fSWarner Losh 
2190d2155f2fSWarner Losh static void
2191d2155f2fSWarner Losh sis_watchdog(struct sis_softc *sc)
2192d2155f2fSWarner Losh {
2193d2155f2fSWarner Losh 
2194d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
2195d2155f2fSWarner Losh 
2196d2155f2fSWarner Losh 	if (sc->sis_watchdog_timer == 0 || --sc->sis_watchdog_timer >0)
2197d2155f2fSWarner Losh 		return;
2198d2155f2fSWarner Losh 
2199d2155f2fSWarner Losh 	device_printf(sc->sis_dev, "watchdog timeout\n");
2200d2155f2fSWarner Losh 	sc->sis_ifp->if_oerrors++;
2201d2155f2fSWarner Losh 
22027723fa2eSPyun YongHyeon 	sc->sis_ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2203d2155f2fSWarner Losh 	sis_initl(sc);
2204d2155f2fSWarner Losh 
2205d2155f2fSWarner Losh 	if (!IFQ_DRV_IS_EMPTY(&sc->sis_ifp->if_snd))
2206d2155f2fSWarner Losh 		sis_startl(sc->sis_ifp);
2207d2155f2fSWarner Losh }
2208d2155f2fSWarner Losh 
2209d2155f2fSWarner Losh /*
2210d2155f2fSWarner Losh  * Stop the adapter and free any mbufs allocated to the
2211d2155f2fSWarner Losh  * RX and TX lists.
2212d2155f2fSWarner Losh  */
2213d2155f2fSWarner Losh static void
2214d2155f2fSWarner Losh sis_stop(struct sis_softc *sc)
2215d2155f2fSWarner Losh {
2216d2155f2fSWarner Losh 	struct ifnet *ifp;
2217a629f2b1SPyun YongHyeon 	struct sis_rxdesc *rxd;
2218a629f2b1SPyun YongHyeon 	struct sis_txdesc *txd;
2219a629f2b1SPyun YongHyeon 	int i;
2220d2155f2fSWarner Losh 
2221d2155f2fSWarner Losh 	SIS_LOCK_ASSERT(sc);
2222d7b57e79SPyun YongHyeon 
2223d2155f2fSWarner Losh 	ifp = sc->sis_ifp;
2224d2155f2fSWarner Losh 	sc->sis_watchdog_timer = 0;
2225d2155f2fSWarner Losh 
2226d2155f2fSWarner Losh 	callout_stop(&sc->sis_stat_ch);
2227d2155f2fSWarner Losh 
2228d2155f2fSWarner Losh 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2229d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_IER, 0);
2230d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_IMR, 0);
2231d2155f2fSWarner Losh 	CSR_READ_4(sc, SIS_ISR); /* clear any interrupts already pending */
2232d2155f2fSWarner Losh 	SIS_SETBIT(sc, SIS_CSR, SIS_CSR_TX_DISABLE|SIS_CSR_RX_DISABLE);
2233d2155f2fSWarner Losh 	DELAY(1000);
2234d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_TX_LISTPTR, 0);
2235d2155f2fSWarner Losh 	CSR_WRITE_4(sc, SIS_RX_LISTPTR, 0);
2236d2155f2fSWarner Losh 
223794222398SPyun YongHyeon 	sc->sis_flags &= ~SIS_FLAG_LINK;
2238d2155f2fSWarner Losh 
2239d2155f2fSWarner Losh 	/*
2240d2155f2fSWarner Losh 	 * Free data in the RX lists.
2241d2155f2fSWarner Losh 	 */
2242a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_RX_LIST_CNT; i++) {
2243a629f2b1SPyun YongHyeon 		rxd = &sc->sis_rxdesc[i];
2244a629f2b1SPyun YongHyeon 		if (rxd->rx_m != NULL) {
2245a629f2b1SPyun YongHyeon 			bus_dmamap_sync(sc->sis_rx_tag, rxd->rx_dmamap,
2246a629f2b1SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
2247a629f2b1SPyun YongHyeon 			bus_dmamap_unload(sc->sis_rx_tag, rxd->rx_dmamap);
2248a629f2b1SPyun YongHyeon 			m_freem(rxd->rx_m);
2249a629f2b1SPyun YongHyeon 			rxd->rx_m = NULL;
2250d2155f2fSWarner Losh 		}
2251a629f2b1SPyun YongHyeon 	}
2252d2155f2fSWarner Losh 
2253d2155f2fSWarner Losh 	/*
2254d2155f2fSWarner Losh 	 * Free the TX list buffers.
2255d2155f2fSWarner Losh 	 */
2256a629f2b1SPyun YongHyeon 	for (i = 0; i < SIS_TX_LIST_CNT; i++) {
2257a629f2b1SPyun YongHyeon 		txd = &sc->sis_txdesc[i];
2258a629f2b1SPyun YongHyeon 		if (txd->tx_m != NULL) {
2259a629f2b1SPyun YongHyeon 			bus_dmamap_sync(sc->sis_tx_tag, txd->tx_dmamap,
2260a629f2b1SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
2261a629f2b1SPyun YongHyeon 			bus_dmamap_unload(sc->sis_tx_tag, txd->tx_dmamap);
2262a629f2b1SPyun YongHyeon 			m_freem(txd->tx_m);
2263a629f2b1SPyun YongHyeon 			txd->tx_m = NULL;
2264d2155f2fSWarner Losh 		}
2265a629f2b1SPyun YongHyeon 	}
2266d2155f2fSWarner Losh }
2267d2155f2fSWarner Losh 
2268d2155f2fSWarner Losh /*
2269d2155f2fSWarner Losh  * Stop all chip I/O so that the kernel's probe routines don't
2270d2155f2fSWarner Losh  * get confused by errant DMAs when rebooting.
2271d2155f2fSWarner Losh  */
2272e436c382SWarner Losh static int
2273d2155f2fSWarner Losh sis_shutdown(device_t dev)
2274d2155f2fSWarner Losh {
2275d2155f2fSWarner Losh 
22760af3989bSPyun YongHyeon 	return (sis_suspend(dev));
2277d2155f2fSWarner Losh }
2278d2155f2fSWarner Losh 
22797968da57SPyun YongHyeon static int
22807968da57SPyun YongHyeon sis_suspend(device_t dev)
22817968da57SPyun YongHyeon {
22827968da57SPyun YongHyeon 	struct sis_softc	*sc;
22837968da57SPyun YongHyeon 
22847968da57SPyun YongHyeon 	sc = device_get_softc(dev);
22857968da57SPyun YongHyeon 	SIS_LOCK(sc);
22867968da57SPyun YongHyeon 	sis_stop(sc);
22870af3989bSPyun YongHyeon 	sis_wol(sc);
22887968da57SPyun YongHyeon 	SIS_UNLOCK(sc);
22897968da57SPyun YongHyeon 	return (0);
22907968da57SPyun YongHyeon }
22917968da57SPyun YongHyeon 
22927968da57SPyun YongHyeon static int
22937968da57SPyun YongHyeon sis_resume(device_t dev)
22947968da57SPyun YongHyeon {
22957968da57SPyun YongHyeon 	struct sis_softc	*sc;
22967968da57SPyun YongHyeon 	struct ifnet		*ifp;
22977968da57SPyun YongHyeon 
22987968da57SPyun YongHyeon 	sc = device_get_softc(dev);
22997968da57SPyun YongHyeon 	SIS_LOCK(sc);
23007968da57SPyun YongHyeon 	ifp = sc->sis_ifp;
23017968da57SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
23027968da57SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
23037968da57SPyun YongHyeon 		sis_initl(sc);
23047968da57SPyun YongHyeon 	}
23057968da57SPyun YongHyeon 	SIS_UNLOCK(sc);
23067968da57SPyun YongHyeon 	return (0);
23077968da57SPyun YongHyeon }
23087968da57SPyun YongHyeon 
230994222398SPyun YongHyeon static void
23100af3989bSPyun YongHyeon sis_wol(struct sis_softc *sc)
23110af3989bSPyun YongHyeon {
23120af3989bSPyun YongHyeon 	struct ifnet		*ifp;
23130af3989bSPyun YongHyeon 	uint32_t		val;
23140af3989bSPyun YongHyeon 	uint16_t		pmstat;
23150af3989bSPyun YongHyeon 	int			pmc;
23160af3989bSPyun YongHyeon 
23170af3989bSPyun YongHyeon 	ifp = sc->sis_ifp;
23180af3989bSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0)
23190af3989bSPyun YongHyeon 		return;
23200af3989bSPyun YongHyeon 
23210af3989bSPyun YongHyeon 	if (sc->sis_type == SIS_TYPE_83815) {
23220af3989bSPyun YongHyeon 		/* Reset RXDP. */
23230af3989bSPyun YongHyeon 		CSR_WRITE_4(sc, SIS_RX_LISTPTR, 0);
23240af3989bSPyun YongHyeon 
23250af3989bSPyun YongHyeon 		/* Configure WOL events. */
23260af3989bSPyun YongHyeon 		CSR_READ_4(sc, NS_WCSR);
23270af3989bSPyun YongHyeon 		val = 0;
23280af3989bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
23290af3989bSPyun YongHyeon 			val |= NS_WCSR_WAKE_UCAST;
23300af3989bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
23310af3989bSPyun YongHyeon 			val |= NS_WCSR_WAKE_MCAST;
23320af3989bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
23330af3989bSPyun YongHyeon 			val |= NS_WCSR_WAKE_MAGIC;
23340af3989bSPyun YongHyeon 		CSR_WRITE_4(sc, NS_WCSR, val);
23350af3989bSPyun YongHyeon 		/* Enable PME and clear PMESTS. */
23360af3989bSPyun YongHyeon 		val = CSR_READ_4(sc, NS_CLKRUN);
23370af3989bSPyun YongHyeon 		val |= NS_CLKRUN_PMEENB | NS_CLKRUN_PMESTS;
23380af3989bSPyun YongHyeon 		CSR_WRITE_4(sc, NS_CLKRUN, val);
23390af3989bSPyun YongHyeon 		/* Enable silent RX mode. */
23400af3989bSPyun YongHyeon 		SIS_SETBIT(sc, SIS_CSR, SIS_CSR_RX_ENABLE);
23410af3989bSPyun YongHyeon 	} else {
23423b0a4aefSJohn Baldwin 		if (pci_find_cap(sc->sis_dev, PCIY_PMG, &pmc) != 0)
23430af3989bSPyun YongHyeon 			return;
23440af3989bSPyun YongHyeon 		val = 0;
23450af3989bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
23460af3989bSPyun YongHyeon 			val |= SIS_PWRMAN_WOL_MAGIC;
23470af3989bSPyun YongHyeon 		CSR_WRITE_4(sc, SIS_PWRMAN_CTL, val);
23480af3989bSPyun YongHyeon 		/* Request PME. */
23490af3989bSPyun YongHyeon 		pmstat = pci_read_config(sc->sis_dev,
23500af3989bSPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
23510af3989bSPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
23520af3989bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
23530af3989bSPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
23540af3989bSPyun YongHyeon 		pci_write_config(sc->sis_dev,
23550af3989bSPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, pmstat, 2);
23560af3989bSPyun YongHyeon 	}
23570af3989bSPyun YongHyeon }
23580af3989bSPyun YongHyeon 
23590af3989bSPyun YongHyeon static void
236094222398SPyun YongHyeon sis_add_sysctls(struct sis_softc *sc)
236194222398SPyun YongHyeon {
236294222398SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
236394222398SPyun YongHyeon 	struct sysctl_oid_list *children;
236494222398SPyun YongHyeon 	int unit;
236594222398SPyun YongHyeon 
236694222398SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->sis_dev);
236794222398SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->sis_dev));
236894222398SPyun YongHyeon 
236994222398SPyun YongHyeon 	unit = device_get_unit(sc->sis_dev);
237094222398SPyun YongHyeon 	/*
237194222398SPyun YongHyeon 	 * Unlike most other controllers, NS DP83815/DP83816 controllers
237294222398SPyun YongHyeon 	 * seem to pad with 0xFF when it encounter short frames.  According
237394222398SPyun YongHyeon 	 * to RFC 1042 the pad bytes should be 0x00.  Turning this tunable
237494222398SPyun YongHyeon 	 * on will have driver pad manully but it's disabled by default
237594222398SPyun YongHyeon 	 * because it will consume extra CPU cycles for short frames.
237694222398SPyun YongHyeon 	 */
237794222398SPyun YongHyeon 	sc->sis_manual_pad = 0;
237894222398SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "manual_pad",
2379*af3b2549SHans Petter Selasky 	    CTLFLAG_RWTUN, &sc->sis_manual_pad, 0, "Manually pad short frames");
238094222398SPyun YongHyeon }
238194222398SPyun YongHyeon 
2382d2155f2fSWarner Losh static device_method_t sis_methods[] = {
2383d2155f2fSWarner Losh 	/* Device interface */
2384d2155f2fSWarner Losh 	DEVMETHOD(device_probe,		sis_probe),
2385d2155f2fSWarner Losh 	DEVMETHOD(device_attach,	sis_attach),
2386d2155f2fSWarner Losh 	DEVMETHOD(device_detach,	sis_detach),
2387d2155f2fSWarner Losh 	DEVMETHOD(device_shutdown,	sis_shutdown),
23887968da57SPyun YongHyeon 	DEVMETHOD(device_suspend,	sis_suspend),
23897968da57SPyun YongHyeon 	DEVMETHOD(device_resume,	sis_resume),
2390d2155f2fSWarner Losh 
2391d2155f2fSWarner Losh 	/* MII interface */
2392d2155f2fSWarner Losh 	DEVMETHOD(miibus_readreg,	sis_miibus_readreg),
2393d2155f2fSWarner Losh 	DEVMETHOD(miibus_writereg,	sis_miibus_writereg),
2394d2155f2fSWarner Losh 	DEVMETHOD(miibus_statchg,	sis_miibus_statchg),
2395d2155f2fSWarner Losh 
23964b7ec270SMarius Strobl 	DEVMETHOD_END
2397d2155f2fSWarner Losh };
2398d2155f2fSWarner Losh 
2399d2155f2fSWarner Losh static driver_t sis_driver = {
2400d2155f2fSWarner Losh 	"sis",
2401d2155f2fSWarner Losh 	sis_methods,
2402d2155f2fSWarner Losh 	sizeof(struct sis_softc)
2403d2155f2fSWarner Losh };
2404d2155f2fSWarner Losh 
2405d2155f2fSWarner Losh static devclass_t sis_devclass;
2406d2155f2fSWarner Losh 
2407d2155f2fSWarner Losh DRIVER_MODULE(sis, pci, sis_driver, sis_devclass, 0, 0);
2408d2155f2fSWarner Losh DRIVER_MODULE(miibus, sis, miibus_driver, miibus_devclass, 0, 0);
2409