xref: /freebsd/sys/dev/sge/if_sge.c (revision df57947f083046d50552e99b91074927d2458708)
1d193ed0bSPyun YongHyeon /*-
2*df57947fSPedro F. Giffuni  * SPDX-License-Identifier: BSD-4-Clause
3*df57947fSPedro F. Giffuni  *
4d193ed0bSPyun YongHyeon  * Copyright (c) 2008-2010 Nikolay Denev <ndenev@gmail.com>
5d193ed0bSPyun YongHyeon  * Copyright (c) 2007-2008 Alexander Pohoyda <alexander.pohoyda@gmx.net>
6d193ed0bSPyun YongHyeon  * Copyright (c) 1997, 1998, 1999
7d193ed0bSPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
8d193ed0bSPyun YongHyeon  *
9d193ed0bSPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
10d193ed0bSPyun YongHyeon  * modification, are permitted provided that the following conditions
11d193ed0bSPyun YongHyeon  * are met:
12d193ed0bSPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
13d193ed0bSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
14d193ed0bSPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
15d193ed0bSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
16d193ed0bSPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
17d193ed0bSPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
18d193ed0bSPyun YongHyeon  *    must display the following acknowledgement:
19d193ed0bSPyun YongHyeon  *	This product includes software developed by Bill Paul.
20d193ed0bSPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
21d193ed0bSPyun YongHyeon  *    may be used to endorse or promote products derived from this software
22d193ed0bSPyun YongHyeon  *    without specific prior written permission.
23d193ed0bSPyun YongHyeon  *
24d193ed0bSPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS''
25d193ed0bSPyun YongHyeon  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26d193ed0bSPyun YongHyeon  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
27d193ed0bSPyun YongHyeon  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL AUTHORS OR
28d193ed0bSPyun YongHyeon  * THE VOICES IN THEIR HEADS BE LIABLE FOR ANY DIRECT, INDIRECT,
29d193ed0bSPyun YongHyeon  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
30d193ed0bSPyun YongHyeon  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
31d193ed0bSPyun YongHyeon  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32d193ed0bSPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
33d193ed0bSPyun YongHyeon  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34d193ed0bSPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
35d193ed0bSPyun YongHyeon  * OF THE POSSIBILITY OF SUCH DAMAGE.
36d193ed0bSPyun YongHyeon  */
37d193ed0bSPyun YongHyeon 
38d193ed0bSPyun YongHyeon #include <sys/cdefs.h>
39d193ed0bSPyun YongHyeon __FBSDID("$FreeBSD$");
40d193ed0bSPyun YongHyeon 
41d193ed0bSPyun YongHyeon /*
42d193ed0bSPyun YongHyeon  * SiS 190/191 PCI Ethernet NIC driver.
43d193ed0bSPyun YongHyeon  *
44d193ed0bSPyun YongHyeon  * Adapted to SiS 190 NIC by Alexander Pohoyda based on the original
45d193ed0bSPyun YongHyeon  * SiS 900 driver by Bill Paul, using SiS 190/191 Solaris driver by
46d193ed0bSPyun YongHyeon  * Masayuki Murayama and SiS 190/191 GNU/Linux driver by K.M. Liu
47d193ed0bSPyun YongHyeon  * <kmliu@sis.com>.  Thanks to Pyun YongHyeon <pyunyh@gmail.com> for
48d193ed0bSPyun YongHyeon  * review and very useful comments.
49d193ed0bSPyun YongHyeon  *
50d193ed0bSPyun YongHyeon  * Adapted to SiS 191 NIC by Nikolay Denev with further ideas from the
51d193ed0bSPyun YongHyeon  * Linux and Solaris drivers.
52d193ed0bSPyun YongHyeon  */
53d193ed0bSPyun YongHyeon 
54d193ed0bSPyun YongHyeon #include <sys/param.h>
55d193ed0bSPyun YongHyeon #include <sys/systm.h>
56d193ed0bSPyun YongHyeon #include <sys/bus.h>
57d193ed0bSPyun YongHyeon #include <sys/endian.h>
58d193ed0bSPyun YongHyeon #include <sys/kernel.h>
59d193ed0bSPyun YongHyeon #include <sys/lock.h>
60d193ed0bSPyun YongHyeon #include <sys/malloc.h>
61d193ed0bSPyun YongHyeon #include <sys/mbuf.h>
62d193ed0bSPyun YongHyeon #include <sys/module.h>
63d193ed0bSPyun YongHyeon #include <sys/mutex.h>
64d193ed0bSPyun YongHyeon #include <sys/rman.h>
65d193ed0bSPyun YongHyeon #include <sys/socket.h>
66d193ed0bSPyun YongHyeon #include <sys/sockio.h>
67d193ed0bSPyun YongHyeon 
68d193ed0bSPyun YongHyeon #include <net/bpf.h>
69d193ed0bSPyun YongHyeon #include <net/if.h>
7076039bc8SGleb Smirnoff #include <net/if_var.h>
71d193ed0bSPyun YongHyeon #include <net/if_arp.h>
72d193ed0bSPyun YongHyeon #include <net/ethernet.h>
73d193ed0bSPyun YongHyeon #include <net/if_dl.h>
74d193ed0bSPyun YongHyeon #include <net/if_media.h>
75d193ed0bSPyun YongHyeon #include <net/if_types.h>
76d193ed0bSPyun YongHyeon #include <net/if_vlan_var.h>
77d193ed0bSPyun YongHyeon 
7865329b31SPyun YongHyeon #include <netinet/in.h>
7965329b31SPyun YongHyeon #include <netinet/in_systm.h>
8065329b31SPyun YongHyeon #include <netinet/ip.h>
8165329b31SPyun YongHyeon #include <netinet/tcp.h>
8265329b31SPyun YongHyeon 
83d193ed0bSPyun YongHyeon #include <machine/bus.h>
8465329b31SPyun YongHyeon #include <machine/in_cksum.h>
85d193ed0bSPyun YongHyeon 
86d193ed0bSPyun YongHyeon #include <dev/mii/mii.h>
87d193ed0bSPyun YongHyeon #include <dev/mii/miivar.h>
88d193ed0bSPyun YongHyeon 
89d193ed0bSPyun YongHyeon #include <dev/pci/pcireg.h>
90d193ed0bSPyun YongHyeon #include <dev/pci/pcivar.h>
91d193ed0bSPyun YongHyeon 
92c6491946SPyun YongHyeon #include <dev/sge/if_sgereg.h>
93d193ed0bSPyun YongHyeon 
94d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, pci, 1, 1, 1);
95d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, ether, 1, 1, 1);
96d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, miibus, 1, 1, 1);
97d193ed0bSPyun YongHyeon 
98d193ed0bSPyun YongHyeon /* "device miibus0" required.  See GENERIC if you get errors here. */
99d193ed0bSPyun YongHyeon #include "miibus_if.h"
100d193ed0bSPyun YongHyeon 
101d193ed0bSPyun YongHyeon /*
102d193ed0bSPyun YongHyeon  * Various supported device vendors/types and their names.
103d193ed0bSPyun YongHyeon  */
104d193ed0bSPyun YongHyeon static struct sge_type sge_devs[] = {
105d193ed0bSPyun YongHyeon 	{ SIS_VENDORID, SIS_DEVICEID_190, "SiS190 Fast Ethernet" },
106d193ed0bSPyun YongHyeon 	{ SIS_VENDORID, SIS_DEVICEID_191, "SiS191 Fast/Gigabit Ethernet" },
107d193ed0bSPyun YongHyeon 	{ 0, 0, NULL }
108d193ed0bSPyun YongHyeon };
109d193ed0bSPyun YongHyeon 
110d193ed0bSPyun YongHyeon static int	sge_probe(device_t);
111d193ed0bSPyun YongHyeon static int	sge_attach(device_t);
112d193ed0bSPyun YongHyeon static int	sge_detach(device_t);
113d193ed0bSPyun YongHyeon static int	sge_shutdown(device_t);
114d193ed0bSPyun YongHyeon static int	sge_suspend(device_t);
115d193ed0bSPyun YongHyeon static int	sge_resume(device_t);
116d193ed0bSPyun YongHyeon 
117d193ed0bSPyun YongHyeon static int	sge_miibus_readreg(device_t, int, int);
118d193ed0bSPyun YongHyeon static int	sge_miibus_writereg(device_t, int, int, int);
119d193ed0bSPyun YongHyeon static void	sge_miibus_statchg(device_t);
120d193ed0bSPyun YongHyeon 
121d193ed0bSPyun YongHyeon static int	sge_newbuf(struct sge_softc *, int);
122d193ed0bSPyun YongHyeon static int	sge_encap(struct sge_softc *, struct mbuf **);
123d193ed0bSPyun YongHyeon static __inline void
124d193ed0bSPyun YongHyeon 		sge_discard_rxbuf(struct sge_softc *, int);
125d193ed0bSPyun YongHyeon static void	sge_rxeof(struct sge_softc *);
126d193ed0bSPyun YongHyeon static void	sge_txeof(struct sge_softc *);
127d193ed0bSPyun YongHyeon static void	sge_intr(void *);
128d193ed0bSPyun YongHyeon static void	sge_tick(void *);
129d193ed0bSPyun YongHyeon static void	sge_start(struct ifnet *);
130d193ed0bSPyun YongHyeon static void	sge_start_locked(struct ifnet *);
131d193ed0bSPyun YongHyeon static int	sge_ioctl(struct ifnet *, u_long, caddr_t);
132d193ed0bSPyun YongHyeon static void	sge_init(void *);
133d193ed0bSPyun YongHyeon static void	sge_init_locked(struct sge_softc *);
134d193ed0bSPyun YongHyeon static void	sge_stop(struct sge_softc *);
135d193ed0bSPyun YongHyeon static void	sge_watchdog(struct sge_softc *);
136d193ed0bSPyun YongHyeon static int	sge_ifmedia_upd(struct ifnet *);
137d193ed0bSPyun YongHyeon static void	sge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
138d193ed0bSPyun YongHyeon 
139d193ed0bSPyun YongHyeon static int	sge_get_mac_addr_apc(struct sge_softc *, uint8_t *);
140d193ed0bSPyun YongHyeon static int	sge_get_mac_addr_eeprom(struct sge_softc *, uint8_t *);
141d193ed0bSPyun YongHyeon static uint16_t	sge_read_eeprom(struct sge_softc *, int);
142d193ed0bSPyun YongHyeon 
143d193ed0bSPyun YongHyeon static void	sge_rxfilter(struct sge_softc *);
144c186cf13SPyun YongHyeon static void	sge_setvlan(struct sge_softc *);
145d193ed0bSPyun YongHyeon static void	sge_reset(struct sge_softc *);
146d193ed0bSPyun YongHyeon static int	sge_list_rx_init(struct sge_softc *);
147d193ed0bSPyun YongHyeon static int	sge_list_rx_free(struct sge_softc *);
148d193ed0bSPyun YongHyeon static int	sge_list_tx_init(struct sge_softc *);
149d193ed0bSPyun YongHyeon static int	sge_list_tx_free(struct sge_softc *);
150d193ed0bSPyun YongHyeon 
151d193ed0bSPyun YongHyeon static int	sge_dma_alloc(struct sge_softc *);
152d193ed0bSPyun YongHyeon static void	sge_dma_free(struct sge_softc *);
153d193ed0bSPyun YongHyeon static void	sge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
154d193ed0bSPyun YongHyeon 
155d193ed0bSPyun YongHyeon static device_method_t sge_methods[] = {
156d193ed0bSPyun YongHyeon 	/* Device interface */
157d193ed0bSPyun YongHyeon 	DEVMETHOD(device_probe,		sge_probe),
158d193ed0bSPyun YongHyeon 	DEVMETHOD(device_attach,	sge_attach),
159d193ed0bSPyun YongHyeon 	DEVMETHOD(device_detach,	sge_detach),
160d193ed0bSPyun YongHyeon 	DEVMETHOD(device_suspend,	sge_suspend),
161d193ed0bSPyun YongHyeon 	DEVMETHOD(device_resume,	sge_resume),
162d193ed0bSPyun YongHyeon 	DEVMETHOD(device_shutdown,	sge_shutdown),
163d193ed0bSPyun YongHyeon 
164d193ed0bSPyun YongHyeon 	/* MII interface */
165d193ed0bSPyun YongHyeon 	DEVMETHOD(miibus_readreg,	sge_miibus_readreg),
166d193ed0bSPyun YongHyeon 	DEVMETHOD(miibus_writereg,	sge_miibus_writereg),
167d193ed0bSPyun YongHyeon 	DEVMETHOD(miibus_statchg,	sge_miibus_statchg),
168d193ed0bSPyun YongHyeon 
1694b7ec270SMarius Strobl 	DEVMETHOD_END
170d193ed0bSPyun YongHyeon };
171d193ed0bSPyun YongHyeon 
172d193ed0bSPyun YongHyeon static driver_t sge_driver = {
173d193ed0bSPyun YongHyeon 	"sge", sge_methods, sizeof(struct sge_softc)
174d193ed0bSPyun YongHyeon };
175d193ed0bSPyun YongHyeon 
176d193ed0bSPyun YongHyeon static devclass_t sge_devclass;
177d193ed0bSPyun YongHyeon 
178d193ed0bSPyun YongHyeon DRIVER_MODULE(sge, pci, sge_driver, sge_devclass, 0, 0);
179d193ed0bSPyun YongHyeon DRIVER_MODULE(miibus, sge, miibus_driver, miibus_devclass, 0, 0);
180d193ed0bSPyun YongHyeon 
181d193ed0bSPyun YongHyeon /*
182d193ed0bSPyun YongHyeon  * Register space access macros.
183d193ed0bSPyun YongHyeon  */
184d193ed0bSPyun YongHyeon #define	CSR_WRITE_4(sc, reg, val)	bus_write_4(sc->sge_res, reg, val)
185d193ed0bSPyun YongHyeon #define	CSR_WRITE_2(sc, reg, val)	bus_write_2(sc->sge_res, reg, val)
186d193ed0bSPyun YongHyeon #define	CSR_WRITE_1(cs, reg, val)	bus_write_1(sc->sge_res, reg, val)
187d193ed0bSPyun YongHyeon 
188d193ed0bSPyun YongHyeon #define	CSR_READ_4(sc, reg)		bus_read_4(sc->sge_res, reg)
189d193ed0bSPyun YongHyeon #define	CSR_READ_2(sc, reg)		bus_read_2(sc->sge_res, reg)
190d193ed0bSPyun YongHyeon #define	CSR_READ_1(sc, reg)		bus_read_1(sc->sge_res, reg)
191d193ed0bSPyun YongHyeon 
192d193ed0bSPyun YongHyeon /* Define to show Tx/Rx error status. */
193d193ed0bSPyun YongHyeon #undef SGE_SHOW_ERRORS
194d193ed0bSPyun YongHyeon 
195d193ed0bSPyun YongHyeon #define	SGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
196d193ed0bSPyun YongHyeon 
197d193ed0bSPyun YongHyeon static void
198d193ed0bSPyun YongHyeon sge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
199d193ed0bSPyun YongHyeon {
200d193ed0bSPyun YongHyeon 	bus_addr_t *p;
201d193ed0bSPyun YongHyeon 
202d193ed0bSPyun YongHyeon 	if (error != 0)
203d193ed0bSPyun YongHyeon 		return;
204d193ed0bSPyun YongHyeon 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
205d193ed0bSPyun YongHyeon 	p  = arg;
206d193ed0bSPyun YongHyeon 	*p = segs->ds_addr;
207d193ed0bSPyun YongHyeon }
208d193ed0bSPyun YongHyeon 
209d193ed0bSPyun YongHyeon /*
210d193ed0bSPyun YongHyeon  * Read a sequence of words from the EEPROM.
211d193ed0bSPyun YongHyeon  */
212d193ed0bSPyun YongHyeon static uint16_t
213d193ed0bSPyun YongHyeon sge_read_eeprom(struct sge_softc *sc, int offset)
214d193ed0bSPyun YongHyeon {
215d193ed0bSPyun YongHyeon 	uint32_t val;
216d193ed0bSPyun YongHyeon 	int i;
217d193ed0bSPyun YongHyeon 
218d193ed0bSPyun YongHyeon 	KASSERT(offset <= EI_OFFSET, ("EEPROM offset too big"));
219d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, ROMInterface,
220d193ed0bSPyun YongHyeon 	    EI_REQ | EI_OP_RD | (offset << EI_OFFSET_SHIFT));
221d193ed0bSPyun YongHyeon 	DELAY(500);
222d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TIMEOUT; i++) {
223d193ed0bSPyun YongHyeon 		val = CSR_READ_4(sc, ROMInterface);
224d193ed0bSPyun YongHyeon 		if ((val & EI_REQ) == 0)
225d193ed0bSPyun YongHyeon 			break;
226d193ed0bSPyun YongHyeon 		DELAY(100);
227d193ed0bSPyun YongHyeon 	}
228d193ed0bSPyun YongHyeon 	if (i == SGE_TIMEOUT) {
229d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
230d193ed0bSPyun YongHyeon 		    "EEPROM read timeout : 0x%08x\n", val);
231d193ed0bSPyun YongHyeon 		return (0xffff);
232d193ed0bSPyun YongHyeon 	}
233d193ed0bSPyun YongHyeon 
234d193ed0bSPyun YongHyeon 	return ((val & EI_DATA) >> EI_DATA_SHIFT);
235d193ed0bSPyun YongHyeon }
236d193ed0bSPyun YongHyeon 
237d193ed0bSPyun YongHyeon static int
238d193ed0bSPyun YongHyeon sge_get_mac_addr_eeprom(struct sge_softc *sc, uint8_t *dest)
239d193ed0bSPyun YongHyeon {
240d193ed0bSPyun YongHyeon 	uint16_t val;
241d193ed0bSPyun YongHyeon 	int i;
242d193ed0bSPyun YongHyeon 
243d193ed0bSPyun YongHyeon 	val = sge_read_eeprom(sc, EEPROMSignature);
244d193ed0bSPyun YongHyeon 	if (val == 0xffff || val == 0) {
245d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
246d193ed0bSPyun YongHyeon 		    "invalid EEPROM signature : 0x%04x\n", val);
247d193ed0bSPyun YongHyeon 		return (EINVAL);
248d193ed0bSPyun YongHyeon 	}
249d193ed0bSPyun YongHyeon 
250d193ed0bSPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
251d193ed0bSPyun YongHyeon 		val = sge_read_eeprom(sc, EEPROMMACAddr + i / 2);
252d193ed0bSPyun YongHyeon 		dest[i + 0] = (uint8_t)val;
253d193ed0bSPyun YongHyeon 		dest[i + 1] = (uint8_t)(val >> 8);
254d193ed0bSPyun YongHyeon 	}
255d193ed0bSPyun YongHyeon 
256d193ed0bSPyun YongHyeon 	if ((sge_read_eeprom(sc, EEPROMInfo) & 0x80) != 0)
257d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_RGMII;
258d193ed0bSPyun YongHyeon 	return (0);
259d193ed0bSPyun YongHyeon }
260d193ed0bSPyun YongHyeon 
261d193ed0bSPyun YongHyeon /*
262d193ed0bSPyun YongHyeon  * For SiS96x, APC CMOS RAM is used to store ethernet address.
263d193ed0bSPyun YongHyeon  * APC CMOS RAM is accessed through ISA bridge.
264d193ed0bSPyun YongHyeon  */
265d193ed0bSPyun YongHyeon static int
266d193ed0bSPyun YongHyeon sge_get_mac_addr_apc(struct sge_softc *sc, uint8_t *dest)
267d193ed0bSPyun YongHyeon {
268d193ed0bSPyun YongHyeon #if defined(__amd64__) || defined(__i386__)
269d193ed0bSPyun YongHyeon 	devclass_t pci;
270d193ed0bSPyun YongHyeon 	device_t bus, dev = NULL;
271d193ed0bSPyun YongHyeon 	device_t *kids;
272d193ed0bSPyun YongHyeon 	struct apc_tbl {
273d193ed0bSPyun YongHyeon 		uint16_t vid;
274d193ed0bSPyun YongHyeon 		uint16_t did;
275d193ed0bSPyun YongHyeon 	} *tp, apc_tbls[] = {
276d193ed0bSPyun YongHyeon 		{ SIS_VENDORID, 0x0965 },
277d193ed0bSPyun YongHyeon 		{ SIS_VENDORID, 0x0966 },
278d193ed0bSPyun YongHyeon 		{ SIS_VENDORID, 0x0968 }
279d193ed0bSPyun YongHyeon 	};
280d193ed0bSPyun YongHyeon 	uint8_t reg;
2818dfea464SPedro F. Giffuni 	int busnum, i, j, numkids;
282d193ed0bSPyun YongHyeon 
283d193ed0bSPyun YongHyeon 	pci = devclass_find("pci");
284d193ed0bSPyun YongHyeon 	for (busnum = 0; busnum < devclass_get_maxunit(pci); busnum++) {
285d193ed0bSPyun YongHyeon 		bus = devclass_get_device(pci, busnum);
286d193ed0bSPyun YongHyeon 		if (!bus)
287d193ed0bSPyun YongHyeon 			continue;
288d193ed0bSPyun YongHyeon 		if (device_get_children(bus, &kids, &numkids) != 0)
289d193ed0bSPyun YongHyeon 			continue;
290d193ed0bSPyun YongHyeon 		for (i = 0; i < numkids; i++) {
291d193ed0bSPyun YongHyeon 			dev = kids[i];
292d193ed0bSPyun YongHyeon 			if (pci_get_class(dev) == PCIC_BRIDGE &&
293d193ed0bSPyun YongHyeon 			    pci_get_subclass(dev) == PCIS_BRIDGE_ISA) {
294d193ed0bSPyun YongHyeon 				tp = apc_tbls;
2958dfea464SPedro F. Giffuni 				for (j = 0; j < nitems(apc_tbls); j++) {
296d193ed0bSPyun YongHyeon 					if (pci_get_vendor(dev) == tp->vid &&
297d193ed0bSPyun YongHyeon 					    pci_get_device(dev) == tp->did) {
298d193ed0bSPyun YongHyeon 						free(kids, M_TEMP);
299d193ed0bSPyun YongHyeon 						goto apc_found;
300d193ed0bSPyun YongHyeon 					}
301d193ed0bSPyun YongHyeon 					tp++;
302d193ed0bSPyun YongHyeon 				}
303d193ed0bSPyun YongHyeon 			}
304d193ed0bSPyun YongHyeon                 }
305d193ed0bSPyun YongHyeon 		free(kids, M_TEMP);
306d193ed0bSPyun YongHyeon 	}
307d193ed0bSPyun YongHyeon 	device_printf(sc->sge_dev, "couldn't find PCI-ISA bridge\n");
308d193ed0bSPyun YongHyeon 	return (EINVAL);
309d193ed0bSPyun YongHyeon apc_found:
310d193ed0bSPyun YongHyeon 	/* Enable port 0x78 and 0x79 to access APC registers. */
311d193ed0bSPyun YongHyeon 	reg = pci_read_config(dev, 0x48, 1);
312d193ed0bSPyun YongHyeon 	pci_write_config(dev, 0x48, reg & ~0x02, 1);
313d193ed0bSPyun YongHyeon 	DELAY(50);
314d193ed0bSPyun YongHyeon 	pci_read_config(dev, 0x48, 1);
315d193ed0bSPyun YongHyeon 	/* Read stored ethernet address. */
316d193ed0bSPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
317d193ed0bSPyun YongHyeon 		outb(0x78, 0x09 + i);
318d193ed0bSPyun YongHyeon 		dest[i] = inb(0x79);
319d193ed0bSPyun YongHyeon 	}
320d193ed0bSPyun YongHyeon 	outb(0x78, 0x12);
321d193ed0bSPyun YongHyeon 	if ((inb(0x79) & 0x80) != 0)
322d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_RGMII;
323d193ed0bSPyun YongHyeon 	/* Restore access to APC registers. */
324d193ed0bSPyun YongHyeon 	pci_write_config(dev, 0x48, reg, 1);
325d193ed0bSPyun YongHyeon 
326d193ed0bSPyun YongHyeon 	return (0);
327d193ed0bSPyun YongHyeon #else
328d193ed0bSPyun YongHyeon 	return (EINVAL);
329d193ed0bSPyun YongHyeon #endif
330d193ed0bSPyun YongHyeon }
331d193ed0bSPyun YongHyeon 
332d193ed0bSPyun YongHyeon static int
333d193ed0bSPyun YongHyeon sge_miibus_readreg(device_t dev, int phy, int reg)
334d193ed0bSPyun YongHyeon {
335d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
336d193ed0bSPyun YongHyeon 	uint32_t val;
337d193ed0bSPyun YongHyeon 	int i;
338d193ed0bSPyun YongHyeon 
339d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
340d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) |
341d193ed0bSPyun YongHyeon 	    (reg << GMI_REG_SHIFT) | GMI_OP_RD | GMI_REQ);
342d193ed0bSPyun YongHyeon 	DELAY(10);
343d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TIMEOUT; i++) {
344d193ed0bSPyun YongHyeon 		val = CSR_READ_4(sc, GMIIControl);
345d193ed0bSPyun YongHyeon 		if ((val & GMI_REQ) == 0)
346d193ed0bSPyun YongHyeon 			break;
347d193ed0bSPyun YongHyeon 		DELAY(10);
348d193ed0bSPyun YongHyeon 	}
349d193ed0bSPyun YongHyeon 	if (i == SGE_TIMEOUT) {
350d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev, "PHY read timeout : %d\n", reg);
351d193ed0bSPyun YongHyeon 		return (0);
352d193ed0bSPyun YongHyeon 	}
353d193ed0bSPyun YongHyeon 	return ((val & GMI_DATA) >> GMI_DATA_SHIFT);
354d193ed0bSPyun YongHyeon }
355d193ed0bSPyun YongHyeon 
356d193ed0bSPyun YongHyeon static int
357d193ed0bSPyun YongHyeon sge_miibus_writereg(device_t dev, int phy, int reg, int data)
358d193ed0bSPyun YongHyeon {
359d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
360d193ed0bSPyun YongHyeon 	uint32_t val;
361d193ed0bSPyun YongHyeon 	int i;
362d193ed0bSPyun YongHyeon 
363d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
364d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) |
365d193ed0bSPyun YongHyeon 	    (reg << GMI_REG_SHIFT) | (data << GMI_DATA_SHIFT) |
366d193ed0bSPyun YongHyeon 	    GMI_OP_WR | GMI_REQ);
367d193ed0bSPyun YongHyeon 	DELAY(10);
368d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TIMEOUT; i++) {
369d193ed0bSPyun YongHyeon 		val = CSR_READ_4(sc, GMIIControl);
370d193ed0bSPyun YongHyeon 		if ((val & GMI_REQ) == 0)
371d193ed0bSPyun YongHyeon 			break;
372d193ed0bSPyun YongHyeon 		DELAY(10);
373d193ed0bSPyun YongHyeon 	}
374d193ed0bSPyun YongHyeon 	if (i == SGE_TIMEOUT)
375d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev, "PHY write timeout : %d\n", reg);
376d193ed0bSPyun YongHyeon 	return (0);
377d193ed0bSPyun YongHyeon }
378d193ed0bSPyun YongHyeon 
379d193ed0bSPyun YongHyeon static void
380d193ed0bSPyun YongHyeon sge_miibus_statchg(device_t dev)
381d193ed0bSPyun YongHyeon {
382d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
383d193ed0bSPyun YongHyeon 	struct mii_data *mii;
384d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
385d193ed0bSPyun YongHyeon 	uint32_t ctl, speed;
386d193ed0bSPyun YongHyeon 
387d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
388d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
389d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
390d193ed0bSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
391d193ed0bSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
392d193ed0bSPyun YongHyeon 		return;
393d193ed0bSPyun YongHyeon 	speed = 0;
394d193ed0bSPyun YongHyeon 	sc->sge_flags &= ~SGE_FLAG_LINK;
395d193ed0bSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
396d193ed0bSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
397d193ed0bSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
398d193ed0bSPyun YongHyeon 		case IFM_10_T:
399d193ed0bSPyun YongHyeon 			sc->sge_flags |= SGE_FLAG_LINK;
400d193ed0bSPyun YongHyeon 			speed = SC_SPEED_10;
401d193ed0bSPyun YongHyeon 			break;
402d193ed0bSPyun YongHyeon 		case IFM_100_TX:
403d193ed0bSPyun YongHyeon 			sc->sge_flags |= SGE_FLAG_LINK;
404d193ed0bSPyun YongHyeon 			speed = SC_SPEED_100;
405d193ed0bSPyun YongHyeon 			break;
406d193ed0bSPyun YongHyeon 		case IFM_1000_T:
407d193ed0bSPyun YongHyeon 			if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) {
408d193ed0bSPyun YongHyeon 				sc->sge_flags |= SGE_FLAG_LINK;
409d193ed0bSPyun YongHyeon 				speed = SC_SPEED_1000;
410d193ed0bSPyun YongHyeon 			}
411d193ed0bSPyun YongHyeon 			break;
412d193ed0bSPyun YongHyeon 		default:
413d193ed0bSPyun YongHyeon 			break;
414d193ed0bSPyun YongHyeon                 }
415d193ed0bSPyun YongHyeon         }
416d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0)
417d193ed0bSPyun YongHyeon 		return;
418d193ed0bSPyun YongHyeon 	/* Reprogram MAC to resolved speed/duplex/flow-control parameters. */
419d193ed0bSPyun YongHyeon 	ctl = CSR_READ_4(sc, StationControl);
420d193ed0bSPyun YongHyeon 	ctl &= ~(0x0f000000 | SC_FDX | SC_SPEED_MASK);
421d193ed0bSPyun YongHyeon 	if (speed == SC_SPEED_1000) {
422d193ed0bSPyun YongHyeon 		ctl |= 0x07000000;
423d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_SPEED_1000;
424d193ed0bSPyun YongHyeon 	} else {
425d193ed0bSPyun YongHyeon 		ctl |= 0x04000000;
426d193ed0bSPyun YongHyeon 		sc->sge_flags &= ~SGE_FLAG_SPEED_1000;
427d193ed0bSPyun YongHyeon 	}
428d193ed0bSPyun YongHyeon #ifdef notyet
429d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_GMII) != 0)
430d193ed0bSPyun YongHyeon 		ctl |= 0x03000000;
431d193ed0bSPyun YongHyeon #endif
432d193ed0bSPyun YongHyeon 	ctl |= speed;
433d193ed0bSPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
434d193ed0bSPyun YongHyeon 		ctl |= SC_FDX;
435d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_FDX;
436d193ed0bSPyun YongHyeon 	} else
437d193ed0bSPyun YongHyeon 		sc->sge_flags &= ~SGE_FLAG_FDX;
438d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, StationControl, ctl);
439d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) {
440d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, RGMIIDelay, 0x0441);
441d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, RGMIIDelay, 0x0440);
442d193ed0bSPyun YongHyeon 	}
443d193ed0bSPyun YongHyeon }
444d193ed0bSPyun YongHyeon 
445d193ed0bSPyun YongHyeon static void
446d193ed0bSPyun YongHyeon sge_rxfilter(struct sge_softc *sc)
447d193ed0bSPyun YongHyeon {
448d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
449d193ed0bSPyun YongHyeon 	struct ifmultiaddr *ifma;
450d193ed0bSPyun YongHyeon 	uint32_t crc, hashes[2];
451d193ed0bSPyun YongHyeon 	uint16_t rxfilt;
452d193ed0bSPyun YongHyeon 
453d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
454d193ed0bSPyun YongHyeon 
455d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
4569c2851d2SPyun YongHyeon 	rxfilt = CSR_READ_2(sc, RxMacControl);
4579c2851d2SPyun YongHyeon 	rxfilt &= ~(AcceptBroadcast | AcceptAllPhys | AcceptMulticast);
4589c2851d2SPyun YongHyeon 	rxfilt |= AcceptMyPhys;
459d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
460d193ed0bSPyun YongHyeon 		rxfilt |= AcceptBroadcast;
461d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
462d193ed0bSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
463d193ed0bSPyun YongHyeon 			rxfilt |= AcceptAllPhys;
464d193ed0bSPyun YongHyeon 		rxfilt |= AcceptMulticast;
465d193ed0bSPyun YongHyeon 		hashes[0] = 0xFFFFFFFF;
466d193ed0bSPyun YongHyeon 		hashes[1] = 0xFFFFFFFF;
4679c2851d2SPyun YongHyeon 	} else {
468d193ed0bSPyun YongHyeon 		rxfilt |= AcceptMulticast;
4699c2851d2SPyun YongHyeon 		hashes[0] = hashes[1] = 0;
470d193ed0bSPyun YongHyeon 		/* Now program new ones. */
471d193ed0bSPyun YongHyeon 		if_maddr_rlock(ifp);
472d193ed0bSPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
473d193ed0bSPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
474d193ed0bSPyun YongHyeon 				continue;
475d193ed0bSPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
476d193ed0bSPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
477d193ed0bSPyun YongHyeon 			hashes[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
478d193ed0bSPyun YongHyeon 		}
479d193ed0bSPyun YongHyeon 		if_maddr_runlock(ifp);
4809c2851d2SPyun YongHyeon 	}
48178b11406SPyun YongHyeon 	CSR_WRITE_2(sc, RxMacControl, rxfilt);
482d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxHashTable, hashes[0]);
483d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxHashTable2, hashes[1]);
484d193ed0bSPyun YongHyeon }
485d193ed0bSPyun YongHyeon 
486d193ed0bSPyun YongHyeon static void
487c186cf13SPyun YongHyeon sge_setvlan(struct sge_softc *sc)
488c186cf13SPyun YongHyeon {
489c186cf13SPyun YongHyeon 	struct ifnet *ifp;
490c186cf13SPyun YongHyeon 	uint16_t rxfilt;
491c186cf13SPyun YongHyeon 
492c186cf13SPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
493c186cf13SPyun YongHyeon 
494c186cf13SPyun YongHyeon 	ifp = sc->sge_ifp;
495c186cf13SPyun YongHyeon 	if ((ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) == 0)
496c186cf13SPyun YongHyeon 		return;
497c186cf13SPyun YongHyeon 	rxfilt = CSR_READ_2(sc, RxMacControl);
498c186cf13SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
499c186cf13SPyun YongHyeon 		rxfilt |= RXMAC_STRIP_VLAN;
500c186cf13SPyun YongHyeon 	else
501c186cf13SPyun YongHyeon 		rxfilt &= ~RXMAC_STRIP_VLAN;
502c186cf13SPyun YongHyeon 	CSR_WRITE_2(sc, RxMacControl, rxfilt);
503c186cf13SPyun YongHyeon }
504c186cf13SPyun YongHyeon 
505c186cf13SPyun YongHyeon static void
506d193ed0bSPyun YongHyeon sge_reset(struct sge_softc *sc)
507d193ed0bSPyun YongHyeon {
508d193ed0bSPyun YongHyeon 
509d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
510d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
511d193ed0bSPyun YongHyeon 
512d193ed0bSPyun YongHyeon 	/* Soft reset. */
513d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrControl, 0x8000);
514d193ed0bSPyun YongHyeon 	CSR_READ_4(sc, IntrControl);
515d193ed0bSPyun YongHyeon 	DELAY(100);
516d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrControl, 0);
517d193ed0bSPyun YongHyeon 	/* Stop MAC. */
518d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_CTL, 0x1a00);
519d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_CTL, 0x1a00);
520d193ed0bSPyun YongHyeon 
521d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
522d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
523d193ed0bSPyun YongHyeon 
524d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, GMIIControl, 0);
525d193ed0bSPyun YongHyeon }
526d193ed0bSPyun YongHyeon 
527d193ed0bSPyun YongHyeon /*
528d193ed0bSPyun YongHyeon  * Probe for an SiS chip. Check the PCI vendor and device
529d193ed0bSPyun YongHyeon  * IDs against our list and return a device name if we find a match.
530d193ed0bSPyun YongHyeon  */
531d193ed0bSPyun YongHyeon static int
532d193ed0bSPyun YongHyeon sge_probe(device_t dev)
533d193ed0bSPyun YongHyeon {
534d193ed0bSPyun YongHyeon 	struct sge_type *t;
535d193ed0bSPyun YongHyeon 
536d193ed0bSPyun YongHyeon 	t = sge_devs;
537d193ed0bSPyun YongHyeon 	while (t->sge_name != NULL) {
538d193ed0bSPyun YongHyeon 		if ((pci_get_vendor(dev) == t->sge_vid) &&
539d193ed0bSPyun YongHyeon 		    (pci_get_device(dev) == t->sge_did)) {
540d193ed0bSPyun YongHyeon 			device_set_desc(dev, t->sge_name);
541d193ed0bSPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
542d193ed0bSPyun YongHyeon 		}
543d193ed0bSPyun YongHyeon 		t++;
544d193ed0bSPyun YongHyeon 	}
545d193ed0bSPyun YongHyeon 
546d193ed0bSPyun YongHyeon 	return (ENXIO);
547d193ed0bSPyun YongHyeon }
548d193ed0bSPyun YongHyeon 
549d193ed0bSPyun YongHyeon /*
550d193ed0bSPyun YongHyeon  * Attach the interface.  Allocate softc structures, do ifmedia
551d193ed0bSPyun YongHyeon  * setup and ethernet/BPF attach.
552d193ed0bSPyun YongHyeon  */
553d193ed0bSPyun YongHyeon static int
554d193ed0bSPyun YongHyeon sge_attach(device_t dev)
555d193ed0bSPyun YongHyeon {
556d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
557d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
558d193ed0bSPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
559d193ed0bSPyun YongHyeon 	int error = 0, rid;
560d193ed0bSPyun YongHyeon 
561d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
562d193ed0bSPyun YongHyeon 	sc->sge_dev = dev;
563d193ed0bSPyun YongHyeon 
564d193ed0bSPyun YongHyeon 	mtx_init(&sc->sge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
565d193ed0bSPyun YongHyeon 	    MTX_DEF);
566d193ed0bSPyun YongHyeon         callout_init_mtx(&sc->sge_stat_ch, &sc->sge_mtx, 0);
567d193ed0bSPyun YongHyeon 
568d193ed0bSPyun YongHyeon 	/*
569d193ed0bSPyun YongHyeon 	 * Map control/status registers.
570d193ed0bSPyun YongHyeon 	 */
571d193ed0bSPyun YongHyeon 	pci_enable_busmaster(dev);
572d193ed0bSPyun YongHyeon 
573d193ed0bSPyun YongHyeon 	/* Allocate resources. */
574d193ed0bSPyun YongHyeon 	sc->sge_res_id = PCIR_BAR(0);
575d193ed0bSPyun YongHyeon 	sc->sge_res_type = SYS_RES_MEMORY;
576d193ed0bSPyun YongHyeon 	sc->sge_res = bus_alloc_resource_any(dev, sc->sge_res_type,
577d193ed0bSPyun YongHyeon 	    &sc->sge_res_id, RF_ACTIVE);
578d193ed0bSPyun YongHyeon 	if (sc->sge_res == NULL) {
579d193ed0bSPyun YongHyeon 		device_printf(dev, "couldn't allocate resource\n");
580d193ed0bSPyun YongHyeon 		error = ENXIO;
581d193ed0bSPyun YongHyeon 		goto fail;
582d193ed0bSPyun YongHyeon 	}
583d193ed0bSPyun YongHyeon 
584d193ed0bSPyun YongHyeon 	rid = 0;
585d193ed0bSPyun YongHyeon 	sc->sge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
586d193ed0bSPyun YongHyeon 	    RF_SHAREABLE | RF_ACTIVE);
587d193ed0bSPyun YongHyeon 	if (sc->sge_irq == NULL) {
588d193ed0bSPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
589d193ed0bSPyun YongHyeon 		error = ENXIO;
590d193ed0bSPyun YongHyeon 		goto fail;
591d193ed0bSPyun YongHyeon 	}
592d193ed0bSPyun YongHyeon 	sc->sge_rev = pci_get_revid(dev);
593d193ed0bSPyun YongHyeon 	if (pci_get_device(dev) == SIS_DEVICEID_190)
5947f20f021SPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_FASTETHER | SGE_FLAG_SIS190;
595d193ed0bSPyun YongHyeon 	/* Reset the adapter. */
596d193ed0bSPyun YongHyeon 	sge_reset(sc);
597d193ed0bSPyun YongHyeon 
598d193ed0bSPyun YongHyeon 	/* Get MAC address from the EEPROM. */
599d193ed0bSPyun YongHyeon 	if ((pci_read_config(dev, 0x73, 1) & 0x01) != 0)
600d193ed0bSPyun YongHyeon 		sge_get_mac_addr_apc(sc, eaddr);
601d193ed0bSPyun YongHyeon 	else
602d193ed0bSPyun YongHyeon 		sge_get_mac_addr_eeprom(sc, eaddr);
603d193ed0bSPyun YongHyeon 
604d193ed0bSPyun YongHyeon 	if ((error = sge_dma_alloc(sc)) != 0)
605d193ed0bSPyun YongHyeon 		goto fail;
606d193ed0bSPyun YongHyeon 
607d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp = if_alloc(IFT_ETHER);
608d193ed0bSPyun YongHyeon 	if (ifp == NULL) {
609d193ed0bSPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
610d193ed0bSPyun YongHyeon 		error = ENOSPC;
611d193ed0bSPyun YongHyeon 		goto fail;
612d193ed0bSPyun YongHyeon 	}
613d193ed0bSPyun YongHyeon 	ifp->if_softc = sc;
614d193ed0bSPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
615d193ed0bSPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
616d193ed0bSPyun YongHyeon 	ifp->if_ioctl = sge_ioctl;
617d193ed0bSPyun YongHyeon 	ifp->if_start = sge_start;
618d193ed0bSPyun YongHyeon 	ifp->if_init = sge_init;
619d193ed0bSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = SGE_TX_RING_CNT - 1;
620d193ed0bSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
621d193ed0bSPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
62265329b31SPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_RXCSUM | IFCAP_TSO4;
62365329b31SPyun YongHyeon 	ifp->if_hwassist = SGE_CSUM_FEATURES | CSUM_TSO;
624d193ed0bSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
625d193ed0bSPyun YongHyeon 	/*
626d193ed0bSPyun YongHyeon 	 * Do MII setup.
627d193ed0bSPyun YongHyeon 	 */
628d6c65d27SMarius Strobl 	error = mii_attach(dev, &sc->sge_miibus, ifp, sge_ifmedia_upd,
629d6c65d27SMarius Strobl 	    sge_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 0);
630d6c65d27SMarius Strobl 	if (error != 0) {
631d6c65d27SMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
632d193ed0bSPyun YongHyeon 		goto fail;
633d193ed0bSPyun YongHyeon 	}
634d193ed0bSPyun YongHyeon 
635d193ed0bSPyun YongHyeon 	/*
636d193ed0bSPyun YongHyeon 	 * Call MI attach routine.
637d193ed0bSPyun YongHyeon 	 */
638d193ed0bSPyun YongHyeon 	ether_ifattach(ifp, eaddr);
639d193ed0bSPyun YongHyeon 
640d193ed0bSPyun YongHyeon 	/* VLAN setup. */
6418775710aSPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWCSUM |
6428775710aSPyun YongHyeon 	    IFCAP_VLAN_HWTSO | IFCAP_VLAN_MTU;
643d193ed0bSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
644d193ed0bSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
6451bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
646d193ed0bSPyun YongHyeon 
647d193ed0bSPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc */
648d193ed0bSPyun YongHyeon 	error = bus_setup_intr(dev, sc->sge_irq, INTR_TYPE_NET | INTR_MPSAFE,
649d193ed0bSPyun YongHyeon 	    NULL, sge_intr, sc, &sc->sge_intrhand);
650d193ed0bSPyun YongHyeon 	if (error) {
651d193ed0bSPyun YongHyeon 		device_printf(dev, "couldn't set up irq\n");
652d193ed0bSPyun YongHyeon 		ether_ifdetach(ifp);
653d193ed0bSPyun YongHyeon 		goto fail;
654d193ed0bSPyun YongHyeon 	}
655d193ed0bSPyun YongHyeon 
656d193ed0bSPyun YongHyeon fail:
657d193ed0bSPyun YongHyeon 	if (error)
658d193ed0bSPyun YongHyeon 		sge_detach(dev);
659d193ed0bSPyun YongHyeon 
660d193ed0bSPyun YongHyeon 	return (error);
661d193ed0bSPyun YongHyeon }
662d193ed0bSPyun YongHyeon 
663d193ed0bSPyun YongHyeon /*
664d193ed0bSPyun YongHyeon  * Shutdown hardware and free up resources.  This can be called any
665d193ed0bSPyun YongHyeon  * time after the mutex has been initialized.  It is called in both
666d193ed0bSPyun YongHyeon  * the error case in attach and the normal detach case so it needs
667d193ed0bSPyun YongHyeon  * to be careful about only freeing resources that have actually been
668d193ed0bSPyun YongHyeon  * allocated.
669d193ed0bSPyun YongHyeon  */
670d193ed0bSPyun YongHyeon static int
671d193ed0bSPyun YongHyeon sge_detach(device_t dev)
672d193ed0bSPyun YongHyeon {
673d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
674d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
675d193ed0bSPyun YongHyeon 
676d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
677d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
678d193ed0bSPyun YongHyeon 	/* These should only be active if attach succeeded. */
679d193ed0bSPyun YongHyeon 	if (device_is_attached(dev)) {
680d193ed0bSPyun YongHyeon 		ether_ifdetach(ifp);
681d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
682d193ed0bSPyun YongHyeon 		sge_stop(sc);
683d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
684d193ed0bSPyun YongHyeon 		callout_drain(&sc->sge_stat_ch);
685d193ed0bSPyun YongHyeon 	}
686d193ed0bSPyun YongHyeon 	if (sc->sge_miibus)
687d193ed0bSPyun YongHyeon 		device_delete_child(dev, sc->sge_miibus);
688d193ed0bSPyun YongHyeon 	bus_generic_detach(dev);
689d193ed0bSPyun YongHyeon 
690d193ed0bSPyun YongHyeon 	if (sc->sge_intrhand)
691d193ed0bSPyun YongHyeon 		bus_teardown_intr(dev, sc->sge_irq, sc->sge_intrhand);
692d193ed0bSPyun YongHyeon 	if (sc->sge_irq)
693d193ed0bSPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sge_irq);
694d193ed0bSPyun YongHyeon 	if (sc->sge_res)
695d193ed0bSPyun YongHyeon 		bus_release_resource(dev, sc->sge_res_type, sc->sge_res_id,
696d193ed0bSPyun YongHyeon 		    sc->sge_res);
697d193ed0bSPyun YongHyeon 	if (ifp)
698d193ed0bSPyun YongHyeon 		if_free(ifp);
699d193ed0bSPyun YongHyeon 	sge_dma_free(sc);
700d193ed0bSPyun YongHyeon 	mtx_destroy(&sc->sge_mtx);
701d193ed0bSPyun YongHyeon 
702d193ed0bSPyun YongHyeon 	return (0);
703d193ed0bSPyun YongHyeon }
704d193ed0bSPyun YongHyeon 
705d193ed0bSPyun YongHyeon /*
706d193ed0bSPyun YongHyeon  * Stop all chip I/O so that the kernel's probe routines don't
707d193ed0bSPyun YongHyeon  * get confused by errant DMAs when rebooting.
708d193ed0bSPyun YongHyeon  */
709d193ed0bSPyun YongHyeon static int
710d193ed0bSPyun YongHyeon sge_shutdown(device_t dev)
711d193ed0bSPyun YongHyeon {
712d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
713d193ed0bSPyun YongHyeon 
714d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
715d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
716d193ed0bSPyun YongHyeon 	sge_stop(sc);
717d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
718d193ed0bSPyun YongHyeon 	return (0);
719d193ed0bSPyun YongHyeon }
720d193ed0bSPyun YongHyeon 
721d193ed0bSPyun YongHyeon static int
722d193ed0bSPyun YongHyeon sge_suspend(device_t dev)
723d193ed0bSPyun YongHyeon {
724d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
725d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
726d193ed0bSPyun YongHyeon 
727d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
728d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
729d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
730d193ed0bSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
731d193ed0bSPyun YongHyeon 		sge_stop(sc);
732d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
733d193ed0bSPyun YongHyeon 	return (0);
734d193ed0bSPyun YongHyeon }
735d193ed0bSPyun YongHyeon 
736d193ed0bSPyun YongHyeon static int
737d193ed0bSPyun YongHyeon sge_resume(device_t dev)
738d193ed0bSPyun YongHyeon {
739d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
740d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
741d193ed0bSPyun YongHyeon 
742d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
743d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
744d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
745d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0)
746d193ed0bSPyun YongHyeon 		sge_init_locked(sc);
747d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
748d193ed0bSPyun YongHyeon 	return (0);
749d193ed0bSPyun YongHyeon }
750d193ed0bSPyun YongHyeon 
751d193ed0bSPyun YongHyeon static int
752d193ed0bSPyun YongHyeon sge_dma_alloc(struct sge_softc *sc)
753d193ed0bSPyun YongHyeon {
754d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
755d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
75655c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
75755c978baSPyun YongHyeon 	struct sge_txdesc *txd;
758d193ed0bSPyun YongHyeon 	int error, i;
759d193ed0bSPyun YongHyeon 
760d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
761d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
762d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sge_dev),
763d193ed0bSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
764d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
765d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
766d193ed0bSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
767d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
768d193ed0bSPyun YongHyeon 	    1,				/* nsegments */
769d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
770d193ed0bSPyun YongHyeon 	    0,				/* flags */
771d193ed0bSPyun YongHyeon 	    NULL,			/* lockfunc */
772d193ed0bSPyun YongHyeon 	    NULL,			/* lockarg */
773d193ed0bSPyun YongHyeon 	    &cd->sge_tag);
774d193ed0bSPyun YongHyeon 	if (error != 0) {
775d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
776d193ed0bSPyun YongHyeon 		    "could not create parent DMA tag.\n");
777d193ed0bSPyun YongHyeon 		goto fail;
778d193ed0bSPyun YongHyeon 	}
779d193ed0bSPyun YongHyeon 
780d193ed0bSPyun YongHyeon 	/* RX descriptor ring */
781d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag,
782d193ed0bSPyun YongHyeon 	    SGE_DESC_ALIGN, 0,		/* alignment, boundary */
783d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
784d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
785d193ed0bSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
786d193ed0bSPyun YongHyeon 	    SGE_RX_RING_SZ, 1,		/* maxsize,nsegments */
787d193ed0bSPyun YongHyeon 	    SGE_RX_RING_SZ,		/* maxsegsize */
788d193ed0bSPyun YongHyeon 	    0,				/* flags */
789d193ed0bSPyun YongHyeon 	    NULL,			/* lockfunc */
790d193ed0bSPyun YongHyeon 	    NULL,			/* lockarg */
791d193ed0bSPyun YongHyeon 	    &cd->sge_rx_tag);
792d193ed0bSPyun YongHyeon 	if (error != 0) {
793d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
794d193ed0bSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
795d193ed0bSPyun YongHyeon 		goto fail;
796d193ed0bSPyun YongHyeon 	}
797d193ed0bSPyun YongHyeon 	/* Allocate DMA'able memory and load DMA map for RX ring. */
798d193ed0bSPyun YongHyeon 	error = bus_dmamem_alloc(cd->sge_rx_tag, (void **)&ld->sge_rx_ring,
799d193ed0bSPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT,
800d193ed0bSPyun YongHyeon 	    &cd->sge_rx_dmamap);
801d193ed0bSPyun YongHyeon 	if (error != 0) {
802d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
803d193ed0bSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
804d193ed0bSPyun YongHyeon 		goto fail;
805d193ed0bSPyun YongHyeon 	}
806d193ed0bSPyun YongHyeon 	error = bus_dmamap_load(cd->sge_rx_tag, cd->sge_rx_dmamap,
807d193ed0bSPyun YongHyeon 	    ld->sge_rx_ring, SGE_RX_RING_SZ, sge_dma_map_addr,
808d193ed0bSPyun YongHyeon 	    &ld->sge_rx_paddr, BUS_DMA_NOWAIT);
809d193ed0bSPyun YongHyeon 	if (error != 0) {
810d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
811d193ed0bSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
812d193ed0bSPyun YongHyeon 	}
813d193ed0bSPyun YongHyeon 
814d193ed0bSPyun YongHyeon 	/* TX descriptor ring */
815d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag,
816d193ed0bSPyun YongHyeon 	    SGE_DESC_ALIGN, 0,		/* alignment, boundary */
817d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
818d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
819d193ed0bSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
820d193ed0bSPyun YongHyeon 	    SGE_TX_RING_SZ, 1,		/* maxsize,nsegments */
821d193ed0bSPyun YongHyeon 	    SGE_TX_RING_SZ,		/* maxsegsize */
822d193ed0bSPyun YongHyeon 	    0,				/* flags */
823d193ed0bSPyun YongHyeon 	    NULL,			/* lockfunc */
824d193ed0bSPyun YongHyeon 	    NULL,			/* lockarg */
825d193ed0bSPyun YongHyeon 	    &cd->sge_tx_tag);
826d193ed0bSPyun YongHyeon 	if (error != 0) {
827d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
828d193ed0bSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
829d193ed0bSPyun YongHyeon 		goto fail;
830d193ed0bSPyun YongHyeon 	}
831d193ed0bSPyun YongHyeon 	/* Allocate DMA'able memory and load DMA map for TX ring. */
832d193ed0bSPyun YongHyeon 	error = bus_dmamem_alloc(cd->sge_tx_tag, (void **)&ld->sge_tx_ring,
833d193ed0bSPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT,
834d193ed0bSPyun YongHyeon 	    &cd->sge_tx_dmamap);
835d193ed0bSPyun YongHyeon 	if (error != 0) {
836d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
837d193ed0bSPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
838d193ed0bSPyun YongHyeon 		goto fail;
839d193ed0bSPyun YongHyeon 	}
840d193ed0bSPyun YongHyeon 	error = bus_dmamap_load(cd->sge_tx_tag, cd->sge_tx_dmamap,
841d193ed0bSPyun YongHyeon 	    ld->sge_tx_ring, SGE_TX_RING_SZ, sge_dma_map_addr,
842d193ed0bSPyun YongHyeon 	    &ld->sge_tx_paddr, BUS_DMA_NOWAIT);
843d193ed0bSPyun YongHyeon 	if (error != 0) {
844d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
845d193ed0bSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
846d193ed0bSPyun YongHyeon 		goto fail;
847d193ed0bSPyun YongHyeon 	}
848d193ed0bSPyun YongHyeon 
849d193ed0bSPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
850d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag, 1, 0, BUS_SPACE_MAXADDR,
85165329b31SPyun YongHyeon 	    BUS_SPACE_MAXADDR, NULL, NULL, SGE_TSO_MAXSIZE, SGE_MAXTXSEGS,
85265329b31SPyun YongHyeon 	    SGE_TSO_MAXSEGSIZE, 0, NULL, NULL, &cd->sge_txmbuf_tag);
853d193ed0bSPyun YongHyeon 	if (error != 0) {
854d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
855d193ed0bSPyun YongHyeon 		    "could not create Tx mbuf DMA tag.\n");
856d193ed0bSPyun YongHyeon 		goto fail;
857d193ed0bSPyun YongHyeon 	}
858d193ed0bSPyun YongHyeon 
859d193ed0bSPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
860d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag, SGE_RX_BUF_ALIGN, 0,
861d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
862d193ed0bSPyun YongHyeon 	    MCLBYTES, 0, NULL, NULL, &cd->sge_rxmbuf_tag);
863d193ed0bSPyun YongHyeon 	if (error != 0) {
864d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
865d193ed0bSPyun YongHyeon 		    "could not create Rx mbuf DMA tag.\n");
866d193ed0bSPyun YongHyeon 		goto fail;
867d193ed0bSPyun YongHyeon 	}
868d193ed0bSPyun YongHyeon 
869d193ed0bSPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
870d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TX_RING_CNT; i++) {
87155c978baSPyun YongHyeon 		txd = &cd->sge_txdesc[i];
87255c978baSPyun YongHyeon 		txd->tx_m = NULL;
87355c978baSPyun YongHyeon 		txd->tx_dmamap = NULL;
87455c978baSPyun YongHyeon 		txd->tx_ndesc = 0;
875d193ed0bSPyun YongHyeon 		error = bus_dmamap_create(cd->sge_txmbuf_tag, 0,
87655c978baSPyun YongHyeon 		    &txd->tx_dmamap);
877d193ed0bSPyun YongHyeon 		if (error != 0) {
878d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev,
879d193ed0bSPyun YongHyeon 			    "could not create Tx DMA map.\n");
880d193ed0bSPyun YongHyeon 			goto fail;
881d193ed0bSPyun YongHyeon 		}
882d193ed0bSPyun YongHyeon 	}
883d193ed0bSPyun YongHyeon 	/* Create spare DMA map for Rx buffer. */
884d193ed0bSPyun YongHyeon 	error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, &cd->sge_rx_spare_map);
885d193ed0bSPyun YongHyeon 	if (error != 0) {
886d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
887d193ed0bSPyun YongHyeon 		    "could not create spare Rx DMA map.\n");
888d193ed0bSPyun YongHyeon 		goto fail;
889d193ed0bSPyun YongHyeon 	}
890d193ed0bSPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
891d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_RX_RING_CNT; i++) {
89255c978baSPyun YongHyeon 		rxd = &cd->sge_rxdesc[i];
89355c978baSPyun YongHyeon 		rxd->rx_m = NULL;
89455c978baSPyun YongHyeon 		rxd->rx_dmamap = NULL;
895d193ed0bSPyun YongHyeon 		error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0,
89655c978baSPyun YongHyeon 		    &rxd->rx_dmamap);
897d193ed0bSPyun YongHyeon 		if (error) {
898d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev,
899d193ed0bSPyun YongHyeon 			    "could not create Rx DMA map.\n");
900d193ed0bSPyun YongHyeon 			goto fail;
901d193ed0bSPyun YongHyeon 		}
902d193ed0bSPyun YongHyeon 	}
903d193ed0bSPyun YongHyeon fail:
904d193ed0bSPyun YongHyeon 	return (error);
905d193ed0bSPyun YongHyeon }
906d193ed0bSPyun YongHyeon 
907d193ed0bSPyun YongHyeon static void
908d193ed0bSPyun YongHyeon sge_dma_free(struct sge_softc *sc)
909d193ed0bSPyun YongHyeon {
910d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
911d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
91255c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
91355c978baSPyun YongHyeon 	struct sge_txdesc *txd;
914d193ed0bSPyun YongHyeon 	int i;
915d193ed0bSPyun YongHyeon 
916d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
917d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
918d193ed0bSPyun YongHyeon 	/* Rx ring. */
919d193ed0bSPyun YongHyeon 	if (cd->sge_rx_tag != NULL) {
920068d8643SJohn Baldwin 		if (ld->sge_rx_paddr != 0)
921d193ed0bSPyun YongHyeon 			bus_dmamap_unload(cd->sge_rx_tag, cd->sge_rx_dmamap);
922068d8643SJohn Baldwin 		if (ld->sge_rx_ring != NULL)
923d193ed0bSPyun YongHyeon 			bus_dmamem_free(cd->sge_rx_tag, ld->sge_rx_ring,
924d193ed0bSPyun YongHyeon 			    cd->sge_rx_dmamap);
925d193ed0bSPyun YongHyeon 		ld->sge_rx_ring = NULL;
926068d8643SJohn Baldwin 		ld->sge_rx_paddr = 0;
927d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_rx_tag);
928d193ed0bSPyun YongHyeon 		cd->sge_rx_tag = NULL;
929d193ed0bSPyun YongHyeon 	}
930d193ed0bSPyun YongHyeon 	/* Tx ring. */
931d193ed0bSPyun YongHyeon 	if (cd->sge_tx_tag != NULL) {
932068d8643SJohn Baldwin 		if (ld->sge_tx_paddr != 0)
933d193ed0bSPyun YongHyeon 			bus_dmamap_unload(cd->sge_tx_tag, cd->sge_tx_dmamap);
934068d8643SJohn Baldwin 		if (ld->sge_tx_ring != NULL)
935d193ed0bSPyun YongHyeon 			bus_dmamem_free(cd->sge_tx_tag, ld->sge_tx_ring,
936d193ed0bSPyun YongHyeon 			    cd->sge_tx_dmamap);
937d193ed0bSPyun YongHyeon 		ld->sge_tx_ring = NULL;
938068d8643SJohn Baldwin 		ld->sge_tx_paddr = 0;
939d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_tx_tag);
940d193ed0bSPyun YongHyeon 		cd->sge_tx_tag = NULL;
941d193ed0bSPyun YongHyeon 	}
942d193ed0bSPyun YongHyeon 	/* Rx buffers. */
943d193ed0bSPyun YongHyeon 	if (cd->sge_rxmbuf_tag != NULL) {
944d193ed0bSPyun YongHyeon 		for (i = 0; i < SGE_RX_RING_CNT; i++) {
94555c978baSPyun YongHyeon 			rxd = &cd->sge_rxdesc[i];
94655c978baSPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
947d193ed0bSPyun YongHyeon 				bus_dmamap_destroy(cd->sge_rxmbuf_tag,
94855c978baSPyun YongHyeon 				    rxd->rx_dmamap);
94955c978baSPyun YongHyeon 				rxd->rx_dmamap = NULL;
950d193ed0bSPyun YongHyeon 			}
951d193ed0bSPyun YongHyeon 		}
952d193ed0bSPyun YongHyeon 		if (cd->sge_rx_spare_map != NULL) {
953d193ed0bSPyun YongHyeon 			bus_dmamap_destroy(cd->sge_rxmbuf_tag,
954d193ed0bSPyun YongHyeon 			    cd->sge_rx_spare_map);
955d193ed0bSPyun YongHyeon 			cd->sge_rx_spare_map = NULL;
956d193ed0bSPyun YongHyeon 		}
957d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_rxmbuf_tag);
958d193ed0bSPyun YongHyeon 		cd->sge_rxmbuf_tag = NULL;
959d193ed0bSPyun YongHyeon 	}
960d193ed0bSPyun YongHyeon 	/* Tx buffers. */
961d193ed0bSPyun YongHyeon 	if (cd->sge_txmbuf_tag != NULL) {
962d193ed0bSPyun YongHyeon 		for (i = 0; i < SGE_TX_RING_CNT; i++) {
96355c978baSPyun YongHyeon 			txd = &cd->sge_txdesc[i];
96455c978baSPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
965d193ed0bSPyun YongHyeon 				bus_dmamap_destroy(cd->sge_txmbuf_tag,
96655c978baSPyun YongHyeon 				    txd->tx_dmamap);
96755c978baSPyun YongHyeon 				txd->tx_dmamap = NULL;
968d193ed0bSPyun YongHyeon 			}
969d193ed0bSPyun YongHyeon 		}
970d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_txmbuf_tag);
971d193ed0bSPyun YongHyeon 		cd->sge_txmbuf_tag = NULL;
972d193ed0bSPyun YongHyeon 	}
973d193ed0bSPyun YongHyeon 	if (cd->sge_tag != NULL)
974d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_tag);
975d193ed0bSPyun YongHyeon 	cd->sge_tag = NULL;
976d193ed0bSPyun YongHyeon }
977d193ed0bSPyun YongHyeon 
978d193ed0bSPyun YongHyeon /*
979d193ed0bSPyun YongHyeon  * Initialize the TX descriptors.
980d193ed0bSPyun YongHyeon  */
981d193ed0bSPyun YongHyeon static int
982d193ed0bSPyun YongHyeon sge_list_tx_init(struct sge_softc *sc)
983d193ed0bSPyun YongHyeon {
984d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
985d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
986d193ed0bSPyun YongHyeon 
987d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
988d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
989d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
990d193ed0bSPyun YongHyeon 	bzero(ld->sge_tx_ring, SGE_TX_RING_SZ);
991d193ed0bSPyun YongHyeon 	ld->sge_tx_ring[SGE_TX_RING_CNT - 1].sge_flags = htole32(RING_END);
992d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap,
993d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
994d193ed0bSPyun YongHyeon 	cd->sge_tx_prod = 0;
995d193ed0bSPyun YongHyeon 	cd->sge_tx_cons = 0;
996d193ed0bSPyun YongHyeon 	cd->sge_tx_cnt = 0;
997d193ed0bSPyun YongHyeon 	return (0);
998d193ed0bSPyun YongHyeon }
999d193ed0bSPyun YongHyeon 
1000d193ed0bSPyun YongHyeon static int
1001d193ed0bSPyun YongHyeon sge_list_tx_free(struct sge_softc *sc)
1002d193ed0bSPyun YongHyeon {
1003d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
100455c978baSPyun YongHyeon 	struct sge_txdesc *txd;
1005d193ed0bSPyun YongHyeon 	int i;
1006d193ed0bSPyun YongHyeon 
1007d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1008d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1009d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TX_RING_CNT; i++) {
101055c978baSPyun YongHyeon 		txd = &cd->sge_txdesc[i];
101155c978baSPyun YongHyeon 		if (txd->tx_m != NULL) {
101255c978baSPyun YongHyeon 			bus_dmamap_sync(cd->sge_txmbuf_tag, txd->tx_dmamap,
101355c978baSPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
101455c978baSPyun YongHyeon 			bus_dmamap_unload(cd->sge_txmbuf_tag, txd->tx_dmamap);
1015f648f6bbSPyun YongHyeon 			m_freem(txd->tx_m);
101655c978baSPyun YongHyeon 			txd->tx_m = NULL;
101755c978baSPyun YongHyeon 			txd->tx_ndesc = 0;
1018d193ed0bSPyun YongHyeon 		}
1019d193ed0bSPyun YongHyeon 	}
1020d193ed0bSPyun YongHyeon 
1021d193ed0bSPyun YongHyeon 	return (0);
1022d193ed0bSPyun YongHyeon }
1023d193ed0bSPyun YongHyeon 
1024d193ed0bSPyun YongHyeon /*
1025d193ed0bSPyun YongHyeon  * Initialize the RX descriptors and allocate mbufs for them.  Note that
1026d193ed0bSPyun YongHyeon  * we arrange the descriptors in a closed ring, so that the last descriptor
1027d193ed0bSPyun YongHyeon  * has RING_END flag set.
1028d193ed0bSPyun YongHyeon  */
1029d193ed0bSPyun YongHyeon static int
1030d193ed0bSPyun YongHyeon sge_list_rx_init(struct sge_softc *sc)
1031d193ed0bSPyun YongHyeon {
1032d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
1033d193ed0bSPyun YongHyeon 	int i;
1034d193ed0bSPyun YongHyeon 
1035d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1036d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1037d193ed0bSPyun YongHyeon 	cd->sge_rx_cons = 0;
1038d193ed0bSPyun YongHyeon 	bzero(sc->sge_ldata.sge_rx_ring, SGE_RX_RING_SZ);
1039d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_RX_RING_CNT; i++) {
1040d193ed0bSPyun YongHyeon 		if (sge_newbuf(sc, i) != 0)
1041d193ed0bSPyun YongHyeon 			return (ENOBUFS);
1042d193ed0bSPyun YongHyeon 	}
1043d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1044d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1045d193ed0bSPyun YongHyeon 	return (0);
1046d193ed0bSPyun YongHyeon }
1047d193ed0bSPyun YongHyeon 
1048d193ed0bSPyun YongHyeon static int
1049d193ed0bSPyun YongHyeon sge_list_rx_free(struct sge_softc *sc)
1050d193ed0bSPyun YongHyeon {
1051d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
105255c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
1053d193ed0bSPyun YongHyeon 	int i;
1054d193ed0bSPyun YongHyeon 
1055d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1056d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1057d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_RX_RING_CNT; i++) {
105855c978baSPyun YongHyeon 		rxd = &cd->sge_rxdesc[i];
105955c978baSPyun YongHyeon 		if (rxd->rx_m != NULL) {
106055c978baSPyun YongHyeon 			bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1061d193ed0bSPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1062d193ed0bSPyun YongHyeon 			bus_dmamap_unload(cd->sge_rxmbuf_tag,
106355c978baSPyun YongHyeon 			    rxd->rx_dmamap);
1064f648f6bbSPyun YongHyeon 			m_freem(rxd->rx_m);
106555c978baSPyun YongHyeon 			rxd->rx_m = NULL;
1066d193ed0bSPyun YongHyeon 		}
1067d193ed0bSPyun YongHyeon 	}
1068d193ed0bSPyun YongHyeon 	return (0);
1069d193ed0bSPyun YongHyeon }
1070d193ed0bSPyun YongHyeon 
1071d193ed0bSPyun YongHyeon /*
1072d193ed0bSPyun YongHyeon  * Initialize an RX descriptor and attach an MBUF cluster.
1073d193ed0bSPyun YongHyeon  */
1074d193ed0bSPyun YongHyeon static int
1075d193ed0bSPyun YongHyeon sge_newbuf(struct sge_softc *sc, int prod)
1076d193ed0bSPyun YongHyeon {
1077d193ed0bSPyun YongHyeon 	struct mbuf *m;
1078d193ed0bSPyun YongHyeon 	struct sge_desc *desc;
1079d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
108055c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
1081d193ed0bSPyun YongHyeon 	bus_dma_segment_t segs[1];
1082d193ed0bSPyun YongHyeon 	bus_dmamap_t map;
1083d193ed0bSPyun YongHyeon 	int error, nsegs;
1084d193ed0bSPyun YongHyeon 
1085d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1086d193ed0bSPyun YongHyeon 
1087d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1088c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1089d193ed0bSPyun YongHyeon 	if (m == NULL)
1090d193ed0bSPyun YongHyeon 		return (ENOBUFS);
1091d193ed0bSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1092d193ed0bSPyun YongHyeon 	m_adj(m, SGE_RX_BUF_ALIGN);
1093d193ed0bSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(cd->sge_rxmbuf_tag,
1094d193ed0bSPyun YongHyeon 	    cd->sge_rx_spare_map, m, segs, &nsegs, 0);
1095d193ed0bSPyun YongHyeon 	if (error != 0) {
1096d193ed0bSPyun YongHyeon 		m_freem(m);
1097d193ed0bSPyun YongHyeon 		return (error);
1098d193ed0bSPyun YongHyeon 	}
1099d193ed0bSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
110055c978baSPyun YongHyeon 	rxd = &cd->sge_rxdesc[prod];
110155c978baSPyun YongHyeon 	if (rxd->rx_m != NULL) {
110255c978baSPyun YongHyeon 		bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1103d193ed0bSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
110455c978baSPyun YongHyeon 		bus_dmamap_unload(cd->sge_rxmbuf_tag, rxd->rx_dmamap);
1105d193ed0bSPyun YongHyeon 	}
110655c978baSPyun YongHyeon 	map = rxd->rx_dmamap;
110755c978baSPyun YongHyeon 	rxd->rx_dmamap = cd->sge_rx_spare_map;
1108d193ed0bSPyun YongHyeon 	cd->sge_rx_spare_map = map;
110955c978baSPyun YongHyeon 	bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1110d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
111155c978baSPyun YongHyeon 	rxd->rx_m = m;
1112d193ed0bSPyun YongHyeon 
1113d193ed0bSPyun YongHyeon 	desc = &sc->sge_ldata.sge_rx_ring[prod];
1114d193ed0bSPyun YongHyeon 	desc->sge_sts_size = 0;
1115d193ed0bSPyun YongHyeon 	desc->sge_ptr = htole32(SGE_ADDR_LO(segs[0].ds_addr));
1116d193ed0bSPyun YongHyeon 	desc->sge_flags = htole32(segs[0].ds_len);
1117d193ed0bSPyun YongHyeon 	if (prod == SGE_RX_RING_CNT - 1)
1118d193ed0bSPyun YongHyeon 		desc->sge_flags |= htole32(RING_END);
111978b11406SPyun YongHyeon 	desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR);
1120d193ed0bSPyun YongHyeon 	return (0);
1121d193ed0bSPyun YongHyeon }
1122d193ed0bSPyun YongHyeon 
1123d193ed0bSPyun YongHyeon static __inline void
1124d193ed0bSPyun YongHyeon sge_discard_rxbuf(struct sge_softc *sc, int index)
1125d193ed0bSPyun YongHyeon {
1126d193ed0bSPyun YongHyeon 	struct sge_desc *desc;
1127d193ed0bSPyun YongHyeon 
1128d193ed0bSPyun YongHyeon 	desc = &sc->sge_ldata.sge_rx_ring[index];
1129d193ed0bSPyun YongHyeon 	desc->sge_sts_size = 0;
1130d193ed0bSPyun YongHyeon 	desc->sge_flags = htole32(MCLBYTES - SGE_RX_BUF_ALIGN);
1131d193ed0bSPyun YongHyeon 	if (index == SGE_RX_RING_CNT - 1)
1132d193ed0bSPyun YongHyeon 		desc->sge_flags |= htole32(RING_END);
113378b11406SPyun YongHyeon 	desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR);
1134d193ed0bSPyun YongHyeon }
1135d193ed0bSPyun YongHyeon 
1136d193ed0bSPyun YongHyeon /*
1137d193ed0bSPyun YongHyeon  * A frame has been uploaded: pass the resulting mbuf chain up to
1138d193ed0bSPyun YongHyeon  * the higher level protocols.
1139d193ed0bSPyun YongHyeon  */
1140d193ed0bSPyun YongHyeon static void
1141d193ed0bSPyun YongHyeon sge_rxeof(struct sge_softc *sc)
1142d193ed0bSPyun YongHyeon {
1143d193ed0bSPyun YongHyeon         struct ifnet *ifp;
1144d193ed0bSPyun YongHyeon         struct mbuf *m;
1145d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
1146d193ed0bSPyun YongHyeon 	struct sge_desc	*cur_rx;
1147d193ed0bSPyun YongHyeon 	uint32_t rxinfo, rxstat;
1148d193ed0bSPyun YongHyeon 	int cons, prog;
1149d193ed0bSPyun YongHyeon 
1150d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1151d193ed0bSPyun YongHyeon 
1152d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1153d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1154d193ed0bSPyun YongHyeon 
1155d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1156d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1157d193ed0bSPyun YongHyeon 	cons = cd->sge_rx_cons;
1158d193ed0bSPyun YongHyeon 	for (prog = 0; prog < SGE_RX_RING_CNT; prog++,
1159d193ed0bSPyun YongHyeon 	    SGE_INC(cons, SGE_RX_RING_CNT)) {
1160d193ed0bSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1161d193ed0bSPyun YongHyeon 			break;
1162d193ed0bSPyun YongHyeon 		cur_rx = &sc->sge_ldata.sge_rx_ring[cons];
1163d193ed0bSPyun YongHyeon 		rxinfo = le32toh(cur_rx->sge_cmdsts);
1164d193ed0bSPyun YongHyeon 		if ((rxinfo & RDC_OWN) != 0)
1165d193ed0bSPyun YongHyeon 			break;
1166d193ed0bSPyun YongHyeon 		rxstat = le32toh(cur_rx->sge_sts_size);
1167d1c5ee80SPyun YongHyeon 		if ((rxstat & RDS_CRCOK) == 0 || SGE_RX_ERROR(rxstat) != 0 ||
1168d1c5ee80SPyun YongHyeon 		    SGE_RX_NSEGS(rxstat) != 1) {
1169d193ed0bSPyun YongHyeon 			/* XXX We don't support multi-segment frames yet. */
1170d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS
1171d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev, "Rx error : 0x%b\n", rxstat,
1172d193ed0bSPyun YongHyeon 			    RX_ERR_BITS);
1173d193ed0bSPyun YongHyeon #endif
1174d193ed0bSPyun YongHyeon 			sge_discard_rxbuf(sc, cons);
1175c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
1176d193ed0bSPyun YongHyeon 			continue;
1177d193ed0bSPyun YongHyeon 		}
117855c978baSPyun YongHyeon 		m = cd->sge_rxdesc[cons].rx_m;
1179d193ed0bSPyun YongHyeon 		if (sge_newbuf(sc, cons) != 0) {
1180d193ed0bSPyun YongHyeon 			sge_discard_rxbuf(sc, cons);
1181c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
1182d193ed0bSPyun YongHyeon 			continue;
1183d193ed0bSPyun YongHyeon 		}
1184d193ed0bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
1185d193ed0bSPyun YongHyeon 			if ((rxinfo & RDC_IP_CSUM) != 0 &&
1186d193ed0bSPyun YongHyeon 			    (rxinfo & RDC_IP_CSUM_OK) != 0)
1187d193ed0bSPyun YongHyeon 				m->m_pkthdr.csum_flags |=
1188d193ed0bSPyun YongHyeon 				    CSUM_IP_CHECKED | CSUM_IP_VALID;
1189d193ed0bSPyun YongHyeon 			if (((rxinfo & RDC_TCP_CSUM) != 0 &&
1190d193ed0bSPyun YongHyeon 			    (rxinfo & RDC_TCP_CSUM_OK) != 0) ||
1191d193ed0bSPyun YongHyeon 			    ((rxinfo & RDC_UDP_CSUM) != 0 &&
1192d193ed0bSPyun YongHyeon 			    (rxinfo & RDC_UDP_CSUM_OK) != 0)) {
1193d193ed0bSPyun YongHyeon 				m->m_pkthdr.csum_flags |=
1194d193ed0bSPyun YongHyeon 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1195d193ed0bSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1196d193ed0bSPyun YongHyeon 			}
1197d193ed0bSPyun YongHyeon 		}
1198c186cf13SPyun YongHyeon 		/* Check for VLAN tagged frame. */
1199c186cf13SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
1200c186cf13SPyun YongHyeon 		    (rxstat & RDS_VLAN) != 0) {
1201c186cf13SPyun YongHyeon 			m->m_pkthdr.ether_vtag = rxinfo & RDC_VLAN_MASK;
1202c186cf13SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
1203c186cf13SPyun YongHyeon 		}
1204d1c5ee80SPyun YongHyeon 		/*
1205d1c5ee80SPyun YongHyeon 		 * Account for 10bytes auto padding which is used
1206d1c5ee80SPyun YongHyeon 		 * to align IP header on 32bit boundary.  Also note,
1207d1c5ee80SPyun YongHyeon 		 * CRC bytes is automatically removed by the
1208d1c5ee80SPyun YongHyeon 		 * hardware.
1209d1c5ee80SPyun YongHyeon 		 */
1210d1c5ee80SPyun YongHyeon 		m->m_data += SGE_RX_PAD_BYTES;
1211d1c5ee80SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = SGE_RX_BYTES(rxstat) -
1212d1c5ee80SPyun YongHyeon 		    SGE_RX_PAD_BYTES;
1213d193ed0bSPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
1214c8dfaf38SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
1215d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1216d193ed0bSPyun YongHyeon 		(*ifp->if_input)(ifp, m);
1217d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1218d193ed0bSPyun YongHyeon 	}
1219d193ed0bSPyun YongHyeon 
1220d193ed0bSPyun YongHyeon 	if (prog > 0) {
1221d193ed0bSPyun YongHyeon 		bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1222d193ed0bSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1223d193ed0bSPyun YongHyeon 		cd->sge_rx_cons = cons;
1224d193ed0bSPyun YongHyeon 	}
1225d193ed0bSPyun YongHyeon }
1226d193ed0bSPyun YongHyeon 
1227d193ed0bSPyun YongHyeon /*
1228d193ed0bSPyun YongHyeon  * A frame was downloaded to the chip.  It's safe for us to clean up
1229d193ed0bSPyun YongHyeon  * the list buffers.
1230d193ed0bSPyun YongHyeon  */
1231d193ed0bSPyun YongHyeon static void
1232d193ed0bSPyun YongHyeon sge_txeof(struct sge_softc *sc)
1233d193ed0bSPyun YongHyeon {
1234d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1235d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
1236d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
123755c978baSPyun YongHyeon 	struct sge_txdesc *txd;
1238d193ed0bSPyun YongHyeon 	uint32_t txstat;
123955c978baSPyun YongHyeon 	int cons, nsegs, prod;
1240d193ed0bSPyun YongHyeon 
1241d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1242d193ed0bSPyun YongHyeon 
1243d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1244d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
1245d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1246d193ed0bSPyun YongHyeon 
1247d193ed0bSPyun YongHyeon 	if (cd->sge_tx_cnt == 0)
1248d193ed0bSPyun YongHyeon 		return;
1249d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap,
1250d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1251d193ed0bSPyun YongHyeon 	cons = cd->sge_tx_cons;
1252d193ed0bSPyun YongHyeon 	prod = cd->sge_tx_prod;
125355c978baSPyun YongHyeon 	for (; cons != prod;) {
1254d193ed0bSPyun YongHyeon 		txstat = le32toh(ld->sge_tx_ring[cons].sge_cmdsts);
1255d193ed0bSPyun YongHyeon 		if ((txstat & TDC_OWN) != 0)
1256d193ed0bSPyun YongHyeon 			break;
125755c978baSPyun YongHyeon 		/*
125855c978baSPyun YongHyeon 		 * Only the first descriptor of multi-descriptor transmission
125955c978baSPyun YongHyeon 		 * is updated by controller.  Driver should skip entire
126055c978baSPyun YongHyeon 		 * chained buffers for the transmitted frame. In other words
126155c978baSPyun YongHyeon 		 * TDC_OWN bit is valid only at the first descriptor of a
126255c978baSPyun YongHyeon 		 * multi-descriptor transmission.
126355c978baSPyun YongHyeon 		 */
1264d193ed0bSPyun YongHyeon 		if (SGE_TX_ERROR(txstat) != 0) {
1265d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS
1266d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev, "Tx error : 0x%b\n",
1267d193ed0bSPyun YongHyeon 			    txstat, TX_ERR_BITS);
1268d193ed0bSPyun YongHyeon #endif
1269c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
1270d193ed0bSPyun YongHyeon 		} else {
1271d193ed0bSPyun YongHyeon #ifdef notyet
1272c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_COLLISIONS, (txstat & 0xFFFF) - 1);
1273d193ed0bSPyun YongHyeon #endif
1274c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
1275d193ed0bSPyun YongHyeon 		}
127655c978baSPyun YongHyeon 		txd = &cd->sge_txdesc[cons];
127755c978baSPyun YongHyeon 		for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) {
127855c978baSPyun YongHyeon 			ld->sge_tx_ring[cons].sge_cmdsts = 0;
127955c978baSPyun YongHyeon 			SGE_INC(cons, SGE_TX_RING_CNT);
1280d193ed0bSPyun YongHyeon 		}
128155c978baSPyun YongHyeon 		/* Reclaim transmitted mbuf. */
128255c978baSPyun YongHyeon 		KASSERT(txd->tx_m != NULL,
128355c978baSPyun YongHyeon 		    ("%s: freeing NULL mbuf\n", __func__));
128455c978baSPyun YongHyeon 		bus_dmamap_sync(cd->sge_txmbuf_tag, txd->tx_dmamap,
128555c978baSPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
128655c978baSPyun YongHyeon 		bus_dmamap_unload(cd->sge_txmbuf_tag, txd->tx_dmamap);
128755c978baSPyun YongHyeon 		m_freem(txd->tx_m);
128855c978baSPyun YongHyeon 		txd->tx_m = NULL;
128955c978baSPyun YongHyeon 		cd->sge_tx_cnt -= txd->tx_ndesc;
129055c978baSPyun YongHyeon 		KASSERT(cd->sge_tx_cnt >= 0,
129155c978baSPyun YongHyeon 		    ("%s: Active Tx desc counter was garbled\n", __func__));
129255c978baSPyun YongHyeon 		txd->tx_ndesc = 0;
129355c978baSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1294d193ed0bSPyun YongHyeon 	}
1295d193ed0bSPyun YongHyeon 	cd->sge_tx_cons = cons;
1296d193ed0bSPyun YongHyeon 	if (cd->sge_tx_cnt == 0)
1297d193ed0bSPyun YongHyeon 		sc->sge_timer = 0;
1298d193ed0bSPyun YongHyeon }
1299d193ed0bSPyun YongHyeon 
1300d193ed0bSPyun YongHyeon static void
1301d193ed0bSPyun YongHyeon sge_tick(void *arg)
1302d193ed0bSPyun YongHyeon {
1303d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1304d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1305d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1306d193ed0bSPyun YongHyeon 
1307d193ed0bSPyun YongHyeon 	sc = arg;
1308d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1309d193ed0bSPyun YongHyeon 
1310d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1311d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1312d193ed0bSPyun YongHyeon 	mii_tick(mii);
1313d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0) {
1314d193ed0bSPyun YongHyeon 		sge_miibus_statchg(sc->sge_dev);
1315d193ed0bSPyun YongHyeon 		if ((sc->sge_flags & SGE_FLAG_LINK) != 0 &&
1316d193ed0bSPyun YongHyeon 		    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1317d193ed0bSPyun YongHyeon 			sge_start_locked(ifp);
1318d193ed0bSPyun YongHyeon 	}
1319d193ed0bSPyun YongHyeon 	/*
1320d193ed0bSPyun YongHyeon 	 * Reclaim transmitted frames here as we do not request
1321d193ed0bSPyun YongHyeon 	 * Tx completion interrupt for every queued frames to
1322d193ed0bSPyun YongHyeon 	 * reduce excessive interrupts.
1323d193ed0bSPyun YongHyeon 	 */
1324d193ed0bSPyun YongHyeon 	sge_txeof(sc);
1325d193ed0bSPyun YongHyeon 	sge_watchdog(sc);
1326d193ed0bSPyun YongHyeon 	callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc);
1327d193ed0bSPyun YongHyeon }
1328d193ed0bSPyun YongHyeon 
1329d193ed0bSPyun YongHyeon static void
1330d193ed0bSPyun YongHyeon sge_intr(void *arg)
1331d193ed0bSPyun YongHyeon {
1332d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1333d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1334d193ed0bSPyun YongHyeon 	uint32_t status;
1335d193ed0bSPyun YongHyeon 
1336d193ed0bSPyun YongHyeon 	sc = arg;
1337d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1338d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1339d193ed0bSPyun YongHyeon 
1340d193ed0bSPyun YongHyeon 	status = CSR_READ_4(sc, IntrStatus);
1341d193ed0bSPyun YongHyeon 	if (status == 0xFFFFFFFF || (status & SGE_INTRS) == 0) {
1342d193ed0bSPyun YongHyeon 		/* Not ours. */
1343d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1344d193ed0bSPyun YongHyeon 		return;
1345d193ed0bSPyun YongHyeon 	}
1346d193ed0bSPyun YongHyeon 	/* Acknowledge interrupts. */
1347d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, status);
1348d193ed0bSPyun YongHyeon 	/* Disable further interrupts. */
1349d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
1350d193ed0bSPyun YongHyeon 	/*
1351d193ed0bSPyun YongHyeon 	 * It seems the controller supports some kind of interrupt
1352d193ed0bSPyun YongHyeon 	 * moderation mechanism but we still don't know how to
1353d193ed0bSPyun YongHyeon 	 * enable that.  To reduce number of generated interrupts
1354d193ed0bSPyun YongHyeon 	 * under load we check pending interrupts in a loop.  This
1355d193ed0bSPyun YongHyeon 	 * will increase number of register access and is not correct
1356d193ed0bSPyun YongHyeon 	 * way to handle interrupt moderation but there seems to be
1357d193ed0bSPyun YongHyeon 	 * no other way at this time.
1358d193ed0bSPyun YongHyeon 	 */
1359d193ed0bSPyun YongHyeon 	for (;;) {
1360d193ed0bSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1361d193ed0bSPyun YongHyeon 			break;
1362d193ed0bSPyun YongHyeon 		if ((status & (INTR_RX_DONE | INTR_RX_IDLE)) != 0) {
1363d193ed0bSPyun YongHyeon 			sge_rxeof(sc);
1364d193ed0bSPyun YongHyeon 			/* Wakeup Rx MAC. */
1365d193ed0bSPyun YongHyeon 			if ((status & INTR_RX_IDLE) != 0)
1366d193ed0bSPyun YongHyeon 				CSR_WRITE_4(sc, RX_CTL,
1367d193ed0bSPyun YongHyeon 				    0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB);
1368d193ed0bSPyun YongHyeon 		}
1369d193ed0bSPyun YongHyeon 		if ((status & (INTR_TX_DONE | INTR_TX_IDLE)) != 0)
1370d193ed0bSPyun YongHyeon 			sge_txeof(sc);
1371d193ed0bSPyun YongHyeon 		status = CSR_READ_4(sc, IntrStatus);
1372d193ed0bSPyun YongHyeon 		if ((status & SGE_INTRS) == 0)
1373d193ed0bSPyun YongHyeon 			break;
1374d193ed0bSPyun YongHyeon 		/* Acknowledge interrupts. */
1375d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrStatus, status);
1376d193ed0bSPyun YongHyeon 	}
1377d193ed0bSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1378d193ed0bSPyun YongHyeon 		/* Re-enable interrupts */
1379d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrMask, SGE_INTRS);
1380d193ed0bSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1381d193ed0bSPyun YongHyeon 			sge_start_locked(ifp);
1382d193ed0bSPyun YongHyeon 	}
1383d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1384d193ed0bSPyun YongHyeon }
1385d193ed0bSPyun YongHyeon 
1386d193ed0bSPyun YongHyeon /*
1387d193ed0bSPyun YongHyeon  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
1388d193ed0bSPyun YongHyeon  * pointers to the fragment pointers.
1389d193ed0bSPyun YongHyeon  */
1390d193ed0bSPyun YongHyeon static int
1391d193ed0bSPyun YongHyeon sge_encap(struct sge_softc *sc, struct mbuf **m_head)
1392d193ed0bSPyun YongHyeon {
1393d193ed0bSPyun YongHyeon 	struct mbuf *m;
1394d193ed0bSPyun YongHyeon 	struct sge_desc *desc;
139555c978baSPyun YongHyeon 	struct sge_txdesc *txd;
1396d193ed0bSPyun YongHyeon 	bus_dma_segment_t txsegs[SGE_MAXTXSEGS];
139765329b31SPyun YongHyeon 	uint32_t cflags, mss;
139855c978baSPyun YongHyeon 	int error, i, nsegs, prod, si;
1399d193ed0bSPyun YongHyeon 
1400d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1401d193ed0bSPyun YongHyeon 
140255c978baSPyun YongHyeon 	si = prod = sc->sge_cdata.sge_tx_prod;
140355c978baSPyun YongHyeon 	txd = &sc->sge_cdata.sge_txdesc[prod];
140465329b31SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
140565329b31SPyun YongHyeon 		struct ether_header *eh;
140665329b31SPyun YongHyeon 		struct ip *ip;
140765329b31SPyun YongHyeon 		struct tcphdr *tcp;
140865329b31SPyun YongHyeon 		uint32_t ip_off, poff;
140965329b31SPyun YongHyeon 
141065329b31SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
141165329b31SPyun YongHyeon 			/* Get a writable copy. */
1412c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
141365329b31SPyun YongHyeon 			m_freem(*m_head);
141465329b31SPyun YongHyeon 			if (m == NULL) {
141565329b31SPyun YongHyeon 				*m_head = NULL;
141665329b31SPyun YongHyeon 				return (ENOBUFS);
141765329b31SPyun YongHyeon 			}
141865329b31SPyun YongHyeon 			*m_head = m;
141965329b31SPyun YongHyeon 		}
142065329b31SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
142165329b31SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
142265329b31SPyun YongHyeon 		if (m == NULL) {
142365329b31SPyun YongHyeon 			*m_head = NULL;
142465329b31SPyun YongHyeon 			return (ENOBUFS);
142565329b31SPyun YongHyeon 		}
142665329b31SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
142765329b31SPyun YongHyeon 		/* Check the existence of VLAN tag. */
142865329b31SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
142965329b31SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
143065329b31SPyun YongHyeon 			m = m_pullup(m, ip_off);
143165329b31SPyun YongHyeon 			if (m == NULL) {
143265329b31SPyun YongHyeon 				*m_head = NULL;
143365329b31SPyun YongHyeon 				return (ENOBUFS);
143465329b31SPyun YongHyeon 			}
143565329b31SPyun YongHyeon 		}
143665329b31SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
143765329b31SPyun YongHyeon 		if (m == NULL) {
143865329b31SPyun YongHyeon 			*m_head = NULL;
143965329b31SPyun YongHyeon 			return (ENOBUFS);
144065329b31SPyun YongHyeon 		}
144165329b31SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
144265329b31SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
144365329b31SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
144465329b31SPyun YongHyeon 		if (m == NULL) {
144565329b31SPyun YongHyeon 			*m_head = NULL;
144665329b31SPyun YongHyeon 			return (ENOBUFS);
144765329b31SPyun YongHyeon 		}
144865329b31SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
144965329b31SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
145065329b31SPyun YongHyeon 		if (m == NULL) {
145165329b31SPyun YongHyeon 			*m_head = NULL;
145265329b31SPyun YongHyeon 			return (ENOBUFS);
145365329b31SPyun YongHyeon 		}
145465329b31SPyun YongHyeon 		/*
145565329b31SPyun YongHyeon 		 * Reset IP checksum and recompute TCP pseudo
145665329b31SPyun YongHyeon 		 * checksum that NDIS specification requires.
145765329b31SPyun YongHyeon 		 */
145896486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
145965329b31SPyun YongHyeon 		ip->ip_sum = 0;
146096486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
146165329b31SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
146265329b31SPyun YongHyeon 		    htons(IPPROTO_TCP));
146365329b31SPyun YongHyeon 		*m_head = m;
146465329b31SPyun YongHyeon 	}
146565329b31SPyun YongHyeon 
146655c978baSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag,
146755c978baSPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
146855c978baSPyun YongHyeon 	if (error == EFBIG) {
1469c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, SGE_MAXTXSEGS);
1470d193ed0bSPyun YongHyeon 		if (m == NULL) {
1471d193ed0bSPyun YongHyeon 			m_freem(*m_head);
1472d193ed0bSPyun YongHyeon 			*m_head = NULL;
1473d193ed0bSPyun YongHyeon 			return (ENOBUFS);
1474d193ed0bSPyun YongHyeon 		}
1475d193ed0bSPyun YongHyeon 		*m_head = m;
147655c978baSPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag,
147755c978baSPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1478d193ed0bSPyun YongHyeon 		if (error != 0) {
1479d193ed0bSPyun YongHyeon 			m_freem(*m_head);
1480d193ed0bSPyun YongHyeon 			*m_head = NULL;
1481d193ed0bSPyun YongHyeon 			return (error);
1482d193ed0bSPyun YongHyeon 		}
148355c978baSPyun YongHyeon 	} else if (error != 0)
148455c978baSPyun YongHyeon 		return (error);
148555c978baSPyun YongHyeon 
148655c978baSPyun YongHyeon 	KASSERT(nsegs != 0, ("zero segment returned"));
1487d193ed0bSPyun YongHyeon 	/* Check descriptor overrun. */
1488d193ed0bSPyun YongHyeon 	if (sc->sge_cdata.sge_tx_cnt + nsegs >= SGE_TX_RING_CNT) {
148955c978baSPyun YongHyeon 		bus_dmamap_unload(sc->sge_cdata.sge_txmbuf_tag, txd->tx_dmamap);
1490d193ed0bSPyun YongHyeon 		return (ENOBUFS);
1491d193ed0bSPyun YongHyeon 	}
149255c978baSPyun YongHyeon 	bus_dmamap_sync(sc->sge_cdata.sge_txmbuf_tag, txd->tx_dmamap,
1493464aa6d5SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1494d193ed0bSPyun YongHyeon 
149555c978baSPyun YongHyeon 	m = *m_head;
1496d193ed0bSPyun YongHyeon 	cflags = 0;
149765329b31SPyun YongHyeon 	mss = 0;
149865329b31SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
149965329b31SPyun YongHyeon 		cflags |= TDC_LS;
150065329b31SPyun YongHyeon 		mss = (uint32_t)m->m_pkthdr.tso_segsz;
150165329b31SPyun YongHyeon 		mss <<= 16;
150265329b31SPyun YongHyeon 	} else {
150355c978baSPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP)
1504d193ed0bSPyun YongHyeon 			cflags |= TDC_IP_CSUM;
150555c978baSPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
1506d193ed0bSPyun YongHyeon 			cflags |= TDC_TCP_CSUM;
150755c978baSPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_UDP)
1508d193ed0bSPyun YongHyeon 			cflags |= TDC_UDP_CSUM;
150965329b31SPyun YongHyeon 	}
151055c978baSPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1511d193ed0bSPyun YongHyeon 		desc = &sc->sge_ldata.sge_tx_ring[prod];
151255c978baSPyun YongHyeon 		if (i == 0) {
151365329b31SPyun YongHyeon 			desc->sge_sts_size = htole32(m->m_pkthdr.len | mss);
151455c978baSPyun YongHyeon 			desc->sge_cmdsts = 0;
151555c978baSPyun YongHyeon 		} else {
151655c978baSPyun YongHyeon 			desc->sge_sts_size = 0;
151755c978baSPyun YongHyeon 			desc->sge_cmdsts = htole32(TDC_OWN);
151855c978baSPyun YongHyeon 		}
151955c978baSPyun YongHyeon 		desc->sge_ptr = htole32(SGE_ADDR_LO(txsegs[i].ds_addr));
152055c978baSPyun YongHyeon 		desc->sge_flags = htole32(txsegs[i].ds_len);
1521d193ed0bSPyun YongHyeon 		if (prod == SGE_TX_RING_CNT - 1)
1522d193ed0bSPyun YongHyeon 			desc->sge_flags |= htole32(RING_END);
152355c978baSPyun YongHyeon 		sc->sge_cdata.sge_tx_cnt++;
152455c978baSPyun YongHyeon 		SGE_INC(prod, SGE_TX_RING_CNT);
152555c978baSPyun YongHyeon 	}
152655c978baSPyun YongHyeon 	/* Update producer index. */
152755c978baSPyun YongHyeon 	sc->sge_cdata.sge_tx_prod = prod;
152855c978baSPyun YongHyeon 
152955c978baSPyun YongHyeon 	desc = &sc->sge_ldata.sge_tx_ring[si];
1530c186cf13SPyun YongHyeon 	/* Configure VLAN. */
153155c978baSPyun YongHyeon 	if((m->m_flags & M_VLANTAG) != 0) {
153255c978baSPyun YongHyeon 		cflags |= m->m_pkthdr.ether_vtag;
1533c186cf13SPyun YongHyeon 		desc->sge_sts_size |= htole32(TDS_INS_VLAN);
1534c186cf13SPyun YongHyeon 	}
153555c978baSPyun YongHyeon 	desc->sge_cmdsts |= htole32(TDC_DEF | TDC_CRC | TDC_PAD | cflags);
1536d193ed0bSPyun YongHyeon #if 1
1537d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0)
1538d193ed0bSPyun YongHyeon 		desc->sge_cmdsts |= htole32(TDC_BST);
1539d193ed0bSPyun YongHyeon #else
1540d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_FDX) == 0) {
1541d193ed0bSPyun YongHyeon 		desc->sge_cmdsts |= htole32(TDC_COL | TDC_CRS | TDC_BKF);
1542d193ed0bSPyun YongHyeon 		if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0)
1543d193ed0bSPyun YongHyeon 			desc->sge_cmdsts |= htole32(TDC_EXT | TDC_BST);
1544d193ed0bSPyun YongHyeon 	}
1545d193ed0bSPyun YongHyeon #endif
1546d193ed0bSPyun YongHyeon 	/* Request interrupt and give ownership to controller. */
1547d193ed0bSPyun YongHyeon 	desc->sge_cmdsts |= htole32(TDC_OWN | TDC_INTR);
154855c978baSPyun YongHyeon 	txd->tx_m = m;
154955c978baSPyun YongHyeon 	txd->tx_ndesc = nsegs;
1550d193ed0bSPyun YongHyeon 	return (0);
1551d193ed0bSPyun YongHyeon }
1552d193ed0bSPyun YongHyeon 
1553d193ed0bSPyun YongHyeon static void
1554d193ed0bSPyun YongHyeon sge_start(struct ifnet *ifp)
1555d193ed0bSPyun YongHyeon {
1556d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1557d193ed0bSPyun YongHyeon 
1558d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1559d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1560d193ed0bSPyun YongHyeon 	sge_start_locked(ifp);
1561d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1562d193ed0bSPyun YongHyeon }
1563d193ed0bSPyun YongHyeon 
1564d193ed0bSPyun YongHyeon static void
1565d193ed0bSPyun YongHyeon sge_start_locked(struct ifnet *ifp)
1566d193ed0bSPyun YongHyeon {
1567d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1568d193ed0bSPyun YongHyeon 	struct mbuf *m_head;
1569d193ed0bSPyun YongHyeon 	int queued = 0;
1570d193ed0bSPyun YongHyeon 
1571d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1572d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1573d193ed0bSPyun YongHyeon 
1574d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0 ||
1575d193ed0bSPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1576d193ed0bSPyun YongHyeon 	    IFF_DRV_RUNNING)
1577d193ed0bSPyun YongHyeon 		return;
1578d193ed0bSPyun YongHyeon 
1579d193ed0bSPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
158055c978baSPyun YongHyeon 		if (sc->sge_cdata.sge_tx_cnt > (SGE_TX_RING_CNT -
158155c978baSPyun YongHyeon 		    SGE_MAXTXSEGS)) {
1582d193ed0bSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1583d193ed0bSPyun YongHyeon 			break;
1584d193ed0bSPyun YongHyeon 		}
1585d193ed0bSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1586d193ed0bSPyun YongHyeon 		if (m_head == NULL)
1587d193ed0bSPyun YongHyeon 			break;
1588d193ed0bSPyun YongHyeon 		if (sge_encap(sc, &m_head)) {
15899def3574SPyun YongHyeon 			if (m_head == NULL)
15909def3574SPyun YongHyeon 				break;
1591d193ed0bSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1592d193ed0bSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1593d193ed0bSPyun YongHyeon 			break;
1594d193ed0bSPyun YongHyeon 		}
1595d193ed0bSPyun YongHyeon 		queued++;
1596d193ed0bSPyun YongHyeon 		/*
1597d193ed0bSPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
1598d193ed0bSPyun YongHyeon 		 * to him.
1599d193ed0bSPyun YongHyeon 		 */
1600d193ed0bSPyun YongHyeon 		BPF_MTAP(ifp, m_head);
1601d193ed0bSPyun YongHyeon 	}
1602d193ed0bSPyun YongHyeon 
1603d193ed0bSPyun YongHyeon 	if (queued > 0) {
1604d193ed0bSPyun YongHyeon 		bus_dmamap_sync(sc->sge_cdata.sge_tx_tag,
1605d193ed0bSPyun YongHyeon 		    sc->sge_cdata.sge_tx_dmamap,
1606d193ed0bSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1607d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB | TX_CTL_POLL);
1608d193ed0bSPyun YongHyeon 		sc->sge_timer = 5;
1609d193ed0bSPyun YongHyeon 	}
1610d193ed0bSPyun YongHyeon }
1611d193ed0bSPyun YongHyeon 
1612d193ed0bSPyun YongHyeon static void
1613d193ed0bSPyun YongHyeon sge_init(void *arg)
1614d193ed0bSPyun YongHyeon {
1615d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1616d193ed0bSPyun YongHyeon 
1617d193ed0bSPyun YongHyeon 	sc = arg;
1618d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1619d193ed0bSPyun YongHyeon 	sge_init_locked(sc);
1620d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1621d193ed0bSPyun YongHyeon }
1622d193ed0bSPyun YongHyeon 
1623d193ed0bSPyun YongHyeon static void
1624d193ed0bSPyun YongHyeon sge_init_locked(struct sge_softc *sc)
1625d193ed0bSPyun YongHyeon {
1626d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1627d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1628d1c5ee80SPyun YongHyeon 	uint16_t rxfilt;
1629d193ed0bSPyun YongHyeon 	int i;
1630d193ed0bSPyun YongHyeon 
1631d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1632d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1633d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1634d193ed0bSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1635d193ed0bSPyun YongHyeon 		return;
1636d193ed0bSPyun YongHyeon 	/*
1637d193ed0bSPyun YongHyeon 	 * Cancel pending I/O and free all RX/TX buffers.
1638d193ed0bSPyun YongHyeon 	 */
1639d193ed0bSPyun YongHyeon 	sge_stop(sc);
1640d193ed0bSPyun YongHyeon 	sge_reset(sc);
1641d193ed0bSPyun YongHyeon 
1642d193ed0bSPyun YongHyeon 	/* Init circular RX list. */
1643d193ed0bSPyun YongHyeon 	if (sge_list_rx_init(sc) == ENOBUFS) {
1644d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev, "no memory for Rx buffers\n");
1645d193ed0bSPyun YongHyeon 		sge_stop(sc);
1646d193ed0bSPyun YongHyeon 		return;
1647d193ed0bSPyun YongHyeon 	}
1648d193ed0bSPyun YongHyeon 	/* Init TX descriptors. */
1649d193ed0bSPyun YongHyeon 	sge_list_tx_init(sc);
1650d193ed0bSPyun YongHyeon 	/*
1651d193ed0bSPyun YongHyeon 	 * Load the address of the RX and TX lists.
1652d193ed0bSPyun YongHyeon 	 */
1653d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_tx_paddr));
1654d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_rx_paddr));
1655d193ed0bSPyun YongHyeon 
1656d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TxMacControl, 0x60);
1657d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxWakeOnLan, 0);
1658d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxWakeOnLanData, 0);
1659d193ed0bSPyun YongHyeon 	/* Allow receiving VLAN frames. */
16608775710aSPyun YongHyeon 	CSR_WRITE_2(sc, RxMPSControl, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN +
16618775710aSPyun YongHyeon 	    SGE_RX_PAD_BYTES);
1662d193ed0bSPyun YongHyeon 
1663d193ed0bSPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
1664d193ed0bSPyun YongHyeon 		CSR_WRITE_1(sc, RxMacAddr + i, IF_LLADDR(ifp)[i]);
1665d1c5ee80SPyun YongHyeon 	/* Configure RX MAC. */
166678b11406SPyun YongHyeon 	rxfilt = RXMAC_STRIP_FCS | RXMAC_PAD_ENB | RXMAC_CSUM_ENB;
1667d1c5ee80SPyun YongHyeon 	CSR_WRITE_2(sc, RxMacControl, rxfilt);
1668d193ed0bSPyun YongHyeon 	sge_rxfilter(sc);
1669c186cf13SPyun YongHyeon 	sge_setvlan(sc);
1670d193ed0bSPyun YongHyeon 
1671d193ed0bSPyun YongHyeon 	/* Initialize default speed/duplex information. */
1672d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0)
1673d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_SPEED_1000;
1674d193ed0bSPyun YongHyeon 	sc->sge_flags |= SGE_FLAG_FDX;
1675d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_RGMII) != 0)
1676d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, StationControl, 0x04008001);
1677d193ed0bSPyun YongHyeon 	else
1678d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, StationControl, 0x04000001);
1679d193ed0bSPyun YongHyeon 	/*
1680d193ed0bSPyun YongHyeon 	 * XXX Try to mitigate interrupts.
1681d193ed0bSPyun YongHyeon 	 */
1682a1a667ecSPyun YongHyeon 	CSR_WRITE_4(sc, IntrControl, 0x08880000);
1683a1a667ecSPyun YongHyeon #ifdef notyet
1684d193ed0bSPyun YongHyeon 	if (sc->sge_intrcontrol != 0)
1685d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrControl, sc->sge_intrcontrol);
1686d193ed0bSPyun YongHyeon 	if (sc->sge_intrtimer != 0)
1687d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrTimer, sc->sge_intrtimer);
1688a1a667ecSPyun YongHyeon #endif
1689d193ed0bSPyun YongHyeon 
1690d193ed0bSPyun YongHyeon 	/*
1691d193ed0bSPyun YongHyeon 	 * Clear and enable interrupts.
1692d193ed0bSPyun YongHyeon 	 */
1693d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xFFFFFFFF);
1694d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, SGE_INTRS);
1695d193ed0bSPyun YongHyeon 
1696d193ed0bSPyun YongHyeon 	/* Enable receiver and transmitter. */
1697d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB);
1698d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_CTL, 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB);
1699d193ed0bSPyun YongHyeon 
1700d193ed0bSPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1701d193ed0bSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1702d193ed0bSPyun YongHyeon 
1703d193ed0bSPyun YongHyeon 	sc->sge_flags &= ~SGE_FLAG_LINK;
1704d193ed0bSPyun YongHyeon 	mii_mediachg(mii);
1705d193ed0bSPyun YongHyeon 	callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc);
1706d193ed0bSPyun YongHyeon }
1707d193ed0bSPyun YongHyeon 
1708d193ed0bSPyun YongHyeon /*
1709d193ed0bSPyun YongHyeon  * Set media options.
1710d193ed0bSPyun YongHyeon  */
1711d193ed0bSPyun YongHyeon static int
1712d193ed0bSPyun YongHyeon sge_ifmedia_upd(struct ifnet *ifp)
1713d193ed0bSPyun YongHyeon {
1714d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1715d193ed0bSPyun YongHyeon 	struct mii_data *mii;
17163fcb7a53SMarius Strobl 		struct mii_softc *miisc;
1717d193ed0bSPyun YongHyeon 	int error;
1718d193ed0bSPyun YongHyeon 
1719d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1720d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1721d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1722d193ed0bSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
17233fcb7a53SMarius Strobl 		PHY_RESET(miisc);
1724d193ed0bSPyun YongHyeon 	error = mii_mediachg(mii);
1725d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1726d193ed0bSPyun YongHyeon 
1727d193ed0bSPyun YongHyeon 	return (error);
1728d193ed0bSPyun YongHyeon }
1729d193ed0bSPyun YongHyeon 
1730d193ed0bSPyun YongHyeon /*
1731d193ed0bSPyun YongHyeon  * Report current media status.
1732d193ed0bSPyun YongHyeon  */
1733d193ed0bSPyun YongHyeon static void
1734d193ed0bSPyun YongHyeon sge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1735d193ed0bSPyun YongHyeon {
1736d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1737d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1738d193ed0bSPyun YongHyeon 
1739d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1740d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1741d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1742d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
1743d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1744d193ed0bSPyun YongHyeon 		return;
1745d193ed0bSPyun YongHyeon 	}
1746d193ed0bSPyun YongHyeon 	mii_pollstat(mii);
1747d193ed0bSPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
1748d193ed0bSPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
174957c81d92SPyun YongHyeon 	SGE_UNLOCK(sc);
1750d193ed0bSPyun YongHyeon }
1751d193ed0bSPyun YongHyeon 
1752d193ed0bSPyun YongHyeon static int
1753d193ed0bSPyun YongHyeon sge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1754d193ed0bSPyun YongHyeon {
1755d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1756d193ed0bSPyun YongHyeon 	struct ifreq *ifr;
1757d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1758c186cf13SPyun YongHyeon 	int error = 0, mask, reinit;
1759d193ed0bSPyun YongHyeon 
1760d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1761d193ed0bSPyun YongHyeon 	ifr = (struct ifreq *)data;
1762d193ed0bSPyun YongHyeon 
1763d193ed0bSPyun YongHyeon 	switch(command) {
1764d193ed0bSPyun YongHyeon 	case SIOCSIFFLAGS:
1765d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1766d193ed0bSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
1767d193ed0bSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1768d193ed0bSPyun YongHyeon 			    ((ifp->if_flags ^ sc->sge_if_flags) &
1769d193ed0bSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
1770d193ed0bSPyun YongHyeon 				sge_rxfilter(sc);
1771d193ed0bSPyun YongHyeon 			else
1772d193ed0bSPyun YongHyeon 				sge_init_locked(sc);
1773d193ed0bSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1774d193ed0bSPyun YongHyeon 			sge_stop(sc);
1775d193ed0bSPyun YongHyeon 		sc->sge_if_flags = ifp->if_flags;
1776d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1777d193ed0bSPyun YongHyeon 		break;
1778d193ed0bSPyun YongHyeon 	case SIOCSIFCAP:
1779d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1780c186cf13SPyun YongHyeon 		reinit = 0;
1781d193ed0bSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1782d193ed0bSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
1783d193ed0bSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
1784d193ed0bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
1785d193ed0bSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
1786d193ed0bSPyun YongHyeon 				ifp->if_hwassist |= SGE_CSUM_FEATURES;
1787d193ed0bSPyun YongHyeon 			else
1788d193ed0bSPyun YongHyeon 				ifp->if_hwassist &= ~SGE_CSUM_FEATURES;
1789d193ed0bSPyun YongHyeon 		}
1790d193ed0bSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
1791d193ed0bSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
1792d193ed0bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
1793c186cf13SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
1794c186cf13SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
1795c186cf13SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
179665329b31SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
179765329b31SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
179865329b31SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
179965329b31SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
180065329b31SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
180165329b31SPyun YongHyeon 			else
180265329b31SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
180365329b31SPyun YongHyeon 		}
180465329b31SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
180565329b31SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
180665329b31SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
1807c186cf13SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
1808c186cf13SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
1809c186cf13SPyun YongHyeon 			/*
1810c186cf13SPyun YongHyeon 			 * Due to unknown reason, toggling VLAN hardware
1811c186cf13SPyun YongHyeon 			 * tagging require interface reinitialization.
1812c186cf13SPyun YongHyeon 			 */
1813c186cf13SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
181465329b31SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
181565329b31SPyun YongHyeon 				ifp->if_capenable &=
181665329b31SPyun YongHyeon 				    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
1817c186cf13SPyun YongHyeon 			reinit = 1;
1818c186cf13SPyun YongHyeon 		}
1819c186cf13SPyun YongHyeon 		if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1820c186cf13SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1821c186cf13SPyun YongHyeon 			sge_init_locked(sc);
1822c186cf13SPyun YongHyeon 		}
1823d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1824c186cf13SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
1825d193ed0bSPyun YongHyeon 		break;
1826d193ed0bSPyun YongHyeon 	case SIOCADDMULTI:
1827d193ed0bSPyun YongHyeon 	case SIOCDELMULTI:
1828d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1829d193ed0bSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1830d193ed0bSPyun YongHyeon 			sge_rxfilter(sc);
1831d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1832d193ed0bSPyun YongHyeon 		break;
1833d193ed0bSPyun YongHyeon 	case SIOCGIFMEDIA:
1834d193ed0bSPyun YongHyeon 	case SIOCSIFMEDIA:
1835d193ed0bSPyun YongHyeon 		mii = device_get_softc(sc->sge_miibus);
1836d193ed0bSPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1837d193ed0bSPyun YongHyeon 		break;
1838d193ed0bSPyun YongHyeon 	default:
1839d193ed0bSPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
1840d193ed0bSPyun YongHyeon 		break;
1841d193ed0bSPyun YongHyeon 	}
1842d193ed0bSPyun YongHyeon 
1843d193ed0bSPyun YongHyeon 	return (error);
1844d193ed0bSPyun YongHyeon }
1845d193ed0bSPyun YongHyeon 
1846d193ed0bSPyun YongHyeon static void
1847d193ed0bSPyun YongHyeon sge_watchdog(struct sge_softc *sc)
1848d193ed0bSPyun YongHyeon {
1849d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1850d193ed0bSPyun YongHyeon 
1851d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1852d193ed0bSPyun YongHyeon 	if (sc->sge_timer == 0 || --sc->sge_timer > 0)
1853d193ed0bSPyun YongHyeon 		return;
1854d193ed0bSPyun YongHyeon 
1855d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1856d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0) {
1857d193ed0bSPyun YongHyeon 		if (1 || bootverbose)
1858d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev,
1859d193ed0bSPyun YongHyeon 			    "watchdog timeout (lost link)\n");
1860c8dfaf38SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
1861d193ed0bSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1862d193ed0bSPyun YongHyeon 		sge_init_locked(sc);
1863d193ed0bSPyun YongHyeon 		return;
1864d193ed0bSPyun YongHyeon 	}
1865d193ed0bSPyun YongHyeon 	device_printf(sc->sge_dev, "watchdog timeout\n");
1866c8dfaf38SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
1867d193ed0bSPyun YongHyeon 
1868d193ed0bSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1869d193ed0bSPyun YongHyeon 	sge_init_locked(sc);
1870d193ed0bSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&sc->sge_ifp->if_snd))
1871d193ed0bSPyun YongHyeon 		sge_start_locked(ifp);
1872d193ed0bSPyun YongHyeon }
1873d193ed0bSPyun YongHyeon 
1874d193ed0bSPyun YongHyeon /*
1875d193ed0bSPyun YongHyeon  * Stop the adapter and free any mbufs allocated to the
1876d193ed0bSPyun YongHyeon  * RX and TX lists.
1877d193ed0bSPyun YongHyeon  */
1878d193ed0bSPyun YongHyeon static void
1879d193ed0bSPyun YongHyeon sge_stop(struct sge_softc *sc)
1880d193ed0bSPyun YongHyeon {
1881d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1882d193ed0bSPyun YongHyeon 
1883d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1884d193ed0bSPyun YongHyeon 
1885d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1886d193ed0bSPyun YongHyeon 
1887d193ed0bSPyun YongHyeon 	sc->sge_timer = 0;
1888d193ed0bSPyun YongHyeon 	callout_stop(&sc->sge_stat_ch);
1889d193ed0bSPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
1890d193ed0bSPyun YongHyeon 
1891d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
1892d193ed0bSPyun YongHyeon 	CSR_READ_4(sc, IntrMask);
1893d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
1894d193ed0bSPyun YongHyeon 	/* Stop TX/RX MAC. */
1895d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_CTL, 0x1a00);
1896d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_CTL, 0x1a00);
1897d193ed0bSPyun YongHyeon 	/* XXX Can we assume active DMA cycles gone? */
1898d193ed0bSPyun YongHyeon 	DELAY(2000);
1899d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
1900d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
1901d193ed0bSPyun YongHyeon 
1902d193ed0bSPyun YongHyeon 	sc->sge_flags &= ~SGE_FLAG_LINK;
1903d193ed0bSPyun YongHyeon 	sge_list_rx_free(sc);
1904d193ed0bSPyun YongHyeon 	sge_list_tx_free(sc);
1905d193ed0bSPyun YongHyeon }
1906