xref: /freebsd/sys/dev/sge/if_sge.c (revision c6499eccad497913a5025fbde8ae76da70e08043)
1d193ed0bSPyun YongHyeon /*-
2d193ed0bSPyun YongHyeon  * Copyright (c) 2008-2010 Nikolay Denev <ndenev@gmail.com>
3d193ed0bSPyun YongHyeon  * Copyright (c) 2007-2008 Alexander Pohoyda <alexander.pohoyda@gmx.net>
4d193ed0bSPyun YongHyeon  * Copyright (c) 1997, 1998, 1999
5d193ed0bSPyun YongHyeon  *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
6d193ed0bSPyun YongHyeon  *
7d193ed0bSPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
8d193ed0bSPyun YongHyeon  * modification, are permitted provided that the following conditions
9d193ed0bSPyun YongHyeon  * are met:
10d193ed0bSPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
11d193ed0bSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer.
12d193ed0bSPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
13d193ed0bSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
14d193ed0bSPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
15d193ed0bSPyun YongHyeon  * 3. All advertising materials mentioning features or use of this software
16d193ed0bSPyun YongHyeon  *    must display the following acknowledgement:
17d193ed0bSPyun YongHyeon  *	This product includes software developed by Bill Paul.
18d193ed0bSPyun YongHyeon  * 4. Neither the name of the author nor the names of any co-contributors
19d193ed0bSPyun YongHyeon  *    may be used to endorse or promote products derived from this software
20d193ed0bSPyun YongHyeon  *    without specific prior written permission.
21d193ed0bSPyun YongHyeon  *
22d193ed0bSPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS''
23d193ed0bSPyun YongHyeon  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
24d193ed0bSPyun YongHyeon  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
25d193ed0bSPyun YongHyeon  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL AUTHORS OR
26d193ed0bSPyun YongHyeon  * THE VOICES IN THEIR HEADS BE LIABLE FOR ANY DIRECT, INDIRECT,
27d193ed0bSPyun YongHyeon  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28d193ed0bSPyun YongHyeon  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29d193ed0bSPyun YongHyeon  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30d193ed0bSPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
31d193ed0bSPyun YongHyeon  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32d193ed0bSPyun YongHyeon  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
33d193ed0bSPyun YongHyeon  * OF THE POSSIBILITY OF SUCH DAMAGE.
34d193ed0bSPyun YongHyeon  */
35d193ed0bSPyun YongHyeon 
36d193ed0bSPyun YongHyeon #include <sys/cdefs.h>
37d193ed0bSPyun YongHyeon __FBSDID("$FreeBSD$");
38d193ed0bSPyun YongHyeon 
39d193ed0bSPyun YongHyeon /*
40d193ed0bSPyun YongHyeon  * SiS 190/191 PCI Ethernet NIC driver.
41d193ed0bSPyun YongHyeon  *
42d193ed0bSPyun YongHyeon  * Adapted to SiS 190 NIC by Alexander Pohoyda based on the original
43d193ed0bSPyun YongHyeon  * SiS 900 driver by Bill Paul, using SiS 190/191 Solaris driver by
44d193ed0bSPyun YongHyeon  * Masayuki Murayama and SiS 190/191 GNU/Linux driver by K.M. Liu
45d193ed0bSPyun YongHyeon  * <kmliu@sis.com>.  Thanks to Pyun YongHyeon <pyunyh@gmail.com> for
46d193ed0bSPyun YongHyeon  * review and very useful comments.
47d193ed0bSPyun YongHyeon  *
48d193ed0bSPyun YongHyeon  * Adapted to SiS 191 NIC by Nikolay Denev with further ideas from the
49d193ed0bSPyun YongHyeon  * Linux and Solaris drivers.
50d193ed0bSPyun YongHyeon  */
51d193ed0bSPyun YongHyeon 
52d193ed0bSPyun YongHyeon #include <sys/param.h>
53d193ed0bSPyun YongHyeon #include <sys/systm.h>
54d193ed0bSPyun YongHyeon #include <sys/bus.h>
55d193ed0bSPyun YongHyeon #include <sys/endian.h>
56d193ed0bSPyun YongHyeon #include <sys/kernel.h>
57d193ed0bSPyun YongHyeon #include <sys/lock.h>
58d193ed0bSPyun YongHyeon #include <sys/malloc.h>
59d193ed0bSPyun YongHyeon #include <sys/mbuf.h>
60d193ed0bSPyun YongHyeon #include <sys/module.h>
61d193ed0bSPyun YongHyeon #include <sys/mutex.h>
62d193ed0bSPyun YongHyeon #include <sys/rman.h>
63d193ed0bSPyun YongHyeon #include <sys/socket.h>
64d193ed0bSPyun YongHyeon #include <sys/sockio.h>
65d193ed0bSPyun YongHyeon 
66d193ed0bSPyun YongHyeon #include <net/bpf.h>
67d193ed0bSPyun YongHyeon #include <net/if.h>
68d193ed0bSPyun YongHyeon #include <net/if_arp.h>
69d193ed0bSPyun YongHyeon #include <net/ethernet.h>
70d193ed0bSPyun YongHyeon #include <net/if_dl.h>
71d193ed0bSPyun YongHyeon #include <net/if_media.h>
72d193ed0bSPyun YongHyeon #include <net/if_types.h>
73d193ed0bSPyun YongHyeon #include <net/if_vlan_var.h>
74d193ed0bSPyun YongHyeon 
7565329b31SPyun YongHyeon #include <netinet/in.h>
7665329b31SPyun YongHyeon #include <netinet/in_systm.h>
7765329b31SPyun YongHyeon #include <netinet/ip.h>
7865329b31SPyun YongHyeon #include <netinet/tcp.h>
7965329b31SPyun YongHyeon 
80d193ed0bSPyun YongHyeon #include <machine/bus.h>
8165329b31SPyun YongHyeon #include <machine/in_cksum.h>
82d193ed0bSPyun YongHyeon 
83d193ed0bSPyun YongHyeon #include <dev/mii/mii.h>
84d193ed0bSPyun YongHyeon #include <dev/mii/miivar.h>
85d193ed0bSPyun YongHyeon 
86d193ed0bSPyun YongHyeon #include <dev/pci/pcireg.h>
87d193ed0bSPyun YongHyeon #include <dev/pci/pcivar.h>
88d193ed0bSPyun YongHyeon 
89c6491946SPyun YongHyeon #include <dev/sge/if_sgereg.h>
90d193ed0bSPyun YongHyeon 
91d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, pci, 1, 1, 1);
92d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, ether, 1, 1, 1);
93d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, miibus, 1, 1, 1);
94d193ed0bSPyun YongHyeon 
95d193ed0bSPyun YongHyeon /* "device miibus0" required.  See GENERIC if you get errors here. */
96d193ed0bSPyun YongHyeon #include "miibus_if.h"
97d193ed0bSPyun YongHyeon 
98d193ed0bSPyun YongHyeon /*
99d193ed0bSPyun YongHyeon  * Various supported device vendors/types and their names.
100d193ed0bSPyun YongHyeon  */
101d193ed0bSPyun YongHyeon static struct sge_type sge_devs[] = {
102d193ed0bSPyun YongHyeon 	{ SIS_VENDORID, SIS_DEVICEID_190, "SiS190 Fast Ethernet" },
103d193ed0bSPyun YongHyeon 	{ SIS_VENDORID, SIS_DEVICEID_191, "SiS191 Fast/Gigabit Ethernet" },
104d193ed0bSPyun YongHyeon 	{ 0, 0, NULL }
105d193ed0bSPyun YongHyeon };
106d193ed0bSPyun YongHyeon 
107d193ed0bSPyun YongHyeon static int	sge_probe(device_t);
108d193ed0bSPyun YongHyeon static int	sge_attach(device_t);
109d193ed0bSPyun YongHyeon static int	sge_detach(device_t);
110d193ed0bSPyun YongHyeon static int	sge_shutdown(device_t);
111d193ed0bSPyun YongHyeon static int	sge_suspend(device_t);
112d193ed0bSPyun YongHyeon static int	sge_resume(device_t);
113d193ed0bSPyun YongHyeon 
114d193ed0bSPyun YongHyeon static int	sge_miibus_readreg(device_t, int, int);
115d193ed0bSPyun YongHyeon static int	sge_miibus_writereg(device_t, int, int, int);
116d193ed0bSPyun YongHyeon static void	sge_miibus_statchg(device_t);
117d193ed0bSPyun YongHyeon 
118d193ed0bSPyun YongHyeon static int	sge_newbuf(struct sge_softc *, int);
119d193ed0bSPyun YongHyeon static int	sge_encap(struct sge_softc *, struct mbuf **);
120d193ed0bSPyun YongHyeon static __inline void
121d193ed0bSPyun YongHyeon 		sge_discard_rxbuf(struct sge_softc *, int);
122d193ed0bSPyun YongHyeon static void	sge_rxeof(struct sge_softc *);
123d193ed0bSPyun YongHyeon static void	sge_txeof(struct sge_softc *);
124d193ed0bSPyun YongHyeon static void	sge_intr(void *);
125d193ed0bSPyun YongHyeon static void	sge_tick(void *);
126d193ed0bSPyun YongHyeon static void	sge_start(struct ifnet *);
127d193ed0bSPyun YongHyeon static void	sge_start_locked(struct ifnet *);
128d193ed0bSPyun YongHyeon static int	sge_ioctl(struct ifnet *, u_long, caddr_t);
129d193ed0bSPyun YongHyeon static void	sge_init(void *);
130d193ed0bSPyun YongHyeon static void	sge_init_locked(struct sge_softc *);
131d193ed0bSPyun YongHyeon static void	sge_stop(struct sge_softc *);
132d193ed0bSPyun YongHyeon static void	sge_watchdog(struct sge_softc *);
133d193ed0bSPyun YongHyeon static int	sge_ifmedia_upd(struct ifnet *);
134d193ed0bSPyun YongHyeon static void	sge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
135d193ed0bSPyun YongHyeon 
136d193ed0bSPyun YongHyeon static int	sge_get_mac_addr_apc(struct sge_softc *, uint8_t *);
137d193ed0bSPyun YongHyeon static int	sge_get_mac_addr_eeprom(struct sge_softc *, uint8_t *);
138d193ed0bSPyun YongHyeon static uint16_t	sge_read_eeprom(struct sge_softc *, int);
139d193ed0bSPyun YongHyeon 
140d193ed0bSPyun YongHyeon static void	sge_rxfilter(struct sge_softc *);
141c186cf13SPyun YongHyeon static void	sge_setvlan(struct sge_softc *);
142d193ed0bSPyun YongHyeon static void	sge_reset(struct sge_softc *);
143d193ed0bSPyun YongHyeon static int	sge_list_rx_init(struct sge_softc *);
144d193ed0bSPyun YongHyeon static int	sge_list_rx_free(struct sge_softc *);
145d193ed0bSPyun YongHyeon static int	sge_list_tx_init(struct sge_softc *);
146d193ed0bSPyun YongHyeon static int	sge_list_tx_free(struct sge_softc *);
147d193ed0bSPyun YongHyeon 
148d193ed0bSPyun YongHyeon static int	sge_dma_alloc(struct sge_softc *);
149d193ed0bSPyun YongHyeon static void	sge_dma_free(struct sge_softc *);
150d193ed0bSPyun YongHyeon static void	sge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
151d193ed0bSPyun YongHyeon 
152d193ed0bSPyun YongHyeon static device_method_t sge_methods[] = {
153d193ed0bSPyun YongHyeon 	/* Device interface */
154d193ed0bSPyun YongHyeon 	DEVMETHOD(device_probe,		sge_probe),
155d193ed0bSPyun YongHyeon 	DEVMETHOD(device_attach,	sge_attach),
156d193ed0bSPyun YongHyeon 	DEVMETHOD(device_detach,	sge_detach),
157d193ed0bSPyun YongHyeon 	DEVMETHOD(device_suspend,	sge_suspend),
158d193ed0bSPyun YongHyeon 	DEVMETHOD(device_resume,	sge_resume),
159d193ed0bSPyun YongHyeon 	DEVMETHOD(device_shutdown,	sge_shutdown),
160d193ed0bSPyun YongHyeon 
161d193ed0bSPyun YongHyeon 	/* MII interface */
162d193ed0bSPyun YongHyeon 	DEVMETHOD(miibus_readreg,	sge_miibus_readreg),
163d193ed0bSPyun YongHyeon 	DEVMETHOD(miibus_writereg,	sge_miibus_writereg),
164d193ed0bSPyun YongHyeon 	DEVMETHOD(miibus_statchg,	sge_miibus_statchg),
165d193ed0bSPyun YongHyeon 
1664b7ec270SMarius Strobl 	DEVMETHOD_END
167d193ed0bSPyun YongHyeon };
168d193ed0bSPyun YongHyeon 
169d193ed0bSPyun YongHyeon static driver_t sge_driver = {
170d193ed0bSPyun YongHyeon 	"sge", sge_methods, sizeof(struct sge_softc)
171d193ed0bSPyun YongHyeon };
172d193ed0bSPyun YongHyeon 
173d193ed0bSPyun YongHyeon static devclass_t sge_devclass;
174d193ed0bSPyun YongHyeon 
175d193ed0bSPyun YongHyeon DRIVER_MODULE(sge, pci, sge_driver, sge_devclass, 0, 0);
176d193ed0bSPyun YongHyeon DRIVER_MODULE(miibus, sge, miibus_driver, miibus_devclass, 0, 0);
177d193ed0bSPyun YongHyeon 
178d193ed0bSPyun YongHyeon /*
179d193ed0bSPyun YongHyeon  * Register space access macros.
180d193ed0bSPyun YongHyeon  */
181d193ed0bSPyun YongHyeon #define	CSR_WRITE_4(sc, reg, val)	bus_write_4(sc->sge_res, reg, val)
182d193ed0bSPyun YongHyeon #define	CSR_WRITE_2(sc, reg, val)	bus_write_2(sc->sge_res, reg, val)
183d193ed0bSPyun YongHyeon #define	CSR_WRITE_1(cs, reg, val)	bus_write_1(sc->sge_res, reg, val)
184d193ed0bSPyun YongHyeon 
185d193ed0bSPyun YongHyeon #define	CSR_READ_4(sc, reg)		bus_read_4(sc->sge_res, reg)
186d193ed0bSPyun YongHyeon #define	CSR_READ_2(sc, reg)		bus_read_2(sc->sge_res, reg)
187d193ed0bSPyun YongHyeon #define	CSR_READ_1(sc, reg)		bus_read_1(sc->sge_res, reg)
188d193ed0bSPyun YongHyeon 
189d193ed0bSPyun YongHyeon /* Define to show Tx/Rx error status. */
190d193ed0bSPyun YongHyeon #undef SGE_SHOW_ERRORS
191d193ed0bSPyun YongHyeon 
192d193ed0bSPyun YongHyeon #define	SGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
193d193ed0bSPyun YongHyeon 
194d193ed0bSPyun YongHyeon static void
195d193ed0bSPyun YongHyeon sge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
196d193ed0bSPyun YongHyeon {
197d193ed0bSPyun YongHyeon 	bus_addr_t *p;
198d193ed0bSPyun YongHyeon 
199d193ed0bSPyun YongHyeon 	if (error != 0)
200d193ed0bSPyun YongHyeon 		return;
201d193ed0bSPyun YongHyeon 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
202d193ed0bSPyun YongHyeon 	p  = arg;
203d193ed0bSPyun YongHyeon 	*p = segs->ds_addr;
204d193ed0bSPyun YongHyeon }
205d193ed0bSPyun YongHyeon 
206d193ed0bSPyun YongHyeon /*
207d193ed0bSPyun YongHyeon  * Read a sequence of words from the EEPROM.
208d193ed0bSPyun YongHyeon  */
209d193ed0bSPyun YongHyeon static uint16_t
210d193ed0bSPyun YongHyeon sge_read_eeprom(struct sge_softc *sc, int offset)
211d193ed0bSPyun YongHyeon {
212d193ed0bSPyun YongHyeon 	uint32_t val;
213d193ed0bSPyun YongHyeon 	int i;
214d193ed0bSPyun YongHyeon 
215d193ed0bSPyun YongHyeon 	KASSERT(offset <= EI_OFFSET, ("EEPROM offset too big"));
216d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, ROMInterface,
217d193ed0bSPyun YongHyeon 	    EI_REQ | EI_OP_RD | (offset << EI_OFFSET_SHIFT));
218d193ed0bSPyun YongHyeon 	DELAY(500);
219d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TIMEOUT; i++) {
220d193ed0bSPyun YongHyeon 		val = CSR_READ_4(sc, ROMInterface);
221d193ed0bSPyun YongHyeon 		if ((val & EI_REQ) == 0)
222d193ed0bSPyun YongHyeon 			break;
223d193ed0bSPyun YongHyeon 		DELAY(100);
224d193ed0bSPyun YongHyeon 	}
225d193ed0bSPyun YongHyeon 	if (i == SGE_TIMEOUT) {
226d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
227d193ed0bSPyun YongHyeon 		    "EEPROM read timeout : 0x%08x\n", val);
228d193ed0bSPyun YongHyeon 		return (0xffff);
229d193ed0bSPyun YongHyeon 	}
230d193ed0bSPyun YongHyeon 
231d193ed0bSPyun YongHyeon 	return ((val & EI_DATA) >> EI_DATA_SHIFT);
232d193ed0bSPyun YongHyeon }
233d193ed0bSPyun YongHyeon 
234d193ed0bSPyun YongHyeon static int
235d193ed0bSPyun YongHyeon sge_get_mac_addr_eeprom(struct sge_softc *sc, uint8_t *dest)
236d193ed0bSPyun YongHyeon {
237d193ed0bSPyun YongHyeon 	uint16_t val;
238d193ed0bSPyun YongHyeon 	int i;
239d193ed0bSPyun YongHyeon 
240d193ed0bSPyun YongHyeon 	val = sge_read_eeprom(sc, EEPROMSignature);
241d193ed0bSPyun YongHyeon 	if (val == 0xffff || val == 0) {
242d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
243d193ed0bSPyun YongHyeon 		    "invalid EEPROM signature : 0x%04x\n", val);
244d193ed0bSPyun YongHyeon 		return (EINVAL);
245d193ed0bSPyun YongHyeon 	}
246d193ed0bSPyun YongHyeon 
247d193ed0bSPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
248d193ed0bSPyun YongHyeon 		val = sge_read_eeprom(sc, EEPROMMACAddr + i / 2);
249d193ed0bSPyun YongHyeon 		dest[i + 0] = (uint8_t)val;
250d193ed0bSPyun YongHyeon 		dest[i + 1] = (uint8_t)(val >> 8);
251d193ed0bSPyun YongHyeon 	}
252d193ed0bSPyun YongHyeon 
253d193ed0bSPyun YongHyeon 	if ((sge_read_eeprom(sc, EEPROMInfo) & 0x80) != 0)
254d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_RGMII;
255d193ed0bSPyun YongHyeon 	return (0);
256d193ed0bSPyun YongHyeon }
257d193ed0bSPyun YongHyeon 
258d193ed0bSPyun YongHyeon /*
259d193ed0bSPyun YongHyeon  * For SiS96x, APC CMOS RAM is used to store ethernet address.
260d193ed0bSPyun YongHyeon  * APC CMOS RAM is accessed through ISA bridge.
261d193ed0bSPyun YongHyeon  */
262d193ed0bSPyun YongHyeon static int
263d193ed0bSPyun YongHyeon sge_get_mac_addr_apc(struct sge_softc *sc, uint8_t *dest)
264d193ed0bSPyun YongHyeon {
265d193ed0bSPyun YongHyeon #if defined(__amd64__) || defined(__i386__)
266d193ed0bSPyun YongHyeon 	devclass_t pci;
267d193ed0bSPyun YongHyeon 	device_t bus, dev = NULL;
268d193ed0bSPyun YongHyeon 	device_t *kids;
269d193ed0bSPyun YongHyeon 	struct apc_tbl {
270d193ed0bSPyun YongHyeon 		uint16_t vid;
271d193ed0bSPyun YongHyeon 		uint16_t did;
272d193ed0bSPyun YongHyeon 	} *tp, apc_tbls[] = {
273d193ed0bSPyun YongHyeon 		{ SIS_VENDORID, 0x0965 },
274d193ed0bSPyun YongHyeon 		{ SIS_VENDORID, 0x0966 },
275d193ed0bSPyun YongHyeon 		{ SIS_VENDORID, 0x0968 }
276d193ed0bSPyun YongHyeon 	};
277d193ed0bSPyun YongHyeon 	uint8_t reg;
278d193ed0bSPyun YongHyeon 	int busnum, cnt, i, j, numkids;
279d193ed0bSPyun YongHyeon 
280d193ed0bSPyun YongHyeon 	cnt = sizeof(apc_tbls) / sizeof(apc_tbls[0]);
281d193ed0bSPyun YongHyeon 	pci = devclass_find("pci");
282d193ed0bSPyun YongHyeon 	for (busnum = 0; busnum < devclass_get_maxunit(pci); busnum++) {
283d193ed0bSPyun YongHyeon 		bus = devclass_get_device(pci, busnum);
284d193ed0bSPyun YongHyeon 		if (!bus)
285d193ed0bSPyun YongHyeon 			continue;
286d193ed0bSPyun YongHyeon 		if (device_get_children(bus, &kids, &numkids) != 0)
287d193ed0bSPyun YongHyeon 			continue;
288d193ed0bSPyun YongHyeon 		for (i = 0; i < numkids; i++) {
289d193ed0bSPyun YongHyeon 			dev = kids[i];
290d193ed0bSPyun YongHyeon 			if (pci_get_class(dev) == PCIC_BRIDGE &&
291d193ed0bSPyun YongHyeon 			    pci_get_subclass(dev) == PCIS_BRIDGE_ISA) {
292d193ed0bSPyun YongHyeon 				tp = apc_tbls;
293d193ed0bSPyun YongHyeon 				for (j = 0; j < cnt; j++) {
294d193ed0bSPyun YongHyeon 					if (pci_get_vendor(dev) == tp->vid &&
295d193ed0bSPyun YongHyeon 					    pci_get_device(dev) == tp->did) {
296d193ed0bSPyun YongHyeon 						free(kids, M_TEMP);
297d193ed0bSPyun YongHyeon 						goto apc_found;
298d193ed0bSPyun YongHyeon 					}
299d193ed0bSPyun YongHyeon 					tp++;
300d193ed0bSPyun YongHyeon 				}
301d193ed0bSPyun YongHyeon 			}
302d193ed0bSPyun YongHyeon                 }
303d193ed0bSPyun YongHyeon 		free(kids, M_TEMP);
304d193ed0bSPyun YongHyeon 	}
305d193ed0bSPyun YongHyeon 	device_printf(sc->sge_dev, "couldn't find PCI-ISA bridge\n");
306d193ed0bSPyun YongHyeon 	return (EINVAL);
307d193ed0bSPyun YongHyeon apc_found:
308d193ed0bSPyun YongHyeon 	/* Enable port 0x78 and 0x79 to access APC registers. */
309d193ed0bSPyun YongHyeon 	reg = pci_read_config(dev, 0x48, 1);
310d193ed0bSPyun YongHyeon 	pci_write_config(dev, 0x48, reg & ~0x02, 1);
311d193ed0bSPyun YongHyeon 	DELAY(50);
312d193ed0bSPyun YongHyeon 	pci_read_config(dev, 0x48, 1);
313d193ed0bSPyun YongHyeon 	/* Read stored ethernet address. */
314d193ed0bSPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
315d193ed0bSPyun YongHyeon 		outb(0x78, 0x09 + i);
316d193ed0bSPyun YongHyeon 		dest[i] = inb(0x79);
317d193ed0bSPyun YongHyeon 	}
318d193ed0bSPyun YongHyeon 	outb(0x78, 0x12);
319d193ed0bSPyun YongHyeon 	if ((inb(0x79) & 0x80) != 0)
320d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_RGMII;
321d193ed0bSPyun YongHyeon 	/* Restore access to APC registers. */
322d193ed0bSPyun YongHyeon 	pci_write_config(dev, 0x48, reg, 1);
323d193ed0bSPyun YongHyeon 
324d193ed0bSPyun YongHyeon 	return (0);
325d193ed0bSPyun YongHyeon #else
326d193ed0bSPyun YongHyeon 	return (EINVAL);
327d193ed0bSPyun YongHyeon #endif
328d193ed0bSPyun YongHyeon }
329d193ed0bSPyun YongHyeon 
330d193ed0bSPyun YongHyeon static int
331d193ed0bSPyun YongHyeon sge_miibus_readreg(device_t dev, int phy, int reg)
332d193ed0bSPyun YongHyeon {
333d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
334d193ed0bSPyun YongHyeon 	uint32_t val;
335d193ed0bSPyun YongHyeon 	int i;
336d193ed0bSPyun YongHyeon 
337d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
338d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) |
339d193ed0bSPyun YongHyeon 	    (reg << GMI_REG_SHIFT) | GMI_OP_RD | GMI_REQ);
340d193ed0bSPyun YongHyeon 	DELAY(10);
341d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TIMEOUT; i++) {
342d193ed0bSPyun YongHyeon 		val = CSR_READ_4(sc, GMIIControl);
343d193ed0bSPyun YongHyeon 		if ((val & GMI_REQ) == 0)
344d193ed0bSPyun YongHyeon 			break;
345d193ed0bSPyun YongHyeon 		DELAY(10);
346d193ed0bSPyun YongHyeon 	}
347d193ed0bSPyun YongHyeon 	if (i == SGE_TIMEOUT) {
348d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev, "PHY read timeout : %d\n", reg);
349d193ed0bSPyun YongHyeon 		return (0);
350d193ed0bSPyun YongHyeon 	}
351d193ed0bSPyun YongHyeon 	return ((val & GMI_DATA) >> GMI_DATA_SHIFT);
352d193ed0bSPyun YongHyeon }
353d193ed0bSPyun YongHyeon 
354d193ed0bSPyun YongHyeon static int
355d193ed0bSPyun YongHyeon sge_miibus_writereg(device_t dev, int phy, int reg, int data)
356d193ed0bSPyun YongHyeon {
357d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
358d193ed0bSPyun YongHyeon 	uint32_t val;
359d193ed0bSPyun YongHyeon 	int i;
360d193ed0bSPyun YongHyeon 
361d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
362d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) |
363d193ed0bSPyun YongHyeon 	    (reg << GMI_REG_SHIFT) | (data << GMI_DATA_SHIFT) |
364d193ed0bSPyun YongHyeon 	    GMI_OP_WR | GMI_REQ);
365d193ed0bSPyun YongHyeon 	DELAY(10);
366d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TIMEOUT; i++) {
367d193ed0bSPyun YongHyeon 		val = CSR_READ_4(sc, GMIIControl);
368d193ed0bSPyun YongHyeon 		if ((val & GMI_REQ) == 0)
369d193ed0bSPyun YongHyeon 			break;
370d193ed0bSPyun YongHyeon 		DELAY(10);
371d193ed0bSPyun YongHyeon 	}
372d193ed0bSPyun YongHyeon 	if (i == SGE_TIMEOUT)
373d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev, "PHY write timeout : %d\n", reg);
374d193ed0bSPyun YongHyeon 	return (0);
375d193ed0bSPyun YongHyeon }
376d193ed0bSPyun YongHyeon 
377d193ed0bSPyun YongHyeon static void
378d193ed0bSPyun YongHyeon sge_miibus_statchg(device_t dev)
379d193ed0bSPyun YongHyeon {
380d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
381d193ed0bSPyun YongHyeon 	struct mii_data *mii;
382d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
383d193ed0bSPyun YongHyeon 	uint32_t ctl, speed;
384d193ed0bSPyun YongHyeon 
385d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
386d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
387d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
388d193ed0bSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
389d193ed0bSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
390d193ed0bSPyun YongHyeon 		return;
391d193ed0bSPyun YongHyeon 	speed = 0;
392d193ed0bSPyun YongHyeon 	sc->sge_flags &= ~SGE_FLAG_LINK;
393d193ed0bSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
394d193ed0bSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
395d193ed0bSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
396d193ed0bSPyun YongHyeon 		case IFM_10_T:
397d193ed0bSPyun YongHyeon 			sc->sge_flags |= SGE_FLAG_LINK;
398d193ed0bSPyun YongHyeon 			speed = SC_SPEED_10;
399d193ed0bSPyun YongHyeon 			break;
400d193ed0bSPyun YongHyeon 		case IFM_100_TX:
401d193ed0bSPyun YongHyeon 			sc->sge_flags |= SGE_FLAG_LINK;
402d193ed0bSPyun YongHyeon 			speed = SC_SPEED_100;
403d193ed0bSPyun YongHyeon 			break;
404d193ed0bSPyun YongHyeon 		case IFM_1000_T:
405d193ed0bSPyun YongHyeon 			if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) {
406d193ed0bSPyun YongHyeon 				sc->sge_flags |= SGE_FLAG_LINK;
407d193ed0bSPyun YongHyeon 				speed = SC_SPEED_1000;
408d193ed0bSPyun YongHyeon 			}
409d193ed0bSPyun YongHyeon 			break;
410d193ed0bSPyun YongHyeon 		default:
411d193ed0bSPyun YongHyeon 			break;
412d193ed0bSPyun YongHyeon                 }
413d193ed0bSPyun YongHyeon         }
414d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0)
415d193ed0bSPyun YongHyeon 		return;
416d193ed0bSPyun YongHyeon 	/* Reprogram MAC to resolved speed/duplex/flow-control parameters. */
417d193ed0bSPyun YongHyeon 	ctl = CSR_READ_4(sc, StationControl);
418d193ed0bSPyun YongHyeon 	ctl &= ~(0x0f000000 | SC_FDX | SC_SPEED_MASK);
419d193ed0bSPyun YongHyeon 	if (speed == SC_SPEED_1000) {
420d193ed0bSPyun YongHyeon 		ctl |= 0x07000000;
421d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_SPEED_1000;
422d193ed0bSPyun YongHyeon 	} else {
423d193ed0bSPyun YongHyeon 		ctl |= 0x04000000;
424d193ed0bSPyun YongHyeon 		sc->sge_flags &= ~SGE_FLAG_SPEED_1000;
425d193ed0bSPyun YongHyeon 	}
426d193ed0bSPyun YongHyeon #ifdef notyet
427d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_GMII) != 0)
428d193ed0bSPyun YongHyeon 		ctl |= 0x03000000;
429d193ed0bSPyun YongHyeon #endif
430d193ed0bSPyun YongHyeon 	ctl |= speed;
431d193ed0bSPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
432d193ed0bSPyun YongHyeon 		ctl |= SC_FDX;
433d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_FDX;
434d193ed0bSPyun YongHyeon 	} else
435d193ed0bSPyun YongHyeon 		sc->sge_flags &= ~SGE_FLAG_FDX;
436d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, StationControl, ctl);
437d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) {
438d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, RGMIIDelay, 0x0441);
439d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, RGMIIDelay, 0x0440);
440d193ed0bSPyun YongHyeon 	}
441d193ed0bSPyun YongHyeon }
442d193ed0bSPyun YongHyeon 
443d193ed0bSPyun YongHyeon static void
444d193ed0bSPyun YongHyeon sge_rxfilter(struct sge_softc *sc)
445d193ed0bSPyun YongHyeon {
446d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
447d193ed0bSPyun YongHyeon 	struct ifmultiaddr *ifma;
448d193ed0bSPyun YongHyeon 	uint32_t crc, hashes[2];
449d193ed0bSPyun YongHyeon 	uint16_t rxfilt;
450d193ed0bSPyun YongHyeon 
451d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
452d193ed0bSPyun YongHyeon 
453d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
4549c2851d2SPyun YongHyeon 	rxfilt = CSR_READ_2(sc, RxMacControl);
4559c2851d2SPyun YongHyeon 	rxfilt &= ~(AcceptBroadcast | AcceptAllPhys | AcceptMulticast);
4569c2851d2SPyun YongHyeon 	rxfilt |= AcceptMyPhys;
457d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
458d193ed0bSPyun YongHyeon 		rxfilt |= AcceptBroadcast;
459d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
460d193ed0bSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
461d193ed0bSPyun YongHyeon 			rxfilt |= AcceptAllPhys;
462d193ed0bSPyun YongHyeon 		rxfilt |= AcceptMulticast;
463d193ed0bSPyun YongHyeon 		hashes[0] = 0xFFFFFFFF;
464d193ed0bSPyun YongHyeon 		hashes[1] = 0xFFFFFFFF;
4659c2851d2SPyun YongHyeon 	} else {
466d193ed0bSPyun YongHyeon 		rxfilt |= AcceptMulticast;
4679c2851d2SPyun YongHyeon 		hashes[0] = hashes[1] = 0;
468d193ed0bSPyun YongHyeon 		/* Now program new ones. */
469d193ed0bSPyun YongHyeon 		if_maddr_rlock(ifp);
470d193ed0bSPyun YongHyeon 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
471d193ed0bSPyun YongHyeon 			if (ifma->ifma_addr->sa_family != AF_LINK)
472d193ed0bSPyun YongHyeon 				continue;
473d193ed0bSPyun YongHyeon 			crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
474d193ed0bSPyun YongHyeon 			    ifma->ifma_addr), ETHER_ADDR_LEN);
475d193ed0bSPyun YongHyeon 			hashes[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
476d193ed0bSPyun YongHyeon 		}
477d193ed0bSPyun YongHyeon 		if_maddr_runlock(ifp);
4789c2851d2SPyun YongHyeon 	}
47978b11406SPyun YongHyeon 	CSR_WRITE_2(sc, RxMacControl, rxfilt);
480d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxHashTable, hashes[0]);
481d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxHashTable2, hashes[1]);
482d193ed0bSPyun YongHyeon }
483d193ed0bSPyun YongHyeon 
484d193ed0bSPyun YongHyeon static void
485c186cf13SPyun YongHyeon sge_setvlan(struct sge_softc *sc)
486c186cf13SPyun YongHyeon {
487c186cf13SPyun YongHyeon 	struct ifnet *ifp;
488c186cf13SPyun YongHyeon 	uint16_t rxfilt;
489c186cf13SPyun YongHyeon 
490c186cf13SPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
491c186cf13SPyun YongHyeon 
492c186cf13SPyun YongHyeon 	ifp = sc->sge_ifp;
493c186cf13SPyun YongHyeon 	if ((ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) == 0)
494c186cf13SPyun YongHyeon 		return;
495c186cf13SPyun YongHyeon 	rxfilt = CSR_READ_2(sc, RxMacControl);
496c186cf13SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
497c186cf13SPyun YongHyeon 		rxfilt |= RXMAC_STRIP_VLAN;
498c186cf13SPyun YongHyeon 	else
499c186cf13SPyun YongHyeon 		rxfilt &= ~RXMAC_STRIP_VLAN;
500c186cf13SPyun YongHyeon 	CSR_WRITE_2(sc, RxMacControl, rxfilt);
501c186cf13SPyun YongHyeon }
502c186cf13SPyun YongHyeon 
503c186cf13SPyun YongHyeon static void
504d193ed0bSPyun YongHyeon sge_reset(struct sge_softc *sc)
505d193ed0bSPyun YongHyeon {
506d193ed0bSPyun YongHyeon 
507d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
508d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
509d193ed0bSPyun YongHyeon 
510d193ed0bSPyun YongHyeon 	/* Soft reset. */
511d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrControl, 0x8000);
512d193ed0bSPyun YongHyeon 	CSR_READ_4(sc, IntrControl);
513d193ed0bSPyun YongHyeon 	DELAY(100);
514d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrControl, 0);
515d193ed0bSPyun YongHyeon 	/* Stop MAC. */
516d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_CTL, 0x1a00);
517d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_CTL, 0x1a00);
518d193ed0bSPyun YongHyeon 
519d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
520d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
521d193ed0bSPyun YongHyeon 
522d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, GMIIControl, 0);
523d193ed0bSPyun YongHyeon }
524d193ed0bSPyun YongHyeon 
525d193ed0bSPyun YongHyeon /*
526d193ed0bSPyun YongHyeon  * Probe for an SiS chip. Check the PCI vendor and device
527d193ed0bSPyun YongHyeon  * IDs against our list and return a device name if we find a match.
528d193ed0bSPyun YongHyeon  */
529d193ed0bSPyun YongHyeon static int
530d193ed0bSPyun YongHyeon sge_probe(device_t dev)
531d193ed0bSPyun YongHyeon {
532d193ed0bSPyun YongHyeon 	struct sge_type *t;
533d193ed0bSPyun YongHyeon 
534d193ed0bSPyun YongHyeon 	t = sge_devs;
535d193ed0bSPyun YongHyeon 	while (t->sge_name != NULL) {
536d193ed0bSPyun YongHyeon 		if ((pci_get_vendor(dev) == t->sge_vid) &&
537d193ed0bSPyun YongHyeon 		    (pci_get_device(dev) == t->sge_did)) {
538d193ed0bSPyun YongHyeon 			device_set_desc(dev, t->sge_name);
539d193ed0bSPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
540d193ed0bSPyun YongHyeon 		}
541d193ed0bSPyun YongHyeon 		t++;
542d193ed0bSPyun YongHyeon 	}
543d193ed0bSPyun YongHyeon 
544d193ed0bSPyun YongHyeon 	return (ENXIO);
545d193ed0bSPyun YongHyeon }
546d193ed0bSPyun YongHyeon 
547d193ed0bSPyun YongHyeon /*
548d193ed0bSPyun YongHyeon  * Attach the interface.  Allocate softc structures, do ifmedia
549d193ed0bSPyun YongHyeon  * setup and ethernet/BPF attach.
550d193ed0bSPyun YongHyeon  */
551d193ed0bSPyun YongHyeon static int
552d193ed0bSPyun YongHyeon sge_attach(device_t dev)
553d193ed0bSPyun YongHyeon {
554d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
555d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
556d193ed0bSPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
557d193ed0bSPyun YongHyeon 	int error = 0, rid;
558d193ed0bSPyun YongHyeon 
559d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
560d193ed0bSPyun YongHyeon 	sc->sge_dev = dev;
561d193ed0bSPyun YongHyeon 
562d193ed0bSPyun YongHyeon 	mtx_init(&sc->sge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
563d193ed0bSPyun YongHyeon 	    MTX_DEF);
564d193ed0bSPyun YongHyeon         callout_init_mtx(&sc->sge_stat_ch, &sc->sge_mtx, 0);
565d193ed0bSPyun YongHyeon 
566d193ed0bSPyun YongHyeon 	/*
567d193ed0bSPyun YongHyeon 	 * Map control/status registers.
568d193ed0bSPyun YongHyeon 	 */
569d193ed0bSPyun YongHyeon 	pci_enable_busmaster(dev);
570d193ed0bSPyun YongHyeon 
571d193ed0bSPyun YongHyeon 	/* Allocate resources. */
572d193ed0bSPyun YongHyeon 	sc->sge_res_id = PCIR_BAR(0);
573d193ed0bSPyun YongHyeon 	sc->sge_res_type = SYS_RES_MEMORY;
574d193ed0bSPyun YongHyeon 	sc->sge_res = bus_alloc_resource_any(dev, sc->sge_res_type,
575d193ed0bSPyun YongHyeon 	    &sc->sge_res_id, RF_ACTIVE);
576d193ed0bSPyun YongHyeon 	if (sc->sge_res == NULL) {
577d193ed0bSPyun YongHyeon 		device_printf(dev, "couldn't allocate resource\n");
578d193ed0bSPyun YongHyeon 		error = ENXIO;
579d193ed0bSPyun YongHyeon 		goto fail;
580d193ed0bSPyun YongHyeon 	}
581d193ed0bSPyun YongHyeon 
582d193ed0bSPyun YongHyeon 	rid = 0;
583d193ed0bSPyun YongHyeon 	sc->sge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
584d193ed0bSPyun YongHyeon 	    RF_SHAREABLE | RF_ACTIVE);
585d193ed0bSPyun YongHyeon 	if (sc->sge_irq == NULL) {
586d193ed0bSPyun YongHyeon 		device_printf(dev, "couldn't allocate IRQ resources\n");
587d193ed0bSPyun YongHyeon 		error = ENXIO;
588d193ed0bSPyun YongHyeon 		goto fail;
589d193ed0bSPyun YongHyeon 	}
590d193ed0bSPyun YongHyeon 	sc->sge_rev = pci_get_revid(dev);
591d193ed0bSPyun YongHyeon 	if (pci_get_device(dev) == SIS_DEVICEID_190)
5927f20f021SPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_FASTETHER | SGE_FLAG_SIS190;
593d193ed0bSPyun YongHyeon 	/* Reset the adapter. */
594d193ed0bSPyun YongHyeon 	sge_reset(sc);
595d193ed0bSPyun YongHyeon 
596d193ed0bSPyun YongHyeon 	/* Get MAC address from the EEPROM. */
597d193ed0bSPyun YongHyeon 	if ((pci_read_config(dev, 0x73, 1) & 0x01) != 0)
598d193ed0bSPyun YongHyeon 		sge_get_mac_addr_apc(sc, eaddr);
599d193ed0bSPyun YongHyeon 	else
600d193ed0bSPyun YongHyeon 		sge_get_mac_addr_eeprom(sc, eaddr);
601d193ed0bSPyun YongHyeon 
602d193ed0bSPyun YongHyeon 	if ((error = sge_dma_alloc(sc)) != 0)
603d193ed0bSPyun YongHyeon 		goto fail;
604d193ed0bSPyun YongHyeon 
605d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp = if_alloc(IFT_ETHER);
606d193ed0bSPyun YongHyeon 	if (ifp == NULL) {
607d193ed0bSPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
608d193ed0bSPyun YongHyeon 		error = ENOSPC;
609d193ed0bSPyun YongHyeon 		goto fail;
610d193ed0bSPyun YongHyeon 	}
611d193ed0bSPyun YongHyeon 	ifp->if_softc = sc;
612d193ed0bSPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
613d193ed0bSPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
614d193ed0bSPyun YongHyeon 	ifp->if_ioctl = sge_ioctl;
615d193ed0bSPyun YongHyeon 	ifp->if_start = sge_start;
616d193ed0bSPyun YongHyeon 	ifp->if_init = sge_init;
617d193ed0bSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = SGE_TX_RING_CNT - 1;
618d193ed0bSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
619d193ed0bSPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
62065329b31SPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_RXCSUM | IFCAP_TSO4;
62165329b31SPyun YongHyeon 	ifp->if_hwassist = SGE_CSUM_FEATURES | CSUM_TSO;
622d193ed0bSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
623d193ed0bSPyun YongHyeon 	/*
624d193ed0bSPyun YongHyeon 	 * Do MII setup.
625d193ed0bSPyun YongHyeon 	 */
626d6c65d27SMarius Strobl 	error = mii_attach(dev, &sc->sge_miibus, ifp, sge_ifmedia_upd,
627d6c65d27SMarius Strobl 	    sge_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 0);
628d6c65d27SMarius Strobl 	if (error != 0) {
629d6c65d27SMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
630d193ed0bSPyun YongHyeon 		goto fail;
631d193ed0bSPyun YongHyeon 	}
632d193ed0bSPyun YongHyeon 
633d193ed0bSPyun YongHyeon 	/*
634d193ed0bSPyun YongHyeon 	 * Call MI attach routine.
635d193ed0bSPyun YongHyeon 	 */
636d193ed0bSPyun YongHyeon 	ether_ifattach(ifp, eaddr);
637d193ed0bSPyun YongHyeon 
638d193ed0bSPyun YongHyeon 	/* VLAN setup. */
6398775710aSPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWCSUM |
6408775710aSPyun YongHyeon 	    IFCAP_VLAN_HWTSO | IFCAP_VLAN_MTU;
641d193ed0bSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
642d193ed0bSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
643d193ed0bSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
644d193ed0bSPyun YongHyeon 
645d193ed0bSPyun YongHyeon 	/* Hook interrupt last to avoid having to lock softc */
646d193ed0bSPyun YongHyeon 	error = bus_setup_intr(dev, sc->sge_irq, INTR_TYPE_NET | INTR_MPSAFE,
647d193ed0bSPyun YongHyeon 	    NULL, sge_intr, sc, &sc->sge_intrhand);
648d193ed0bSPyun YongHyeon 	if (error) {
649d193ed0bSPyun YongHyeon 		device_printf(dev, "couldn't set up irq\n");
650d193ed0bSPyun YongHyeon 		ether_ifdetach(ifp);
651d193ed0bSPyun YongHyeon 		goto fail;
652d193ed0bSPyun YongHyeon 	}
653d193ed0bSPyun YongHyeon 
654d193ed0bSPyun YongHyeon fail:
655d193ed0bSPyun YongHyeon 	if (error)
656d193ed0bSPyun YongHyeon 		sge_detach(dev);
657d193ed0bSPyun YongHyeon 
658d193ed0bSPyun YongHyeon 	return (error);
659d193ed0bSPyun YongHyeon }
660d193ed0bSPyun YongHyeon 
661d193ed0bSPyun YongHyeon /*
662d193ed0bSPyun YongHyeon  * Shutdown hardware and free up resources.  This can be called any
663d193ed0bSPyun YongHyeon  * time after the mutex has been initialized.  It is called in both
664d193ed0bSPyun YongHyeon  * the error case in attach and the normal detach case so it needs
665d193ed0bSPyun YongHyeon  * to be careful about only freeing resources that have actually been
666d193ed0bSPyun YongHyeon  * allocated.
667d193ed0bSPyun YongHyeon  */
668d193ed0bSPyun YongHyeon static int
669d193ed0bSPyun YongHyeon sge_detach(device_t dev)
670d193ed0bSPyun YongHyeon {
671d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
672d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
673d193ed0bSPyun YongHyeon 
674d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
675d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
676d193ed0bSPyun YongHyeon 	/* These should only be active if attach succeeded. */
677d193ed0bSPyun YongHyeon 	if (device_is_attached(dev)) {
678d193ed0bSPyun YongHyeon 		ether_ifdetach(ifp);
679d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
680d193ed0bSPyun YongHyeon 		sge_stop(sc);
681d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
682d193ed0bSPyun YongHyeon 		callout_drain(&sc->sge_stat_ch);
683d193ed0bSPyun YongHyeon 	}
684d193ed0bSPyun YongHyeon 	if (sc->sge_miibus)
685d193ed0bSPyun YongHyeon 		device_delete_child(dev, sc->sge_miibus);
686d193ed0bSPyun YongHyeon 	bus_generic_detach(dev);
687d193ed0bSPyun YongHyeon 
688d193ed0bSPyun YongHyeon 	if (sc->sge_intrhand)
689d193ed0bSPyun YongHyeon 		bus_teardown_intr(dev, sc->sge_irq, sc->sge_intrhand);
690d193ed0bSPyun YongHyeon 	if (sc->sge_irq)
691d193ed0bSPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sge_irq);
692d193ed0bSPyun YongHyeon 	if (sc->sge_res)
693d193ed0bSPyun YongHyeon 		bus_release_resource(dev, sc->sge_res_type, sc->sge_res_id,
694d193ed0bSPyun YongHyeon 		    sc->sge_res);
695d193ed0bSPyun YongHyeon 	if (ifp)
696d193ed0bSPyun YongHyeon 		if_free(ifp);
697d193ed0bSPyun YongHyeon 	sge_dma_free(sc);
698d193ed0bSPyun YongHyeon 	mtx_destroy(&sc->sge_mtx);
699d193ed0bSPyun YongHyeon 
700d193ed0bSPyun YongHyeon 	return (0);
701d193ed0bSPyun YongHyeon }
702d193ed0bSPyun YongHyeon 
703d193ed0bSPyun YongHyeon /*
704d193ed0bSPyun YongHyeon  * Stop all chip I/O so that the kernel's probe routines don't
705d193ed0bSPyun YongHyeon  * get confused by errant DMAs when rebooting.
706d193ed0bSPyun YongHyeon  */
707d193ed0bSPyun YongHyeon static int
708d193ed0bSPyun YongHyeon sge_shutdown(device_t dev)
709d193ed0bSPyun YongHyeon {
710d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
711d193ed0bSPyun YongHyeon 
712d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
713d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
714d193ed0bSPyun YongHyeon 	sge_stop(sc);
715d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
716d193ed0bSPyun YongHyeon 	return (0);
717d193ed0bSPyun YongHyeon }
718d193ed0bSPyun YongHyeon 
719d193ed0bSPyun YongHyeon static int
720d193ed0bSPyun YongHyeon sge_suspend(device_t dev)
721d193ed0bSPyun YongHyeon {
722d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
723d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
724d193ed0bSPyun YongHyeon 
725d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
726d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
727d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
728d193ed0bSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
729d193ed0bSPyun YongHyeon 		sge_stop(sc);
730d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
731d193ed0bSPyun YongHyeon 	return (0);
732d193ed0bSPyun YongHyeon }
733d193ed0bSPyun YongHyeon 
734d193ed0bSPyun YongHyeon static int
735d193ed0bSPyun YongHyeon sge_resume(device_t dev)
736d193ed0bSPyun YongHyeon {
737d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
738d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
739d193ed0bSPyun YongHyeon 
740d193ed0bSPyun YongHyeon 	sc = device_get_softc(dev);
741d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
742d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
743d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0)
744d193ed0bSPyun YongHyeon 		sge_init_locked(sc);
745d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
746d193ed0bSPyun YongHyeon 	return (0);
747d193ed0bSPyun YongHyeon }
748d193ed0bSPyun YongHyeon 
749d193ed0bSPyun YongHyeon static int
750d193ed0bSPyun YongHyeon sge_dma_alloc(struct sge_softc *sc)
751d193ed0bSPyun YongHyeon {
752d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
753d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
75455c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
75555c978baSPyun YongHyeon 	struct sge_txdesc *txd;
756d193ed0bSPyun YongHyeon 	int error, i;
757d193ed0bSPyun YongHyeon 
758d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
759d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
760d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sge_dev),
761d193ed0bSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
762d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
763d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
764d193ed0bSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
765d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
766d193ed0bSPyun YongHyeon 	    1,				/* nsegments */
767d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
768d193ed0bSPyun YongHyeon 	    0,				/* flags */
769d193ed0bSPyun YongHyeon 	    NULL,			/* lockfunc */
770d193ed0bSPyun YongHyeon 	    NULL,			/* lockarg */
771d193ed0bSPyun YongHyeon 	    &cd->sge_tag);
772d193ed0bSPyun YongHyeon 	if (error != 0) {
773d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
774d193ed0bSPyun YongHyeon 		    "could not create parent DMA tag.\n");
775d193ed0bSPyun YongHyeon 		goto fail;
776d193ed0bSPyun YongHyeon 	}
777d193ed0bSPyun YongHyeon 
778d193ed0bSPyun YongHyeon 	/* RX descriptor ring */
779d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag,
780d193ed0bSPyun YongHyeon 	    SGE_DESC_ALIGN, 0,		/* alignment, boundary */
781d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
782d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
783d193ed0bSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
784d193ed0bSPyun YongHyeon 	    SGE_RX_RING_SZ, 1,		/* maxsize,nsegments */
785d193ed0bSPyun YongHyeon 	    SGE_RX_RING_SZ,		/* maxsegsize */
786d193ed0bSPyun YongHyeon 	    0,				/* flags */
787d193ed0bSPyun YongHyeon 	    NULL,			/* lockfunc */
788d193ed0bSPyun YongHyeon 	    NULL,			/* lockarg */
789d193ed0bSPyun YongHyeon 	    &cd->sge_rx_tag);
790d193ed0bSPyun YongHyeon 	if (error != 0) {
791d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
792d193ed0bSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
793d193ed0bSPyun YongHyeon 		goto fail;
794d193ed0bSPyun YongHyeon 	}
795d193ed0bSPyun YongHyeon 	/* Allocate DMA'able memory and load DMA map for RX ring. */
796d193ed0bSPyun YongHyeon 	error = bus_dmamem_alloc(cd->sge_rx_tag, (void **)&ld->sge_rx_ring,
797d193ed0bSPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT,
798d193ed0bSPyun YongHyeon 	    &cd->sge_rx_dmamap);
799d193ed0bSPyun YongHyeon 	if (error != 0) {
800d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
801d193ed0bSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
802d193ed0bSPyun YongHyeon 		goto fail;
803d193ed0bSPyun YongHyeon 	}
804d193ed0bSPyun YongHyeon 	error = bus_dmamap_load(cd->sge_rx_tag, cd->sge_rx_dmamap,
805d193ed0bSPyun YongHyeon 	    ld->sge_rx_ring, SGE_RX_RING_SZ, sge_dma_map_addr,
806d193ed0bSPyun YongHyeon 	    &ld->sge_rx_paddr, BUS_DMA_NOWAIT);
807d193ed0bSPyun YongHyeon 	if (error != 0) {
808d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
809d193ed0bSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
810d193ed0bSPyun YongHyeon 	}
811d193ed0bSPyun YongHyeon 
812d193ed0bSPyun YongHyeon 	/* TX descriptor ring */
813d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag,
814d193ed0bSPyun YongHyeon 	    SGE_DESC_ALIGN, 0,		/* alignment, boundary */
815d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
816d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
817d193ed0bSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
818d193ed0bSPyun YongHyeon 	    SGE_TX_RING_SZ, 1,		/* maxsize,nsegments */
819d193ed0bSPyun YongHyeon 	    SGE_TX_RING_SZ,		/* maxsegsize */
820d193ed0bSPyun YongHyeon 	    0,				/* flags */
821d193ed0bSPyun YongHyeon 	    NULL,			/* lockfunc */
822d193ed0bSPyun YongHyeon 	    NULL,			/* lockarg */
823d193ed0bSPyun YongHyeon 	    &cd->sge_tx_tag);
824d193ed0bSPyun YongHyeon 	if (error != 0) {
825d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
826d193ed0bSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
827d193ed0bSPyun YongHyeon 		goto fail;
828d193ed0bSPyun YongHyeon 	}
829d193ed0bSPyun YongHyeon 	/* Allocate DMA'able memory and load DMA map for TX ring. */
830d193ed0bSPyun YongHyeon 	error = bus_dmamem_alloc(cd->sge_tx_tag, (void **)&ld->sge_tx_ring,
831d193ed0bSPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT,
832d193ed0bSPyun YongHyeon 	    &cd->sge_tx_dmamap);
833d193ed0bSPyun YongHyeon 	if (error != 0) {
834d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
835d193ed0bSPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
836d193ed0bSPyun YongHyeon 		goto fail;
837d193ed0bSPyun YongHyeon 	}
838d193ed0bSPyun YongHyeon 	error = bus_dmamap_load(cd->sge_tx_tag, cd->sge_tx_dmamap,
839d193ed0bSPyun YongHyeon 	    ld->sge_tx_ring, SGE_TX_RING_SZ, sge_dma_map_addr,
840d193ed0bSPyun YongHyeon 	    &ld->sge_tx_paddr, BUS_DMA_NOWAIT);
841d193ed0bSPyun YongHyeon 	if (error != 0) {
842d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
843d193ed0bSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
844d193ed0bSPyun YongHyeon 		goto fail;
845d193ed0bSPyun YongHyeon 	}
846d193ed0bSPyun YongHyeon 
847d193ed0bSPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
848d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag, 1, 0, BUS_SPACE_MAXADDR,
84965329b31SPyun YongHyeon 	    BUS_SPACE_MAXADDR, NULL, NULL, SGE_TSO_MAXSIZE, SGE_MAXTXSEGS,
85065329b31SPyun YongHyeon 	    SGE_TSO_MAXSEGSIZE, 0, NULL, NULL, &cd->sge_txmbuf_tag);
851d193ed0bSPyun YongHyeon 	if (error != 0) {
852d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
853d193ed0bSPyun YongHyeon 		    "could not create Tx mbuf DMA tag.\n");
854d193ed0bSPyun YongHyeon 		goto fail;
855d193ed0bSPyun YongHyeon 	}
856d193ed0bSPyun YongHyeon 
857d193ed0bSPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
858d193ed0bSPyun YongHyeon 	error = bus_dma_tag_create(cd->sge_tag, SGE_RX_BUF_ALIGN, 0,
859d193ed0bSPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
860d193ed0bSPyun YongHyeon 	    MCLBYTES, 0, NULL, NULL, &cd->sge_rxmbuf_tag);
861d193ed0bSPyun YongHyeon 	if (error != 0) {
862d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
863d193ed0bSPyun YongHyeon 		    "could not create Rx mbuf DMA tag.\n");
864d193ed0bSPyun YongHyeon 		goto fail;
865d193ed0bSPyun YongHyeon 	}
866d193ed0bSPyun YongHyeon 
867d193ed0bSPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
868d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TX_RING_CNT; i++) {
86955c978baSPyun YongHyeon 		txd = &cd->sge_txdesc[i];
87055c978baSPyun YongHyeon 		txd->tx_m = NULL;
87155c978baSPyun YongHyeon 		txd->tx_dmamap = NULL;
87255c978baSPyun YongHyeon 		txd->tx_ndesc = 0;
873d193ed0bSPyun YongHyeon 		error = bus_dmamap_create(cd->sge_txmbuf_tag, 0,
87455c978baSPyun YongHyeon 		    &txd->tx_dmamap);
875d193ed0bSPyun YongHyeon 		if (error != 0) {
876d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev,
877d193ed0bSPyun YongHyeon 			    "could not create Tx DMA map.\n");
878d193ed0bSPyun YongHyeon 			goto fail;
879d193ed0bSPyun YongHyeon 		}
880d193ed0bSPyun YongHyeon 	}
881d193ed0bSPyun YongHyeon 	/* Create spare DMA map for Rx buffer. */
882d193ed0bSPyun YongHyeon 	error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, &cd->sge_rx_spare_map);
883d193ed0bSPyun YongHyeon 	if (error != 0) {
884d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev,
885d193ed0bSPyun YongHyeon 		    "could not create spare Rx DMA map.\n");
886d193ed0bSPyun YongHyeon 		goto fail;
887d193ed0bSPyun YongHyeon 	}
888d193ed0bSPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
889d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_RX_RING_CNT; i++) {
89055c978baSPyun YongHyeon 		rxd = &cd->sge_rxdesc[i];
89155c978baSPyun YongHyeon 		rxd->rx_m = NULL;
89255c978baSPyun YongHyeon 		rxd->rx_dmamap = NULL;
893d193ed0bSPyun YongHyeon 		error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0,
89455c978baSPyun YongHyeon 		    &rxd->rx_dmamap);
895d193ed0bSPyun YongHyeon 		if (error) {
896d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev,
897d193ed0bSPyun YongHyeon 			    "could not create Rx DMA map.\n");
898d193ed0bSPyun YongHyeon 			goto fail;
899d193ed0bSPyun YongHyeon 		}
900d193ed0bSPyun YongHyeon 	}
901d193ed0bSPyun YongHyeon fail:
902d193ed0bSPyun YongHyeon 	return (error);
903d193ed0bSPyun YongHyeon }
904d193ed0bSPyun YongHyeon 
905d193ed0bSPyun YongHyeon static void
906d193ed0bSPyun YongHyeon sge_dma_free(struct sge_softc *sc)
907d193ed0bSPyun YongHyeon {
908d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
909d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
91055c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
91155c978baSPyun YongHyeon 	struct sge_txdesc *txd;
912d193ed0bSPyun YongHyeon 	int i;
913d193ed0bSPyun YongHyeon 
914d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
915d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
916d193ed0bSPyun YongHyeon 	/* Rx ring. */
917d193ed0bSPyun YongHyeon 	if (cd->sge_rx_tag != NULL) {
918d193ed0bSPyun YongHyeon 		if (cd->sge_rx_dmamap != NULL)
919d193ed0bSPyun YongHyeon 			bus_dmamap_unload(cd->sge_rx_tag, cd->sge_rx_dmamap);
920d193ed0bSPyun YongHyeon 		if (cd->sge_rx_dmamap != NULL && ld->sge_rx_ring != NULL)
921d193ed0bSPyun YongHyeon 			bus_dmamem_free(cd->sge_rx_tag, ld->sge_rx_ring,
922d193ed0bSPyun YongHyeon 			    cd->sge_rx_dmamap);
923d193ed0bSPyun YongHyeon 		ld->sge_rx_ring = NULL;
924d193ed0bSPyun YongHyeon 		cd->sge_rx_dmamap = NULL;
925d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_rx_tag);
926d193ed0bSPyun YongHyeon 		cd->sge_rx_tag = NULL;
927d193ed0bSPyun YongHyeon 	}
928d193ed0bSPyun YongHyeon 	/* Tx ring. */
929d193ed0bSPyun YongHyeon 	if (cd->sge_tx_tag != NULL) {
930d193ed0bSPyun YongHyeon 		if (cd->sge_tx_dmamap != NULL)
931d193ed0bSPyun YongHyeon 			bus_dmamap_unload(cd->sge_tx_tag, cd->sge_tx_dmamap);
932d193ed0bSPyun YongHyeon 		if (cd->sge_tx_dmamap != NULL && ld->sge_tx_ring != NULL)
933d193ed0bSPyun YongHyeon 			bus_dmamem_free(cd->sge_tx_tag, ld->sge_tx_ring,
934d193ed0bSPyun YongHyeon 			    cd->sge_tx_dmamap);
935d193ed0bSPyun YongHyeon 		ld->sge_tx_ring = NULL;
936d193ed0bSPyun YongHyeon 		cd->sge_tx_dmamap = NULL;
937d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_tx_tag);
938d193ed0bSPyun YongHyeon 		cd->sge_tx_tag = NULL;
939d193ed0bSPyun YongHyeon 	}
940d193ed0bSPyun YongHyeon 	/* Rx buffers. */
941d193ed0bSPyun YongHyeon 	if (cd->sge_rxmbuf_tag != NULL) {
942d193ed0bSPyun YongHyeon 		for (i = 0; i < SGE_RX_RING_CNT; i++) {
94355c978baSPyun YongHyeon 			rxd = &cd->sge_rxdesc[i];
94455c978baSPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
945d193ed0bSPyun YongHyeon 				bus_dmamap_destroy(cd->sge_rxmbuf_tag,
94655c978baSPyun YongHyeon 				    rxd->rx_dmamap);
94755c978baSPyun YongHyeon 				rxd->rx_dmamap = NULL;
948d193ed0bSPyun YongHyeon 			}
949d193ed0bSPyun YongHyeon 		}
950d193ed0bSPyun YongHyeon 		if (cd->sge_rx_spare_map != NULL) {
951d193ed0bSPyun YongHyeon 			bus_dmamap_destroy(cd->sge_rxmbuf_tag,
952d193ed0bSPyun YongHyeon 			    cd->sge_rx_spare_map);
953d193ed0bSPyun YongHyeon 			cd->sge_rx_spare_map = NULL;
954d193ed0bSPyun YongHyeon 		}
955d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_rxmbuf_tag);
956d193ed0bSPyun YongHyeon 		cd->sge_rxmbuf_tag = NULL;
957d193ed0bSPyun YongHyeon 	}
958d193ed0bSPyun YongHyeon 	/* Tx buffers. */
959d193ed0bSPyun YongHyeon 	if (cd->sge_txmbuf_tag != NULL) {
960d193ed0bSPyun YongHyeon 		for (i = 0; i < SGE_TX_RING_CNT; i++) {
96155c978baSPyun YongHyeon 			txd = &cd->sge_txdesc[i];
96255c978baSPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
963d193ed0bSPyun YongHyeon 				bus_dmamap_destroy(cd->sge_txmbuf_tag,
96455c978baSPyun YongHyeon 				    txd->tx_dmamap);
96555c978baSPyun YongHyeon 				txd->tx_dmamap = NULL;
966d193ed0bSPyun YongHyeon 			}
967d193ed0bSPyun YongHyeon 		}
968d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_txmbuf_tag);
969d193ed0bSPyun YongHyeon 		cd->sge_txmbuf_tag = NULL;
970d193ed0bSPyun YongHyeon 	}
971d193ed0bSPyun YongHyeon 	if (cd->sge_tag != NULL)
972d193ed0bSPyun YongHyeon 		bus_dma_tag_destroy(cd->sge_tag);
973d193ed0bSPyun YongHyeon 	cd->sge_tag = NULL;
974d193ed0bSPyun YongHyeon }
975d193ed0bSPyun YongHyeon 
976d193ed0bSPyun YongHyeon /*
977d193ed0bSPyun YongHyeon  * Initialize the TX descriptors.
978d193ed0bSPyun YongHyeon  */
979d193ed0bSPyun YongHyeon static int
980d193ed0bSPyun YongHyeon sge_list_tx_init(struct sge_softc *sc)
981d193ed0bSPyun YongHyeon {
982d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
983d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
984d193ed0bSPyun YongHyeon 
985d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
986d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
987d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
988d193ed0bSPyun YongHyeon 	bzero(ld->sge_tx_ring, SGE_TX_RING_SZ);
989d193ed0bSPyun YongHyeon 	ld->sge_tx_ring[SGE_TX_RING_CNT - 1].sge_flags = htole32(RING_END);
990d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap,
991d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
992d193ed0bSPyun YongHyeon 	cd->sge_tx_prod = 0;
993d193ed0bSPyun YongHyeon 	cd->sge_tx_cons = 0;
994d193ed0bSPyun YongHyeon 	cd->sge_tx_cnt = 0;
995d193ed0bSPyun YongHyeon 	return (0);
996d193ed0bSPyun YongHyeon }
997d193ed0bSPyun YongHyeon 
998d193ed0bSPyun YongHyeon static int
999d193ed0bSPyun YongHyeon sge_list_tx_free(struct sge_softc *sc)
1000d193ed0bSPyun YongHyeon {
1001d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
100255c978baSPyun YongHyeon 	struct sge_txdesc *txd;
1003d193ed0bSPyun YongHyeon 	int i;
1004d193ed0bSPyun YongHyeon 
1005d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1006d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1007d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_TX_RING_CNT; i++) {
100855c978baSPyun YongHyeon 		txd = &cd->sge_txdesc[i];
100955c978baSPyun YongHyeon 		if (txd->tx_m != NULL) {
101055c978baSPyun YongHyeon 			bus_dmamap_sync(cd->sge_txmbuf_tag, txd->tx_dmamap,
101155c978baSPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
101255c978baSPyun YongHyeon 			bus_dmamap_unload(cd->sge_txmbuf_tag, txd->tx_dmamap);
1013f648f6bbSPyun YongHyeon 			m_freem(txd->tx_m);
101455c978baSPyun YongHyeon 			txd->tx_m = NULL;
101555c978baSPyun YongHyeon 			txd->tx_ndesc = 0;
1016d193ed0bSPyun YongHyeon 		}
1017d193ed0bSPyun YongHyeon 	}
1018d193ed0bSPyun YongHyeon 
1019d193ed0bSPyun YongHyeon 	return (0);
1020d193ed0bSPyun YongHyeon }
1021d193ed0bSPyun YongHyeon 
1022d193ed0bSPyun YongHyeon /*
1023d193ed0bSPyun YongHyeon  * Initialize the RX descriptors and allocate mbufs for them.  Note that
1024d193ed0bSPyun YongHyeon  * we arrange the descriptors in a closed ring, so that the last descriptor
1025d193ed0bSPyun YongHyeon  * has RING_END flag set.
1026d193ed0bSPyun YongHyeon  */
1027d193ed0bSPyun YongHyeon static int
1028d193ed0bSPyun YongHyeon sge_list_rx_init(struct sge_softc *sc)
1029d193ed0bSPyun YongHyeon {
1030d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
1031d193ed0bSPyun YongHyeon 	int i;
1032d193ed0bSPyun YongHyeon 
1033d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1034d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1035d193ed0bSPyun YongHyeon 	cd->sge_rx_cons = 0;
1036d193ed0bSPyun YongHyeon 	bzero(sc->sge_ldata.sge_rx_ring, SGE_RX_RING_SZ);
1037d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_RX_RING_CNT; i++) {
1038d193ed0bSPyun YongHyeon 		if (sge_newbuf(sc, i) != 0)
1039d193ed0bSPyun YongHyeon 			return (ENOBUFS);
1040d193ed0bSPyun YongHyeon 	}
1041d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1042d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1043d193ed0bSPyun YongHyeon 	return (0);
1044d193ed0bSPyun YongHyeon }
1045d193ed0bSPyun YongHyeon 
1046d193ed0bSPyun YongHyeon static int
1047d193ed0bSPyun YongHyeon sge_list_rx_free(struct sge_softc *sc)
1048d193ed0bSPyun YongHyeon {
1049d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
105055c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
1051d193ed0bSPyun YongHyeon 	int i;
1052d193ed0bSPyun YongHyeon 
1053d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1054d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1055d193ed0bSPyun YongHyeon 	for (i = 0; i < SGE_RX_RING_CNT; i++) {
105655c978baSPyun YongHyeon 		rxd = &cd->sge_rxdesc[i];
105755c978baSPyun YongHyeon 		if (rxd->rx_m != NULL) {
105855c978baSPyun YongHyeon 			bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1059d193ed0bSPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1060d193ed0bSPyun YongHyeon 			bus_dmamap_unload(cd->sge_rxmbuf_tag,
106155c978baSPyun YongHyeon 			    rxd->rx_dmamap);
1062f648f6bbSPyun YongHyeon 			m_freem(rxd->rx_m);
106355c978baSPyun YongHyeon 			rxd->rx_m = NULL;
1064d193ed0bSPyun YongHyeon 		}
1065d193ed0bSPyun YongHyeon 	}
1066d193ed0bSPyun YongHyeon 	return (0);
1067d193ed0bSPyun YongHyeon }
1068d193ed0bSPyun YongHyeon 
1069d193ed0bSPyun YongHyeon /*
1070d193ed0bSPyun YongHyeon  * Initialize an RX descriptor and attach an MBUF cluster.
1071d193ed0bSPyun YongHyeon  */
1072d193ed0bSPyun YongHyeon static int
1073d193ed0bSPyun YongHyeon sge_newbuf(struct sge_softc *sc, int prod)
1074d193ed0bSPyun YongHyeon {
1075d193ed0bSPyun YongHyeon 	struct mbuf *m;
1076d193ed0bSPyun YongHyeon 	struct sge_desc *desc;
1077d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
107855c978baSPyun YongHyeon 	struct sge_rxdesc *rxd;
1079d193ed0bSPyun YongHyeon 	bus_dma_segment_t segs[1];
1080d193ed0bSPyun YongHyeon 	bus_dmamap_t map;
1081d193ed0bSPyun YongHyeon 	int error, nsegs;
1082d193ed0bSPyun YongHyeon 
1083d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1084d193ed0bSPyun YongHyeon 
1085d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1086*c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1087d193ed0bSPyun YongHyeon 	if (m == NULL)
1088d193ed0bSPyun YongHyeon 		return (ENOBUFS);
1089d193ed0bSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1090d193ed0bSPyun YongHyeon 	m_adj(m, SGE_RX_BUF_ALIGN);
1091d193ed0bSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(cd->sge_rxmbuf_tag,
1092d193ed0bSPyun YongHyeon 	    cd->sge_rx_spare_map, m, segs, &nsegs, 0);
1093d193ed0bSPyun YongHyeon 	if (error != 0) {
1094d193ed0bSPyun YongHyeon 		m_freem(m);
1095d193ed0bSPyun YongHyeon 		return (error);
1096d193ed0bSPyun YongHyeon 	}
1097d193ed0bSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
109855c978baSPyun YongHyeon 	rxd = &cd->sge_rxdesc[prod];
109955c978baSPyun YongHyeon 	if (rxd->rx_m != NULL) {
110055c978baSPyun YongHyeon 		bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1101d193ed0bSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
110255c978baSPyun YongHyeon 		bus_dmamap_unload(cd->sge_rxmbuf_tag, rxd->rx_dmamap);
1103d193ed0bSPyun YongHyeon 	}
110455c978baSPyun YongHyeon 	map = rxd->rx_dmamap;
110555c978baSPyun YongHyeon 	rxd->rx_dmamap = cd->sge_rx_spare_map;
1106d193ed0bSPyun YongHyeon 	cd->sge_rx_spare_map = map;
110755c978baSPyun YongHyeon 	bus_dmamap_sync(cd->sge_rxmbuf_tag, rxd->rx_dmamap,
1108d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
110955c978baSPyun YongHyeon 	rxd->rx_m = m;
1110d193ed0bSPyun YongHyeon 
1111d193ed0bSPyun YongHyeon 	desc = &sc->sge_ldata.sge_rx_ring[prod];
1112d193ed0bSPyun YongHyeon 	desc->sge_sts_size = 0;
1113d193ed0bSPyun YongHyeon 	desc->sge_ptr = htole32(SGE_ADDR_LO(segs[0].ds_addr));
1114d193ed0bSPyun YongHyeon 	desc->sge_flags = htole32(segs[0].ds_len);
1115d193ed0bSPyun YongHyeon 	if (prod == SGE_RX_RING_CNT - 1)
1116d193ed0bSPyun YongHyeon 		desc->sge_flags |= htole32(RING_END);
111778b11406SPyun YongHyeon 	desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR);
1118d193ed0bSPyun YongHyeon 	return (0);
1119d193ed0bSPyun YongHyeon }
1120d193ed0bSPyun YongHyeon 
1121d193ed0bSPyun YongHyeon static __inline void
1122d193ed0bSPyun YongHyeon sge_discard_rxbuf(struct sge_softc *sc, int index)
1123d193ed0bSPyun YongHyeon {
1124d193ed0bSPyun YongHyeon 	struct sge_desc *desc;
1125d193ed0bSPyun YongHyeon 
1126d193ed0bSPyun YongHyeon 	desc = &sc->sge_ldata.sge_rx_ring[index];
1127d193ed0bSPyun YongHyeon 	desc->sge_sts_size = 0;
1128d193ed0bSPyun YongHyeon 	desc->sge_flags = htole32(MCLBYTES - SGE_RX_BUF_ALIGN);
1129d193ed0bSPyun YongHyeon 	if (index == SGE_RX_RING_CNT - 1)
1130d193ed0bSPyun YongHyeon 		desc->sge_flags |= htole32(RING_END);
113178b11406SPyun YongHyeon 	desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR);
1132d193ed0bSPyun YongHyeon }
1133d193ed0bSPyun YongHyeon 
1134d193ed0bSPyun YongHyeon /*
1135d193ed0bSPyun YongHyeon  * A frame has been uploaded: pass the resulting mbuf chain up to
1136d193ed0bSPyun YongHyeon  * the higher level protocols.
1137d193ed0bSPyun YongHyeon  */
1138d193ed0bSPyun YongHyeon static void
1139d193ed0bSPyun YongHyeon sge_rxeof(struct sge_softc *sc)
1140d193ed0bSPyun YongHyeon {
1141d193ed0bSPyun YongHyeon         struct ifnet *ifp;
1142d193ed0bSPyun YongHyeon         struct mbuf *m;
1143d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
1144d193ed0bSPyun YongHyeon 	struct sge_desc	*cur_rx;
1145d193ed0bSPyun YongHyeon 	uint32_t rxinfo, rxstat;
1146d193ed0bSPyun YongHyeon 	int cons, prog;
1147d193ed0bSPyun YongHyeon 
1148d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1149d193ed0bSPyun YongHyeon 
1150d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1151d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1152d193ed0bSPyun YongHyeon 
1153d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1154d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1155d193ed0bSPyun YongHyeon 	cons = cd->sge_rx_cons;
1156d193ed0bSPyun YongHyeon 	for (prog = 0; prog < SGE_RX_RING_CNT; prog++,
1157d193ed0bSPyun YongHyeon 	    SGE_INC(cons, SGE_RX_RING_CNT)) {
1158d193ed0bSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1159d193ed0bSPyun YongHyeon 			break;
1160d193ed0bSPyun YongHyeon 		cur_rx = &sc->sge_ldata.sge_rx_ring[cons];
1161d193ed0bSPyun YongHyeon 		rxinfo = le32toh(cur_rx->sge_cmdsts);
1162d193ed0bSPyun YongHyeon 		if ((rxinfo & RDC_OWN) != 0)
1163d193ed0bSPyun YongHyeon 			break;
1164d193ed0bSPyun YongHyeon 		rxstat = le32toh(cur_rx->sge_sts_size);
1165d1c5ee80SPyun YongHyeon 		if ((rxstat & RDS_CRCOK) == 0 || SGE_RX_ERROR(rxstat) != 0 ||
1166d1c5ee80SPyun YongHyeon 		    SGE_RX_NSEGS(rxstat) != 1) {
1167d193ed0bSPyun YongHyeon 			/* XXX We don't support multi-segment frames yet. */
1168d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS
1169d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev, "Rx error : 0x%b\n", rxstat,
1170d193ed0bSPyun YongHyeon 			    RX_ERR_BITS);
1171d193ed0bSPyun YongHyeon #endif
1172d193ed0bSPyun YongHyeon 			sge_discard_rxbuf(sc, cons);
1173d193ed0bSPyun YongHyeon 			ifp->if_ierrors++;
1174d193ed0bSPyun YongHyeon 			continue;
1175d193ed0bSPyun YongHyeon 		}
117655c978baSPyun YongHyeon 		m = cd->sge_rxdesc[cons].rx_m;
1177d193ed0bSPyun YongHyeon 		if (sge_newbuf(sc, cons) != 0) {
1178d193ed0bSPyun YongHyeon 			sge_discard_rxbuf(sc, cons);
1179d193ed0bSPyun YongHyeon 			ifp->if_iqdrops++;
1180d193ed0bSPyun YongHyeon 			continue;
1181d193ed0bSPyun YongHyeon 		}
1182d193ed0bSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
1183d193ed0bSPyun YongHyeon 			if ((rxinfo & RDC_IP_CSUM) != 0 &&
1184d193ed0bSPyun YongHyeon 			    (rxinfo & RDC_IP_CSUM_OK) != 0)
1185d193ed0bSPyun YongHyeon 				m->m_pkthdr.csum_flags |=
1186d193ed0bSPyun YongHyeon 				    CSUM_IP_CHECKED | CSUM_IP_VALID;
1187d193ed0bSPyun YongHyeon 			if (((rxinfo & RDC_TCP_CSUM) != 0 &&
1188d193ed0bSPyun YongHyeon 			    (rxinfo & RDC_TCP_CSUM_OK) != 0) ||
1189d193ed0bSPyun YongHyeon 			    ((rxinfo & RDC_UDP_CSUM) != 0 &&
1190d193ed0bSPyun YongHyeon 			    (rxinfo & RDC_UDP_CSUM_OK) != 0)) {
1191d193ed0bSPyun YongHyeon 				m->m_pkthdr.csum_flags |=
1192d193ed0bSPyun YongHyeon 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
1193d193ed0bSPyun YongHyeon 				m->m_pkthdr.csum_data = 0xffff;
1194d193ed0bSPyun YongHyeon 			}
1195d193ed0bSPyun YongHyeon 		}
1196c186cf13SPyun YongHyeon 		/* Check for VLAN tagged frame. */
1197c186cf13SPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
1198c186cf13SPyun YongHyeon 		    (rxstat & RDS_VLAN) != 0) {
1199c186cf13SPyun YongHyeon 			m->m_pkthdr.ether_vtag = rxinfo & RDC_VLAN_MASK;
1200c186cf13SPyun YongHyeon 			m->m_flags |= M_VLANTAG;
1201c186cf13SPyun YongHyeon 		}
1202d1c5ee80SPyun YongHyeon 		/*
1203d1c5ee80SPyun YongHyeon 		 * Account for 10bytes auto padding which is used
1204d1c5ee80SPyun YongHyeon 		 * to align IP header on 32bit boundary.  Also note,
1205d1c5ee80SPyun YongHyeon 		 * CRC bytes is automatically removed by the
1206d1c5ee80SPyun YongHyeon 		 * hardware.
1207d1c5ee80SPyun YongHyeon 		 */
1208d1c5ee80SPyun YongHyeon 		m->m_data += SGE_RX_PAD_BYTES;
1209d1c5ee80SPyun YongHyeon 		m->m_pkthdr.len = m->m_len = SGE_RX_BYTES(rxstat) -
1210d1c5ee80SPyun YongHyeon 		    SGE_RX_PAD_BYTES;
1211d193ed0bSPyun YongHyeon 		m->m_pkthdr.rcvif = ifp;
1212d193ed0bSPyun YongHyeon 		ifp->if_ipackets++;
1213d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1214d193ed0bSPyun YongHyeon 		(*ifp->if_input)(ifp, m);
1215d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1216d193ed0bSPyun YongHyeon 	}
1217d193ed0bSPyun YongHyeon 
1218d193ed0bSPyun YongHyeon 	if (prog > 0) {
1219d193ed0bSPyun YongHyeon 		bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap,
1220d193ed0bSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1221d193ed0bSPyun YongHyeon 		cd->sge_rx_cons = cons;
1222d193ed0bSPyun YongHyeon 	}
1223d193ed0bSPyun YongHyeon }
1224d193ed0bSPyun YongHyeon 
1225d193ed0bSPyun YongHyeon /*
1226d193ed0bSPyun YongHyeon  * A frame was downloaded to the chip.  It's safe for us to clean up
1227d193ed0bSPyun YongHyeon  * the list buffers.
1228d193ed0bSPyun YongHyeon  */
1229d193ed0bSPyun YongHyeon static void
1230d193ed0bSPyun YongHyeon sge_txeof(struct sge_softc *sc)
1231d193ed0bSPyun YongHyeon {
1232d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1233d193ed0bSPyun YongHyeon 	struct sge_list_data *ld;
1234d193ed0bSPyun YongHyeon 	struct sge_chain_data *cd;
123555c978baSPyun YongHyeon 	struct sge_txdesc *txd;
1236d193ed0bSPyun YongHyeon 	uint32_t txstat;
123755c978baSPyun YongHyeon 	int cons, nsegs, prod;
1238d193ed0bSPyun YongHyeon 
1239d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1240d193ed0bSPyun YongHyeon 
1241d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1242d193ed0bSPyun YongHyeon 	ld = &sc->sge_ldata;
1243d193ed0bSPyun YongHyeon 	cd = &sc->sge_cdata;
1244d193ed0bSPyun YongHyeon 
1245d193ed0bSPyun YongHyeon 	if (cd->sge_tx_cnt == 0)
1246d193ed0bSPyun YongHyeon 		return;
1247d193ed0bSPyun YongHyeon 	bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap,
1248d193ed0bSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1249d193ed0bSPyun YongHyeon 	cons = cd->sge_tx_cons;
1250d193ed0bSPyun YongHyeon 	prod = cd->sge_tx_prod;
125155c978baSPyun YongHyeon 	for (; cons != prod;) {
1252d193ed0bSPyun YongHyeon 		txstat = le32toh(ld->sge_tx_ring[cons].sge_cmdsts);
1253d193ed0bSPyun YongHyeon 		if ((txstat & TDC_OWN) != 0)
1254d193ed0bSPyun YongHyeon 			break;
125555c978baSPyun YongHyeon 		/*
125655c978baSPyun YongHyeon 		 * Only the first descriptor of multi-descriptor transmission
125755c978baSPyun YongHyeon 		 * is updated by controller.  Driver should skip entire
125855c978baSPyun YongHyeon 		 * chained buffers for the transmitted frame. In other words
125955c978baSPyun YongHyeon 		 * TDC_OWN bit is valid only at the first descriptor of a
126055c978baSPyun YongHyeon 		 * multi-descriptor transmission.
126155c978baSPyun YongHyeon 		 */
1262d193ed0bSPyun YongHyeon 		if (SGE_TX_ERROR(txstat) != 0) {
1263d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS
1264d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev, "Tx error : 0x%b\n",
1265d193ed0bSPyun YongHyeon 			    txstat, TX_ERR_BITS);
1266d193ed0bSPyun YongHyeon #endif
1267d193ed0bSPyun YongHyeon 			ifp->if_oerrors++;
1268d193ed0bSPyun YongHyeon 		} else {
1269d193ed0bSPyun YongHyeon #ifdef notyet
1270d193ed0bSPyun YongHyeon 			ifp->if_collisions += (txstat & 0xFFFF) - 1;
1271d193ed0bSPyun YongHyeon #endif
1272d193ed0bSPyun YongHyeon 			ifp->if_opackets++;
1273d193ed0bSPyun YongHyeon 		}
127455c978baSPyun YongHyeon 		txd = &cd->sge_txdesc[cons];
127555c978baSPyun YongHyeon 		for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) {
127655c978baSPyun YongHyeon 			ld->sge_tx_ring[cons].sge_cmdsts = 0;
127755c978baSPyun YongHyeon 			SGE_INC(cons, SGE_TX_RING_CNT);
1278d193ed0bSPyun YongHyeon 		}
127955c978baSPyun YongHyeon 		/* Reclaim transmitted mbuf. */
128055c978baSPyun YongHyeon 		KASSERT(txd->tx_m != NULL,
128155c978baSPyun YongHyeon 		    ("%s: freeing NULL mbuf\n", __func__));
128255c978baSPyun YongHyeon 		bus_dmamap_sync(cd->sge_txmbuf_tag, txd->tx_dmamap,
128355c978baSPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
128455c978baSPyun YongHyeon 		bus_dmamap_unload(cd->sge_txmbuf_tag, txd->tx_dmamap);
128555c978baSPyun YongHyeon 		m_freem(txd->tx_m);
128655c978baSPyun YongHyeon 		txd->tx_m = NULL;
128755c978baSPyun YongHyeon 		cd->sge_tx_cnt -= txd->tx_ndesc;
128855c978baSPyun YongHyeon 		KASSERT(cd->sge_tx_cnt >= 0,
128955c978baSPyun YongHyeon 		    ("%s: Active Tx desc counter was garbled\n", __func__));
129055c978baSPyun YongHyeon 		txd->tx_ndesc = 0;
129155c978baSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1292d193ed0bSPyun YongHyeon 	}
1293d193ed0bSPyun YongHyeon 	cd->sge_tx_cons = cons;
1294d193ed0bSPyun YongHyeon 	if (cd->sge_tx_cnt == 0)
1295d193ed0bSPyun YongHyeon 		sc->sge_timer = 0;
1296d193ed0bSPyun YongHyeon }
1297d193ed0bSPyun YongHyeon 
1298d193ed0bSPyun YongHyeon static void
1299d193ed0bSPyun YongHyeon sge_tick(void *arg)
1300d193ed0bSPyun YongHyeon {
1301d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1302d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1303d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1304d193ed0bSPyun YongHyeon 
1305d193ed0bSPyun YongHyeon 	sc = arg;
1306d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1307d193ed0bSPyun YongHyeon 
1308d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1309d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1310d193ed0bSPyun YongHyeon 	mii_tick(mii);
1311d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0) {
1312d193ed0bSPyun YongHyeon 		sge_miibus_statchg(sc->sge_dev);
1313d193ed0bSPyun YongHyeon 		if ((sc->sge_flags & SGE_FLAG_LINK) != 0 &&
1314d193ed0bSPyun YongHyeon 		    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1315d193ed0bSPyun YongHyeon 			sge_start_locked(ifp);
1316d193ed0bSPyun YongHyeon 	}
1317d193ed0bSPyun YongHyeon 	/*
1318d193ed0bSPyun YongHyeon 	 * Reclaim transmitted frames here as we do not request
1319d193ed0bSPyun YongHyeon 	 * Tx completion interrupt for every queued frames to
1320d193ed0bSPyun YongHyeon 	 * reduce excessive interrupts.
1321d193ed0bSPyun YongHyeon 	 */
1322d193ed0bSPyun YongHyeon 	sge_txeof(sc);
1323d193ed0bSPyun YongHyeon 	sge_watchdog(sc);
1324d193ed0bSPyun YongHyeon 	callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc);
1325d193ed0bSPyun YongHyeon }
1326d193ed0bSPyun YongHyeon 
1327d193ed0bSPyun YongHyeon static void
1328d193ed0bSPyun YongHyeon sge_intr(void *arg)
1329d193ed0bSPyun YongHyeon {
1330d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1331d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1332d193ed0bSPyun YongHyeon 	uint32_t status;
1333d193ed0bSPyun YongHyeon 
1334d193ed0bSPyun YongHyeon 	sc = arg;
1335d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1336d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1337d193ed0bSPyun YongHyeon 
1338d193ed0bSPyun YongHyeon 	status = CSR_READ_4(sc, IntrStatus);
1339d193ed0bSPyun YongHyeon 	if (status == 0xFFFFFFFF || (status & SGE_INTRS) == 0) {
1340d193ed0bSPyun YongHyeon 		/* Not ours. */
1341d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1342d193ed0bSPyun YongHyeon 		return;
1343d193ed0bSPyun YongHyeon 	}
1344d193ed0bSPyun YongHyeon 	/* Acknowledge interrupts. */
1345d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, status);
1346d193ed0bSPyun YongHyeon 	/* Disable further interrupts. */
1347d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
1348d193ed0bSPyun YongHyeon 	/*
1349d193ed0bSPyun YongHyeon 	 * It seems the controller supports some kind of interrupt
1350d193ed0bSPyun YongHyeon 	 * moderation mechanism but we still don't know how to
1351d193ed0bSPyun YongHyeon 	 * enable that.  To reduce number of generated interrupts
1352d193ed0bSPyun YongHyeon 	 * under load we check pending interrupts in a loop.  This
1353d193ed0bSPyun YongHyeon 	 * will increase number of register access and is not correct
1354d193ed0bSPyun YongHyeon 	 * way to handle interrupt moderation but there seems to be
1355d193ed0bSPyun YongHyeon 	 * no other way at this time.
1356d193ed0bSPyun YongHyeon 	 */
1357d193ed0bSPyun YongHyeon 	for (;;) {
1358d193ed0bSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1359d193ed0bSPyun YongHyeon 			break;
1360d193ed0bSPyun YongHyeon 		if ((status & (INTR_RX_DONE | INTR_RX_IDLE)) != 0) {
1361d193ed0bSPyun YongHyeon 			sge_rxeof(sc);
1362d193ed0bSPyun YongHyeon 			/* Wakeup Rx MAC. */
1363d193ed0bSPyun YongHyeon 			if ((status & INTR_RX_IDLE) != 0)
1364d193ed0bSPyun YongHyeon 				CSR_WRITE_4(sc, RX_CTL,
1365d193ed0bSPyun YongHyeon 				    0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB);
1366d193ed0bSPyun YongHyeon 		}
1367d193ed0bSPyun YongHyeon 		if ((status & (INTR_TX_DONE | INTR_TX_IDLE)) != 0)
1368d193ed0bSPyun YongHyeon 			sge_txeof(sc);
1369d193ed0bSPyun YongHyeon 		status = CSR_READ_4(sc, IntrStatus);
1370d193ed0bSPyun YongHyeon 		if ((status & SGE_INTRS) == 0)
1371d193ed0bSPyun YongHyeon 			break;
1372d193ed0bSPyun YongHyeon 		/* Acknowledge interrupts. */
1373d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrStatus, status);
1374d193ed0bSPyun YongHyeon 	}
1375d193ed0bSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1376d193ed0bSPyun YongHyeon 		/* Re-enable interrupts */
1377d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrMask, SGE_INTRS);
1378d193ed0bSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1379d193ed0bSPyun YongHyeon 			sge_start_locked(ifp);
1380d193ed0bSPyun YongHyeon 	}
1381d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1382d193ed0bSPyun YongHyeon }
1383d193ed0bSPyun YongHyeon 
1384d193ed0bSPyun YongHyeon /*
1385d193ed0bSPyun YongHyeon  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
1386d193ed0bSPyun YongHyeon  * pointers to the fragment pointers.
1387d193ed0bSPyun YongHyeon  */
1388d193ed0bSPyun YongHyeon static int
1389d193ed0bSPyun YongHyeon sge_encap(struct sge_softc *sc, struct mbuf **m_head)
1390d193ed0bSPyun YongHyeon {
1391d193ed0bSPyun YongHyeon 	struct mbuf *m;
1392d193ed0bSPyun YongHyeon 	struct sge_desc *desc;
139355c978baSPyun YongHyeon 	struct sge_txdesc *txd;
1394d193ed0bSPyun YongHyeon 	bus_dma_segment_t txsegs[SGE_MAXTXSEGS];
139565329b31SPyun YongHyeon 	uint32_t cflags, mss;
139655c978baSPyun YongHyeon 	int error, i, nsegs, prod, si;
1397d193ed0bSPyun YongHyeon 
1398d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1399d193ed0bSPyun YongHyeon 
140055c978baSPyun YongHyeon 	si = prod = sc->sge_cdata.sge_tx_prod;
140155c978baSPyun YongHyeon 	txd = &sc->sge_cdata.sge_txdesc[prod];
140265329b31SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
140365329b31SPyun YongHyeon 		struct ether_header *eh;
140465329b31SPyun YongHyeon 		struct ip *ip;
140565329b31SPyun YongHyeon 		struct tcphdr *tcp;
140665329b31SPyun YongHyeon 		uint32_t ip_off, poff;
140765329b31SPyun YongHyeon 
140865329b31SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
140965329b31SPyun YongHyeon 			/* Get a writable copy. */
1410*c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
141165329b31SPyun YongHyeon 			m_freem(*m_head);
141265329b31SPyun YongHyeon 			if (m == NULL) {
141365329b31SPyun YongHyeon 				*m_head = NULL;
141465329b31SPyun YongHyeon 				return (ENOBUFS);
141565329b31SPyun YongHyeon 			}
141665329b31SPyun YongHyeon 			*m_head = m;
141765329b31SPyun YongHyeon 		}
141865329b31SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
141965329b31SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
142065329b31SPyun YongHyeon 		if (m == NULL) {
142165329b31SPyun YongHyeon 			*m_head = NULL;
142265329b31SPyun YongHyeon 			return (ENOBUFS);
142365329b31SPyun YongHyeon 		}
142465329b31SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
142565329b31SPyun YongHyeon 		/* Check the existence of VLAN tag. */
142665329b31SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
142765329b31SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
142865329b31SPyun YongHyeon 			m = m_pullup(m, ip_off);
142965329b31SPyun YongHyeon 			if (m == NULL) {
143065329b31SPyun YongHyeon 				*m_head = NULL;
143165329b31SPyun YongHyeon 				return (ENOBUFS);
143265329b31SPyun YongHyeon 			}
143365329b31SPyun YongHyeon 		}
143465329b31SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
143565329b31SPyun YongHyeon 		if (m == NULL) {
143665329b31SPyun YongHyeon 			*m_head = NULL;
143765329b31SPyun YongHyeon 			return (ENOBUFS);
143865329b31SPyun YongHyeon 		}
143965329b31SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
144065329b31SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
144165329b31SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
144265329b31SPyun YongHyeon 		if (m == NULL) {
144365329b31SPyun YongHyeon 			*m_head = NULL;
144465329b31SPyun YongHyeon 			return (ENOBUFS);
144565329b31SPyun YongHyeon 		}
144665329b31SPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
144765329b31SPyun YongHyeon 		m = m_pullup(m, poff + (tcp->th_off << 2));
144865329b31SPyun YongHyeon 		if (m == NULL) {
144965329b31SPyun YongHyeon 			*m_head = NULL;
145065329b31SPyun YongHyeon 			return (ENOBUFS);
145165329b31SPyun YongHyeon 		}
145265329b31SPyun YongHyeon 		/*
145365329b31SPyun YongHyeon 		 * Reset IP checksum and recompute TCP pseudo
145465329b31SPyun YongHyeon 		 * checksum that NDIS specification requires.
145565329b31SPyun YongHyeon 		 */
145696486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
145765329b31SPyun YongHyeon 		ip->ip_sum = 0;
145896486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
145965329b31SPyun YongHyeon 		tcp->th_sum = in_pseudo(ip->ip_src.s_addr, ip->ip_dst.s_addr,
146065329b31SPyun YongHyeon 		    htons(IPPROTO_TCP));
146165329b31SPyun YongHyeon 		*m_head = m;
146265329b31SPyun YongHyeon 	}
146365329b31SPyun YongHyeon 
146455c978baSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag,
146555c978baSPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
146655c978baSPyun YongHyeon 	if (error == EFBIG) {
1467*c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, SGE_MAXTXSEGS);
1468d193ed0bSPyun YongHyeon 		if (m == NULL) {
1469d193ed0bSPyun YongHyeon 			m_freem(*m_head);
1470d193ed0bSPyun YongHyeon 			*m_head = NULL;
1471d193ed0bSPyun YongHyeon 			return (ENOBUFS);
1472d193ed0bSPyun YongHyeon 		}
1473d193ed0bSPyun YongHyeon 		*m_head = m;
147455c978baSPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag,
147555c978baSPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1476d193ed0bSPyun YongHyeon 		if (error != 0) {
1477d193ed0bSPyun YongHyeon 			m_freem(*m_head);
1478d193ed0bSPyun YongHyeon 			*m_head = NULL;
1479d193ed0bSPyun YongHyeon 			return (error);
1480d193ed0bSPyun YongHyeon 		}
148155c978baSPyun YongHyeon 	} else if (error != 0)
148255c978baSPyun YongHyeon 		return (error);
148355c978baSPyun YongHyeon 
148455c978baSPyun YongHyeon 	KASSERT(nsegs != 0, ("zero segment returned"));
1485d193ed0bSPyun YongHyeon 	/* Check descriptor overrun. */
1486d193ed0bSPyun YongHyeon 	if (sc->sge_cdata.sge_tx_cnt + nsegs >= SGE_TX_RING_CNT) {
148755c978baSPyun YongHyeon 		bus_dmamap_unload(sc->sge_cdata.sge_txmbuf_tag, txd->tx_dmamap);
1488d193ed0bSPyun YongHyeon 		return (ENOBUFS);
1489d193ed0bSPyun YongHyeon 	}
149055c978baSPyun YongHyeon 	bus_dmamap_sync(sc->sge_cdata.sge_txmbuf_tag, txd->tx_dmamap,
1491464aa6d5SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1492d193ed0bSPyun YongHyeon 
149355c978baSPyun YongHyeon 	m = *m_head;
1494d193ed0bSPyun YongHyeon 	cflags = 0;
149565329b31SPyun YongHyeon 	mss = 0;
149665329b31SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
149765329b31SPyun YongHyeon 		cflags |= TDC_LS;
149865329b31SPyun YongHyeon 		mss = (uint32_t)m->m_pkthdr.tso_segsz;
149965329b31SPyun YongHyeon 		mss <<= 16;
150065329b31SPyun YongHyeon 	} else {
150155c978baSPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_IP)
1502d193ed0bSPyun YongHyeon 			cflags |= TDC_IP_CSUM;
150355c978baSPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_TCP)
1504d193ed0bSPyun YongHyeon 			cflags |= TDC_TCP_CSUM;
150555c978baSPyun YongHyeon 		if (m->m_pkthdr.csum_flags & CSUM_UDP)
1506d193ed0bSPyun YongHyeon 			cflags |= TDC_UDP_CSUM;
150765329b31SPyun YongHyeon 	}
150855c978baSPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1509d193ed0bSPyun YongHyeon 		desc = &sc->sge_ldata.sge_tx_ring[prod];
151055c978baSPyun YongHyeon 		if (i == 0) {
151165329b31SPyun YongHyeon 			desc->sge_sts_size = htole32(m->m_pkthdr.len | mss);
151255c978baSPyun YongHyeon 			desc->sge_cmdsts = 0;
151355c978baSPyun YongHyeon 		} else {
151455c978baSPyun YongHyeon 			desc->sge_sts_size = 0;
151555c978baSPyun YongHyeon 			desc->sge_cmdsts = htole32(TDC_OWN);
151655c978baSPyun YongHyeon 		}
151755c978baSPyun YongHyeon 		desc->sge_ptr = htole32(SGE_ADDR_LO(txsegs[i].ds_addr));
151855c978baSPyun YongHyeon 		desc->sge_flags = htole32(txsegs[i].ds_len);
1519d193ed0bSPyun YongHyeon 		if (prod == SGE_TX_RING_CNT - 1)
1520d193ed0bSPyun YongHyeon 			desc->sge_flags |= htole32(RING_END);
152155c978baSPyun YongHyeon 		sc->sge_cdata.sge_tx_cnt++;
152255c978baSPyun YongHyeon 		SGE_INC(prod, SGE_TX_RING_CNT);
152355c978baSPyun YongHyeon 	}
152455c978baSPyun YongHyeon 	/* Update producer index. */
152555c978baSPyun YongHyeon 	sc->sge_cdata.sge_tx_prod = prod;
152655c978baSPyun YongHyeon 
152755c978baSPyun YongHyeon 	desc = &sc->sge_ldata.sge_tx_ring[si];
1528c186cf13SPyun YongHyeon 	/* Configure VLAN. */
152955c978baSPyun YongHyeon 	if((m->m_flags & M_VLANTAG) != 0) {
153055c978baSPyun YongHyeon 		cflags |= m->m_pkthdr.ether_vtag;
1531c186cf13SPyun YongHyeon 		desc->sge_sts_size |= htole32(TDS_INS_VLAN);
1532c186cf13SPyun YongHyeon 	}
153355c978baSPyun YongHyeon 	desc->sge_cmdsts |= htole32(TDC_DEF | TDC_CRC | TDC_PAD | cflags);
1534d193ed0bSPyun YongHyeon #if 1
1535d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0)
1536d193ed0bSPyun YongHyeon 		desc->sge_cmdsts |= htole32(TDC_BST);
1537d193ed0bSPyun YongHyeon #else
1538d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_FDX) == 0) {
1539d193ed0bSPyun YongHyeon 		desc->sge_cmdsts |= htole32(TDC_COL | TDC_CRS | TDC_BKF);
1540d193ed0bSPyun YongHyeon 		if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0)
1541d193ed0bSPyun YongHyeon 			desc->sge_cmdsts |= htole32(TDC_EXT | TDC_BST);
1542d193ed0bSPyun YongHyeon 	}
1543d193ed0bSPyun YongHyeon #endif
1544d193ed0bSPyun YongHyeon 	/* Request interrupt and give ownership to controller. */
1545d193ed0bSPyun YongHyeon 	desc->sge_cmdsts |= htole32(TDC_OWN | TDC_INTR);
154655c978baSPyun YongHyeon 	txd->tx_m = m;
154755c978baSPyun YongHyeon 	txd->tx_ndesc = nsegs;
1548d193ed0bSPyun YongHyeon 	return (0);
1549d193ed0bSPyun YongHyeon }
1550d193ed0bSPyun YongHyeon 
1551d193ed0bSPyun YongHyeon static void
1552d193ed0bSPyun YongHyeon sge_start(struct ifnet *ifp)
1553d193ed0bSPyun YongHyeon {
1554d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1555d193ed0bSPyun YongHyeon 
1556d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1557d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1558d193ed0bSPyun YongHyeon 	sge_start_locked(ifp);
1559d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1560d193ed0bSPyun YongHyeon }
1561d193ed0bSPyun YongHyeon 
1562d193ed0bSPyun YongHyeon static void
1563d193ed0bSPyun YongHyeon sge_start_locked(struct ifnet *ifp)
1564d193ed0bSPyun YongHyeon {
1565d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1566d193ed0bSPyun YongHyeon 	struct mbuf *m_head;
1567d193ed0bSPyun YongHyeon 	int queued = 0;
1568d193ed0bSPyun YongHyeon 
1569d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1570d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1571d193ed0bSPyun YongHyeon 
1572d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0 ||
1573d193ed0bSPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1574d193ed0bSPyun YongHyeon 	    IFF_DRV_RUNNING)
1575d193ed0bSPyun YongHyeon 		return;
1576d193ed0bSPyun YongHyeon 
1577d193ed0bSPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
157855c978baSPyun YongHyeon 		if (sc->sge_cdata.sge_tx_cnt > (SGE_TX_RING_CNT -
157955c978baSPyun YongHyeon 		    SGE_MAXTXSEGS)) {
1580d193ed0bSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1581d193ed0bSPyun YongHyeon 			break;
1582d193ed0bSPyun YongHyeon 		}
1583d193ed0bSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1584d193ed0bSPyun YongHyeon 		if (m_head == NULL)
1585d193ed0bSPyun YongHyeon 			break;
1586d193ed0bSPyun YongHyeon 		if (sge_encap(sc, &m_head)) {
15879def3574SPyun YongHyeon 			if (m_head == NULL)
15889def3574SPyun YongHyeon 				break;
1589d193ed0bSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1590d193ed0bSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1591d193ed0bSPyun YongHyeon 			break;
1592d193ed0bSPyun YongHyeon 		}
1593d193ed0bSPyun YongHyeon 		queued++;
1594d193ed0bSPyun YongHyeon 		/*
1595d193ed0bSPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
1596d193ed0bSPyun YongHyeon 		 * to him.
1597d193ed0bSPyun YongHyeon 		 */
1598d193ed0bSPyun YongHyeon 		BPF_MTAP(ifp, m_head);
1599d193ed0bSPyun YongHyeon 	}
1600d193ed0bSPyun YongHyeon 
1601d193ed0bSPyun YongHyeon 	if (queued > 0) {
1602d193ed0bSPyun YongHyeon 		bus_dmamap_sync(sc->sge_cdata.sge_tx_tag,
1603d193ed0bSPyun YongHyeon 		    sc->sge_cdata.sge_tx_dmamap,
1604d193ed0bSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1605d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB | TX_CTL_POLL);
1606d193ed0bSPyun YongHyeon 		sc->sge_timer = 5;
1607d193ed0bSPyun YongHyeon 	}
1608d193ed0bSPyun YongHyeon }
1609d193ed0bSPyun YongHyeon 
1610d193ed0bSPyun YongHyeon static void
1611d193ed0bSPyun YongHyeon sge_init(void *arg)
1612d193ed0bSPyun YongHyeon {
1613d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1614d193ed0bSPyun YongHyeon 
1615d193ed0bSPyun YongHyeon 	sc = arg;
1616d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1617d193ed0bSPyun YongHyeon 	sge_init_locked(sc);
1618d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1619d193ed0bSPyun YongHyeon }
1620d193ed0bSPyun YongHyeon 
1621d193ed0bSPyun YongHyeon static void
1622d193ed0bSPyun YongHyeon sge_init_locked(struct sge_softc *sc)
1623d193ed0bSPyun YongHyeon {
1624d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1625d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1626d1c5ee80SPyun YongHyeon 	uint16_t rxfilt;
1627d193ed0bSPyun YongHyeon 	int i;
1628d193ed0bSPyun YongHyeon 
1629d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1630d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1631d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1632d193ed0bSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1633d193ed0bSPyun YongHyeon 		return;
1634d193ed0bSPyun YongHyeon 	/*
1635d193ed0bSPyun YongHyeon 	 * Cancel pending I/O and free all RX/TX buffers.
1636d193ed0bSPyun YongHyeon 	 */
1637d193ed0bSPyun YongHyeon 	sge_stop(sc);
1638d193ed0bSPyun YongHyeon 	sge_reset(sc);
1639d193ed0bSPyun YongHyeon 
1640d193ed0bSPyun YongHyeon 	/* Init circular RX list. */
1641d193ed0bSPyun YongHyeon 	if (sge_list_rx_init(sc) == ENOBUFS) {
1642d193ed0bSPyun YongHyeon 		device_printf(sc->sge_dev, "no memory for Rx buffers\n");
1643d193ed0bSPyun YongHyeon 		sge_stop(sc);
1644d193ed0bSPyun YongHyeon 		return;
1645d193ed0bSPyun YongHyeon 	}
1646d193ed0bSPyun YongHyeon 	/* Init TX descriptors. */
1647d193ed0bSPyun YongHyeon 	sge_list_tx_init(sc);
1648d193ed0bSPyun YongHyeon 	/*
1649d193ed0bSPyun YongHyeon 	 * Load the address of the RX and TX lists.
1650d193ed0bSPyun YongHyeon 	 */
1651d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_tx_paddr));
1652d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_rx_paddr));
1653d193ed0bSPyun YongHyeon 
1654d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TxMacControl, 0x60);
1655d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxWakeOnLan, 0);
1656d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RxWakeOnLanData, 0);
1657d193ed0bSPyun YongHyeon 	/* Allow receiving VLAN frames. */
16588775710aSPyun YongHyeon 	CSR_WRITE_2(sc, RxMPSControl, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN +
16598775710aSPyun YongHyeon 	    SGE_RX_PAD_BYTES);
1660d193ed0bSPyun YongHyeon 
1661d193ed0bSPyun YongHyeon 	for (i = 0; i < ETHER_ADDR_LEN; i++)
1662d193ed0bSPyun YongHyeon 		CSR_WRITE_1(sc, RxMacAddr + i, IF_LLADDR(ifp)[i]);
1663d1c5ee80SPyun YongHyeon 	/* Configure RX MAC. */
166478b11406SPyun YongHyeon 	rxfilt = RXMAC_STRIP_FCS | RXMAC_PAD_ENB | RXMAC_CSUM_ENB;
1665d1c5ee80SPyun YongHyeon 	CSR_WRITE_2(sc, RxMacControl, rxfilt);
1666d193ed0bSPyun YongHyeon 	sge_rxfilter(sc);
1667c186cf13SPyun YongHyeon 	sge_setvlan(sc);
1668d193ed0bSPyun YongHyeon 
1669d193ed0bSPyun YongHyeon 	/* Initialize default speed/duplex information. */
1670d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0)
1671d193ed0bSPyun YongHyeon 		sc->sge_flags |= SGE_FLAG_SPEED_1000;
1672d193ed0bSPyun YongHyeon 	sc->sge_flags |= SGE_FLAG_FDX;
1673d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_RGMII) != 0)
1674d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, StationControl, 0x04008001);
1675d193ed0bSPyun YongHyeon 	else
1676d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, StationControl, 0x04000001);
1677d193ed0bSPyun YongHyeon 	/*
1678d193ed0bSPyun YongHyeon 	 * XXX Try to mitigate interrupts.
1679d193ed0bSPyun YongHyeon 	 */
1680a1a667ecSPyun YongHyeon 	CSR_WRITE_4(sc, IntrControl, 0x08880000);
1681a1a667ecSPyun YongHyeon #ifdef notyet
1682d193ed0bSPyun YongHyeon 	if (sc->sge_intrcontrol != 0)
1683d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrControl, sc->sge_intrcontrol);
1684d193ed0bSPyun YongHyeon 	if (sc->sge_intrtimer != 0)
1685d193ed0bSPyun YongHyeon 		CSR_WRITE_4(sc, IntrTimer, sc->sge_intrtimer);
1686a1a667ecSPyun YongHyeon #endif
1687d193ed0bSPyun YongHyeon 
1688d193ed0bSPyun YongHyeon 	/*
1689d193ed0bSPyun YongHyeon 	 * Clear and enable interrupts.
1690d193ed0bSPyun YongHyeon 	 */
1691d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xFFFFFFFF);
1692d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, SGE_INTRS);
1693d193ed0bSPyun YongHyeon 
1694d193ed0bSPyun YongHyeon 	/* Enable receiver and transmitter. */
1695d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB);
1696d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_CTL, 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB);
1697d193ed0bSPyun YongHyeon 
1698d193ed0bSPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1699d193ed0bSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1700d193ed0bSPyun YongHyeon 
1701d193ed0bSPyun YongHyeon 	sc->sge_flags &= ~SGE_FLAG_LINK;
1702d193ed0bSPyun YongHyeon 	mii_mediachg(mii);
1703d193ed0bSPyun YongHyeon 	callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc);
1704d193ed0bSPyun YongHyeon }
1705d193ed0bSPyun YongHyeon 
1706d193ed0bSPyun YongHyeon /*
1707d193ed0bSPyun YongHyeon  * Set media options.
1708d193ed0bSPyun YongHyeon  */
1709d193ed0bSPyun YongHyeon static int
1710d193ed0bSPyun YongHyeon sge_ifmedia_upd(struct ifnet *ifp)
1711d193ed0bSPyun YongHyeon {
1712d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1713d193ed0bSPyun YongHyeon 	struct mii_data *mii;
17143fcb7a53SMarius Strobl 		struct mii_softc *miisc;
1715d193ed0bSPyun YongHyeon 	int error;
1716d193ed0bSPyun YongHyeon 
1717d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1718d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1719d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1720d193ed0bSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
17213fcb7a53SMarius Strobl 		PHY_RESET(miisc);
1722d193ed0bSPyun YongHyeon 	error = mii_mediachg(mii);
1723d193ed0bSPyun YongHyeon 	SGE_UNLOCK(sc);
1724d193ed0bSPyun YongHyeon 
1725d193ed0bSPyun YongHyeon 	return (error);
1726d193ed0bSPyun YongHyeon }
1727d193ed0bSPyun YongHyeon 
1728d193ed0bSPyun YongHyeon /*
1729d193ed0bSPyun YongHyeon  * Report current media status.
1730d193ed0bSPyun YongHyeon  */
1731d193ed0bSPyun YongHyeon static void
1732d193ed0bSPyun YongHyeon sge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1733d193ed0bSPyun YongHyeon {
1734d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1735d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1736d193ed0bSPyun YongHyeon 
1737d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1738d193ed0bSPyun YongHyeon 	SGE_LOCK(sc);
1739d193ed0bSPyun YongHyeon 	mii = device_get_softc(sc->sge_miibus);
1740d193ed0bSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
1741d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1742d193ed0bSPyun YongHyeon 		return;
1743d193ed0bSPyun YongHyeon 	}
1744d193ed0bSPyun YongHyeon 	mii_pollstat(mii);
1745d193ed0bSPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
1746d193ed0bSPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
174757c81d92SPyun YongHyeon 	SGE_UNLOCK(sc);
1748d193ed0bSPyun YongHyeon }
1749d193ed0bSPyun YongHyeon 
1750d193ed0bSPyun YongHyeon static int
1751d193ed0bSPyun YongHyeon sge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1752d193ed0bSPyun YongHyeon {
1753d193ed0bSPyun YongHyeon 	struct sge_softc *sc;
1754d193ed0bSPyun YongHyeon 	struct ifreq *ifr;
1755d193ed0bSPyun YongHyeon 	struct mii_data *mii;
1756c186cf13SPyun YongHyeon 	int error = 0, mask, reinit;
1757d193ed0bSPyun YongHyeon 
1758d193ed0bSPyun YongHyeon 	sc = ifp->if_softc;
1759d193ed0bSPyun YongHyeon 	ifr = (struct ifreq *)data;
1760d193ed0bSPyun YongHyeon 
1761d193ed0bSPyun YongHyeon 	switch(command) {
1762d193ed0bSPyun YongHyeon 	case SIOCSIFFLAGS:
1763d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1764d193ed0bSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
1765d193ed0bSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
1766d193ed0bSPyun YongHyeon 			    ((ifp->if_flags ^ sc->sge_if_flags) &
1767d193ed0bSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
1768d193ed0bSPyun YongHyeon 				sge_rxfilter(sc);
1769d193ed0bSPyun YongHyeon 			else
1770d193ed0bSPyun YongHyeon 				sge_init_locked(sc);
1771d193ed0bSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1772d193ed0bSPyun YongHyeon 			sge_stop(sc);
1773d193ed0bSPyun YongHyeon 		sc->sge_if_flags = ifp->if_flags;
1774d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1775d193ed0bSPyun YongHyeon 		break;
1776d193ed0bSPyun YongHyeon 	case SIOCSIFCAP:
1777d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1778c186cf13SPyun YongHyeon 		reinit = 0;
1779d193ed0bSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1780d193ed0bSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
1781d193ed0bSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
1782d193ed0bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
1783d193ed0bSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
1784d193ed0bSPyun YongHyeon 				ifp->if_hwassist |= SGE_CSUM_FEATURES;
1785d193ed0bSPyun YongHyeon 			else
1786d193ed0bSPyun YongHyeon 				ifp->if_hwassist &= ~SGE_CSUM_FEATURES;
1787d193ed0bSPyun YongHyeon 		}
1788d193ed0bSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
1789d193ed0bSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
1790d193ed0bSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
1791c186cf13SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
1792c186cf13SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
1793c186cf13SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
179465329b31SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
179565329b31SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
179665329b31SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
179765329b31SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
179865329b31SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
179965329b31SPyun YongHyeon 			else
180065329b31SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
180165329b31SPyun YongHyeon 		}
180265329b31SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
180365329b31SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
180465329b31SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
1805c186cf13SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
1806c186cf13SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
1807c186cf13SPyun YongHyeon 			/*
1808c186cf13SPyun YongHyeon 			 * Due to unknown reason, toggling VLAN hardware
1809c186cf13SPyun YongHyeon 			 * tagging require interface reinitialization.
1810c186cf13SPyun YongHyeon 			 */
1811c186cf13SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
181265329b31SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
181365329b31SPyun YongHyeon 				ifp->if_capenable &=
181465329b31SPyun YongHyeon 				    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
1815c186cf13SPyun YongHyeon 			reinit = 1;
1816c186cf13SPyun YongHyeon 		}
1817c186cf13SPyun YongHyeon 		if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1818c186cf13SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1819c186cf13SPyun YongHyeon 			sge_init_locked(sc);
1820c186cf13SPyun YongHyeon 		}
1821d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1822c186cf13SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
1823d193ed0bSPyun YongHyeon 		break;
1824d193ed0bSPyun YongHyeon 	case SIOCADDMULTI:
1825d193ed0bSPyun YongHyeon 	case SIOCDELMULTI:
1826d193ed0bSPyun YongHyeon 		SGE_LOCK(sc);
1827d193ed0bSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1828d193ed0bSPyun YongHyeon 			sge_rxfilter(sc);
1829d193ed0bSPyun YongHyeon 		SGE_UNLOCK(sc);
1830d193ed0bSPyun YongHyeon 		break;
1831d193ed0bSPyun YongHyeon 	case SIOCGIFMEDIA:
1832d193ed0bSPyun YongHyeon 	case SIOCSIFMEDIA:
1833d193ed0bSPyun YongHyeon 		mii = device_get_softc(sc->sge_miibus);
1834d193ed0bSPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1835d193ed0bSPyun YongHyeon 		break;
1836d193ed0bSPyun YongHyeon 	default:
1837d193ed0bSPyun YongHyeon 		error = ether_ioctl(ifp, command, data);
1838d193ed0bSPyun YongHyeon 		break;
1839d193ed0bSPyun YongHyeon 	}
1840d193ed0bSPyun YongHyeon 
1841d193ed0bSPyun YongHyeon 	return (error);
1842d193ed0bSPyun YongHyeon }
1843d193ed0bSPyun YongHyeon 
1844d193ed0bSPyun YongHyeon static void
1845d193ed0bSPyun YongHyeon sge_watchdog(struct sge_softc *sc)
1846d193ed0bSPyun YongHyeon {
1847d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1848d193ed0bSPyun YongHyeon 
1849d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1850d193ed0bSPyun YongHyeon 	if (sc->sge_timer == 0 || --sc->sge_timer > 0)
1851d193ed0bSPyun YongHyeon 		return;
1852d193ed0bSPyun YongHyeon 
1853d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1854d193ed0bSPyun YongHyeon 	if ((sc->sge_flags & SGE_FLAG_LINK) == 0) {
1855d193ed0bSPyun YongHyeon 		if (1 || bootverbose)
1856d193ed0bSPyun YongHyeon 			device_printf(sc->sge_dev,
1857d193ed0bSPyun YongHyeon 			    "watchdog timeout (lost link)\n");
1858d193ed0bSPyun YongHyeon 		ifp->if_oerrors++;
1859d193ed0bSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1860d193ed0bSPyun YongHyeon 		sge_init_locked(sc);
1861d193ed0bSPyun YongHyeon 		return;
1862d193ed0bSPyun YongHyeon 	}
1863d193ed0bSPyun YongHyeon 	device_printf(sc->sge_dev, "watchdog timeout\n");
1864d193ed0bSPyun YongHyeon 	ifp->if_oerrors++;
1865d193ed0bSPyun YongHyeon 
1866d193ed0bSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1867d193ed0bSPyun YongHyeon 	sge_init_locked(sc);
1868d193ed0bSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&sc->sge_ifp->if_snd))
1869d193ed0bSPyun YongHyeon 		sge_start_locked(ifp);
1870d193ed0bSPyun YongHyeon }
1871d193ed0bSPyun YongHyeon 
1872d193ed0bSPyun YongHyeon /*
1873d193ed0bSPyun YongHyeon  * Stop the adapter and free any mbufs allocated to the
1874d193ed0bSPyun YongHyeon  * RX and TX lists.
1875d193ed0bSPyun YongHyeon  */
1876d193ed0bSPyun YongHyeon static void
1877d193ed0bSPyun YongHyeon sge_stop(struct sge_softc *sc)
1878d193ed0bSPyun YongHyeon {
1879d193ed0bSPyun YongHyeon 	struct ifnet *ifp;
1880d193ed0bSPyun YongHyeon 
1881d193ed0bSPyun YongHyeon 	ifp = sc->sge_ifp;
1882d193ed0bSPyun YongHyeon 
1883d193ed0bSPyun YongHyeon 	SGE_LOCK_ASSERT(sc);
1884d193ed0bSPyun YongHyeon 
1885d193ed0bSPyun YongHyeon 	sc->sge_timer = 0;
1886d193ed0bSPyun YongHyeon 	callout_stop(&sc->sge_stat_ch);
1887d193ed0bSPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
1888d193ed0bSPyun YongHyeon 
1889d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
1890d193ed0bSPyun YongHyeon 	CSR_READ_4(sc, IntrMask);
1891d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
1892d193ed0bSPyun YongHyeon 	/* Stop TX/RX MAC. */
1893d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, TX_CTL, 0x1a00);
1894d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, RX_CTL, 0x1a00);
1895d193ed0bSPyun YongHyeon 	/* XXX Can we assume active DMA cycles gone? */
1896d193ed0bSPyun YongHyeon 	DELAY(2000);
1897d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrMask, 0);
1898d193ed0bSPyun YongHyeon 	CSR_WRITE_4(sc, IntrStatus, 0xffffffff);
1899d193ed0bSPyun YongHyeon 
1900d193ed0bSPyun YongHyeon 	sc->sge_flags &= ~SGE_FLAG_LINK;
1901d193ed0bSPyun YongHyeon 	sge_list_rx_free(sc);
1902d193ed0bSPyun YongHyeon 	sge_list_tx_free(sc);
1903d193ed0bSPyun YongHyeon }
1904