1d193ed0bSPyun YongHyeon /*- 2d193ed0bSPyun YongHyeon * Copyright (c) 2008-2010 Nikolay Denev <ndenev@gmail.com> 3d193ed0bSPyun YongHyeon * Copyright (c) 2007-2008 Alexander Pohoyda <alexander.pohoyda@gmx.net> 4d193ed0bSPyun YongHyeon * Copyright (c) 1997, 1998, 1999 5d193ed0bSPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 6d193ed0bSPyun YongHyeon * 7d193ed0bSPyun YongHyeon * Redistribution and use in source and binary forms, with or without 8d193ed0bSPyun YongHyeon * modification, are permitted provided that the following conditions 9d193ed0bSPyun YongHyeon * are met: 10d193ed0bSPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 11d193ed0bSPyun YongHyeon * notice, this list of conditions and the following disclaimer. 12d193ed0bSPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 13d193ed0bSPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 14d193ed0bSPyun YongHyeon * documentation and/or other materials provided with the distribution. 15d193ed0bSPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 16d193ed0bSPyun YongHyeon * must display the following acknowledgement: 17d193ed0bSPyun YongHyeon * This product includes software developed by Bill Paul. 18d193ed0bSPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 19d193ed0bSPyun YongHyeon * may be used to endorse or promote products derived from this software 20d193ed0bSPyun YongHyeon * without specific prior written permission. 21d193ed0bSPyun YongHyeon * 22d193ed0bSPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' 23d193ed0bSPyun YongHyeon * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 24d193ed0bSPyun YongHyeon * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A 25d193ed0bSPyun YongHyeon * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL AUTHORS OR 26d193ed0bSPyun YongHyeon * THE VOICES IN THEIR HEADS BE LIABLE FOR ANY DIRECT, INDIRECT, 27d193ed0bSPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28d193ed0bSPyun YongHyeon * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 29d193ed0bSPyun YongHyeon * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 30d193ed0bSPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 31d193ed0bSPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 32d193ed0bSPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 33d193ed0bSPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 34d193ed0bSPyun YongHyeon */ 35d193ed0bSPyun YongHyeon 36d193ed0bSPyun YongHyeon #include <sys/cdefs.h> 37d193ed0bSPyun YongHyeon __FBSDID("$FreeBSD$"); 38d193ed0bSPyun YongHyeon 39d193ed0bSPyun YongHyeon /* 40d193ed0bSPyun YongHyeon * SiS 190/191 PCI Ethernet NIC driver. 41d193ed0bSPyun YongHyeon * 42d193ed0bSPyun YongHyeon * Adapted to SiS 190 NIC by Alexander Pohoyda based on the original 43d193ed0bSPyun YongHyeon * SiS 900 driver by Bill Paul, using SiS 190/191 Solaris driver by 44d193ed0bSPyun YongHyeon * Masayuki Murayama and SiS 190/191 GNU/Linux driver by K.M. Liu 45d193ed0bSPyun YongHyeon * <kmliu@sis.com>. Thanks to Pyun YongHyeon <pyunyh@gmail.com> for 46d193ed0bSPyun YongHyeon * review and very useful comments. 47d193ed0bSPyun YongHyeon * 48d193ed0bSPyun YongHyeon * Adapted to SiS 191 NIC by Nikolay Denev with further ideas from the 49d193ed0bSPyun YongHyeon * Linux and Solaris drivers. 50d193ed0bSPyun YongHyeon */ 51d193ed0bSPyun YongHyeon 52d193ed0bSPyun YongHyeon #include <sys/param.h> 53d193ed0bSPyun YongHyeon #include <sys/systm.h> 54d193ed0bSPyun YongHyeon #include <sys/bus.h> 55d193ed0bSPyun YongHyeon #include <sys/endian.h> 56d193ed0bSPyun YongHyeon #include <sys/kernel.h> 57d193ed0bSPyun YongHyeon #include <sys/lock.h> 58d193ed0bSPyun YongHyeon #include <sys/malloc.h> 59d193ed0bSPyun YongHyeon #include <sys/mbuf.h> 60d193ed0bSPyun YongHyeon #include <sys/module.h> 61d193ed0bSPyun YongHyeon #include <sys/mutex.h> 62d193ed0bSPyun YongHyeon #include <sys/rman.h> 63d193ed0bSPyun YongHyeon #include <sys/socket.h> 64d193ed0bSPyun YongHyeon #include <sys/sockio.h> 65d193ed0bSPyun YongHyeon 66d193ed0bSPyun YongHyeon #include <net/bpf.h> 67d193ed0bSPyun YongHyeon #include <net/if.h> 68d193ed0bSPyun YongHyeon #include <net/if_arp.h> 69d193ed0bSPyun YongHyeon #include <net/ethernet.h> 70d193ed0bSPyun YongHyeon #include <net/if_dl.h> 71d193ed0bSPyun YongHyeon #include <net/if_media.h> 72d193ed0bSPyun YongHyeon #include <net/if_types.h> 73d193ed0bSPyun YongHyeon #include <net/if_vlan_var.h> 74d193ed0bSPyun YongHyeon 75d193ed0bSPyun YongHyeon #include <machine/bus.h> 76d193ed0bSPyun YongHyeon #include <machine/resource.h> 77d193ed0bSPyun YongHyeon 78d193ed0bSPyun YongHyeon #include <dev/mii/mii.h> 79d193ed0bSPyun YongHyeon #include <dev/mii/miivar.h> 80d193ed0bSPyun YongHyeon 81d193ed0bSPyun YongHyeon #include <dev/pci/pcireg.h> 82d193ed0bSPyun YongHyeon #include <dev/pci/pcivar.h> 83d193ed0bSPyun YongHyeon 84c6491946SPyun YongHyeon #include <dev/sge/if_sgereg.h> 85d193ed0bSPyun YongHyeon 86d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, pci, 1, 1, 1); 87d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, ether, 1, 1, 1); 88d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, miibus, 1, 1, 1); 89d193ed0bSPyun YongHyeon 90d193ed0bSPyun YongHyeon /* "device miibus0" required. See GENERIC if you get errors here. */ 91d193ed0bSPyun YongHyeon #include "miibus_if.h" 92d193ed0bSPyun YongHyeon 93d193ed0bSPyun YongHyeon /* 94d193ed0bSPyun YongHyeon * Various supported device vendors/types and their names. 95d193ed0bSPyun YongHyeon */ 96d193ed0bSPyun YongHyeon static struct sge_type sge_devs[] = { 97d193ed0bSPyun YongHyeon { SIS_VENDORID, SIS_DEVICEID_190, "SiS190 Fast Ethernet" }, 98d193ed0bSPyun YongHyeon { SIS_VENDORID, SIS_DEVICEID_191, "SiS191 Fast/Gigabit Ethernet" }, 99d193ed0bSPyun YongHyeon { 0, 0, NULL } 100d193ed0bSPyun YongHyeon }; 101d193ed0bSPyun YongHyeon 102d193ed0bSPyun YongHyeon static int sge_probe(device_t); 103d193ed0bSPyun YongHyeon static int sge_attach(device_t); 104d193ed0bSPyun YongHyeon static int sge_detach(device_t); 105d193ed0bSPyun YongHyeon static int sge_shutdown(device_t); 106d193ed0bSPyun YongHyeon static int sge_suspend(device_t); 107d193ed0bSPyun YongHyeon static int sge_resume(device_t); 108d193ed0bSPyun YongHyeon 109d193ed0bSPyun YongHyeon static int sge_miibus_readreg(device_t, int, int); 110d193ed0bSPyun YongHyeon static int sge_miibus_writereg(device_t, int, int, int); 111d193ed0bSPyun YongHyeon static void sge_miibus_statchg(device_t); 112d193ed0bSPyun YongHyeon 113d193ed0bSPyun YongHyeon static int sge_newbuf(struct sge_softc *, int); 114d193ed0bSPyun YongHyeon static int sge_encap(struct sge_softc *, struct mbuf **); 115d193ed0bSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 116d193ed0bSPyun YongHyeon static __inline void 117d193ed0bSPyun YongHyeon sge_fixup_rx(struct mbuf *); 118d193ed0bSPyun YongHyeon #endif 119d193ed0bSPyun YongHyeon static __inline void 120d193ed0bSPyun YongHyeon sge_discard_rxbuf(struct sge_softc *, int); 121d193ed0bSPyun YongHyeon static void sge_rxeof(struct sge_softc *); 122d193ed0bSPyun YongHyeon static void sge_txeof(struct sge_softc *); 123d193ed0bSPyun YongHyeon static void sge_intr(void *); 124d193ed0bSPyun YongHyeon static void sge_tick(void *); 125d193ed0bSPyun YongHyeon static void sge_start(struct ifnet *); 126d193ed0bSPyun YongHyeon static void sge_start_locked(struct ifnet *); 127d193ed0bSPyun YongHyeon static int sge_ioctl(struct ifnet *, u_long, caddr_t); 128d193ed0bSPyun YongHyeon static void sge_init(void *); 129d193ed0bSPyun YongHyeon static void sge_init_locked(struct sge_softc *); 130d193ed0bSPyun YongHyeon static void sge_stop(struct sge_softc *); 131d193ed0bSPyun YongHyeon static void sge_watchdog(struct sge_softc *); 132d193ed0bSPyun YongHyeon static int sge_ifmedia_upd(struct ifnet *); 133d193ed0bSPyun YongHyeon static void sge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 134d193ed0bSPyun YongHyeon 135d193ed0bSPyun YongHyeon static int sge_get_mac_addr_apc(struct sge_softc *, uint8_t *); 136d193ed0bSPyun YongHyeon static int sge_get_mac_addr_eeprom(struct sge_softc *, uint8_t *); 137d193ed0bSPyun YongHyeon static uint16_t sge_read_eeprom(struct sge_softc *, int); 138d193ed0bSPyun YongHyeon 139d193ed0bSPyun YongHyeon static void sge_rxfilter(struct sge_softc *); 140d193ed0bSPyun YongHyeon static void sge_reset(struct sge_softc *); 141d193ed0bSPyun YongHyeon static int sge_list_rx_init(struct sge_softc *); 142d193ed0bSPyun YongHyeon static int sge_list_rx_free(struct sge_softc *); 143d193ed0bSPyun YongHyeon static int sge_list_tx_init(struct sge_softc *); 144d193ed0bSPyun YongHyeon static int sge_list_tx_free(struct sge_softc *); 145d193ed0bSPyun YongHyeon 146d193ed0bSPyun YongHyeon static int sge_dma_alloc(struct sge_softc *); 147d193ed0bSPyun YongHyeon static void sge_dma_free(struct sge_softc *); 148d193ed0bSPyun YongHyeon static void sge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 149d193ed0bSPyun YongHyeon 150d193ed0bSPyun YongHyeon static device_method_t sge_methods[] = { 151d193ed0bSPyun YongHyeon /* Device interface */ 152d193ed0bSPyun YongHyeon DEVMETHOD(device_probe, sge_probe), 153d193ed0bSPyun YongHyeon DEVMETHOD(device_attach, sge_attach), 154d193ed0bSPyun YongHyeon DEVMETHOD(device_detach, sge_detach), 155d193ed0bSPyun YongHyeon DEVMETHOD(device_suspend, sge_suspend), 156d193ed0bSPyun YongHyeon DEVMETHOD(device_resume, sge_resume), 157d193ed0bSPyun YongHyeon DEVMETHOD(device_shutdown, sge_shutdown), 158d193ed0bSPyun YongHyeon 159d193ed0bSPyun YongHyeon /* Bus interface */ 160d193ed0bSPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 161d193ed0bSPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 162d193ed0bSPyun YongHyeon 163d193ed0bSPyun YongHyeon /* MII interface */ 164d193ed0bSPyun YongHyeon DEVMETHOD(miibus_readreg, sge_miibus_readreg), 165d193ed0bSPyun YongHyeon DEVMETHOD(miibus_writereg, sge_miibus_writereg), 166d193ed0bSPyun YongHyeon DEVMETHOD(miibus_statchg, sge_miibus_statchg), 167d193ed0bSPyun YongHyeon 168d193ed0bSPyun YongHyeon KOBJMETHOD_END 169d193ed0bSPyun YongHyeon }; 170d193ed0bSPyun YongHyeon 171d193ed0bSPyun YongHyeon static driver_t sge_driver = { 172d193ed0bSPyun YongHyeon "sge", sge_methods, sizeof(struct sge_softc) 173d193ed0bSPyun YongHyeon }; 174d193ed0bSPyun YongHyeon 175d193ed0bSPyun YongHyeon static devclass_t sge_devclass; 176d193ed0bSPyun YongHyeon 177d193ed0bSPyun YongHyeon DRIVER_MODULE(sge, pci, sge_driver, sge_devclass, 0, 0); 178d193ed0bSPyun YongHyeon DRIVER_MODULE(miibus, sge, miibus_driver, miibus_devclass, 0, 0); 179d193ed0bSPyun YongHyeon 180d193ed0bSPyun YongHyeon /* 181d193ed0bSPyun YongHyeon * Register space access macros. 182d193ed0bSPyun YongHyeon */ 183d193ed0bSPyun YongHyeon #define CSR_WRITE_4(sc, reg, val) bus_write_4(sc->sge_res, reg, val) 184d193ed0bSPyun YongHyeon #define CSR_WRITE_2(sc, reg, val) bus_write_2(sc->sge_res, reg, val) 185d193ed0bSPyun YongHyeon #define CSR_WRITE_1(cs, reg, val) bus_write_1(sc->sge_res, reg, val) 186d193ed0bSPyun YongHyeon 187d193ed0bSPyun YongHyeon #define CSR_READ_4(sc, reg) bus_read_4(sc->sge_res, reg) 188d193ed0bSPyun YongHyeon #define CSR_READ_2(sc, reg) bus_read_2(sc->sge_res, reg) 189d193ed0bSPyun YongHyeon #define CSR_READ_1(sc, reg) bus_read_1(sc->sge_res, reg) 190d193ed0bSPyun YongHyeon 191d193ed0bSPyun YongHyeon /* Define to show Tx/Rx error status. */ 192d193ed0bSPyun YongHyeon #undef SGE_SHOW_ERRORS 193d193ed0bSPyun YongHyeon 194d193ed0bSPyun YongHyeon #define SGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 195d193ed0bSPyun YongHyeon 196d193ed0bSPyun YongHyeon static void 197d193ed0bSPyun YongHyeon sge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 198d193ed0bSPyun YongHyeon { 199d193ed0bSPyun YongHyeon bus_addr_t *p; 200d193ed0bSPyun YongHyeon 201d193ed0bSPyun YongHyeon if (error != 0) 202d193ed0bSPyun YongHyeon return; 203d193ed0bSPyun YongHyeon KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 204d193ed0bSPyun YongHyeon p = arg; 205d193ed0bSPyun YongHyeon *p = segs->ds_addr; 206d193ed0bSPyun YongHyeon } 207d193ed0bSPyun YongHyeon 208d193ed0bSPyun YongHyeon /* 209d193ed0bSPyun YongHyeon * Read a sequence of words from the EEPROM. 210d193ed0bSPyun YongHyeon */ 211d193ed0bSPyun YongHyeon static uint16_t 212d193ed0bSPyun YongHyeon sge_read_eeprom(struct sge_softc *sc, int offset) 213d193ed0bSPyun YongHyeon { 214d193ed0bSPyun YongHyeon uint32_t val; 215d193ed0bSPyun YongHyeon int i; 216d193ed0bSPyun YongHyeon 217d193ed0bSPyun YongHyeon KASSERT(offset <= EI_OFFSET, ("EEPROM offset too big")); 218d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, ROMInterface, 219d193ed0bSPyun YongHyeon EI_REQ | EI_OP_RD | (offset << EI_OFFSET_SHIFT)); 220d193ed0bSPyun YongHyeon DELAY(500); 221d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TIMEOUT; i++) { 222d193ed0bSPyun YongHyeon val = CSR_READ_4(sc, ROMInterface); 223d193ed0bSPyun YongHyeon if ((val & EI_REQ) == 0) 224d193ed0bSPyun YongHyeon break; 225d193ed0bSPyun YongHyeon DELAY(100); 226d193ed0bSPyun YongHyeon } 227d193ed0bSPyun YongHyeon if (i == SGE_TIMEOUT) { 228d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 229d193ed0bSPyun YongHyeon "EEPROM read timeout : 0x%08x\n", val); 230d193ed0bSPyun YongHyeon return (0xffff); 231d193ed0bSPyun YongHyeon } 232d193ed0bSPyun YongHyeon 233d193ed0bSPyun YongHyeon return ((val & EI_DATA) >> EI_DATA_SHIFT); 234d193ed0bSPyun YongHyeon } 235d193ed0bSPyun YongHyeon 236d193ed0bSPyun YongHyeon static int 237d193ed0bSPyun YongHyeon sge_get_mac_addr_eeprom(struct sge_softc *sc, uint8_t *dest) 238d193ed0bSPyun YongHyeon { 239d193ed0bSPyun YongHyeon uint16_t val; 240d193ed0bSPyun YongHyeon int i; 241d193ed0bSPyun YongHyeon 242d193ed0bSPyun YongHyeon val = sge_read_eeprom(sc, EEPROMSignature); 243d193ed0bSPyun YongHyeon if (val == 0xffff || val == 0) { 244d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 245d193ed0bSPyun YongHyeon "invalid EEPROM signature : 0x%04x\n", val); 246d193ed0bSPyun YongHyeon return (EINVAL); 247d193ed0bSPyun YongHyeon } 248d193ed0bSPyun YongHyeon 249d193ed0bSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i += 2) { 250d193ed0bSPyun YongHyeon val = sge_read_eeprom(sc, EEPROMMACAddr + i / 2); 251d193ed0bSPyun YongHyeon dest[i + 0] = (uint8_t)val; 252d193ed0bSPyun YongHyeon dest[i + 1] = (uint8_t)(val >> 8); 253d193ed0bSPyun YongHyeon } 254d193ed0bSPyun YongHyeon 255d193ed0bSPyun YongHyeon if ((sge_read_eeprom(sc, EEPROMInfo) & 0x80) != 0) 256d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_RGMII; 257d193ed0bSPyun YongHyeon return (0); 258d193ed0bSPyun YongHyeon } 259d193ed0bSPyun YongHyeon 260d193ed0bSPyun YongHyeon /* 261d193ed0bSPyun YongHyeon * For SiS96x, APC CMOS RAM is used to store ethernet address. 262d193ed0bSPyun YongHyeon * APC CMOS RAM is accessed through ISA bridge. 263d193ed0bSPyun YongHyeon */ 264d193ed0bSPyun YongHyeon static int 265d193ed0bSPyun YongHyeon sge_get_mac_addr_apc(struct sge_softc *sc, uint8_t *dest) 266d193ed0bSPyun YongHyeon { 267d193ed0bSPyun YongHyeon #if defined(__amd64__) || defined(__i386__) 268d193ed0bSPyun YongHyeon devclass_t pci; 269d193ed0bSPyun YongHyeon device_t bus, dev = NULL; 270d193ed0bSPyun YongHyeon device_t *kids; 271d193ed0bSPyun YongHyeon struct apc_tbl { 272d193ed0bSPyun YongHyeon uint16_t vid; 273d193ed0bSPyun YongHyeon uint16_t did; 274d193ed0bSPyun YongHyeon } *tp, apc_tbls[] = { 275d193ed0bSPyun YongHyeon { SIS_VENDORID, 0x0965 }, 276d193ed0bSPyun YongHyeon { SIS_VENDORID, 0x0966 }, 277d193ed0bSPyun YongHyeon { SIS_VENDORID, 0x0968 } 278d193ed0bSPyun YongHyeon }; 279d193ed0bSPyun YongHyeon uint8_t reg; 280d193ed0bSPyun YongHyeon int busnum, cnt, i, j, numkids; 281d193ed0bSPyun YongHyeon 282d193ed0bSPyun YongHyeon cnt = sizeof(apc_tbls) / sizeof(apc_tbls[0]); 283d193ed0bSPyun YongHyeon pci = devclass_find("pci"); 284d193ed0bSPyun YongHyeon for (busnum = 0; busnum < devclass_get_maxunit(pci); busnum++) { 285d193ed0bSPyun YongHyeon bus = devclass_get_device(pci, busnum); 286d193ed0bSPyun YongHyeon if (!bus) 287d193ed0bSPyun YongHyeon continue; 288d193ed0bSPyun YongHyeon if (device_get_children(bus, &kids, &numkids) != 0) 289d193ed0bSPyun YongHyeon continue; 290d193ed0bSPyun YongHyeon for (i = 0; i < numkids; i++) { 291d193ed0bSPyun YongHyeon dev = kids[i]; 292d193ed0bSPyun YongHyeon if (pci_get_class(dev) == PCIC_BRIDGE && 293d193ed0bSPyun YongHyeon pci_get_subclass(dev) == PCIS_BRIDGE_ISA) { 294d193ed0bSPyun YongHyeon tp = apc_tbls; 295d193ed0bSPyun YongHyeon for (j = 0; j < cnt; j++) { 296d193ed0bSPyun YongHyeon if (pci_get_vendor(dev) == tp->vid && 297d193ed0bSPyun YongHyeon pci_get_device(dev) == tp->did) { 298d193ed0bSPyun YongHyeon free(kids, M_TEMP); 299d193ed0bSPyun YongHyeon goto apc_found; 300d193ed0bSPyun YongHyeon } 301d193ed0bSPyun YongHyeon tp++; 302d193ed0bSPyun YongHyeon } 303d193ed0bSPyun YongHyeon } 304d193ed0bSPyun YongHyeon } 305d193ed0bSPyun YongHyeon free(kids, M_TEMP); 306d193ed0bSPyun YongHyeon } 307d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "couldn't find PCI-ISA bridge\n"); 308d193ed0bSPyun YongHyeon return (EINVAL); 309d193ed0bSPyun YongHyeon apc_found: 310d193ed0bSPyun YongHyeon /* Enable port 0x78 and 0x79 to access APC registers. */ 311d193ed0bSPyun YongHyeon reg = pci_read_config(dev, 0x48, 1); 312d193ed0bSPyun YongHyeon pci_write_config(dev, 0x48, reg & ~0x02, 1); 313d193ed0bSPyun YongHyeon DELAY(50); 314d193ed0bSPyun YongHyeon pci_read_config(dev, 0x48, 1); 315d193ed0bSPyun YongHyeon /* Read stored ethernet address. */ 316d193ed0bSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) { 317d193ed0bSPyun YongHyeon outb(0x78, 0x09 + i); 318d193ed0bSPyun YongHyeon dest[i] = inb(0x79); 319d193ed0bSPyun YongHyeon } 320d193ed0bSPyun YongHyeon outb(0x78, 0x12); 321d193ed0bSPyun YongHyeon if ((inb(0x79) & 0x80) != 0) 322d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_RGMII; 323d193ed0bSPyun YongHyeon /* Restore access to APC registers. */ 324d193ed0bSPyun YongHyeon pci_write_config(dev, 0x48, reg, 1); 325d193ed0bSPyun YongHyeon 326d193ed0bSPyun YongHyeon return (0); 327d193ed0bSPyun YongHyeon #else 328d193ed0bSPyun YongHyeon return (EINVAL); 329d193ed0bSPyun YongHyeon #endif 330d193ed0bSPyun YongHyeon } 331d193ed0bSPyun YongHyeon 332d193ed0bSPyun YongHyeon static int 333d193ed0bSPyun YongHyeon sge_miibus_readreg(device_t dev, int phy, int reg) 334d193ed0bSPyun YongHyeon { 335d193ed0bSPyun YongHyeon struct sge_softc *sc; 336d193ed0bSPyun YongHyeon uint32_t val; 337d193ed0bSPyun YongHyeon int i; 338d193ed0bSPyun YongHyeon 339d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 340d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) | 341d193ed0bSPyun YongHyeon (reg << GMI_REG_SHIFT) | GMI_OP_RD | GMI_REQ); 342d193ed0bSPyun YongHyeon DELAY(10); 343d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TIMEOUT; i++) { 344d193ed0bSPyun YongHyeon val = CSR_READ_4(sc, GMIIControl); 345d193ed0bSPyun YongHyeon if ((val & GMI_REQ) == 0) 346d193ed0bSPyun YongHyeon break; 347d193ed0bSPyun YongHyeon DELAY(10); 348d193ed0bSPyun YongHyeon } 349d193ed0bSPyun YongHyeon if (i == SGE_TIMEOUT) { 350d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "PHY read timeout : %d\n", reg); 351d193ed0bSPyun YongHyeon return (0); 352d193ed0bSPyun YongHyeon } 353d193ed0bSPyun YongHyeon return ((val & GMI_DATA) >> GMI_DATA_SHIFT); 354d193ed0bSPyun YongHyeon } 355d193ed0bSPyun YongHyeon 356d193ed0bSPyun YongHyeon static int 357d193ed0bSPyun YongHyeon sge_miibus_writereg(device_t dev, int phy, int reg, int data) 358d193ed0bSPyun YongHyeon { 359d193ed0bSPyun YongHyeon struct sge_softc *sc; 360d193ed0bSPyun YongHyeon uint32_t val; 361d193ed0bSPyun YongHyeon int i; 362d193ed0bSPyun YongHyeon 363d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 364d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) | 365d193ed0bSPyun YongHyeon (reg << GMI_REG_SHIFT) | (data << GMI_DATA_SHIFT) | 366d193ed0bSPyun YongHyeon GMI_OP_WR | GMI_REQ); 367d193ed0bSPyun YongHyeon DELAY(10); 368d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TIMEOUT; i++) { 369d193ed0bSPyun YongHyeon val = CSR_READ_4(sc, GMIIControl); 370d193ed0bSPyun YongHyeon if ((val & GMI_REQ) == 0) 371d193ed0bSPyun YongHyeon break; 372d193ed0bSPyun YongHyeon DELAY(10); 373d193ed0bSPyun YongHyeon } 374d193ed0bSPyun YongHyeon if (i == SGE_TIMEOUT) 375d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "PHY write timeout : %d\n", reg); 376d193ed0bSPyun YongHyeon return (0); 377d193ed0bSPyun YongHyeon } 378d193ed0bSPyun YongHyeon 379d193ed0bSPyun YongHyeon static void 380d193ed0bSPyun YongHyeon sge_miibus_statchg(device_t dev) 381d193ed0bSPyun YongHyeon { 382d193ed0bSPyun YongHyeon struct sge_softc *sc; 383d193ed0bSPyun YongHyeon struct mii_data *mii; 384d193ed0bSPyun YongHyeon struct ifnet *ifp; 385d193ed0bSPyun YongHyeon uint32_t ctl, speed; 386d193ed0bSPyun YongHyeon 387d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 388d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 389d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 390d193ed0bSPyun YongHyeon if (mii == NULL || ifp == NULL || 391d193ed0bSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 392d193ed0bSPyun YongHyeon return; 393d193ed0bSPyun YongHyeon speed = 0; 394d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 395d193ed0bSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 396d193ed0bSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 397d193ed0bSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 398d193ed0bSPyun YongHyeon case IFM_10_T: 399d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_LINK; 400d193ed0bSPyun YongHyeon speed = SC_SPEED_10; 401d193ed0bSPyun YongHyeon break; 402d193ed0bSPyun YongHyeon case IFM_100_TX: 403d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_LINK; 404d193ed0bSPyun YongHyeon speed = SC_SPEED_100; 405d193ed0bSPyun YongHyeon break; 406d193ed0bSPyun YongHyeon case IFM_1000_T: 407d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) { 408d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_LINK; 409d193ed0bSPyun YongHyeon speed = SC_SPEED_1000; 410d193ed0bSPyun YongHyeon } 411d193ed0bSPyun YongHyeon break; 412d193ed0bSPyun YongHyeon default: 413d193ed0bSPyun YongHyeon break; 414d193ed0bSPyun YongHyeon } 415d193ed0bSPyun YongHyeon } 416d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0) 417d193ed0bSPyun YongHyeon return; 418d193ed0bSPyun YongHyeon /* Reprogram MAC to resolved speed/duplex/flow-control parameters. */ 419d193ed0bSPyun YongHyeon ctl = CSR_READ_4(sc, StationControl); 420d193ed0bSPyun YongHyeon ctl &= ~(0x0f000000 | SC_FDX | SC_SPEED_MASK); 421d193ed0bSPyun YongHyeon if (speed == SC_SPEED_1000) { 422d193ed0bSPyun YongHyeon ctl |= 0x07000000; 423d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_SPEED_1000; 424d193ed0bSPyun YongHyeon } else { 425d193ed0bSPyun YongHyeon ctl |= 0x04000000; 426d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_SPEED_1000; 427d193ed0bSPyun YongHyeon } 428d193ed0bSPyun YongHyeon #ifdef notyet 429d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_GMII) != 0) 430d193ed0bSPyun YongHyeon ctl |= 0x03000000; 431d193ed0bSPyun YongHyeon #endif 432d193ed0bSPyun YongHyeon ctl |= speed; 433d193ed0bSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 434d193ed0bSPyun YongHyeon ctl |= SC_FDX; 435d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_FDX; 436d193ed0bSPyun YongHyeon } else 437d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_FDX; 438d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, StationControl, ctl); 439d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) { 440d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RGMIIDelay, 0x0441); 441d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RGMIIDelay, 0x0440); 442d193ed0bSPyun YongHyeon } 443d193ed0bSPyun YongHyeon } 444d193ed0bSPyun YongHyeon 445d193ed0bSPyun YongHyeon static void 446d193ed0bSPyun YongHyeon sge_rxfilter(struct sge_softc *sc) 447d193ed0bSPyun YongHyeon { 448d193ed0bSPyun YongHyeon struct ifnet *ifp; 449d193ed0bSPyun YongHyeon struct ifmultiaddr *ifma; 450d193ed0bSPyun YongHyeon uint32_t crc, hashes[2]; 451d193ed0bSPyun YongHyeon uint16_t rxfilt; 452d193ed0bSPyun YongHyeon 453d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 454d193ed0bSPyun YongHyeon 455d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 456*9c2851d2SPyun YongHyeon rxfilt = CSR_READ_2(sc, RxMacControl); 457*9c2851d2SPyun YongHyeon rxfilt &= ~(AcceptBroadcast | AcceptAllPhys | AcceptMulticast); 458*9c2851d2SPyun YongHyeon rxfilt |= AcceptMyPhys; 459d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 460d193ed0bSPyun YongHyeon rxfilt |= AcceptBroadcast; 461d193ed0bSPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 462d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 463d193ed0bSPyun YongHyeon rxfilt |= AcceptAllPhys; 464d193ed0bSPyun YongHyeon rxfilt |= AcceptMulticast; 465d193ed0bSPyun YongHyeon hashes[0] = 0xFFFFFFFF; 466d193ed0bSPyun YongHyeon hashes[1] = 0xFFFFFFFF; 467*9c2851d2SPyun YongHyeon } else { 468d193ed0bSPyun YongHyeon rxfilt |= AcceptMulticast; 469*9c2851d2SPyun YongHyeon hashes[0] = hashes[1] = 0; 470d193ed0bSPyun YongHyeon /* Now program new ones. */ 471d193ed0bSPyun YongHyeon if_maddr_rlock(ifp); 472d193ed0bSPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 473d193ed0bSPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 474d193ed0bSPyun YongHyeon continue; 475d193ed0bSPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 476d193ed0bSPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 477d193ed0bSPyun YongHyeon hashes[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 478d193ed0bSPyun YongHyeon } 479d193ed0bSPyun YongHyeon if_maddr_runlock(ifp); 480*9c2851d2SPyun YongHyeon } 481d193ed0bSPyun YongHyeon CSR_WRITE_2(sc, RxMacControl, rxfilt | 0x02); 482d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxHashTable, hashes[0]); 483d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxHashTable2, hashes[1]); 484d193ed0bSPyun YongHyeon } 485d193ed0bSPyun YongHyeon 486d193ed0bSPyun YongHyeon static void 487d193ed0bSPyun YongHyeon sge_reset(struct sge_softc *sc) 488d193ed0bSPyun YongHyeon { 489d193ed0bSPyun YongHyeon 490d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 491d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 492d193ed0bSPyun YongHyeon 493d193ed0bSPyun YongHyeon /* Soft reset. */ 494d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, 0x8000); 495d193ed0bSPyun YongHyeon CSR_READ_4(sc, IntrControl); 496d193ed0bSPyun YongHyeon DELAY(100); 497d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, 0); 498d193ed0bSPyun YongHyeon /* Stop MAC. */ 499d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00); 500d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 0x1a00); 501d193ed0bSPyun YongHyeon 502d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 503d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 504d193ed0bSPyun YongHyeon 505d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, GMIIControl, 0); 506d193ed0bSPyun YongHyeon } 507d193ed0bSPyun YongHyeon 508d193ed0bSPyun YongHyeon /* 509d193ed0bSPyun YongHyeon * Probe for an SiS chip. Check the PCI vendor and device 510d193ed0bSPyun YongHyeon * IDs against our list and return a device name if we find a match. 511d193ed0bSPyun YongHyeon */ 512d193ed0bSPyun YongHyeon static int 513d193ed0bSPyun YongHyeon sge_probe(device_t dev) 514d193ed0bSPyun YongHyeon { 515d193ed0bSPyun YongHyeon struct sge_type *t; 516d193ed0bSPyun YongHyeon 517d193ed0bSPyun YongHyeon t = sge_devs; 518d193ed0bSPyun YongHyeon while (t->sge_name != NULL) { 519d193ed0bSPyun YongHyeon if ((pci_get_vendor(dev) == t->sge_vid) && 520d193ed0bSPyun YongHyeon (pci_get_device(dev) == t->sge_did)) { 521d193ed0bSPyun YongHyeon device_set_desc(dev, t->sge_name); 522d193ed0bSPyun YongHyeon return (BUS_PROBE_DEFAULT); 523d193ed0bSPyun YongHyeon } 524d193ed0bSPyun YongHyeon t++; 525d193ed0bSPyun YongHyeon } 526d193ed0bSPyun YongHyeon 527d193ed0bSPyun YongHyeon return (ENXIO); 528d193ed0bSPyun YongHyeon } 529d193ed0bSPyun YongHyeon 530d193ed0bSPyun YongHyeon /* 531d193ed0bSPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 532d193ed0bSPyun YongHyeon * setup and ethernet/BPF attach. 533d193ed0bSPyun YongHyeon */ 534d193ed0bSPyun YongHyeon static int 535d193ed0bSPyun YongHyeon sge_attach(device_t dev) 536d193ed0bSPyun YongHyeon { 537d193ed0bSPyun YongHyeon struct sge_softc *sc; 538d193ed0bSPyun YongHyeon struct ifnet *ifp; 539d193ed0bSPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 540d193ed0bSPyun YongHyeon int error = 0, rid; 541d193ed0bSPyun YongHyeon 542d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 543d193ed0bSPyun YongHyeon sc->sge_dev = dev; 544d193ed0bSPyun YongHyeon 545d193ed0bSPyun YongHyeon mtx_init(&sc->sge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 546d193ed0bSPyun YongHyeon MTX_DEF); 547d193ed0bSPyun YongHyeon callout_init_mtx(&sc->sge_stat_ch, &sc->sge_mtx, 0); 548d193ed0bSPyun YongHyeon 549d193ed0bSPyun YongHyeon /* 550d193ed0bSPyun YongHyeon * Map control/status registers. 551d193ed0bSPyun YongHyeon */ 552d193ed0bSPyun YongHyeon pci_enable_busmaster(dev); 553d193ed0bSPyun YongHyeon 554d193ed0bSPyun YongHyeon /* Allocate resources. */ 555d193ed0bSPyun YongHyeon sc->sge_res_id = PCIR_BAR(0); 556d193ed0bSPyun YongHyeon sc->sge_res_type = SYS_RES_MEMORY; 557d193ed0bSPyun YongHyeon sc->sge_res = bus_alloc_resource_any(dev, sc->sge_res_type, 558d193ed0bSPyun YongHyeon &sc->sge_res_id, RF_ACTIVE); 559d193ed0bSPyun YongHyeon if (sc->sge_res == NULL) { 560d193ed0bSPyun YongHyeon device_printf(dev, "couldn't allocate resource\n"); 561d193ed0bSPyun YongHyeon error = ENXIO; 562d193ed0bSPyun YongHyeon goto fail; 563d193ed0bSPyun YongHyeon } 564d193ed0bSPyun YongHyeon 565d193ed0bSPyun YongHyeon rid = 0; 566d193ed0bSPyun YongHyeon sc->sge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 567d193ed0bSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 568d193ed0bSPyun YongHyeon if (sc->sge_irq == NULL) { 569d193ed0bSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 570d193ed0bSPyun YongHyeon error = ENXIO; 571d193ed0bSPyun YongHyeon goto fail; 572d193ed0bSPyun YongHyeon } 573d193ed0bSPyun YongHyeon sc->sge_rev = pci_get_revid(dev); 574d193ed0bSPyun YongHyeon if (pci_get_device(dev) == SIS_DEVICEID_190) 575d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_FASTETHER; 576d193ed0bSPyun YongHyeon /* Reset the adapter. */ 577d193ed0bSPyun YongHyeon sge_reset(sc); 578d193ed0bSPyun YongHyeon 579d193ed0bSPyun YongHyeon /* Get MAC address from the EEPROM. */ 580d193ed0bSPyun YongHyeon if ((pci_read_config(dev, 0x73, 1) & 0x01) != 0) 581d193ed0bSPyun YongHyeon sge_get_mac_addr_apc(sc, eaddr); 582d193ed0bSPyun YongHyeon else 583d193ed0bSPyun YongHyeon sge_get_mac_addr_eeprom(sc, eaddr); 584d193ed0bSPyun YongHyeon 585d193ed0bSPyun YongHyeon if ((error = sge_dma_alloc(sc)) != 0) 586d193ed0bSPyun YongHyeon goto fail; 587d193ed0bSPyun YongHyeon 588d193ed0bSPyun YongHyeon ifp = sc->sge_ifp = if_alloc(IFT_ETHER); 589d193ed0bSPyun YongHyeon if (ifp == NULL) { 590d193ed0bSPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 591d193ed0bSPyun YongHyeon error = ENOSPC; 592d193ed0bSPyun YongHyeon goto fail; 593d193ed0bSPyun YongHyeon } 594d193ed0bSPyun YongHyeon ifp->if_softc = sc; 595d193ed0bSPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 596d193ed0bSPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 597d193ed0bSPyun YongHyeon ifp->if_ioctl = sge_ioctl; 598d193ed0bSPyun YongHyeon ifp->if_start = sge_start; 599d193ed0bSPyun YongHyeon ifp->if_init = sge_init; 600d193ed0bSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = SGE_TX_RING_CNT - 1; 601d193ed0bSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 602d193ed0bSPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 603d193ed0bSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_RXCSUM; 604d193ed0bSPyun YongHyeon ifp->if_hwassist = SGE_CSUM_FEATURES; 605d193ed0bSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 606d193ed0bSPyun YongHyeon /* 607d193ed0bSPyun YongHyeon * Do MII setup. 608d193ed0bSPyun YongHyeon */ 609d193ed0bSPyun YongHyeon if (mii_phy_probe(dev, &sc->sge_miibus, sge_ifmedia_upd, 610d193ed0bSPyun YongHyeon sge_ifmedia_sts)) { 611d193ed0bSPyun YongHyeon device_printf(dev, "no PHY found!\n"); 612d193ed0bSPyun YongHyeon error = ENXIO; 613d193ed0bSPyun YongHyeon goto fail; 614d193ed0bSPyun YongHyeon } 615d193ed0bSPyun YongHyeon 616d193ed0bSPyun YongHyeon /* 617d193ed0bSPyun YongHyeon * Call MI attach routine. 618d193ed0bSPyun YongHyeon */ 619d193ed0bSPyun YongHyeon ether_ifattach(ifp, eaddr); 620d193ed0bSPyun YongHyeon 621d193ed0bSPyun YongHyeon /* VLAN setup. */ 622d193ed0bSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 623d193ed0bSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 624d193ed0bSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 625d193ed0bSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 626d193ed0bSPyun YongHyeon 627d193ed0bSPyun YongHyeon /* Hook interrupt last to avoid having to lock softc */ 628d193ed0bSPyun YongHyeon error = bus_setup_intr(dev, sc->sge_irq, INTR_TYPE_NET | INTR_MPSAFE, 629d193ed0bSPyun YongHyeon NULL, sge_intr, sc, &sc->sge_intrhand); 630d193ed0bSPyun YongHyeon if (error) { 631d193ed0bSPyun YongHyeon device_printf(dev, "couldn't set up irq\n"); 632d193ed0bSPyun YongHyeon ether_ifdetach(ifp); 633d193ed0bSPyun YongHyeon goto fail; 634d193ed0bSPyun YongHyeon } 635d193ed0bSPyun YongHyeon 636d193ed0bSPyun YongHyeon fail: 637d193ed0bSPyun YongHyeon if (error) 638d193ed0bSPyun YongHyeon sge_detach(dev); 639d193ed0bSPyun YongHyeon 640d193ed0bSPyun YongHyeon return (error); 641d193ed0bSPyun YongHyeon } 642d193ed0bSPyun YongHyeon 643d193ed0bSPyun YongHyeon /* 644d193ed0bSPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 645d193ed0bSPyun YongHyeon * time after the mutex has been initialized. It is called in both 646d193ed0bSPyun YongHyeon * the error case in attach and the normal detach case so it needs 647d193ed0bSPyun YongHyeon * to be careful about only freeing resources that have actually been 648d193ed0bSPyun YongHyeon * allocated. 649d193ed0bSPyun YongHyeon */ 650d193ed0bSPyun YongHyeon static int 651d193ed0bSPyun YongHyeon sge_detach(device_t dev) 652d193ed0bSPyun YongHyeon { 653d193ed0bSPyun YongHyeon struct sge_softc *sc; 654d193ed0bSPyun YongHyeon struct ifnet *ifp; 655d193ed0bSPyun YongHyeon 656d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 657d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 658d193ed0bSPyun YongHyeon /* These should only be active if attach succeeded. */ 659d193ed0bSPyun YongHyeon if (device_is_attached(dev)) { 660d193ed0bSPyun YongHyeon ether_ifdetach(ifp); 661d193ed0bSPyun YongHyeon SGE_LOCK(sc); 662d193ed0bSPyun YongHyeon sge_stop(sc); 663d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 664d193ed0bSPyun YongHyeon callout_drain(&sc->sge_stat_ch); 665d193ed0bSPyun YongHyeon } 666d193ed0bSPyun YongHyeon if (sc->sge_miibus) 667d193ed0bSPyun YongHyeon device_delete_child(dev, sc->sge_miibus); 668d193ed0bSPyun YongHyeon bus_generic_detach(dev); 669d193ed0bSPyun YongHyeon 670d193ed0bSPyun YongHyeon if (sc->sge_intrhand) 671d193ed0bSPyun YongHyeon bus_teardown_intr(dev, sc->sge_irq, sc->sge_intrhand); 672d193ed0bSPyun YongHyeon if (sc->sge_irq) 673d193ed0bSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sge_irq); 674d193ed0bSPyun YongHyeon if (sc->sge_res) 675d193ed0bSPyun YongHyeon bus_release_resource(dev, sc->sge_res_type, sc->sge_res_id, 676d193ed0bSPyun YongHyeon sc->sge_res); 677d193ed0bSPyun YongHyeon if (ifp) 678d193ed0bSPyun YongHyeon if_free(ifp); 679d193ed0bSPyun YongHyeon sge_dma_free(sc); 680d193ed0bSPyun YongHyeon mtx_destroy(&sc->sge_mtx); 681d193ed0bSPyun YongHyeon 682d193ed0bSPyun YongHyeon return (0); 683d193ed0bSPyun YongHyeon } 684d193ed0bSPyun YongHyeon 685d193ed0bSPyun YongHyeon /* 686d193ed0bSPyun YongHyeon * Stop all chip I/O so that the kernel's probe routines don't 687d193ed0bSPyun YongHyeon * get confused by errant DMAs when rebooting. 688d193ed0bSPyun YongHyeon */ 689d193ed0bSPyun YongHyeon static int 690d193ed0bSPyun YongHyeon sge_shutdown(device_t dev) 691d193ed0bSPyun YongHyeon { 692d193ed0bSPyun YongHyeon struct sge_softc *sc; 693d193ed0bSPyun YongHyeon 694d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 695d193ed0bSPyun YongHyeon SGE_LOCK(sc); 696d193ed0bSPyun YongHyeon sge_stop(sc); 697d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 698d193ed0bSPyun YongHyeon return (0); 699d193ed0bSPyun YongHyeon } 700d193ed0bSPyun YongHyeon 701d193ed0bSPyun YongHyeon static int 702d193ed0bSPyun YongHyeon sge_suspend(device_t dev) 703d193ed0bSPyun YongHyeon { 704d193ed0bSPyun YongHyeon struct sge_softc *sc; 705d193ed0bSPyun YongHyeon struct ifnet *ifp; 706d193ed0bSPyun YongHyeon 707d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 708d193ed0bSPyun YongHyeon SGE_LOCK(sc); 709d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 710d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 711d193ed0bSPyun YongHyeon sge_stop(sc); 712d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 713d193ed0bSPyun YongHyeon return (0); 714d193ed0bSPyun YongHyeon } 715d193ed0bSPyun YongHyeon 716d193ed0bSPyun YongHyeon static int 717d193ed0bSPyun YongHyeon sge_resume(device_t dev) 718d193ed0bSPyun YongHyeon { 719d193ed0bSPyun YongHyeon struct sge_softc *sc; 720d193ed0bSPyun YongHyeon struct ifnet *ifp; 721d193ed0bSPyun YongHyeon 722d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 723d193ed0bSPyun YongHyeon SGE_LOCK(sc); 724d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 725d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) 726d193ed0bSPyun YongHyeon sge_init_locked(sc); 727d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 728d193ed0bSPyun YongHyeon return (0); 729d193ed0bSPyun YongHyeon } 730d193ed0bSPyun YongHyeon 731d193ed0bSPyun YongHyeon static int 732d193ed0bSPyun YongHyeon sge_dma_alloc(struct sge_softc *sc) 733d193ed0bSPyun YongHyeon { 734d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 735d193ed0bSPyun YongHyeon struct sge_list_data *ld; 736d193ed0bSPyun YongHyeon int error, i; 737d193ed0bSPyun YongHyeon 738d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 739d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 740d193ed0bSPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->sge_dev), 741d193ed0bSPyun YongHyeon 1, 0, /* alignment, boundary */ 742d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 743d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 744d193ed0bSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 745d193ed0bSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 746d193ed0bSPyun YongHyeon 1, /* nsegments */ 747d193ed0bSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 748d193ed0bSPyun YongHyeon 0, /* flags */ 749d193ed0bSPyun YongHyeon NULL, /* lockfunc */ 750d193ed0bSPyun YongHyeon NULL, /* lockarg */ 751d193ed0bSPyun YongHyeon &cd->sge_tag); 752d193ed0bSPyun YongHyeon if (error != 0) { 753d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 754d193ed0bSPyun YongHyeon "could not create parent DMA tag.\n"); 755d193ed0bSPyun YongHyeon goto fail; 756d193ed0bSPyun YongHyeon } 757d193ed0bSPyun YongHyeon 758d193ed0bSPyun YongHyeon /* RX descriptor ring */ 759d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, 760d193ed0bSPyun YongHyeon SGE_DESC_ALIGN, 0, /* alignment, boundary */ 761d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 762d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 763d193ed0bSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 764d193ed0bSPyun YongHyeon SGE_RX_RING_SZ, 1, /* maxsize,nsegments */ 765d193ed0bSPyun YongHyeon SGE_RX_RING_SZ, /* maxsegsize */ 766d193ed0bSPyun YongHyeon 0, /* flags */ 767d193ed0bSPyun YongHyeon NULL, /* lockfunc */ 768d193ed0bSPyun YongHyeon NULL, /* lockarg */ 769d193ed0bSPyun YongHyeon &cd->sge_rx_tag); 770d193ed0bSPyun YongHyeon if (error != 0) { 771d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 772d193ed0bSPyun YongHyeon "could not create Rx ring DMA tag.\n"); 773d193ed0bSPyun YongHyeon goto fail; 774d193ed0bSPyun YongHyeon } 775d193ed0bSPyun YongHyeon /* Allocate DMA'able memory and load DMA map for RX ring. */ 776d193ed0bSPyun YongHyeon error = bus_dmamem_alloc(cd->sge_rx_tag, (void **)&ld->sge_rx_ring, 777d193ed0bSPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, 778d193ed0bSPyun YongHyeon &cd->sge_rx_dmamap); 779d193ed0bSPyun YongHyeon if (error != 0) { 780d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 781d193ed0bSPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 782d193ed0bSPyun YongHyeon goto fail; 783d193ed0bSPyun YongHyeon } 784d193ed0bSPyun YongHyeon error = bus_dmamap_load(cd->sge_rx_tag, cd->sge_rx_dmamap, 785d193ed0bSPyun YongHyeon ld->sge_rx_ring, SGE_RX_RING_SZ, sge_dma_map_addr, 786d193ed0bSPyun YongHyeon &ld->sge_rx_paddr, BUS_DMA_NOWAIT); 787d193ed0bSPyun YongHyeon if (error != 0) { 788d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 789d193ed0bSPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 790d193ed0bSPyun YongHyeon } 791d193ed0bSPyun YongHyeon 792d193ed0bSPyun YongHyeon /* TX descriptor ring */ 793d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, 794d193ed0bSPyun YongHyeon SGE_DESC_ALIGN, 0, /* alignment, boundary */ 795d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 796d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 797d193ed0bSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 798d193ed0bSPyun YongHyeon SGE_TX_RING_SZ, 1, /* maxsize,nsegments */ 799d193ed0bSPyun YongHyeon SGE_TX_RING_SZ, /* maxsegsize */ 800d193ed0bSPyun YongHyeon 0, /* flags */ 801d193ed0bSPyun YongHyeon NULL, /* lockfunc */ 802d193ed0bSPyun YongHyeon NULL, /* lockarg */ 803d193ed0bSPyun YongHyeon &cd->sge_tx_tag); 804d193ed0bSPyun YongHyeon if (error != 0) { 805d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 806d193ed0bSPyun YongHyeon "could not create Rx ring DMA tag.\n"); 807d193ed0bSPyun YongHyeon goto fail; 808d193ed0bSPyun YongHyeon } 809d193ed0bSPyun YongHyeon /* Allocate DMA'able memory and load DMA map for TX ring. */ 810d193ed0bSPyun YongHyeon error = bus_dmamem_alloc(cd->sge_tx_tag, (void **)&ld->sge_tx_ring, 811d193ed0bSPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, 812d193ed0bSPyun YongHyeon &cd->sge_tx_dmamap); 813d193ed0bSPyun YongHyeon if (error != 0) { 814d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 815d193ed0bSPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 816d193ed0bSPyun YongHyeon goto fail; 817d193ed0bSPyun YongHyeon } 818d193ed0bSPyun YongHyeon error = bus_dmamap_load(cd->sge_tx_tag, cd->sge_tx_dmamap, 819d193ed0bSPyun YongHyeon ld->sge_tx_ring, SGE_TX_RING_SZ, sge_dma_map_addr, 820d193ed0bSPyun YongHyeon &ld->sge_tx_paddr, BUS_DMA_NOWAIT); 821d193ed0bSPyun YongHyeon if (error != 0) { 822d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 823d193ed0bSPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 824d193ed0bSPyun YongHyeon goto fail; 825d193ed0bSPyun YongHyeon } 826d193ed0bSPyun YongHyeon 827d193ed0bSPyun YongHyeon /* Create DMA tag for Tx buffers. */ 828d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, 1, 0, BUS_SPACE_MAXADDR, 829d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * SGE_MAXTXSEGS, 830d193ed0bSPyun YongHyeon SGE_MAXTXSEGS, MCLBYTES, 0, NULL, NULL, &cd->sge_txmbuf_tag); 831d193ed0bSPyun YongHyeon if (error != 0) { 832d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 833d193ed0bSPyun YongHyeon "could not create Tx mbuf DMA tag.\n"); 834d193ed0bSPyun YongHyeon goto fail; 835d193ed0bSPyun YongHyeon } 836d193ed0bSPyun YongHyeon 837d193ed0bSPyun YongHyeon /* Create DMA tag for Rx buffers. */ 838d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, SGE_RX_BUF_ALIGN, 0, 839d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 840d193ed0bSPyun YongHyeon MCLBYTES, 0, NULL, NULL, &cd->sge_rxmbuf_tag); 841d193ed0bSPyun YongHyeon if (error != 0) { 842d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 843d193ed0bSPyun YongHyeon "could not create Rx mbuf DMA tag.\n"); 844d193ed0bSPyun YongHyeon goto fail; 845d193ed0bSPyun YongHyeon } 846d193ed0bSPyun YongHyeon 847d193ed0bSPyun YongHyeon /* Create DMA maps for Tx buffers. */ 848d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TX_RING_CNT; i++) { 849d193ed0bSPyun YongHyeon error = bus_dmamap_create(cd->sge_txmbuf_tag, 0, 850d193ed0bSPyun YongHyeon &cd->sge_tx_map[i]); 851d193ed0bSPyun YongHyeon if (error != 0) { 852d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 853d193ed0bSPyun YongHyeon "could not create Tx DMA map.\n"); 854d193ed0bSPyun YongHyeon goto fail; 855d193ed0bSPyun YongHyeon } 856d193ed0bSPyun YongHyeon } 857d193ed0bSPyun YongHyeon /* Create spare DMA map for Rx buffer. */ 858d193ed0bSPyun YongHyeon error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, &cd->sge_rx_spare_map); 859d193ed0bSPyun YongHyeon if (error != 0) { 860d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 861d193ed0bSPyun YongHyeon "could not create spare Rx DMA map.\n"); 862d193ed0bSPyun YongHyeon goto fail; 863d193ed0bSPyun YongHyeon } 864d193ed0bSPyun YongHyeon /* Create DMA maps for Rx buffers. */ 865d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 866d193ed0bSPyun YongHyeon error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, 867d193ed0bSPyun YongHyeon &cd->sge_rx_map[i]); 868d193ed0bSPyun YongHyeon if (error) { 869d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 870d193ed0bSPyun YongHyeon "could not create Rx DMA map.\n"); 871d193ed0bSPyun YongHyeon goto fail; 872d193ed0bSPyun YongHyeon } 873d193ed0bSPyun YongHyeon } 874d193ed0bSPyun YongHyeon fail: 875d193ed0bSPyun YongHyeon return (error); 876d193ed0bSPyun YongHyeon } 877d193ed0bSPyun YongHyeon 878d193ed0bSPyun YongHyeon static void 879d193ed0bSPyun YongHyeon sge_dma_free(struct sge_softc *sc) 880d193ed0bSPyun YongHyeon { 881d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 882d193ed0bSPyun YongHyeon struct sge_list_data *ld; 883d193ed0bSPyun YongHyeon int i; 884d193ed0bSPyun YongHyeon 885d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 886d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 887d193ed0bSPyun YongHyeon /* Rx ring. */ 888d193ed0bSPyun YongHyeon if (cd->sge_rx_tag != NULL) { 889d193ed0bSPyun YongHyeon if (cd->sge_rx_dmamap != NULL) 890d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_rx_tag, cd->sge_rx_dmamap); 891d193ed0bSPyun YongHyeon if (cd->sge_rx_dmamap != NULL && ld->sge_rx_ring != NULL) 892d193ed0bSPyun YongHyeon bus_dmamem_free(cd->sge_rx_tag, ld->sge_rx_ring, 893d193ed0bSPyun YongHyeon cd->sge_rx_dmamap); 894d193ed0bSPyun YongHyeon ld->sge_rx_ring = NULL; 895d193ed0bSPyun YongHyeon cd->sge_rx_dmamap = NULL; 896d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_rx_tag); 897d193ed0bSPyun YongHyeon cd->sge_rx_tag = NULL; 898d193ed0bSPyun YongHyeon } 899d193ed0bSPyun YongHyeon /* Tx ring. */ 900d193ed0bSPyun YongHyeon if (cd->sge_tx_tag != NULL) { 901d193ed0bSPyun YongHyeon if (cd->sge_tx_dmamap != NULL) 902d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_tx_tag, cd->sge_tx_dmamap); 903d193ed0bSPyun YongHyeon if (cd->sge_tx_dmamap != NULL && ld->sge_tx_ring != NULL) 904d193ed0bSPyun YongHyeon bus_dmamem_free(cd->sge_tx_tag, ld->sge_tx_ring, 905d193ed0bSPyun YongHyeon cd->sge_tx_dmamap); 906d193ed0bSPyun YongHyeon ld->sge_tx_ring = NULL; 907d193ed0bSPyun YongHyeon cd->sge_tx_dmamap = NULL; 908d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_tx_tag); 909d193ed0bSPyun YongHyeon cd->sge_tx_tag = NULL; 910d193ed0bSPyun YongHyeon } 911d193ed0bSPyun YongHyeon /* Rx buffers. */ 912d193ed0bSPyun YongHyeon if (cd->sge_rxmbuf_tag != NULL) { 913d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 914d193ed0bSPyun YongHyeon if (cd->sge_rx_map[i] != NULL) { 915d193ed0bSPyun YongHyeon bus_dmamap_destroy(cd->sge_rxmbuf_tag, 916d193ed0bSPyun YongHyeon cd->sge_rx_map[i]); 917d193ed0bSPyun YongHyeon cd->sge_rx_map[i] = NULL; 918d193ed0bSPyun YongHyeon } 919d193ed0bSPyun YongHyeon } 920d193ed0bSPyun YongHyeon if (cd->sge_rx_spare_map != NULL) { 921d193ed0bSPyun YongHyeon bus_dmamap_destroy(cd->sge_rxmbuf_tag, 922d193ed0bSPyun YongHyeon cd->sge_rx_spare_map); 923d193ed0bSPyun YongHyeon cd->sge_rx_spare_map = NULL; 924d193ed0bSPyun YongHyeon } 925d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_rxmbuf_tag); 926d193ed0bSPyun YongHyeon cd->sge_rxmbuf_tag = NULL; 927d193ed0bSPyun YongHyeon } 928d193ed0bSPyun YongHyeon /* Tx buffers. */ 929d193ed0bSPyun YongHyeon if (cd->sge_txmbuf_tag != NULL) { 930d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TX_RING_CNT; i++) { 931d193ed0bSPyun YongHyeon if (cd->sge_tx_map[i] != NULL) { 932d193ed0bSPyun YongHyeon bus_dmamap_destroy(cd->sge_txmbuf_tag, 933d193ed0bSPyun YongHyeon cd->sge_tx_map[i]); 934d193ed0bSPyun YongHyeon cd->sge_tx_map[i] = NULL; 935d193ed0bSPyun YongHyeon } 936d193ed0bSPyun YongHyeon } 937d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_txmbuf_tag); 938d193ed0bSPyun YongHyeon cd->sge_txmbuf_tag = NULL; 939d193ed0bSPyun YongHyeon } 940d193ed0bSPyun YongHyeon if (cd->sge_tag != NULL) 941d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_tag); 942d193ed0bSPyun YongHyeon cd->sge_tag = NULL; 943d193ed0bSPyun YongHyeon } 944d193ed0bSPyun YongHyeon 945d193ed0bSPyun YongHyeon /* 946d193ed0bSPyun YongHyeon * Initialize the TX descriptors. 947d193ed0bSPyun YongHyeon */ 948d193ed0bSPyun YongHyeon static int 949d193ed0bSPyun YongHyeon sge_list_tx_init(struct sge_softc *sc) 950d193ed0bSPyun YongHyeon { 951d193ed0bSPyun YongHyeon struct sge_list_data *ld; 952d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 953d193ed0bSPyun YongHyeon 954d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 955d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 956d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 957d193ed0bSPyun YongHyeon bzero(ld->sge_tx_ring, SGE_TX_RING_SZ); 958d193ed0bSPyun YongHyeon ld->sge_tx_ring[SGE_TX_RING_CNT - 1].sge_flags = htole32(RING_END); 959d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap, 960d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 961d193ed0bSPyun YongHyeon cd->sge_tx_prod = 0; 962d193ed0bSPyun YongHyeon cd->sge_tx_cons = 0; 963d193ed0bSPyun YongHyeon cd->sge_tx_cnt = 0; 964d193ed0bSPyun YongHyeon return (0); 965d193ed0bSPyun YongHyeon } 966d193ed0bSPyun YongHyeon 967d193ed0bSPyun YongHyeon static int 968d193ed0bSPyun YongHyeon sge_list_tx_free(struct sge_softc *sc) 969d193ed0bSPyun YongHyeon { 970d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 971d193ed0bSPyun YongHyeon int i; 972d193ed0bSPyun YongHyeon 973d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 974d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 975d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TX_RING_CNT; i++) { 976d193ed0bSPyun YongHyeon if (cd->sge_tx_mbuf[i] != NULL) { 977d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_txmbuf_tag, 978d193ed0bSPyun YongHyeon cd->sge_tx_map[i], BUS_DMASYNC_POSTWRITE); 979d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_txmbuf_tag, 980d193ed0bSPyun YongHyeon cd->sge_tx_map[i]); 981d193ed0bSPyun YongHyeon m_free(cd->sge_tx_mbuf[i]); 982d193ed0bSPyun YongHyeon cd->sge_tx_mbuf[i] = NULL; 983d193ed0bSPyun YongHyeon } 984d193ed0bSPyun YongHyeon } 985d193ed0bSPyun YongHyeon 986d193ed0bSPyun YongHyeon return (0); 987d193ed0bSPyun YongHyeon } 988d193ed0bSPyun YongHyeon 989d193ed0bSPyun YongHyeon /* 990d193ed0bSPyun YongHyeon * Initialize the RX descriptors and allocate mbufs for them. Note that 991d193ed0bSPyun YongHyeon * we arrange the descriptors in a closed ring, so that the last descriptor 992d193ed0bSPyun YongHyeon * has RING_END flag set. 993d193ed0bSPyun YongHyeon */ 994d193ed0bSPyun YongHyeon static int 995d193ed0bSPyun YongHyeon sge_list_rx_init(struct sge_softc *sc) 996d193ed0bSPyun YongHyeon { 997d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 998d193ed0bSPyun YongHyeon int i; 999d193ed0bSPyun YongHyeon 1000d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1001d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1002d193ed0bSPyun YongHyeon cd->sge_rx_cons = 0; 1003d193ed0bSPyun YongHyeon bzero(sc->sge_ldata.sge_rx_ring, SGE_RX_RING_SZ); 1004d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 1005d193ed0bSPyun YongHyeon if (sge_newbuf(sc, i) != 0) 1006d193ed0bSPyun YongHyeon return (ENOBUFS); 1007d193ed0bSPyun YongHyeon } 1008d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap, 1009d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1010d193ed0bSPyun YongHyeon return (0); 1011d193ed0bSPyun YongHyeon } 1012d193ed0bSPyun YongHyeon 1013d193ed0bSPyun YongHyeon static int 1014d193ed0bSPyun YongHyeon sge_list_rx_free(struct sge_softc *sc) 1015d193ed0bSPyun YongHyeon { 1016d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1017d193ed0bSPyun YongHyeon int i; 1018d193ed0bSPyun YongHyeon 1019d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1020d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1021d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 1022d193ed0bSPyun YongHyeon if (cd->sge_rx_mbuf[i] != NULL) { 1023d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rxmbuf_tag, cd->sge_rx_map[i], 1024d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD); 1025d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_rxmbuf_tag, 1026d193ed0bSPyun YongHyeon cd->sge_rx_map[i]); 1027d193ed0bSPyun YongHyeon m_free(cd->sge_rx_mbuf[i]); 1028d193ed0bSPyun YongHyeon cd->sge_rx_mbuf[i] = NULL; 1029d193ed0bSPyun YongHyeon } 1030d193ed0bSPyun YongHyeon } 1031d193ed0bSPyun YongHyeon return (0); 1032d193ed0bSPyun YongHyeon } 1033d193ed0bSPyun YongHyeon 1034d193ed0bSPyun YongHyeon /* 1035d193ed0bSPyun YongHyeon * Initialize an RX descriptor and attach an MBUF cluster. 1036d193ed0bSPyun YongHyeon */ 1037d193ed0bSPyun YongHyeon static int 1038d193ed0bSPyun YongHyeon sge_newbuf(struct sge_softc *sc, int prod) 1039d193ed0bSPyun YongHyeon { 1040d193ed0bSPyun YongHyeon struct mbuf *m; 1041d193ed0bSPyun YongHyeon struct sge_desc *desc; 1042d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1043d193ed0bSPyun YongHyeon bus_dma_segment_t segs[1]; 1044d193ed0bSPyun YongHyeon bus_dmamap_t map; 1045d193ed0bSPyun YongHyeon int error, nsegs; 1046d193ed0bSPyun YongHyeon 1047d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1048d193ed0bSPyun YongHyeon 1049d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1050d193ed0bSPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1051d193ed0bSPyun YongHyeon if (m == NULL) 1052d193ed0bSPyun YongHyeon return (ENOBUFS); 1053d193ed0bSPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 1054d193ed0bSPyun YongHyeon m_adj(m, SGE_RX_BUF_ALIGN); 1055d193ed0bSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(cd->sge_rxmbuf_tag, 1056d193ed0bSPyun YongHyeon cd->sge_rx_spare_map, m, segs, &nsegs, 0); 1057d193ed0bSPyun YongHyeon if (error != 0) { 1058d193ed0bSPyun YongHyeon m_freem(m); 1059d193ed0bSPyun YongHyeon return (error); 1060d193ed0bSPyun YongHyeon } 1061d193ed0bSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1062d193ed0bSPyun YongHyeon if (cd->sge_rx_mbuf[prod] != NULL) { 1063d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rxmbuf_tag, cd->sge_rx_map[prod], 1064d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD); 1065d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_rxmbuf_tag, cd->sge_rx_map[prod]); 1066d193ed0bSPyun YongHyeon } 1067d193ed0bSPyun YongHyeon map = cd->sge_rx_map[prod]; 1068d193ed0bSPyun YongHyeon cd->sge_rx_map[prod] = cd->sge_rx_spare_map; 1069d193ed0bSPyun YongHyeon cd->sge_rx_spare_map = map; 1070d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rxmbuf_tag, cd->sge_rx_map[prod], 1071d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD); 1072d193ed0bSPyun YongHyeon cd->sge_rx_mbuf[prod] = m; 1073d193ed0bSPyun YongHyeon 1074d193ed0bSPyun YongHyeon desc = &sc->sge_ldata.sge_rx_ring[prod]; 1075d193ed0bSPyun YongHyeon desc->sge_sts_size = 0; 1076d193ed0bSPyun YongHyeon desc->sge_ptr = htole32(SGE_ADDR_LO(segs[0].ds_addr)); 1077d193ed0bSPyun YongHyeon desc->sge_flags = htole32(segs[0].ds_len); 1078d193ed0bSPyun YongHyeon if (prod == SGE_RX_RING_CNT - 1) 1079d193ed0bSPyun YongHyeon desc->sge_flags |= htole32(RING_END); 1080d193ed0bSPyun YongHyeon desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR | RDC_IP_CSUM | 1081d193ed0bSPyun YongHyeon RDC_TCP_CSUM | RDC_UDP_CSUM); 1082d193ed0bSPyun YongHyeon return (0); 1083d193ed0bSPyun YongHyeon } 1084d193ed0bSPyun YongHyeon 1085d193ed0bSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 1086d193ed0bSPyun YongHyeon static __inline void 1087d193ed0bSPyun YongHyeon sge_fixup_rx(struct mbuf *m) 1088d193ed0bSPyun YongHyeon { 1089d193ed0bSPyun YongHyeon int i; 1090d193ed0bSPyun YongHyeon uint16_t *src, *dst; 1091d193ed0bSPyun YongHyeon 1092d193ed0bSPyun YongHyeon src = mtod(m, uint16_t *); 1093d193ed0bSPyun YongHyeon dst = src - 3; 1094d193ed0bSPyun YongHyeon 1095d193ed0bSPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 1096d193ed0bSPyun YongHyeon *dst++ = *src++; 1097d193ed0bSPyun YongHyeon 1098d193ed0bSPyun YongHyeon m->m_data -= (SGE_RX_BUF_ALIGN - ETHER_ALIGN); 1099d193ed0bSPyun YongHyeon } 1100d193ed0bSPyun YongHyeon #endif 1101d193ed0bSPyun YongHyeon 1102d193ed0bSPyun YongHyeon static __inline void 1103d193ed0bSPyun YongHyeon sge_discard_rxbuf(struct sge_softc *sc, int index) 1104d193ed0bSPyun YongHyeon { 1105d193ed0bSPyun YongHyeon struct sge_desc *desc; 1106d193ed0bSPyun YongHyeon 1107d193ed0bSPyun YongHyeon desc = &sc->sge_ldata.sge_rx_ring[index]; 1108d193ed0bSPyun YongHyeon desc->sge_sts_size = 0; 1109d193ed0bSPyun YongHyeon desc->sge_flags = htole32(MCLBYTES - SGE_RX_BUF_ALIGN); 1110d193ed0bSPyun YongHyeon if (index == SGE_RX_RING_CNT - 1) 1111d193ed0bSPyun YongHyeon desc->sge_flags |= htole32(RING_END); 1112d193ed0bSPyun YongHyeon desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR | RDC_IP_CSUM | 1113d193ed0bSPyun YongHyeon RDC_TCP_CSUM | RDC_UDP_CSUM); 1114d193ed0bSPyun YongHyeon } 1115d193ed0bSPyun YongHyeon 1116d193ed0bSPyun YongHyeon /* 1117d193ed0bSPyun YongHyeon * A frame has been uploaded: pass the resulting mbuf chain up to 1118d193ed0bSPyun YongHyeon * the higher level protocols. 1119d193ed0bSPyun YongHyeon */ 1120d193ed0bSPyun YongHyeon static void 1121d193ed0bSPyun YongHyeon sge_rxeof(struct sge_softc *sc) 1122d193ed0bSPyun YongHyeon { 1123d193ed0bSPyun YongHyeon struct ifnet *ifp; 1124d193ed0bSPyun YongHyeon struct mbuf *m; 1125d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1126d193ed0bSPyun YongHyeon struct sge_desc *cur_rx; 1127d193ed0bSPyun YongHyeon uint32_t rxinfo, rxstat; 1128d193ed0bSPyun YongHyeon int cons, prog; 1129d193ed0bSPyun YongHyeon 1130d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1131d193ed0bSPyun YongHyeon 1132d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1133d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1134d193ed0bSPyun YongHyeon 1135d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap, 1136d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1137d193ed0bSPyun YongHyeon cons = cd->sge_rx_cons; 1138d193ed0bSPyun YongHyeon for (prog = 0; prog < SGE_RX_RING_CNT; prog++, 1139d193ed0bSPyun YongHyeon SGE_INC(cons, SGE_RX_RING_CNT)) { 1140d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1141d193ed0bSPyun YongHyeon break; 1142d193ed0bSPyun YongHyeon cur_rx = &sc->sge_ldata.sge_rx_ring[cons]; 1143d193ed0bSPyun YongHyeon rxinfo = le32toh(cur_rx->sge_cmdsts); 1144d193ed0bSPyun YongHyeon if ((rxinfo & RDC_OWN) != 0) 1145d193ed0bSPyun YongHyeon break; 1146d193ed0bSPyun YongHyeon rxstat = le32toh(cur_rx->sge_sts_size); 1147d193ed0bSPyun YongHyeon if (SGE_RX_ERROR(rxstat) != 0 || SGE_RX_NSEGS(rxstat) != 1) { 1148d193ed0bSPyun YongHyeon /* XXX We don't support multi-segment frames yet. */ 1149d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS 1150d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "Rx error : 0x%b\n", rxstat, 1151d193ed0bSPyun YongHyeon RX_ERR_BITS); 1152d193ed0bSPyun YongHyeon #endif 1153d193ed0bSPyun YongHyeon sge_discard_rxbuf(sc, cons); 1154d193ed0bSPyun YongHyeon ifp->if_ierrors++; 1155d193ed0bSPyun YongHyeon continue; 1156d193ed0bSPyun YongHyeon } 1157d193ed0bSPyun YongHyeon m = cd->sge_rx_mbuf[cons]; 1158d193ed0bSPyun YongHyeon if (sge_newbuf(sc, cons) != 0) { 1159d193ed0bSPyun YongHyeon sge_discard_rxbuf(sc, cons); 1160d193ed0bSPyun YongHyeon ifp->if_iqdrops++; 1161d193ed0bSPyun YongHyeon continue; 1162d193ed0bSPyun YongHyeon } 1163d193ed0bSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) { 1164d193ed0bSPyun YongHyeon if ((rxinfo & RDC_IP_CSUM) != 0 && 1165d193ed0bSPyun YongHyeon (rxinfo & RDC_IP_CSUM_OK) != 0) 1166d193ed0bSPyun YongHyeon m->m_pkthdr.csum_flags |= 1167d193ed0bSPyun YongHyeon CSUM_IP_CHECKED | CSUM_IP_VALID; 1168d193ed0bSPyun YongHyeon if (((rxinfo & RDC_TCP_CSUM) != 0 && 1169d193ed0bSPyun YongHyeon (rxinfo & RDC_TCP_CSUM_OK) != 0) || 1170d193ed0bSPyun YongHyeon ((rxinfo & RDC_UDP_CSUM) != 0 && 1171d193ed0bSPyun YongHyeon (rxinfo & RDC_UDP_CSUM_OK) != 0)) { 1172d193ed0bSPyun YongHyeon m->m_pkthdr.csum_flags |= 1173d193ed0bSPyun YongHyeon CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 1174d193ed0bSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 1175d193ed0bSPyun YongHyeon } 1176d193ed0bSPyun YongHyeon } 1177d193ed0bSPyun YongHyeon /* 1178d193ed0bSPyun YongHyeon * TODO : VLAN hardware tag stripping. 1179d193ed0bSPyun YongHyeon */ 1180d193ed0bSPyun YongHyeon m->m_pkthdr.len = m->m_len = 1181d193ed0bSPyun YongHyeon SGE_RX_BYTES(rxstat) - ETHER_CRC_LEN; 1182d193ed0bSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 1183d193ed0bSPyun YongHyeon sge_fixup_rx(m); 1184d193ed0bSPyun YongHyeon #endif 1185d193ed0bSPyun YongHyeon m->m_pkthdr.rcvif = ifp; 1186d193ed0bSPyun YongHyeon ifp->if_ipackets++; 1187d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1188d193ed0bSPyun YongHyeon (*ifp->if_input)(ifp, m); 1189d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1190d193ed0bSPyun YongHyeon } 1191d193ed0bSPyun YongHyeon 1192d193ed0bSPyun YongHyeon if (prog > 0) { 1193d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap, 1194d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1195d193ed0bSPyun YongHyeon cd->sge_rx_cons = cons; 1196d193ed0bSPyun YongHyeon } 1197d193ed0bSPyun YongHyeon } 1198d193ed0bSPyun YongHyeon 1199d193ed0bSPyun YongHyeon /* 1200d193ed0bSPyun YongHyeon * A frame was downloaded to the chip. It's safe for us to clean up 1201d193ed0bSPyun YongHyeon * the list buffers. 1202d193ed0bSPyun YongHyeon */ 1203d193ed0bSPyun YongHyeon static void 1204d193ed0bSPyun YongHyeon sge_txeof(struct sge_softc *sc) 1205d193ed0bSPyun YongHyeon { 1206d193ed0bSPyun YongHyeon struct ifnet *ifp; 1207d193ed0bSPyun YongHyeon struct sge_list_data *ld; 1208d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1209d193ed0bSPyun YongHyeon uint32_t txstat; 1210d193ed0bSPyun YongHyeon int cons, prod; 1211d193ed0bSPyun YongHyeon 1212d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1213d193ed0bSPyun YongHyeon 1214d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1215d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 1216d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1217d193ed0bSPyun YongHyeon 1218d193ed0bSPyun YongHyeon if (cd->sge_tx_cnt == 0) 1219d193ed0bSPyun YongHyeon return; 1220d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap, 1221d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1222d193ed0bSPyun YongHyeon cons = cd->sge_tx_cons; 1223d193ed0bSPyun YongHyeon prod = cd->sge_tx_prod; 1224d193ed0bSPyun YongHyeon for (; cons != prod; SGE_INC(cons, SGE_TX_RING_CNT)) { 1225d193ed0bSPyun YongHyeon txstat = le32toh(ld->sge_tx_ring[cons].sge_cmdsts); 1226d193ed0bSPyun YongHyeon if ((txstat & TDC_OWN) != 0) 1227d193ed0bSPyun YongHyeon break; 1228d193ed0bSPyun YongHyeon cd->sge_tx_cnt--; 1229d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1230d193ed0bSPyun YongHyeon if (cd->sge_tx_mbuf[cons] != NULL) { 1231d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_txmbuf_tag, 1232d193ed0bSPyun YongHyeon cd->sge_tx_map[cons], BUS_DMASYNC_POSTWRITE); 1233d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_txmbuf_tag, 1234d193ed0bSPyun YongHyeon cd->sge_tx_map[cons]); 1235d193ed0bSPyun YongHyeon m_freem(cd->sge_tx_mbuf[cons]); 1236d193ed0bSPyun YongHyeon cd->sge_tx_mbuf[cons] = NULL; 1237d193ed0bSPyun YongHyeon if (SGE_TX_ERROR(txstat) != 0) { 1238d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS 1239d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "Tx error : 0x%b\n", 1240d193ed0bSPyun YongHyeon txstat, TX_ERR_BITS); 1241d193ed0bSPyun YongHyeon #endif 1242d193ed0bSPyun YongHyeon ifp->if_oerrors++; 1243d193ed0bSPyun YongHyeon } else { 1244d193ed0bSPyun YongHyeon #ifdef notyet 1245d193ed0bSPyun YongHyeon ifp->if_collisions += (txstat & 0xFFFF) - 1; 1246d193ed0bSPyun YongHyeon #endif 1247d193ed0bSPyun YongHyeon ifp->if_opackets++; 1248d193ed0bSPyun YongHyeon } 1249d193ed0bSPyun YongHyeon } 1250d193ed0bSPyun YongHyeon 1251d193ed0bSPyun YongHyeon } 1252d193ed0bSPyun YongHyeon cd->sge_tx_cons = cons; 1253d193ed0bSPyun YongHyeon if (cd->sge_tx_cnt == 0) 1254d193ed0bSPyun YongHyeon sc->sge_timer = 0; 1255d193ed0bSPyun YongHyeon } 1256d193ed0bSPyun YongHyeon 1257d193ed0bSPyun YongHyeon static void 1258d193ed0bSPyun YongHyeon sge_tick(void *arg) 1259d193ed0bSPyun YongHyeon { 1260d193ed0bSPyun YongHyeon struct sge_softc *sc; 1261d193ed0bSPyun YongHyeon struct mii_data *mii; 1262d193ed0bSPyun YongHyeon struct ifnet *ifp; 1263d193ed0bSPyun YongHyeon 1264d193ed0bSPyun YongHyeon sc = arg; 1265d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1266d193ed0bSPyun YongHyeon 1267d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1268d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1269d193ed0bSPyun YongHyeon mii_tick(mii); 1270d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0) { 1271d193ed0bSPyun YongHyeon sge_miibus_statchg(sc->sge_dev); 1272d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) != 0 && 1273d193ed0bSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1274d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1275d193ed0bSPyun YongHyeon } 1276d193ed0bSPyun YongHyeon /* 1277d193ed0bSPyun YongHyeon * Reclaim transmitted frames here as we do not request 1278d193ed0bSPyun YongHyeon * Tx completion interrupt for every queued frames to 1279d193ed0bSPyun YongHyeon * reduce excessive interrupts. 1280d193ed0bSPyun YongHyeon */ 1281d193ed0bSPyun YongHyeon sge_txeof(sc); 1282d193ed0bSPyun YongHyeon sge_watchdog(sc); 1283d193ed0bSPyun YongHyeon callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc); 1284d193ed0bSPyun YongHyeon } 1285d193ed0bSPyun YongHyeon 1286d193ed0bSPyun YongHyeon static void 1287d193ed0bSPyun YongHyeon sge_intr(void *arg) 1288d193ed0bSPyun YongHyeon { 1289d193ed0bSPyun YongHyeon struct sge_softc *sc; 1290d193ed0bSPyun YongHyeon struct ifnet *ifp; 1291d193ed0bSPyun YongHyeon uint32_t status; 1292d193ed0bSPyun YongHyeon 1293d193ed0bSPyun YongHyeon sc = arg; 1294d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1295d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1296d193ed0bSPyun YongHyeon 1297d193ed0bSPyun YongHyeon status = CSR_READ_4(sc, IntrStatus); 1298d193ed0bSPyun YongHyeon if (status == 0xFFFFFFFF || (status & SGE_INTRS) == 0) { 1299d193ed0bSPyun YongHyeon /* Not ours. */ 1300d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1301d193ed0bSPyun YongHyeon return; 1302d193ed0bSPyun YongHyeon } 1303d193ed0bSPyun YongHyeon /* Acknowledge interrupts. */ 1304d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, status); 1305d193ed0bSPyun YongHyeon /* Disable further interrupts. */ 1306d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 1307d193ed0bSPyun YongHyeon /* 1308d193ed0bSPyun YongHyeon * It seems the controller supports some kind of interrupt 1309d193ed0bSPyun YongHyeon * moderation mechanism but we still don't know how to 1310d193ed0bSPyun YongHyeon * enable that. To reduce number of generated interrupts 1311d193ed0bSPyun YongHyeon * under load we check pending interrupts in a loop. This 1312d193ed0bSPyun YongHyeon * will increase number of register access and is not correct 1313d193ed0bSPyun YongHyeon * way to handle interrupt moderation but there seems to be 1314d193ed0bSPyun YongHyeon * no other way at this time. 1315d193ed0bSPyun YongHyeon */ 1316d193ed0bSPyun YongHyeon for (;;) { 1317d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1318d193ed0bSPyun YongHyeon break; 1319d193ed0bSPyun YongHyeon if ((status & (INTR_RX_DONE | INTR_RX_IDLE)) != 0) { 1320d193ed0bSPyun YongHyeon sge_rxeof(sc); 1321d193ed0bSPyun YongHyeon /* Wakeup Rx MAC. */ 1322d193ed0bSPyun YongHyeon if ((status & INTR_RX_IDLE) != 0) 1323d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 1324d193ed0bSPyun YongHyeon 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB); 1325d193ed0bSPyun YongHyeon } 1326d193ed0bSPyun YongHyeon if ((status & (INTR_TX_DONE | INTR_TX_IDLE)) != 0) 1327d193ed0bSPyun YongHyeon sge_txeof(sc); 1328d193ed0bSPyun YongHyeon status = CSR_READ_4(sc, IntrStatus); 1329d193ed0bSPyun YongHyeon if ((status & SGE_INTRS) == 0) 1330d193ed0bSPyun YongHyeon break; 1331d193ed0bSPyun YongHyeon /* Acknowledge interrupts. */ 1332d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, status); 1333d193ed0bSPyun YongHyeon } 1334d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1335d193ed0bSPyun YongHyeon /* Re-enable interrupts */ 1336d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, SGE_INTRS); 1337d193ed0bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1338d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1339d193ed0bSPyun YongHyeon } 1340d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1341d193ed0bSPyun YongHyeon } 1342d193ed0bSPyun YongHyeon 1343d193ed0bSPyun YongHyeon /* 1344d193ed0bSPyun YongHyeon * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 1345d193ed0bSPyun YongHyeon * pointers to the fragment pointers. 1346d193ed0bSPyun YongHyeon */ 1347d193ed0bSPyun YongHyeon static int 1348d193ed0bSPyun YongHyeon sge_encap(struct sge_softc *sc, struct mbuf **m_head) 1349d193ed0bSPyun YongHyeon { 1350d193ed0bSPyun YongHyeon struct mbuf *m; 1351d193ed0bSPyun YongHyeon struct sge_desc *desc; 1352d193ed0bSPyun YongHyeon bus_dma_segment_t txsegs[SGE_MAXTXSEGS]; 1353d193ed0bSPyun YongHyeon bus_dmamap_t map; 1354d193ed0bSPyun YongHyeon uint32_t cflags; 1355d193ed0bSPyun YongHyeon int error, nsegs, prod; 1356d193ed0bSPyun YongHyeon 1357d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1358d193ed0bSPyun YongHyeon 1359d193ed0bSPyun YongHyeon prod = sc->sge_cdata.sge_tx_prod; 1360d193ed0bSPyun YongHyeon map = sc->sge_cdata.sge_tx_map[prod]; 1361d193ed0bSPyun YongHyeon /* 1362d193ed0bSPyun YongHyeon * Reading Windows inf file indicates SiS controller supports 1363d193ed0bSPyun YongHyeon * TSO, VLAN hardware tag insertion/stripping, interrupt 1364d193ed0bSPyun YongHyeon * moderation and Tx/Rx checksum offloading. Unfortunately 1365d193ed0bSPyun YongHyeon * vendor didn't release these information so we're guessing 1366d193ed0bSPyun YongHyeon * descriptor usage with trial and errors. 1367d193ed0bSPyun YongHyeon * 1368d193ed0bSPyun YongHyeon * Controller seems to support multi-fragmented buffers but 1369d193ed0bSPyun YongHyeon * don't know how to enable that feature so limit number of 1370d193ed0bSPyun YongHyeon * fragmented Tx buffers to single buffer until we understand 1371d193ed0bSPyun YongHyeon * the controller internals. 1372d193ed0bSPyun YongHyeon * I assume the controller can pad zero bytes if frame length 1373d193ed0bSPyun YongHyeon * is less than 60 bytes and I also think the controller has 1374d193ed0bSPyun YongHyeon * no Tx buffer alignment limitation. - Need testing! 1375d193ed0bSPyun YongHyeon */ 1376d193ed0bSPyun YongHyeon if ((*m_head)->m_next != NULL) { 1377d193ed0bSPyun YongHyeon m = m_defrag(*m_head, M_DONTWAIT); 1378d193ed0bSPyun YongHyeon if (m == NULL) { 1379d193ed0bSPyun YongHyeon m_freem(*m_head); 1380d193ed0bSPyun YongHyeon *m_head = NULL; 1381d193ed0bSPyun YongHyeon return (ENOBUFS); 1382d193ed0bSPyun YongHyeon } 1383d193ed0bSPyun YongHyeon *m_head = m; 1384d193ed0bSPyun YongHyeon } 1385d193ed0bSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_tx_tag, map, 1386d193ed0bSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 1387d193ed0bSPyun YongHyeon if (error != 0) { 1388d193ed0bSPyun YongHyeon m_freem(*m_head); 1389d193ed0bSPyun YongHyeon *m_head = NULL; 1390d193ed0bSPyun YongHyeon return (error); 1391d193ed0bSPyun YongHyeon } 1392d193ed0bSPyun YongHyeon /* Check descriptor overrun. */ 1393d193ed0bSPyun YongHyeon if (sc->sge_cdata.sge_tx_cnt + nsegs >= SGE_TX_RING_CNT) { 1394d193ed0bSPyun YongHyeon bus_dmamap_unload(sc->sge_cdata.sge_tx_tag, map); 1395d193ed0bSPyun YongHyeon return (ENOBUFS); 1396d193ed0bSPyun YongHyeon } 1397d193ed0bSPyun YongHyeon bus_dmamap_sync(sc->sge_cdata.sge_tx_tag, map, BUS_DMASYNC_PREWRITE); 1398d193ed0bSPyun YongHyeon 1399d193ed0bSPyun YongHyeon cflags = 0; 1400d193ed0bSPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 1401d193ed0bSPyun YongHyeon cflags |= TDC_IP_CSUM; 1402d193ed0bSPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 1403d193ed0bSPyun YongHyeon cflags |= TDC_TCP_CSUM; 1404d193ed0bSPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 1405d193ed0bSPyun YongHyeon cflags |= TDC_UDP_CSUM; 1406d193ed0bSPyun YongHyeon desc = &sc->sge_ldata.sge_tx_ring[prod]; 1407d193ed0bSPyun YongHyeon desc->sge_sts_size = htole32((*m_head)->m_pkthdr.len); 1408d193ed0bSPyun YongHyeon desc->sge_ptr = htole32(SGE_ADDR_LO(txsegs[0].ds_addr)); 1409d193ed0bSPyun YongHyeon desc->sge_flags = htole32(txsegs[0].ds_len); 1410d193ed0bSPyun YongHyeon if (prod == SGE_TX_RING_CNT - 1) 1411d193ed0bSPyun YongHyeon desc->sge_flags |= htole32(RING_END); 1412d193ed0bSPyun YongHyeon desc->sge_cmdsts = htole32(TDC_DEF | TDC_CRC | TDC_PAD | cflags); 1413d193ed0bSPyun YongHyeon #if 1 1414d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0) 1415d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_BST); 1416d193ed0bSPyun YongHyeon #else 1417d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_FDX) == 0) { 1418d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_COL | TDC_CRS | TDC_BKF); 1419d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0) 1420d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_EXT | TDC_BST); 1421d193ed0bSPyun YongHyeon } 1422d193ed0bSPyun YongHyeon #endif 1423d193ed0bSPyun YongHyeon /* Request interrupt and give ownership to controller. */ 1424d193ed0bSPyun YongHyeon if ((prod % SGE_TX_INTR_FRAMES) == 0) 1425d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_OWN | TDC_INTR); 1426d193ed0bSPyun YongHyeon else 1427d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_OWN); 1428d193ed0bSPyun YongHyeon sc->sge_cdata.sge_tx_mbuf[prod] = *m_head; 1429d193ed0bSPyun YongHyeon sc->sge_cdata.sge_tx_cnt++; 1430d193ed0bSPyun YongHyeon SGE_INC(sc->sge_cdata.sge_tx_prod, SGE_TX_RING_CNT); 1431d193ed0bSPyun YongHyeon return (0); 1432d193ed0bSPyun YongHyeon } 1433d193ed0bSPyun YongHyeon 1434d193ed0bSPyun YongHyeon static void 1435d193ed0bSPyun YongHyeon sge_start(struct ifnet *ifp) 1436d193ed0bSPyun YongHyeon { 1437d193ed0bSPyun YongHyeon struct sge_softc *sc; 1438d193ed0bSPyun YongHyeon 1439d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1440d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1441d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1442d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1443d193ed0bSPyun YongHyeon } 1444d193ed0bSPyun YongHyeon 1445d193ed0bSPyun YongHyeon static void 1446d193ed0bSPyun YongHyeon sge_start_locked(struct ifnet *ifp) 1447d193ed0bSPyun YongHyeon { 1448d193ed0bSPyun YongHyeon struct sge_softc *sc; 1449d193ed0bSPyun YongHyeon struct mbuf *m_head; 1450d193ed0bSPyun YongHyeon int queued = 0; 1451d193ed0bSPyun YongHyeon 1452d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1453d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1454d193ed0bSPyun YongHyeon 1455d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0 || 1456d193ed0bSPyun YongHyeon (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1457d193ed0bSPyun YongHyeon IFF_DRV_RUNNING) 1458d193ed0bSPyun YongHyeon return; 1459d193ed0bSPyun YongHyeon 1460d193ed0bSPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1461d193ed0bSPyun YongHyeon if (sc->sge_cdata.sge_tx_cnt == SGE_TX_RING_CNT - 1) { 1462d193ed0bSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1463d193ed0bSPyun YongHyeon break; 1464d193ed0bSPyun YongHyeon } 1465d193ed0bSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1466d193ed0bSPyun YongHyeon if (m_head == NULL) 1467d193ed0bSPyun YongHyeon break; 1468d193ed0bSPyun YongHyeon if (sge_encap(sc, &m_head)) { 1469d193ed0bSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1470d193ed0bSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1471d193ed0bSPyun YongHyeon break; 1472d193ed0bSPyun YongHyeon } 1473d193ed0bSPyun YongHyeon queued++; 1474d193ed0bSPyun YongHyeon /* 1475d193ed0bSPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 1476d193ed0bSPyun YongHyeon * to him. 1477d193ed0bSPyun YongHyeon */ 1478d193ed0bSPyun YongHyeon BPF_MTAP(ifp, m_head); 1479d193ed0bSPyun YongHyeon } 1480d193ed0bSPyun YongHyeon 1481d193ed0bSPyun YongHyeon if (queued > 0) { 1482d193ed0bSPyun YongHyeon bus_dmamap_sync(sc->sge_cdata.sge_tx_tag, 1483d193ed0bSPyun YongHyeon sc->sge_cdata.sge_tx_dmamap, 1484d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1485d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB | TX_CTL_POLL); 1486d193ed0bSPyun YongHyeon sc->sge_timer = 5; 1487d193ed0bSPyun YongHyeon } 1488d193ed0bSPyun YongHyeon } 1489d193ed0bSPyun YongHyeon 1490d193ed0bSPyun YongHyeon static void 1491d193ed0bSPyun YongHyeon sge_init(void *arg) 1492d193ed0bSPyun YongHyeon { 1493d193ed0bSPyun YongHyeon struct sge_softc *sc; 1494d193ed0bSPyun YongHyeon 1495d193ed0bSPyun YongHyeon sc = arg; 1496d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1497d193ed0bSPyun YongHyeon sge_init_locked(sc); 1498d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1499d193ed0bSPyun YongHyeon } 1500d193ed0bSPyun YongHyeon 1501d193ed0bSPyun YongHyeon static void 1502d193ed0bSPyun YongHyeon sge_init_locked(struct sge_softc *sc) 1503d193ed0bSPyun YongHyeon { 1504d193ed0bSPyun YongHyeon struct ifnet *ifp; 1505d193ed0bSPyun YongHyeon struct mii_data *mii; 1506d193ed0bSPyun YongHyeon int i; 1507d193ed0bSPyun YongHyeon 1508d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1509d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1510d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1511d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1512d193ed0bSPyun YongHyeon return; 1513d193ed0bSPyun YongHyeon /* 1514d193ed0bSPyun YongHyeon * Cancel pending I/O and free all RX/TX buffers. 1515d193ed0bSPyun YongHyeon */ 1516d193ed0bSPyun YongHyeon sge_stop(sc); 1517d193ed0bSPyun YongHyeon sge_reset(sc); 1518d193ed0bSPyun YongHyeon 1519d193ed0bSPyun YongHyeon /* Init circular RX list. */ 1520d193ed0bSPyun YongHyeon if (sge_list_rx_init(sc) == ENOBUFS) { 1521d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "no memory for Rx buffers\n"); 1522d193ed0bSPyun YongHyeon sge_stop(sc); 1523d193ed0bSPyun YongHyeon return; 1524d193ed0bSPyun YongHyeon } 1525d193ed0bSPyun YongHyeon /* Init TX descriptors. */ 1526d193ed0bSPyun YongHyeon sge_list_tx_init(sc); 1527d193ed0bSPyun YongHyeon /* 1528d193ed0bSPyun YongHyeon * Load the address of the RX and TX lists. 1529d193ed0bSPyun YongHyeon */ 1530d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_tx_paddr)); 1531d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_rx_paddr)); 1532d193ed0bSPyun YongHyeon 1533d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TxMacControl, 0x60); 1534d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, 0x6c, 0); 1535d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxWakeOnLan, 0); 1536d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxWakeOnLanData, 0); 1537d193ed0bSPyun YongHyeon /* Allow receiving VLAN frames. */ 1538d193ed0bSPyun YongHyeon CSR_WRITE_2(sc, RxMPSControl, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN); 1539d193ed0bSPyun YongHyeon 1540d193ed0bSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 1541d193ed0bSPyun YongHyeon CSR_WRITE_1(sc, RxMacAddr + i, IF_LLADDR(ifp)[i]); 1542d193ed0bSPyun YongHyeon sge_rxfilter(sc); 1543d193ed0bSPyun YongHyeon 1544d193ed0bSPyun YongHyeon /* Initialize default speed/duplex information. */ 1545d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) 1546d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_SPEED_1000; 1547d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_FDX; 1548d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) 1549d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, StationControl, 0x04008001); 1550d193ed0bSPyun YongHyeon else 1551d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, StationControl, 0x04000001); 1552d193ed0bSPyun YongHyeon /* 1553d193ed0bSPyun YongHyeon * XXX Try to mitigate interrupts. 1554d193ed0bSPyun YongHyeon */ 1555a1a667ecSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, 0x08880000); 1556a1a667ecSPyun YongHyeon #ifdef notyet 1557d193ed0bSPyun YongHyeon if (sc->sge_intrcontrol != 0) 1558d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, sc->sge_intrcontrol); 1559d193ed0bSPyun YongHyeon if (sc->sge_intrtimer != 0) 1560d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrTimer, sc->sge_intrtimer); 1561a1a667ecSPyun YongHyeon #endif 1562d193ed0bSPyun YongHyeon 1563d193ed0bSPyun YongHyeon /* 1564d193ed0bSPyun YongHyeon * Clear and enable interrupts. 1565d193ed0bSPyun YongHyeon */ 1566d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xFFFFFFFF); 1567d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, SGE_INTRS); 1568d193ed0bSPyun YongHyeon 1569d193ed0bSPyun YongHyeon /* Enable receiver and transmitter. */ 1570d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB); 1571d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB); 1572d193ed0bSPyun YongHyeon 1573d193ed0bSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 1574d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1575d193ed0bSPyun YongHyeon 1576d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 1577d193ed0bSPyun YongHyeon mii_mediachg(mii); 1578d193ed0bSPyun YongHyeon callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc); 1579d193ed0bSPyun YongHyeon } 1580d193ed0bSPyun YongHyeon 1581d193ed0bSPyun YongHyeon /* 1582d193ed0bSPyun YongHyeon * Set media options. 1583d193ed0bSPyun YongHyeon */ 1584d193ed0bSPyun YongHyeon static int 1585d193ed0bSPyun YongHyeon sge_ifmedia_upd(struct ifnet *ifp) 1586d193ed0bSPyun YongHyeon { 1587d193ed0bSPyun YongHyeon struct sge_softc *sc; 1588d193ed0bSPyun YongHyeon struct mii_data *mii; 1589d193ed0bSPyun YongHyeon int error; 1590d193ed0bSPyun YongHyeon 1591d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1592d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1593d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1594d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 1595d193ed0bSPyun YongHyeon if (mii->mii_instance) { 1596d193ed0bSPyun YongHyeon struct mii_softc *miisc; 1597d193ed0bSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 1598d193ed0bSPyun YongHyeon mii_phy_reset(miisc); 1599d193ed0bSPyun YongHyeon } 1600d193ed0bSPyun YongHyeon error = mii_mediachg(mii); 1601d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1602d193ed0bSPyun YongHyeon 1603d193ed0bSPyun YongHyeon return (error); 1604d193ed0bSPyun YongHyeon } 1605d193ed0bSPyun YongHyeon 1606d193ed0bSPyun YongHyeon /* 1607d193ed0bSPyun YongHyeon * Report current media status. 1608d193ed0bSPyun YongHyeon */ 1609d193ed0bSPyun YongHyeon static void 1610d193ed0bSPyun YongHyeon sge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 1611d193ed0bSPyun YongHyeon { 1612d193ed0bSPyun YongHyeon struct sge_softc *sc; 1613d193ed0bSPyun YongHyeon struct mii_data *mii; 1614d193ed0bSPyun YongHyeon 1615d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1616d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1617d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1618d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 1619d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1620d193ed0bSPyun YongHyeon return; 1621d193ed0bSPyun YongHyeon } 1622d193ed0bSPyun YongHyeon mii_pollstat(mii); 1623d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1624d193ed0bSPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 1625d193ed0bSPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 1626d193ed0bSPyun YongHyeon } 1627d193ed0bSPyun YongHyeon 1628d193ed0bSPyun YongHyeon static int 1629d193ed0bSPyun YongHyeon sge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 1630d193ed0bSPyun YongHyeon { 1631d193ed0bSPyun YongHyeon struct sge_softc *sc; 1632d193ed0bSPyun YongHyeon struct ifreq *ifr; 1633d193ed0bSPyun YongHyeon struct mii_data *mii; 1634d193ed0bSPyun YongHyeon int error = 0, mask; 1635d193ed0bSPyun YongHyeon 1636d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1637d193ed0bSPyun YongHyeon ifr = (struct ifreq *)data; 1638d193ed0bSPyun YongHyeon 1639d193ed0bSPyun YongHyeon switch(command) { 1640d193ed0bSPyun YongHyeon case SIOCSIFFLAGS: 1641d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1642d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 1643d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 1644d193ed0bSPyun YongHyeon ((ifp->if_flags ^ sc->sge_if_flags) & 1645d193ed0bSPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 1646d193ed0bSPyun YongHyeon sge_rxfilter(sc); 1647d193ed0bSPyun YongHyeon else 1648d193ed0bSPyun YongHyeon sge_init_locked(sc); 1649d193ed0bSPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1650d193ed0bSPyun YongHyeon sge_stop(sc); 1651d193ed0bSPyun YongHyeon sc->sge_if_flags = ifp->if_flags; 1652d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1653d193ed0bSPyun YongHyeon break; 1654d193ed0bSPyun YongHyeon case SIOCSIFCAP: 1655d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1656d193ed0bSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1657d193ed0bSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 1658d193ed0bSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 1659d193ed0bSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 1660d193ed0bSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 1661d193ed0bSPyun YongHyeon ifp->if_hwassist |= SGE_CSUM_FEATURES; 1662d193ed0bSPyun YongHyeon else 1663d193ed0bSPyun YongHyeon ifp->if_hwassist &= ~SGE_CSUM_FEATURES; 1664d193ed0bSPyun YongHyeon } 1665d193ed0bSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1666d193ed0bSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 1667d193ed0bSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1668d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1669d193ed0bSPyun YongHyeon break; 1670d193ed0bSPyun YongHyeon case SIOCADDMULTI: 1671d193ed0bSPyun YongHyeon case SIOCDELMULTI: 1672d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1673d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1674d193ed0bSPyun YongHyeon sge_rxfilter(sc); 1675d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1676d193ed0bSPyun YongHyeon break; 1677d193ed0bSPyun YongHyeon case SIOCGIFMEDIA: 1678d193ed0bSPyun YongHyeon case SIOCSIFMEDIA: 1679d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1680d193ed0bSPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 1681d193ed0bSPyun YongHyeon break; 1682d193ed0bSPyun YongHyeon default: 1683d193ed0bSPyun YongHyeon error = ether_ioctl(ifp, command, data); 1684d193ed0bSPyun YongHyeon break; 1685d193ed0bSPyun YongHyeon } 1686d193ed0bSPyun YongHyeon 1687d193ed0bSPyun YongHyeon return (error); 1688d193ed0bSPyun YongHyeon } 1689d193ed0bSPyun YongHyeon 1690d193ed0bSPyun YongHyeon static void 1691d193ed0bSPyun YongHyeon sge_watchdog(struct sge_softc *sc) 1692d193ed0bSPyun YongHyeon { 1693d193ed0bSPyun YongHyeon struct ifnet *ifp; 1694d193ed0bSPyun YongHyeon 1695d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1696d193ed0bSPyun YongHyeon if (sc->sge_timer == 0 || --sc->sge_timer > 0) 1697d193ed0bSPyun YongHyeon return; 1698d193ed0bSPyun YongHyeon 1699d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1700d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0) { 1701d193ed0bSPyun YongHyeon if (1 || bootverbose) 1702d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 1703d193ed0bSPyun YongHyeon "watchdog timeout (lost link)\n"); 1704d193ed0bSPyun YongHyeon ifp->if_oerrors++; 1705d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1706d193ed0bSPyun YongHyeon sge_init_locked(sc); 1707d193ed0bSPyun YongHyeon return; 1708d193ed0bSPyun YongHyeon } 1709d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "watchdog timeout\n"); 1710d193ed0bSPyun YongHyeon ifp->if_oerrors++; 1711d193ed0bSPyun YongHyeon 1712d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1713d193ed0bSPyun YongHyeon sge_init_locked(sc); 1714d193ed0bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&sc->sge_ifp->if_snd)) 1715d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1716d193ed0bSPyun YongHyeon } 1717d193ed0bSPyun YongHyeon 1718d193ed0bSPyun YongHyeon /* 1719d193ed0bSPyun YongHyeon * Stop the adapter and free any mbufs allocated to the 1720d193ed0bSPyun YongHyeon * RX and TX lists. 1721d193ed0bSPyun YongHyeon */ 1722d193ed0bSPyun YongHyeon static void 1723d193ed0bSPyun YongHyeon sge_stop(struct sge_softc *sc) 1724d193ed0bSPyun YongHyeon { 1725d193ed0bSPyun YongHyeon struct ifnet *ifp; 1726d193ed0bSPyun YongHyeon 1727d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1728d193ed0bSPyun YongHyeon 1729d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1730d193ed0bSPyun YongHyeon 1731d193ed0bSPyun YongHyeon sc->sge_timer = 0; 1732d193ed0bSPyun YongHyeon callout_stop(&sc->sge_stat_ch); 1733d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1734d193ed0bSPyun YongHyeon 1735d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 1736d193ed0bSPyun YongHyeon CSR_READ_4(sc, IntrMask); 1737d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 1738d193ed0bSPyun YongHyeon /* Stop TX/RX MAC. */ 1739d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00); 1740d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 0x1a00); 1741d193ed0bSPyun YongHyeon /* XXX Can we assume active DMA cycles gone? */ 1742d193ed0bSPyun YongHyeon DELAY(2000); 1743d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 1744d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 1745d193ed0bSPyun YongHyeon 1746d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 1747d193ed0bSPyun YongHyeon sge_list_rx_free(sc); 1748d193ed0bSPyun YongHyeon sge_list_tx_free(sc); 1749d193ed0bSPyun YongHyeon } 1750