1d193ed0bSPyun YongHyeon /*- 2d193ed0bSPyun YongHyeon * Copyright (c) 2008-2010 Nikolay Denev <ndenev@gmail.com> 3d193ed0bSPyun YongHyeon * Copyright (c) 2007-2008 Alexander Pohoyda <alexander.pohoyda@gmx.net> 4d193ed0bSPyun YongHyeon * Copyright (c) 1997, 1998, 1999 5d193ed0bSPyun YongHyeon * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 6d193ed0bSPyun YongHyeon * 7d193ed0bSPyun YongHyeon * Redistribution and use in source and binary forms, with or without 8d193ed0bSPyun YongHyeon * modification, are permitted provided that the following conditions 9d193ed0bSPyun YongHyeon * are met: 10d193ed0bSPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 11d193ed0bSPyun YongHyeon * notice, this list of conditions and the following disclaimer. 12d193ed0bSPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 13d193ed0bSPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 14d193ed0bSPyun YongHyeon * documentation and/or other materials provided with the distribution. 15d193ed0bSPyun YongHyeon * 3. All advertising materials mentioning features or use of this software 16d193ed0bSPyun YongHyeon * must display the following acknowledgement: 17d193ed0bSPyun YongHyeon * This product includes software developed by Bill Paul. 18d193ed0bSPyun YongHyeon * 4. Neither the name of the author nor the names of any co-contributors 19d193ed0bSPyun YongHyeon * may be used to endorse or promote products derived from this software 20d193ed0bSPyun YongHyeon * without specific prior written permission. 21d193ed0bSPyun YongHyeon * 22d193ed0bSPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' 23d193ed0bSPyun YongHyeon * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 24d193ed0bSPyun YongHyeon * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A 25d193ed0bSPyun YongHyeon * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL AUTHORS OR 26d193ed0bSPyun YongHyeon * THE VOICES IN THEIR HEADS BE LIABLE FOR ANY DIRECT, INDIRECT, 27d193ed0bSPyun YongHyeon * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28d193ed0bSPyun YongHyeon * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 29d193ed0bSPyun YongHyeon * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 30d193ed0bSPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 31d193ed0bSPyun YongHyeon * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 32d193ed0bSPyun YongHyeon * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED 33d193ed0bSPyun YongHyeon * OF THE POSSIBILITY OF SUCH DAMAGE. 34d193ed0bSPyun YongHyeon */ 35d193ed0bSPyun YongHyeon 36d193ed0bSPyun YongHyeon #include <sys/cdefs.h> 37d193ed0bSPyun YongHyeon __FBSDID("$FreeBSD$"); 38d193ed0bSPyun YongHyeon 39d193ed0bSPyun YongHyeon /* 40d193ed0bSPyun YongHyeon * SiS 190/191 PCI Ethernet NIC driver. 41d193ed0bSPyun YongHyeon * 42d193ed0bSPyun YongHyeon * Adapted to SiS 190 NIC by Alexander Pohoyda based on the original 43d193ed0bSPyun YongHyeon * SiS 900 driver by Bill Paul, using SiS 190/191 Solaris driver by 44d193ed0bSPyun YongHyeon * Masayuki Murayama and SiS 190/191 GNU/Linux driver by K.M. Liu 45d193ed0bSPyun YongHyeon * <kmliu@sis.com>. Thanks to Pyun YongHyeon <pyunyh@gmail.com> for 46d193ed0bSPyun YongHyeon * review and very useful comments. 47d193ed0bSPyun YongHyeon * 48d193ed0bSPyun YongHyeon * Adapted to SiS 191 NIC by Nikolay Denev with further ideas from the 49d193ed0bSPyun YongHyeon * Linux and Solaris drivers. 50d193ed0bSPyun YongHyeon */ 51d193ed0bSPyun YongHyeon 52d193ed0bSPyun YongHyeon #include <sys/param.h> 53d193ed0bSPyun YongHyeon #include <sys/systm.h> 54d193ed0bSPyun YongHyeon #include <sys/bus.h> 55d193ed0bSPyun YongHyeon #include <sys/endian.h> 56d193ed0bSPyun YongHyeon #include <sys/kernel.h> 57d193ed0bSPyun YongHyeon #include <sys/lock.h> 58d193ed0bSPyun YongHyeon #include <sys/malloc.h> 59d193ed0bSPyun YongHyeon #include <sys/mbuf.h> 60d193ed0bSPyun YongHyeon #include <sys/module.h> 61d193ed0bSPyun YongHyeon #include <sys/mutex.h> 62d193ed0bSPyun YongHyeon #include <sys/rman.h> 63d193ed0bSPyun YongHyeon #include <sys/socket.h> 64d193ed0bSPyun YongHyeon #include <sys/sockio.h> 65d193ed0bSPyun YongHyeon 66d193ed0bSPyun YongHyeon #include <net/bpf.h> 67d193ed0bSPyun YongHyeon #include <net/if.h> 68d193ed0bSPyun YongHyeon #include <net/if_arp.h> 69d193ed0bSPyun YongHyeon #include <net/ethernet.h> 70d193ed0bSPyun YongHyeon #include <net/if_dl.h> 71d193ed0bSPyun YongHyeon #include <net/if_media.h> 72d193ed0bSPyun YongHyeon #include <net/if_types.h> 73d193ed0bSPyun YongHyeon #include <net/if_vlan_var.h> 74d193ed0bSPyun YongHyeon 75d193ed0bSPyun YongHyeon #include <machine/bus.h> 76d193ed0bSPyun YongHyeon #include <machine/resource.h> 77d193ed0bSPyun YongHyeon 78d193ed0bSPyun YongHyeon #include <dev/mii/mii.h> 79d193ed0bSPyun YongHyeon #include <dev/mii/miivar.h> 80d193ed0bSPyun YongHyeon 81d193ed0bSPyun YongHyeon #include <dev/pci/pcireg.h> 82d193ed0bSPyun YongHyeon #include <dev/pci/pcivar.h> 83d193ed0bSPyun YongHyeon 84c6491946SPyun YongHyeon #include <dev/sge/if_sgereg.h> 85d193ed0bSPyun YongHyeon 86d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, pci, 1, 1, 1); 87d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, ether, 1, 1, 1); 88d193ed0bSPyun YongHyeon MODULE_DEPEND(sge, miibus, 1, 1, 1); 89d193ed0bSPyun YongHyeon 90d193ed0bSPyun YongHyeon /* "device miibus0" required. See GENERIC if you get errors here. */ 91d193ed0bSPyun YongHyeon #include "miibus_if.h" 92d193ed0bSPyun YongHyeon 93d193ed0bSPyun YongHyeon /* 94d193ed0bSPyun YongHyeon * Various supported device vendors/types and their names. 95d193ed0bSPyun YongHyeon */ 96d193ed0bSPyun YongHyeon static struct sge_type sge_devs[] = { 97d193ed0bSPyun YongHyeon { SIS_VENDORID, SIS_DEVICEID_190, "SiS190 Fast Ethernet" }, 98d193ed0bSPyun YongHyeon { SIS_VENDORID, SIS_DEVICEID_191, "SiS191 Fast/Gigabit Ethernet" }, 99d193ed0bSPyun YongHyeon { 0, 0, NULL } 100d193ed0bSPyun YongHyeon }; 101d193ed0bSPyun YongHyeon 102d193ed0bSPyun YongHyeon static int sge_probe(device_t); 103d193ed0bSPyun YongHyeon static int sge_attach(device_t); 104d193ed0bSPyun YongHyeon static int sge_detach(device_t); 105d193ed0bSPyun YongHyeon static int sge_shutdown(device_t); 106d193ed0bSPyun YongHyeon static int sge_suspend(device_t); 107d193ed0bSPyun YongHyeon static int sge_resume(device_t); 108d193ed0bSPyun YongHyeon 109d193ed0bSPyun YongHyeon static int sge_miibus_readreg(device_t, int, int); 110d193ed0bSPyun YongHyeon static int sge_miibus_writereg(device_t, int, int, int); 111d193ed0bSPyun YongHyeon static void sge_miibus_statchg(device_t); 112d193ed0bSPyun YongHyeon 113d193ed0bSPyun YongHyeon static int sge_newbuf(struct sge_softc *, int); 114d193ed0bSPyun YongHyeon static int sge_encap(struct sge_softc *, struct mbuf **); 115d193ed0bSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 116d193ed0bSPyun YongHyeon static __inline void 117d193ed0bSPyun YongHyeon sge_fixup_rx(struct mbuf *); 118d193ed0bSPyun YongHyeon #endif 119d193ed0bSPyun YongHyeon static __inline void 120d193ed0bSPyun YongHyeon sge_discard_rxbuf(struct sge_softc *, int); 121d193ed0bSPyun YongHyeon static void sge_rxeof(struct sge_softc *); 122d193ed0bSPyun YongHyeon static void sge_txeof(struct sge_softc *); 123d193ed0bSPyun YongHyeon static void sge_intr(void *); 124d193ed0bSPyun YongHyeon static void sge_tick(void *); 125d193ed0bSPyun YongHyeon static void sge_start(struct ifnet *); 126d193ed0bSPyun YongHyeon static void sge_start_locked(struct ifnet *); 127d193ed0bSPyun YongHyeon static int sge_ioctl(struct ifnet *, u_long, caddr_t); 128d193ed0bSPyun YongHyeon static void sge_init(void *); 129d193ed0bSPyun YongHyeon static void sge_init_locked(struct sge_softc *); 130d193ed0bSPyun YongHyeon static void sge_stop(struct sge_softc *); 131d193ed0bSPyun YongHyeon static void sge_watchdog(struct sge_softc *); 132d193ed0bSPyun YongHyeon static int sge_ifmedia_upd(struct ifnet *); 133d193ed0bSPyun YongHyeon static void sge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 134d193ed0bSPyun YongHyeon 135d193ed0bSPyun YongHyeon static int sge_get_mac_addr_apc(struct sge_softc *, uint8_t *); 136d193ed0bSPyun YongHyeon static int sge_get_mac_addr_eeprom(struct sge_softc *, uint8_t *); 137d193ed0bSPyun YongHyeon static uint16_t sge_read_eeprom(struct sge_softc *, int); 138d193ed0bSPyun YongHyeon 139d193ed0bSPyun YongHyeon static void sge_rxfilter(struct sge_softc *); 140c186cf13SPyun YongHyeon static void sge_setvlan(struct sge_softc *); 141d193ed0bSPyun YongHyeon static void sge_reset(struct sge_softc *); 142d193ed0bSPyun YongHyeon static int sge_list_rx_init(struct sge_softc *); 143d193ed0bSPyun YongHyeon static int sge_list_rx_free(struct sge_softc *); 144d193ed0bSPyun YongHyeon static int sge_list_tx_init(struct sge_softc *); 145d193ed0bSPyun YongHyeon static int sge_list_tx_free(struct sge_softc *); 146d193ed0bSPyun YongHyeon 147d193ed0bSPyun YongHyeon static int sge_dma_alloc(struct sge_softc *); 148d193ed0bSPyun YongHyeon static void sge_dma_free(struct sge_softc *); 149d193ed0bSPyun YongHyeon static void sge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 150d193ed0bSPyun YongHyeon 151d193ed0bSPyun YongHyeon static device_method_t sge_methods[] = { 152d193ed0bSPyun YongHyeon /* Device interface */ 153d193ed0bSPyun YongHyeon DEVMETHOD(device_probe, sge_probe), 154d193ed0bSPyun YongHyeon DEVMETHOD(device_attach, sge_attach), 155d193ed0bSPyun YongHyeon DEVMETHOD(device_detach, sge_detach), 156d193ed0bSPyun YongHyeon DEVMETHOD(device_suspend, sge_suspend), 157d193ed0bSPyun YongHyeon DEVMETHOD(device_resume, sge_resume), 158d193ed0bSPyun YongHyeon DEVMETHOD(device_shutdown, sge_shutdown), 159d193ed0bSPyun YongHyeon 160d193ed0bSPyun YongHyeon /* Bus interface */ 161d193ed0bSPyun YongHyeon DEVMETHOD(bus_print_child, bus_generic_print_child), 162d193ed0bSPyun YongHyeon DEVMETHOD(bus_driver_added, bus_generic_driver_added), 163d193ed0bSPyun YongHyeon 164d193ed0bSPyun YongHyeon /* MII interface */ 165d193ed0bSPyun YongHyeon DEVMETHOD(miibus_readreg, sge_miibus_readreg), 166d193ed0bSPyun YongHyeon DEVMETHOD(miibus_writereg, sge_miibus_writereg), 167d193ed0bSPyun YongHyeon DEVMETHOD(miibus_statchg, sge_miibus_statchg), 168d193ed0bSPyun YongHyeon 169d193ed0bSPyun YongHyeon KOBJMETHOD_END 170d193ed0bSPyun YongHyeon }; 171d193ed0bSPyun YongHyeon 172d193ed0bSPyun YongHyeon static driver_t sge_driver = { 173d193ed0bSPyun YongHyeon "sge", sge_methods, sizeof(struct sge_softc) 174d193ed0bSPyun YongHyeon }; 175d193ed0bSPyun YongHyeon 176d193ed0bSPyun YongHyeon static devclass_t sge_devclass; 177d193ed0bSPyun YongHyeon 178d193ed0bSPyun YongHyeon DRIVER_MODULE(sge, pci, sge_driver, sge_devclass, 0, 0); 179d193ed0bSPyun YongHyeon DRIVER_MODULE(miibus, sge, miibus_driver, miibus_devclass, 0, 0); 180d193ed0bSPyun YongHyeon 181d193ed0bSPyun YongHyeon /* 182d193ed0bSPyun YongHyeon * Register space access macros. 183d193ed0bSPyun YongHyeon */ 184d193ed0bSPyun YongHyeon #define CSR_WRITE_4(sc, reg, val) bus_write_4(sc->sge_res, reg, val) 185d193ed0bSPyun YongHyeon #define CSR_WRITE_2(sc, reg, val) bus_write_2(sc->sge_res, reg, val) 186d193ed0bSPyun YongHyeon #define CSR_WRITE_1(cs, reg, val) bus_write_1(sc->sge_res, reg, val) 187d193ed0bSPyun YongHyeon 188d193ed0bSPyun YongHyeon #define CSR_READ_4(sc, reg) bus_read_4(sc->sge_res, reg) 189d193ed0bSPyun YongHyeon #define CSR_READ_2(sc, reg) bus_read_2(sc->sge_res, reg) 190d193ed0bSPyun YongHyeon #define CSR_READ_1(sc, reg) bus_read_1(sc->sge_res, reg) 191d193ed0bSPyun YongHyeon 192d193ed0bSPyun YongHyeon /* Define to show Tx/Rx error status. */ 193d193ed0bSPyun YongHyeon #undef SGE_SHOW_ERRORS 194d193ed0bSPyun YongHyeon 195d193ed0bSPyun YongHyeon #define SGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 196d193ed0bSPyun YongHyeon 197d193ed0bSPyun YongHyeon static void 198d193ed0bSPyun YongHyeon sge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 199d193ed0bSPyun YongHyeon { 200d193ed0bSPyun YongHyeon bus_addr_t *p; 201d193ed0bSPyun YongHyeon 202d193ed0bSPyun YongHyeon if (error != 0) 203d193ed0bSPyun YongHyeon return; 204d193ed0bSPyun YongHyeon KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 205d193ed0bSPyun YongHyeon p = arg; 206d193ed0bSPyun YongHyeon *p = segs->ds_addr; 207d193ed0bSPyun YongHyeon } 208d193ed0bSPyun YongHyeon 209d193ed0bSPyun YongHyeon /* 210d193ed0bSPyun YongHyeon * Read a sequence of words from the EEPROM. 211d193ed0bSPyun YongHyeon */ 212d193ed0bSPyun YongHyeon static uint16_t 213d193ed0bSPyun YongHyeon sge_read_eeprom(struct sge_softc *sc, int offset) 214d193ed0bSPyun YongHyeon { 215d193ed0bSPyun YongHyeon uint32_t val; 216d193ed0bSPyun YongHyeon int i; 217d193ed0bSPyun YongHyeon 218d193ed0bSPyun YongHyeon KASSERT(offset <= EI_OFFSET, ("EEPROM offset too big")); 219d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, ROMInterface, 220d193ed0bSPyun YongHyeon EI_REQ | EI_OP_RD | (offset << EI_OFFSET_SHIFT)); 221d193ed0bSPyun YongHyeon DELAY(500); 222d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TIMEOUT; i++) { 223d193ed0bSPyun YongHyeon val = CSR_READ_4(sc, ROMInterface); 224d193ed0bSPyun YongHyeon if ((val & EI_REQ) == 0) 225d193ed0bSPyun YongHyeon break; 226d193ed0bSPyun YongHyeon DELAY(100); 227d193ed0bSPyun YongHyeon } 228d193ed0bSPyun YongHyeon if (i == SGE_TIMEOUT) { 229d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 230d193ed0bSPyun YongHyeon "EEPROM read timeout : 0x%08x\n", val); 231d193ed0bSPyun YongHyeon return (0xffff); 232d193ed0bSPyun YongHyeon } 233d193ed0bSPyun YongHyeon 234d193ed0bSPyun YongHyeon return ((val & EI_DATA) >> EI_DATA_SHIFT); 235d193ed0bSPyun YongHyeon } 236d193ed0bSPyun YongHyeon 237d193ed0bSPyun YongHyeon static int 238d193ed0bSPyun YongHyeon sge_get_mac_addr_eeprom(struct sge_softc *sc, uint8_t *dest) 239d193ed0bSPyun YongHyeon { 240d193ed0bSPyun YongHyeon uint16_t val; 241d193ed0bSPyun YongHyeon int i; 242d193ed0bSPyun YongHyeon 243d193ed0bSPyun YongHyeon val = sge_read_eeprom(sc, EEPROMSignature); 244d193ed0bSPyun YongHyeon if (val == 0xffff || val == 0) { 245d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 246d193ed0bSPyun YongHyeon "invalid EEPROM signature : 0x%04x\n", val); 247d193ed0bSPyun YongHyeon return (EINVAL); 248d193ed0bSPyun YongHyeon } 249d193ed0bSPyun YongHyeon 250d193ed0bSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i += 2) { 251d193ed0bSPyun YongHyeon val = sge_read_eeprom(sc, EEPROMMACAddr + i / 2); 252d193ed0bSPyun YongHyeon dest[i + 0] = (uint8_t)val; 253d193ed0bSPyun YongHyeon dest[i + 1] = (uint8_t)(val >> 8); 254d193ed0bSPyun YongHyeon } 255d193ed0bSPyun YongHyeon 256d193ed0bSPyun YongHyeon if ((sge_read_eeprom(sc, EEPROMInfo) & 0x80) != 0) 257d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_RGMII; 258d193ed0bSPyun YongHyeon return (0); 259d193ed0bSPyun YongHyeon } 260d193ed0bSPyun YongHyeon 261d193ed0bSPyun YongHyeon /* 262d193ed0bSPyun YongHyeon * For SiS96x, APC CMOS RAM is used to store ethernet address. 263d193ed0bSPyun YongHyeon * APC CMOS RAM is accessed through ISA bridge. 264d193ed0bSPyun YongHyeon */ 265d193ed0bSPyun YongHyeon static int 266d193ed0bSPyun YongHyeon sge_get_mac_addr_apc(struct sge_softc *sc, uint8_t *dest) 267d193ed0bSPyun YongHyeon { 268d193ed0bSPyun YongHyeon #if defined(__amd64__) || defined(__i386__) 269d193ed0bSPyun YongHyeon devclass_t pci; 270d193ed0bSPyun YongHyeon device_t bus, dev = NULL; 271d193ed0bSPyun YongHyeon device_t *kids; 272d193ed0bSPyun YongHyeon struct apc_tbl { 273d193ed0bSPyun YongHyeon uint16_t vid; 274d193ed0bSPyun YongHyeon uint16_t did; 275d193ed0bSPyun YongHyeon } *tp, apc_tbls[] = { 276d193ed0bSPyun YongHyeon { SIS_VENDORID, 0x0965 }, 277d193ed0bSPyun YongHyeon { SIS_VENDORID, 0x0966 }, 278d193ed0bSPyun YongHyeon { SIS_VENDORID, 0x0968 } 279d193ed0bSPyun YongHyeon }; 280d193ed0bSPyun YongHyeon uint8_t reg; 281d193ed0bSPyun YongHyeon int busnum, cnt, i, j, numkids; 282d193ed0bSPyun YongHyeon 283d193ed0bSPyun YongHyeon cnt = sizeof(apc_tbls) / sizeof(apc_tbls[0]); 284d193ed0bSPyun YongHyeon pci = devclass_find("pci"); 285d193ed0bSPyun YongHyeon for (busnum = 0; busnum < devclass_get_maxunit(pci); busnum++) { 286d193ed0bSPyun YongHyeon bus = devclass_get_device(pci, busnum); 287d193ed0bSPyun YongHyeon if (!bus) 288d193ed0bSPyun YongHyeon continue; 289d193ed0bSPyun YongHyeon if (device_get_children(bus, &kids, &numkids) != 0) 290d193ed0bSPyun YongHyeon continue; 291d193ed0bSPyun YongHyeon for (i = 0; i < numkids; i++) { 292d193ed0bSPyun YongHyeon dev = kids[i]; 293d193ed0bSPyun YongHyeon if (pci_get_class(dev) == PCIC_BRIDGE && 294d193ed0bSPyun YongHyeon pci_get_subclass(dev) == PCIS_BRIDGE_ISA) { 295d193ed0bSPyun YongHyeon tp = apc_tbls; 296d193ed0bSPyun YongHyeon for (j = 0; j < cnt; j++) { 297d193ed0bSPyun YongHyeon if (pci_get_vendor(dev) == tp->vid && 298d193ed0bSPyun YongHyeon pci_get_device(dev) == tp->did) { 299d193ed0bSPyun YongHyeon free(kids, M_TEMP); 300d193ed0bSPyun YongHyeon goto apc_found; 301d193ed0bSPyun YongHyeon } 302d193ed0bSPyun YongHyeon tp++; 303d193ed0bSPyun YongHyeon } 304d193ed0bSPyun YongHyeon } 305d193ed0bSPyun YongHyeon } 306d193ed0bSPyun YongHyeon free(kids, M_TEMP); 307d193ed0bSPyun YongHyeon } 308d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "couldn't find PCI-ISA bridge\n"); 309d193ed0bSPyun YongHyeon return (EINVAL); 310d193ed0bSPyun YongHyeon apc_found: 311d193ed0bSPyun YongHyeon /* Enable port 0x78 and 0x79 to access APC registers. */ 312d193ed0bSPyun YongHyeon reg = pci_read_config(dev, 0x48, 1); 313d193ed0bSPyun YongHyeon pci_write_config(dev, 0x48, reg & ~0x02, 1); 314d193ed0bSPyun YongHyeon DELAY(50); 315d193ed0bSPyun YongHyeon pci_read_config(dev, 0x48, 1); 316d193ed0bSPyun YongHyeon /* Read stored ethernet address. */ 317d193ed0bSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) { 318d193ed0bSPyun YongHyeon outb(0x78, 0x09 + i); 319d193ed0bSPyun YongHyeon dest[i] = inb(0x79); 320d193ed0bSPyun YongHyeon } 321d193ed0bSPyun YongHyeon outb(0x78, 0x12); 322d193ed0bSPyun YongHyeon if ((inb(0x79) & 0x80) != 0) 323d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_RGMII; 324d193ed0bSPyun YongHyeon /* Restore access to APC registers. */ 325d193ed0bSPyun YongHyeon pci_write_config(dev, 0x48, reg, 1); 326d193ed0bSPyun YongHyeon 327d193ed0bSPyun YongHyeon return (0); 328d193ed0bSPyun YongHyeon #else 329d193ed0bSPyun YongHyeon return (EINVAL); 330d193ed0bSPyun YongHyeon #endif 331d193ed0bSPyun YongHyeon } 332d193ed0bSPyun YongHyeon 333d193ed0bSPyun YongHyeon static int 334d193ed0bSPyun YongHyeon sge_miibus_readreg(device_t dev, int phy, int reg) 335d193ed0bSPyun YongHyeon { 336d193ed0bSPyun YongHyeon struct sge_softc *sc; 337d193ed0bSPyun YongHyeon uint32_t val; 338d193ed0bSPyun YongHyeon int i; 339d193ed0bSPyun YongHyeon 340d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 341d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) | 342d193ed0bSPyun YongHyeon (reg << GMI_REG_SHIFT) | GMI_OP_RD | GMI_REQ); 343d193ed0bSPyun YongHyeon DELAY(10); 344d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TIMEOUT; i++) { 345d193ed0bSPyun YongHyeon val = CSR_READ_4(sc, GMIIControl); 346d193ed0bSPyun YongHyeon if ((val & GMI_REQ) == 0) 347d193ed0bSPyun YongHyeon break; 348d193ed0bSPyun YongHyeon DELAY(10); 349d193ed0bSPyun YongHyeon } 350d193ed0bSPyun YongHyeon if (i == SGE_TIMEOUT) { 351d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "PHY read timeout : %d\n", reg); 352d193ed0bSPyun YongHyeon return (0); 353d193ed0bSPyun YongHyeon } 354d193ed0bSPyun YongHyeon return ((val & GMI_DATA) >> GMI_DATA_SHIFT); 355d193ed0bSPyun YongHyeon } 356d193ed0bSPyun YongHyeon 357d193ed0bSPyun YongHyeon static int 358d193ed0bSPyun YongHyeon sge_miibus_writereg(device_t dev, int phy, int reg, int data) 359d193ed0bSPyun YongHyeon { 360d193ed0bSPyun YongHyeon struct sge_softc *sc; 361d193ed0bSPyun YongHyeon uint32_t val; 362d193ed0bSPyun YongHyeon int i; 363d193ed0bSPyun YongHyeon 364d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 365d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, GMIIControl, (phy << GMI_PHY_SHIFT) | 366d193ed0bSPyun YongHyeon (reg << GMI_REG_SHIFT) | (data << GMI_DATA_SHIFT) | 367d193ed0bSPyun YongHyeon GMI_OP_WR | GMI_REQ); 368d193ed0bSPyun YongHyeon DELAY(10); 369d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TIMEOUT; i++) { 370d193ed0bSPyun YongHyeon val = CSR_READ_4(sc, GMIIControl); 371d193ed0bSPyun YongHyeon if ((val & GMI_REQ) == 0) 372d193ed0bSPyun YongHyeon break; 373d193ed0bSPyun YongHyeon DELAY(10); 374d193ed0bSPyun YongHyeon } 375d193ed0bSPyun YongHyeon if (i == SGE_TIMEOUT) 376d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "PHY write timeout : %d\n", reg); 377d193ed0bSPyun YongHyeon return (0); 378d193ed0bSPyun YongHyeon } 379d193ed0bSPyun YongHyeon 380d193ed0bSPyun YongHyeon static void 381d193ed0bSPyun YongHyeon sge_miibus_statchg(device_t dev) 382d193ed0bSPyun YongHyeon { 383d193ed0bSPyun YongHyeon struct sge_softc *sc; 384d193ed0bSPyun YongHyeon struct mii_data *mii; 385d193ed0bSPyun YongHyeon struct ifnet *ifp; 386d193ed0bSPyun YongHyeon uint32_t ctl, speed; 387d193ed0bSPyun YongHyeon 388d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 389d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 390d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 391d193ed0bSPyun YongHyeon if (mii == NULL || ifp == NULL || 392d193ed0bSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 393d193ed0bSPyun YongHyeon return; 394d193ed0bSPyun YongHyeon speed = 0; 395d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 396d193ed0bSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 397d193ed0bSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 398d193ed0bSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 399d193ed0bSPyun YongHyeon case IFM_10_T: 400d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_LINK; 401d193ed0bSPyun YongHyeon speed = SC_SPEED_10; 402d193ed0bSPyun YongHyeon break; 403d193ed0bSPyun YongHyeon case IFM_100_TX: 404d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_LINK; 405d193ed0bSPyun YongHyeon speed = SC_SPEED_100; 406d193ed0bSPyun YongHyeon break; 407d193ed0bSPyun YongHyeon case IFM_1000_T: 408d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) { 409d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_LINK; 410d193ed0bSPyun YongHyeon speed = SC_SPEED_1000; 411d193ed0bSPyun YongHyeon } 412d193ed0bSPyun YongHyeon break; 413d193ed0bSPyun YongHyeon default: 414d193ed0bSPyun YongHyeon break; 415d193ed0bSPyun YongHyeon } 416d193ed0bSPyun YongHyeon } 417d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0) 418d193ed0bSPyun YongHyeon return; 419d193ed0bSPyun YongHyeon /* Reprogram MAC to resolved speed/duplex/flow-control parameters. */ 420d193ed0bSPyun YongHyeon ctl = CSR_READ_4(sc, StationControl); 421d193ed0bSPyun YongHyeon ctl &= ~(0x0f000000 | SC_FDX | SC_SPEED_MASK); 422d193ed0bSPyun YongHyeon if (speed == SC_SPEED_1000) { 423d193ed0bSPyun YongHyeon ctl |= 0x07000000; 424d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_SPEED_1000; 425d193ed0bSPyun YongHyeon } else { 426d193ed0bSPyun YongHyeon ctl |= 0x04000000; 427d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_SPEED_1000; 428d193ed0bSPyun YongHyeon } 429d193ed0bSPyun YongHyeon #ifdef notyet 430d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_GMII) != 0) 431d193ed0bSPyun YongHyeon ctl |= 0x03000000; 432d193ed0bSPyun YongHyeon #endif 433d193ed0bSPyun YongHyeon ctl |= speed; 434d193ed0bSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 435d193ed0bSPyun YongHyeon ctl |= SC_FDX; 436d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_FDX; 437d193ed0bSPyun YongHyeon } else 438d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_FDX; 439d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, StationControl, ctl); 440d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) { 441d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RGMIIDelay, 0x0441); 442d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RGMIIDelay, 0x0440); 443d193ed0bSPyun YongHyeon } 444d193ed0bSPyun YongHyeon } 445d193ed0bSPyun YongHyeon 446d193ed0bSPyun YongHyeon static void 447d193ed0bSPyun YongHyeon sge_rxfilter(struct sge_softc *sc) 448d193ed0bSPyun YongHyeon { 449d193ed0bSPyun YongHyeon struct ifnet *ifp; 450d193ed0bSPyun YongHyeon struct ifmultiaddr *ifma; 451d193ed0bSPyun YongHyeon uint32_t crc, hashes[2]; 452d193ed0bSPyun YongHyeon uint16_t rxfilt; 453d193ed0bSPyun YongHyeon 454d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 455d193ed0bSPyun YongHyeon 456d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 4579c2851d2SPyun YongHyeon rxfilt = CSR_READ_2(sc, RxMacControl); 4589c2851d2SPyun YongHyeon rxfilt &= ~(AcceptBroadcast | AcceptAllPhys | AcceptMulticast); 4599c2851d2SPyun YongHyeon rxfilt |= AcceptMyPhys; 460d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 461d193ed0bSPyun YongHyeon rxfilt |= AcceptBroadcast; 462d193ed0bSPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 463d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 464d193ed0bSPyun YongHyeon rxfilt |= AcceptAllPhys; 465d193ed0bSPyun YongHyeon rxfilt |= AcceptMulticast; 466d193ed0bSPyun YongHyeon hashes[0] = 0xFFFFFFFF; 467d193ed0bSPyun YongHyeon hashes[1] = 0xFFFFFFFF; 4689c2851d2SPyun YongHyeon } else { 469d193ed0bSPyun YongHyeon rxfilt |= AcceptMulticast; 4709c2851d2SPyun YongHyeon hashes[0] = hashes[1] = 0; 471d193ed0bSPyun YongHyeon /* Now program new ones. */ 472d193ed0bSPyun YongHyeon if_maddr_rlock(ifp); 473d193ed0bSPyun YongHyeon TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 474d193ed0bSPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 475d193ed0bSPyun YongHyeon continue; 476d193ed0bSPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 477d193ed0bSPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 478d193ed0bSPyun YongHyeon hashes[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 479d193ed0bSPyun YongHyeon } 480d193ed0bSPyun YongHyeon if_maddr_runlock(ifp); 4819c2851d2SPyun YongHyeon } 482d193ed0bSPyun YongHyeon CSR_WRITE_2(sc, RxMacControl, rxfilt | 0x02); 483d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxHashTable, hashes[0]); 484d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxHashTable2, hashes[1]); 485d193ed0bSPyun YongHyeon } 486d193ed0bSPyun YongHyeon 487d193ed0bSPyun YongHyeon static void 488c186cf13SPyun YongHyeon sge_setvlan(struct sge_softc *sc) 489c186cf13SPyun YongHyeon { 490c186cf13SPyun YongHyeon struct ifnet *ifp; 491c186cf13SPyun YongHyeon uint16_t rxfilt; 492c186cf13SPyun YongHyeon 493c186cf13SPyun YongHyeon SGE_LOCK_ASSERT(sc); 494c186cf13SPyun YongHyeon 495c186cf13SPyun YongHyeon ifp = sc->sge_ifp; 496c186cf13SPyun YongHyeon if ((ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) == 0) 497c186cf13SPyun YongHyeon return; 498c186cf13SPyun YongHyeon rxfilt = CSR_READ_2(sc, RxMacControl); 499c186cf13SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 500c186cf13SPyun YongHyeon rxfilt |= RXMAC_STRIP_VLAN; 501c186cf13SPyun YongHyeon else 502c186cf13SPyun YongHyeon rxfilt &= ~RXMAC_STRIP_VLAN; 503c186cf13SPyun YongHyeon CSR_WRITE_2(sc, RxMacControl, rxfilt); 504c186cf13SPyun YongHyeon } 505c186cf13SPyun YongHyeon 506c186cf13SPyun YongHyeon static void 507d193ed0bSPyun YongHyeon sge_reset(struct sge_softc *sc) 508d193ed0bSPyun YongHyeon { 509d193ed0bSPyun YongHyeon 510d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 511d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 512d193ed0bSPyun YongHyeon 513d193ed0bSPyun YongHyeon /* Soft reset. */ 514d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, 0x8000); 515d193ed0bSPyun YongHyeon CSR_READ_4(sc, IntrControl); 516d193ed0bSPyun YongHyeon DELAY(100); 517d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, 0); 518d193ed0bSPyun YongHyeon /* Stop MAC. */ 519d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00); 520d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 0x1a00); 521d193ed0bSPyun YongHyeon 522d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 523d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 524d193ed0bSPyun YongHyeon 525d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, GMIIControl, 0); 526d193ed0bSPyun YongHyeon } 527d193ed0bSPyun YongHyeon 528d193ed0bSPyun YongHyeon /* 529d193ed0bSPyun YongHyeon * Probe for an SiS chip. Check the PCI vendor and device 530d193ed0bSPyun YongHyeon * IDs against our list and return a device name if we find a match. 531d193ed0bSPyun YongHyeon */ 532d193ed0bSPyun YongHyeon static int 533d193ed0bSPyun YongHyeon sge_probe(device_t dev) 534d193ed0bSPyun YongHyeon { 535d193ed0bSPyun YongHyeon struct sge_type *t; 536d193ed0bSPyun YongHyeon 537d193ed0bSPyun YongHyeon t = sge_devs; 538d193ed0bSPyun YongHyeon while (t->sge_name != NULL) { 539d193ed0bSPyun YongHyeon if ((pci_get_vendor(dev) == t->sge_vid) && 540d193ed0bSPyun YongHyeon (pci_get_device(dev) == t->sge_did)) { 541d193ed0bSPyun YongHyeon device_set_desc(dev, t->sge_name); 542d193ed0bSPyun YongHyeon return (BUS_PROBE_DEFAULT); 543d193ed0bSPyun YongHyeon } 544d193ed0bSPyun YongHyeon t++; 545d193ed0bSPyun YongHyeon } 546d193ed0bSPyun YongHyeon 547d193ed0bSPyun YongHyeon return (ENXIO); 548d193ed0bSPyun YongHyeon } 549d193ed0bSPyun YongHyeon 550d193ed0bSPyun YongHyeon /* 551d193ed0bSPyun YongHyeon * Attach the interface. Allocate softc structures, do ifmedia 552d193ed0bSPyun YongHyeon * setup and ethernet/BPF attach. 553d193ed0bSPyun YongHyeon */ 554d193ed0bSPyun YongHyeon static int 555d193ed0bSPyun YongHyeon sge_attach(device_t dev) 556d193ed0bSPyun YongHyeon { 557d193ed0bSPyun YongHyeon struct sge_softc *sc; 558d193ed0bSPyun YongHyeon struct ifnet *ifp; 559d193ed0bSPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 560d193ed0bSPyun YongHyeon int error = 0, rid; 561d193ed0bSPyun YongHyeon 562d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 563d193ed0bSPyun YongHyeon sc->sge_dev = dev; 564d193ed0bSPyun YongHyeon 565d193ed0bSPyun YongHyeon mtx_init(&sc->sge_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 566d193ed0bSPyun YongHyeon MTX_DEF); 567d193ed0bSPyun YongHyeon callout_init_mtx(&sc->sge_stat_ch, &sc->sge_mtx, 0); 568d193ed0bSPyun YongHyeon 569d193ed0bSPyun YongHyeon /* 570d193ed0bSPyun YongHyeon * Map control/status registers. 571d193ed0bSPyun YongHyeon */ 572d193ed0bSPyun YongHyeon pci_enable_busmaster(dev); 573d193ed0bSPyun YongHyeon 574d193ed0bSPyun YongHyeon /* Allocate resources. */ 575d193ed0bSPyun YongHyeon sc->sge_res_id = PCIR_BAR(0); 576d193ed0bSPyun YongHyeon sc->sge_res_type = SYS_RES_MEMORY; 577d193ed0bSPyun YongHyeon sc->sge_res = bus_alloc_resource_any(dev, sc->sge_res_type, 578d193ed0bSPyun YongHyeon &sc->sge_res_id, RF_ACTIVE); 579d193ed0bSPyun YongHyeon if (sc->sge_res == NULL) { 580d193ed0bSPyun YongHyeon device_printf(dev, "couldn't allocate resource\n"); 581d193ed0bSPyun YongHyeon error = ENXIO; 582d193ed0bSPyun YongHyeon goto fail; 583d193ed0bSPyun YongHyeon } 584d193ed0bSPyun YongHyeon 585d193ed0bSPyun YongHyeon rid = 0; 586d193ed0bSPyun YongHyeon sc->sge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 587d193ed0bSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 588d193ed0bSPyun YongHyeon if (sc->sge_irq == NULL) { 589d193ed0bSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 590d193ed0bSPyun YongHyeon error = ENXIO; 591d193ed0bSPyun YongHyeon goto fail; 592d193ed0bSPyun YongHyeon } 593d193ed0bSPyun YongHyeon sc->sge_rev = pci_get_revid(dev); 594d193ed0bSPyun YongHyeon if (pci_get_device(dev) == SIS_DEVICEID_190) 5957f20f021SPyun YongHyeon sc->sge_flags |= SGE_FLAG_FASTETHER | SGE_FLAG_SIS190; 596d193ed0bSPyun YongHyeon /* Reset the adapter. */ 597d193ed0bSPyun YongHyeon sge_reset(sc); 598d193ed0bSPyun YongHyeon 599d193ed0bSPyun YongHyeon /* Get MAC address from the EEPROM. */ 600d193ed0bSPyun YongHyeon if ((pci_read_config(dev, 0x73, 1) & 0x01) != 0) 601d193ed0bSPyun YongHyeon sge_get_mac_addr_apc(sc, eaddr); 602d193ed0bSPyun YongHyeon else 603d193ed0bSPyun YongHyeon sge_get_mac_addr_eeprom(sc, eaddr); 604d193ed0bSPyun YongHyeon 605d193ed0bSPyun YongHyeon if ((error = sge_dma_alloc(sc)) != 0) 606d193ed0bSPyun YongHyeon goto fail; 607d193ed0bSPyun YongHyeon 608d193ed0bSPyun YongHyeon ifp = sc->sge_ifp = if_alloc(IFT_ETHER); 609d193ed0bSPyun YongHyeon if (ifp == NULL) { 610d193ed0bSPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 611d193ed0bSPyun YongHyeon error = ENOSPC; 612d193ed0bSPyun YongHyeon goto fail; 613d193ed0bSPyun YongHyeon } 614d193ed0bSPyun YongHyeon ifp->if_softc = sc; 615d193ed0bSPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 616d193ed0bSPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 617d193ed0bSPyun YongHyeon ifp->if_ioctl = sge_ioctl; 618d193ed0bSPyun YongHyeon ifp->if_start = sge_start; 619d193ed0bSPyun YongHyeon ifp->if_init = sge_init; 620d193ed0bSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = SGE_TX_RING_CNT - 1; 621d193ed0bSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 622d193ed0bSPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 623d193ed0bSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_RXCSUM; 624d193ed0bSPyun YongHyeon ifp->if_hwassist = SGE_CSUM_FEATURES; 625d193ed0bSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 626d193ed0bSPyun YongHyeon /* 627d193ed0bSPyun YongHyeon * Do MII setup. 628d193ed0bSPyun YongHyeon */ 629d193ed0bSPyun YongHyeon if (mii_phy_probe(dev, &sc->sge_miibus, sge_ifmedia_upd, 630d193ed0bSPyun YongHyeon sge_ifmedia_sts)) { 631d193ed0bSPyun YongHyeon device_printf(dev, "no PHY found!\n"); 632d193ed0bSPyun YongHyeon error = ENXIO; 633d193ed0bSPyun YongHyeon goto fail; 634d193ed0bSPyun YongHyeon } 635d193ed0bSPyun YongHyeon 636d193ed0bSPyun YongHyeon /* 637d193ed0bSPyun YongHyeon * Call MI attach routine. 638d193ed0bSPyun YongHyeon */ 639d193ed0bSPyun YongHyeon ether_ifattach(ifp, eaddr); 640d193ed0bSPyun YongHyeon 641d193ed0bSPyun YongHyeon /* VLAN setup. */ 642c186cf13SPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SIS190) == 0) 643c186cf13SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | 644c186cf13SPyun YongHyeon IFCAP_VLAN_HWCSUM; 645d193ed0bSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 646d193ed0bSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 647d193ed0bSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 648d193ed0bSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 649d193ed0bSPyun YongHyeon 650d193ed0bSPyun YongHyeon /* Hook interrupt last to avoid having to lock softc */ 651d193ed0bSPyun YongHyeon error = bus_setup_intr(dev, sc->sge_irq, INTR_TYPE_NET | INTR_MPSAFE, 652d193ed0bSPyun YongHyeon NULL, sge_intr, sc, &sc->sge_intrhand); 653d193ed0bSPyun YongHyeon if (error) { 654d193ed0bSPyun YongHyeon device_printf(dev, "couldn't set up irq\n"); 655d193ed0bSPyun YongHyeon ether_ifdetach(ifp); 656d193ed0bSPyun YongHyeon goto fail; 657d193ed0bSPyun YongHyeon } 658d193ed0bSPyun YongHyeon 659d193ed0bSPyun YongHyeon fail: 660d193ed0bSPyun YongHyeon if (error) 661d193ed0bSPyun YongHyeon sge_detach(dev); 662d193ed0bSPyun YongHyeon 663d193ed0bSPyun YongHyeon return (error); 664d193ed0bSPyun YongHyeon } 665d193ed0bSPyun YongHyeon 666d193ed0bSPyun YongHyeon /* 667d193ed0bSPyun YongHyeon * Shutdown hardware and free up resources. This can be called any 668d193ed0bSPyun YongHyeon * time after the mutex has been initialized. It is called in both 669d193ed0bSPyun YongHyeon * the error case in attach and the normal detach case so it needs 670d193ed0bSPyun YongHyeon * to be careful about only freeing resources that have actually been 671d193ed0bSPyun YongHyeon * allocated. 672d193ed0bSPyun YongHyeon */ 673d193ed0bSPyun YongHyeon static int 674d193ed0bSPyun YongHyeon sge_detach(device_t dev) 675d193ed0bSPyun YongHyeon { 676d193ed0bSPyun YongHyeon struct sge_softc *sc; 677d193ed0bSPyun YongHyeon struct ifnet *ifp; 678d193ed0bSPyun YongHyeon 679d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 680d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 681d193ed0bSPyun YongHyeon /* These should only be active if attach succeeded. */ 682d193ed0bSPyun YongHyeon if (device_is_attached(dev)) { 683d193ed0bSPyun YongHyeon ether_ifdetach(ifp); 684d193ed0bSPyun YongHyeon SGE_LOCK(sc); 685d193ed0bSPyun YongHyeon sge_stop(sc); 686d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 687d193ed0bSPyun YongHyeon callout_drain(&sc->sge_stat_ch); 688d193ed0bSPyun YongHyeon } 689d193ed0bSPyun YongHyeon if (sc->sge_miibus) 690d193ed0bSPyun YongHyeon device_delete_child(dev, sc->sge_miibus); 691d193ed0bSPyun YongHyeon bus_generic_detach(dev); 692d193ed0bSPyun YongHyeon 693d193ed0bSPyun YongHyeon if (sc->sge_intrhand) 694d193ed0bSPyun YongHyeon bus_teardown_intr(dev, sc->sge_irq, sc->sge_intrhand); 695d193ed0bSPyun YongHyeon if (sc->sge_irq) 696d193ed0bSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sge_irq); 697d193ed0bSPyun YongHyeon if (sc->sge_res) 698d193ed0bSPyun YongHyeon bus_release_resource(dev, sc->sge_res_type, sc->sge_res_id, 699d193ed0bSPyun YongHyeon sc->sge_res); 700d193ed0bSPyun YongHyeon if (ifp) 701d193ed0bSPyun YongHyeon if_free(ifp); 702d193ed0bSPyun YongHyeon sge_dma_free(sc); 703d193ed0bSPyun YongHyeon mtx_destroy(&sc->sge_mtx); 704d193ed0bSPyun YongHyeon 705d193ed0bSPyun YongHyeon return (0); 706d193ed0bSPyun YongHyeon } 707d193ed0bSPyun YongHyeon 708d193ed0bSPyun YongHyeon /* 709d193ed0bSPyun YongHyeon * Stop all chip I/O so that the kernel's probe routines don't 710d193ed0bSPyun YongHyeon * get confused by errant DMAs when rebooting. 711d193ed0bSPyun YongHyeon */ 712d193ed0bSPyun YongHyeon static int 713d193ed0bSPyun YongHyeon sge_shutdown(device_t dev) 714d193ed0bSPyun YongHyeon { 715d193ed0bSPyun YongHyeon struct sge_softc *sc; 716d193ed0bSPyun YongHyeon 717d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 718d193ed0bSPyun YongHyeon SGE_LOCK(sc); 719d193ed0bSPyun YongHyeon sge_stop(sc); 720d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 721d193ed0bSPyun YongHyeon return (0); 722d193ed0bSPyun YongHyeon } 723d193ed0bSPyun YongHyeon 724d193ed0bSPyun YongHyeon static int 725d193ed0bSPyun YongHyeon sge_suspend(device_t dev) 726d193ed0bSPyun YongHyeon { 727d193ed0bSPyun YongHyeon struct sge_softc *sc; 728d193ed0bSPyun YongHyeon struct ifnet *ifp; 729d193ed0bSPyun YongHyeon 730d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 731d193ed0bSPyun YongHyeon SGE_LOCK(sc); 732d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 733d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 734d193ed0bSPyun YongHyeon sge_stop(sc); 735d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 736d193ed0bSPyun YongHyeon return (0); 737d193ed0bSPyun YongHyeon } 738d193ed0bSPyun YongHyeon 739d193ed0bSPyun YongHyeon static int 740d193ed0bSPyun YongHyeon sge_resume(device_t dev) 741d193ed0bSPyun YongHyeon { 742d193ed0bSPyun YongHyeon struct sge_softc *sc; 743d193ed0bSPyun YongHyeon struct ifnet *ifp; 744d193ed0bSPyun YongHyeon 745d193ed0bSPyun YongHyeon sc = device_get_softc(dev); 746d193ed0bSPyun YongHyeon SGE_LOCK(sc); 747d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 748d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) 749d193ed0bSPyun YongHyeon sge_init_locked(sc); 750d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 751d193ed0bSPyun YongHyeon return (0); 752d193ed0bSPyun YongHyeon } 753d193ed0bSPyun YongHyeon 754d193ed0bSPyun YongHyeon static int 755d193ed0bSPyun YongHyeon sge_dma_alloc(struct sge_softc *sc) 756d193ed0bSPyun YongHyeon { 757d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 758d193ed0bSPyun YongHyeon struct sge_list_data *ld; 759d193ed0bSPyun YongHyeon int error, i; 760d193ed0bSPyun YongHyeon 761d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 762d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 763d193ed0bSPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->sge_dev), 764d193ed0bSPyun YongHyeon 1, 0, /* alignment, boundary */ 765d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 766d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 767d193ed0bSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 768d193ed0bSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 769d193ed0bSPyun YongHyeon 1, /* nsegments */ 770d193ed0bSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 771d193ed0bSPyun YongHyeon 0, /* flags */ 772d193ed0bSPyun YongHyeon NULL, /* lockfunc */ 773d193ed0bSPyun YongHyeon NULL, /* lockarg */ 774d193ed0bSPyun YongHyeon &cd->sge_tag); 775d193ed0bSPyun YongHyeon if (error != 0) { 776d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 777d193ed0bSPyun YongHyeon "could not create parent DMA tag.\n"); 778d193ed0bSPyun YongHyeon goto fail; 779d193ed0bSPyun YongHyeon } 780d193ed0bSPyun YongHyeon 781d193ed0bSPyun YongHyeon /* RX descriptor ring */ 782d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, 783d193ed0bSPyun YongHyeon SGE_DESC_ALIGN, 0, /* alignment, boundary */ 784d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 785d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 786d193ed0bSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 787d193ed0bSPyun YongHyeon SGE_RX_RING_SZ, 1, /* maxsize,nsegments */ 788d193ed0bSPyun YongHyeon SGE_RX_RING_SZ, /* maxsegsize */ 789d193ed0bSPyun YongHyeon 0, /* flags */ 790d193ed0bSPyun YongHyeon NULL, /* lockfunc */ 791d193ed0bSPyun YongHyeon NULL, /* lockarg */ 792d193ed0bSPyun YongHyeon &cd->sge_rx_tag); 793d193ed0bSPyun YongHyeon if (error != 0) { 794d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 795d193ed0bSPyun YongHyeon "could not create Rx ring DMA tag.\n"); 796d193ed0bSPyun YongHyeon goto fail; 797d193ed0bSPyun YongHyeon } 798d193ed0bSPyun YongHyeon /* Allocate DMA'able memory and load DMA map for RX ring. */ 799d193ed0bSPyun YongHyeon error = bus_dmamem_alloc(cd->sge_rx_tag, (void **)&ld->sge_rx_ring, 800d193ed0bSPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, 801d193ed0bSPyun YongHyeon &cd->sge_rx_dmamap); 802d193ed0bSPyun YongHyeon if (error != 0) { 803d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 804d193ed0bSPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 805d193ed0bSPyun YongHyeon goto fail; 806d193ed0bSPyun YongHyeon } 807d193ed0bSPyun YongHyeon error = bus_dmamap_load(cd->sge_rx_tag, cd->sge_rx_dmamap, 808d193ed0bSPyun YongHyeon ld->sge_rx_ring, SGE_RX_RING_SZ, sge_dma_map_addr, 809d193ed0bSPyun YongHyeon &ld->sge_rx_paddr, BUS_DMA_NOWAIT); 810d193ed0bSPyun YongHyeon if (error != 0) { 811d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 812d193ed0bSPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 813d193ed0bSPyun YongHyeon } 814d193ed0bSPyun YongHyeon 815d193ed0bSPyun YongHyeon /* TX descriptor ring */ 816d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, 817d193ed0bSPyun YongHyeon SGE_DESC_ALIGN, 0, /* alignment, boundary */ 818d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 819d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 820d193ed0bSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 821d193ed0bSPyun YongHyeon SGE_TX_RING_SZ, 1, /* maxsize,nsegments */ 822d193ed0bSPyun YongHyeon SGE_TX_RING_SZ, /* maxsegsize */ 823d193ed0bSPyun YongHyeon 0, /* flags */ 824d193ed0bSPyun YongHyeon NULL, /* lockfunc */ 825d193ed0bSPyun YongHyeon NULL, /* lockarg */ 826d193ed0bSPyun YongHyeon &cd->sge_tx_tag); 827d193ed0bSPyun YongHyeon if (error != 0) { 828d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 829d193ed0bSPyun YongHyeon "could not create Rx ring DMA tag.\n"); 830d193ed0bSPyun YongHyeon goto fail; 831d193ed0bSPyun YongHyeon } 832d193ed0bSPyun YongHyeon /* Allocate DMA'able memory and load DMA map for TX ring. */ 833d193ed0bSPyun YongHyeon error = bus_dmamem_alloc(cd->sge_tx_tag, (void **)&ld->sge_tx_ring, 834d193ed0bSPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, 835d193ed0bSPyun YongHyeon &cd->sge_tx_dmamap); 836d193ed0bSPyun YongHyeon if (error != 0) { 837d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 838d193ed0bSPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 839d193ed0bSPyun YongHyeon goto fail; 840d193ed0bSPyun YongHyeon } 841d193ed0bSPyun YongHyeon error = bus_dmamap_load(cd->sge_tx_tag, cd->sge_tx_dmamap, 842d193ed0bSPyun YongHyeon ld->sge_tx_ring, SGE_TX_RING_SZ, sge_dma_map_addr, 843d193ed0bSPyun YongHyeon &ld->sge_tx_paddr, BUS_DMA_NOWAIT); 844d193ed0bSPyun YongHyeon if (error != 0) { 845d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 846d193ed0bSPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 847d193ed0bSPyun YongHyeon goto fail; 848d193ed0bSPyun YongHyeon } 849d193ed0bSPyun YongHyeon 850d193ed0bSPyun YongHyeon /* Create DMA tag for Tx buffers. */ 851d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, 1, 0, BUS_SPACE_MAXADDR, 852d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * SGE_MAXTXSEGS, 853d193ed0bSPyun YongHyeon SGE_MAXTXSEGS, MCLBYTES, 0, NULL, NULL, &cd->sge_txmbuf_tag); 854d193ed0bSPyun YongHyeon if (error != 0) { 855d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 856d193ed0bSPyun YongHyeon "could not create Tx mbuf DMA tag.\n"); 857d193ed0bSPyun YongHyeon goto fail; 858d193ed0bSPyun YongHyeon } 859d193ed0bSPyun YongHyeon 860d193ed0bSPyun YongHyeon /* Create DMA tag for Rx buffers. */ 861d193ed0bSPyun YongHyeon error = bus_dma_tag_create(cd->sge_tag, SGE_RX_BUF_ALIGN, 0, 862d193ed0bSPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 863d193ed0bSPyun YongHyeon MCLBYTES, 0, NULL, NULL, &cd->sge_rxmbuf_tag); 864d193ed0bSPyun YongHyeon if (error != 0) { 865d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 866d193ed0bSPyun YongHyeon "could not create Rx mbuf DMA tag.\n"); 867d193ed0bSPyun YongHyeon goto fail; 868d193ed0bSPyun YongHyeon } 869d193ed0bSPyun YongHyeon 870d193ed0bSPyun YongHyeon /* Create DMA maps for Tx buffers. */ 871d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TX_RING_CNT; i++) { 872d193ed0bSPyun YongHyeon error = bus_dmamap_create(cd->sge_txmbuf_tag, 0, 873d193ed0bSPyun YongHyeon &cd->sge_tx_map[i]); 874d193ed0bSPyun YongHyeon if (error != 0) { 875d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 876d193ed0bSPyun YongHyeon "could not create Tx DMA map.\n"); 877d193ed0bSPyun YongHyeon goto fail; 878d193ed0bSPyun YongHyeon } 879d193ed0bSPyun YongHyeon } 880d193ed0bSPyun YongHyeon /* Create spare DMA map for Rx buffer. */ 881d193ed0bSPyun YongHyeon error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, &cd->sge_rx_spare_map); 882d193ed0bSPyun YongHyeon if (error != 0) { 883d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 884d193ed0bSPyun YongHyeon "could not create spare Rx DMA map.\n"); 885d193ed0bSPyun YongHyeon goto fail; 886d193ed0bSPyun YongHyeon } 887d193ed0bSPyun YongHyeon /* Create DMA maps for Rx buffers. */ 888d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 889d193ed0bSPyun YongHyeon error = bus_dmamap_create(cd->sge_rxmbuf_tag, 0, 890d193ed0bSPyun YongHyeon &cd->sge_rx_map[i]); 891d193ed0bSPyun YongHyeon if (error) { 892d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 893d193ed0bSPyun YongHyeon "could not create Rx DMA map.\n"); 894d193ed0bSPyun YongHyeon goto fail; 895d193ed0bSPyun YongHyeon } 896d193ed0bSPyun YongHyeon } 897d193ed0bSPyun YongHyeon fail: 898d193ed0bSPyun YongHyeon return (error); 899d193ed0bSPyun YongHyeon } 900d193ed0bSPyun YongHyeon 901d193ed0bSPyun YongHyeon static void 902d193ed0bSPyun YongHyeon sge_dma_free(struct sge_softc *sc) 903d193ed0bSPyun YongHyeon { 904d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 905d193ed0bSPyun YongHyeon struct sge_list_data *ld; 906d193ed0bSPyun YongHyeon int i; 907d193ed0bSPyun YongHyeon 908d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 909d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 910d193ed0bSPyun YongHyeon /* Rx ring. */ 911d193ed0bSPyun YongHyeon if (cd->sge_rx_tag != NULL) { 912d193ed0bSPyun YongHyeon if (cd->sge_rx_dmamap != NULL) 913d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_rx_tag, cd->sge_rx_dmamap); 914d193ed0bSPyun YongHyeon if (cd->sge_rx_dmamap != NULL && ld->sge_rx_ring != NULL) 915d193ed0bSPyun YongHyeon bus_dmamem_free(cd->sge_rx_tag, ld->sge_rx_ring, 916d193ed0bSPyun YongHyeon cd->sge_rx_dmamap); 917d193ed0bSPyun YongHyeon ld->sge_rx_ring = NULL; 918d193ed0bSPyun YongHyeon cd->sge_rx_dmamap = NULL; 919d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_rx_tag); 920d193ed0bSPyun YongHyeon cd->sge_rx_tag = NULL; 921d193ed0bSPyun YongHyeon } 922d193ed0bSPyun YongHyeon /* Tx ring. */ 923d193ed0bSPyun YongHyeon if (cd->sge_tx_tag != NULL) { 924d193ed0bSPyun YongHyeon if (cd->sge_tx_dmamap != NULL) 925d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_tx_tag, cd->sge_tx_dmamap); 926d193ed0bSPyun YongHyeon if (cd->sge_tx_dmamap != NULL && ld->sge_tx_ring != NULL) 927d193ed0bSPyun YongHyeon bus_dmamem_free(cd->sge_tx_tag, ld->sge_tx_ring, 928d193ed0bSPyun YongHyeon cd->sge_tx_dmamap); 929d193ed0bSPyun YongHyeon ld->sge_tx_ring = NULL; 930d193ed0bSPyun YongHyeon cd->sge_tx_dmamap = NULL; 931d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_tx_tag); 932d193ed0bSPyun YongHyeon cd->sge_tx_tag = NULL; 933d193ed0bSPyun YongHyeon } 934d193ed0bSPyun YongHyeon /* Rx buffers. */ 935d193ed0bSPyun YongHyeon if (cd->sge_rxmbuf_tag != NULL) { 936d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 937d193ed0bSPyun YongHyeon if (cd->sge_rx_map[i] != NULL) { 938d193ed0bSPyun YongHyeon bus_dmamap_destroy(cd->sge_rxmbuf_tag, 939d193ed0bSPyun YongHyeon cd->sge_rx_map[i]); 940d193ed0bSPyun YongHyeon cd->sge_rx_map[i] = NULL; 941d193ed0bSPyun YongHyeon } 942d193ed0bSPyun YongHyeon } 943d193ed0bSPyun YongHyeon if (cd->sge_rx_spare_map != NULL) { 944d193ed0bSPyun YongHyeon bus_dmamap_destroy(cd->sge_rxmbuf_tag, 945d193ed0bSPyun YongHyeon cd->sge_rx_spare_map); 946d193ed0bSPyun YongHyeon cd->sge_rx_spare_map = NULL; 947d193ed0bSPyun YongHyeon } 948d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_rxmbuf_tag); 949d193ed0bSPyun YongHyeon cd->sge_rxmbuf_tag = NULL; 950d193ed0bSPyun YongHyeon } 951d193ed0bSPyun YongHyeon /* Tx buffers. */ 952d193ed0bSPyun YongHyeon if (cd->sge_txmbuf_tag != NULL) { 953d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TX_RING_CNT; i++) { 954d193ed0bSPyun YongHyeon if (cd->sge_tx_map[i] != NULL) { 955d193ed0bSPyun YongHyeon bus_dmamap_destroy(cd->sge_txmbuf_tag, 956d193ed0bSPyun YongHyeon cd->sge_tx_map[i]); 957d193ed0bSPyun YongHyeon cd->sge_tx_map[i] = NULL; 958d193ed0bSPyun YongHyeon } 959d193ed0bSPyun YongHyeon } 960d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_txmbuf_tag); 961d193ed0bSPyun YongHyeon cd->sge_txmbuf_tag = NULL; 962d193ed0bSPyun YongHyeon } 963d193ed0bSPyun YongHyeon if (cd->sge_tag != NULL) 964d193ed0bSPyun YongHyeon bus_dma_tag_destroy(cd->sge_tag); 965d193ed0bSPyun YongHyeon cd->sge_tag = NULL; 966d193ed0bSPyun YongHyeon } 967d193ed0bSPyun YongHyeon 968d193ed0bSPyun YongHyeon /* 969d193ed0bSPyun YongHyeon * Initialize the TX descriptors. 970d193ed0bSPyun YongHyeon */ 971d193ed0bSPyun YongHyeon static int 972d193ed0bSPyun YongHyeon sge_list_tx_init(struct sge_softc *sc) 973d193ed0bSPyun YongHyeon { 974d193ed0bSPyun YongHyeon struct sge_list_data *ld; 975d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 976d193ed0bSPyun YongHyeon 977d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 978d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 979d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 980d193ed0bSPyun YongHyeon bzero(ld->sge_tx_ring, SGE_TX_RING_SZ); 981d193ed0bSPyun YongHyeon ld->sge_tx_ring[SGE_TX_RING_CNT - 1].sge_flags = htole32(RING_END); 982d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap, 983d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 984d193ed0bSPyun YongHyeon cd->sge_tx_prod = 0; 985d193ed0bSPyun YongHyeon cd->sge_tx_cons = 0; 986d193ed0bSPyun YongHyeon cd->sge_tx_cnt = 0; 987d193ed0bSPyun YongHyeon return (0); 988d193ed0bSPyun YongHyeon } 989d193ed0bSPyun YongHyeon 990d193ed0bSPyun YongHyeon static int 991d193ed0bSPyun YongHyeon sge_list_tx_free(struct sge_softc *sc) 992d193ed0bSPyun YongHyeon { 993d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 994d193ed0bSPyun YongHyeon int i; 995d193ed0bSPyun YongHyeon 996d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 997d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 998d193ed0bSPyun YongHyeon for (i = 0; i < SGE_TX_RING_CNT; i++) { 999d193ed0bSPyun YongHyeon if (cd->sge_tx_mbuf[i] != NULL) { 1000d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_txmbuf_tag, 1001d193ed0bSPyun YongHyeon cd->sge_tx_map[i], BUS_DMASYNC_POSTWRITE); 1002d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_txmbuf_tag, 1003d193ed0bSPyun YongHyeon cd->sge_tx_map[i]); 1004d193ed0bSPyun YongHyeon m_free(cd->sge_tx_mbuf[i]); 1005d193ed0bSPyun YongHyeon cd->sge_tx_mbuf[i] = NULL; 1006d193ed0bSPyun YongHyeon } 1007d193ed0bSPyun YongHyeon } 1008d193ed0bSPyun YongHyeon 1009d193ed0bSPyun YongHyeon return (0); 1010d193ed0bSPyun YongHyeon } 1011d193ed0bSPyun YongHyeon 1012d193ed0bSPyun YongHyeon /* 1013d193ed0bSPyun YongHyeon * Initialize the RX descriptors and allocate mbufs for them. Note that 1014d193ed0bSPyun YongHyeon * we arrange the descriptors in a closed ring, so that the last descriptor 1015d193ed0bSPyun YongHyeon * has RING_END flag set. 1016d193ed0bSPyun YongHyeon */ 1017d193ed0bSPyun YongHyeon static int 1018d193ed0bSPyun YongHyeon sge_list_rx_init(struct sge_softc *sc) 1019d193ed0bSPyun YongHyeon { 1020d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1021d193ed0bSPyun YongHyeon int i; 1022d193ed0bSPyun YongHyeon 1023d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1024d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1025d193ed0bSPyun YongHyeon cd->sge_rx_cons = 0; 1026d193ed0bSPyun YongHyeon bzero(sc->sge_ldata.sge_rx_ring, SGE_RX_RING_SZ); 1027d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 1028d193ed0bSPyun YongHyeon if (sge_newbuf(sc, i) != 0) 1029d193ed0bSPyun YongHyeon return (ENOBUFS); 1030d193ed0bSPyun YongHyeon } 1031d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap, 1032d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1033d193ed0bSPyun YongHyeon return (0); 1034d193ed0bSPyun YongHyeon } 1035d193ed0bSPyun YongHyeon 1036d193ed0bSPyun YongHyeon static int 1037d193ed0bSPyun YongHyeon sge_list_rx_free(struct sge_softc *sc) 1038d193ed0bSPyun YongHyeon { 1039d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1040d193ed0bSPyun YongHyeon int i; 1041d193ed0bSPyun YongHyeon 1042d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1043d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1044d193ed0bSPyun YongHyeon for (i = 0; i < SGE_RX_RING_CNT; i++) { 1045d193ed0bSPyun YongHyeon if (cd->sge_rx_mbuf[i] != NULL) { 1046d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rxmbuf_tag, cd->sge_rx_map[i], 1047d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD); 1048d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_rxmbuf_tag, 1049d193ed0bSPyun YongHyeon cd->sge_rx_map[i]); 1050d193ed0bSPyun YongHyeon m_free(cd->sge_rx_mbuf[i]); 1051d193ed0bSPyun YongHyeon cd->sge_rx_mbuf[i] = NULL; 1052d193ed0bSPyun YongHyeon } 1053d193ed0bSPyun YongHyeon } 1054d193ed0bSPyun YongHyeon return (0); 1055d193ed0bSPyun YongHyeon } 1056d193ed0bSPyun YongHyeon 1057d193ed0bSPyun YongHyeon /* 1058d193ed0bSPyun YongHyeon * Initialize an RX descriptor and attach an MBUF cluster. 1059d193ed0bSPyun YongHyeon */ 1060d193ed0bSPyun YongHyeon static int 1061d193ed0bSPyun YongHyeon sge_newbuf(struct sge_softc *sc, int prod) 1062d193ed0bSPyun YongHyeon { 1063d193ed0bSPyun YongHyeon struct mbuf *m; 1064d193ed0bSPyun YongHyeon struct sge_desc *desc; 1065d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1066d193ed0bSPyun YongHyeon bus_dma_segment_t segs[1]; 1067d193ed0bSPyun YongHyeon bus_dmamap_t map; 1068d193ed0bSPyun YongHyeon int error, nsegs; 1069d193ed0bSPyun YongHyeon 1070d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1071d193ed0bSPyun YongHyeon 1072d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1073d193ed0bSPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1074d193ed0bSPyun YongHyeon if (m == NULL) 1075d193ed0bSPyun YongHyeon return (ENOBUFS); 1076d193ed0bSPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 1077d193ed0bSPyun YongHyeon m_adj(m, SGE_RX_BUF_ALIGN); 1078d193ed0bSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(cd->sge_rxmbuf_tag, 1079d193ed0bSPyun YongHyeon cd->sge_rx_spare_map, m, segs, &nsegs, 0); 1080d193ed0bSPyun YongHyeon if (error != 0) { 1081d193ed0bSPyun YongHyeon m_freem(m); 1082d193ed0bSPyun YongHyeon return (error); 1083d193ed0bSPyun YongHyeon } 1084d193ed0bSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1085d193ed0bSPyun YongHyeon if (cd->sge_rx_mbuf[prod] != NULL) { 1086d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rxmbuf_tag, cd->sge_rx_map[prod], 1087d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD); 1088d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_rxmbuf_tag, cd->sge_rx_map[prod]); 1089d193ed0bSPyun YongHyeon } 1090d193ed0bSPyun YongHyeon map = cd->sge_rx_map[prod]; 1091d193ed0bSPyun YongHyeon cd->sge_rx_map[prod] = cd->sge_rx_spare_map; 1092d193ed0bSPyun YongHyeon cd->sge_rx_spare_map = map; 1093d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rxmbuf_tag, cd->sge_rx_map[prod], 1094d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD); 1095d193ed0bSPyun YongHyeon cd->sge_rx_mbuf[prod] = m; 1096d193ed0bSPyun YongHyeon 1097d193ed0bSPyun YongHyeon desc = &sc->sge_ldata.sge_rx_ring[prod]; 1098d193ed0bSPyun YongHyeon desc->sge_sts_size = 0; 1099d193ed0bSPyun YongHyeon desc->sge_ptr = htole32(SGE_ADDR_LO(segs[0].ds_addr)); 1100d193ed0bSPyun YongHyeon desc->sge_flags = htole32(segs[0].ds_len); 1101d193ed0bSPyun YongHyeon if (prod == SGE_RX_RING_CNT - 1) 1102d193ed0bSPyun YongHyeon desc->sge_flags |= htole32(RING_END); 1103d193ed0bSPyun YongHyeon desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR | RDC_IP_CSUM | 1104d193ed0bSPyun YongHyeon RDC_TCP_CSUM | RDC_UDP_CSUM); 1105d193ed0bSPyun YongHyeon return (0); 1106d193ed0bSPyun YongHyeon } 1107d193ed0bSPyun YongHyeon 1108d193ed0bSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 1109d193ed0bSPyun YongHyeon static __inline void 1110d193ed0bSPyun YongHyeon sge_fixup_rx(struct mbuf *m) 1111d193ed0bSPyun YongHyeon { 1112d193ed0bSPyun YongHyeon int i; 1113d193ed0bSPyun YongHyeon uint16_t *src, *dst; 1114d193ed0bSPyun YongHyeon 1115d193ed0bSPyun YongHyeon src = mtod(m, uint16_t *); 1116d193ed0bSPyun YongHyeon dst = src - 3; 1117d193ed0bSPyun YongHyeon 1118d193ed0bSPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 1119d193ed0bSPyun YongHyeon *dst++ = *src++; 1120d193ed0bSPyun YongHyeon 1121d193ed0bSPyun YongHyeon m->m_data -= (SGE_RX_BUF_ALIGN - ETHER_ALIGN); 1122d193ed0bSPyun YongHyeon } 1123d193ed0bSPyun YongHyeon #endif 1124d193ed0bSPyun YongHyeon 1125d193ed0bSPyun YongHyeon static __inline void 1126d193ed0bSPyun YongHyeon sge_discard_rxbuf(struct sge_softc *sc, int index) 1127d193ed0bSPyun YongHyeon { 1128d193ed0bSPyun YongHyeon struct sge_desc *desc; 1129d193ed0bSPyun YongHyeon 1130d193ed0bSPyun YongHyeon desc = &sc->sge_ldata.sge_rx_ring[index]; 1131d193ed0bSPyun YongHyeon desc->sge_sts_size = 0; 1132d193ed0bSPyun YongHyeon desc->sge_flags = htole32(MCLBYTES - SGE_RX_BUF_ALIGN); 1133d193ed0bSPyun YongHyeon if (index == SGE_RX_RING_CNT - 1) 1134d193ed0bSPyun YongHyeon desc->sge_flags |= htole32(RING_END); 1135d193ed0bSPyun YongHyeon desc->sge_cmdsts = htole32(RDC_OWN | RDC_INTR | RDC_IP_CSUM | 1136d193ed0bSPyun YongHyeon RDC_TCP_CSUM | RDC_UDP_CSUM); 1137d193ed0bSPyun YongHyeon } 1138d193ed0bSPyun YongHyeon 1139d193ed0bSPyun YongHyeon /* 1140d193ed0bSPyun YongHyeon * A frame has been uploaded: pass the resulting mbuf chain up to 1141d193ed0bSPyun YongHyeon * the higher level protocols. 1142d193ed0bSPyun YongHyeon */ 1143d193ed0bSPyun YongHyeon static void 1144d193ed0bSPyun YongHyeon sge_rxeof(struct sge_softc *sc) 1145d193ed0bSPyun YongHyeon { 1146d193ed0bSPyun YongHyeon struct ifnet *ifp; 1147d193ed0bSPyun YongHyeon struct mbuf *m; 1148d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1149d193ed0bSPyun YongHyeon struct sge_desc *cur_rx; 1150d193ed0bSPyun YongHyeon uint32_t rxinfo, rxstat; 1151d193ed0bSPyun YongHyeon int cons, prog; 1152d193ed0bSPyun YongHyeon 1153d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1154d193ed0bSPyun YongHyeon 1155d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1156d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1157d193ed0bSPyun YongHyeon 1158d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap, 1159d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1160d193ed0bSPyun YongHyeon cons = cd->sge_rx_cons; 1161d193ed0bSPyun YongHyeon for (prog = 0; prog < SGE_RX_RING_CNT; prog++, 1162d193ed0bSPyun YongHyeon SGE_INC(cons, SGE_RX_RING_CNT)) { 1163d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1164d193ed0bSPyun YongHyeon break; 1165d193ed0bSPyun YongHyeon cur_rx = &sc->sge_ldata.sge_rx_ring[cons]; 1166d193ed0bSPyun YongHyeon rxinfo = le32toh(cur_rx->sge_cmdsts); 1167d193ed0bSPyun YongHyeon if ((rxinfo & RDC_OWN) != 0) 1168d193ed0bSPyun YongHyeon break; 1169d193ed0bSPyun YongHyeon rxstat = le32toh(cur_rx->sge_sts_size); 1170d1c5ee80SPyun YongHyeon if ((rxstat & RDS_CRCOK) == 0 || SGE_RX_ERROR(rxstat) != 0 || 1171d1c5ee80SPyun YongHyeon SGE_RX_NSEGS(rxstat) != 1) { 1172d193ed0bSPyun YongHyeon /* XXX We don't support multi-segment frames yet. */ 1173d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS 1174d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "Rx error : 0x%b\n", rxstat, 1175d193ed0bSPyun YongHyeon RX_ERR_BITS); 1176d193ed0bSPyun YongHyeon #endif 1177d193ed0bSPyun YongHyeon sge_discard_rxbuf(sc, cons); 1178d193ed0bSPyun YongHyeon ifp->if_ierrors++; 1179d193ed0bSPyun YongHyeon continue; 1180d193ed0bSPyun YongHyeon } 1181d193ed0bSPyun YongHyeon m = cd->sge_rx_mbuf[cons]; 1182d193ed0bSPyun YongHyeon if (sge_newbuf(sc, cons) != 0) { 1183d193ed0bSPyun YongHyeon sge_discard_rxbuf(sc, cons); 1184d193ed0bSPyun YongHyeon ifp->if_iqdrops++; 1185d193ed0bSPyun YongHyeon continue; 1186d193ed0bSPyun YongHyeon } 1187d193ed0bSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) { 1188d193ed0bSPyun YongHyeon if ((rxinfo & RDC_IP_CSUM) != 0 && 1189d193ed0bSPyun YongHyeon (rxinfo & RDC_IP_CSUM_OK) != 0) 1190d193ed0bSPyun YongHyeon m->m_pkthdr.csum_flags |= 1191d193ed0bSPyun YongHyeon CSUM_IP_CHECKED | CSUM_IP_VALID; 1192d193ed0bSPyun YongHyeon if (((rxinfo & RDC_TCP_CSUM) != 0 && 1193d193ed0bSPyun YongHyeon (rxinfo & RDC_TCP_CSUM_OK) != 0) || 1194d193ed0bSPyun YongHyeon ((rxinfo & RDC_UDP_CSUM) != 0 && 1195d193ed0bSPyun YongHyeon (rxinfo & RDC_UDP_CSUM_OK) != 0)) { 1196d193ed0bSPyun YongHyeon m->m_pkthdr.csum_flags |= 1197d193ed0bSPyun YongHyeon CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 1198d193ed0bSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 1199d193ed0bSPyun YongHyeon } 1200d193ed0bSPyun YongHyeon } 1201c186cf13SPyun YongHyeon /* Check for VLAN tagged frame. */ 1202c186cf13SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 1203c186cf13SPyun YongHyeon (rxstat & RDS_VLAN) != 0) { 1204c186cf13SPyun YongHyeon m->m_pkthdr.ether_vtag = rxinfo & RDC_VLAN_MASK; 1205c186cf13SPyun YongHyeon m->m_flags |= M_VLANTAG; 1206c186cf13SPyun YongHyeon } 1207d1c5ee80SPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SIS190) == 0) { 1208d1c5ee80SPyun YongHyeon /* 1209d1c5ee80SPyun YongHyeon * Account for 10bytes auto padding which is used 1210d1c5ee80SPyun YongHyeon * to align IP header on 32bit boundary. Also note, 1211d1c5ee80SPyun YongHyeon * CRC bytes is automatically removed by the 1212d1c5ee80SPyun YongHyeon * hardware. 1213d1c5ee80SPyun YongHyeon */ 1214d1c5ee80SPyun YongHyeon m->m_data += SGE_RX_PAD_BYTES; 1215d1c5ee80SPyun YongHyeon m->m_pkthdr.len = m->m_len = SGE_RX_BYTES(rxstat) - 1216d1c5ee80SPyun YongHyeon SGE_RX_PAD_BYTES; 1217d1c5ee80SPyun YongHyeon } else { 1218d1c5ee80SPyun YongHyeon m->m_pkthdr.len = m->m_len = SGE_RX_BYTES(rxstat) - 1219d1c5ee80SPyun YongHyeon ETHER_CRC_LEN; 1220d193ed0bSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 1221d193ed0bSPyun YongHyeon sge_fixup_rx(m); 1222d193ed0bSPyun YongHyeon #endif 1223d1c5ee80SPyun YongHyeon } 1224d193ed0bSPyun YongHyeon m->m_pkthdr.rcvif = ifp; 1225d193ed0bSPyun YongHyeon ifp->if_ipackets++; 1226d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1227d193ed0bSPyun YongHyeon (*ifp->if_input)(ifp, m); 1228d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1229d193ed0bSPyun YongHyeon } 1230d193ed0bSPyun YongHyeon 1231d193ed0bSPyun YongHyeon if (prog > 0) { 1232d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_rx_tag, cd->sge_rx_dmamap, 1233d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1234d193ed0bSPyun YongHyeon cd->sge_rx_cons = cons; 1235d193ed0bSPyun YongHyeon } 1236d193ed0bSPyun YongHyeon } 1237d193ed0bSPyun YongHyeon 1238d193ed0bSPyun YongHyeon /* 1239d193ed0bSPyun YongHyeon * A frame was downloaded to the chip. It's safe for us to clean up 1240d193ed0bSPyun YongHyeon * the list buffers. 1241d193ed0bSPyun YongHyeon */ 1242d193ed0bSPyun YongHyeon static void 1243d193ed0bSPyun YongHyeon sge_txeof(struct sge_softc *sc) 1244d193ed0bSPyun YongHyeon { 1245d193ed0bSPyun YongHyeon struct ifnet *ifp; 1246d193ed0bSPyun YongHyeon struct sge_list_data *ld; 1247d193ed0bSPyun YongHyeon struct sge_chain_data *cd; 1248d193ed0bSPyun YongHyeon uint32_t txstat; 1249d193ed0bSPyun YongHyeon int cons, prod; 1250d193ed0bSPyun YongHyeon 1251d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1252d193ed0bSPyun YongHyeon 1253d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1254d193ed0bSPyun YongHyeon ld = &sc->sge_ldata; 1255d193ed0bSPyun YongHyeon cd = &sc->sge_cdata; 1256d193ed0bSPyun YongHyeon 1257d193ed0bSPyun YongHyeon if (cd->sge_tx_cnt == 0) 1258d193ed0bSPyun YongHyeon return; 1259d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_tx_tag, cd->sge_tx_dmamap, 1260d193ed0bSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1261d193ed0bSPyun YongHyeon cons = cd->sge_tx_cons; 1262d193ed0bSPyun YongHyeon prod = cd->sge_tx_prod; 1263d193ed0bSPyun YongHyeon for (; cons != prod; SGE_INC(cons, SGE_TX_RING_CNT)) { 1264d193ed0bSPyun YongHyeon txstat = le32toh(ld->sge_tx_ring[cons].sge_cmdsts); 1265d193ed0bSPyun YongHyeon if ((txstat & TDC_OWN) != 0) 1266d193ed0bSPyun YongHyeon break; 1267d193ed0bSPyun YongHyeon cd->sge_tx_cnt--; 1268d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1269d193ed0bSPyun YongHyeon if (cd->sge_tx_mbuf[cons] != NULL) { 1270d193ed0bSPyun YongHyeon bus_dmamap_sync(cd->sge_txmbuf_tag, 1271d193ed0bSPyun YongHyeon cd->sge_tx_map[cons], BUS_DMASYNC_POSTWRITE); 1272d193ed0bSPyun YongHyeon bus_dmamap_unload(cd->sge_txmbuf_tag, 1273d193ed0bSPyun YongHyeon cd->sge_tx_map[cons]); 1274d193ed0bSPyun YongHyeon m_freem(cd->sge_tx_mbuf[cons]); 1275d193ed0bSPyun YongHyeon cd->sge_tx_mbuf[cons] = NULL; 1276d193ed0bSPyun YongHyeon if (SGE_TX_ERROR(txstat) != 0) { 1277d193ed0bSPyun YongHyeon #ifdef SGE_SHOW_ERRORS 1278d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "Tx error : 0x%b\n", 1279d193ed0bSPyun YongHyeon txstat, TX_ERR_BITS); 1280d193ed0bSPyun YongHyeon #endif 1281d193ed0bSPyun YongHyeon ifp->if_oerrors++; 1282d193ed0bSPyun YongHyeon } else { 1283d193ed0bSPyun YongHyeon #ifdef notyet 1284d193ed0bSPyun YongHyeon ifp->if_collisions += (txstat & 0xFFFF) - 1; 1285d193ed0bSPyun YongHyeon #endif 1286d193ed0bSPyun YongHyeon ifp->if_opackets++; 1287d193ed0bSPyun YongHyeon } 1288d193ed0bSPyun YongHyeon } 1289d193ed0bSPyun YongHyeon 1290d193ed0bSPyun YongHyeon } 1291d193ed0bSPyun YongHyeon cd->sge_tx_cons = cons; 1292d193ed0bSPyun YongHyeon if (cd->sge_tx_cnt == 0) 1293d193ed0bSPyun YongHyeon sc->sge_timer = 0; 1294d193ed0bSPyun YongHyeon } 1295d193ed0bSPyun YongHyeon 1296d193ed0bSPyun YongHyeon static void 1297d193ed0bSPyun YongHyeon sge_tick(void *arg) 1298d193ed0bSPyun YongHyeon { 1299d193ed0bSPyun YongHyeon struct sge_softc *sc; 1300d193ed0bSPyun YongHyeon struct mii_data *mii; 1301d193ed0bSPyun YongHyeon struct ifnet *ifp; 1302d193ed0bSPyun YongHyeon 1303d193ed0bSPyun YongHyeon sc = arg; 1304d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1305d193ed0bSPyun YongHyeon 1306d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1307d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1308d193ed0bSPyun YongHyeon mii_tick(mii); 1309d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0) { 1310d193ed0bSPyun YongHyeon sge_miibus_statchg(sc->sge_dev); 1311d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) != 0 && 1312d193ed0bSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1313d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1314d193ed0bSPyun YongHyeon } 1315d193ed0bSPyun YongHyeon /* 1316d193ed0bSPyun YongHyeon * Reclaim transmitted frames here as we do not request 1317d193ed0bSPyun YongHyeon * Tx completion interrupt for every queued frames to 1318d193ed0bSPyun YongHyeon * reduce excessive interrupts. 1319d193ed0bSPyun YongHyeon */ 1320d193ed0bSPyun YongHyeon sge_txeof(sc); 1321d193ed0bSPyun YongHyeon sge_watchdog(sc); 1322d193ed0bSPyun YongHyeon callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc); 1323d193ed0bSPyun YongHyeon } 1324d193ed0bSPyun YongHyeon 1325d193ed0bSPyun YongHyeon static void 1326d193ed0bSPyun YongHyeon sge_intr(void *arg) 1327d193ed0bSPyun YongHyeon { 1328d193ed0bSPyun YongHyeon struct sge_softc *sc; 1329d193ed0bSPyun YongHyeon struct ifnet *ifp; 1330d193ed0bSPyun YongHyeon uint32_t status; 1331d193ed0bSPyun YongHyeon 1332d193ed0bSPyun YongHyeon sc = arg; 1333d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1334d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1335d193ed0bSPyun YongHyeon 1336d193ed0bSPyun YongHyeon status = CSR_READ_4(sc, IntrStatus); 1337d193ed0bSPyun YongHyeon if (status == 0xFFFFFFFF || (status & SGE_INTRS) == 0) { 1338d193ed0bSPyun YongHyeon /* Not ours. */ 1339d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1340d193ed0bSPyun YongHyeon return; 1341d193ed0bSPyun YongHyeon } 1342d193ed0bSPyun YongHyeon /* Acknowledge interrupts. */ 1343d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, status); 1344d193ed0bSPyun YongHyeon /* Disable further interrupts. */ 1345d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 1346d193ed0bSPyun YongHyeon /* 1347d193ed0bSPyun YongHyeon * It seems the controller supports some kind of interrupt 1348d193ed0bSPyun YongHyeon * moderation mechanism but we still don't know how to 1349d193ed0bSPyun YongHyeon * enable that. To reduce number of generated interrupts 1350d193ed0bSPyun YongHyeon * under load we check pending interrupts in a loop. This 1351d193ed0bSPyun YongHyeon * will increase number of register access and is not correct 1352d193ed0bSPyun YongHyeon * way to handle interrupt moderation but there seems to be 1353d193ed0bSPyun YongHyeon * no other way at this time. 1354d193ed0bSPyun YongHyeon */ 1355d193ed0bSPyun YongHyeon for (;;) { 1356d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1357d193ed0bSPyun YongHyeon break; 1358d193ed0bSPyun YongHyeon if ((status & (INTR_RX_DONE | INTR_RX_IDLE)) != 0) { 1359d193ed0bSPyun YongHyeon sge_rxeof(sc); 1360d193ed0bSPyun YongHyeon /* Wakeup Rx MAC. */ 1361d193ed0bSPyun YongHyeon if ((status & INTR_RX_IDLE) != 0) 1362d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 1363d193ed0bSPyun YongHyeon 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB); 1364d193ed0bSPyun YongHyeon } 1365d193ed0bSPyun YongHyeon if ((status & (INTR_TX_DONE | INTR_TX_IDLE)) != 0) 1366d193ed0bSPyun YongHyeon sge_txeof(sc); 1367d193ed0bSPyun YongHyeon status = CSR_READ_4(sc, IntrStatus); 1368d193ed0bSPyun YongHyeon if ((status & SGE_INTRS) == 0) 1369d193ed0bSPyun YongHyeon break; 1370d193ed0bSPyun YongHyeon /* Acknowledge interrupts. */ 1371d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, status); 1372d193ed0bSPyun YongHyeon } 1373d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1374d193ed0bSPyun YongHyeon /* Re-enable interrupts */ 1375d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, SGE_INTRS); 1376d193ed0bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1377d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1378d193ed0bSPyun YongHyeon } 1379d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1380d193ed0bSPyun YongHyeon } 1381d193ed0bSPyun YongHyeon 1382d193ed0bSPyun YongHyeon /* 1383d193ed0bSPyun YongHyeon * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 1384d193ed0bSPyun YongHyeon * pointers to the fragment pointers. 1385d193ed0bSPyun YongHyeon */ 1386d193ed0bSPyun YongHyeon static int 1387d193ed0bSPyun YongHyeon sge_encap(struct sge_softc *sc, struct mbuf **m_head) 1388d193ed0bSPyun YongHyeon { 1389d193ed0bSPyun YongHyeon struct mbuf *m; 1390d193ed0bSPyun YongHyeon struct sge_desc *desc; 1391d193ed0bSPyun YongHyeon bus_dma_segment_t txsegs[SGE_MAXTXSEGS]; 1392d193ed0bSPyun YongHyeon bus_dmamap_t map; 1393d193ed0bSPyun YongHyeon uint32_t cflags; 1394d193ed0bSPyun YongHyeon int error, nsegs, prod; 1395d193ed0bSPyun YongHyeon 1396d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1397d193ed0bSPyun YongHyeon 1398d193ed0bSPyun YongHyeon prod = sc->sge_cdata.sge_tx_prod; 1399d193ed0bSPyun YongHyeon map = sc->sge_cdata.sge_tx_map[prod]; 1400d193ed0bSPyun YongHyeon /* 1401d193ed0bSPyun YongHyeon * Reading Windows inf file indicates SiS controller supports 1402d193ed0bSPyun YongHyeon * TSO, VLAN hardware tag insertion/stripping, interrupt 1403d193ed0bSPyun YongHyeon * moderation and Tx/Rx checksum offloading. Unfortunately 1404d193ed0bSPyun YongHyeon * vendor didn't release these information so we're guessing 1405d193ed0bSPyun YongHyeon * descriptor usage with trial and errors. 1406d193ed0bSPyun YongHyeon * 1407d193ed0bSPyun YongHyeon * Controller seems to support multi-fragmented buffers but 1408d193ed0bSPyun YongHyeon * don't know how to enable that feature so limit number of 1409d193ed0bSPyun YongHyeon * fragmented Tx buffers to single buffer until we understand 1410d193ed0bSPyun YongHyeon * the controller internals. 1411d193ed0bSPyun YongHyeon * I assume the controller can pad zero bytes if frame length 1412d193ed0bSPyun YongHyeon * is less than 60 bytes and I also think the controller has 1413d193ed0bSPyun YongHyeon * no Tx buffer alignment limitation. - Need testing! 1414d193ed0bSPyun YongHyeon */ 1415d193ed0bSPyun YongHyeon if ((*m_head)->m_next != NULL) { 1416d193ed0bSPyun YongHyeon m = m_defrag(*m_head, M_DONTWAIT); 1417d193ed0bSPyun YongHyeon if (m == NULL) { 1418d193ed0bSPyun YongHyeon m_freem(*m_head); 1419d193ed0bSPyun YongHyeon *m_head = NULL; 1420d193ed0bSPyun YongHyeon return (ENOBUFS); 1421d193ed0bSPyun YongHyeon } 1422d193ed0bSPyun YongHyeon *m_head = m; 1423d193ed0bSPyun YongHyeon } 1424*464aa6d5SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sge_cdata.sge_txmbuf_tag, map, 1425d193ed0bSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 1426d193ed0bSPyun YongHyeon if (error != 0) { 1427d193ed0bSPyun YongHyeon m_freem(*m_head); 1428d193ed0bSPyun YongHyeon *m_head = NULL; 1429d193ed0bSPyun YongHyeon return (error); 1430d193ed0bSPyun YongHyeon } 1431d193ed0bSPyun YongHyeon /* Check descriptor overrun. */ 1432d193ed0bSPyun YongHyeon if (sc->sge_cdata.sge_tx_cnt + nsegs >= SGE_TX_RING_CNT) { 1433*464aa6d5SPyun YongHyeon bus_dmamap_unload(sc->sge_cdata.sge_txmbuf_tag, map); 1434d193ed0bSPyun YongHyeon return (ENOBUFS); 1435d193ed0bSPyun YongHyeon } 1436*464aa6d5SPyun YongHyeon bus_dmamap_sync(sc->sge_cdata.sge_txmbuf_tag, map, 1437*464aa6d5SPyun YongHyeon BUS_DMASYNC_PREWRITE); 1438d193ed0bSPyun YongHyeon 1439d193ed0bSPyun YongHyeon cflags = 0; 1440d193ed0bSPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 1441d193ed0bSPyun YongHyeon cflags |= TDC_IP_CSUM; 1442d193ed0bSPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 1443d193ed0bSPyun YongHyeon cflags |= TDC_TCP_CSUM; 1444d193ed0bSPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 1445d193ed0bSPyun YongHyeon cflags |= TDC_UDP_CSUM; 1446d193ed0bSPyun YongHyeon desc = &sc->sge_ldata.sge_tx_ring[prod]; 1447d193ed0bSPyun YongHyeon desc->sge_sts_size = htole32((*m_head)->m_pkthdr.len); 1448d193ed0bSPyun YongHyeon desc->sge_ptr = htole32(SGE_ADDR_LO(txsegs[0].ds_addr)); 1449d193ed0bSPyun YongHyeon desc->sge_flags = htole32(txsegs[0].ds_len); 1450d193ed0bSPyun YongHyeon if (prod == SGE_TX_RING_CNT - 1) 1451d193ed0bSPyun YongHyeon desc->sge_flags |= htole32(RING_END); 1452c186cf13SPyun YongHyeon /* Configure VLAN. */ 1453c186cf13SPyun YongHyeon if(((*m_head)->m_flags & M_VLANTAG) != 0) { 1454c186cf13SPyun YongHyeon cflags |= (*m_head)->m_pkthdr.ether_vtag; 1455c186cf13SPyun YongHyeon desc->sge_sts_size |= htole32(TDS_INS_VLAN); 1456c186cf13SPyun YongHyeon } 1457d193ed0bSPyun YongHyeon desc->sge_cmdsts = htole32(TDC_DEF | TDC_CRC | TDC_PAD | cflags); 1458d193ed0bSPyun YongHyeon #if 1 1459d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0) 1460d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_BST); 1461d193ed0bSPyun YongHyeon #else 1462d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_FDX) == 0) { 1463d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_COL | TDC_CRS | TDC_BKF); 1464d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SPEED_1000) != 0) 1465d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_EXT | TDC_BST); 1466d193ed0bSPyun YongHyeon } 1467d193ed0bSPyun YongHyeon #endif 1468d193ed0bSPyun YongHyeon /* Request interrupt and give ownership to controller. */ 1469d193ed0bSPyun YongHyeon if ((prod % SGE_TX_INTR_FRAMES) == 0) 1470d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_OWN | TDC_INTR); 1471d193ed0bSPyun YongHyeon else 1472d193ed0bSPyun YongHyeon desc->sge_cmdsts |= htole32(TDC_OWN); 1473d193ed0bSPyun YongHyeon sc->sge_cdata.sge_tx_mbuf[prod] = *m_head; 1474d193ed0bSPyun YongHyeon sc->sge_cdata.sge_tx_cnt++; 1475d193ed0bSPyun YongHyeon SGE_INC(sc->sge_cdata.sge_tx_prod, SGE_TX_RING_CNT); 1476d193ed0bSPyun YongHyeon return (0); 1477d193ed0bSPyun YongHyeon } 1478d193ed0bSPyun YongHyeon 1479d193ed0bSPyun YongHyeon static void 1480d193ed0bSPyun YongHyeon sge_start(struct ifnet *ifp) 1481d193ed0bSPyun YongHyeon { 1482d193ed0bSPyun YongHyeon struct sge_softc *sc; 1483d193ed0bSPyun YongHyeon 1484d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1485d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1486d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1487d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1488d193ed0bSPyun YongHyeon } 1489d193ed0bSPyun YongHyeon 1490d193ed0bSPyun YongHyeon static void 1491d193ed0bSPyun YongHyeon sge_start_locked(struct ifnet *ifp) 1492d193ed0bSPyun YongHyeon { 1493d193ed0bSPyun YongHyeon struct sge_softc *sc; 1494d193ed0bSPyun YongHyeon struct mbuf *m_head; 1495d193ed0bSPyun YongHyeon int queued = 0; 1496d193ed0bSPyun YongHyeon 1497d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1498d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1499d193ed0bSPyun YongHyeon 1500d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0 || 1501d193ed0bSPyun YongHyeon (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 1502d193ed0bSPyun YongHyeon IFF_DRV_RUNNING) 1503d193ed0bSPyun YongHyeon return; 1504d193ed0bSPyun YongHyeon 1505d193ed0bSPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1506d193ed0bSPyun YongHyeon if (sc->sge_cdata.sge_tx_cnt == SGE_TX_RING_CNT - 1) { 1507d193ed0bSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1508d193ed0bSPyun YongHyeon break; 1509d193ed0bSPyun YongHyeon } 1510d193ed0bSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1511d193ed0bSPyun YongHyeon if (m_head == NULL) 1512d193ed0bSPyun YongHyeon break; 1513d193ed0bSPyun YongHyeon if (sge_encap(sc, &m_head)) { 1514d193ed0bSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1515d193ed0bSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1516d193ed0bSPyun YongHyeon break; 1517d193ed0bSPyun YongHyeon } 1518d193ed0bSPyun YongHyeon queued++; 1519d193ed0bSPyun YongHyeon /* 1520d193ed0bSPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 1521d193ed0bSPyun YongHyeon * to him. 1522d193ed0bSPyun YongHyeon */ 1523d193ed0bSPyun YongHyeon BPF_MTAP(ifp, m_head); 1524d193ed0bSPyun YongHyeon } 1525d193ed0bSPyun YongHyeon 1526d193ed0bSPyun YongHyeon if (queued > 0) { 1527d193ed0bSPyun YongHyeon bus_dmamap_sync(sc->sge_cdata.sge_tx_tag, 1528d193ed0bSPyun YongHyeon sc->sge_cdata.sge_tx_dmamap, 1529d193ed0bSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1530d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB | TX_CTL_POLL); 1531d193ed0bSPyun YongHyeon sc->sge_timer = 5; 1532d193ed0bSPyun YongHyeon } 1533d193ed0bSPyun YongHyeon } 1534d193ed0bSPyun YongHyeon 1535d193ed0bSPyun YongHyeon static void 1536d193ed0bSPyun YongHyeon sge_init(void *arg) 1537d193ed0bSPyun YongHyeon { 1538d193ed0bSPyun YongHyeon struct sge_softc *sc; 1539d193ed0bSPyun YongHyeon 1540d193ed0bSPyun YongHyeon sc = arg; 1541d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1542d193ed0bSPyun YongHyeon sge_init_locked(sc); 1543d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1544d193ed0bSPyun YongHyeon } 1545d193ed0bSPyun YongHyeon 1546d193ed0bSPyun YongHyeon static void 1547d193ed0bSPyun YongHyeon sge_init_locked(struct sge_softc *sc) 1548d193ed0bSPyun YongHyeon { 1549d193ed0bSPyun YongHyeon struct ifnet *ifp; 1550d193ed0bSPyun YongHyeon struct mii_data *mii; 1551d1c5ee80SPyun YongHyeon uint16_t rxfilt; 1552d193ed0bSPyun YongHyeon int i; 1553d193ed0bSPyun YongHyeon 1554d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1555d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1556d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1557d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1558d193ed0bSPyun YongHyeon return; 1559d193ed0bSPyun YongHyeon /* 1560d193ed0bSPyun YongHyeon * Cancel pending I/O and free all RX/TX buffers. 1561d193ed0bSPyun YongHyeon */ 1562d193ed0bSPyun YongHyeon sge_stop(sc); 1563d193ed0bSPyun YongHyeon sge_reset(sc); 1564d193ed0bSPyun YongHyeon 1565d193ed0bSPyun YongHyeon /* Init circular RX list. */ 1566d193ed0bSPyun YongHyeon if (sge_list_rx_init(sc) == ENOBUFS) { 1567d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "no memory for Rx buffers\n"); 1568d193ed0bSPyun YongHyeon sge_stop(sc); 1569d193ed0bSPyun YongHyeon return; 1570d193ed0bSPyun YongHyeon } 1571d193ed0bSPyun YongHyeon /* Init TX descriptors. */ 1572d193ed0bSPyun YongHyeon sge_list_tx_init(sc); 1573d193ed0bSPyun YongHyeon /* 1574d193ed0bSPyun YongHyeon * Load the address of the RX and TX lists. 1575d193ed0bSPyun YongHyeon */ 1576d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_tx_paddr)); 1577d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_DESC, SGE_ADDR_LO(sc->sge_ldata.sge_rx_paddr)); 1578d193ed0bSPyun YongHyeon 1579d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TxMacControl, 0x60); 1580d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, 0x6c, 0); 1581d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxWakeOnLan, 0); 1582d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RxWakeOnLanData, 0); 1583d193ed0bSPyun YongHyeon /* Allow receiving VLAN frames. */ 1584d1c5ee80SPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SIS190) == 0) 1585d1c5ee80SPyun YongHyeon CSR_WRITE_2(sc, RxMPSControl, 1586d1c5ee80SPyun YongHyeon ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN + SGE_RX_PAD_BYTES); 1587d1c5ee80SPyun YongHyeon else 1588d193ed0bSPyun YongHyeon CSR_WRITE_2(sc, RxMPSControl, ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN); 1589d193ed0bSPyun YongHyeon 1590d193ed0bSPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 1591d193ed0bSPyun YongHyeon CSR_WRITE_1(sc, RxMacAddr + i, IF_LLADDR(ifp)[i]); 1592d1c5ee80SPyun YongHyeon /* Configure RX MAC. */ 1593d1c5ee80SPyun YongHyeon rxfilt = 0; 1594d1c5ee80SPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_SIS190) == 0) 1595d1c5ee80SPyun YongHyeon rxfilt |= RXMAC_STRIP_FCS | RXMAC_PAD_ENB; 1596d1c5ee80SPyun YongHyeon CSR_WRITE_2(sc, RxMacControl, rxfilt); 1597d193ed0bSPyun YongHyeon sge_rxfilter(sc); 1598c186cf13SPyun YongHyeon sge_setvlan(sc); 1599d193ed0bSPyun YongHyeon 1600d193ed0bSPyun YongHyeon /* Initialize default speed/duplex information. */ 1601d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_FASTETHER) == 0) 1602d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_SPEED_1000; 1603d193ed0bSPyun YongHyeon sc->sge_flags |= SGE_FLAG_FDX; 1604d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_RGMII) != 0) 1605d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, StationControl, 0x04008001); 1606d193ed0bSPyun YongHyeon else 1607d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, StationControl, 0x04000001); 1608d193ed0bSPyun YongHyeon /* 1609d193ed0bSPyun YongHyeon * XXX Try to mitigate interrupts. 1610d193ed0bSPyun YongHyeon */ 1611a1a667ecSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, 0x08880000); 1612a1a667ecSPyun YongHyeon #ifdef notyet 1613d193ed0bSPyun YongHyeon if (sc->sge_intrcontrol != 0) 1614d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrControl, sc->sge_intrcontrol); 1615d193ed0bSPyun YongHyeon if (sc->sge_intrtimer != 0) 1616d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrTimer, sc->sge_intrtimer); 1617a1a667ecSPyun YongHyeon #endif 1618d193ed0bSPyun YongHyeon 1619d193ed0bSPyun YongHyeon /* 1620d193ed0bSPyun YongHyeon * Clear and enable interrupts. 1621d193ed0bSPyun YongHyeon */ 1622d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xFFFFFFFF); 1623d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, SGE_INTRS); 1624d193ed0bSPyun YongHyeon 1625d193ed0bSPyun YongHyeon /* Enable receiver and transmitter. */ 1626d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00 | TX_CTL_ENB); 1627d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 0x1a00 | 0x000c | RX_CTL_POLL | RX_CTL_ENB); 1628d193ed0bSPyun YongHyeon 1629d193ed0bSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 1630d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1631d193ed0bSPyun YongHyeon 1632d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 1633d193ed0bSPyun YongHyeon mii_mediachg(mii); 1634d193ed0bSPyun YongHyeon callout_reset(&sc->sge_stat_ch, hz, sge_tick, sc); 1635d193ed0bSPyun YongHyeon } 1636d193ed0bSPyun YongHyeon 1637d193ed0bSPyun YongHyeon /* 1638d193ed0bSPyun YongHyeon * Set media options. 1639d193ed0bSPyun YongHyeon */ 1640d193ed0bSPyun YongHyeon static int 1641d193ed0bSPyun YongHyeon sge_ifmedia_upd(struct ifnet *ifp) 1642d193ed0bSPyun YongHyeon { 1643d193ed0bSPyun YongHyeon struct sge_softc *sc; 1644d193ed0bSPyun YongHyeon struct mii_data *mii; 1645d193ed0bSPyun YongHyeon int error; 1646d193ed0bSPyun YongHyeon 1647d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1648d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1649d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1650d193ed0bSPyun YongHyeon if (mii->mii_instance) { 1651d193ed0bSPyun YongHyeon struct mii_softc *miisc; 1652d193ed0bSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 1653d193ed0bSPyun YongHyeon mii_phy_reset(miisc); 1654d193ed0bSPyun YongHyeon } 1655d193ed0bSPyun YongHyeon error = mii_mediachg(mii); 1656d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1657d193ed0bSPyun YongHyeon 1658d193ed0bSPyun YongHyeon return (error); 1659d193ed0bSPyun YongHyeon } 1660d193ed0bSPyun YongHyeon 1661d193ed0bSPyun YongHyeon /* 1662d193ed0bSPyun YongHyeon * Report current media status. 1663d193ed0bSPyun YongHyeon */ 1664d193ed0bSPyun YongHyeon static void 1665d193ed0bSPyun YongHyeon sge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 1666d193ed0bSPyun YongHyeon { 1667d193ed0bSPyun YongHyeon struct sge_softc *sc; 1668d193ed0bSPyun YongHyeon struct mii_data *mii; 1669d193ed0bSPyun YongHyeon 1670d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1671d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1672d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1673d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 1674d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1675d193ed0bSPyun YongHyeon return; 1676d193ed0bSPyun YongHyeon } 1677d193ed0bSPyun YongHyeon mii_pollstat(mii); 1678d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1679d193ed0bSPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 1680d193ed0bSPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 1681d193ed0bSPyun YongHyeon } 1682d193ed0bSPyun YongHyeon 1683d193ed0bSPyun YongHyeon static int 1684d193ed0bSPyun YongHyeon sge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 1685d193ed0bSPyun YongHyeon { 1686d193ed0bSPyun YongHyeon struct sge_softc *sc; 1687d193ed0bSPyun YongHyeon struct ifreq *ifr; 1688d193ed0bSPyun YongHyeon struct mii_data *mii; 1689c186cf13SPyun YongHyeon int error = 0, mask, reinit; 1690d193ed0bSPyun YongHyeon 1691d193ed0bSPyun YongHyeon sc = ifp->if_softc; 1692d193ed0bSPyun YongHyeon ifr = (struct ifreq *)data; 1693d193ed0bSPyun YongHyeon 1694d193ed0bSPyun YongHyeon switch(command) { 1695d193ed0bSPyun YongHyeon case SIOCSIFFLAGS: 1696d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1697d193ed0bSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 1698d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 1699d193ed0bSPyun YongHyeon ((ifp->if_flags ^ sc->sge_if_flags) & 1700d193ed0bSPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 1701d193ed0bSPyun YongHyeon sge_rxfilter(sc); 1702d193ed0bSPyun YongHyeon else 1703d193ed0bSPyun YongHyeon sge_init_locked(sc); 1704d193ed0bSPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1705d193ed0bSPyun YongHyeon sge_stop(sc); 1706d193ed0bSPyun YongHyeon sc->sge_if_flags = ifp->if_flags; 1707d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1708d193ed0bSPyun YongHyeon break; 1709d193ed0bSPyun YongHyeon case SIOCSIFCAP: 1710d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1711c186cf13SPyun YongHyeon reinit = 0; 1712d193ed0bSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1713d193ed0bSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 1714d193ed0bSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 1715d193ed0bSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 1716d193ed0bSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 1717d193ed0bSPyun YongHyeon ifp->if_hwassist |= SGE_CSUM_FEATURES; 1718d193ed0bSPyun YongHyeon else 1719d193ed0bSPyun YongHyeon ifp->if_hwassist &= ~SGE_CSUM_FEATURES; 1720d193ed0bSPyun YongHyeon } 1721d193ed0bSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 1722d193ed0bSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 1723d193ed0bSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 1724c186cf13SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 1725c186cf13SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 1726c186cf13SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 1727c186cf13SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 1728c186cf13SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 1729c186cf13SPyun YongHyeon /* 1730c186cf13SPyun YongHyeon * Due to unknown reason, toggling VLAN hardware 1731c186cf13SPyun YongHyeon * tagging require interface reinitialization. 1732c186cf13SPyun YongHyeon */ 1733c186cf13SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 1734c186cf13SPyun YongHyeon reinit = 1; 1735c186cf13SPyun YongHyeon } 1736c186cf13SPyun YongHyeon if (reinit > 0 && (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 1737c186cf13SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1738c186cf13SPyun YongHyeon sge_init_locked(sc); 1739c186cf13SPyun YongHyeon } 1740d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1741c186cf13SPyun YongHyeon VLAN_CAPABILITIES(ifp); 1742d193ed0bSPyun YongHyeon break; 1743d193ed0bSPyun YongHyeon case SIOCADDMULTI: 1744d193ed0bSPyun YongHyeon case SIOCDELMULTI: 1745d193ed0bSPyun YongHyeon SGE_LOCK(sc); 1746d193ed0bSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1747d193ed0bSPyun YongHyeon sge_rxfilter(sc); 1748d193ed0bSPyun YongHyeon SGE_UNLOCK(sc); 1749d193ed0bSPyun YongHyeon break; 1750d193ed0bSPyun YongHyeon case SIOCGIFMEDIA: 1751d193ed0bSPyun YongHyeon case SIOCSIFMEDIA: 1752d193ed0bSPyun YongHyeon mii = device_get_softc(sc->sge_miibus); 1753d193ed0bSPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 1754d193ed0bSPyun YongHyeon break; 1755d193ed0bSPyun YongHyeon default: 1756d193ed0bSPyun YongHyeon error = ether_ioctl(ifp, command, data); 1757d193ed0bSPyun YongHyeon break; 1758d193ed0bSPyun YongHyeon } 1759d193ed0bSPyun YongHyeon 1760d193ed0bSPyun YongHyeon return (error); 1761d193ed0bSPyun YongHyeon } 1762d193ed0bSPyun YongHyeon 1763d193ed0bSPyun YongHyeon static void 1764d193ed0bSPyun YongHyeon sge_watchdog(struct sge_softc *sc) 1765d193ed0bSPyun YongHyeon { 1766d193ed0bSPyun YongHyeon struct ifnet *ifp; 1767d193ed0bSPyun YongHyeon 1768d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1769d193ed0bSPyun YongHyeon if (sc->sge_timer == 0 || --sc->sge_timer > 0) 1770d193ed0bSPyun YongHyeon return; 1771d193ed0bSPyun YongHyeon 1772d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1773d193ed0bSPyun YongHyeon if ((sc->sge_flags & SGE_FLAG_LINK) == 0) { 1774d193ed0bSPyun YongHyeon if (1 || bootverbose) 1775d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, 1776d193ed0bSPyun YongHyeon "watchdog timeout (lost link)\n"); 1777d193ed0bSPyun YongHyeon ifp->if_oerrors++; 1778d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1779d193ed0bSPyun YongHyeon sge_init_locked(sc); 1780d193ed0bSPyun YongHyeon return; 1781d193ed0bSPyun YongHyeon } 1782d193ed0bSPyun YongHyeon device_printf(sc->sge_dev, "watchdog timeout\n"); 1783d193ed0bSPyun YongHyeon ifp->if_oerrors++; 1784d193ed0bSPyun YongHyeon 1785d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1786d193ed0bSPyun YongHyeon sge_init_locked(sc); 1787d193ed0bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&sc->sge_ifp->if_snd)) 1788d193ed0bSPyun YongHyeon sge_start_locked(ifp); 1789d193ed0bSPyun YongHyeon } 1790d193ed0bSPyun YongHyeon 1791d193ed0bSPyun YongHyeon /* 1792d193ed0bSPyun YongHyeon * Stop the adapter and free any mbufs allocated to the 1793d193ed0bSPyun YongHyeon * RX and TX lists. 1794d193ed0bSPyun YongHyeon */ 1795d193ed0bSPyun YongHyeon static void 1796d193ed0bSPyun YongHyeon sge_stop(struct sge_softc *sc) 1797d193ed0bSPyun YongHyeon { 1798d193ed0bSPyun YongHyeon struct ifnet *ifp; 1799d193ed0bSPyun YongHyeon 1800d193ed0bSPyun YongHyeon ifp = sc->sge_ifp; 1801d193ed0bSPyun YongHyeon 1802d193ed0bSPyun YongHyeon SGE_LOCK_ASSERT(sc); 1803d193ed0bSPyun YongHyeon 1804d193ed0bSPyun YongHyeon sc->sge_timer = 0; 1805d193ed0bSPyun YongHyeon callout_stop(&sc->sge_stat_ch); 1806d193ed0bSPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1807d193ed0bSPyun YongHyeon 1808d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 1809d193ed0bSPyun YongHyeon CSR_READ_4(sc, IntrMask); 1810d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 1811d193ed0bSPyun YongHyeon /* Stop TX/RX MAC. */ 1812d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, TX_CTL, 0x1a00); 1813d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, RX_CTL, 0x1a00); 1814d193ed0bSPyun YongHyeon /* XXX Can we assume active DMA cycles gone? */ 1815d193ed0bSPyun YongHyeon DELAY(2000); 1816d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrMask, 0); 1817d193ed0bSPyun YongHyeon CSR_WRITE_4(sc, IntrStatus, 0xffffffff); 1818d193ed0bSPyun YongHyeon 1819d193ed0bSPyun YongHyeon sc->sge_flags &= ~SGE_FLAG_LINK; 1820d193ed0bSPyun YongHyeon sge_list_rx_free(sc); 1821d193ed0bSPyun YongHyeon sge_list_tx_free(sc); 1822d193ed0bSPyun YongHyeon } 1823